blob: 160035efa4d9915b3cc628f6657eb7bcaf7a5db8 [file] [log] [blame]
Minghuan Lian62d0ff832014-11-05 16:45:11 +08001/*
2 * PCIe host controller driver for Freescale Layerscape SoCs
3 *
4 * Copyright (C) 2014 Freescale Semiconductor.
5 *
Minghuan Lian5192ec72015-10-16 15:19:19 +08006 * Author: Minghuan Lian <Minghuan.Lian@freescale.com>
Minghuan Lian62d0ff832014-11-05 16:45:11 +08007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/kernel.h>
Minghuan Lian62d0ff832014-11-05 16:45:11 +080014#include <linux/interrupt.h>
Paul Gortmaker154fb602016-07-02 19:13:27 -040015#include <linux/init.h>
Minghuan Lian62d0ff832014-11-05 16:45:11 +080016#include <linux/of_pci.h>
17#include <linux/of_platform.h>
18#include <linux/of_irq.h>
19#include <linux/of_address.h>
20#include <linux/pci.h>
21#include <linux/platform_device.h>
22#include <linux/resource.h>
23#include <linux/mfd/syscon.h>
24#include <linux/regmap.h>
25
26#include "pcie-designware.h"
27
28/* PEX1/2 Misc Ports Status Register */
29#define SCFG_PEXMSCPORTSR(pex_idx) (0x94 + (pex_idx) * 4)
30#define LTSSM_STATE_SHIFT 20
31#define LTSSM_STATE_MASK 0x3f
32#define LTSSM_PCIE_L0 0x11 /* L0 state */
33
Minghuan Lian5192ec72015-10-16 15:19:19 +080034/* PEX Internal Configuration Registers */
35#define PCIE_STRFMR1 0x71c /* Symbol Timer & Filter Mask Register1 */
36#define PCIE_DBI_RO_WR_EN 0x8bc /* DBI Read-Only Write Enable Register */
37
Minghuan Liand6463342015-10-16 15:19:17 +080038struct ls_pcie_drvdata {
Minghuan Lian5192ec72015-10-16 15:19:19 +080039 u32 lut_offset;
40 u32 ltssm_shift;
Mingkai Hu1d770402016-10-25 20:36:56 +080041 u32 lut_dbg;
Jisheng Zhang4ab2e7c2017-06-05 16:53:46 +080042 const struct dw_pcie_host_ops *ops;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053043 const struct dw_pcie_ops *dw_pcie_ops;
Minghuan Liand6463342015-10-16 15:19:17 +080044};
45
Minghuan Lian62d0ff832014-11-05 16:45:11 +080046struct ls_pcie {
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053047 struct dw_pcie *pci;
Minghuan Lian5192ec72015-10-16 15:19:19 +080048 void __iomem *lut;
Minghuan Lian62d0ff832014-11-05 16:45:11 +080049 struct regmap *scfg;
Minghuan Liand6463342015-10-16 15:19:17 +080050 const struct ls_pcie_drvdata *drvdata;
Minghuan Lian62d0ff832014-11-05 16:45:11 +080051 int index;
Minghuan Lian62d0ff832014-11-05 16:45:11 +080052};
53
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053054#define to_ls_pcie(x) dev_get_drvdata((x)->dev)
Minghuan Lian62d0ff832014-11-05 16:45:11 +080055
Minghuan Lian7af4ce32015-10-16 15:19:16 +080056static bool ls_pcie_is_bridge(struct ls_pcie *pcie)
57{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053058 struct dw_pcie *pci = pcie->pci;
Minghuan Lian7af4ce32015-10-16 15:19:16 +080059 u32 header_type;
60
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053061 header_type = ioread8(pci->dbi_base + PCI_HEADER_TYPE);
Minghuan Lian7af4ce32015-10-16 15:19:16 +080062 header_type &= 0x7f;
63
64 return header_type == PCI_HEADER_TYPE_BRIDGE;
65}
66
Minghuan Lian5192ec72015-10-16 15:19:19 +080067/* Clear multi-function bit */
68static void ls_pcie_clear_multifunction(struct ls_pcie *pcie)
69{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053070 struct dw_pcie *pci = pcie->pci;
71
72 iowrite8(PCI_HEADER_TYPE_BRIDGE, pci->dbi_base + PCI_HEADER_TYPE);
Minghuan Lian5192ec72015-10-16 15:19:19 +080073}
74
75/* Fix class value */
76static void ls_pcie_fix_class(struct ls_pcie *pcie)
77{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053078 struct dw_pcie *pci = pcie->pci;
79
80 iowrite16(PCI_CLASS_BRIDGE_PCI, pci->dbi_base + PCI_CLASS_DEVICE);
Minghuan Lian5192ec72015-10-16 15:19:19 +080081}
82
Minghuan Lian1195c102016-02-29 17:24:15 -060083/* Drop MSG TLP except for Vendor MSG */
84static void ls_pcie_drop_msg_tlp(struct ls_pcie *pcie)
85{
86 u32 val;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053087 struct dw_pcie *pci = pcie->pci;
Minghuan Lian1195c102016-02-29 17:24:15 -060088
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053089 val = ioread32(pci->dbi_base + PCIE_STRFMR1);
Minghuan Lian1195c102016-02-29 17:24:15 -060090 val &= 0xDFFFFFFF;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053091 iowrite32(val, pci->dbi_base + PCIE_STRFMR1);
Minghuan Lian1195c102016-02-29 17:24:15 -060092}
93
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053094static int ls1021_pcie_link_up(struct dw_pcie *pci)
Minghuan Lian62d0ff832014-11-05 16:45:11 +080095{
96 u32 state;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +053097 struct ls_pcie *pcie = to_ls_pcie(pci);
Minghuan Lian62d0ff832014-11-05 16:45:11 +080098
Minghuan Liand6463342015-10-16 15:19:17 +080099 if (!pcie->scfg)
100 return 0;
101
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800102 regmap_read(pcie->scfg, SCFG_PEXMSCPORTSR(pcie->index), &state);
103 state = (state >> LTSSM_STATE_SHIFT) & LTSSM_STATE_MASK;
104
105 if (state < LTSSM_PCIE_L0)
106 return 0;
107
108 return 1;
109}
110
Hou Zhiqiangba95a822017-08-28 18:52:56 +0800111static int ls_pcie_link_up(struct dw_pcie *pci)
112{
113 struct ls_pcie *pcie = to_ls_pcie(pci);
114 u32 state;
115
116 state = (ioread32(pcie->lut + pcie->drvdata->lut_dbg) >>
117 pcie->drvdata->ltssm_shift) &
118 LTSSM_STATE_MASK;
119
120 if (state < LTSSM_PCIE_L0)
121 return 0;
122
123 return 1;
124}
125
126static int ls_pcie_host_init(struct pcie_port *pp)
127{
128 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
129 struct ls_pcie *pcie = to_ls_pcie(pci);
130
131 iowrite32(1, pci->dbi_base + PCIE_DBI_RO_WR_EN);
132 ls_pcie_fix_class(pcie);
133 ls_pcie_clear_multifunction(pcie);
134 iowrite32(0, pci->dbi_base + PCIE_DBI_RO_WR_EN);
135
136 ls_pcie_drop_msg_tlp(pcie);
137
138 dw_pcie_setup_rc(pp);
139
140 return 0;
141}
142
Bjorn Andersson4a301762017-07-15 23:39:45 -0700143static int ls1021_pcie_host_init(struct pcie_port *pp)
Bjorn Helgaas1d3f9ba2015-06-02 16:24:25 -0500144{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530145 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
146 struct ls_pcie *pcie = to_ls_pcie(pci);
147 struct device *dev = pci->dev;
Minghuan Lian1195c102016-02-29 17:24:15 -0600148 u32 index[2];
Bjorn Andersson4a301762017-07-15 23:39:45 -0700149 int ret;
Minghuan Liand6463342015-10-16 15:19:17 +0800150
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500151 pcie->scfg = syscon_regmap_lookup_by_phandle(dev->of_node,
Minghuan Liand6463342015-10-16 15:19:17 +0800152 "fsl,pcie-scfg");
153 if (IS_ERR(pcie->scfg)) {
Bjorn Andersson4a301762017-07-15 23:39:45 -0700154 ret = PTR_ERR(pcie->scfg);
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500155 dev_err(dev, "No syscfg phandle specified\n");
Minghuan Liand6463342015-10-16 15:19:17 +0800156 pcie->scfg = NULL;
Bjorn Andersson4a301762017-07-15 23:39:45 -0700157 return ret;
Minghuan Liand6463342015-10-16 15:19:17 +0800158 }
159
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500160 if (of_property_read_u32_array(dev->of_node,
Minghuan Liand6463342015-10-16 15:19:17 +0800161 "fsl,pcie-scfg", index, 2)) {
162 pcie->scfg = NULL;
Bjorn Andersson4a301762017-07-15 23:39:45 -0700163 return -EINVAL;
Minghuan Liand6463342015-10-16 15:19:17 +0800164 }
165 pcie->index = index[1];
Bjorn Helgaas1d3f9ba2015-06-02 16:24:25 -0500166
167 dw_pcie_setup_rc(pp);
Bjorn Helgaas1d3f9ba2015-06-02 16:24:25 -0500168
Hou Zhiqiang5da39bf2017-08-28 18:52:55 +0800169 iowrite32(1, pci->dbi_base + PCIE_DBI_RO_WR_EN);
170 ls_pcie_fix_class(pcie);
171 ls_pcie_clear_multifunction(pcie);
172 iowrite32(0, pci->dbi_base + PCIE_DBI_RO_WR_EN);
173
Minghuan Lian1195c102016-02-29 17:24:15 -0600174 ls_pcie_drop_msg_tlp(pcie);
Bjorn Andersson4a301762017-07-15 23:39:45 -0700175
176 return 0;
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800177}
178
Minghuan Lianbd33b872015-10-16 15:19:20 +0800179static int ls_pcie_msi_host_init(struct pcie_port *pp,
180 struct msi_controller *chip)
181{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530182 struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
183 struct device *dev = pci->dev;
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500184 struct device_node *np = dev->of_node;
Minghuan Lianbd33b872015-10-16 15:19:20 +0800185 struct device_node *msi_node;
Minghuan Lianbd33b872015-10-16 15:19:20 +0800186
187 /*
188 * The MSI domain is set by the generic of_msi_configure(). This
189 * .msi_host_init() function keeps us from doing the default MSI
190 * domain setup in dw_pcie_host_init() and also enforces the
191 * requirement that "msi-parent" exists.
192 */
193 msi_node = of_parse_phandle(np, "msi-parent", 0);
194 if (!msi_node) {
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500195 dev_err(dev, "failed to find msi-parent\n");
Minghuan Lianbd33b872015-10-16 15:19:20 +0800196 return -EINVAL;
197 }
198
199 return 0;
200}
201
Jisheng Zhang4ab2e7c2017-06-05 16:53:46 +0800202static const struct dw_pcie_host_ops ls1021_pcie_host_ops = {
Minghuan Liand6463342015-10-16 15:19:17 +0800203 .host_init = ls1021_pcie_host_init,
Minghuan Lianbd33b872015-10-16 15:19:20 +0800204 .msi_host_init = ls_pcie_msi_host_init,
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800205};
206
Jisheng Zhang4ab2e7c2017-06-05 16:53:46 +0800207static const struct dw_pcie_host_ops ls_pcie_host_ops = {
Minghuan Lian5192ec72015-10-16 15:19:19 +0800208 .host_init = ls_pcie_host_init,
Minghuan Lianbd33b872015-10-16 15:19:20 +0800209 .msi_host_init = ls_pcie_msi_host_init,
Minghuan Lian5192ec72015-10-16 15:19:19 +0800210};
211
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530212static const struct dw_pcie_ops dw_ls1021_pcie_ops = {
213 .link_up = ls1021_pcie_link_up,
214};
215
216static const struct dw_pcie_ops dw_ls_pcie_ops = {
217 .link_up = ls_pcie_link_up,
218};
219
Minghuan Liand6463342015-10-16 15:19:17 +0800220static struct ls_pcie_drvdata ls1021_drvdata = {
221 .ops = &ls1021_pcie_host_ops,
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530222 .dw_pcie_ops = &dw_ls1021_pcie_ops,
Minghuan Liand6463342015-10-16 15:19:17 +0800223};
224
Minghuan Lian5192ec72015-10-16 15:19:19 +0800225static struct ls_pcie_drvdata ls1043_drvdata = {
226 .lut_offset = 0x10000,
227 .ltssm_shift = 24,
Mingkai Hu1d770402016-10-25 20:36:56 +0800228 .lut_dbg = 0x7fc,
229 .ops = &ls_pcie_host_ops,
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530230 .dw_pcie_ops = &dw_ls_pcie_ops,
Mingkai Hu1d770402016-10-25 20:36:56 +0800231};
232
233static struct ls_pcie_drvdata ls1046_drvdata = {
234 .lut_offset = 0x80000,
235 .ltssm_shift = 24,
236 .lut_dbg = 0x407fc,
Minghuan Lian5192ec72015-10-16 15:19:19 +0800237 .ops = &ls_pcie_host_ops,
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530238 .dw_pcie_ops = &dw_ls_pcie_ops,
Minghuan Lian5192ec72015-10-16 15:19:19 +0800239};
240
241static struct ls_pcie_drvdata ls2080_drvdata = {
242 .lut_offset = 0x80000,
243 .ltssm_shift = 0,
Mingkai Hu1d770402016-10-25 20:36:56 +0800244 .lut_dbg = 0x7fc,
Minghuan Lian5192ec72015-10-16 15:19:19 +0800245 .ops = &ls_pcie_host_ops,
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530246 .dw_pcie_ops = &dw_ls_pcie_ops,
Minghuan Lian5192ec72015-10-16 15:19:19 +0800247};
248
Minghuan Liand6463342015-10-16 15:19:17 +0800249static const struct of_device_id ls_pcie_of_match[] = {
250 { .compatible = "fsl,ls1021a-pcie", .data = &ls1021_drvdata },
Minghuan Lian5192ec72015-10-16 15:19:19 +0800251 { .compatible = "fsl,ls1043a-pcie", .data = &ls1043_drvdata },
Mingkai Hu1d770402016-10-25 20:36:56 +0800252 { .compatible = "fsl,ls1046a-pcie", .data = &ls1046_drvdata },
Minghuan Lian5192ec72015-10-16 15:19:19 +0800253 { .compatible = "fsl,ls2080a-pcie", .data = &ls2080_drvdata },
Yang Shidbae40b2016-01-27 09:32:05 -0800254 { .compatible = "fsl,ls2085a-pcie", .data = &ls2080_drvdata },
Minghuan Liand6463342015-10-16 15:19:17 +0800255 { },
256};
Minghuan Liand6463342015-10-16 15:19:17 +0800257
Bjorn Helgaas4726a822016-10-06 13:38:06 -0500258static int __init ls_add_pcie_port(struct ls_pcie *pcie)
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800259{
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530260 struct dw_pcie *pci = pcie->pci;
261 struct pcie_port *pp = &pci->pp;
262 struct device *dev = pci->dev;
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800263 int ret;
264
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530265 pp->ops = pcie->drvdata->ops;
266
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800267 ret = dw_pcie_host_init(pp);
268 if (ret) {
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500269 dev_err(dev, "failed to initialize host\n");
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800270 return ret;
271 }
272
273 return 0;
274}
275
276static int __init ls_pcie_probe(struct platform_device *pdev)
277{
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500278 struct device *dev = &pdev->dev;
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530279 struct dw_pcie *pci;
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800280 struct ls_pcie *pcie;
281 struct resource *dbi_base;
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800282 int ret;
283
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500284 pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800285 if (!pcie)
286 return -ENOMEM;
287
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530288 pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
289 if (!pci)
290 return -ENOMEM;
291
Bjorn Helgaas6dc2c042017-01-31 16:36:11 -0600292 pcie->drvdata = of_device_get_match_data(dev);
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530293
294 pci->dev = dev;
295 pci->ops = pcie->drvdata->dw_pcie_ops;
Bjorn Helgaasfefe6732016-10-06 13:38:06 -0500296
Guenter Roeckc0464062017-02-25 02:08:12 -0800297 pcie->pci = pci;
298
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800299 dbi_base = platform_get_resource_byname(pdev, IORESOURCE_MEM, "regs");
Lorenzo Pieralisi01bd4892017-04-19 17:49:08 +0100300 pci->dbi_base = devm_pci_remap_cfg_resource(dev, dbi_base);
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530301 if (IS_ERR(pci->dbi_base))
302 return PTR_ERR(pci->dbi_base);
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800303
Kishon Vijay Abraham I442ec4c2017-02-15 18:48:14 +0530304 pcie->lut = pci->dbi_base + pcie->drvdata->lut_offset;
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800305
Minghuan Lian7af4ce32015-10-16 15:19:16 +0800306 if (!ls_pcie_is_bridge(pcie))
307 return -ENODEV;
308
Kishon Vijay Abraham I9bcf0a62017-02-15 18:48:11 +0530309 platform_set_drvdata(pdev, pcie);
310
Bjorn Helgaas4726a822016-10-06 13:38:06 -0500311 ret = ls_add_pcie_port(pcie);
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800312 if (ret < 0)
313 return ret;
314
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800315 return 0;
316}
317
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800318static struct platform_driver ls_pcie_driver = {
319 .driver = {
320 .name = "layerscape-pcie",
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800321 .of_match_table = ls_pcie_of_match,
Brian Norrisa5f40e82017-04-20 15:36:25 -0500322 .suppress_bind_attrs = true,
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800323 },
324};
Paul Gortmaker154fb602016-07-02 19:13:27 -0400325builtin_platform_driver_probe(ls_pcie_driver, ls_pcie_probe);