Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 1 | /* |
| 2 | * PCIe host controller driver for Freescale Layerscape SoCs |
| 3 | * |
| 4 | * Copyright (C) 2014 Freescale Semiconductor. |
| 5 | * |
Minghuan Lian | 5192ec7 | 2015-10-16 15:19:19 +0800 | [diff] [blame] | 6 | * Author: Minghuan Lian <Minghuan.Lian@freescale.com> |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License version 2 as |
| 10 | * published by the Free Software Foundation. |
| 11 | */ |
| 12 | |
| 13 | #include <linux/kernel.h> |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 14 | #include <linux/interrupt.h> |
Paul Gortmaker | 154fb60 | 2016-07-02 19:13:27 -0400 | [diff] [blame] | 15 | #include <linux/init.h> |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 16 | #include <linux/of_pci.h> |
| 17 | #include <linux/of_platform.h> |
| 18 | #include <linux/of_irq.h> |
| 19 | #include <linux/of_address.h> |
| 20 | #include <linux/pci.h> |
| 21 | #include <linux/platform_device.h> |
| 22 | #include <linux/resource.h> |
| 23 | #include <linux/mfd/syscon.h> |
| 24 | #include <linux/regmap.h> |
| 25 | |
| 26 | #include "pcie-designware.h" |
| 27 | |
| 28 | /* PEX1/2 Misc Ports Status Register */ |
| 29 | #define SCFG_PEXMSCPORTSR(pex_idx) (0x94 + (pex_idx) * 4) |
| 30 | #define LTSSM_STATE_SHIFT 20 |
| 31 | #define LTSSM_STATE_MASK 0x3f |
| 32 | #define LTSSM_PCIE_L0 0x11 /* L0 state */ |
| 33 | |
Minghuan Lian | 5192ec7 | 2015-10-16 15:19:19 +0800 | [diff] [blame] | 34 | /* PEX Internal Configuration Registers */ |
| 35 | #define PCIE_STRFMR1 0x71c /* Symbol Timer & Filter Mask Register1 */ |
| 36 | #define PCIE_DBI_RO_WR_EN 0x8bc /* DBI Read-Only Write Enable Register */ |
| 37 | |
Minghuan Lian | d646334 | 2015-10-16 15:19:17 +0800 | [diff] [blame] | 38 | struct ls_pcie_drvdata { |
Minghuan Lian | 5192ec7 | 2015-10-16 15:19:19 +0800 | [diff] [blame] | 39 | u32 lut_offset; |
| 40 | u32 ltssm_shift; |
Mingkai Hu | 1d77040 | 2016-10-25 20:36:56 +0800 | [diff] [blame] | 41 | u32 lut_dbg; |
Jisheng Zhang | 4ab2e7c | 2017-06-05 16:53:46 +0800 | [diff] [blame] | 42 | const struct dw_pcie_host_ops *ops; |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 43 | const struct dw_pcie_ops *dw_pcie_ops; |
Minghuan Lian | d646334 | 2015-10-16 15:19:17 +0800 | [diff] [blame] | 44 | }; |
| 45 | |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 46 | struct ls_pcie { |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 47 | struct dw_pcie *pci; |
Minghuan Lian | 5192ec7 | 2015-10-16 15:19:19 +0800 | [diff] [blame] | 48 | void __iomem *lut; |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 49 | struct regmap *scfg; |
Minghuan Lian | d646334 | 2015-10-16 15:19:17 +0800 | [diff] [blame] | 50 | const struct ls_pcie_drvdata *drvdata; |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 51 | int index; |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 52 | }; |
| 53 | |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 54 | #define to_ls_pcie(x) dev_get_drvdata((x)->dev) |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 55 | |
Minghuan Lian | 7af4ce3 | 2015-10-16 15:19:16 +0800 | [diff] [blame] | 56 | static bool ls_pcie_is_bridge(struct ls_pcie *pcie) |
| 57 | { |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 58 | struct dw_pcie *pci = pcie->pci; |
Minghuan Lian | 7af4ce3 | 2015-10-16 15:19:16 +0800 | [diff] [blame] | 59 | u32 header_type; |
| 60 | |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 61 | header_type = ioread8(pci->dbi_base + PCI_HEADER_TYPE); |
Minghuan Lian | 7af4ce3 | 2015-10-16 15:19:16 +0800 | [diff] [blame] | 62 | header_type &= 0x7f; |
| 63 | |
| 64 | return header_type == PCI_HEADER_TYPE_BRIDGE; |
| 65 | } |
| 66 | |
Minghuan Lian | 5192ec7 | 2015-10-16 15:19:19 +0800 | [diff] [blame] | 67 | /* Clear multi-function bit */ |
| 68 | static void ls_pcie_clear_multifunction(struct ls_pcie *pcie) |
| 69 | { |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 70 | struct dw_pcie *pci = pcie->pci; |
| 71 | |
| 72 | iowrite8(PCI_HEADER_TYPE_BRIDGE, pci->dbi_base + PCI_HEADER_TYPE); |
Minghuan Lian | 5192ec7 | 2015-10-16 15:19:19 +0800 | [diff] [blame] | 73 | } |
| 74 | |
| 75 | /* Fix class value */ |
| 76 | static void ls_pcie_fix_class(struct ls_pcie *pcie) |
| 77 | { |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 78 | struct dw_pcie *pci = pcie->pci; |
| 79 | |
| 80 | iowrite16(PCI_CLASS_BRIDGE_PCI, pci->dbi_base + PCI_CLASS_DEVICE); |
Minghuan Lian | 5192ec7 | 2015-10-16 15:19:19 +0800 | [diff] [blame] | 81 | } |
| 82 | |
Minghuan Lian | 1195c10 | 2016-02-29 17:24:15 -0600 | [diff] [blame] | 83 | /* Drop MSG TLP except for Vendor MSG */ |
| 84 | static void ls_pcie_drop_msg_tlp(struct ls_pcie *pcie) |
| 85 | { |
| 86 | u32 val; |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 87 | struct dw_pcie *pci = pcie->pci; |
Minghuan Lian | 1195c10 | 2016-02-29 17:24:15 -0600 | [diff] [blame] | 88 | |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 89 | val = ioread32(pci->dbi_base + PCIE_STRFMR1); |
Minghuan Lian | 1195c10 | 2016-02-29 17:24:15 -0600 | [diff] [blame] | 90 | val &= 0xDFFFFFFF; |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 91 | iowrite32(val, pci->dbi_base + PCIE_STRFMR1); |
Minghuan Lian | 1195c10 | 2016-02-29 17:24:15 -0600 | [diff] [blame] | 92 | } |
| 93 | |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 94 | static int ls1021_pcie_link_up(struct dw_pcie *pci) |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 95 | { |
| 96 | u32 state; |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 97 | struct ls_pcie *pcie = to_ls_pcie(pci); |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 98 | |
Minghuan Lian | d646334 | 2015-10-16 15:19:17 +0800 | [diff] [blame] | 99 | if (!pcie->scfg) |
| 100 | return 0; |
| 101 | |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 102 | regmap_read(pcie->scfg, SCFG_PEXMSCPORTSR(pcie->index), &state); |
| 103 | state = (state >> LTSSM_STATE_SHIFT) & LTSSM_STATE_MASK; |
| 104 | |
| 105 | if (state < LTSSM_PCIE_L0) |
| 106 | return 0; |
| 107 | |
| 108 | return 1; |
| 109 | } |
| 110 | |
Hou Zhiqiang | ba95a82 | 2017-08-28 18:52:56 +0800 | [diff] [blame^] | 111 | static int ls_pcie_link_up(struct dw_pcie *pci) |
| 112 | { |
| 113 | struct ls_pcie *pcie = to_ls_pcie(pci); |
| 114 | u32 state; |
| 115 | |
| 116 | state = (ioread32(pcie->lut + pcie->drvdata->lut_dbg) >> |
| 117 | pcie->drvdata->ltssm_shift) & |
| 118 | LTSSM_STATE_MASK; |
| 119 | |
| 120 | if (state < LTSSM_PCIE_L0) |
| 121 | return 0; |
| 122 | |
| 123 | return 1; |
| 124 | } |
| 125 | |
| 126 | static int ls_pcie_host_init(struct pcie_port *pp) |
| 127 | { |
| 128 | struct dw_pcie *pci = to_dw_pcie_from_pp(pp); |
| 129 | struct ls_pcie *pcie = to_ls_pcie(pci); |
| 130 | |
| 131 | iowrite32(1, pci->dbi_base + PCIE_DBI_RO_WR_EN); |
| 132 | ls_pcie_fix_class(pcie); |
| 133 | ls_pcie_clear_multifunction(pcie); |
| 134 | iowrite32(0, pci->dbi_base + PCIE_DBI_RO_WR_EN); |
| 135 | |
| 136 | ls_pcie_drop_msg_tlp(pcie); |
| 137 | |
| 138 | dw_pcie_setup_rc(pp); |
| 139 | |
| 140 | return 0; |
| 141 | } |
| 142 | |
Bjorn Andersson | 4a30176 | 2017-07-15 23:39:45 -0700 | [diff] [blame] | 143 | static int ls1021_pcie_host_init(struct pcie_port *pp) |
Bjorn Helgaas | 1d3f9ba | 2015-06-02 16:24:25 -0500 | [diff] [blame] | 144 | { |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 145 | struct dw_pcie *pci = to_dw_pcie_from_pp(pp); |
| 146 | struct ls_pcie *pcie = to_ls_pcie(pci); |
| 147 | struct device *dev = pci->dev; |
Minghuan Lian | 1195c10 | 2016-02-29 17:24:15 -0600 | [diff] [blame] | 148 | u32 index[2]; |
Bjorn Andersson | 4a30176 | 2017-07-15 23:39:45 -0700 | [diff] [blame] | 149 | int ret; |
Minghuan Lian | d646334 | 2015-10-16 15:19:17 +0800 | [diff] [blame] | 150 | |
Bjorn Helgaas | c11125e | 2016-10-06 13:38:05 -0500 | [diff] [blame] | 151 | pcie->scfg = syscon_regmap_lookup_by_phandle(dev->of_node, |
Minghuan Lian | d646334 | 2015-10-16 15:19:17 +0800 | [diff] [blame] | 152 | "fsl,pcie-scfg"); |
| 153 | if (IS_ERR(pcie->scfg)) { |
Bjorn Andersson | 4a30176 | 2017-07-15 23:39:45 -0700 | [diff] [blame] | 154 | ret = PTR_ERR(pcie->scfg); |
Bjorn Helgaas | c11125e | 2016-10-06 13:38:05 -0500 | [diff] [blame] | 155 | dev_err(dev, "No syscfg phandle specified\n"); |
Minghuan Lian | d646334 | 2015-10-16 15:19:17 +0800 | [diff] [blame] | 156 | pcie->scfg = NULL; |
Bjorn Andersson | 4a30176 | 2017-07-15 23:39:45 -0700 | [diff] [blame] | 157 | return ret; |
Minghuan Lian | d646334 | 2015-10-16 15:19:17 +0800 | [diff] [blame] | 158 | } |
| 159 | |
Bjorn Helgaas | c11125e | 2016-10-06 13:38:05 -0500 | [diff] [blame] | 160 | if (of_property_read_u32_array(dev->of_node, |
Minghuan Lian | d646334 | 2015-10-16 15:19:17 +0800 | [diff] [blame] | 161 | "fsl,pcie-scfg", index, 2)) { |
| 162 | pcie->scfg = NULL; |
Bjorn Andersson | 4a30176 | 2017-07-15 23:39:45 -0700 | [diff] [blame] | 163 | return -EINVAL; |
Minghuan Lian | d646334 | 2015-10-16 15:19:17 +0800 | [diff] [blame] | 164 | } |
| 165 | pcie->index = index[1]; |
Bjorn Helgaas | 1d3f9ba | 2015-06-02 16:24:25 -0500 | [diff] [blame] | 166 | |
| 167 | dw_pcie_setup_rc(pp); |
Bjorn Helgaas | 1d3f9ba | 2015-06-02 16:24:25 -0500 | [diff] [blame] | 168 | |
Hou Zhiqiang | 5da39bf | 2017-08-28 18:52:55 +0800 | [diff] [blame] | 169 | iowrite32(1, pci->dbi_base + PCIE_DBI_RO_WR_EN); |
| 170 | ls_pcie_fix_class(pcie); |
| 171 | ls_pcie_clear_multifunction(pcie); |
| 172 | iowrite32(0, pci->dbi_base + PCIE_DBI_RO_WR_EN); |
| 173 | |
Minghuan Lian | 1195c10 | 2016-02-29 17:24:15 -0600 | [diff] [blame] | 174 | ls_pcie_drop_msg_tlp(pcie); |
Bjorn Andersson | 4a30176 | 2017-07-15 23:39:45 -0700 | [diff] [blame] | 175 | |
| 176 | return 0; |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 177 | } |
| 178 | |
Minghuan Lian | bd33b87 | 2015-10-16 15:19:20 +0800 | [diff] [blame] | 179 | static int ls_pcie_msi_host_init(struct pcie_port *pp, |
| 180 | struct msi_controller *chip) |
| 181 | { |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 182 | struct dw_pcie *pci = to_dw_pcie_from_pp(pp); |
| 183 | struct device *dev = pci->dev; |
Bjorn Helgaas | c11125e | 2016-10-06 13:38:05 -0500 | [diff] [blame] | 184 | struct device_node *np = dev->of_node; |
Minghuan Lian | bd33b87 | 2015-10-16 15:19:20 +0800 | [diff] [blame] | 185 | struct device_node *msi_node; |
Minghuan Lian | bd33b87 | 2015-10-16 15:19:20 +0800 | [diff] [blame] | 186 | |
| 187 | /* |
| 188 | * The MSI domain is set by the generic of_msi_configure(). This |
| 189 | * .msi_host_init() function keeps us from doing the default MSI |
| 190 | * domain setup in dw_pcie_host_init() and also enforces the |
| 191 | * requirement that "msi-parent" exists. |
| 192 | */ |
| 193 | msi_node = of_parse_phandle(np, "msi-parent", 0); |
| 194 | if (!msi_node) { |
Bjorn Helgaas | c11125e | 2016-10-06 13:38:05 -0500 | [diff] [blame] | 195 | dev_err(dev, "failed to find msi-parent\n"); |
Minghuan Lian | bd33b87 | 2015-10-16 15:19:20 +0800 | [diff] [blame] | 196 | return -EINVAL; |
| 197 | } |
| 198 | |
| 199 | return 0; |
| 200 | } |
| 201 | |
Jisheng Zhang | 4ab2e7c | 2017-06-05 16:53:46 +0800 | [diff] [blame] | 202 | static const struct dw_pcie_host_ops ls1021_pcie_host_ops = { |
Minghuan Lian | d646334 | 2015-10-16 15:19:17 +0800 | [diff] [blame] | 203 | .host_init = ls1021_pcie_host_init, |
Minghuan Lian | bd33b87 | 2015-10-16 15:19:20 +0800 | [diff] [blame] | 204 | .msi_host_init = ls_pcie_msi_host_init, |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 205 | }; |
| 206 | |
Jisheng Zhang | 4ab2e7c | 2017-06-05 16:53:46 +0800 | [diff] [blame] | 207 | static const struct dw_pcie_host_ops ls_pcie_host_ops = { |
Minghuan Lian | 5192ec7 | 2015-10-16 15:19:19 +0800 | [diff] [blame] | 208 | .host_init = ls_pcie_host_init, |
Minghuan Lian | bd33b87 | 2015-10-16 15:19:20 +0800 | [diff] [blame] | 209 | .msi_host_init = ls_pcie_msi_host_init, |
Minghuan Lian | 5192ec7 | 2015-10-16 15:19:19 +0800 | [diff] [blame] | 210 | }; |
| 211 | |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 212 | static const struct dw_pcie_ops dw_ls1021_pcie_ops = { |
| 213 | .link_up = ls1021_pcie_link_up, |
| 214 | }; |
| 215 | |
| 216 | static const struct dw_pcie_ops dw_ls_pcie_ops = { |
| 217 | .link_up = ls_pcie_link_up, |
| 218 | }; |
| 219 | |
Minghuan Lian | d646334 | 2015-10-16 15:19:17 +0800 | [diff] [blame] | 220 | static struct ls_pcie_drvdata ls1021_drvdata = { |
| 221 | .ops = &ls1021_pcie_host_ops, |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 222 | .dw_pcie_ops = &dw_ls1021_pcie_ops, |
Minghuan Lian | d646334 | 2015-10-16 15:19:17 +0800 | [diff] [blame] | 223 | }; |
| 224 | |
Minghuan Lian | 5192ec7 | 2015-10-16 15:19:19 +0800 | [diff] [blame] | 225 | static struct ls_pcie_drvdata ls1043_drvdata = { |
| 226 | .lut_offset = 0x10000, |
| 227 | .ltssm_shift = 24, |
Mingkai Hu | 1d77040 | 2016-10-25 20:36:56 +0800 | [diff] [blame] | 228 | .lut_dbg = 0x7fc, |
| 229 | .ops = &ls_pcie_host_ops, |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 230 | .dw_pcie_ops = &dw_ls_pcie_ops, |
Mingkai Hu | 1d77040 | 2016-10-25 20:36:56 +0800 | [diff] [blame] | 231 | }; |
| 232 | |
| 233 | static struct ls_pcie_drvdata ls1046_drvdata = { |
| 234 | .lut_offset = 0x80000, |
| 235 | .ltssm_shift = 24, |
| 236 | .lut_dbg = 0x407fc, |
Minghuan Lian | 5192ec7 | 2015-10-16 15:19:19 +0800 | [diff] [blame] | 237 | .ops = &ls_pcie_host_ops, |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 238 | .dw_pcie_ops = &dw_ls_pcie_ops, |
Minghuan Lian | 5192ec7 | 2015-10-16 15:19:19 +0800 | [diff] [blame] | 239 | }; |
| 240 | |
| 241 | static struct ls_pcie_drvdata ls2080_drvdata = { |
| 242 | .lut_offset = 0x80000, |
| 243 | .ltssm_shift = 0, |
Mingkai Hu | 1d77040 | 2016-10-25 20:36:56 +0800 | [diff] [blame] | 244 | .lut_dbg = 0x7fc, |
Minghuan Lian | 5192ec7 | 2015-10-16 15:19:19 +0800 | [diff] [blame] | 245 | .ops = &ls_pcie_host_ops, |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 246 | .dw_pcie_ops = &dw_ls_pcie_ops, |
Minghuan Lian | 5192ec7 | 2015-10-16 15:19:19 +0800 | [diff] [blame] | 247 | }; |
| 248 | |
Minghuan Lian | d646334 | 2015-10-16 15:19:17 +0800 | [diff] [blame] | 249 | static const struct of_device_id ls_pcie_of_match[] = { |
| 250 | { .compatible = "fsl,ls1021a-pcie", .data = &ls1021_drvdata }, |
Minghuan Lian | 5192ec7 | 2015-10-16 15:19:19 +0800 | [diff] [blame] | 251 | { .compatible = "fsl,ls1043a-pcie", .data = &ls1043_drvdata }, |
Mingkai Hu | 1d77040 | 2016-10-25 20:36:56 +0800 | [diff] [blame] | 252 | { .compatible = "fsl,ls1046a-pcie", .data = &ls1046_drvdata }, |
Minghuan Lian | 5192ec7 | 2015-10-16 15:19:19 +0800 | [diff] [blame] | 253 | { .compatible = "fsl,ls2080a-pcie", .data = &ls2080_drvdata }, |
Yang Shi | dbae40b | 2016-01-27 09:32:05 -0800 | [diff] [blame] | 254 | { .compatible = "fsl,ls2085a-pcie", .data = &ls2080_drvdata }, |
Minghuan Lian | d646334 | 2015-10-16 15:19:17 +0800 | [diff] [blame] | 255 | { }, |
| 256 | }; |
Minghuan Lian | d646334 | 2015-10-16 15:19:17 +0800 | [diff] [blame] | 257 | |
Bjorn Helgaas | 4726a82 | 2016-10-06 13:38:06 -0500 | [diff] [blame] | 258 | static int __init ls_add_pcie_port(struct ls_pcie *pcie) |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 259 | { |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 260 | struct dw_pcie *pci = pcie->pci; |
| 261 | struct pcie_port *pp = &pci->pp; |
| 262 | struct device *dev = pci->dev; |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 263 | int ret; |
| 264 | |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 265 | pp->ops = pcie->drvdata->ops; |
| 266 | |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 267 | ret = dw_pcie_host_init(pp); |
| 268 | if (ret) { |
Bjorn Helgaas | c11125e | 2016-10-06 13:38:05 -0500 | [diff] [blame] | 269 | dev_err(dev, "failed to initialize host\n"); |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 270 | return ret; |
| 271 | } |
| 272 | |
| 273 | return 0; |
| 274 | } |
| 275 | |
| 276 | static int __init ls_pcie_probe(struct platform_device *pdev) |
| 277 | { |
Bjorn Helgaas | c11125e | 2016-10-06 13:38:05 -0500 | [diff] [blame] | 278 | struct device *dev = &pdev->dev; |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 279 | struct dw_pcie *pci; |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 280 | struct ls_pcie *pcie; |
| 281 | struct resource *dbi_base; |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 282 | int ret; |
| 283 | |
Bjorn Helgaas | c11125e | 2016-10-06 13:38:05 -0500 | [diff] [blame] | 284 | pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL); |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 285 | if (!pcie) |
| 286 | return -ENOMEM; |
| 287 | |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 288 | pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL); |
| 289 | if (!pci) |
| 290 | return -ENOMEM; |
| 291 | |
Bjorn Helgaas | 6dc2c04 | 2017-01-31 16:36:11 -0600 | [diff] [blame] | 292 | pcie->drvdata = of_device_get_match_data(dev); |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 293 | |
| 294 | pci->dev = dev; |
| 295 | pci->ops = pcie->drvdata->dw_pcie_ops; |
Bjorn Helgaas | fefe673 | 2016-10-06 13:38:06 -0500 | [diff] [blame] | 296 | |
Guenter Roeck | c046406 | 2017-02-25 02:08:12 -0800 | [diff] [blame] | 297 | pcie->pci = pci; |
| 298 | |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 299 | dbi_base = platform_get_resource_byname(pdev, IORESOURCE_MEM, "regs"); |
Lorenzo Pieralisi | 01bd489 | 2017-04-19 17:49:08 +0100 | [diff] [blame] | 300 | pci->dbi_base = devm_pci_remap_cfg_resource(dev, dbi_base); |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 301 | if (IS_ERR(pci->dbi_base)) |
| 302 | return PTR_ERR(pci->dbi_base); |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 303 | |
Kishon Vijay Abraham I | 442ec4c | 2017-02-15 18:48:14 +0530 | [diff] [blame] | 304 | pcie->lut = pci->dbi_base + pcie->drvdata->lut_offset; |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 305 | |
Minghuan Lian | 7af4ce3 | 2015-10-16 15:19:16 +0800 | [diff] [blame] | 306 | if (!ls_pcie_is_bridge(pcie)) |
| 307 | return -ENODEV; |
| 308 | |
Kishon Vijay Abraham I | 9bcf0a6 | 2017-02-15 18:48:11 +0530 | [diff] [blame] | 309 | platform_set_drvdata(pdev, pcie); |
| 310 | |
Bjorn Helgaas | 4726a82 | 2016-10-06 13:38:06 -0500 | [diff] [blame] | 311 | ret = ls_add_pcie_port(pcie); |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 312 | if (ret < 0) |
| 313 | return ret; |
| 314 | |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 315 | return 0; |
| 316 | } |
| 317 | |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 318 | static struct platform_driver ls_pcie_driver = { |
| 319 | .driver = { |
| 320 | .name = "layerscape-pcie", |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 321 | .of_match_table = ls_pcie_of_match, |
Brian Norris | a5f40e8 | 2017-04-20 15:36:25 -0500 | [diff] [blame] | 322 | .suppress_bind_attrs = true, |
Minghuan Lian | 62d0ff83 | 2014-11-05 16:45:11 +0800 | [diff] [blame] | 323 | }, |
| 324 | }; |
Paul Gortmaker | 154fb60 | 2016-07-02 19:13:27 -0400 | [diff] [blame] | 325 | builtin_platform_driver_probe(ls_pcie_driver, ls_pcie_probe); |