Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 1 | /* |
Rob Clark | 8bb0daf | 2013-02-11 12:43:09 -0500 | [diff] [blame] | 2 | * drivers/gpu/drm/omapdrm/omap_drv.c |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2011 Texas Instruments |
| 5 | * Author: Rob Clark <rob@ti.com> |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify it |
| 8 | * under the terms of the GNU General Public License version 2 as published by |
| 9 | * the Free Software Foundation. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 12 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 13 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 14 | * more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License along with |
| 17 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 18 | */ |
| 19 | |
| 20 | #include "omap_drv.h" |
| 21 | |
| 22 | #include "drm_crtc_helper.h" |
| 23 | #include "drm_fb_helper.h" |
Andy Gross | 5c13779 | 2012-03-05 10:48:39 -0600 | [diff] [blame] | 24 | #include "omap_dmm_tiler.h" |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 25 | |
| 26 | #define DRIVER_NAME MODULE_NAME |
| 27 | #define DRIVER_DESC "OMAP DRM" |
| 28 | #define DRIVER_DATE "20110917" |
| 29 | #define DRIVER_MAJOR 1 |
| 30 | #define DRIVER_MINOR 0 |
| 31 | #define DRIVER_PATCHLEVEL 0 |
| 32 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 33 | static int num_crtc = CONFIG_DRM_OMAP_NUM_CRTCS; |
| 34 | |
| 35 | MODULE_PARM_DESC(num_crtc, "Number of overlays to use as CRTCs"); |
| 36 | module_param(num_crtc, int, 0600); |
| 37 | |
| 38 | /* |
| 39 | * mode config funcs |
| 40 | */ |
| 41 | |
| 42 | /* Notes about mapping DSS and DRM entities: |
| 43 | * CRTC: overlay |
| 44 | * encoder: manager.. with some extension to allow one primary CRTC |
| 45 | * and zero or more video CRTC's to be mapped to one encoder? |
| 46 | * connector: dssdev.. manager can be attached/detached from different |
| 47 | * devices |
| 48 | */ |
| 49 | |
| 50 | static void omap_fb_output_poll_changed(struct drm_device *dev) |
| 51 | { |
| 52 | struct omap_drm_private *priv = dev->dev_private; |
| 53 | DBG("dev=%p", dev); |
YAMANE Toshiaki | c7f904b | 2012-11-14 19:30:38 +0900 | [diff] [blame] | 54 | if (priv->fbdev) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 55 | drm_fb_helper_hotplug_event(priv->fbdev); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 56 | } |
| 57 | |
Laurent Pinchart | e6ecefa | 2012-05-17 13:27:23 +0200 | [diff] [blame] | 58 | static const struct drm_mode_config_funcs omap_mode_config_funcs = { |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 59 | .fb_create = omap_framebuffer_create, |
| 60 | .output_poll_changed = omap_fb_output_poll_changed, |
| 61 | }; |
| 62 | |
| 63 | static int get_connector_type(struct omap_dss_device *dssdev) |
| 64 | { |
| 65 | switch (dssdev->type) { |
| 66 | case OMAP_DISPLAY_TYPE_HDMI: |
| 67 | return DRM_MODE_CONNECTOR_HDMIA; |
Tomi Valkeinen | 4635c17 | 2013-05-14 14:14:15 +0300 | [diff] [blame] | 68 | case OMAP_DISPLAY_TYPE_DVI: |
| 69 | return DRM_MODE_CONNECTOR_DVID; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 70 | default: |
| 71 | return DRM_MODE_CONNECTOR_Unknown; |
| 72 | } |
| 73 | } |
| 74 | |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 75 | static bool channel_used(struct drm_device *dev, enum omap_channel channel) |
| 76 | { |
| 77 | struct omap_drm_private *priv = dev->dev_private; |
| 78 | int i; |
| 79 | |
| 80 | for (i = 0; i < priv->num_crtcs; i++) { |
| 81 | struct drm_crtc *crtc = priv->crtcs[i]; |
| 82 | |
| 83 | if (omap_crtc_channel(crtc) == channel) |
| 84 | return true; |
| 85 | } |
| 86 | |
| 87 | return false; |
| 88 | } |
| 89 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 90 | static int omap_modeset_init(struct drm_device *dev) |
| 91 | { |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 92 | struct omap_drm_private *priv = dev->dev_private; |
| 93 | struct omap_dss_device *dssdev = NULL; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 94 | int num_ovls = dss_feat_get_num_ovls(); |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 95 | int num_mgrs = dss_feat_get_num_mgrs(); |
| 96 | int num_crtcs; |
| 97 | int i, id = 0; |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 98 | int r; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 99 | |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 100 | omap_crtc_pre_init(); |
| 101 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 102 | drm_mode_config_init(dev); |
| 103 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 104 | omap_drm_irq_install(dev); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 105 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 106 | /* |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 107 | * We usually don't want to create a CRTC for each manager, at least |
| 108 | * not until we have a way to expose private planes to userspace. |
| 109 | * Otherwise there would not be enough video pipes left for drm planes. |
| 110 | * We use the num_crtc argument to limit the number of crtcs we create. |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 111 | */ |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 112 | num_crtcs = min3(num_crtc, num_mgrs, num_ovls); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 113 | |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 114 | dssdev = NULL; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 115 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 116 | for_each_dss_dev(dssdev) { |
| 117 | struct drm_connector *connector; |
| 118 | struct drm_encoder *encoder; |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 119 | enum omap_channel channel; |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 120 | struct omap_overlay_manager *mgr; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 121 | |
| 122 | if (!dssdev->driver) { |
| 123 | dev_warn(dev->dev, "%s has no driver.. skipping it\n", |
| 124 | dssdev->name); |
Archit Taneja | 581382e | 2013-03-26 19:15:18 +0530 | [diff] [blame] | 125 | continue; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 126 | } |
| 127 | |
| 128 | if (!(dssdev->driver->get_timings || |
| 129 | dssdev->driver->read_edid)) { |
| 130 | dev_warn(dev->dev, "%s driver does not support " |
| 131 | "get_timings or read_edid.. skipping it!\n", |
| 132 | dssdev->name); |
Archit Taneja | 581382e | 2013-03-26 19:15:18 +0530 | [diff] [blame] | 133 | continue; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 134 | } |
| 135 | |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 136 | r = dssdev->driver->connect(dssdev); |
| 137 | if (r) { |
| 138 | dev_err(dev->dev, "could not connect display: %s\n", |
| 139 | dssdev->name); |
| 140 | continue; |
| 141 | } |
| 142 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 143 | encoder = omap_encoder_init(dev, dssdev); |
| 144 | |
| 145 | if (!encoder) { |
| 146 | dev_err(dev->dev, "could not create encoder: %s\n", |
| 147 | dssdev->name); |
| 148 | return -ENOMEM; |
| 149 | } |
| 150 | |
| 151 | connector = omap_connector_init(dev, |
| 152 | get_connector_type(dssdev), dssdev, encoder); |
| 153 | |
| 154 | if (!connector) { |
| 155 | dev_err(dev->dev, "could not create connector: %s\n", |
| 156 | dssdev->name); |
| 157 | return -ENOMEM; |
| 158 | } |
| 159 | |
| 160 | BUG_ON(priv->num_encoders >= ARRAY_SIZE(priv->encoders)); |
| 161 | BUG_ON(priv->num_connectors >= ARRAY_SIZE(priv->connectors)); |
| 162 | |
| 163 | priv->encoders[priv->num_encoders++] = encoder; |
| 164 | priv->connectors[priv->num_connectors++] = connector; |
| 165 | |
| 166 | drm_mode_connector_attach_encoder(connector, encoder); |
| 167 | |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 168 | /* |
| 169 | * if we have reached the limit of the crtcs we are allowed to |
| 170 | * create, let's not try to look for a crtc for this |
| 171 | * panel/encoder and onwards, we will, of course, populate the |
| 172 | * the possible_crtcs field for all the encoders with the final |
| 173 | * set of crtcs we create |
| 174 | */ |
| 175 | if (id == num_crtcs) |
| 176 | continue; |
| 177 | |
| 178 | /* |
| 179 | * get the recommended DISPC channel for this encoder. For now, |
| 180 | * we only try to get create a crtc out of the recommended, the |
| 181 | * other possible channels to which the encoder can connect are |
| 182 | * not considered. |
| 183 | */ |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 184 | |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 185 | mgr = omapdss_find_mgr_from_display(dssdev); |
| 186 | channel = mgr->id; |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 187 | /* |
| 188 | * if this channel hasn't already been taken by a previously |
| 189 | * allocated crtc, we create a new crtc for it |
| 190 | */ |
| 191 | if (!channel_used(dev, channel)) { |
| 192 | struct drm_plane *plane; |
| 193 | struct drm_crtc *crtc; |
| 194 | |
| 195 | plane = omap_plane_init(dev, id, true); |
| 196 | crtc = omap_crtc_init(dev, plane, channel, id); |
| 197 | |
| 198 | BUG_ON(priv->num_crtcs >= ARRAY_SIZE(priv->crtcs)); |
| 199 | priv->crtcs[id] = crtc; |
| 200 | priv->num_crtcs++; |
| 201 | |
| 202 | priv->planes[id] = plane; |
| 203 | priv->num_planes++; |
| 204 | |
| 205 | id++; |
| 206 | } |
| 207 | } |
| 208 | |
| 209 | /* |
| 210 | * we have allocated crtcs according to the need of the panels/encoders, |
| 211 | * adding more crtcs here if needed |
| 212 | */ |
| 213 | for (; id < num_crtcs; id++) { |
| 214 | |
| 215 | /* find a free manager for this crtc */ |
| 216 | for (i = 0; i < num_mgrs; i++) { |
| 217 | if (!channel_used(dev, i)) { |
| 218 | struct drm_plane *plane; |
| 219 | struct drm_crtc *crtc; |
| 220 | |
| 221 | plane = omap_plane_init(dev, id, true); |
| 222 | crtc = omap_crtc_init(dev, plane, i, id); |
| 223 | |
| 224 | BUG_ON(priv->num_crtcs >= |
| 225 | ARRAY_SIZE(priv->crtcs)); |
| 226 | |
| 227 | priv->crtcs[id] = crtc; |
| 228 | priv->num_crtcs++; |
| 229 | |
| 230 | priv->planes[id] = plane; |
| 231 | priv->num_planes++; |
| 232 | |
| 233 | break; |
| 234 | } else { |
| 235 | continue; |
| 236 | } |
| 237 | } |
| 238 | |
| 239 | if (i == num_mgrs) { |
| 240 | /* this shouldn't really happen */ |
| 241 | dev_err(dev->dev, "no managers left for crtc\n"); |
| 242 | return -ENOMEM; |
| 243 | } |
| 244 | } |
| 245 | |
| 246 | /* |
| 247 | * Create normal planes for the remaining overlays: |
| 248 | */ |
| 249 | for (; id < num_ovls; id++) { |
| 250 | struct drm_plane *plane = omap_plane_init(dev, id, false); |
| 251 | |
| 252 | BUG_ON(priv->num_planes >= ARRAY_SIZE(priv->planes)); |
| 253 | priv->planes[priv->num_planes++] = plane; |
| 254 | } |
| 255 | |
| 256 | for (i = 0; i < priv->num_encoders; i++) { |
| 257 | struct drm_encoder *encoder = priv->encoders[i]; |
| 258 | struct omap_dss_device *dssdev = |
| 259 | omap_encoder_get_dssdev(encoder); |
Tomi Valkeinen | 1f68d9c | 2013-04-19 15:09:34 +0300 | [diff] [blame] | 260 | struct omap_dss_device *output; |
Tomi Valkeinen | be8e8e1 | 2013-04-23 15:35:35 +0300 | [diff] [blame] | 261 | |
| 262 | output = omapdss_find_output_from_display(dssdev); |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 263 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 264 | /* figure out which crtc's we can connect the encoder to: */ |
| 265 | encoder->possible_crtcs = 0; |
| 266 | for (id = 0; id < priv->num_crtcs; id++) { |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 267 | struct drm_crtc *crtc = priv->crtcs[id]; |
| 268 | enum omap_channel crtc_channel; |
| 269 | enum omap_dss_output_id supported_outputs; |
| 270 | |
| 271 | crtc_channel = omap_crtc_channel(crtc); |
| 272 | supported_outputs = |
| 273 | dss_feat_get_supported_outputs(crtc_channel); |
| 274 | |
Tomi Valkeinen | be8e8e1 | 2013-04-23 15:35:35 +0300 | [diff] [blame] | 275 | if (supported_outputs & output->id) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 276 | encoder->possible_crtcs |= (1 << id); |
| 277 | } |
Tomi Valkeinen | 820caab | 2013-04-25 14:53:18 +0300 | [diff] [blame] | 278 | |
| 279 | omap_dss_put_device(output); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 280 | } |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 281 | |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 282 | DBG("registered %d planes, %d crtcs, %d encoders and %d connectors\n", |
| 283 | priv->num_planes, priv->num_crtcs, priv->num_encoders, |
| 284 | priv->num_connectors); |
| 285 | |
Rob Clark | 6b8ca4c | 2012-01-08 19:37:37 -0600 | [diff] [blame] | 286 | dev->mode_config.min_width = 32; |
| 287 | dev->mode_config.min_height = 32; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 288 | |
| 289 | /* note: eventually will need some cpu_is_omapXYZ() type stuff here |
| 290 | * to fill in these limits properly on different OMAP generations.. |
| 291 | */ |
| 292 | dev->mode_config.max_width = 2048; |
| 293 | dev->mode_config.max_height = 2048; |
| 294 | |
| 295 | dev->mode_config.funcs = &omap_mode_config_funcs; |
| 296 | |
| 297 | return 0; |
| 298 | } |
| 299 | |
| 300 | static void omap_modeset_free(struct drm_device *dev) |
| 301 | { |
| 302 | drm_mode_config_cleanup(dev); |
| 303 | } |
| 304 | |
| 305 | /* |
| 306 | * drm ioctl funcs |
| 307 | */ |
| 308 | |
| 309 | |
| 310 | static int ioctl_get_param(struct drm_device *dev, void *data, |
| 311 | struct drm_file *file_priv) |
| 312 | { |
Rob Clark | 5e3b087 | 2012-10-29 09:31:12 +0100 | [diff] [blame] | 313 | struct omap_drm_private *priv = dev->dev_private; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 314 | struct drm_omap_param *args = data; |
| 315 | |
| 316 | DBG("%p: param=%llu", dev, args->param); |
| 317 | |
| 318 | switch (args->param) { |
| 319 | case OMAP_PARAM_CHIPSET_ID: |
Rob Clark | 5e3b087 | 2012-10-29 09:31:12 +0100 | [diff] [blame] | 320 | args->value = priv->omaprev; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 321 | break; |
| 322 | default: |
| 323 | DBG("unknown parameter %lld", args->param); |
| 324 | return -EINVAL; |
| 325 | } |
| 326 | |
| 327 | return 0; |
| 328 | } |
| 329 | |
| 330 | static int ioctl_set_param(struct drm_device *dev, void *data, |
| 331 | struct drm_file *file_priv) |
| 332 | { |
| 333 | struct drm_omap_param *args = data; |
| 334 | |
| 335 | switch (args->param) { |
| 336 | default: |
| 337 | DBG("unknown parameter %lld", args->param); |
| 338 | return -EINVAL; |
| 339 | } |
| 340 | |
| 341 | return 0; |
| 342 | } |
| 343 | |
| 344 | static int ioctl_gem_new(struct drm_device *dev, void *data, |
| 345 | struct drm_file *file_priv) |
| 346 | { |
| 347 | struct drm_omap_gem_new *args = data; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 348 | VERB("%p:%p: size=0x%08x, flags=%08x", dev, file_priv, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 349 | args->size.bytes, args->flags); |
| 350 | return omap_gem_new_handle(dev, file_priv, args->size, |
| 351 | args->flags, &args->handle); |
| 352 | } |
| 353 | |
| 354 | static int ioctl_gem_cpu_prep(struct drm_device *dev, void *data, |
| 355 | struct drm_file *file_priv) |
| 356 | { |
| 357 | struct drm_omap_gem_cpu_prep *args = data; |
| 358 | struct drm_gem_object *obj; |
| 359 | int ret; |
| 360 | |
| 361 | VERB("%p:%p: handle=%d, op=%x", dev, file_priv, args->handle, args->op); |
| 362 | |
| 363 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
YAMANE Toshiaki | c7f904b | 2012-11-14 19:30:38 +0900 | [diff] [blame] | 364 | if (!obj) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 365 | return -ENOENT; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 366 | |
| 367 | ret = omap_gem_op_sync(obj, args->op); |
| 368 | |
YAMANE Toshiaki | c7f904b | 2012-11-14 19:30:38 +0900 | [diff] [blame] | 369 | if (!ret) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 370 | ret = omap_gem_op_start(obj, args->op); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 371 | |
| 372 | drm_gem_object_unreference_unlocked(obj); |
| 373 | |
| 374 | return ret; |
| 375 | } |
| 376 | |
| 377 | static int ioctl_gem_cpu_fini(struct drm_device *dev, void *data, |
| 378 | struct drm_file *file_priv) |
| 379 | { |
| 380 | struct drm_omap_gem_cpu_fini *args = data; |
| 381 | struct drm_gem_object *obj; |
| 382 | int ret; |
| 383 | |
| 384 | VERB("%p:%p: handle=%d", dev, file_priv, args->handle); |
| 385 | |
| 386 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
YAMANE Toshiaki | c7f904b | 2012-11-14 19:30:38 +0900 | [diff] [blame] | 387 | if (!obj) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 388 | return -ENOENT; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 389 | |
| 390 | /* XXX flushy, flushy */ |
| 391 | ret = 0; |
| 392 | |
YAMANE Toshiaki | c7f904b | 2012-11-14 19:30:38 +0900 | [diff] [blame] | 393 | if (!ret) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 394 | ret = omap_gem_op_finish(obj, args->op); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 395 | |
| 396 | drm_gem_object_unreference_unlocked(obj); |
| 397 | |
| 398 | return ret; |
| 399 | } |
| 400 | |
| 401 | static int ioctl_gem_info(struct drm_device *dev, void *data, |
| 402 | struct drm_file *file_priv) |
| 403 | { |
| 404 | struct drm_omap_gem_info *args = data; |
| 405 | struct drm_gem_object *obj; |
| 406 | int ret = 0; |
| 407 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 408 | VERB("%p:%p: handle=%d", dev, file_priv, args->handle); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 409 | |
| 410 | obj = drm_gem_object_lookup(dev, file_priv, args->handle); |
YAMANE Toshiaki | c7f904b | 2012-11-14 19:30:38 +0900 | [diff] [blame] | 411 | if (!obj) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 412 | return -ENOENT; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 413 | |
Rob Clark | f7f9f45 | 2011-12-05 19:19:22 -0600 | [diff] [blame] | 414 | args->size = omap_gem_mmap_size(obj); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 415 | args->offset = omap_gem_mmap_offset(obj); |
| 416 | |
| 417 | drm_gem_object_unreference_unlocked(obj); |
| 418 | |
| 419 | return ret; |
| 420 | } |
| 421 | |
Rob Clark | baa7094 | 2013-08-02 13:27:49 -0400 | [diff] [blame^] | 422 | static const struct drm_ioctl_desc ioctls[DRM_COMMAND_END - DRM_COMMAND_BASE] = { |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 423 | DRM_IOCTL_DEF_DRV(OMAP_GET_PARAM, ioctl_get_param, DRM_UNLOCKED|DRM_AUTH), |
| 424 | DRM_IOCTL_DEF_DRV(OMAP_SET_PARAM, ioctl_set_param, DRM_UNLOCKED|DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY), |
| 425 | DRM_IOCTL_DEF_DRV(OMAP_GEM_NEW, ioctl_gem_new, DRM_UNLOCKED|DRM_AUTH), |
| 426 | DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_PREP, ioctl_gem_cpu_prep, DRM_UNLOCKED|DRM_AUTH), |
| 427 | DRM_IOCTL_DEF_DRV(OMAP_GEM_CPU_FINI, ioctl_gem_cpu_fini, DRM_UNLOCKED|DRM_AUTH), |
| 428 | DRM_IOCTL_DEF_DRV(OMAP_GEM_INFO, ioctl_gem_info, DRM_UNLOCKED|DRM_AUTH), |
| 429 | }; |
| 430 | |
| 431 | /* |
| 432 | * drm driver funcs |
| 433 | */ |
| 434 | |
| 435 | /** |
| 436 | * load - setup chip and create an initial config |
| 437 | * @dev: DRM device |
| 438 | * @flags: startup flags |
| 439 | * |
| 440 | * The driver load routine has to do several things: |
| 441 | * - initialize the memory manager |
| 442 | * - allocate initial config memory |
| 443 | * - setup the DRM framebuffer with the allocated memory |
| 444 | */ |
| 445 | static int dev_load(struct drm_device *dev, unsigned long flags) |
| 446 | { |
Rob Clark | 5e3b087 | 2012-10-29 09:31:12 +0100 | [diff] [blame] | 447 | struct omap_drm_platform_data *pdata = dev->dev->platform_data; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 448 | struct omap_drm_private *priv; |
| 449 | int ret; |
| 450 | |
| 451 | DBG("load: dev=%p", dev); |
| 452 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 453 | priv = kzalloc(sizeof(*priv), GFP_KERNEL); |
Joe Perches | 78110bb | 2013-02-11 09:41:29 -0800 | [diff] [blame] | 454 | if (!priv) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 455 | return -ENOMEM; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 456 | |
Rob Clark | 5e3b087 | 2012-10-29 09:31:12 +0100 | [diff] [blame] | 457 | priv->omaprev = pdata->omaprev; |
| 458 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 459 | dev->dev_private = priv; |
| 460 | |
Tejun Heo | 4619cdb | 2012-08-22 16:49:44 -0700 | [diff] [blame] | 461 | priv->wq = alloc_ordered_workqueue("omapdrm", 0); |
Rob Clark | 5609f7f | 2012-03-05 10:48:32 -0600 | [diff] [blame] | 462 | |
Rob Clark | f6b6036 | 2012-03-05 10:48:36 -0600 | [diff] [blame] | 463 | INIT_LIST_HEAD(&priv->obj_list); |
| 464 | |
Rob Clark | f7f9f45 | 2011-12-05 19:19:22 -0600 | [diff] [blame] | 465 | omap_gem_init(dev); |
| 466 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 467 | ret = omap_modeset_init(dev); |
| 468 | if (ret) { |
| 469 | dev_err(dev->dev, "omap_modeset_init failed: ret=%d\n", ret); |
| 470 | dev->dev_private = NULL; |
| 471 | kfree(priv); |
| 472 | return ret; |
| 473 | } |
| 474 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 475 | ret = drm_vblank_init(dev, priv->num_crtcs); |
| 476 | if (ret) |
| 477 | dev_warn(dev->dev, "could not init vblank\n"); |
| 478 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 479 | priv->fbdev = omap_fbdev_init(dev); |
| 480 | if (!priv->fbdev) { |
| 481 | dev_warn(dev->dev, "omap_fbdev_init failed\n"); |
| 482 | /* well, limp along without an fbdev.. maybe X11 will work? */ |
| 483 | } |
| 484 | |
Andy Gross | e78edba | 2012-12-19 14:53:37 -0600 | [diff] [blame] | 485 | /* store off drm_device for use in pm ops */ |
| 486 | dev_set_drvdata(dev->dev, dev); |
| 487 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 488 | drm_kms_helper_poll_init(dev); |
| 489 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 490 | return 0; |
| 491 | } |
| 492 | |
| 493 | static int dev_unload(struct drm_device *dev) |
| 494 | { |
Rob Clark | 5609f7f | 2012-03-05 10:48:32 -0600 | [diff] [blame] | 495 | struct omap_drm_private *priv = dev->dev_private; |
| 496 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 497 | DBG("unload: dev=%p", dev); |
| 498 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 499 | drm_kms_helper_poll_fini(dev); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 500 | drm_vblank_cleanup(dev); |
| 501 | omap_drm_irq_uninstall(dev); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 502 | |
| 503 | omap_fbdev_free(dev); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 504 | omap_modeset_free(dev); |
Rob Clark | f7f9f45 | 2011-12-05 19:19:22 -0600 | [diff] [blame] | 505 | omap_gem_deinit(dev); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 506 | |
Rob Clark | 5609f7f | 2012-03-05 10:48:32 -0600 | [diff] [blame] | 507 | flush_workqueue(priv->wq); |
| 508 | destroy_workqueue(priv->wq); |
| 509 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 510 | kfree(dev->dev_private); |
| 511 | dev->dev_private = NULL; |
| 512 | |
Andy Gross | e78edba | 2012-12-19 14:53:37 -0600 | [diff] [blame] | 513 | dev_set_drvdata(dev->dev, NULL); |
| 514 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 515 | return 0; |
| 516 | } |
| 517 | |
| 518 | static int dev_open(struct drm_device *dev, struct drm_file *file) |
| 519 | { |
| 520 | file->driver_priv = NULL; |
| 521 | |
| 522 | DBG("open: dev=%p, file=%p", dev, file); |
| 523 | |
| 524 | return 0; |
| 525 | } |
| 526 | |
| 527 | static int dev_firstopen(struct drm_device *dev) |
| 528 | { |
| 529 | DBG("firstopen: dev=%p", dev); |
| 530 | return 0; |
| 531 | } |
| 532 | |
| 533 | /** |
| 534 | * lastclose - clean up after all DRM clients have exited |
| 535 | * @dev: DRM device |
| 536 | * |
| 537 | * Take care of cleaning up after all DRM clients have exited. In the |
| 538 | * mode setting case, we want to restore the kernel's initial mode (just |
| 539 | * in case the last client left us in a bad state). |
| 540 | */ |
| 541 | static void dev_lastclose(struct drm_device *dev) |
| 542 | { |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 543 | int i; |
| 544 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 545 | /* we don't support vga-switcheroo.. so just make sure the fbdev |
| 546 | * mode is active |
| 547 | */ |
| 548 | struct omap_drm_private *priv = dev->dev_private; |
| 549 | int ret; |
| 550 | |
| 551 | DBG("lastclose: dev=%p", dev); |
| 552 | |
Rob Clark | c2a6a55 | 2012-10-25 17:14:13 -0500 | [diff] [blame] | 553 | if (priv->rotation_prop) { |
| 554 | /* need to restore default rotation state.. not sure |
| 555 | * if there is a cleaner way to restore properties to |
| 556 | * default state? Maybe a flag that properties should |
| 557 | * automatically be restored to default state on |
| 558 | * lastclose? |
| 559 | */ |
| 560 | for (i = 0; i < priv->num_crtcs; i++) { |
| 561 | drm_object_property_set_value(&priv->crtcs[i]->base, |
| 562 | priv->rotation_prop, 0); |
| 563 | } |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 564 | |
Rob Clark | c2a6a55 | 2012-10-25 17:14:13 -0500 | [diff] [blame] | 565 | for (i = 0; i < priv->num_planes; i++) { |
| 566 | drm_object_property_set_value(&priv->planes[i]->base, |
| 567 | priv->rotation_prop, 0); |
| 568 | } |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 569 | } |
| 570 | |
Daniel Vetter | d5d2636 | 2013-01-20 15:50:41 +0100 | [diff] [blame] | 571 | drm_modeset_lock_all(dev); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 572 | ret = drm_fb_helper_restore_fbdev_mode(priv->fbdev); |
Daniel Vetter | d5d2636 | 2013-01-20 15:50:41 +0100 | [diff] [blame] | 573 | drm_modeset_unlock_all(dev); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 574 | if (ret) |
| 575 | DBG("failed to restore crtc mode"); |
| 576 | } |
| 577 | |
| 578 | static void dev_preclose(struct drm_device *dev, struct drm_file *file) |
| 579 | { |
| 580 | DBG("preclose: dev=%p", dev); |
| 581 | } |
| 582 | |
| 583 | static void dev_postclose(struct drm_device *dev, struct drm_file *file) |
| 584 | { |
| 585 | DBG("postclose: dev=%p, file=%p", dev, file); |
| 586 | } |
| 587 | |
Laurent Pinchart | 78b6855 | 2012-05-17 13:27:22 +0200 | [diff] [blame] | 588 | static const struct vm_operations_struct omap_gem_vm_ops = { |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 589 | .fault = omap_gem_fault, |
| 590 | .open = drm_gem_vm_open, |
| 591 | .close = drm_gem_vm_close, |
| 592 | }; |
| 593 | |
Rob Clark | ff4f387 | 2012-01-16 12:51:14 -0600 | [diff] [blame] | 594 | static const struct file_operations omapdriver_fops = { |
| 595 | .owner = THIS_MODULE, |
| 596 | .open = drm_open, |
| 597 | .unlocked_ioctl = drm_ioctl, |
| 598 | .release = drm_release, |
| 599 | .mmap = omap_gem_mmap, |
| 600 | .poll = drm_poll, |
| 601 | .fasync = drm_fasync, |
| 602 | .read = drm_read, |
| 603 | .llseek = noop_llseek, |
| 604 | }; |
| 605 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 606 | static struct drm_driver omap_drm_driver = { |
| 607 | .driver_features = |
Rob Clark | 6ad11bc | 2012-04-10 13:19:55 -0500 | [diff] [blame] | 608 | DRIVER_HAVE_IRQ | DRIVER_MODESET | DRIVER_GEM | DRIVER_PRIME, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 609 | .load = dev_load, |
| 610 | .unload = dev_unload, |
| 611 | .open = dev_open, |
| 612 | .firstopen = dev_firstopen, |
| 613 | .lastclose = dev_lastclose, |
| 614 | .preclose = dev_preclose, |
| 615 | .postclose = dev_postclose, |
| 616 | .get_vblank_counter = drm_vblank_count, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 617 | .enable_vblank = omap_irq_enable_vblank, |
| 618 | .disable_vblank = omap_irq_disable_vblank, |
| 619 | .irq_preinstall = omap_irq_preinstall, |
| 620 | .irq_postinstall = omap_irq_postinstall, |
| 621 | .irq_uninstall = omap_irq_uninstall, |
| 622 | .irq_handler = omap_irq_handler, |
Andy Gross | 6169a148 | 2011-12-15 21:05:17 -0600 | [diff] [blame] | 623 | #ifdef CONFIG_DEBUG_FS |
| 624 | .debugfs_init = omap_debugfs_init, |
| 625 | .debugfs_cleanup = omap_debugfs_cleanup, |
| 626 | #endif |
Rob Clark | 6ad11bc | 2012-04-10 13:19:55 -0500 | [diff] [blame] | 627 | .prime_handle_to_fd = drm_gem_prime_handle_to_fd, |
Rob Clark | 3080b83 | 2012-05-17 02:37:26 -0600 | [diff] [blame] | 628 | .prime_fd_to_handle = drm_gem_prime_fd_to_handle, |
Rob Clark | 6ad11bc | 2012-04-10 13:19:55 -0500 | [diff] [blame] | 629 | .gem_prime_export = omap_gem_prime_export, |
Rob Clark | 3080b83 | 2012-05-17 02:37:26 -0600 | [diff] [blame] | 630 | .gem_prime_import = omap_gem_prime_import, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 631 | .gem_init_object = omap_gem_init_object, |
| 632 | .gem_free_object = omap_gem_free_object, |
| 633 | .gem_vm_ops = &omap_gem_vm_ops, |
| 634 | .dumb_create = omap_gem_dumb_create, |
| 635 | .dumb_map_offset = omap_gem_dumb_map_offset, |
Daniel Vetter | 43387b3 | 2013-07-16 09:12:04 +0200 | [diff] [blame] | 636 | .dumb_destroy = drm_gem_dumb_destroy, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 637 | .ioctls = ioctls, |
| 638 | .num_ioctls = DRM_OMAP_NUM_IOCTLS, |
Rob Clark | ff4f387 | 2012-01-16 12:51:14 -0600 | [diff] [blame] | 639 | .fops = &omapdriver_fops, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 640 | .name = DRIVER_NAME, |
| 641 | .desc = DRIVER_DESC, |
| 642 | .date = DRIVER_DATE, |
| 643 | .major = DRIVER_MAJOR, |
| 644 | .minor = DRIVER_MINOR, |
| 645 | .patchlevel = DRIVER_PATCHLEVEL, |
| 646 | }; |
| 647 | |
| 648 | static int pdev_suspend(struct platform_device *pDevice, pm_message_t state) |
| 649 | { |
| 650 | DBG(""); |
| 651 | return 0; |
| 652 | } |
| 653 | |
| 654 | static int pdev_resume(struct platform_device *device) |
| 655 | { |
| 656 | DBG(""); |
| 657 | return 0; |
| 658 | } |
| 659 | |
| 660 | static void pdev_shutdown(struct platform_device *device) |
| 661 | { |
| 662 | DBG(""); |
| 663 | } |
| 664 | |
| 665 | static int pdev_probe(struct platform_device *device) |
| 666 | { |
Tomi Valkeinen | 591a0ac | 2013-05-23 12:07:50 +0300 | [diff] [blame] | 667 | if (omapdss_is_initialized() == false) |
| 668 | return -EPROBE_DEFER; |
| 669 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 670 | DBG("%s", device->name); |
| 671 | return drm_platform_init(&omap_drm_driver, device); |
| 672 | } |
| 673 | |
| 674 | static int pdev_remove(struct platform_device *device) |
| 675 | { |
| 676 | DBG(""); |
| 677 | drm_platform_exit(&omap_drm_driver, device); |
Andy Gross | 5c13779 | 2012-03-05 10:48:39 -0600 | [diff] [blame] | 678 | |
| 679 | platform_driver_unregister(&omap_dmm_driver); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 680 | return 0; |
| 681 | } |
| 682 | |
Andy Gross | e78edba | 2012-12-19 14:53:37 -0600 | [diff] [blame] | 683 | #ifdef CONFIG_PM |
| 684 | static const struct dev_pm_ops omapdrm_pm_ops = { |
| 685 | .resume = omap_gem_resume, |
| 686 | }; |
| 687 | #endif |
| 688 | |
Tomi Valkeinen | 6717cd2 | 2013-04-10 10:44:00 +0300 | [diff] [blame] | 689 | static struct platform_driver pdev = { |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 690 | .driver = { |
| 691 | .name = DRIVER_NAME, |
| 692 | .owner = THIS_MODULE, |
Andy Gross | e78edba | 2012-12-19 14:53:37 -0600 | [diff] [blame] | 693 | #ifdef CONFIG_PM |
| 694 | .pm = &omapdrm_pm_ops, |
| 695 | #endif |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 696 | }, |
| 697 | .probe = pdev_probe, |
| 698 | .remove = pdev_remove, |
| 699 | .suspend = pdev_suspend, |
| 700 | .resume = pdev_resume, |
| 701 | .shutdown = pdev_shutdown, |
| 702 | }; |
| 703 | |
| 704 | static int __init omap_drm_init(void) |
| 705 | { |
| 706 | DBG("init"); |
Rob Clark | be0775a | 2012-04-05 10:34:56 -0500 | [diff] [blame] | 707 | if (platform_driver_register(&omap_dmm_driver)) { |
| 708 | /* we can continue on without DMM.. so not fatal */ |
| 709 | dev_err(NULL, "DMM registration failed\n"); |
| 710 | } |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 711 | return platform_driver_register(&pdev); |
| 712 | } |
| 713 | |
| 714 | static void __exit omap_drm_fini(void) |
| 715 | { |
| 716 | DBG("fini"); |
| 717 | platform_driver_unregister(&pdev); |
| 718 | } |
| 719 | |
| 720 | /* need late_initcall() so we load after dss_driver's are loaded */ |
| 721 | late_initcall(omap_drm_init); |
| 722 | module_exit(omap_drm_fini); |
| 723 | |
| 724 | MODULE_AUTHOR("Rob Clark <rob@ti.com>"); |
| 725 | MODULE_DESCRIPTION("OMAP DRM Display Driver"); |
| 726 | MODULE_ALIAS("platform:" DRIVER_NAME); |
| 727 | MODULE_LICENSE("GPL v2"); |