blob: a947022bfee81c289173cb8aac6f1c7a36671d1a [file] [log] [blame]
Alex Deuchera2e73f52015-04-20 17:09:27 -04001/*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#include <linux/firmware.h>
25#include "drmP.h"
26#include "amdgpu.h"
27#include "amdgpu_pm.h"
28#include "amdgpu_ucode.h"
29#include "cikd.h"
30#include "amdgpu_dpm.h"
31#include "ci_dpm.h"
32#include "gfx_v7_0.h"
33#include "atom.h"
Alex Deucher50171eb2016-02-04 10:44:04 -050034#include "amd_pcie.h"
Alex Deuchera2e73f52015-04-20 17:09:27 -040035#include <linux/seq_file.h>
36
37#include "smu/smu_7_0_1_d.h"
38#include "smu/smu_7_0_1_sh_mask.h"
39
40#include "dce/dce_8_0_d.h"
41#include "dce/dce_8_0_sh_mask.h"
42
43#include "bif/bif_4_1_d.h"
44#include "bif/bif_4_1_sh_mask.h"
45
46#include "gca/gfx_7_2_d.h"
47#include "gca/gfx_7_2_sh_mask.h"
48
49#include "gmc/gmc_7_1_d.h"
50#include "gmc/gmc_7_1_sh_mask.h"
51
52MODULE_FIRMWARE("radeon/bonaire_smc.bin");
Alex Deucher2254c212015-12-10 00:49:32 -050053MODULE_FIRMWARE("radeon/bonaire_k_smc.bin");
Alex Deuchera2e73f52015-04-20 17:09:27 -040054MODULE_FIRMWARE("radeon/hawaii_smc.bin");
Alex Deucher2254c212015-12-10 00:49:32 -050055MODULE_FIRMWARE("radeon/hawaii_k_smc.bin");
Alex Deuchera2e73f52015-04-20 17:09:27 -040056
57#define MC_CG_ARB_FREQ_F0 0x0a
58#define MC_CG_ARB_FREQ_F1 0x0b
59#define MC_CG_ARB_FREQ_F2 0x0c
60#define MC_CG_ARB_FREQ_F3 0x0d
61
62#define SMC_RAM_END 0x40000
63
64#define VOLTAGE_SCALE 4
65#define VOLTAGE_VID_OFFSET_SCALE1 625
66#define VOLTAGE_VID_OFFSET_SCALE2 100
67
68static const struct ci_pt_defaults defaults_hawaii_xt =
69{
70 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0xB0000,
71 { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
72 { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
73};
74
75static const struct ci_pt_defaults defaults_hawaii_pro =
76{
77 1, 0xF, 0xFD, 0x19, 5, 0x14, 0, 0x65062,
78 { 0x2E, 0x00, 0x00, 0x88, 0x00, 0x00, 0x72, 0x60, 0x51, 0xA7, 0x79, 0x6B, 0x90, 0xBD, 0x79 },
79 { 0x217, 0x217, 0x217, 0x242, 0x242, 0x242, 0x269, 0x269, 0x269, 0x2A1, 0x2A1, 0x2A1, 0x2C9, 0x2C9, 0x2C9 }
80};
81
82static const struct ci_pt_defaults defaults_bonaire_xt =
83{
84 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0xB0000,
85 { 0x79, 0x253, 0x25D, 0xAE, 0x72, 0x80, 0x83, 0x86, 0x6F, 0xC8, 0xC9, 0xC9, 0x2F, 0x4D, 0x61 },
86 { 0x17C, 0x172, 0x180, 0x1BC, 0x1B3, 0x1BD, 0x206, 0x200, 0x203, 0x25D, 0x25A, 0x255, 0x2C3, 0x2C5, 0x2B4 }
87};
88
Slava Grigorev5ef82922016-07-15 11:29:14 -040089#if 0
Alex Deuchera2e73f52015-04-20 17:09:27 -040090static const struct ci_pt_defaults defaults_bonaire_pro =
91{
92 1, 0xF, 0xFD, 0x19, 5, 45, 0, 0x65062,
93 { 0x8C, 0x23F, 0x244, 0xA6, 0x83, 0x85, 0x86, 0x86, 0x83, 0xDB, 0xDB, 0xDA, 0x67, 0x60, 0x5F },
94 { 0x187, 0x193, 0x193, 0x1C7, 0x1D1, 0x1D1, 0x210, 0x219, 0x219, 0x266, 0x26C, 0x26C, 0x2C9, 0x2CB, 0x2CB }
95};
Slava Grigorev5ef82922016-07-15 11:29:14 -040096#endif
Alex Deuchera2e73f52015-04-20 17:09:27 -040097
98static const struct ci_pt_defaults defaults_saturn_xt =
99{
100 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x70000,
101 { 0x8C, 0x247, 0x249, 0xA6, 0x80, 0x81, 0x8B, 0x89, 0x86, 0xC9, 0xCA, 0xC9, 0x4D, 0x4D, 0x4D },
102 { 0x187, 0x187, 0x187, 0x1C7, 0x1C7, 0x1C7, 0x210, 0x210, 0x210, 0x266, 0x266, 0x266, 0x2C9, 0x2C9, 0x2C9 }
103};
104
Slava Grigorev529d8c52016-07-19 00:24:10 -0400105#if 0
Alex Deuchera2e73f52015-04-20 17:09:27 -0400106static const struct ci_pt_defaults defaults_saturn_pro =
107{
108 1, 0xF, 0xFD, 0x19, 5, 55, 0, 0x30000,
109 { 0x96, 0x21D, 0x23B, 0xA1, 0x85, 0x87, 0x83, 0x84, 0x81, 0xE6, 0xE6, 0xE6, 0x71, 0x6A, 0x6A },
110 { 0x193, 0x19E, 0x19E, 0x1D2, 0x1DC, 0x1DC, 0x21A, 0x223, 0x223, 0x26E, 0x27E, 0x274, 0x2CF, 0x2D2, 0x2D2 }
111};
Slava Grigorev529d8c52016-07-19 00:24:10 -0400112#endif
Alex Deuchera2e73f52015-04-20 17:09:27 -0400113
114static const struct ci_pt_config_reg didt_config_ci[] =
115{
116 { 0x10, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
117 { 0x10, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
118 { 0x10, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
119 { 0x10, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
120 { 0x11, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
121 { 0x11, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
122 { 0x11, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
123 { 0x11, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
124 { 0x12, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
125 { 0x12, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
126 { 0x12, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
127 { 0x12, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
128 { 0x2, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
129 { 0x2, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
130 { 0x2, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
131 { 0x1, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
132 { 0x1, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
133 { 0x0, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
134 { 0x30, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
135 { 0x30, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
136 { 0x30, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
137 { 0x30, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
138 { 0x31, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
139 { 0x31, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
140 { 0x31, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
141 { 0x31, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
142 { 0x32, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
143 { 0x32, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
144 { 0x32, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
145 { 0x32, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
146 { 0x22, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
147 { 0x22, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
148 { 0x22, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
149 { 0x21, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
150 { 0x21, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
151 { 0x20, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
152 { 0x50, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
153 { 0x50, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
154 { 0x50, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
155 { 0x50, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
156 { 0x51, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
157 { 0x51, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
158 { 0x51, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
159 { 0x51, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
160 { 0x52, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
161 { 0x52, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
162 { 0x52, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
163 { 0x52, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
164 { 0x42, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
165 { 0x42, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
166 { 0x42, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
167 { 0x41, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
168 { 0x41, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
169 { 0x40, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
170 { 0x70, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
171 { 0x70, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
172 { 0x70, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
173 { 0x70, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
174 { 0x71, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
175 { 0x71, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
176 { 0x71, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
177 { 0x71, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
178 { 0x72, 0x000000ff, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
179 { 0x72, 0x0000ff00, 8, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
180 { 0x72, 0x00ff0000, 16, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
181 { 0x72, 0xff000000, 24, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
182 { 0x62, 0x00003fff, 0, 0x4, CISLANDS_CONFIGREG_DIDT_IND },
183 { 0x62, 0x03ff0000, 16, 0x80, CISLANDS_CONFIGREG_DIDT_IND },
184 { 0x62, 0x78000000, 27, 0x3, CISLANDS_CONFIGREG_DIDT_IND },
185 { 0x61, 0x0000ffff, 0, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
186 { 0x61, 0xffff0000, 16, 0x3FFF, CISLANDS_CONFIGREG_DIDT_IND },
187 { 0x60, 0x00000001, 0, 0x0, CISLANDS_CONFIGREG_DIDT_IND },
188 { 0xFFFFFFFF }
189};
190
191static u8 ci_get_memory_module_index(struct amdgpu_device *adev)
192{
193 return (u8) ((RREG32(mmBIOS_SCRATCH_4) >> 16) & 0xff);
194}
195
196#define MC_CG_ARB_FREQ_F0 0x0a
197#define MC_CG_ARB_FREQ_F1 0x0b
198#define MC_CG_ARB_FREQ_F2 0x0c
199#define MC_CG_ARB_FREQ_F3 0x0d
200
201static int ci_copy_and_switch_arb_sets(struct amdgpu_device *adev,
202 u32 arb_freq_src, u32 arb_freq_dest)
203{
204 u32 mc_arb_dram_timing;
205 u32 mc_arb_dram_timing2;
206 u32 burst_time;
207 u32 mc_cg_config;
208
209 switch (arb_freq_src) {
210 case MC_CG_ARB_FREQ_F0:
211 mc_arb_dram_timing = RREG32(mmMC_ARB_DRAM_TIMING);
212 mc_arb_dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2);
213 burst_time = (RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE0_MASK) >>
214 MC_ARB_BURST_TIME__STATE0__SHIFT;
215 break;
216 case MC_CG_ARB_FREQ_F1:
217 mc_arb_dram_timing = RREG32(mmMC_ARB_DRAM_TIMING_1);
218 mc_arb_dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2_1);
219 burst_time = (RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE1_MASK) >>
220 MC_ARB_BURST_TIME__STATE1__SHIFT;
221 break;
222 default:
223 return -EINVAL;
224 }
225
226 switch (arb_freq_dest) {
227 case MC_CG_ARB_FREQ_F0:
228 WREG32(mmMC_ARB_DRAM_TIMING, mc_arb_dram_timing);
229 WREG32(mmMC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
230 WREG32_P(mmMC_ARB_BURST_TIME, (burst_time << MC_ARB_BURST_TIME__STATE0__SHIFT),
231 ~MC_ARB_BURST_TIME__STATE0_MASK);
232 break;
233 case MC_CG_ARB_FREQ_F1:
234 WREG32(mmMC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
235 WREG32(mmMC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
236 WREG32_P(mmMC_ARB_BURST_TIME, (burst_time << MC_ARB_BURST_TIME__STATE1__SHIFT),
237 ~MC_ARB_BURST_TIME__STATE1_MASK);
238 break;
239 default:
240 return -EINVAL;
241 }
242
243 mc_cg_config = RREG32(mmMC_CG_CONFIG) | 0x0000000F;
244 WREG32(mmMC_CG_CONFIG, mc_cg_config);
245 WREG32_P(mmMC_ARB_CG, (arb_freq_dest) << MC_ARB_CG__CG_ARB_REQ__SHIFT,
246 ~MC_ARB_CG__CG_ARB_REQ_MASK);
247
248 return 0;
249}
250
251static u8 ci_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
252{
253 u8 mc_para_index;
254
255 if (memory_clock < 10000)
256 mc_para_index = 0;
257 else if (memory_clock >= 80000)
258 mc_para_index = 0x0f;
259 else
260 mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
261 return mc_para_index;
262}
263
264static u8 ci_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
265{
266 u8 mc_para_index;
267
268 if (strobe_mode) {
269 if (memory_clock < 12500)
270 mc_para_index = 0x00;
271 else if (memory_clock > 47500)
272 mc_para_index = 0x0f;
273 else
274 mc_para_index = (u8)((memory_clock - 10000) / 2500);
275 } else {
276 if (memory_clock < 65000)
277 mc_para_index = 0x00;
278 else if (memory_clock > 135000)
279 mc_para_index = 0x0f;
280 else
281 mc_para_index = (u8)((memory_clock - 60000) / 5000);
282 }
283 return mc_para_index;
284}
285
286static void ci_trim_voltage_table_to_fit_state_table(struct amdgpu_device *adev,
287 u32 max_voltage_steps,
288 struct atom_voltage_table *voltage_table)
289{
290 unsigned int i, diff;
291
292 if (voltage_table->count <= max_voltage_steps)
293 return;
294
295 diff = voltage_table->count - max_voltage_steps;
296
297 for (i = 0; i < max_voltage_steps; i++)
298 voltage_table->entries[i] = voltage_table->entries[i + diff];
299
300 voltage_table->count = max_voltage_steps;
301}
302
303static int ci_get_std_voltage_value_sidd(struct amdgpu_device *adev,
304 struct atom_voltage_table_entry *voltage_table,
305 u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd);
306static int ci_set_power_limit(struct amdgpu_device *adev, u32 n);
307static int ci_set_overdrive_target_tdp(struct amdgpu_device *adev,
308 u32 target_tdp);
309static int ci_update_uvd_dpm(struct amdgpu_device *adev, bool gate);
310static void ci_dpm_set_dpm_funcs(struct amdgpu_device *adev);
311static void ci_dpm_set_irq_funcs(struct amdgpu_device *adev);
312
313static PPSMC_Result amdgpu_ci_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
314 PPSMC_Msg msg, u32 parameter);
315static void ci_thermal_start_smc_fan_control(struct amdgpu_device *adev);
316static void ci_fan_ctrl_set_default_mode(struct amdgpu_device *adev);
317
318static struct ci_power_info *ci_get_pi(struct amdgpu_device *adev)
319{
320 struct ci_power_info *pi = adev->pm.dpm.priv;
321
322 return pi;
323}
324
325static struct ci_ps *ci_get_ps(struct amdgpu_ps *rps)
326{
327 struct ci_ps *ps = rps->ps_priv;
328
329 return ps;
330}
331
332static void ci_initialize_powertune_defaults(struct amdgpu_device *adev)
333{
334 struct ci_power_info *pi = ci_get_pi(adev);
335
336 switch (adev->pdev->device) {
337 case 0x6649:
338 case 0x6650:
339 case 0x6651:
340 case 0x6658:
341 case 0x665C:
342 case 0x665D:
343 default:
344 pi->powertune_defaults = &defaults_bonaire_xt;
345 break;
346 case 0x6640:
347 case 0x6641:
348 case 0x6646:
349 case 0x6647:
350 pi->powertune_defaults = &defaults_saturn_xt;
351 break;
352 case 0x67B8:
353 case 0x67B0:
354 pi->powertune_defaults = &defaults_hawaii_xt;
355 break;
356 case 0x67BA:
357 case 0x67B1:
358 pi->powertune_defaults = &defaults_hawaii_pro;
359 break;
360 case 0x67A0:
361 case 0x67A1:
362 case 0x67A2:
363 case 0x67A8:
364 case 0x67A9:
365 case 0x67AA:
366 case 0x67B9:
367 case 0x67BE:
368 pi->powertune_defaults = &defaults_bonaire_xt;
369 break;
370 }
371
372 pi->dte_tj_offset = 0;
373
374 pi->caps_power_containment = true;
375 pi->caps_cac = false;
376 pi->caps_sq_ramping = false;
377 pi->caps_db_ramping = false;
378 pi->caps_td_ramping = false;
379 pi->caps_tcp_ramping = false;
380
381 if (pi->caps_power_containment) {
382 pi->caps_cac = true;
383 if (adev->asic_type == CHIP_HAWAII)
384 pi->enable_bapm_feature = false;
385 else
386 pi->enable_bapm_feature = true;
387 pi->enable_tdc_limit_feature = true;
388 pi->enable_pkg_pwr_tracking_feature = true;
389 }
390}
391
392static u8 ci_convert_to_vid(u16 vddc)
393{
394 return (6200 - (vddc * VOLTAGE_SCALE)) / 25;
395}
396
397static int ci_populate_bapm_vddc_vid_sidd(struct amdgpu_device *adev)
398{
399 struct ci_power_info *pi = ci_get_pi(adev);
400 u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
401 u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
402 u8 *hi2_vid = pi->smc_powertune_table.BapmVddCVidHiSidd2;
403 u32 i;
404
405 if (adev->pm.dpm.dyn_state.cac_leakage_table.entries == NULL)
406 return -EINVAL;
407 if (adev->pm.dpm.dyn_state.cac_leakage_table.count > 8)
408 return -EINVAL;
409 if (adev->pm.dpm.dyn_state.cac_leakage_table.count !=
410 adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count)
411 return -EINVAL;
412
413 for (i = 0; i < adev->pm.dpm.dyn_state.cac_leakage_table.count; i++) {
414 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
415 lo_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc1);
416 hi_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc2);
417 hi2_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc3);
418 } else {
419 lo_vid[i] = ci_convert_to_vid(adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].vddc);
420 hi_vid[i] = ci_convert_to_vid((u16)adev->pm.dpm.dyn_state.cac_leakage_table.entries[i].leakage);
421 }
422 }
423 return 0;
424}
425
426static int ci_populate_vddc_vid(struct amdgpu_device *adev)
427{
428 struct ci_power_info *pi = ci_get_pi(adev);
429 u8 *vid = pi->smc_powertune_table.VddCVid;
430 u32 i;
431
432 if (pi->vddc_voltage_table.count > 8)
433 return -EINVAL;
434
435 for (i = 0; i < pi->vddc_voltage_table.count; i++)
436 vid[i] = ci_convert_to_vid(pi->vddc_voltage_table.entries[i].value);
437
438 return 0;
439}
440
441static int ci_populate_svi_load_line(struct amdgpu_device *adev)
442{
443 struct ci_power_info *pi = ci_get_pi(adev);
444 const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
445
446 pi->smc_powertune_table.SviLoadLineEn = pt_defaults->svi_load_line_en;
447 pi->smc_powertune_table.SviLoadLineVddC = pt_defaults->svi_load_line_vddc;
448 pi->smc_powertune_table.SviLoadLineTrimVddC = 3;
449 pi->smc_powertune_table.SviLoadLineOffsetVddC = 0;
450
451 return 0;
452}
453
454static int ci_populate_tdc_limit(struct amdgpu_device *adev)
455{
456 struct ci_power_info *pi = ci_get_pi(adev);
457 const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
458 u16 tdc_limit;
459
460 tdc_limit = adev->pm.dpm.dyn_state.cac_tdp_table->tdc * 256;
461 pi->smc_powertune_table.TDC_VDDC_PkgLimit = cpu_to_be16(tdc_limit);
462 pi->smc_powertune_table.TDC_VDDC_ThrottleReleaseLimitPerc =
463 pt_defaults->tdc_vddc_throttle_release_limit_perc;
464 pi->smc_powertune_table.TDC_MAWt = pt_defaults->tdc_mawt;
465
466 return 0;
467}
468
469static int ci_populate_dw8(struct amdgpu_device *adev)
470{
471 struct ci_power_info *pi = ci_get_pi(adev);
472 const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
473 int ret;
474
475 ret = amdgpu_ci_read_smc_sram_dword(adev,
476 SMU7_FIRMWARE_HEADER_LOCATION +
477 offsetof(SMU7_Firmware_Header, PmFuseTable) +
478 offsetof(SMU7_Discrete_PmFuses, TdcWaterfallCtl),
479 (u32 *)&pi->smc_powertune_table.TdcWaterfallCtl,
480 pi->sram_end);
481 if (ret)
482 return -EINVAL;
483 else
484 pi->smc_powertune_table.TdcWaterfallCtl = pt_defaults->tdc_waterfall_ctl;
485
486 return 0;
487}
488
489static int ci_populate_fuzzy_fan(struct amdgpu_device *adev)
490{
491 struct ci_power_info *pi = ci_get_pi(adev);
492
493 if ((adev->pm.dpm.fan.fan_output_sensitivity & (1 << 15)) ||
494 (adev->pm.dpm.fan.fan_output_sensitivity == 0))
495 adev->pm.dpm.fan.fan_output_sensitivity =
496 adev->pm.dpm.fan.default_fan_output_sensitivity;
497
498 pi->smc_powertune_table.FuzzyFan_PwmSetDelta =
499 cpu_to_be16(adev->pm.dpm.fan.fan_output_sensitivity);
500
501 return 0;
502}
503
504static int ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(struct amdgpu_device *adev)
505{
506 struct ci_power_info *pi = ci_get_pi(adev);
507 u8 *hi_vid = pi->smc_powertune_table.BapmVddCVidHiSidd;
508 u8 *lo_vid = pi->smc_powertune_table.BapmVddCVidLoSidd;
509 int i, min, max;
510
511 min = max = hi_vid[0];
512 for (i = 0; i < 8; i++) {
513 if (0 != hi_vid[i]) {
514 if (min > hi_vid[i])
515 min = hi_vid[i];
516 if (max < hi_vid[i])
517 max = hi_vid[i];
518 }
519
520 if (0 != lo_vid[i]) {
521 if (min > lo_vid[i])
522 min = lo_vid[i];
523 if (max < lo_vid[i])
524 max = lo_vid[i];
525 }
526 }
527
528 if ((min == 0) || (max == 0))
529 return -EINVAL;
530 pi->smc_powertune_table.GnbLPMLMaxVid = (u8)max;
531 pi->smc_powertune_table.GnbLPMLMinVid = (u8)min;
532
533 return 0;
534}
535
536static int ci_populate_bapm_vddc_base_leakage_sidd(struct amdgpu_device *adev)
537{
538 struct ci_power_info *pi = ci_get_pi(adev);
539 u16 hi_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd;
540 u16 lo_sidd = pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd;
541 struct amdgpu_cac_tdp_table *cac_tdp_table =
542 adev->pm.dpm.dyn_state.cac_tdp_table;
543
544 hi_sidd = cac_tdp_table->high_cac_leakage / 100 * 256;
545 lo_sidd = cac_tdp_table->low_cac_leakage / 100 * 256;
546
547 pi->smc_powertune_table.BapmVddCBaseLeakageHiSidd = cpu_to_be16(hi_sidd);
548 pi->smc_powertune_table.BapmVddCBaseLeakageLoSidd = cpu_to_be16(lo_sidd);
549
550 return 0;
551}
552
553static int ci_populate_bapm_parameters_in_dpm_table(struct amdgpu_device *adev)
554{
555 struct ci_power_info *pi = ci_get_pi(adev);
556 const struct ci_pt_defaults *pt_defaults = pi->powertune_defaults;
557 SMU7_Discrete_DpmTable *dpm_table = &pi->smc_state_table;
558 struct amdgpu_cac_tdp_table *cac_tdp_table =
559 adev->pm.dpm.dyn_state.cac_tdp_table;
560 struct amdgpu_ppm_table *ppm = adev->pm.dpm.dyn_state.ppm_table;
561 int i, j, k;
562 const u16 *def1;
563 const u16 *def2;
564
565 dpm_table->DefaultTdp = cac_tdp_table->tdp * 256;
566 dpm_table->TargetTdp = cac_tdp_table->configurable_tdp * 256;
567
568 dpm_table->DTETjOffset = (u8)pi->dte_tj_offset;
569 dpm_table->GpuTjMax =
570 (u8)(pi->thermal_temp_setting.temperature_high / 1000);
571 dpm_table->GpuTjHyst = 8;
572
573 dpm_table->DTEAmbientTempBase = pt_defaults->dte_ambient_temp_base;
574
575 if (ppm) {
576 dpm_table->PPM_PkgPwrLimit = cpu_to_be16((u16)ppm->dgpu_tdp * 256 / 1000);
577 dpm_table->PPM_TemperatureLimit = cpu_to_be16((u16)ppm->tj_max * 256);
578 } else {
579 dpm_table->PPM_PkgPwrLimit = cpu_to_be16(0);
580 dpm_table->PPM_TemperatureLimit = cpu_to_be16(0);
581 }
582
583 dpm_table->BAPM_TEMP_GRADIENT = cpu_to_be32(pt_defaults->bapm_temp_gradient);
584 def1 = pt_defaults->bapmti_r;
585 def2 = pt_defaults->bapmti_rc;
586
587 for (i = 0; i < SMU7_DTE_ITERATIONS; i++) {
588 for (j = 0; j < SMU7_DTE_SOURCES; j++) {
589 for (k = 0; k < SMU7_DTE_SINKS; k++) {
590 dpm_table->BAPMTI_R[i][j][k] = cpu_to_be16(*def1);
591 dpm_table->BAPMTI_RC[i][j][k] = cpu_to_be16(*def2);
592 def1++;
593 def2++;
594 }
595 }
596 }
597
598 return 0;
599}
600
601static int ci_populate_pm_base(struct amdgpu_device *adev)
602{
603 struct ci_power_info *pi = ci_get_pi(adev);
604 u32 pm_fuse_table_offset;
605 int ret;
606
607 if (pi->caps_power_containment) {
608 ret = amdgpu_ci_read_smc_sram_dword(adev,
609 SMU7_FIRMWARE_HEADER_LOCATION +
610 offsetof(SMU7_Firmware_Header, PmFuseTable),
611 &pm_fuse_table_offset, pi->sram_end);
612 if (ret)
613 return ret;
614 ret = ci_populate_bapm_vddc_vid_sidd(adev);
615 if (ret)
616 return ret;
617 ret = ci_populate_vddc_vid(adev);
618 if (ret)
619 return ret;
620 ret = ci_populate_svi_load_line(adev);
621 if (ret)
622 return ret;
623 ret = ci_populate_tdc_limit(adev);
624 if (ret)
625 return ret;
626 ret = ci_populate_dw8(adev);
627 if (ret)
628 return ret;
629 ret = ci_populate_fuzzy_fan(adev);
630 if (ret)
631 return ret;
632 ret = ci_min_max_v_gnbl_pm_lid_from_bapm_vddc(adev);
633 if (ret)
634 return ret;
635 ret = ci_populate_bapm_vddc_base_leakage_sidd(adev);
636 if (ret)
637 return ret;
638 ret = amdgpu_ci_copy_bytes_to_smc(adev, pm_fuse_table_offset,
639 (u8 *)&pi->smc_powertune_table,
640 sizeof(SMU7_Discrete_PmFuses), pi->sram_end);
641 if (ret)
642 return ret;
643 }
644
645 return 0;
646}
647
648static void ci_do_enable_didt(struct amdgpu_device *adev, const bool enable)
649{
650 struct ci_power_info *pi = ci_get_pi(adev);
651 u32 data;
652
653 if (pi->caps_sq_ramping) {
654 data = RREG32_DIDT(ixDIDT_SQ_CTRL0);
655 if (enable)
656 data |= DIDT_SQ_CTRL0__DIDT_CTRL_EN_MASK;
657 else
658 data &= ~DIDT_SQ_CTRL0__DIDT_CTRL_EN_MASK;
659 WREG32_DIDT(ixDIDT_SQ_CTRL0, data);
660 }
661
662 if (pi->caps_db_ramping) {
663 data = RREG32_DIDT(ixDIDT_DB_CTRL0);
664 if (enable)
665 data |= DIDT_DB_CTRL0__DIDT_CTRL_EN_MASK;
666 else
667 data &= ~DIDT_DB_CTRL0__DIDT_CTRL_EN_MASK;
668 WREG32_DIDT(ixDIDT_DB_CTRL0, data);
669 }
670
671 if (pi->caps_td_ramping) {
672 data = RREG32_DIDT(ixDIDT_TD_CTRL0);
673 if (enable)
674 data |= DIDT_TD_CTRL0__DIDT_CTRL_EN_MASK;
675 else
676 data &= ~DIDT_TD_CTRL0__DIDT_CTRL_EN_MASK;
677 WREG32_DIDT(ixDIDT_TD_CTRL0, data);
678 }
679
680 if (pi->caps_tcp_ramping) {
681 data = RREG32_DIDT(ixDIDT_TCP_CTRL0);
682 if (enable)
683 data |= DIDT_TCP_CTRL0__DIDT_CTRL_EN_MASK;
684 else
685 data &= ~DIDT_TCP_CTRL0__DIDT_CTRL_EN_MASK;
686 WREG32_DIDT(ixDIDT_TCP_CTRL0, data);
687 }
688}
689
690static int ci_program_pt_config_registers(struct amdgpu_device *adev,
691 const struct ci_pt_config_reg *cac_config_regs)
692{
693 const struct ci_pt_config_reg *config_regs = cac_config_regs;
694 u32 data;
695 u32 cache = 0;
696
697 if (config_regs == NULL)
698 return -EINVAL;
699
700 while (config_regs->offset != 0xFFFFFFFF) {
701 if (config_regs->type == CISLANDS_CONFIGREG_CACHE) {
702 cache |= ((config_regs->value << config_regs->shift) & config_regs->mask);
703 } else {
704 switch (config_regs->type) {
705 case CISLANDS_CONFIGREG_SMC_IND:
706 data = RREG32_SMC(config_regs->offset);
707 break;
708 case CISLANDS_CONFIGREG_DIDT_IND:
709 data = RREG32_DIDT(config_regs->offset);
710 break;
711 default:
712 data = RREG32(config_regs->offset);
713 break;
714 }
715
716 data &= ~config_regs->mask;
717 data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
718 data |= cache;
719
720 switch (config_regs->type) {
721 case CISLANDS_CONFIGREG_SMC_IND:
722 WREG32_SMC(config_regs->offset, data);
723 break;
724 case CISLANDS_CONFIGREG_DIDT_IND:
725 WREG32_DIDT(config_regs->offset, data);
726 break;
727 default:
728 WREG32(config_regs->offset, data);
729 break;
730 }
731 cache = 0;
732 }
733 config_regs++;
734 }
735 return 0;
736}
737
738static int ci_enable_didt(struct amdgpu_device *adev, bool enable)
739{
740 struct ci_power_info *pi = ci_get_pi(adev);
741 int ret;
742
743 if (pi->caps_sq_ramping || pi->caps_db_ramping ||
744 pi->caps_td_ramping || pi->caps_tcp_ramping) {
Alex Deucher06120a12016-06-21 12:16:30 -0400745 adev->gfx.rlc.funcs->enter_safe_mode(adev);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400746
747 if (enable) {
748 ret = ci_program_pt_config_registers(adev, didt_config_ci);
749 if (ret) {
Alex Deucher06120a12016-06-21 12:16:30 -0400750 adev->gfx.rlc.funcs->exit_safe_mode(adev);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400751 return ret;
752 }
753 }
754
755 ci_do_enable_didt(adev, enable);
756
Alex Deucher06120a12016-06-21 12:16:30 -0400757 adev->gfx.rlc.funcs->exit_safe_mode(adev);
Alex Deuchera2e73f52015-04-20 17:09:27 -0400758 }
759
760 return 0;
761}
762
763static int ci_enable_power_containment(struct amdgpu_device *adev, bool enable)
764{
765 struct ci_power_info *pi = ci_get_pi(adev);
766 PPSMC_Result smc_result;
767 int ret = 0;
768
769 if (enable) {
770 pi->power_containment_features = 0;
771 if (pi->caps_power_containment) {
772 if (pi->enable_bapm_feature) {
773 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableDTE);
774 if (smc_result != PPSMC_Result_OK)
775 ret = -EINVAL;
776 else
777 pi->power_containment_features |= POWERCONTAINMENT_FEATURE_BAPM;
778 }
779
780 if (pi->enable_tdc_limit_feature) {
781 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_TDCLimitEnable);
782 if (smc_result != PPSMC_Result_OK)
783 ret = -EINVAL;
784 else
785 pi->power_containment_features |= POWERCONTAINMENT_FEATURE_TDCLimit;
786 }
787
788 if (pi->enable_pkg_pwr_tracking_feature) {
789 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PkgPwrLimitEnable);
790 if (smc_result != PPSMC_Result_OK) {
791 ret = -EINVAL;
792 } else {
793 struct amdgpu_cac_tdp_table *cac_tdp_table =
794 adev->pm.dpm.dyn_state.cac_tdp_table;
795 u32 default_pwr_limit =
796 (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
797
798 pi->power_containment_features |= POWERCONTAINMENT_FEATURE_PkgPwrLimit;
799
800 ci_set_power_limit(adev, default_pwr_limit);
801 }
802 }
803 }
804 } else {
805 if (pi->caps_power_containment && pi->power_containment_features) {
806 if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_TDCLimit)
807 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_TDCLimitDisable);
808
809 if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_BAPM)
810 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableDTE);
811
812 if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit)
813 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PkgPwrLimitDisable);
814 pi->power_containment_features = 0;
815 }
816 }
817
818 return ret;
819}
820
821static int ci_enable_smc_cac(struct amdgpu_device *adev, bool enable)
822{
823 struct ci_power_info *pi = ci_get_pi(adev);
824 PPSMC_Result smc_result;
825 int ret = 0;
826
827 if (pi->caps_cac) {
828 if (enable) {
829 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableCac);
830 if (smc_result != PPSMC_Result_OK) {
831 ret = -EINVAL;
832 pi->cac_enabled = false;
833 } else {
834 pi->cac_enabled = true;
835 }
836 } else if (pi->cac_enabled) {
837 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableCac);
838 pi->cac_enabled = false;
839 }
840 }
841
842 return ret;
843}
844
845static int ci_enable_thermal_based_sclk_dpm(struct amdgpu_device *adev,
846 bool enable)
847{
848 struct ci_power_info *pi = ci_get_pi(adev);
849 PPSMC_Result smc_result = PPSMC_Result_OK;
850
851 if (pi->thermal_sclk_dpm_enabled) {
852 if (enable)
853 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_ENABLE_THERMAL_DPM);
854 else
855 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DISABLE_THERMAL_DPM);
856 }
857
858 if (smc_result == PPSMC_Result_OK)
859 return 0;
860 else
861 return -EINVAL;
862}
863
864static int ci_power_control_set_level(struct amdgpu_device *adev)
865{
866 struct ci_power_info *pi = ci_get_pi(adev);
867 struct amdgpu_cac_tdp_table *cac_tdp_table =
868 adev->pm.dpm.dyn_state.cac_tdp_table;
869 s32 adjust_percent;
870 s32 target_tdp;
871 int ret = 0;
872 bool adjust_polarity = false; /* ??? */
873
874 if (pi->caps_power_containment) {
875 adjust_percent = adjust_polarity ?
876 adev->pm.dpm.tdp_adjustment : (-1 * adev->pm.dpm.tdp_adjustment);
877 target_tdp = ((100 + adjust_percent) *
878 (s32)cac_tdp_table->configurable_tdp) / 100;
879
880 ret = ci_set_overdrive_target_tdp(adev, (u32)target_tdp);
881 }
882
883 return ret;
884}
885
886static void ci_dpm_powergate_uvd(struct amdgpu_device *adev, bool gate)
887{
888 struct ci_power_info *pi = ci_get_pi(adev);
889
Alex Deuchera2e73f52015-04-20 17:09:27 -0400890 pi->uvd_power_gated = gate;
891
Rex Zhua1970a62017-01-12 21:50:18 +0800892 if (gate) {
893 /* stop the UVD block */
894 amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
895 AMD_PG_STATE_GATE);
896 ci_update_uvd_dpm(adev, gate);
897 } else {
898 amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
899 AMD_PG_STATE_UNGATE);
900 ci_update_uvd_dpm(adev, gate);
901 }
Alex Deuchera2e73f52015-04-20 17:09:27 -0400902}
903
904static bool ci_dpm_vblank_too_short(struct amdgpu_device *adev)
905{
906 u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
Ken Wang81c59f52015-06-03 21:02:01 +0800907 u32 switch_limit = adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5 ? 450 : 300;
Alex Deuchera2e73f52015-04-20 17:09:27 -0400908
909 if (vblank_time < switch_limit)
910 return true;
911 else
912 return false;
913
914}
915
916static void ci_apply_state_adjust_rules(struct amdgpu_device *adev,
917 struct amdgpu_ps *rps)
918{
919 struct ci_ps *ps = ci_get_ps(rps);
920 struct ci_power_info *pi = ci_get_pi(adev);
921 struct amdgpu_clock_and_voltage_limits *max_limits;
922 bool disable_mclk_switching;
923 u32 sclk, mclk;
924 int i;
925
926 if (rps->vce_active) {
927 rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk;
928 rps->ecclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].ecclk;
929 } else {
930 rps->evclk = 0;
931 rps->ecclk = 0;
932 }
933
934 if ((adev->pm.dpm.new_active_crtc_count > 1) ||
935 ci_dpm_vblank_too_short(adev))
936 disable_mclk_switching = true;
937 else
938 disable_mclk_switching = false;
939
940 if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
941 pi->battery_state = true;
942 else
943 pi->battery_state = false;
944
945 if (adev->pm.dpm.ac_power)
946 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
947 else
948 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
949
950 if (adev->pm.dpm.ac_power == false) {
951 for (i = 0; i < ps->performance_level_count; i++) {
952 if (ps->performance_levels[i].mclk > max_limits->mclk)
953 ps->performance_levels[i].mclk = max_limits->mclk;
954 if (ps->performance_levels[i].sclk > max_limits->sclk)
955 ps->performance_levels[i].sclk = max_limits->sclk;
956 }
957 }
958
959 /* XXX validate the min clocks required for display */
960
961 if (disable_mclk_switching) {
962 mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
963 sclk = ps->performance_levels[0].sclk;
964 } else {
965 mclk = ps->performance_levels[0].mclk;
966 sclk = ps->performance_levels[0].sclk;
967 }
968
Rex Zhudb82b672016-10-12 20:05:03 +0800969 if (adev->pm.pm_display_cfg.min_core_set_clock > sclk)
970 sclk = adev->pm.pm_display_cfg.min_core_set_clock;
971
972 if (adev->pm.pm_display_cfg.min_mem_set_clock > mclk)
973 mclk = adev->pm.pm_display_cfg.min_mem_set_clock;
974
Alex Deuchera2e73f52015-04-20 17:09:27 -0400975 if (rps->vce_active) {
976 if (sclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk)
977 sclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk;
978 if (mclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk)
979 mclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk;
980 }
981
982 ps->performance_levels[0].sclk = sclk;
983 ps->performance_levels[0].mclk = mclk;
984
985 if (ps->performance_levels[1].sclk < ps->performance_levels[0].sclk)
986 ps->performance_levels[1].sclk = ps->performance_levels[0].sclk;
987
988 if (disable_mclk_switching) {
989 if (ps->performance_levels[0].mclk < ps->performance_levels[1].mclk)
990 ps->performance_levels[0].mclk = ps->performance_levels[1].mclk;
991 } else {
992 if (ps->performance_levels[1].mclk < ps->performance_levels[0].mclk)
993 ps->performance_levels[1].mclk = ps->performance_levels[0].mclk;
994 }
995}
996
997static int ci_thermal_set_temperature_range(struct amdgpu_device *adev,
998 int min_temp, int max_temp)
999{
1000 int low_temp = 0 * 1000;
1001 int high_temp = 255 * 1000;
1002 u32 tmp;
1003
1004 if (low_temp < min_temp)
1005 low_temp = min_temp;
1006 if (high_temp > max_temp)
1007 high_temp = max_temp;
1008 if (high_temp < low_temp) {
1009 DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
1010 return -EINVAL;
1011 }
1012
1013 tmp = RREG32_SMC(ixCG_THERMAL_INT);
1014 tmp &= ~(CG_THERMAL_INT__DIG_THERM_INTH_MASK | CG_THERMAL_INT__DIG_THERM_INTL_MASK);
1015 tmp |= ((high_temp / 1000) << CG_THERMAL_INT__DIG_THERM_INTH__SHIFT) |
1016 ((low_temp / 1000)) << CG_THERMAL_INT__DIG_THERM_INTL__SHIFT;
1017 WREG32_SMC(ixCG_THERMAL_INT, tmp);
1018
1019#if 0
1020 /* XXX: need to figure out how to handle this properly */
1021 tmp = RREG32_SMC(ixCG_THERMAL_CTRL);
1022 tmp &= DIG_THERM_DPM_MASK;
1023 tmp |= DIG_THERM_DPM(high_temp / 1000);
1024 WREG32_SMC(ixCG_THERMAL_CTRL, tmp);
1025#endif
1026
1027 adev->pm.dpm.thermal.min_temp = low_temp;
1028 adev->pm.dpm.thermal.max_temp = high_temp;
1029 return 0;
1030}
1031
1032static int ci_thermal_enable_alert(struct amdgpu_device *adev,
1033 bool enable)
1034{
1035 u32 thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
1036 PPSMC_Result result;
1037
1038 if (enable) {
1039 thermal_int &= ~(CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK |
1040 CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK);
1041 WREG32_SMC(ixCG_THERMAL_INT, thermal_int);
1042 result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Thermal_Cntl_Enable);
1043 if (result != PPSMC_Result_OK) {
1044 DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
1045 return -EINVAL;
1046 }
1047 } else {
1048 thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK |
1049 CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
1050 WREG32_SMC(ixCG_THERMAL_INT, thermal_int);
1051 result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Thermal_Cntl_Disable);
1052 if (result != PPSMC_Result_OK) {
1053 DRM_DEBUG_KMS("Could not disable thermal interrupts.\n");
1054 return -EINVAL;
1055 }
1056 }
1057
1058 return 0;
1059}
1060
1061static void ci_fan_ctrl_set_static_mode(struct amdgpu_device *adev, u32 mode)
1062{
1063 struct ci_power_info *pi = ci_get_pi(adev);
1064 u32 tmp;
1065
1066 if (pi->fan_ctrl_is_in_default_mode) {
1067 tmp = (RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__FDO_PWM_MODE_MASK)
1068 >> CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
1069 pi->fan_ctrl_default_mode = tmp;
1070 tmp = (RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__TMIN_MASK)
1071 >> CG_FDO_CTRL2__TMIN__SHIFT;
1072 pi->t_min = tmp;
1073 pi->fan_ctrl_is_in_default_mode = false;
1074 }
1075
1076 tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TMIN_MASK;
1077 tmp |= 0 << CG_FDO_CTRL2__TMIN__SHIFT;
1078 WREG32_SMC(ixCG_FDO_CTRL2, tmp);
1079
1080 tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
1081 tmp |= mode << CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
1082 WREG32_SMC(ixCG_FDO_CTRL2, tmp);
1083}
1084
1085static int ci_thermal_setup_fan_table(struct amdgpu_device *adev)
1086{
1087 struct ci_power_info *pi = ci_get_pi(adev);
1088 SMU7_Discrete_FanTable fan_table = { FDO_MODE_HARDWARE };
1089 u32 duty100;
1090 u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
1091 u16 fdo_min, slope1, slope2;
1092 u32 reference_clock, tmp;
1093 int ret;
1094 u64 tmp64;
1095
1096 if (!pi->fan_table_start) {
1097 adev->pm.dpm.fan.ucode_fan_control = false;
1098 return 0;
1099 }
1100
1101 duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
1102 >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
1103
1104 if (duty100 == 0) {
1105 adev->pm.dpm.fan.ucode_fan_control = false;
1106 return 0;
1107 }
1108
1109 tmp64 = (u64)adev->pm.dpm.fan.pwm_min * duty100;
1110 do_div(tmp64, 10000);
1111 fdo_min = (u16)tmp64;
1112
1113 t_diff1 = adev->pm.dpm.fan.t_med - adev->pm.dpm.fan.t_min;
1114 t_diff2 = adev->pm.dpm.fan.t_high - adev->pm.dpm.fan.t_med;
1115
1116 pwm_diff1 = adev->pm.dpm.fan.pwm_med - adev->pm.dpm.fan.pwm_min;
1117 pwm_diff2 = adev->pm.dpm.fan.pwm_high - adev->pm.dpm.fan.pwm_med;
1118
1119 slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
1120 slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
1121
1122 fan_table.TempMin = cpu_to_be16((50 + adev->pm.dpm.fan.t_min) / 100);
1123 fan_table.TempMed = cpu_to_be16((50 + adev->pm.dpm.fan.t_med) / 100);
1124 fan_table.TempMax = cpu_to_be16((50 + adev->pm.dpm.fan.t_max) / 100);
1125
1126 fan_table.Slope1 = cpu_to_be16(slope1);
1127 fan_table.Slope2 = cpu_to_be16(slope2);
1128
1129 fan_table.FdoMin = cpu_to_be16(fdo_min);
1130
1131 fan_table.HystDown = cpu_to_be16(adev->pm.dpm.fan.t_hyst);
1132
1133 fan_table.HystUp = cpu_to_be16(1);
1134
1135 fan_table.HystSlope = cpu_to_be16(1);
1136
1137 fan_table.TempRespLim = cpu_to_be16(5);
1138
1139 reference_clock = amdgpu_asic_get_xclk(adev);
1140
1141 fan_table.RefreshPeriod = cpu_to_be32((adev->pm.dpm.fan.cycle_delay *
1142 reference_clock) / 1600);
1143
1144 fan_table.FdoMax = cpu_to_be16((u16)duty100);
1145
1146 tmp = (RREG32_SMC(ixCG_MULT_THERMAL_CTRL) & CG_MULT_THERMAL_CTRL__TEMP_SEL_MASK)
1147 >> CG_MULT_THERMAL_CTRL__TEMP_SEL__SHIFT;
1148 fan_table.TempSrc = (uint8_t)tmp;
1149
1150 ret = amdgpu_ci_copy_bytes_to_smc(adev,
1151 pi->fan_table_start,
1152 (u8 *)(&fan_table),
1153 sizeof(fan_table),
1154 pi->sram_end);
1155
1156 if (ret) {
1157 DRM_ERROR("Failed to load fan table to the SMC.");
1158 adev->pm.dpm.fan.ucode_fan_control = false;
1159 }
1160
1161 return 0;
1162}
1163
1164static int ci_fan_ctrl_start_smc_fan_control(struct amdgpu_device *adev)
1165{
1166 struct ci_power_info *pi = ci_get_pi(adev);
1167 PPSMC_Result ret;
1168
1169 if (pi->caps_od_fuzzy_fan_control_support) {
1170 ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
1171 PPSMC_StartFanControl,
1172 FAN_CONTROL_FUZZY);
1173 if (ret != PPSMC_Result_OK)
1174 return -EINVAL;
1175 ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
1176 PPSMC_MSG_SetFanPwmMax,
1177 adev->pm.dpm.fan.default_max_fan_pwm);
1178 if (ret != PPSMC_Result_OK)
1179 return -EINVAL;
1180 } else {
1181 ret = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
1182 PPSMC_StartFanControl,
1183 FAN_CONTROL_TABLE);
1184 if (ret != PPSMC_Result_OK)
1185 return -EINVAL;
1186 }
1187
1188 pi->fan_is_controlled_by_smc = true;
1189 return 0;
1190}
1191
1192
1193static int ci_fan_ctrl_stop_smc_fan_control(struct amdgpu_device *adev)
1194{
1195 PPSMC_Result ret;
1196 struct ci_power_info *pi = ci_get_pi(adev);
1197
1198 ret = amdgpu_ci_send_msg_to_smc(adev, PPSMC_StopFanControl);
1199 if (ret == PPSMC_Result_OK) {
1200 pi->fan_is_controlled_by_smc = false;
1201 return 0;
1202 } else {
1203 return -EINVAL;
1204 }
1205}
1206
1207static int ci_dpm_get_fan_speed_percent(struct amdgpu_device *adev,
1208 u32 *speed)
1209{
1210 u32 duty, duty100;
1211 u64 tmp64;
1212
1213 if (adev->pm.no_fan)
1214 return -ENOENT;
1215
1216 duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
1217 >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
1218 duty = (RREG32_SMC(ixCG_THERMAL_STATUS) & CG_THERMAL_STATUS__FDO_PWM_DUTY_MASK)
1219 >> CG_THERMAL_STATUS__FDO_PWM_DUTY__SHIFT;
1220
1221 if (duty100 == 0)
1222 return -EINVAL;
1223
1224 tmp64 = (u64)duty * 100;
1225 do_div(tmp64, duty100);
1226 *speed = (u32)tmp64;
1227
1228 if (*speed > 100)
1229 *speed = 100;
1230
1231 return 0;
1232}
1233
1234static int ci_dpm_set_fan_speed_percent(struct amdgpu_device *adev,
1235 u32 speed)
1236{
1237 u32 tmp;
1238 u32 duty, duty100;
1239 u64 tmp64;
1240 struct ci_power_info *pi = ci_get_pi(adev);
1241
1242 if (adev->pm.no_fan)
1243 return -ENOENT;
1244
1245 if (pi->fan_is_controlled_by_smc)
1246 return -EINVAL;
1247
1248 if (speed > 100)
1249 return -EINVAL;
1250
1251 duty100 = (RREG32_SMC(ixCG_FDO_CTRL1) & CG_FDO_CTRL1__FMAX_DUTY100_MASK)
1252 >> CG_FDO_CTRL1__FMAX_DUTY100__SHIFT;
1253
1254 if (duty100 == 0)
1255 return -EINVAL;
1256
1257 tmp64 = (u64)speed * duty100;
1258 do_div(tmp64, 100);
1259 duty = (u32)tmp64;
1260
1261 tmp = RREG32_SMC(ixCG_FDO_CTRL0) & ~CG_FDO_CTRL0__FDO_STATIC_DUTY_MASK;
1262 tmp |= duty << CG_FDO_CTRL0__FDO_STATIC_DUTY__SHIFT;
1263 WREG32_SMC(ixCG_FDO_CTRL0, tmp);
1264
1265 return 0;
1266}
1267
1268static void ci_dpm_set_fan_control_mode(struct amdgpu_device *adev, u32 mode)
1269{
1270 if (mode) {
1271 /* stop auto-manage */
1272 if (adev->pm.dpm.fan.ucode_fan_control)
1273 ci_fan_ctrl_stop_smc_fan_control(adev);
1274 ci_fan_ctrl_set_static_mode(adev, mode);
1275 } else {
1276 /* restart auto-manage */
1277 if (adev->pm.dpm.fan.ucode_fan_control)
1278 ci_thermal_start_smc_fan_control(adev);
1279 else
1280 ci_fan_ctrl_set_default_mode(adev);
1281 }
1282}
1283
1284static u32 ci_dpm_get_fan_control_mode(struct amdgpu_device *adev)
1285{
1286 struct ci_power_info *pi = ci_get_pi(adev);
1287 u32 tmp;
1288
1289 if (pi->fan_is_controlled_by_smc)
1290 return 0;
1291
1292 tmp = RREG32_SMC(ixCG_FDO_CTRL2) & CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
1293 return (tmp >> CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT);
1294}
1295
1296#if 0
1297static int ci_fan_ctrl_get_fan_speed_rpm(struct amdgpu_device *adev,
1298 u32 *speed)
1299{
1300 u32 tach_period;
1301 u32 xclk = amdgpu_asic_get_xclk(adev);
1302
1303 if (adev->pm.no_fan)
1304 return -ENOENT;
1305
1306 if (adev->pm.fan_pulses_per_revolution == 0)
1307 return -ENOENT;
1308
1309 tach_period = (RREG32_SMC(ixCG_TACH_STATUS) & CG_TACH_STATUS__TACH_PERIOD_MASK)
1310 >> CG_TACH_STATUS__TACH_PERIOD__SHIFT;
1311 if (tach_period == 0)
1312 return -ENOENT;
1313
1314 *speed = 60 * xclk * 10000 / tach_period;
1315
1316 return 0;
1317}
1318
1319static int ci_fan_ctrl_set_fan_speed_rpm(struct amdgpu_device *adev,
1320 u32 speed)
1321{
1322 u32 tach_period, tmp;
1323 u32 xclk = amdgpu_asic_get_xclk(adev);
1324
1325 if (adev->pm.no_fan)
1326 return -ENOENT;
1327
1328 if (adev->pm.fan_pulses_per_revolution == 0)
1329 return -ENOENT;
1330
1331 if ((speed < adev->pm.fan_min_rpm) ||
1332 (speed > adev->pm.fan_max_rpm))
1333 return -EINVAL;
1334
1335 if (adev->pm.dpm.fan.ucode_fan_control)
1336 ci_fan_ctrl_stop_smc_fan_control(adev);
1337
1338 tach_period = 60 * xclk * 10000 / (8 * speed);
1339 tmp = RREG32_SMC(ixCG_TACH_CTRL) & ~CG_TACH_CTRL__TARGET_PERIOD_MASK;
1340 tmp |= tach_period << CG_TACH_CTRL__TARGET_PERIOD__SHIFT;
1341 WREG32_SMC(CG_TACH_CTRL, tmp);
1342
1343 ci_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC_RPM);
1344
1345 return 0;
1346}
1347#endif
1348
1349static void ci_fan_ctrl_set_default_mode(struct amdgpu_device *adev)
1350{
1351 struct ci_power_info *pi = ci_get_pi(adev);
1352 u32 tmp;
1353
1354 if (!pi->fan_ctrl_is_in_default_mode) {
1355 tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__FDO_PWM_MODE_MASK;
1356 tmp |= pi->fan_ctrl_default_mode << CG_FDO_CTRL2__FDO_PWM_MODE__SHIFT;
1357 WREG32_SMC(ixCG_FDO_CTRL2, tmp);
1358
1359 tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TMIN_MASK;
1360 tmp |= pi->t_min << CG_FDO_CTRL2__TMIN__SHIFT;
1361 WREG32_SMC(ixCG_FDO_CTRL2, tmp);
1362 pi->fan_ctrl_is_in_default_mode = true;
1363 }
1364}
1365
1366static void ci_thermal_start_smc_fan_control(struct amdgpu_device *adev)
1367{
1368 if (adev->pm.dpm.fan.ucode_fan_control) {
1369 ci_fan_ctrl_start_smc_fan_control(adev);
1370 ci_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC);
1371 }
1372}
1373
1374static void ci_thermal_initialize(struct amdgpu_device *adev)
1375{
1376 u32 tmp;
1377
1378 if (adev->pm.fan_pulses_per_revolution) {
1379 tmp = RREG32_SMC(ixCG_TACH_CTRL) & ~CG_TACH_CTRL__EDGE_PER_REV_MASK;
1380 tmp |= (adev->pm.fan_pulses_per_revolution - 1)
1381 << CG_TACH_CTRL__EDGE_PER_REV__SHIFT;
1382 WREG32_SMC(ixCG_TACH_CTRL, tmp);
1383 }
1384
1385 tmp = RREG32_SMC(ixCG_FDO_CTRL2) & ~CG_FDO_CTRL2__TACH_PWM_RESP_RATE_MASK;
1386 tmp |= 0x28 << CG_FDO_CTRL2__TACH_PWM_RESP_RATE__SHIFT;
1387 WREG32_SMC(ixCG_FDO_CTRL2, tmp);
1388}
1389
1390static int ci_thermal_start_thermal_controller(struct amdgpu_device *adev)
1391{
1392 int ret;
1393
1394 ci_thermal_initialize(adev);
1395 ret = ci_thermal_set_temperature_range(adev, CISLANDS_TEMP_RANGE_MIN, CISLANDS_TEMP_RANGE_MAX);
1396 if (ret)
1397 return ret;
1398 ret = ci_thermal_enable_alert(adev, true);
1399 if (ret)
1400 return ret;
1401 if (adev->pm.dpm.fan.ucode_fan_control) {
1402 ret = ci_thermal_setup_fan_table(adev);
1403 if (ret)
1404 return ret;
1405 ci_thermal_start_smc_fan_control(adev);
1406 }
1407
1408 return 0;
1409}
1410
1411static void ci_thermal_stop_thermal_controller(struct amdgpu_device *adev)
1412{
1413 if (!adev->pm.no_fan)
1414 ci_fan_ctrl_set_default_mode(adev);
1415}
1416
Alex Deuchera2e73f52015-04-20 17:09:27 -04001417static int ci_read_smc_soft_register(struct amdgpu_device *adev,
1418 u16 reg_offset, u32 *value)
1419{
1420 struct ci_power_info *pi = ci_get_pi(adev);
1421
1422 return amdgpu_ci_read_smc_sram_dword(adev,
1423 pi->soft_regs_start + reg_offset,
1424 value, pi->sram_end);
1425}
Alex Deuchera2e73f52015-04-20 17:09:27 -04001426
1427static int ci_write_smc_soft_register(struct amdgpu_device *adev,
1428 u16 reg_offset, u32 value)
1429{
1430 struct ci_power_info *pi = ci_get_pi(adev);
1431
1432 return amdgpu_ci_write_smc_sram_dword(adev,
1433 pi->soft_regs_start + reg_offset,
1434 value, pi->sram_end);
1435}
1436
1437static void ci_init_fps_limits(struct amdgpu_device *adev)
1438{
1439 struct ci_power_info *pi = ci_get_pi(adev);
1440 SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
1441
1442 if (pi->caps_fps) {
1443 u16 tmp;
1444
1445 tmp = 45;
1446 table->FpsHighT = cpu_to_be16(tmp);
1447
1448 tmp = 30;
1449 table->FpsLowT = cpu_to_be16(tmp);
1450 }
1451}
1452
1453static int ci_update_sclk_t(struct amdgpu_device *adev)
1454{
1455 struct ci_power_info *pi = ci_get_pi(adev);
1456 int ret = 0;
1457 u32 low_sclk_interrupt_t = 0;
1458
1459 if (pi->caps_sclk_throttle_low_notification) {
1460 low_sclk_interrupt_t = cpu_to_be32(pi->low_sclk_interrupt_t);
1461
1462 ret = amdgpu_ci_copy_bytes_to_smc(adev,
1463 pi->dpm_table_start +
1464 offsetof(SMU7_Discrete_DpmTable, LowSclkInterruptT),
1465 (u8 *)&low_sclk_interrupt_t,
1466 sizeof(u32), pi->sram_end);
1467
1468 }
1469
1470 return ret;
1471}
1472
1473static void ci_get_leakage_voltages(struct amdgpu_device *adev)
1474{
1475 struct ci_power_info *pi = ci_get_pi(adev);
1476 u16 leakage_id, virtual_voltage_id;
1477 u16 vddc, vddci;
1478 int i;
1479
1480 pi->vddc_leakage.count = 0;
1481 pi->vddci_leakage.count = 0;
1482
1483 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_EVV) {
1484 for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
1485 virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
1486 if (amdgpu_atombios_get_voltage_evv(adev, virtual_voltage_id, &vddc) != 0)
1487 continue;
1488 if (vddc != 0 && vddc != virtual_voltage_id) {
1489 pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
1490 pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
1491 pi->vddc_leakage.count++;
1492 }
1493 }
1494 } else if (amdgpu_atombios_get_leakage_id_from_vbios(adev, &leakage_id) == 0) {
1495 for (i = 0; i < CISLANDS_MAX_LEAKAGE_COUNT; i++) {
1496 virtual_voltage_id = ATOM_VIRTUAL_VOLTAGE_ID0 + i;
1497 if (amdgpu_atombios_get_leakage_vddc_based_on_leakage_params(adev, &vddc, &vddci,
1498 virtual_voltage_id,
1499 leakage_id) == 0) {
1500 if (vddc != 0 && vddc != virtual_voltage_id) {
1501 pi->vddc_leakage.actual_voltage[pi->vddc_leakage.count] = vddc;
1502 pi->vddc_leakage.leakage_id[pi->vddc_leakage.count] = virtual_voltage_id;
1503 pi->vddc_leakage.count++;
1504 }
1505 if (vddci != 0 && vddci != virtual_voltage_id) {
1506 pi->vddci_leakage.actual_voltage[pi->vddci_leakage.count] = vddci;
1507 pi->vddci_leakage.leakage_id[pi->vddci_leakage.count] = virtual_voltage_id;
1508 pi->vddci_leakage.count++;
1509 }
1510 }
1511 }
1512 }
1513}
1514
1515static void ci_set_dpm_event_sources(struct amdgpu_device *adev, u32 sources)
1516{
1517 struct ci_power_info *pi = ci_get_pi(adev);
1518 bool want_thermal_protection;
1519 enum amdgpu_dpm_event_src dpm_event_src;
1520 u32 tmp;
1521
1522 switch (sources) {
1523 case 0:
1524 default:
1525 want_thermal_protection = false;
1526 break;
1527 case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL):
1528 want_thermal_protection = true;
1529 dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGITAL;
1530 break;
1531 case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
1532 want_thermal_protection = true;
1533 dpm_event_src = AMDGPU_DPM_EVENT_SRC_EXTERNAL;
1534 break;
1535 case ((1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
1536 (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL)):
1537 want_thermal_protection = true;
1538 dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
1539 break;
1540 }
1541
1542 if (want_thermal_protection) {
1543#if 0
1544 /* XXX: need to figure out how to handle this properly */
1545 tmp = RREG32_SMC(ixCG_THERMAL_CTRL);
1546 tmp &= DPM_EVENT_SRC_MASK;
1547 tmp |= DPM_EVENT_SRC(dpm_event_src);
1548 WREG32_SMC(ixCG_THERMAL_CTRL, tmp);
1549#endif
1550
1551 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
1552 if (pi->thermal_protection)
1553 tmp &= ~GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
1554 else
1555 tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
1556 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
1557 } else {
1558 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
1559 tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
1560 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
1561 }
1562}
1563
1564static void ci_enable_auto_throttle_source(struct amdgpu_device *adev,
1565 enum amdgpu_dpm_auto_throttle_src source,
1566 bool enable)
1567{
1568 struct ci_power_info *pi = ci_get_pi(adev);
1569
1570 if (enable) {
1571 if (!(pi->active_auto_throttle_sources & (1 << source))) {
1572 pi->active_auto_throttle_sources |= 1 << source;
1573 ci_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
1574 }
1575 } else {
1576 if (pi->active_auto_throttle_sources & (1 << source)) {
1577 pi->active_auto_throttle_sources &= ~(1 << source);
1578 ci_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
1579 }
1580 }
1581}
1582
1583static void ci_enable_vr_hot_gpio_interrupt(struct amdgpu_device *adev)
1584{
1585 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
1586 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableVRHotGPIOInterrupt);
1587}
1588
1589static int ci_unfreeze_sclk_mclk_dpm(struct amdgpu_device *adev)
1590{
1591 struct ci_power_info *pi = ci_get_pi(adev);
1592 PPSMC_Result smc_result;
1593
1594 if (!pi->need_update_smu7_dpm_table)
1595 return 0;
1596
1597 if ((!pi->sclk_dpm_key_disabled) &&
1598 (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
1599 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_SCLKDPM_UnfreezeLevel);
1600 if (smc_result != PPSMC_Result_OK)
1601 return -EINVAL;
1602 }
1603
1604 if ((!pi->mclk_dpm_key_disabled) &&
1605 (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
1606 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_UnfreezeLevel);
1607 if (smc_result != PPSMC_Result_OK)
1608 return -EINVAL;
1609 }
1610
1611 pi->need_update_smu7_dpm_table = 0;
1612 return 0;
1613}
1614
1615static int ci_enable_sclk_mclk_dpm(struct amdgpu_device *adev, bool enable)
1616{
1617 struct ci_power_info *pi = ci_get_pi(adev);
1618 PPSMC_Result smc_result;
1619
1620 if (enable) {
1621 if (!pi->sclk_dpm_key_disabled) {
1622 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DPM_Enable);
1623 if (smc_result != PPSMC_Result_OK)
1624 return -EINVAL;
1625 }
1626
1627 if (!pi->mclk_dpm_key_disabled) {
1628 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_Enable);
1629 if (smc_result != PPSMC_Result_OK)
1630 return -EINVAL;
1631
1632 WREG32_P(mmMC_SEQ_CNTL_3, MC_SEQ_CNTL_3__CAC_EN_MASK,
1633 ~MC_SEQ_CNTL_3__CAC_EN_MASK);
1634
1635 WREG32_SMC(ixLCAC_MC0_CNTL, 0x05);
1636 WREG32_SMC(ixLCAC_MC1_CNTL, 0x05);
1637 WREG32_SMC(ixLCAC_CPL_CNTL, 0x100005);
1638
1639 udelay(10);
1640
1641 WREG32_SMC(ixLCAC_MC0_CNTL, 0x400005);
1642 WREG32_SMC(ixLCAC_MC1_CNTL, 0x400005);
1643 WREG32_SMC(ixLCAC_CPL_CNTL, 0x500005);
1644 }
1645 } else {
1646 if (!pi->sclk_dpm_key_disabled) {
1647 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DPM_Disable);
1648 if (smc_result != PPSMC_Result_OK)
1649 return -EINVAL;
1650 }
1651
1652 if (!pi->mclk_dpm_key_disabled) {
1653 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_Disable);
1654 if (smc_result != PPSMC_Result_OK)
1655 return -EINVAL;
1656 }
1657 }
1658
1659 return 0;
1660}
1661
1662static int ci_start_dpm(struct amdgpu_device *adev)
1663{
1664 struct ci_power_info *pi = ci_get_pi(adev);
1665 PPSMC_Result smc_result;
1666 int ret;
1667 u32 tmp;
1668
1669 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
1670 tmp |= GENERAL_PWRMGT__GLOBAL_PWRMGT_EN_MASK;
1671 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
1672
1673 tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
1674 tmp |= SCLK_PWRMGT_CNTL__DYNAMIC_PM_EN_MASK;
1675 WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
1676
1677 ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, VoltageChangeTimeout), 0x1000);
1678
1679 WREG32_P(mmBIF_LNCNT_RESET, 0, ~BIF_LNCNT_RESET__RESET_LNCNT_EN_MASK);
1680
1681 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Voltage_Cntl_Enable);
1682 if (smc_result != PPSMC_Result_OK)
1683 return -EINVAL;
1684
1685 ret = ci_enable_sclk_mclk_dpm(adev, true);
1686 if (ret)
1687 return ret;
1688
1689 if (!pi->pcie_dpm_key_disabled) {
1690 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PCIeDPM_Enable);
1691 if (smc_result != PPSMC_Result_OK)
1692 return -EINVAL;
1693 }
1694
1695 return 0;
1696}
1697
1698static int ci_freeze_sclk_mclk_dpm(struct amdgpu_device *adev)
1699{
1700 struct ci_power_info *pi = ci_get_pi(adev);
1701 PPSMC_Result smc_result;
1702
1703 if (!pi->need_update_smu7_dpm_table)
1704 return 0;
1705
1706 if ((!pi->sclk_dpm_key_disabled) &&
1707 (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK))) {
1708 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_SCLKDPM_FreezeLevel);
1709 if (smc_result != PPSMC_Result_OK)
1710 return -EINVAL;
1711 }
1712
1713 if ((!pi->mclk_dpm_key_disabled) &&
1714 (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)) {
1715 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MCLKDPM_FreezeLevel);
1716 if (smc_result != PPSMC_Result_OK)
1717 return -EINVAL;
1718 }
1719
1720 return 0;
1721}
1722
1723static int ci_stop_dpm(struct amdgpu_device *adev)
1724{
1725 struct ci_power_info *pi = ci_get_pi(adev);
1726 PPSMC_Result smc_result;
1727 int ret;
1728 u32 tmp;
1729
1730 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
1731 tmp &= ~GENERAL_PWRMGT__GLOBAL_PWRMGT_EN_MASK;
1732 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
1733
1734 tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
1735 tmp &= ~SCLK_PWRMGT_CNTL__DYNAMIC_PM_EN_MASK;
1736 WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
1737
1738 if (!pi->pcie_dpm_key_disabled) {
1739 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_PCIeDPM_Disable);
1740 if (smc_result != PPSMC_Result_OK)
1741 return -EINVAL;
1742 }
1743
1744 ret = ci_enable_sclk_mclk_dpm(adev, false);
1745 if (ret)
1746 return ret;
1747
1748 smc_result = amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Voltage_Cntl_Disable);
1749 if (smc_result != PPSMC_Result_OK)
1750 return -EINVAL;
1751
1752 return 0;
1753}
1754
1755static void ci_enable_sclk_control(struct amdgpu_device *adev, bool enable)
1756{
1757 u32 tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
1758
1759 if (enable)
1760 tmp &= ~SCLK_PWRMGT_CNTL__SCLK_PWRMGT_OFF_MASK;
1761 else
1762 tmp |= SCLK_PWRMGT_CNTL__SCLK_PWRMGT_OFF_MASK;
1763 WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
1764}
1765
1766#if 0
1767static int ci_notify_hw_of_power_source(struct amdgpu_device *adev,
1768 bool ac_power)
1769{
1770 struct ci_power_info *pi = ci_get_pi(adev);
1771 struct amdgpu_cac_tdp_table *cac_tdp_table =
1772 adev->pm.dpm.dyn_state.cac_tdp_table;
1773 u32 power_limit;
1774
1775 if (ac_power)
1776 power_limit = (u32)(cac_tdp_table->maximum_power_delivery_limit * 256);
1777 else
1778 power_limit = (u32)(cac_tdp_table->battery_power_limit * 256);
1779
1780 ci_set_power_limit(adev, power_limit);
1781
1782 if (pi->caps_automatic_dc_transition) {
1783 if (ac_power)
1784 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_RunningOnAC);
1785 else
1786 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_Remove_DC_Clamp);
1787 }
1788
1789 return 0;
1790}
1791#endif
1792
1793static PPSMC_Result amdgpu_ci_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
1794 PPSMC_Msg msg, u32 parameter)
1795{
1796 WREG32(mmSMC_MSG_ARG_0, parameter);
1797 return amdgpu_ci_send_msg_to_smc(adev, msg);
1798}
1799
1800static PPSMC_Result amdgpu_ci_send_msg_to_smc_return_parameter(struct amdgpu_device *adev,
1801 PPSMC_Msg msg, u32 *parameter)
1802{
1803 PPSMC_Result smc_result;
1804
1805 smc_result = amdgpu_ci_send_msg_to_smc(adev, msg);
1806
1807 if ((smc_result == PPSMC_Result_OK) && parameter)
1808 *parameter = RREG32(mmSMC_MSG_ARG_0);
1809
1810 return smc_result;
1811}
1812
1813static int ci_dpm_force_state_sclk(struct amdgpu_device *adev, u32 n)
1814{
1815 struct ci_power_info *pi = ci_get_pi(adev);
1816
1817 if (!pi->sclk_dpm_key_disabled) {
1818 PPSMC_Result smc_result =
1819 amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SCLKDPM_SetEnabledMask, 1 << n);
1820 if (smc_result != PPSMC_Result_OK)
1821 return -EINVAL;
1822 }
1823
1824 return 0;
1825}
1826
1827static int ci_dpm_force_state_mclk(struct amdgpu_device *adev, u32 n)
1828{
1829 struct ci_power_info *pi = ci_get_pi(adev);
1830
1831 if (!pi->mclk_dpm_key_disabled) {
1832 PPSMC_Result smc_result =
1833 amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_MCLKDPM_SetEnabledMask, 1 << n);
1834 if (smc_result != PPSMC_Result_OK)
1835 return -EINVAL;
1836 }
1837
1838 return 0;
1839}
1840
1841static int ci_dpm_force_state_pcie(struct amdgpu_device *adev, u32 n)
1842{
1843 struct ci_power_info *pi = ci_get_pi(adev);
1844
1845 if (!pi->pcie_dpm_key_disabled) {
1846 PPSMC_Result smc_result =
1847 amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_PCIeDPM_ForceLevel, n);
1848 if (smc_result != PPSMC_Result_OK)
1849 return -EINVAL;
1850 }
1851
1852 return 0;
1853}
1854
1855static int ci_set_power_limit(struct amdgpu_device *adev, u32 n)
1856{
1857 struct ci_power_info *pi = ci_get_pi(adev);
1858
1859 if (pi->power_containment_features & POWERCONTAINMENT_FEATURE_PkgPwrLimit) {
1860 PPSMC_Result smc_result =
1861 amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_PkgPwrSetLimit, n);
1862 if (smc_result != PPSMC_Result_OK)
1863 return -EINVAL;
1864 }
1865
1866 return 0;
1867}
1868
1869static int ci_set_overdrive_target_tdp(struct amdgpu_device *adev,
1870 u32 target_tdp)
1871{
1872 PPSMC_Result smc_result =
1873 amdgpu_ci_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_OverDriveSetTargetTdp, target_tdp);
1874 if (smc_result != PPSMC_Result_OK)
1875 return -EINVAL;
1876 return 0;
1877}
1878
1879#if 0
1880static int ci_set_boot_state(struct amdgpu_device *adev)
1881{
1882 return ci_enable_sclk_mclk_dpm(adev, false);
1883}
1884#endif
1885
1886static u32 ci_get_average_sclk_freq(struct amdgpu_device *adev)
1887{
1888 u32 sclk_freq;
1889 PPSMC_Result smc_result =
1890 amdgpu_ci_send_msg_to_smc_return_parameter(adev,
1891 PPSMC_MSG_API_GetSclkFrequency,
1892 &sclk_freq);
1893 if (smc_result != PPSMC_Result_OK)
1894 sclk_freq = 0;
1895
1896 return sclk_freq;
1897}
1898
1899static u32 ci_get_average_mclk_freq(struct amdgpu_device *adev)
1900{
1901 u32 mclk_freq;
1902 PPSMC_Result smc_result =
1903 amdgpu_ci_send_msg_to_smc_return_parameter(adev,
1904 PPSMC_MSG_API_GetMclkFrequency,
1905 &mclk_freq);
1906 if (smc_result != PPSMC_Result_OK)
1907 mclk_freq = 0;
1908
1909 return mclk_freq;
1910}
1911
1912static void ci_dpm_start_smc(struct amdgpu_device *adev)
1913{
1914 int i;
1915
1916 amdgpu_ci_program_jump_on_start(adev);
1917 amdgpu_ci_start_smc_clock(adev);
1918 amdgpu_ci_start_smc(adev);
1919 for (i = 0; i < adev->usec_timeout; i++) {
1920 if (RREG32_SMC(ixFIRMWARE_FLAGS) & FIRMWARE_FLAGS__INTERRUPTS_ENABLED_MASK)
1921 break;
1922 }
1923}
1924
1925static void ci_dpm_stop_smc(struct amdgpu_device *adev)
1926{
1927 amdgpu_ci_reset_smc(adev);
1928 amdgpu_ci_stop_smc_clock(adev);
1929}
1930
1931static int ci_process_firmware_header(struct amdgpu_device *adev)
1932{
1933 struct ci_power_info *pi = ci_get_pi(adev);
1934 u32 tmp;
1935 int ret;
1936
1937 ret = amdgpu_ci_read_smc_sram_dword(adev,
1938 SMU7_FIRMWARE_HEADER_LOCATION +
1939 offsetof(SMU7_Firmware_Header, DpmTable),
1940 &tmp, pi->sram_end);
1941 if (ret)
1942 return ret;
1943
1944 pi->dpm_table_start = tmp;
1945
1946 ret = amdgpu_ci_read_smc_sram_dword(adev,
1947 SMU7_FIRMWARE_HEADER_LOCATION +
1948 offsetof(SMU7_Firmware_Header, SoftRegisters),
1949 &tmp, pi->sram_end);
1950 if (ret)
1951 return ret;
1952
1953 pi->soft_regs_start = tmp;
1954
1955 ret = amdgpu_ci_read_smc_sram_dword(adev,
1956 SMU7_FIRMWARE_HEADER_LOCATION +
1957 offsetof(SMU7_Firmware_Header, mcRegisterTable),
1958 &tmp, pi->sram_end);
1959 if (ret)
1960 return ret;
1961
1962 pi->mc_reg_table_start = tmp;
1963
1964 ret = amdgpu_ci_read_smc_sram_dword(adev,
1965 SMU7_FIRMWARE_HEADER_LOCATION +
1966 offsetof(SMU7_Firmware_Header, FanTable),
1967 &tmp, pi->sram_end);
1968 if (ret)
1969 return ret;
1970
1971 pi->fan_table_start = tmp;
1972
1973 ret = amdgpu_ci_read_smc_sram_dword(adev,
1974 SMU7_FIRMWARE_HEADER_LOCATION +
1975 offsetof(SMU7_Firmware_Header, mcArbDramTimingTable),
1976 &tmp, pi->sram_end);
1977 if (ret)
1978 return ret;
1979
1980 pi->arb_table_start = tmp;
1981
1982 return 0;
1983}
1984
1985static void ci_read_clock_registers(struct amdgpu_device *adev)
1986{
1987 struct ci_power_info *pi = ci_get_pi(adev);
1988
1989 pi->clock_registers.cg_spll_func_cntl =
1990 RREG32_SMC(ixCG_SPLL_FUNC_CNTL);
1991 pi->clock_registers.cg_spll_func_cntl_2 =
1992 RREG32_SMC(ixCG_SPLL_FUNC_CNTL_2);
1993 pi->clock_registers.cg_spll_func_cntl_3 =
1994 RREG32_SMC(ixCG_SPLL_FUNC_CNTL_3);
1995 pi->clock_registers.cg_spll_func_cntl_4 =
1996 RREG32_SMC(ixCG_SPLL_FUNC_CNTL_4);
1997 pi->clock_registers.cg_spll_spread_spectrum =
1998 RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM);
1999 pi->clock_registers.cg_spll_spread_spectrum_2 =
2000 RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM_2);
2001 pi->clock_registers.dll_cntl = RREG32(mmDLL_CNTL);
2002 pi->clock_registers.mclk_pwrmgt_cntl = RREG32(mmMCLK_PWRMGT_CNTL);
2003 pi->clock_registers.mpll_ad_func_cntl = RREG32(mmMPLL_AD_FUNC_CNTL);
2004 pi->clock_registers.mpll_dq_func_cntl = RREG32(mmMPLL_DQ_FUNC_CNTL);
2005 pi->clock_registers.mpll_func_cntl = RREG32(mmMPLL_FUNC_CNTL);
2006 pi->clock_registers.mpll_func_cntl_1 = RREG32(mmMPLL_FUNC_CNTL_1);
2007 pi->clock_registers.mpll_func_cntl_2 = RREG32(mmMPLL_FUNC_CNTL_2);
2008 pi->clock_registers.mpll_ss1 = RREG32(mmMPLL_SS1);
2009 pi->clock_registers.mpll_ss2 = RREG32(mmMPLL_SS2);
2010}
2011
2012static void ci_init_sclk_t(struct amdgpu_device *adev)
2013{
2014 struct ci_power_info *pi = ci_get_pi(adev);
2015
2016 pi->low_sclk_interrupt_t = 0;
2017}
2018
2019static void ci_enable_thermal_protection(struct amdgpu_device *adev,
2020 bool enable)
2021{
2022 u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
2023
2024 if (enable)
2025 tmp &= ~GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
2026 else
2027 tmp |= GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK;
2028 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
2029}
2030
2031static void ci_enable_acpi_power_management(struct amdgpu_device *adev)
2032{
2033 u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
2034
2035 tmp |= GENERAL_PWRMGT__STATIC_PM_EN_MASK;
2036
2037 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
2038}
2039
2040#if 0
2041static int ci_enter_ulp_state(struct amdgpu_device *adev)
2042{
2043
2044 WREG32(mmSMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
2045
2046 udelay(25000);
2047
2048 return 0;
2049}
2050
2051static int ci_exit_ulp_state(struct amdgpu_device *adev)
2052{
2053 int i;
2054
2055 WREG32(mmSMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
2056
2057 udelay(7000);
2058
2059 for (i = 0; i < adev->usec_timeout; i++) {
2060 if (RREG32(mmSMC_RESP_0) == 1)
2061 break;
2062 udelay(1000);
2063 }
2064
2065 return 0;
2066}
2067#endif
2068
2069static int ci_notify_smc_display_change(struct amdgpu_device *adev,
2070 bool has_display)
2071{
2072 PPSMC_Msg msg = has_display ? PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
2073
2074 return (amdgpu_ci_send_msg_to_smc(adev, msg) == PPSMC_Result_OK) ? 0 : -EINVAL;
2075}
2076
2077static int ci_enable_ds_master_switch(struct amdgpu_device *adev,
2078 bool enable)
2079{
2080 struct ci_power_info *pi = ci_get_pi(adev);
2081
2082 if (enable) {
2083 if (pi->caps_sclk_ds) {
2084 if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_ON) != PPSMC_Result_OK)
2085 return -EINVAL;
2086 } else {
2087 if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
2088 return -EINVAL;
2089 }
2090 } else {
2091 if (pi->caps_sclk_ds) {
2092 if (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_MASTER_DeepSleep_OFF) != PPSMC_Result_OK)
2093 return -EINVAL;
2094 }
2095 }
2096
2097 return 0;
2098}
2099
2100static void ci_program_display_gap(struct amdgpu_device *adev)
2101{
2102 u32 tmp = RREG32_SMC(ixCG_DISPLAY_GAP_CNTL);
2103 u32 pre_vbi_time_in_us;
2104 u32 frame_time_in_us;
2105 u32 ref_clock = adev->clock.spll.reference_freq;
2106 u32 refresh_rate = amdgpu_dpm_get_vrefresh(adev);
2107 u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
2108
2109 tmp &= ~CG_DISPLAY_GAP_CNTL__DISP_GAP_MASK;
2110 if (adev->pm.dpm.new_active_crtc_count > 0)
2111 tmp |= (AMDGPU_PM_DISPLAY_GAP_VBLANK_OR_WM << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT);
2112 else
2113 tmp |= (AMDGPU_PM_DISPLAY_GAP_IGNORE << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT);
2114 WREG32_SMC(ixCG_DISPLAY_GAP_CNTL, tmp);
2115
2116 if (refresh_rate == 0)
2117 refresh_rate = 60;
2118 if (vblank_time == 0xffffffff)
2119 vblank_time = 500;
2120 frame_time_in_us = 1000000 / refresh_rate;
2121 pre_vbi_time_in_us =
2122 frame_time_in_us - 200 - vblank_time;
2123 tmp = pre_vbi_time_in_us * (ref_clock / 100);
2124
2125 WREG32_SMC(ixCG_DISPLAY_GAP_CNTL2, tmp);
2126 ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, PreVBlankGap), 0x64);
2127 ci_write_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, VBlankTimeout), (frame_time_in_us - pre_vbi_time_in_us));
2128
2129
2130 ci_notify_smc_display_change(adev, (adev->pm.dpm.new_active_crtc_count == 1));
2131
2132}
2133
2134static void ci_enable_spread_spectrum(struct amdgpu_device *adev, bool enable)
2135{
2136 struct ci_power_info *pi = ci_get_pi(adev);
2137 u32 tmp;
2138
2139 if (enable) {
2140 if (pi->caps_sclk_ss_support) {
2141 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
2142 tmp |= GENERAL_PWRMGT__DYN_SPREAD_SPECTRUM_EN_MASK;
2143 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
2144 }
2145 } else {
2146 tmp = RREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM);
2147 tmp &= ~CG_SPLL_SPREAD_SPECTRUM__SSEN_MASK;
2148 WREG32_SMC(ixCG_SPLL_SPREAD_SPECTRUM, tmp);
2149
2150 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
2151 tmp &= ~GENERAL_PWRMGT__DYN_SPREAD_SPECTRUM_EN_MASK;
2152 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
2153 }
2154}
2155
2156static void ci_program_sstp(struct amdgpu_device *adev)
2157{
2158 WREG32_SMC(ixCG_STATIC_SCREEN_PARAMETER,
2159 ((CISLANDS_SSTU_DFLT << CG_STATIC_SCREEN_PARAMETER__STATIC_SCREEN_THRESHOLD_UNIT__SHIFT) |
2160 (CISLANDS_SST_DFLT << CG_STATIC_SCREEN_PARAMETER__STATIC_SCREEN_THRESHOLD__SHIFT)));
2161}
2162
2163static void ci_enable_display_gap(struct amdgpu_device *adev)
2164{
2165 u32 tmp = RREG32_SMC(ixCG_DISPLAY_GAP_CNTL);
2166
2167 tmp &= ~(CG_DISPLAY_GAP_CNTL__DISP_GAP_MASK |
2168 CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG_MASK);
2169 tmp |= ((AMDGPU_PM_DISPLAY_GAP_IGNORE << CG_DISPLAY_GAP_CNTL__DISP_GAP__SHIFT) |
2170 (AMDGPU_PM_DISPLAY_GAP_VBLANK << CG_DISPLAY_GAP_CNTL__DISP_GAP_MCHG__SHIFT));
2171
2172 WREG32_SMC(ixCG_DISPLAY_GAP_CNTL, tmp);
2173}
2174
2175static void ci_program_vc(struct amdgpu_device *adev)
2176{
2177 u32 tmp;
2178
2179 tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
2180 tmp &= ~(SCLK_PWRMGT_CNTL__RESET_SCLK_CNT_MASK | SCLK_PWRMGT_CNTL__RESET_BUSY_CNT_MASK);
2181 WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
2182
2183 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, CISLANDS_VRC_DFLT0);
2184 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_1, CISLANDS_VRC_DFLT1);
2185 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_2, CISLANDS_VRC_DFLT2);
2186 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_3, CISLANDS_VRC_DFLT3);
2187 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_4, CISLANDS_VRC_DFLT4);
2188 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_5, CISLANDS_VRC_DFLT5);
2189 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_6, CISLANDS_VRC_DFLT6);
2190 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_7, CISLANDS_VRC_DFLT7);
2191}
2192
2193static void ci_clear_vc(struct amdgpu_device *adev)
2194{
2195 u32 tmp;
2196
2197 tmp = RREG32_SMC(ixSCLK_PWRMGT_CNTL);
2198 tmp |= (SCLK_PWRMGT_CNTL__RESET_SCLK_CNT_MASK | SCLK_PWRMGT_CNTL__RESET_BUSY_CNT_MASK);
2199 WREG32_SMC(ixSCLK_PWRMGT_CNTL, tmp);
2200
2201 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, 0);
2202 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_1, 0);
2203 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_2, 0);
2204 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_3, 0);
2205 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_4, 0);
2206 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_5, 0);
2207 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_6, 0);
2208 WREG32_SMC(ixCG_FREQ_TRAN_VOTING_7, 0);
2209}
2210
2211static int ci_upload_firmware(struct amdgpu_device *adev)
2212{
Alex Deuchera2e73f52015-04-20 17:09:27 -04002213 int i, ret;
2214
Rex Zhu3f767e32016-10-26 13:44:12 +08002215 if (amdgpu_ci_is_smc_running(adev)) {
2216 DRM_INFO("smc is running, no need to load smc firmware\n");
2217 return 0;
2218 }
2219
Alex Deuchera2e73f52015-04-20 17:09:27 -04002220 for (i = 0; i < adev->usec_timeout; i++) {
2221 if (RREG32_SMC(ixRCU_UC_EVENTS) & RCU_UC_EVENTS__boot_seq_done_MASK)
2222 break;
2223 }
2224 WREG32_SMC(ixSMC_SYSCON_MISC_CNTL, 1);
2225
2226 amdgpu_ci_stop_smc_clock(adev);
2227 amdgpu_ci_reset_smc(adev);
2228
Rex Zhubac601e2017-02-03 17:33:11 +08002229 ret = amdgpu_ci_load_smc_ucode(adev, SMC_RAM_END);
Alex Deuchera2e73f52015-04-20 17:09:27 -04002230
2231 return ret;
2232
2233}
2234
2235static int ci_get_svi2_voltage_table(struct amdgpu_device *adev,
2236 struct amdgpu_clock_voltage_dependency_table *voltage_dependency_table,
2237 struct atom_voltage_table *voltage_table)
2238{
2239 u32 i;
2240
2241 if (voltage_dependency_table == NULL)
2242 return -EINVAL;
2243
2244 voltage_table->mask_low = 0;
2245 voltage_table->phase_delay = 0;
2246
2247 voltage_table->count = voltage_dependency_table->count;
2248 for (i = 0; i < voltage_table->count; i++) {
2249 voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
2250 voltage_table->entries[i].smio_low = 0;
2251 }
2252
2253 return 0;
2254}
2255
2256static int ci_construct_voltage_tables(struct amdgpu_device *adev)
2257{
2258 struct ci_power_info *pi = ci_get_pi(adev);
2259 int ret;
2260
2261 if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
2262 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
2263 VOLTAGE_OBJ_GPIO_LUT,
2264 &pi->vddc_voltage_table);
2265 if (ret)
2266 return ret;
2267 } else if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
2268 ret = ci_get_svi2_voltage_table(adev,
2269 &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
2270 &pi->vddc_voltage_table);
2271 if (ret)
2272 return ret;
2273 }
2274
2275 if (pi->vddc_voltage_table.count > SMU7_MAX_LEVELS_VDDC)
2276 ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_VDDC,
2277 &pi->vddc_voltage_table);
2278
2279 if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
2280 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDCI,
2281 VOLTAGE_OBJ_GPIO_LUT,
2282 &pi->vddci_voltage_table);
2283 if (ret)
2284 return ret;
2285 } else if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
2286 ret = ci_get_svi2_voltage_table(adev,
2287 &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
2288 &pi->vddci_voltage_table);
2289 if (ret)
2290 return ret;
2291 }
2292
2293 if (pi->vddci_voltage_table.count > SMU7_MAX_LEVELS_VDDCI)
2294 ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_VDDCI,
2295 &pi->vddci_voltage_table);
2296
2297 if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO) {
2298 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_MVDDC,
2299 VOLTAGE_OBJ_GPIO_LUT,
2300 &pi->mvdd_voltage_table);
2301 if (ret)
2302 return ret;
2303 } else if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
2304 ret = ci_get_svi2_voltage_table(adev,
2305 &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
2306 &pi->mvdd_voltage_table);
2307 if (ret)
2308 return ret;
2309 }
2310
2311 if (pi->mvdd_voltage_table.count > SMU7_MAX_LEVELS_MVDD)
2312 ci_trim_voltage_table_to_fit_state_table(adev, SMU7_MAX_LEVELS_MVDD,
2313 &pi->mvdd_voltage_table);
2314
2315 return 0;
2316}
2317
2318static void ci_populate_smc_voltage_table(struct amdgpu_device *adev,
2319 struct atom_voltage_table_entry *voltage_table,
2320 SMU7_Discrete_VoltageLevel *smc_voltage_table)
2321{
2322 int ret;
2323
2324 ret = ci_get_std_voltage_value_sidd(adev, voltage_table,
2325 &smc_voltage_table->StdVoltageHiSidd,
2326 &smc_voltage_table->StdVoltageLoSidd);
2327
2328 if (ret) {
2329 smc_voltage_table->StdVoltageHiSidd = voltage_table->value * VOLTAGE_SCALE;
2330 smc_voltage_table->StdVoltageLoSidd = voltage_table->value * VOLTAGE_SCALE;
2331 }
2332
2333 smc_voltage_table->Voltage = cpu_to_be16(voltage_table->value * VOLTAGE_SCALE);
2334 smc_voltage_table->StdVoltageHiSidd =
2335 cpu_to_be16(smc_voltage_table->StdVoltageHiSidd);
2336 smc_voltage_table->StdVoltageLoSidd =
2337 cpu_to_be16(smc_voltage_table->StdVoltageLoSidd);
2338}
2339
2340static int ci_populate_smc_vddc_table(struct amdgpu_device *adev,
2341 SMU7_Discrete_DpmTable *table)
2342{
2343 struct ci_power_info *pi = ci_get_pi(adev);
2344 unsigned int count;
2345
2346 table->VddcLevelCount = pi->vddc_voltage_table.count;
2347 for (count = 0; count < table->VddcLevelCount; count++) {
2348 ci_populate_smc_voltage_table(adev,
2349 &pi->vddc_voltage_table.entries[count],
2350 &table->VddcLevel[count]);
2351
2352 if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
2353 table->VddcLevel[count].Smio |=
2354 pi->vddc_voltage_table.entries[count].smio_low;
2355 else
2356 table->VddcLevel[count].Smio = 0;
2357 }
2358 table->VddcLevelCount = cpu_to_be32(table->VddcLevelCount);
2359
2360 return 0;
2361}
2362
2363static int ci_populate_smc_vddci_table(struct amdgpu_device *adev,
2364 SMU7_Discrete_DpmTable *table)
2365{
2366 unsigned int count;
2367 struct ci_power_info *pi = ci_get_pi(adev);
2368
2369 table->VddciLevelCount = pi->vddci_voltage_table.count;
2370 for (count = 0; count < table->VddciLevelCount; count++) {
2371 ci_populate_smc_voltage_table(adev,
2372 &pi->vddci_voltage_table.entries[count],
2373 &table->VddciLevel[count]);
2374
2375 if (pi->vddci_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
2376 table->VddciLevel[count].Smio |=
2377 pi->vddci_voltage_table.entries[count].smio_low;
2378 else
2379 table->VddciLevel[count].Smio = 0;
2380 }
2381 table->VddciLevelCount = cpu_to_be32(table->VddciLevelCount);
2382
2383 return 0;
2384}
2385
2386static int ci_populate_smc_mvdd_table(struct amdgpu_device *adev,
2387 SMU7_Discrete_DpmTable *table)
2388{
2389 struct ci_power_info *pi = ci_get_pi(adev);
2390 unsigned int count;
2391
2392 table->MvddLevelCount = pi->mvdd_voltage_table.count;
2393 for (count = 0; count < table->MvddLevelCount; count++) {
2394 ci_populate_smc_voltage_table(adev,
2395 &pi->mvdd_voltage_table.entries[count],
2396 &table->MvddLevel[count]);
2397
2398 if (pi->mvdd_control == CISLANDS_VOLTAGE_CONTROL_BY_GPIO)
2399 table->MvddLevel[count].Smio |=
2400 pi->mvdd_voltage_table.entries[count].smio_low;
2401 else
2402 table->MvddLevel[count].Smio = 0;
2403 }
2404 table->MvddLevelCount = cpu_to_be32(table->MvddLevelCount);
2405
2406 return 0;
2407}
2408
2409static int ci_populate_smc_voltage_tables(struct amdgpu_device *adev,
2410 SMU7_Discrete_DpmTable *table)
2411{
2412 int ret;
2413
2414 ret = ci_populate_smc_vddc_table(adev, table);
2415 if (ret)
2416 return ret;
2417
2418 ret = ci_populate_smc_vddci_table(adev, table);
2419 if (ret)
2420 return ret;
2421
2422 ret = ci_populate_smc_mvdd_table(adev, table);
2423 if (ret)
2424 return ret;
2425
2426 return 0;
2427}
2428
2429static int ci_populate_mvdd_value(struct amdgpu_device *adev, u32 mclk,
2430 SMU7_Discrete_VoltageLevel *voltage)
2431{
2432 struct ci_power_info *pi = ci_get_pi(adev);
2433 u32 i = 0;
2434
2435 if (pi->mvdd_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
2436 for (i = 0; i < adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count; i++) {
2437 if (mclk <= adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries[i].clk) {
2438 voltage->Voltage = pi->mvdd_voltage_table.entries[i].value;
2439 break;
2440 }
2441 }
2442
2443 if (i >= adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.count)
2444 return -EINVAL;
2445 }
2446
2447 return -EINVAL;
2448}
2449
2450static int ci_get_std_voltage_value_sidd(struct amdgpu_device *adev,
2451 struct atom_voltage_table_entry *voltage_table,
2452 u16 *std_voltage_hi_sidd, u16 *std_voltage_lo_sidd)
2453{
2454 u16 v_index, idx;
2455 bool voltage_found = false;
2456 *std_voltage_hi_sidd = voltage_table->value * VOLTAGE_SCALE;
2457 *std_voltage_lo_sidd = voltage_table->value * VOLTAGE_SCALE;
2458
2459 if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
2460 return -EINVAL;
2461
2462 if (adev->pm.dpm.dyn_state.cac_leakage_table.entries) {
2463 for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
2464 if (voltage_table->value ==
2465 adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
2466 voltage_found = true;
2467 if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
2468 idx = v_index;
2469 else
2470 idx = adev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
2471 *std_voltage_lo_sidd =
2472 adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
2473 *std_voltage_hi_sidd =
2474 adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
2475 break;
2476 }
2477 }
2478
2479 if (!voltage_found) {
2480 for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
2481 if (voltage_table->value <=
2482 adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
2483 voltage_found = true;
2484 if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
2485 idx = v_index;
2486 else
2487 idx = adev->pm.dpm.dyn_state.cac_leakage_table.count - 1;
2488 *std_voltage_lo_sidd =
2489 adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].vddc * VOLTAGE_SCALE;
2490 *std_voltage_hi_sidd =
2491 adev->pm.dpm.dyn_state.cac_leakage_table.entries[idx].leakage * VOLTAGE_SCALE;
2492 break;
2493 }
2494 }
2495 }
2496 }
2497
2498 return 0;
2499}
2500
2501static void ci_populate_phase_value_based_on_sclk(struct amdgpu_device *adev,
2502 const struct amdgpu_phase_shedding_limits_table *limits,
2503 u32 sclk,
2504 u32 *phase_shedding)
2505{
2506 unsigned int i;
2507
2508 *phase_shedding = 1;
2509
2510 for (i = 0; i < limits->count; i++) {
2511 if (sclk < limits->entries[i].sclk) {
2512 *phase_shedding = i;
2513 break;
2514 }
2515 }
2516}
2517
2518static void ci_populate_phase_value_based_on_mclk(struct amdgpu_device *adev,
2519 const struct amdgpu_phase_shedding_limits_table *limits,
2520 u32 mclk,
2521 u32 *phase_shedding)
2522{
2523 unsigned int i;
2524
2525 *phase_shedding = 1;
2526
2527 for (i = 0; i < limits->count; i++) {
2528 if (mclk < limits->entries[i].mclk) {
2529 *phase_shedding = i;
2530 break;
2531 }
2532 }
2533}
2534
2535static int ci_init_arb_table_index(struct amdgpu_device *adev)
2536{
2537 struct ci_power_info *pi = ci_get_pi(adev);
2538 u32 tmp;
2539 int ret;
2540
2541 ret = amdgpu_ci_read_smc_sram_dword(adev, pi->arb_table_start,
2542 &tmp, pi->sram_end);
2543 if (ret)
2544 return ret;
2545
2546 tmp &= 0x00FFFFFF;
2547 tmp |= MC_CG_ARB_FREQ_F1 << 24;
2548
2549 return amdgpu_ci_write_smc_sram_dword(adev, pi->arb_table_start,
2550 tmp, pi->sram_end);
2551}
2552
2553static int ci_get_dependency_volt_by_clk(struct amdgpu_device *adev,
2554 struct amdgpu_clock_voltage_dependency_table *allowed_clock_voltage_table,
2555 u32 clock, u32 *voltage)
2556{
2557 u32 i = 0;
2558
2559 if (allowed_clock_voltage_table->count == 0)
2560 return -EINVAL;
2561
2562 for (i = 0; i < allowed_clock_voltage_table->count; i++) {
2563 if (allowed_clock_voltage_table->entries[i].clk >= clock) {
2564 *voltage = allowed_clock_voltage_table->entries[i].v;
2565 return 0;
2566 }
2567 }
2568
2569 *voltage = allowed_clock_voltage_table->entries[i-1].v;
2570
2571 return 0;
2572}
2573
Nils Wallménius438498a2016-05-05 09:07:48 +02002574static u8 ci_get_sleep_divider_id_from_clock(u32 sclk, u32 min_sclk_in_sr)
Alex Deuchera2e73f52015-04-20 17:09:27 -04002575{
2576 u32 i;
2577 u32 tmp;
Nils Wallménius9887e422016-05-05 09:07:46 +02002578 u32 min = max(min_sclk_in_sr, (u32)CISLAND_MINIMUM_ENGINE_CLOCK);
Alex Deuchera2e73f52015-04-20 17:09:27 -04002579
2580 if (sclk < min)
2581 return 0;
2582
2583 for (i = CISLAND_MAX_DEEPSLEEP_DIVIDER_ID; ; i--) {
Nils Wallménius354ef922016-05-05 09:07:47 +02002584 tmp = sclk >> i;
Alex Deuchera2e73f52015-04-20 17:09:27 -04002585 if (tmp >= min || i == 0)
2586 break;
2587 }
2588
2589 return (u8)i;
2590}
2591
2592static int ci_initial_switch_from_arb_f0_to_f1(struct amdgpu_device *adev)
2593{
2594 return ci_copy_and_switch_arb_sets(adev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
2595}
2596
2597static int ci_reset_to_default(struct amdgpu_device *adev)
2598{
2599 return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
2600 0 : -EINVAL;
2601}
2602
2603static int ci_force_switch_to_arb_f0(struct amdgpu_device *adev)
2604{
2605 u32 tmp;
2606
2607 tmp = (RREG32_SMC(ixSMC_SCRATCH9) & 0x0000ff00) >> 8;
2608
2609 if (tmp == MC_CG_ARB_FREQ_F0)
2610 return 0;
2611
2612 return ci_copy_and_switch_arb_sets(adev, tmp, MC_CG_ARB_FREQ_F0);
2613}
2614
2615static void ci_register_patching_mc_arb(struct amdgpu_device *adev,
2616 const u32 engine_clock,
2617 const u32 memory_clock,
2618 u32 *dram_timimg2)
2619{
2620 bool patch;
2621 u32 tmp, tmp2;
2622
2623 tmp = RREG32(mmMC_SEQ_MISC0);
2624 patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
2625
2626 if (patch &&
2627 ((adev->pdev->device == 0x67B0) ||
2628 (adev->pdev->device == 0x67B1))) {
2629 if ((memory_clock > 100000) && (memory_clock <= 125000)) {
2630 tmp2 = (((0x31 * engine_clock) / 125000) - 1) & 0xff;
2631 *dram_timimg2 &= ~0x00ff0000;
2632 *dram_timimg2 |= tmp2 << 16;
2633 } else if ((memory_clock > 125000) && (memory_clock <= 137500)) {
2634 tmp2 = (((0x36 * engine_clock) / 137500) - 1) & 0xff;
2635 *dram_timimg2 &= ~0x00ff0000;
2636 *dram_timimg2 |= tmp2 << 16;
2637 }
2638 }
2639}
2640
2641static int ci_populate_memory_timing_parameters(struct amdgpu_device *adev,
2642 u32 sclk,
2643 u32 mclk,
2644 SMU7_Discrete_MCArbDramTimingTableEntry *arb_regs)
2645{
2646 u32 dram_timing;
2647 u32 dram_timing2;
2648 u32 burst_time;
2649
2650 amdgpu_atombios_set_engine_dram_timings(adev, sclk, mclk);
2651
2652 dram_timing = RREG32(mmMC_ARB_DRAM_TIMING);
2653 dram_timing2 = RREG32(mmMC_ARB_DRAM_TIMING2);
2654 burst_time = RREG32(mmMC_ARB_BURST_TIME) & MC_ARB_BURST_TIME__STATE0_MASK;
2655
2656 ci_register_patching_mc_arb(adev, sclk, mclk, &dram_timing2);
2657
2658 arb_regs->McArbDramTiming = cpu_to_be32(dram_timing);
2659 arb_regs->McArbDramTiming2 = cpu_to_be32(dram_timing2);
2660 arb_regs->McArbBurstTime = (u8)burst_time;
2661
2662 return 0;
2663}
2664
2665static int ci_do_program_memory_timing_parameters(struct amdgpu_device *adev)
2666{
2667 struct ci_power_info *pi = ci_get_pi(adev);
2668 SMU7_Discrete_MCArbDramTimingTable arb_regs;
2669 u32 i, j;
2670 int ret = 0;
2671
2672 memset(&arb_regs, 0, sizeof(SMU7_Discrete_MCArbDramTimingTable));
2673
2674 for (i = 0; i < pi->dpm_table.sclk_table.count; i++) {
2675 for (j = 0; j < pi->dpm_table.mclk_table.count; j++) {
2676 ret = ci_populate_memory_timing_parameters(adev,
2677 pi->dpm_table.sclk_table.dpm_levels[i].value,
2678 pi->dpm_table.mclk_table.dpm_levels[j].value,
2679 &arb_regs.entries[i][j]);
2680 if (ret)
2681 break;
2682 }
2683 }
2684
2685 if (ret == 0)
2686 ret = amdgpu_ci_copy_bytes_to_smc(adev,
2687 pi->arb_table_start,
2688 (u8 *)&arb_regs,
2689 sizeof(SMU7_Discrete_MCArbDramTimingTable),
2690 pi->sram_end);
2691
2692 return ret;
2693}
2694
2695static int ci_program_memory_timing_parameters(struct amdgpu_device *adev)
2696{
2697 struct ci_power_info *pi = ci_get_pi(adev);
2698
2699 if (pi->need_update_smu7_dpm_table == 0)
2700 return 0;
2701
2702 return ci_do_program_memory_timing_parameters(adev);
2703}
2704
2705static void ci_populate_smc_initial_state(struct amdgpu_device *adev,
2706 struct amdgpu_ps *amdgpu_boot_state)
2707{
2708 struct ci_ps *boot_state = ci_get_ps(amdgpu_boot_state);
2709 struct ci_power_info *pi = ci_get_pi(adev);
2710 u32 level = 0;
2711
2712 for (level = 0; level < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; level++) {
2713 if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[level].clk >=
2714 boot_state->performance_levels[0].sclk) {
2715 pi->smc_state_table.GraphicsBootLevel = level;
2716 break;
2717 }
2718 }
2719
2720 for (level = 0; level < adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.count; level++) {
2721 if (adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries[level].clk >=
2722 boot_state->performance_levels[0].mclk) {
2723 pi->smc_state_table.MemoryBootLevel = level;
2724 break;
2725 }
2726 }
2727}
2728
2729static u32 ci_get_dpm_level_enable_mask_value(struct ci_single_dpm_table *dpm_table)
2730{
2731 u32 i;
2732 u32 mask_value = 0;
2733
2734 for (i = dpm_table->count; i > 0; i--) {
2735 mask_value = mask_value << 1;
2736 if (dpm_table->dpm_levels[i-1].enabled)
2737 mask_value |= 0x1;
2738 else
2739 mask_value &= 0xFFFFFFFE;
2740 }
2741
2742 return mask_value;
2743}
2744
2745static void ci_populate_smc_link_level(struct amdgpu_device *adev,
2746 SMU7_Discrete_DpmTable *table)
2747{
2748 struct ci_power_info *pi = ci_get_pi(adev);
2749 struct ci_dpm_table *dpm_table = &pi->dpm_table;
2750 u32 i;
2751
2752 for (i = 0; i < dpm_table->pcie_speed_table.count; i++) {
2753 table->LinkLevel[i].PcieGenSpeed =
2754 (u8)dpm_table->pcie_speed_table.dpm_levels[i].value;
2755 table->LinkLevel[i].PcieLaneCount =
2756 amdgpu_encode_pci_lane_width(dpm_table->pcie_speed_table.dpm_levels[i].param1);
2757 table->LinkLevel[i].EnabledForActivity = 1;
2758 table->LinkLevel[i].DownT = cpu_to_be32(5);
2759 table->LinkLevel[i].UpT = cpu_to_be32(30);
2760 }
2761
2762 pi->smc_state_table.LinkLevelCount = (u8)dpm_table->pcie_speed_table.count;
2763 pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
2764 ci_get_dpm_level_enable_mask_value(&dpm_table->pcie_speed_table);
2765}
2766
2767static int ci_populate_smc_uvd_level(struct amdgpu_device *adev,
2768 SMU7_Discrete_DpmTable *table)
2769{
2770 u32 count;
2771 struct atom_clock_dividers dividers;
2772 int ret = -EINVAL;
2773
2774 table->UvdLevelCount =
2775 adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count;
2776
2777 for (count = 0; count < table->UvdLevelCount; count++) {
2778 table->UvdLevel[count].VclkFrequency =
2779 adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].vclk;
2780 table->UvdLevel[count].DclkFrequency =
2781 adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].dclk;
2782 table->UvdLevel[count].MinVddc =
2783 adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
2784 table->UvdLevel[count].MinVddcPhases = 1;
2785
2786 ret = amdgpu_atombios_get_clock_dividers(adev,
2787 COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
2788 table->UvdLevel[count].VclkFrequency, false, &dividers);
2789 if (ret)
2790 return ret;
2791
2792 table->UvdLevel[count].VclkDivider = (u8)dividers.post_divider;
2793
2794 ret = amdgpu_atombios_get_clock_dividers(adev,
2795 COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
2796 table->UvdLevel[count].DclkFrequency, false, &dividers);
2797 if (ret)
2798 return ret;
2799
2800 table->UvdLevel[count].DclkDivider = (u8)dividers.post_divider;
2801
2802 table->UvdLevel[count].VclkFrequency = cpu_to_be32(table->UvdLevel[count].VclkFrequency);
2803 table->UvdLevel[count].DclkFrequency = cpu_to_be32(table->UvdLevel[count].DclkFrequency);
2804 table->UvdLevel[count].MinVddc = cpu_to_be16(table->UvdLevel[count].MinVddc);
2805 }
2806
2807 return ret;
2808}
2809
2810static int ci_populate_smc_vce_level(struct amdgpu_device *adev,
2811 SMU7_Discrete_DpmTable *table)
2812{
2813 u32 count;
2814 struct atom_clock_dividers dividers;
2815 int ret = -EINVAL;
2816
2817 table->VceLevelCount =
2818 adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count;
2819
2820 for (count = 0; count < table->VceLevelCount; count++) {
2821 table->VceLevel[count].Frequency =
2822 adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].evclk;
2823 table->VceLevel[count].MinVoltage =
2824 (u16)adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
2825 table->VceLevel[count].MinPhases = 1;
2826
2827 ret = amdgpu_atombios_get_clock_dividers(adev,
2828 COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
2829 table->VceLevel[count].Frequency, false, &dividers);
2830 if (ret)
2831 return ret;
2832
2833 table->VceLevel[count].Divider = (u8)dividers.post_divider;
2834
2835 table->VceLevel[count].Frequency = cpu_to_be32(table->VceLevel[count].Frequency);
2836 table->VceLevel[count].MinVoltage = cpu_to_be16(table->VceLevel[count].MinVoltage);
2837 }
2838
2839 return ret;
2840
2841}
2842
2843static int ci_populate_smc_acp_level(struct amdgpu_device *adev,
2844 SMU7_Discrete_DpmTable *table)
2845{
2846 u32 count;
2847 struct atom_clock_dividers dividers;
2848 int ret = -EINVAL;
2849
2850 table->AcpLevelCount = (u8)
2851 (adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count);
2852
2853 for (count = 0; count < table->AcpLevelCount; count++) {
2854 table->AcpLevel[count].Frequency =
2855 adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].clk;
2856 table->AcpLevel[count].MinVoltage =
2857 adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[count].v;
2858 table->AcpLevel[count].MinPhases = 1;
2859
2860 ret = amdgpu_atombios_get_clock_dividers(adev,
2861 COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
2862 table->AcpLevel[count].Frequency, false, &dividers);
2863 if (ret)
2864 return ret;
2865
2866 table->AcpLevel[count].Divider = (u8)dividers.post_divider;
2867
2868 table->AcpLevel[count].Frequency = cpu_to_be32(table->AcpLevel[count].Frequency);
2869 table->AcpLevel[count].MinVoltage = cpu_to_be16(table->AcpLevel[count].MinVoltage);
2870 }
2871
2872 return ret;
2873}
2874
2875static int ci_populate_smc_samu_level(struct amdgpu_device *adev,
2876 SMU7_Discrete_DpmTable *table)
2877{
2878 u32 count;
2879 struct atom_clock_dividers dividers;
2880 int ret = -EINVAL;
2881
2882 table->SamuLevelCount =
2883 adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count;
2884
2885 for (count = 0; count < table->SamuLevelCount; count++) {
2886 table->SamuLevel[count].Frequency =
2887 adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].clk;
2888 table->SamuLevel[count].MinVoltage =
2889 adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[count].v * VOLTAGE_SCALE;
2890 table->SamuLevel[count].MinPhases = 1;
2891
2892 ret = amdgpu_atombios_get_clock_dividers(adev,
2893 COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
2894 table->SamuLevel[count].Frequency, false, &dividers);
2895 if (ret)
2896 return ret;
2897
2898 table->SamuLevel[count].Divider = (u8)dividers.post_divider;
2899
2900 table->SamuLevel[count].Frequency = cpu_to_be32(table->SamuLevel[count].Frequency);
2901 table->SamuLevel[count].MinVoltage = cpu_to_be16(table->SamuLevel[count].MinVoltage);
2902 }
2903
2904 return ret;
2905}
2906
2907static int ci_calculate_mclk_params(struct amdgpu_device *adev,
2908 u32 memory_clock,
2909 SMU7_Discrete_MemoryLevel *mclk,
2910 bool strobe_mode,
2911 bool dll_state_on)
2912{
2913 struct ci_power_info *pi = ci_get_pi(adev);
2914 u32 dll_cntl = pi->clock_registers.dll_cntl;
2915 u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
2916 u32 mpll_ad_func_cntl = pi->clock_registers.mpll_ad_func_cntl;
2917 u32 mpll_dq_func_cntl = pi->clock_registers.mpll_dq_func_cntl;
2918 u32 mpll_func_cntl = pi->clock_registers.mpll_func_cntl;
2919 u32 mpll_func_cntl_1 = pi->clock_registers.mpll_func_cntl_1;
2920 u32 mpll_func_cntl_2 = pi->clock_registers.mpll_func_cntl_2;
2921 u32 mpll_ss1 = pi->clock_registers.mpll_ss1;
2922 u32 mpll_ss2 = pi->clock_registers.mpll_ss2;
2923 struct atom_mpll_param mpll_param;
2924 int ret;
2925
2926 ret = amdgpu_atombios_get_memory_pll_dividers(adev, memory_clock, strobe_mode, &mpll_param);
2927 if (ret)
2928 return ret;
2929
2930 mpll_func_cntl &= ~MPLL_FUNC_CNTL__BWCTRL_MASK;
2931 mpll_func_cntl |= (mpll_param.bwcntl << MPLL_FUNC_CNTL__BWCTRL__SHIFT);
2932
2933 mpll_func_cntl_1 &= ~(MPLL_FUNC_CNTL_1__CLKF_MASK | MPLL_FUNC_CNTL_1__CLKFRAC_MASK |
2934 MPLL_FUNC_CNTL_1__VCO_MODE_MASK);
2935 mpll_func_cntl_1 |= (mpll_param.clkf) << MPLL_FUNC_CNTL_1__CLKF__SHIFT |
2936 (mpll_param.clkfrac << MPLL_FUNC_CNTL_1__CLKFRAC__SHIFT) |
2937 (mpll_param.vco_mode << MPLL_FUNC_CNTL_1__VCO_MODE__SHIFT);
2938
2939 mpll_ad_func_cntl &= ~MPLL_AD_FUNC_CNTL__YCLK_POST_DIV_MASK;
2940 mpll_ad_func_cntl |= (mpll_param.post_div << MPLL_AD_FUNC_CNTL__YCLK_POST_DIV__SHIFT);
2941
Ken Wang81c59f52015-06-03 21:02:01 +08002942 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
Alex Deuchera2e73f52015-04-20 17:09:27 -04002943 mpll_dq_func_cntl &= ~(MPLL_DQ_FUNC_CNTL__YCLK_SEL_MASK |
2944 MPLL_AD_FUNC_CNTL__YCLK_POST_DIV_MASK);
2945 mpll_dq_func_cntl |= (mpll_param.yclk_sel << MPLL_DQ_FUNC_CNTL__YCLK_SEL__SHIFT) |
2946 (mpll_param.post_div << MPLL_AD_FUNC_CNTL__YCLK_POST_DIV__SHIFT);
2947 }
2948
2949 if (pi->caps_mclk_ss_support) {
2950 struct amdgpu_atom_ss ss;
2951 u32 freq_nom;
2952 u32 tmp;
2953 u32 reference_clock = adev->clock.mpll.reference_freq;
2954
2955 if (mpll_param.qdr == 1)
2956 freq_nom = memory_clock * 4 * (1 << mpll_param.post_div);
2957 else
2958 freq_nom = memory_clock * 2 * (1 << mpll_param.post_div);
2959
2960 tmp = (freq_nom / reference_clock);
2961 tmp = tmp * tmp;
2962 if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
2963 ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
2964 u32 clks = reference_clock * 5 / ss.rate;
2965 u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
2966
2967 mpll_ss1 &= ~MPLL_SS1__CLKV_MASK;
2968 mpll_ss1 |= (clkv << MPLL_SS1__CLKV__SHIFT);
2969
2970 mpll_ss2 &= ~MPLL_SS2__CLKS_MASK;
2971 mpll_ss2 |= (clks << MPLL_SS2__CLKS__SHIFT);
2972 }
2973 }
2974
2975 mclk_pwrmgt_cntl &= ~MCLK_PWRMGT_CNTL__DLL_SPEED_MASK;
2976 mclk_pwrmgt_cntl |= (mpll_param.dll_speed << MCLK_PWRMGT_CNTL__DLL_SPEED__SHIFT);
2977
2978 if (dll_state_on)
2979 mclk_pwrmgt_cntl |= MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
2980 MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK;
2981 else
2982 mclk_pwrmgt_cntl &= ~(MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
2983 MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK);
2984
2985 mclk->MclkFrequency = memory_clock;
2986 mclk->MpllFuncCntl = mpll_func_cntl;
2987 mclk->MpllFuncCntl_1 = mpll_func_cntl_1;
2988 mclk->MpllFuncCntl_2 = mpll_func_cntl_2;
2989 mclk->MpllAdFuncCntl = mpll_ad_func_cntl;
2990 mclk->MpllDqFuncCntl = mpll_dq_func_cntl;
2991 mclk->MclkPwrmgtCntl = mclk_pwrmgt_cntl;
2992 mclk->DllCntl = dll_cntl;
2993 mclk->MpllSs1 = mpll_ss1;
2994 mclk->MpllSs2 = mpll_ss2;
2995
2996 return 0;
2997}
2998
2999static int ci_populate_single_memory_level(struct amdgpu_device *adev,
3000 u32 memory_clock,
3001 SMU7_Discrete_MemoryLevel *memory_level)
3002{
3003 struct ci_power_info *pi = ci_get_pi(adev);
3004 int ret;
3005 bool dll_state_on;
3006
3007 if (adev->pm.dpm.dyn_state.vddc_dependency_on_mclk.entries) {
3008 ret = ci_get_dependency_volt_by_clk(adev,
3009 &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3010 memory_clock, &memory_level->MinVddc);
3011 if (ret)
3012 return ret;
3013 }
3014
3015 if (adev->pm.dpm.dyn_state.vddci_dependency_on_mclk.entries) {
3016 ret = ci_get_dependency_volt_by_clk(adev,
3017 &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3018 memory_clock, &memory_level->MinVddci);
3019 if (ret)
3020 return ret;
3021 }
3022
3023 if (adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk.entries) {
3024 ret = ci_get_dependency_volt_by_clk(adev,
3025 &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk,
3026 memory_clock, &memory_level->MinMvdd);
3027 if (ret)
3028 return ret;
3029 }
3030
3031 memory_level->MinVddcPhases = 1;
3032
3033 if (pi->vddc_phase_shed_control)
3034 ci_populate_phase_value_based_on_mclk(adev,
3035 &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
3036 memory_clock,
3037 &memory_level->MinVddcPhases);
3038
3039 memory_level->EnabledForThrottle = 1;
Alex Deuchera2e73f52015-04-20 17:09:27 -04003040 memory_level->UpH = 0;
3041 memory_level->DownH = 100;
3042 memory_level->VoltageDownH = 0;
3043 memory_level->ActivityLevel = (u16)pi->mclk_activity_target;
3044
3045 memory_level->StutterEnable = false;
3046 memory_level->StrobeEnable = false;
3047 memory_level->EdcReadEnable = false;
3048 memory_level->EdcWriteEnable = false;
3049 memory_level->RttEnable = false;
3050
3051 memory_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
3052
3053 if (pi->mclk_stutter_mode_threshold &&
3054 (memory_clock <= pi->mclk_stutter_mode_threshold) &&
Edward O'Callaghan004e29c2016-07-12 10:17:53 +10003055 (!pi->uvd_enabled) &&
Alex Deuchera2e73f52015-04-20 17:09:27 -04003056 (RREG32(mmDPG_PIPE_STUTTER_CONTROL) & DPG_PIPE_STUTTER_CONTROL__STUTTER_ENABLE_MASK) &&
3057 (adev->pm.dpm.new_active_crtc_count <= 2))
3058 memory_level->StutterEnable = true;
3059
3060 if (pi->mclk_strobe_mode_threshold &&
3061 (memory_clock <= pi->mclk_strobe_mode_threshold))
3062 memory_level->StrobeEnable = 1;
3063
Ken Wang81c59f52015-06-03 21:02:01 +08003064 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
Alex Deuchera2e73f52015-04-20 17:09:27 -04003065 memory_level->StrobeRatio =
3066 ci_get_mclk_frequency_ratio(memory_clock, memory_level->StrobeEnable);
3067 if (pi->mclk_edc_enable_threshold &&
3068 (memory_clock > pi->mclk_edc_enable_threshold))
3069 memory_level->EdcReadEnable = true;
3070
3071 if (pi->mclk_edc_wr_enable_threshold &&
3072 (memory_clock > pi->mclk_edc_wr_enable_threshold))
3073 memory_level->EdcWriteEnable = true;
3074
3075 if (memory_level->StrobeEnable) {
3076 if (ci_get_mclk_frequency_ratio(memory_clock, true) >=
3077 ((RREG32(mmMC_SEQ_MISC7) >> 16) & 0xf))
3078 dll_state_on = ((RREG32(mmMC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
3079 else
3080 dll_state_on = ((RREG32(mmMC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
3081 } else {
3082 dll_state_on = pi->dll_default_on;
3083 }
3084 } else {
3085 memory_level->StrobeRatio = ci_get_ddr3_mclk_frequency_ratio(memory_clock);
3086 dll_state_on = ((RREG32(mmMC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
3087 }
3088
3089 ret = ci_calculate_mclk_params(adev, memory_clock, memory_level, memory_level->StrobeEnable, dll_state_on);
3090 if (ret)
3091 return ret;
3092
3093 memory_level->MinVddc = cpu_to_be32(memory_level->MinVddc * VOLTAGE_SCALE);
3094 memory_level->MinVddcPhases = cpu_to_be32(memory_level->MinVddcPhases);
3095 memory_level->MinVddci = cpu_to_be32(memory_level->MinVddci * VOLTAGE_SCALE);
3096 memory_level->MinMvdd = cpu_to_be32(memory_level->MinMvdd * VOLTAGE_SCALE);
3097
3098 memory_level->MclkFrequency = cpu_to_be32(memory_level->MclkFrequency);
3099 memory_level->ActivityLevel = cpu_to_be16(memory_level->ActivityLevel);
3100 memory_level->MpllFuncCntl = cpu_to_be32(memory_level->MpllFuncCntl);
3101 memory_level->MpllFuncCntl_1 = cpu_to_be32(memory_level->MpllFuncCntl_1);
3102 memory_level->MpllFuncCntl_2 = cpu_to_be32(memory_level->MpllFuncCntl_2);
3103 memory_level->MpllAdFuncCntl = cpu_to_be32(memory_level->MpllAdFuncCntl);
3104 memory_level->MpllDqFuncCntl = cpu_to_be32(memory_level->MpllDqFuncCntl);
3105 memory_level->MclkPwrmgtCntl = cpu_to_be32(memory_level->MclkPwrmgtCntl);
3106 memory_level->DllCntl = cpu_to_be32(memory_level->DllCntl);
3107 memory_level->MpllSs1 = cpu_to_be32(memory_level->MpllSs1);
3108 memory_level->MpllSs2 = cpu_to_be32(memory_level->MpllSs2);
3109
3110 return 0;
3111}
3112
3113static int ci_populate_smc_acpi_level(struct amdgpu_device *adev,
3114 SMU7_Discrete_DpmTable *table)
3115{
3116 struct ci_power_info *pi = ci_get_pi(adev);
3117 struct atom_clock_dividers dividers;
3118 SMU7_Discrete_VoltageLevel voltage_level;
3119 u32 spll_func_cntl = pi->clock_registers.cg_spll_func_cntl;
3120 u32 spll_func_cntl_2 = pi->clock_registers.cg_spll_func_cntl_2;
3121 u32 dll_cntl = pi->clock_registers.dll_cntl;
3122 u32 mclk_pwrmgt_cntl = pi->clock_registers.mclk_pwrmgt_cntl;
3123 int ret;
3124
3125 table->ACPILevel.Flags &= ~PPSMC_SWSTATE_FLAG_DC;
3126
3127 if (pi->acpi_vddc)
3128 table->ACPILevel.MinVddc = cpu_to_be32(pi->acpi_vddc * VOLTAGE_SCALE);
3129 else
3130 table->ACPILevel.MinVddc = cpu_to_be32(pi->min_vddc_in_pp_table * VOLTAGE_SCALE);
3131
3132 table->ACPILevel.MinVddcPhases = pi->vddc_phase_shed_control ? 0 : 1;
3133
3134 table->ACPILevel.SclkFrequency = adev->clock.spll.reference_freq;
3135
3136 ret = amdgpu_atombios_get_clock_dividers(adev,
3137 COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
3138 table->ACPILevel.SclkFrequency, false, &dividers);
3139 if (ret)
3140 return ret;
3141
3142 table->ACPILevel.SclkDid = (u8)dividers.post_divider;
3143 table->ACPILevel.DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
3144 table->ACPILevel.DeepSleepDivId = 0;
3145
3146 spll_func_cntl &= ~CG_SPLL_FUNC_CNTL__SPLL_PWRON_MASK;
3147 spll_func_cntl |= CG_SPLL_FUNC_CNTL__SPLL_RESET_MASK;
3148
3149 spll_func_cntl_2 &= ~CG_SPLL_FUNC_CNTL_2__SCLK_MUX_SEL_MASK;
3150 spll_func_cntl_2 |= (4 << CG_SPLL_FUNC_CNTL_2__SCLK_MUX_SEL__SHIFT);
3151
3152 table->ACPILevel.CgSpllFuncCntl = spll_func_cntl;
3153 table->ACPILevel.CgSpllFuncCntl2 = spll_func_cntl_2;
3154 table->ACPILevel.CgSpllFuncCntl3 = pi->clock_registers.cg_spll_func_cntl_3;
3155 table->ACPILevel.CgSpllFuncCntl4 = pi->clock_registers.cg_spll_func_cntl_4;
3156 table->ACPILevel.SpllSpreadSpectrum = pi->clock_registers.cg_spll_spread_spectrum;
3157 table->ACPILevel.SpllSpreadSpectrum2 = pi->clock_registers.cg_spll_spread_spectrum_2;
3158 table->ACPILevel.CcPwrDynRm = 0;
3159 table->ACPILevel.CcPwrDynRm1 = 0;
3160
3161 table->ACPILevel.Flags = cpu_to_be32(table->ACPILevel.Flags);
3162 table->ACPILevel.MinVddcPhases = cpu_to_be32(table->ACPILevel.MinVddcPhases);
3163 table->ACPILevel.SclkFrequency = cpu_to_be32(table->ACPILevel.SclkFrequency);
3164 table->ACPILevel.CgSpllFuncCntl = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl);
3165 table->ACPILevel.CgSpllFuncCntl2 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl2);
3166 table->ACPILevel.CgSpllFuncCntl3 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl3);
3167 table->ACPILevel.CgSpllFuncCntl4 = cpu_to_be32(table->ACPILevel.CgSpllFuncCntl4);
3168 table->ACPILevel.SpllSpreadSpectrum = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum);
3169 table->ACPILevel.SpllSpreadSpectrum2 = cpu_to_be32(table->ACPILevel.SpllSpreadSpectrum2);
3170 table->ACPILevel.CcPwrDynRm = cpu_to_be32(table->ACPILevel.CcPwrDynRm);
3171 table->ACPILevel.CcPwrDynRm1 = cpu_to_be32(table->ACPILevel.CcPwrDynRm1);
3172
3173 table->MemoryACPILevel.MinVddc = table->ACPILevel.MinVddc;
3174 table->MemoryACPILevel.MinVddcPhases = table->ACPILevel.MinVddcPhases;
3175
3176 if (pi->vddci_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
3177 if (pi->acpi_vddci)
3178 table->MemoryACPILevel.MinVddci =
3179 cpu_to_be32(pi->acpi_vddci * VOLTAGE_SCALE);
3180 else
3181 table->MemoryACPILevel.MinVddci =
3182 cpu_to_be32(pi->min_vddci_in_pp_table * VOLTAGE_SCALE);
3183 }
3184
3185 if (ci_populate_mvdd_value(adev, 0, &voltage_level))
3186 table->MemoryACPILevel.MinMvdd = 0;
3187 else
3188 table->MemoryACPILevel.MinMvdd =
3189 cpu_to_be32(voltage_level.Voltage * VOLTAGE_SCALE);
3190
3191 mclk_pwrmgt_cntl |= MCLK_PWRMGT_CNTL__MRDCK0_RESET_MASK |
3192 MCLK_PWRMGT_CNTL__MRDCK1_RESET_MASK;
3193 mclk_pwrmgt_cntl &= ~(MCLK_PWRMGT_CNTL__MRDCK0_PDNB_MASK |
3194 MCLK_PWRMGT_CNTL__MRDCK1_PDNB_MASK);
3195
3196 dll_cntl &= ~(DLL_CNTL__MRDCK0_BYPASS_MASK | DLL_CNTL__MRDCK1_BYPASS_MASK);
3197
3198 table->MemoryACPILevel.DllCntl = cpu_to_be32(dll_cntl);
3199 table->MemoryACPILevel.MclkPwrmgtCntl = cpu_to_be32(mclk_pwrmgt_cntl);
3200 table->MemoryACPILevel.MpllAdFuncCntl =
3201 cpu_to_be32(pi->clock_registers.mpll_ad_func_cntl);
3202 table->MemoryACPILevel.MpllDqFuncCntl =
3203 cpu_to_be32(pi->clock_registers.mpll_dq_func_cntl);
3204 table->MemoryACPILevel.MpllFuncCntl =
3205 cpu_to_be32(pi->clock_registers.mpll_func_cntl);
3206 table->MemoryACPILevel.MpllFuncCntl_1 =
3207 cpu_to_be32(pi->clock_registers.mpll_func_cntl_1);
3208 table->MemoryACPILevel.MpllFuncCntl_2 =
3209 cpu_to_be32(pi->clock_registers.mpll_func_cntl_2);
3210 table->MemoryACPILevel.MpllSs1 = cpu_to_be32(pi->clock_registers.mpll_ss1);
3211 table->MemoryACPILevel.MpllSs2 = cpu_to_be32(pi->clock_registers.mpll_ss2);
3212
3213 table->MemoryACPILevel.EnabledForThrottle = 0;
3214 table->MemoryACPILevel.EnabledForActivity = 0;
3215 table->MemoryACPILevel.UpH = 0;
3216 table->MemoryACPILevel.DownH = 100;
3217 table->MemoryACPILevel.VoltageDownH = 0;
3218 table->MemoryACPILevel.ActivityLevel =
3219 cpu_to_be16((u16)pi->mclk_activity_target);
3220
3221 table->MemoryACPILevel.StutterEnable = false;
3222 table->MemoryACPILevel.StrobeEnable = false;
3223 table->MemoryACPILevel.EdcReadEnable = false;
3224 table->MemoryACPILevel.EdcWriteEnable = false;
3225 table->MemoryACPILevel.RttEnable = false;
3226
3227 return 0;
3228}
3229
3230
3231static int ci_enable_ulv(struct amdgpu_device *adev, bool enable)
3232{
3233 struct ci_power_info *pi = ci_get_pi(adev);
3234 struct ci_ulv_parm *ulv = &pi->ulv;
3235
3236 if (ulv->supported) {
3237 if (enable)
3238 return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
3239 0 : -EINVAL;
3240 else
3241 return (amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
3242 0 : -EINVAL;
3243 }
3244
3245 return 0;
3246}
3247
3248static int ci_populate_ulv_level(struct amdgpu_device *adev,
3249 SMU7_Discrete_Ulv *state)
3250{
3251 struct ci_power_info *pi = ci_get_pi(adev);
3252 u16 ulv_voltage = adev->pm.dpm.backbias_response_time;
3253
3254 state->CcPwrDynRm = 0;
3255 state->CcPwrDynRm1 = 0;
3256
3257 if (ulv_voltage == 0) {
3258 pi->ulv.supported = false;
3259 return 0;
3260 }
3261
3262 if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_BY_SVID2) {
3263 if (ulv_voltage > adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
3264 state->VddcOffset = 0;
3265 else
3266 state->VddcOffset =
3267 adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage;
3268 } else {
3269 if (ulv_voltage > adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v)
3270 state->VddcOffsetVid = 0;
3271 else
3272 state->VddcOffsetVid = (u8)
3273 ((adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[0].v - ulv_voltage) *
3274 VOLTAGE_VID_OFFSET_SCALE2 / VOLTAGE_VID_OFFSET_SCALE1);
3275 }
3276 state->VddcPhase = pi->vddc_phase_shed_control ? 0 : 1;
3277
3278 state->CcPwrDynRm = cpu_to_be32(state->CcPwrDynRm);
3279 state->CcPwrDynRm1 = cpu_to_be32(state->CcPwrDynRm1);
3280 state->VddcOffset = cpu_to_be16(state->VddcOffset);
3281
3282 return 0;
3283}
3284
3285static int ci_calculate_sclk_params(struct amdgpu_device *adev,
3286 u32 engine_clock,
3287 SMU7_Discrete_GraphicsLevel *sclk)
3288{
3289 struct ci_power_info *pi = ci_get_pi(adev);
3290 struct atom_clock_dividers dividers;
3291 u32 spll_func_cntl_3 = pi->clock_registers.cg_spll_func_cntl_3;
3292 u32 spll_func_cntl_4 = pi->clock_registers.cg_spll_func_cntl_4;
3293 u32 cg_spll_spread_spectrum = pi->clock_registers.cg_spll_spread_spectrum;
3294 u32 cg_spll_spread_spectrum_2 = pi->clock_registers.cg_spll_spread_spectrum_2;
3295 u32 reference_clock = adev->clock.spll.reference_freq;
3296 u32 reference_divider;
3297 u32 fbdiv;
3298 int ret;
3299
3300 ret = amdgpu_atombios_get_clock_dividers(adev,
3301 COMPUTE_GPUCLK_INPUT_FLAG_SCLK,
3302 engine_clock, false, &dividers);
3303 if (ret)
3304 return ret;
3305
3306 reference_divider = 1 + dividers.ref_div;
3307 fbdiv = dividers.fb_div & 0x3FFFFFF;
3308
3309 spll_func_cntl_3 &= ~CG_SPLL_FUNC_CNTL_3__SPLL_FB_DIV_MASK;
3310 spll_func_cntl_3 |= (fbdiv << CG_SPLL_FUNC_CNTL_3__SPLL_FB_DIV__SHIFT);
3311 spll_func_cntl_3 |= CG_SPLL_FUNC_CNTL_3__SPLL_DITHEN_MASK;
3312
3313 if (pi->caps_sclk_ss_support) {
3314 struct amdgpu_atom_ss ss;
3315 u32 vco_freq = engine_clock * dividers.post_div;
3316
3317 if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
3318 ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
3319 u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
3320 u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
3321
3322 cg_spll_spread_spectrum &= ~(CG_SPLL_SPREAD_SPECTRUM__CLKS_MASK | CG_SPLL_SPREAD_SPECTRUM__SSEN_MASK);
3323 cg_spll_spread_spectrum |= (clk_s << CG_SPLL_SPREAD_SPECTRUM__CLKS__SHIFT);
3324 cg_spll_spread_spectrum |= (1 << CG_SPLL_SPREAD_SPECTRUM__SSEN__SHIFT);
3325
3326 cg_spll_spread_spectrum_2 &= ~CG_SPLL_SPREAD_SPECTRUM_2__CLKV_MASK;
3327 cg_spll_spread_spectrum_2 |= (clk_v << CG_SPLL_SPREAD_SPECTRUM_2__CLKV__SHIFT);
3328 }
3329 }
3330
3331 sclk->SclkFrequency = engine_clock;
3332 sclk->CgSpllFuncCntl3 = spll_func_cntl_3;
3333 sclk->CgSpllFuncCntl4 = spll_func_cntl_4;
3334 sclk->SpllSpreadSpectrum = cg_spll_spread_spectrum;
3335 sclk->SpllSpreadSpectrum2 = cg_spll_spread_spectrum_2;
3336 sclk->SclkDid = (u8)dividers.post_divider;
3337
3338 return 0;
3339}
3340
3341static int ci_populate_single_graphic_level(struct amdgpu_device *adev,
3342 u32 engine_clock,
3343 u16 sclk_activity_level_t,
3344 SMU7_Discrete_GraphicsLevel *graphic_level)
3345{
3346 struct ci_power_info *pi = ci_get_pi(adev);
3347 int ret;
3348
3349 ret = ci_calculate_sclk_params(adev, engine_clock, graphic_level);
3350 if (ret)
3351 return ret;
3352
3353 ret = ci_get_dependency_volt_by_clk(adev,
3354 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
3355 engine_clock, &graphic_level->MinVddc);
3356 if (ret)
3357 return ret;
3358
3359 graphic_level->SclkFrequency = engine_clock;
3360
3361 graphic_level->Flags = 0;
3362 graphic_level->MinVddcPhases = 1;
3363
3364 if (pi->vddc_phase_shed_control)
3365 ci_populate_phase_value_based_on_sclk(adev,
3366 &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
3367 engine_clock,
3368 &graphic_level->MinVddcPhases);
3369
3370 graphic_level->ActivityLevel = sclk_activity_level_t;
3371
3372 graphic_level->CcPwrDynRm = 0;
3373 graphic_level->CcPwrDynRm1 = 0;
3374 graphic_level->EnabledForThrottle = 1;
3375 graphic_level->UpH = 0;
3376 graphic_level->DownH = 0;
3377 graphic_level->VoltageDownH = 0;
3378 graphic_level->PowerThrottle = 0;
3379
3380 if (pi->caps_sclk_ds)
Nils Wallménius438498a2016-05-05 09:07:48 +02003381 graphic_level->DeepSleepDivId = ci_get_sleep_divider_id_from_clock(engine_clock,
Alex Deuchera2e73f52015-04-20 17:09:27 -04003382 CISLAND_MINIMUM_ENGINE_CLOCK);
3383
3384 graphic_level->DisplayWatermark = PPSMC_DISPLAY_WATERMARK_LOW;
3385
3386 graphic_level->Flags = cpu_to_be32(graphic_level->Flags);
3387 graphic_level->MinVddc = cpu_to_be32(graphic_level->MinVddc * VOLTAGE_SCALE);
3388 graphic_level->MinVddcPhases = cpu_to_be32(graphic_level->MinVddcPhases);
3389 graphic_level->SclkFrequency = cpu_to_be32(graphic_level->SclkFrequency);
3390 graphic_level->ActivityLevel = cpu_to_be16(graphic_level->ActivityLevel);
3391 graphic_level->CgSpllFuncCntl3 = cpu_to_be32(graphic_level->CgSpllFuncCntl3);
3392 graphic_level->CgSpllFuncCntl4 = cpu_to_be32(graphic_level->CgSpllFuncCntl4);
3393 graphic_level->SpllSpreadSpectrum = cpu_to_be32(graphic_level->SpllSpreadSpectrum);
3394 graphic_level->SpllSpreadSpectrum2 = cpu_to_be32(graphic_level->SpllSpreadSpectrum2);
3395 graphic_level->CcPwrDynRm = cpu_to_be32(graphic_level->CcPwrDynRm);
3396 graphic_level->CcPwrDynRm1 = cpu_to_be32(graphic_level->CcPwrDynRm1);
Alex Deuchera2e73f52015-04-20 17:09:27 -04003397
3398 return 0;
3399}
3400
3401static int ci_populate_all_graphic_levels(struct amdgpu_device *adev)
3402{
3403 struct ci_power_info *pi = ci_get_pi(adev);
3404 struct ci_dpm_table *dpm_table = &pi->dpm_table;
3405 u32 level_array_address = pi->dpm_table_start +
3406 offsetof(SMU7_Discrete_DpmTable, GraphicsLevel);
3407 u32 level_array_size = sizeof(SMU7_Discrete_GraphicsLevel) *
3408 SMU7_MAX_LEVELS_GRAPHICS;
3409 SMU7_Discrete_GraphicsLevel *levels = pi->smc_state_table.GraphicsLevel;
3410 u32 i, ret;
3411
3412 memset(levels, 0, level_array_size);
3413
3414 for (i = 0; i < dpm_table->sclk_table.count; i++) {
3415 ret = ci_populate_single_graphic_level(adev,
3416 dpm_table->sclk_table.dpm_levels[i].value,
3417 (u16)pi->activity_target[i],
3418 &pi->smc_state_table.GraphicsLevel[i]);
3419 if (ret)
3420 return ret;
3421 if (i > 1)
3422 pi->smc_state_table.GraphicsLevel[i].DeepSleepDivId = 0;
3423 if (i == (dpm_table->sclk_table.count - 1))
3424 pi->smc_state_table.GraphicsLevel[i].DisplayWatermark =
3425 PPSMC_DISPLAY_WATERMARK_HIGH;
3426 }
Alex Deucher4223cc3d2016-03-03 12:27:46 -05003427 pi->smc_state_table.GraphicsLevel[0].EnabledForActivity = 1;
Alex Deuchera2e73f52015-04-20 17:09:27 -04003428
3429 pi->smc_state_table.GraphicsDpmLevelCount = (u8)dpm_table->sclk_table.count;
3430 pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
3431 ci_get_dpm_level_enable_mask_value(&dpm_table->sclk_table);
3432
3433 ret = amdgpu_ci_copy_bytes_to_smc(adev, level_array_address,
3434 (u8 *)levels, level_array_size,
3435 pi->sram_end);
3436 if (ret)
3437 return ret;
3438
3439 return 0;
3440}
3441
3442static int ci_populate_ulv_state(struct amdgpu_device *adev,
3443 SMU7_Discrete_Ulv *ulv_level)
3444{
3445 return ci_populate_ulv_level(adev, ulv_level);
3446}
3447
3448static int ci_populate_all_memory_levels(struct amdgpu_device *adev)
3449{
3450 struct ci_power_info *pi = ci_get_pi(adev);
3451 struct ci_dpm_table *dpm_table = &pi->dpm_table;
3452 u32 level_array_address = pi->dpm_table_start +
3453 offsetof(SMU7_Discrete_DpmTable, MemoryLevel);
3454 u32 level_array_size = sizeof(SMU7_Discrete_MemoryLevel) *
3455 SMU7_MAX_LEVELS_MEMORY;
3456 SMU7_Discrete_MemoryLevel *levels = pi->smc_state_table.MemoryLevel;
3457 u32 i, ret;
3458
3459 memset(levels, 0, level_array_size);
3460
3461 for (i = 0; i < dpm_table->mclk_table.count; i++) {
3462 if (dpm_table->mclk_table.dpm_levels[i].value == 0)
3463 return -EINVAL;
3464 ret = ci_populate_single_memory_level(adev,
3465 dpm_table->mclk_table.dpm_levels[i].value,
3466 &pi->smc_state_table.MemoryLevel[i]);
3467 if (ret)
3468 return ret;
3469 }
3470
Alex Deucher4223cc3d2016-03-03 12:27:46 -05003471 pi->smc_state_table.MemoryLevel[0].EnabledForActivity = 1;
3472
Alex Deuchera2e73f52015-04-20 17:09:27 -04003473 if ((dpm_table->mclk_table.count >= 2) &&
3474 ((adev->pdev->device == 0x67B0) || (adev->pdev->device == 0x67B1))) {
3475 pi->smc_state_table.MemoryLevel[1].MinVddc =
3476 pi->smc_state_table.MemoryLevel[0].MinVddc;
3477 pi->smc_state_table.MemoryLevel[1].MinVddcPhases =
3478 pi->smc_state_table.MemoryLevel[0].MinVddcPhases;
3479 }
3480
3481 pi->smc_state_table.MemoryLevel[0].ActivityLevel = cpu_to_be16(0x1F);
3482
3483 pi->smc_state_table.MemoryDpmLevelCount = (u8)dpm_table->mclk_table.count;
3484 pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
3485 ci_get_dpm_level_enable_mask_value(&dpm_table->mclk_table);
3486
3487 pi->smc_state_table.MemoryLevel[dpm_table->mclk_table.count - 1].DisplayWatermark =
3488 PPSMC_DISPLAY_WATERMARK_HIGH;
3489
3490 ret = amdgpu_ci_copy_bytes_to_smc(adev, level_array_address,
3491 (u8 *)levels, level_array_size,
3492 pi->sram_end);
3493 if (ret)
3494 return ret;
3495
3496 return 0;
3497}
3498
3499static void ci_reset_single_dpm_table(struct amdgpu_device *adev,
3500 struct ci_single_dpm_table* dpm_table,
3501 u32 count)
3502{
3503 u32 i;
3504
3505 dpm_table->count = count;
3506 for (i = 0; i < MAX_REGULAR_DPM_NUMBER; i++)
3507 dpm_table->dpm_levels[i].enabled = false;
3508}
3509
3510static void ci_setup_pcie_table_entry(struct ci_single_dpm_table* dpm_table,
3511 u32 index, u32 pcie_gen, u32 pcie_lanes)
3512{
3513 dpm_table->dpm_levels[index].value = pcie_gen;
3514 dpm_table->dpm_levels[index].param1 = pcie_lanes;
3515 dpm_table->dpm_levels[index].enabled = true;
3516}
3517
3518static int ci_setup_default_pcie_tables(struct amdgpu_device *adev)
3519{
3520 struct ci_power_info *pi = ci_get_pi(adev);
3521
3522 if (!pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels)
3523 return -EINVAL;
3524
3525 if (pi->use_pcie_performance_levels && !pi->use_pcie_powersaving_levels) {
3526 pi->pcie_gen_powersaving = pi->pcie_gen_performance;
3527 pi->pcie_lane_powersaving = pi->pcie_lane_performance;
3528 } else if (!pi->use_pcie_performance_levels && pi->use_pcie_powersaving_levels) {
3529 pi->pcie_gen_performance = pi->pcie_gen_powersaving;
3530 pi->pcie_lane_performance = pi->pcie_lane_powersaving;
3531 }
3532
3533 ci_reset_single_dpm_table(adev,
3534 &pi->dpm_table.pcie_speed_table,
3535 SMU7_MAX_LEVELS_LINK);
3536
3537 if (adev->asic_type == CHIP_BONAIRE)
3538 ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
3539 pi->pcie_gen_powersaving.min,
3540 pi->pcie_lane_powersaving.max);
3541 else
3542 ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 0,
3543 pi->pcie_gen_powersaving.min,
3544 pi->pcie_lane_powersaving.min);
3545 ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 1,
3546 pi->pcie_gen_performance.min,
3547 pi->pcie_lane_performance.min);
3548 ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 2,
3549 pi->pcie_gen_powersaving.min,
3550 pi->pcie_lane_powersaving.max);
3551 ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 3,
3552 pi->pcie_gen_performance.min,
3553 pi->pcie_lane_performance.max);
3554 ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 4,
3555 pi->pcie_gen_powersaving.max,
3556 pi->pcie_lane_powersaving.max);
3557 ci_setup_pcie_table_entry(&pi->dpm_table.pcie_speed_table, 5,
3558 pi->pcie_gen_performance.max,
3559 pi->pcie_lane_performance.max);
3560
3561 pi->dpm_table.pcie_speed_table.count = 6;
3562
3563 return 0;
3564}
3565
3566static int ci_setup_default_dpm_tables(struct amdgpu_device *adev)
3567{
3568 struct ci_power_info *pi = ci_get_pi(adev);
3569 struct amdgpu_clock_voltage_dependency_table *allowed_sclk_vddc_table =
3570 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
3571 struct amdgpu_clock_voltage_dependency_table *allowed_mclk_table =
3572 &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
3573 struct amdgpu_cac_leakage_table *std_voltage_table =
3574 &adev->pm.dpm.dyn_state.cac_leakage_table;
3575 u32 i;
3576
3577 if (allowed_sclk_vddc_table == NULL)
3578 return -EINVAL;
3579 if (allowed_sclk_vddc_table->count < 1)
3580 return -EINVAL;
3581 if (allowed_mclk_table == NULL)
3582 return -EINVAL;
3583 if (allowed_mclk_table->count < 1)
3584 return -EINVAL;
3585
3586 memset(&pi->dpm_table, 0, sizeof(struct ci_dpm_table));
3587
3588 ci_reset_single_dpm_table(adev,
3589 &pi->dpm_table.sclk_table,
3590 SMU7_MAX_LEVELS_GRAPHICS);
3591 ci_reset_single_dpm_table(adev,
3592 &pi->dpm_table.mclk_table,
3593 SMU7_MAX_LEVELS_MEMORY);
3594 ci_reset_single_dpm_table(adev,
3595 &pi->dpm_table.vddc_table,
3596 SMU7_MAX_LEVELS_VDDC);
3597 ci_reset_single_dpm_table(adev,
3598 &pi->dpm_table.vddci_table,
3599 SMU7_MAX_LEVELS_VDDCI);
3600 ci_reset_single_dpm_table(adev,
3601 &pi->dpm_table.mvdd_table,
3602 SMU7_MAX_LEVELS_MVDD);
3603
3604 pi->dpm_table.sclk_table.count = 0;
3605 for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
3606 if ((i == 0) ||
3607 (pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count-1].value !=
3608 allowed_sclk_vddc_table->entries[i].clk)) {
3609 pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].value =
3610 allowed_sclk_vddc_table->entries[i].clk;
3611 pi->dpm_table.sclk_table.dpm_levels[pi->dpm_table.sclk_table.count].enabled =
3612 (i == 0) ? true : false;
3613 pi->dpm_table.sclk_table.count++;
3614 }
3615 }
3616
3617 pi->dpm_table.mclk_table.count = 0;
3618 for (i = 0; i < allowed_mclk_table->count; i++) {
3619 if ((i == 0) ||
3620 (pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count-1].value !=
3621 allowed_mclk_table->entries[i].clk)) {
3622 pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].value =
3623 allowed_mclk_table->entries[i].clk;
3624 pi->dpm_table.mclk_table.dpm_levels[pi->dpm_table.mclk_table.count].enabled =
3625 (i == 0) ? true : false;
3626 pi->dpm_table.mclk_table.count++;
3627 }
3628 }
3629
3630 for (i = 0; i < allowed_sclk_vddc_table->count; i++) {
3631 pi->dpm_table.vddc_table.dpm_levels[i].value =
3632 allowed_sclk_vddc_table->entries[i].v;
3633 pi->dpm_table.vddc_table.dpm_levels[i].param1 =
3634 std_voltage_table->entries[i].leakage;
3635 pi->dpm_table.vddc_table.dpm_levels[i].enabled = true;
3636 }
3637 pi->dpm_table.vddc_table.count = allowed_sclk_vddc_table->count;
3638
3639 allowed_mclk_table = &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
3640 if (allowed_mclk_table) {
3641 for (i = 0; i < allowed_mclk_table->count; i++) {
3642 pi->dpm_table.vddci_table.dpm_levels[i].value =
3643 allowed_mclk_table->entries[i].v;
3644 pi->dpm_table.vddci_table.dpm_levels[i].enabled = true;
3645 }
3646 pi->dpm_table.vddci_table.count = allowed_mclk_table->count;
3647 }
3648
3649 allowed_mclk_table = &adev->pm.dpm.dyn_state.mvdd_dependency_on_mclk;
3650 if (allowed_mclk_table) {
3651 for (i = 0; i < allowed_mclk_table->count; i++) {
3652 pi->dpm_table.mvdd_table.dpm_levels[i].value =
3653 allowed_mclk_table->entries[i].v;
3654 pi->dpm_table.mvdd_table.dpm_levels[i].enabled = true;
3655 }
3656 pi->dpm_table.mvdd_table.count = allowed_mclk_table->count;
3657 }
3658
3659 ci_setup_default_pcie_tables(adev);
3660
Eric Huang3cc25912016-05-19 15:54:35 -04003661 /* save a copy of the default DPM table */
3662 memcpy(&(pi->golden_dpm_table), &(pi->dpm_table),
3663 sizeof(struct ci_dpm_table));
3664
Alex Deuchera2e73f52015-04-20 17:09:27 -04003665 return 0;
3666}
3667
3668static int ci_find_boot_level(struct ci_single_dpm_table *table,
3669 u32 value, u32 *boot_level)
3670{
3671 u32 i;
3672 int ret = -EINVAL;
3673
3674 for(i = 0; i < table->count; i++) {
3675 if (value == table->dpm_levels[i].value) {
3676 *boot_level = i;
3677 ret = 0;
3678 }
3679 }
3680
3681 return ret;
3682}
3683
3684static int ci_init_smc_table(struct amdgpu_device *adev)
3685{
3686 struct ci_power_info *pi = ci_get_pi(adev);
3687 struct ci_ulv_parm *ulv = &pi->ulv;
3688 struct amdgpu_ps *amdgpu_boot_state = adev->pm.dpm.boot_ps;
3689 SMU7_Discrete_DpmTable *table = &pi->smc_state_table;
3690 int ret;
3691
3692 ret = ci_setup_default_dpm_tables(adev);
3693 if (ret)
3694 return ret;
3695
3696 if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE)
3697 ci_populate_smc_voltage_tables(adev, table);
3698
3699 ci_init_fps_limits(adev);
3700
3701 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
3702 table->SystemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
3703
3704 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
3705 table->SystemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
3706
Ken Wang81c59f52015-06-03 21:02:01 +08003707 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
Alex Deuchera2e73f52015-04-20 17:09:27 -04003708 table->SystemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
3709
3710 if (ulv->supported) {
3711 ret = ci_populate_ulv_state(adev, &pi->smc_state_table.Ulv);
3712 if (ret)
3713 return ret;
3714 WREG32_SMC(ixCG_ULV_PARAMETER, ulv->cg_ulv_parameter);
3715 }
3716
3717 ret = ci_populate_all_graphic_levels(adev);
3718 if (ret)
3719 return ret;
3720
3721 ret = ci_populate_all_memory_levels(adev);
3722 if (ret)
3723 return ret;
3724
3725 ci_populate_smc_link_level(adev, table);
3726
3727 ret = ci_populate_smc_acpi_level(adev, table);
3728 if (ret)
3729 return ret;
3730
3731 ret = ci_populate_smc_vce_level(adev, table);
3732 if (ret)
3733 return ret;
3734
3735 ret = ci_populate_smc_acp_level(adev, table);
3736 if (ret)
3737 return ret;
3738
3739 ret = ci_populate_smc_samu_level(adev, table);
3740 if (ret)
3741 return ret;
3742
3743 ret = ci_do_program_memory_timing_parameters(adev);
3744 if (ret)
3745 return ret;
3746
3747 ret = ci_populate_smc_uvd_level(adev, table);
3748 if (ret)
3749 return ret;
3750
3751 table->UvdBootLevel = 0;
3752 table->VceBootLevel = 0;
3753 table->AcpBootLevel = 0;
3754 table->SamuBootLevel = 0;
3755 table->GraphicsBootLevel = 0;
3756 table->MemoryBootLevel = 0;
3757
3758 ret = ci_find_boot_level(&pi->dpm_table.sclk_table,
3759 pi->vbios_boot_state.sclk_bootup_value,
3760 (u32 *)&pi->smc_state_table.GraphicsBootLevel);
3761
3762 ret = ci_find_boot_level(&pi->dpm_table.mclk_table,
3763 pi->vbios_boot_state.mclk_bootup_value,
3764 (u32 *)&pi->smc_state_table.MemoryBootLevel);
3765
3766 table->BootVddc = pi->vbios_boot_state.vddc_bootup_value;
3767 table->BootVddci = pi->vbios_boot_state.vddci_bootup_value;
3768 table->BootMVdd = pi->vbios_boot_state.mvdd_bootup_value;
3769
3770 ci_populate_smc_initial_state(adev, amdgpu_boot_state);
3771
3772 ret = ci_populate_bapm_parameters_in_dpm_table(adev);
3773 if (ret)
3774 return ret;
3775
3776 table->UVDInterval = 1;
3777 table->VCEInterval = 1;
3778 table->ACPInterval = 1;
3779 table->SAMUInterval = 1;
3780 table->GraphicsVoltageChangeEnable = 1;
3781 table->GraphicsThermThrottleEnable = 1;
3782 table->GraphicsInterval = 1;
3783 table->VoltageInterval = 1;
3784 table->ThermalInterval = 1;
3785 table->TemperatureLimitHigh = (u16)((pi->thermal_temp_setting.temperature_high *
3786 CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
3787 table->TemperatureLimitLow = (u16)((pi->thermal_temp_setting.temperature_low *
3788 CISLANDS_Q88_FORMAT_CONVERSION_UNIT) / 1000);
3789 table->MemoryVoltageChangeEnable = 1;
3790 table->MemoryInterval = 1;
3791 table->VoltageResponseTime = 0;
3792 table->VddcVddciDelta = 4000;
3793 table->PhaseResponseTime = 0;
3794 table->MemoryThermThrottleEnable = 1;
3795 table->PCIeBootLinkLevel = pi->dpm_table.pcie_speed_table.count - 1;
3796 table->PCIeGenInterval = 1;
3797 if (pi->voltage_control == CISLANDS_VOLTAGE_CONTROL_BY_SVID2)
3798 table->SVI2Enable = 1;
3799 else
3800 table->SVI2Enable = 0;
3801
3802 table->ThermGpio = 17;
3803 table->SclkStepSize = 0x4000;
3804
3805 table->SystemFlags = cpu_to_be32(table->SystemFlags);
3806 table->SmioMaskVddcVid = cpu_to_be32(table->SmioMaskVddcVid);
3807 table->SmioMaskVddcPhase = cpu_to_be32(table->SmioMaskVddcPhase);
3808 table->SmioMaskVddciVid = cpu_to_be32(table->SmioMaskVddciVid);
3809 table->SmioMaskMvddVid = cpu_to_be32(table->SmioMaskMvddVid);
3810 table->SclkStepSize = cpu_to_be32(table->SclkStepSize);
3811 table->TemperatureLimitHigh = cpu_to_be16(table->TemperatureLimitHigh);
3812 table->TemperatureLimitLow = cpu_to_be16(table->TemperatureLimitLow);
3813 table->VddcVddciDelta = cpu_to_be16(table->VddcVddciDelta);
3814 table->VoltageResponseTime = cpu_to_be16(table->VoltageResponseTime);
3815 table->PhaseResponseTime = cpu_to_be16(table->PhaseResponseTime);
3816 table->BootVddc = cpu_to_be16(table->BootVddc * VOLTAGE_SCALE);
3817 table->BootVddci = cpu_to_be16(table->BootVddci * VOLTAGE_SCALE);
3818 table->BootMVdd = cpu_to_be16(table->BootMVdd * VOLTAGE_SCALE);
3819
3820 ret = amdgpu_ci_copy_bytes_to_smc(adev,
3821 pi->dpm_table_start +
3822 offsetof(SMU7_Discrete_DpmTable, SystemFlags),
3823 (u8 *)&table->SystemFlags,
3824 sizeof(SMU7_Discrete_DpmTable) - 3 * sizeof(SMU7_PIDController),
3825 pi->sram_end);
3826 if (ret)
3827 return ret;
3828
3829 return 0;
3830}
3831
3832static void ci_trim_single_dpm_states(struct amdgpu_device *adev,
3833 struct ci_single_dpm_table *dpm_table,
3834 u32 low_limit, u32 high_limit)
3835{
3836 u32 i;
3837
3838 for (i = 0; i < dpm_table->count; i++) {
3839 if ((dpm_table->dpm_levels[i].value < low_limit) ||
3840 (dpm_table->dpm_levels[i].value > high_limit))
3841 dpm_table->dpm_levels[i].enabled = false;
3842 else
3843 dpm_table->dpm_levels[i].enabled = true;
3844 }
3845}
3846
3847static void ci_trim_pcie_dpm_states(struct amdgpu_device *adev,
3848 u32 speed_low, u32 lanes_low,
3849 u32 speed_high, u32 lanes_high)
3850{
3851 struct ci_power_info *pi = ci_get_pi(adev);
3852 struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
3853 u32 i, j;
3854
3855 for (i = 0; i < pcie_table->count; i++) {
3856 if ((pcie_table->dpm_levels[i].value < speed_low) ||
3857 (pcie_table->dpm_levels[i].param1 < lanes_low) ||
3858 (pcie_table->dpm_levels[i].value > speed_high) ||
3859 (pcie_table->dpm_levels[i].param1 > lanes_high))
3860 pcie_table->dpm_levels[i].enabled = false;
3861 else
3862 pcie_table->dpm_levels[i].enabled = true;
3863 }
3864
3865 for (i = 0; i < pcie_table->count; i++) {
3866 if (pcie_table->dpm_levels[i].enabled) {
3867 for (j = i + 1; j < pcie_table->count; j++) {
3868 if (pcie_table->dpm_levels[j].enabled) {
3869 if ((pcie_table->dpm_levels[i].value == pcie_table->dpm_levels[j].value) &&
3870 (pcie_table->dpm_levels[i].param1 == pcie_table->dpm_levels[j].param1))
3871 pcie_table->dpm_levels[j].enabled = false;
3872 }
3873 }
3874 }
3875 }
3876}
3877
3878static int ci_trim_dpm_states(struct amdgpu_device *adev,
3879 struct amdgpu_ps *amdgpu_state)
3880{
3881 struct ci_ps *state = ci_get_ps(amdgpu_state);
3882 struct ci_power_info *pi = ci_get_pi(adev);
3883 u32 high_limit_count;
3884
3885 if (state->performance_level_count < 1)
3886 return -EINVAL;
3887
3888 if (state->performance_level_count == 1)
3889 high_limit_count = 0;
3890 else
3891 high_limit_count = 1;
3892
3893 ci_trim_single_dpm_states(adev,
3894 &pi->dpm_table.sclk_table,
3895 state->performance_levels[0].sclk,
3896 state->performance_levels[high_limit_count].sclk);
3897
3898 ci_trim_single_dpm_states(adev,
3899 &pi->dpm_table.mclk_table,
3900 state->performance_levels[0].mclk,
3901 state->performance_levels[high_limit_count].mclk);
3902
3903 ci_trim_pcie_dpm_states(adev,
3904 state->performance_levels[0].pcie_gen,
3905 state->performance_levels[0].pcie_lane,
3906 state->performance_levels[high_limit_count].pcie_gen,
3907 state->performance_levels[high_limit_count].pcie_lane);
3908
3909 return 0;
3910}
3911
3912static int ci_apply_disp_minimum_voltage_request(struct amdgpu_device *adev)
3913{
3914 struct amdgpu_clock_voltage_dependency_table *disp_voltage_table =
3915 &adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk;
3916 struct amdgpu_clock_voltage_dependency_table *vddc_table =
3917 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
3918 u32 requested_voltage = 0;
3919 u32 i;
3920
3921 if (disp_voltage_table == NULL)
3922 return -EINVAL;
3923 if (!disp_voltage_table->count)
3924 return -EINVAL;
3925
3926 for (i = 0; i < disp_voltage_table->count; i++) {
3927 if (adev->clock.current_dispclk == disp_voltage_table->entries[i].clk)
3928 requested_voltage = disp_voltage_table->entries[i].v;
3929 }
3930
3931 for (i = 0; i < vddc_table->count; i++) {
3932 if (requested_voltage <= vddc_table->entries[i].v) {
3933 requested_voltage = vddc_table->entries[i].v;
3934 return (amdgpu_ci_send_msg_to_smc_with_parameter(adev,
3935 PPSMC_MSG_VddC_Request,
3936 requested_voltage * VOLTAGE_SCALE) == PPSMC_Result_OK) ?
3937 0 : -EINVAL;
3938 }
3939 }
3940
3941 return -EINVAL;
3942}
3943
3944static int ci_upload_dpm_level_enable_mask(struct amdgpu_device *adev)
3945{
3946 struct ci_power_info *pi = ci_get_pi(adev);
3947 PPSMC_Result result;
3948
3949 ci_apply_disp_minimum_voltage_request(adev);
3950
3951 if (!pi->sclk_dpm_key_disabled) {
3952 if (pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
3953 result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
3954 PPSMC_MSG_SCLKDPM_SetEnabledMask,
3955 pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
3956 if (result != PPSMC_Result_OK)
3957 return -EINVAL;
3958 }
3959 }
3960
3961 if (!pi->mclk_dpm_key_disabled) {
3962 if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
3963 result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
3964 PPSMC_MSG_MCLKDPM_SetEnabledMask,
3965 pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
3966 if (result != PPSMC_Result_OK)
3967 return -EINVAL;
3968 }
3969 }
3970
3971#if 0
3972 if (!pi->pcie_dpm_key_disabled) {
3973 if (pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
3974 result = amdgpu_ci_send_msg_to_smc_with_parameter(adev,
3975 PPSMC_MSG_PCIeDPM_SetEnabledMask,
3976 pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
3977 if (result != PPSMC_Result_OK)
3978 return -EINVAL;
3979 }
3980 }
3981#endif
3982
3983 return 0;
3984}
3985
3986static void ci_find_dpm_states_clocks_in_dpm_table(struct amdgpu_device *adev,
3987 struct amdgpu_ps *amdgpu_state)
3988{
3989 struct ci_power_info *pi = ci_get_pi(adev);
3990 struct ci_ps *state = ci_get_ps(amdgpu_state);
3991 struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
3992 u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
3993 struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
3994 u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
3995 u32 i;
3996
3997 pi->need_update_smu7_dpm_table = 0;
3998
3999 for (i = 0; i < sclk_table->count; i++) {
4000 if (sclk == sclk_table->dpm_levels[i].value)
4001 break;
4002 }
4003
4004 if (i >= sclk_table->count) {
4005 pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_SCLK;
4006 } else {
4007 /* XXX check display min clock requirements */
4008 if (CISLAND_MINIMUM_ENGINE_CLOCK != CISLAND_MINIMUM_ENGINE_CLOCK)
4009 pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_SCLK;
4010 }
4011
4012 for (i = 0; i < mclk_table->count; i++) {
4013 if (mclk == mclk_table->dpm_levels[i].value)
4014 break;
4015 }
4016
4017 if (i >= mclk_table->count)
4018 pi->need_update_smu7_dpm_table |= DPMTABLE_OD_UPDATE_MCLK;
4019
4020 if (adev->pm.dpm.current_active_crtc_count !=
4021 adev->pm.dpm.new_active_crtc_count)
4022 pi->need_update_smu7_dpm_table |= DPMTABLE_UPDATE_MCLK;
4023}
4024
4025static int ci_populate_and_upload_sclk_mclk_dpm_levels(struct amdgpu_device *adev,
4026 struct amdgpu_ps *amdgpu_state)
4027{
4028 struct ci_power_info *pi = ci_get_pi(adev);
4029 struct ci_ps *state = ci_get_ps(amdgpu_state);
4030 u32 sclk = state->performance_levels[state->performance_level_count-1].sclk;
4031 u32 mclk = state->performance_levels[state->performance_level_count-1].mclk;
4032 struct ci_dpm_table *dpm_table = &pi->dpm_table;
4033 int ret;
4034
4035 if (!pi->need_update_smu7_dpm_table)
4036 return 0;
4037
4038 if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_SCLK)
4039 dpm_table->sclk_table.dpm_levels[dpm_table->sclk_table.count-1].value = sclk;
4040
4041 if (pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK)
4042 dpm_table->mclk_table.dpm_levels[dpm_table->mclk_table.count-1].value = mclk;
4043
4044 if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_SCLK | DPMTABLE_UPDATE_SCLK)) {
4045 ret = ci_populate_all_graphic_levels(adev);
4046 if (ret)
4047 return ret;
4048 }
4049
4050 if (pi->need_update_smu7_dpm_table & (DPMTABLE_OD_UPDATE_MCLK | DPMTABLE_UPDATE_MCLK)) {
4051 ret = ci_populate_all_memory_levels(adev);
4052 if (ret)
4053 return ret;
4054 }
4055
4056 return 0;
4057}
4058
4059static int ci_enable_uvd_dpm(struct amdgpu_device *adev, bool enable)
4060{
4061 struct ci_power_info *pi = ci_get_pi(adev);
4062 const struct amdgpu_clock_and_voltage_limits *max_limits;
4063 int i;
4064
4065 if (adev->pm.dpm.ac_power)
4066 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
4067 else
4068 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
4069
4070 if (enable) {
4071 pi->dpm_level_enable_mask.uvd_dpm_enable_mask = 0;
4072
4073 for (i = adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
4074 if (adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
4075 pi->dpm_level_enable_mask.uvd_dpm_enable_mask |= 1 << i;
4076
4077 if (!pi->caps_uvd_dpm)
4078 break;
4079 }
4080 }
4081
4082 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
4083 PPSMC_MSG_UVDDPM_SetEnabledMask,
4084 pi->dpm_level_enable_mask.uvd_dpm_enable_mask);
4085
4086 if (pi->last_mclk_dpm_enable_mask & 0x1) {
4087 pi->uvd_enabled = true;
4088 pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
4089 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
4090 PPSMC_MSG_MCLKDPM_SetEnabledMask,
4091 pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
4092 }
4093 } else {
Rex Zhu49a5d732016-10-21 16:55:02 +08004094 if (pi->uvd_enabled) {
Alex Deuchera2e73f52015-04-20 17:09:27 -04004095 pi->uvd_enabled = false;
4096 pi->dpm_level_enable_mask.mclk_dpm_enable_mask |= 1;
4097 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
4098 PPSMC_MSG_MCLKDPM_SetEnabledMask,
4099 pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
4100 }
4101 }
4102
4103 return (amdgpu_ci_send_msg_to_smc(adev, enable ?
4104 PPSMC_MSG_UVDDPM_Enable : PPSMC_MSG_UVDDPM_Disable) == PPSMC_Result_OK) ?
4105 0 : -EINVAL;
4106}
4107
4108static int ci_enable_vce_dpm(struct amdgpu_device *adev, bool enable)
4109{
4110 struct ci_power_info *pi = ci_get_pi(adev);
4111 const struct amdgpu_clock_and_voltage_limits *max_limits;
4112 int i;
4113
4114 if (adev->pm.dpm.ac_power)
4115 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
4116 else
4117 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
4118
4119 if (enable) {
4120 pi->dpm_level_enable_mask.vce_dpm_enable_mask = 0;
4121 for (i = adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
4122 if (adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
4123 pi->dpm_level_enable_mask.vce_dpm_enable_mask |= 1 << i;
4124
4125 if (!pi->caps_vce_dpm)
4126 break;
4127 }
4128 }
4129
4130 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
4131 PPSMC_MSG_VCEDPM_SetEnabledMask,
4132 pi->dpm_level_enable_mask.vce_dpm_enable_mask);
4133 }
4134
4135 return (amdgpu_ci_send_msg_to_smc(adev, enable ?
4136 PPSMC_MSG_VCEDPM_Enable : PPSMC_MSG_VCEDPM_Disable) == PPSMC_Result_OK) ?
4137 0 : -EINVAL;
4138}
4139
4140#if 0
4141static int ci_enable_samu_dpm(struct amdgpu_device *adev, bool enable)
4142{
4143 struct ci_power_info *pi = ci_get_pi(adev);
4144 const struct amdgpu_clock_and_voltage_limits *max_limits;
4145 int i;
4146
4147 if (adev->pm.dpm.ac_power)
4148 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
4149 else
4150 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
4151
4152 if (enable) {
4153 pi->dpm_level_enable_mask.samu_dpm_enable_mask = 0;
4154 for (i = adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
4155 if (adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
4156 pi->dpm_level_enable_mask.samu_dpm_enable_mask |= 1 << i;
4157
4158 if (!pi->caps_samu_dpm)
4159 break;
4160 }
4161 }
4162
4163 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
4164 PPSMC_MSG_SAMUDPM_SetEnabledMask,
4165 pi->dpm_level_enable_mask.samu_dpm_enable_mask);
4166 }
4167 return (amdgpu_ci_send_msg_to_smc(adev, enable ?
4168 PPSMC_MSG_SAMUDPM_Enable : PPSMC_MSG_SAMUDPM_Disable) == PPSMC_Result_OK) ?
4169 0 : -EINVAL;
4170}
4171
4172static int ci_enable_acp_dpm(struct amdgpu_device *adev, bool enable)
4173{
4174 struct ci_power_info *pi = ci_get_pi(adev);
4175 const struct amdgpu_clock_and_voltage_limits *max_limits;
4176 int i;
4177
4178 if (adev->pm.dpm.ac_power)
4179 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
4180 else
4181 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
4182
4183 if (enable) {
4184 pi->dpm_level_enable_mask.acp_dpm_enable_mask = 0;
4185 for (i = adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.count - 1; i >= 0; i--) {
4186 if (adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table.entries[i].v <= max_limits->vddc) {
4187 pi->dpm_level_enable_mask.acp_dpm_enable_mask |= 1 << i;
4188
4189 if (!pi->caps_acp_dpm)
4190 break;
4191 }
4192 }
4193
4194 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
4195 PPSMC_MSG_ACPDPM_SetEnabledMask,
4196 pi->dpm_level_enable_mask.acp_dpm_enable_mask);
4197 }
4198
4199 return (amdgpu_ci_send_msg_to_smc(adev, enable ?
4200 PPSMC_MSG_ACPDPM_Enable : PPSMC_MSG_ACPDPM_Disable) == PPSMC_Result_OK) ?
4201 0 : -EINVAL;
4202}
4203#endif
4204
4205static int ci_update_uvd_dpm(struct amdgpu_device *adev, bool gate)
4206{
4207 struct ci_power_info *pi = ci_get_pi(adev);
4208 u32 tmp;
Rex Zhu3495a102016-10-26 18:05:00 +08004209 int ret = 0;
Alex Deuchera2e73f52015-04-20 17:09:27 -04004210
4211 if (!gate) {
Rex Zhu3495a102016-10-26 18:05:00 +08004212 /* turn the clocks on when decoding */
Alex Deuchera2e73f52015-04-20 17:09:27 -04004213 if (pi->caps_uvd_dpm ||
4214 (adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count <= 0))
4215 pi->smc_state_table.UvdBootLevel = 0;
4216 else
4217 pi->smc_state_table.UvdBootLevel =
4218 adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table.count - 1;
4219
4220 tmp = RREG32_SMC(ixDPM_TABLE_475);
4221 tmp &= ~DPM_TABLE_475__UvdBootLevel_MASK;
4222 tmp |= (pi->smc_state_table.UvdBootLevel << DPM_TABLE_475__UvdBootLevel__SHIFT);
4223 WREG32_SMC(ixDPM_TABLE_475, tmp);
Rex Zhu3495a102016-10-26 18:05:00 +08004224 ret = ci_enable_uvd_dpm(adev, true);
4225 } else {
4226 ret = ci_enable_uvd_dpm(adev, false);
4227 if (ret)
4228 return ret;
Alex Deuchera2e73f52015-04-20 17:09:27 -04004229 }
4230
Rex Zhu3495a102016-10-26 18:05:00 +08004231 return ret;
Alex Deuchera2e73f52015-04-20 17:09:27 -04004232}
4233
4234static u8 ci_get_vce_boot_level(struct amdgpu_device *adev)
4235{
4236 u8 i;
4237 u32 min_evclk = 30000; /* ??? */
4238 struct amdgpu_vce_clock_voltage_dependency_table *table =
4239 &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
4240
4241 for (i = 0; i < table->count; i++) {
4242 if (table->entries[i].evclk >= min_evclk)
4243 return i;
4244 }
4245
4246 return table->count - 1;
4247}
4248
4249static int ci_update_vce_dpm(struct amdgpu_device *adev,
4250 struct amdgpu_ps *amdgpu_new_state,
4251 struct amdgpu_ps *amdgpu_current_state)
4252{
4253 struct ci_power_info *pi = ci_get_pi(adev);
4254 int ret = 0;
4255 u32 tmp;
4256
4257 if (amdgpu_current_state->evclk != amdgpu_new_state->evclk) {
4258 if (amdgpu_new_state->evclk) {
4259 /* turn the clocks on when encoding */
yanyang15fc3aee2015-05-22 14:39:35 -04004260 ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
4261 AMD_CG_STATE_UNGATE);
Alex Deuchera2e73f52015-04-20 17:09:27 -04004262 if (ret)
4263 return ret;
4264
4265 pi->smc_state_table.VceBootLevel = ci_get_vce_boot_level(adev);
4266 tmp = RREG32_SMC(ixDPM_TABLE_475);
4267 tmp &= ~DPM_TABLE_475__VceBootLevel_MASK;
4268 tmp |= (pi->smc_state_table.VceBootLevel << DPM_TABLE_475__VceBootLevel__SHIFT);
4269 WREG32_SMC(ixDPM_TABLE_475, tmp);
4270
4271 ret = ci_enable_vce_dpm(adev, true);
4272 } else {
Rex Zhu415282b2016-10-26 17:05:30 +08004273 ret = ci_enable_vce_dpm(adev, false);
4274 if (ret)
4275 return ret;
Alex Deuchera2e73f52015-04-20 17:09:27 -04004276 /* turn the clocks off when not encoding */
yanyang15fc3aee2015-05-22 14:39:35 -04004277 ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
4278 AMD_CG_STATE_GATE);
Alex Deuchera2e73f52015-04-20 17:09:27 -04004279 }
4280 }
4281 return ret;
4282}
4283
4284#if 0
4285static int ci_update_samu_dpm(struct amdgpu_device *adev, bool gate)
4286{
4287 return ci_enable_samu_dpm(adev, gate);
4288}
4289
4290static int ci_update_acp_dpm(struct amdgpu_device *adev, bool gate)
4291{
4292 struct ci_power_info *pi = ci_get_pi(adev);
4293 u32 tmp;
4294
4295 if (!gate) {
4296 pi->smc_state_table.AcpBootLevel = 0;
4297
4298 tmp = RREG32_SMC(ixDPM_TABLE_475);
4299 tmp &= ~AcpBootLevel_MASK;
4300 tmp |= AcpBootLevel(pi->smc_state_table.AcpBootLevel);
4301 WREG32_SMC(ixDPM_TABLE_475, tmp);
4302 }
4303
4304 return ci_enable_acp_dpm(adev, !gate);
4305}
4306#endif
4307
4308static int ci_generate_dpm_level_enable_mask(struct amdgpu_device *adev,
4309 struct amdgpu_ps *amdgpu_state)
4310{
4311 struct ci_power_info *pi = ci_get_pi(adev);
4312 int ret;
4313
4314 ret = ci_trim_dpm_states(adev, amdgpu_state);
4315 if (ret)
4316 return ret;
4317
4318 pi->dpm_level_enable_mask.sclk_dpm_enable_mask =
4319 ci_get_dpm_level_enable_mask_value(&pi->dpm_table.sclk_table);
4320 pi->dpm_level_enable_mask.mclk_dpm_enable_mask =
4321 ci_get_dpm_level_enable_mask_value(&pi->dpm_table.mclk_table);
4322 pi->last_mclk_dpm_enable_mask =
4323 pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
4324 if (pi->uvd_enabled) {
4325 if (pi->dpm_level_enable_mask.mclk_dpm_enable_mask & 1)
4326 pi->dpm_level_enable_mask.mclk_dpm_enable_mask &= 0xFFFFFFFE;
4327 }
4328 pi->dpm_level_enable_mask.pcie_dpm_enable_mask =
4329 ci_get_dpm_level_enable_mask_value(&pi->dpm_table.pcie_speed_table);
4330
4331 return 0;
4332}
4333
4334static u32 ci_get_lowest_enabled_level(struct amdgpu_device *adev,
4335 u32 level_mask)
4336{
4337 u32 level = 0;
4338
4339 while ((level_mask & (1 << level)) == 0)
4340 level++;
4341
4342 return level;
4343}
4344
4345
4346static int ci_dpm_force_performance_level(struct amdgpu_device *adev,
Rex Zhue5d03ac2016-12-23 14:39:41 +08004347 enum amd_dpm_forced_level level)
Alex Deuchera2e73f52015-04-20 17:09:27 -04004348{
4349 struct ci_power_info *pi = ci_get_pi(adev);
4350 u32 tmp, levels, i;
4351 int ret;
4352
Rex Zhue5d03ac2016-12-23 14:39:41 +08004353 if (level == AMD_DPM_FORCED_LEVEL_HIGH) {
Alex Deuchera2e73f52015-04-20 17:09:27 -04004354 if ((!pi->pcie_dpm_key_disabled) &&
4355 pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
4356 levels = 0;
4357 tmp = pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
4358 while (tmp >>= 1)
4359 levels++;
4360 if (levels) {
4361 ret = ci_dpm_force_state_pcie(adev, level);
4362 if (ret)
4363 return ret;
4364 for (i = 0; i < adev->usec_timeout; i++) {
4365 tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_1) &
4366 TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX_MASK) >>
4367 TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX__SHIFT;
4368 if (tmp == levels)
4369 break;
4370 udelay(1);
4371 }
4372 }
4373 }
4374 if ((!pi->sclk_dpm_key_disabled) &&
4375 pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
4376 levels = 0;
4377 tmp = pi->dpm_level_enable_mask.sclk_dpm_enable_mask;
4378 while (tmp >>= 1)
4379 levels++;
4380 if (levels) {
4381 ret = ci_dpm_force_state_sclk(adev, levels);
4382 if (ret)
4383 return ret;
4384 for (i = 0; i < adev->usec_timeout; i++) {
4385 tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
4386 TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX_MASK) >>
4387 TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX__SHIFT;
4388 if (tmp == levels)
4389 break;
4390 udelay(1);
4391 }
4392 }
4393 }
4394 if ((!pi->mclk_dpm_key_disabled) &&
4395 pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
4396 levels = 0;
4397 tmp = pi->dpm_level_enable_mask.mclk_dpm_enable_mask;
4398 while (tmp >>= 1)
4399 levels++;
4400 if (levels) {
4401 ret = ci_dpm_force_state_mclk(adev, levels);
4402 if (ret)
4403 return ret;
4404 for (i = 0; i < adev->usec_timeout; i++) {
4405 tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
4406 TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX_MASK) >>
4407 TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX__SHIFT;
4408 if (tmp == levels)
4409 break;
4410 udelay(1);
4411 }
4412 }
4413 }
Rex Zhue5d03ac2016-12-23 14:39:41 +08004414 } else if (level == AMD_DPM_FORCED_LEVEL_LOW) {
Alex Deuchera2e73f52015-04-20 17:09:27 -04004415 if ((!pi->sclk_dpm_key_disabled) &&
4416 pi->dpm_level_enable_mask.sclk_dpm_enable_mask) {
4417 levels = ci_get_lowest_enabled_level(adev,
4418 pi->dpm_level_enable_mask.sclk_dpm_enable_mask);
4419 ret = ci_dpm_force_state_sclk(adev, levels);
4420 if (ret)
4421 return ret;
4422 for (i = 0; i < adev->usec_timeout; i++) {
4423 tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
4424 TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX_MASK) >>
4425 TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX__SHIFT;
4426 if (tmp == levels)
4427 break;
4428 udelay(1);
4429 }
4430 }
4431 if ((!pi->mclk_dpm_key_disabled) &&
4432 pi->dpm_level_enable_mask.mclk_dpm_enable_mask) {
4433 levels = ci_get_lowest_enabled_level(adev,
4434 pi->dpm_level_enable_mask.mclk_dpm_enable_mask);
4435 ret = ci_dpm_force_state_mclk(adev, levels);
4436 if (ret)
4437 return ret;
4438 for (i = 0; i < adev->usec_timeout; i++) {
4439 tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX) &
4440 TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX_MASK) >>
4441 TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX__SHIFT;
4442 if (tmp == levels)
4443 break;
4444 udelay(1);
4445 }
4446 }
4447 if ((!pi->pcie_dpm_key_disabled) &&
4448 pi->dpm_level_enable_mask.pcie_dpm_enable_mask) {
4449 levels = ci_get_lowest_enabled_level(adev,
4450 pi->dpm_level_enable_mask.pcie_dpm_enable_mask);
4451 ret = ci_dpm_force_state_pcie(adev, levels);
4452 if (ret)
4453 return ret;
4454 for (i = 0; i < adev->usec_timeout; i++) {
4455 tmp = (RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_1) &
4456 TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX_MASK) >>
4457 TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX__SHIFT;
4458 if (tmp == levels)
4459 break;
4460 udelay(1);
4461 }
4462 }
Rex Zhue5d03ac2016-12-23 14:39:41 +08004463 } else if (level == AMD_DPM_FORCED_LEVEL_AUTO) {
Alex Deuchera2e73f52015-04-20 17:09:27 -04004464 if (!pi->pcie_dpm_key_disabled) {
4465 PPSMC_Result smc_result;
4466
4467 smc_result = amdgpu_ci_send_msg_to_smc(adev,
4468 PPSMC_MSG_PCIeDPM_UnForceLevel);
4469 if (smc_result != PPSMC_Result_OK)
4470 return -EINVAL;
4471 }
4472 ret = ci_upload_dpm_level_enable_mask(adev);
4473 if (ret)
4474 return ret;
4475 }
4476
4477 adev->pm.dpm.forced_level = level;
4478
4479 return 0;
4480}
4481
4482static int ci_set_mc_special_registers(struct amdgpu_device *adev,
4483 struct ci_mc_reg_table *table)
4484{
4485 u8 i, j, k;
4486 u32 temp_reg;
4487
4488 for (i = 0, j = table->last; i < table->last; i++) {
4489 if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
4490 return -EINVAL;
4491 switch(table->mc_reg_address[i].s1) {
4492 case mmMC_SEQ_MISC1:
4493 temp_reg = RREG32(mmMC_PMG_CMD_EMRS);
4494 table->mc_reg_address[j].s1 = mmMC_PMG_CMD_EMRS;
4495 table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_EMRS_LP;
4496 for (k = 0; k < table->num_entries; k++) {
4497 table->mc_reg_table_entry[k].mc_data[j] =
4498 ((temp_reg & 0xffff0000)) | ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
4499 }
4500 j++;
4501 if (j >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
4502 return -EINVAL;
4503
4504 temp_reg = RREG32(mmMC_PMG_CMD_MRS);
4505 table->mc_reg_address[j].s1 = mmMC_PMG_CMD_MRS;
4506 table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_MRS_LP;
4507 for (k = 0; k < table->num_entries; k++) {
4508 table->mc_reg_table_entry[k].mc_data[j] =
4509 (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
Ken Wang81c59f52015-06-03 21:02:01 +08004510 if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5)
Alex Deuchera2e73f52015-04-20 17:09:27 -04004511 table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
4512 }
4513 j++;
4514 if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
4515 return -EINVAL;
4516
Ken Wang81c59f52015-06-03 21:02:01 +08004517 if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5) {
Alex Deuchera2e73f52015-04-20 17:09:27 -04004518 table->mc_reg_address[j].s1 = mmMC_PMG_AUTO_CMD;
4519 table->mc_reg_address[j].s0 = mmMC_PMG_AUTO_CMD;
4520 for (k = 0; k < table->num_entries; k++) {
4521 table->mc_reg_table_entry[k].mc_data[j] =
4522 (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
4523 }
4524 j++;
4525 if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
4526 return -EINVAL;
4527 }
4528 break;
4529 case mmMC_SEQ_RESERVE_M:
4530 temp_reg = RREG32(mmMC_PMG_CMD_MRS1);
4531 table->mc_reg_address[j].s1 = mmMC_PMG_CMD_MRS1;
4532 table->mc_reg_address[j].s0 = mmMC_SEQ_PMG_CMD_MRS1_LP;
4533 for (k = 0; k < table->num_entries; k++) {
4534 table->mc_reg_table_entry[k].mc_data[j] =
4535 (temp_reg & 0xffff0000) | (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
4536 }
4537 j++;
4538 if (j > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
4539 return -EINVAL;
4540 break;
4541 default:
4542 break;
4543 }
4544
4545 }
4546
4547 table->last = j;
4548
4549 return 0;
4550}
4551
4552static bool ci_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
4553{
4554 bool result = true;
4555
4556 switch(in_reg) {
4557 case mmMC_SEQ_RAS_TIMING:
4558 *out_reg = mmMC_SEQ_RAS_TIMING_LP;
4559 break;
4560 case mmMC_SEQ_DLL_STBY:
4561 *out_reg = mmMC_SEQ_DLL_STBY_LP;
4562 break;
4563 case mmMC_SEQ_G5PDX_CMD0:
4564 *out_reg = mmMC_SEQ_G5PDX_CMD0_LP;
4565 break;
4566 case mmMC_SEQ_G5PDX_CMD1:
4567 *out_reg = mmMC_SEQ_G5PDX_CMD1_LP;
4568 break;
4569 case mmMC_SEQ_G5PDX_CTRL:
4570 *out_reg = mmMC_SEQ_G5PDX_CTRL_LP;
4571 break;
4572 case mmMC_SEQ_CAS_TIMING:
4573 *out_reg = mmMC_SEQ_CAS_TIMING_LP;
4574 break;
4575 case mmMC_SEQ_MISC_TIMING:
4576 *out_reg = mmMC_SEQ_MISC_TIMING_LP;
4577 break;
4578 case mmMC_SEQ_MISC_TIMING2:
4579 *out_reg = mmMC_SEQ_MISC_TIMING2_LP;
4580 break;
4581 case mmMC_SEQ_PMG_DVS_CMD:
4582 *out_reg = mmMC_SEQ_PMG_DVS_CMD_LP;
4583 break;
4584 case mmMC_SEQ_PMG_DVS_CTL:
4585 *out_reg = mmMC_SEQ_PMG_DVS_CTL_LP;
4586 break;
4587 case mmMC_SEQ_RD_CTL_D0:
4588 *out_reg = mmMC_SEQ_RD_CTL_D0_LP;
4589 break;
4590 case mmMC_SEQ_RD_CTL_D1:
4591 *out_reg = mmMC_SEQ_RD_CTL_D1_LP;
4592 break;
4593 case mmMC_SEQ_WR_CTL_D0:
4594 *out_reg = mmMC_SEQ_WR_CTL_D0_LP;
4595 break;
4596 case mmMC_SEQ_WR_CTL_D1:
4597 *out_reg = mmMC_SEQ_WR_CTL_D1_LP;
4598 break;
4599 case mmMC_PMG_CMD_EMRS:
4600 *out_reg = mmMC_SEQ_PMG_CMD_EMRS_LP;
4601 break;
4602 case mmMC_PMG_CMD_MRS:
4603 *out_reg = mmMC_SEQ_PMG_CMD_MRS_LP;
4604 break;
4605 case mmMC_PMG_CMD_MRS1:
4606 *out_reg = mmMC_SEQ_PMG_CMD_MRS1_LP;
4607 break;
4608 case mmMC_SEQ_PMG_TIMING:
4609 *out_reg = mmMC_SEQ_PMG_TIMING_LP;
4610 break;
4611 case mmMC_PMG_CMD_MRS2:
4612 *out_reg = mmMC_SEQ_PMG_CMD_MRS2_LP;
4613 break;
4614 case mmMC_SEQ_WR_CTL_2:
4615 *out_reg = mmMC_SEQ_WR_CTL_2_LP;
4616 break;
4617 default:
4618 result = false;
4619 break;
4620 }
4621
4622 return result;
4623}
4624
4625static void ci_set_valid_flag(struct ci_mc_reg_table *table)
4626{
4627 u8 i, j;
4628
4629 for (i = 0; i < table->last; i++) {
4630 for (j = 1; j < table->num_entries; j++) {
4631 if (table->mc_reg_table_entry[j-1].mc_data[i] !=
4632 table->mc_reg_table_entry[j].mc_data[i]) {
4633 table->valid_flag |= 1 << i;
4634 break;
4635 }
4636 }
4637 }
4638}
4639
4640static void ci_set_s0_mc_reg_index(struct ci_mc_reg_table *table)
4641{
4642 u32 i;
4643 u16 address;
4644
4645 for (i = 0; i < table->last; i++) {
4646 table->mc_reg_address[i].s0 =
4647 ci_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
4648 address : table->mc_reg_address[i].s1;
4649 }
4650}
4651
4652static int ci_copy_vbios_mc_reg_table(const struct atom_mc_reg_table *table,
4653 struct ci_mc_reg_table *ci_table)
4654{
4655 u8 i, j;
4656
4657 if (table->last > SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
4658 return -EINVAL;
4659 if (table->num_entries > MAX_AC_TIMING_ENTRIES)
4660 return -EINVAL;
4661
4662 for (i = 0; i < table->last; i++)
4663 ci_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
4664
4665 ci_table->last = table->last;
4666
4667 for (i = 0; i < table->num_entries; i++) {
4668 ci_table->mc_reg_table_entry[i].mclk_max =
4669 table->mc_reg_table_entry[i].mclk_max;
4670 for (j = 0; j < table->last; j++)
4671 ci_table->mc_reg_table_entry[i].mc_data[j] =
4672 table->mc_reg_table_entry[i].mc_data[j];
4673 }
4674 ci_table->num_entries = table->num_entries;
4675
4676 return 0;
4677}
4678
4679static int ci_register_patching_mc_seq(struct amdgpu_device *adev,
4680 struct ci_mc_reg_table *table)
4681{
4682 u8 i, k;
4683 u32 tmp;
4684 bool patch;
4685
4686 tmp = RREG32(mmMC_SEQ_MISC0);
4687 patch = ((tmp & 0x0000f00) == 0x300) ? true : false;
4688
4689 if (patch &&
4690 ((adev->pdev->device == 0x67B0) ||
4691 (adev->pdev->device == 0x67B1))) {
4692 for (i = 0; i < table->last; i++) {
4693 if (table->last >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
4694 return -EINVAL;
4695 switch (table->mc_reg_address[i].s1) {
4696 case mmMC_SEQ_MISC1:
4697 for (k = 0; k < table->num_entries; k++) {
4698 if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
4699 (table->mc_reg_table_entry[k].mclk_max == 137500))
4700 table->mc_reg_table_entry[k].mc_data[i] =
4701 (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFF8) |
4702 0x00000007;
4703 }
4704 break;
4705 case mmMC_SEQ_WR_CTL_D0:
4706 for (k = 0; k < table->num_entries; k++) {
4707 if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
4708 (table->mc_reg_table_entry[k].mclk_max == 137500))
4709 table->mc_reg_table_entry[k].mc_data[i] =
4710 (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
4711 0x0000D0DD;
4712 }
4713 break;
4714 case mmMC_SEQ_WR_CTL_D1:
4715 for (k = 0; k < table->num_entries; k++) {
4716 if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
4717 (table->mc_reg_table_entry[k].mclk_max == 137500))
4718 table->mc_reg_table_entry[k].mc_data[i] =
4719 (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFF0F00) |
4720 0x0000D0DD;
4721 }
4722 break;
4723 case mmMC_SEQ_WR_CTL_2:
4724 for (k = 0; k < table->num_entries; k++) {
4725 if ((table->mc_reg_table_entry[k].mclk_max == 125000) ||
4726 (table->mc_reg_table_entry[k].mclk_max == 137500))
4727 table->mc_reg_table_entry[k].mc_data[i] = 0;
4728 }
4729 break;
4730 case mmMC_SEQ_CAS_TIMING:
4731 for (k = 0; k < table->num_entries; k++) {
4732 if (table->mc_reg_table_entry[k].mclk_max == 125000)
4733 table->mc_reg_table_entry[k].mc_data[i] =
4734 (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
4735 0x000C0140;
4736 else if (table->mc_reg_table_entry[k].mclk_max == 137500)
4737 table->mc_reg_table_entry[k].mc_data[i] =
4738 (table->mc_reg_table_entry[k].mc_data[i] & 0xFFE0FE0F) |
4739 0x000C0150;
4740 }
4741 break;
4742 case mmMC_SEQ_MISC_TIMING:
4743 for (k = 0; k < table->num_entries; k++) {
4744 if (table->mc_reg_table_entry[k].mclk_max == 125000)
4745 table->mc_reg_table_entry[k].mc_data[i] =
4746 (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
4747 0x00000030;
4748 else if (table->mc_reg_table_entry[k].mclk_max == 137500)
4749 table->mc_reg_table_entry[k].mc_data[i] =
4750 (table->mc_reg_table_entry[k].mc_data[i] & 0xFFFFFFE0) |
4751 0x00000035;
4752 }
4753 break;
4754 default:
4755 break;
4756 }
4757 }
4758
4759 WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 3);
4760 tmp = RREG32(mmMC_SEQ_IO_DEBUG_DATA);
4761 tmp = (tmp & 0xFFF8FFFF) | (1 << 16);
4762 WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 3);
4763 WREG32(mmMC_SEQ_IO_DEBUG_DATA, tmp);
4764 }
4765
4766 return 0;
4767}
4768
4769static int ci_initialize_mc_reg_table(struct amdgpu_device *adev)
4770{
4771 struct ci_power_info *pi = ci_get_pi(adev);
4772 struct atom_mc_reg_table *table;
4773 struct ci_mc_reg_table *ci_table = &pi->mc_reg_table;
4774 u8 module_index = ci_get_memory_module_index(adev);
4775 int ret;
4776
4777 table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
4778 if (!table)
4779 return -ENOMEM;
4780
4781 WREG32(mmMC_SEQ_RAS_TIMING_LP, RREG32(mmMC_SEQ_RAS_TIMING));
4782 WREG32(mmMC_SEQ_CAS_TIMING_LP, RREG32(mmMC_SEQ_CAS_TIMING));
4783 WREG32(mmMC_SEQ_DLL_STBY_LP, RREG32(mmMC_SEQ_DLL_STBY));
4784 WREG32(mmMC_SEQ_G5PDX_CMD0_LP, RREG32(mmMC_SEQ_G5PDX_CMD0));
4785 WREG32(mmMC_SEQ_G5PDX_CMD1_LP, RREG32(mmMC_SEQ_G5PDX_CMD1));
4786 WREG32(mmMC_SEQ_G5PDX_CTRL_LP, RREG32(mmMC_SEQ_G5PDX_CTRL));
4787 WREG32(mmMC_SEQ_PMG_DVS_CMD_LP, RREG32(mmMC_SEQ_PMG_DVS_CMD));
4788 WREG32(mmMC_SEQ_PMG_DVS_CTL_LP, RREG32(mmMC_SEQ_PMG_DVS_CTL));
4789 WREG32(mmMC_SEQ_MISC_TIMING_LP, RREG32(mmMC_SEQ_MISC_TIMING));
4790 WREG32(mmMC_SEQ_MISC_TIMING2_LP, RREG32(mmMC_SEQ_MISC_TIMING2));
4791 WREG32(mmMC_SEQ_PMG_CMD_EMRS_LP, RREG32(mmMC_PMG_CMD_EMRS));
4792 WREG32(mmMC_SEQ_PMG_CMD_MRS_LP, RREG32(mmMC_PMG_CMD_MRS));
4793 WREG32(mmMC_SEQ_PMG_CMD_MRS1_LP, RREG32(mmMC_PMG_CMD_MRS1));
4794 WREG32(mmMC_SEQ_WR_CTL_D0_LP, RREG32(mmMC_SEQ_WR_CTL_D0));
4795 WREG32(mmMC_SEQ_WR_CTL_D1_LP, RREG32(mmMC_SEQ_WR_CTL_D1));
4796 WREG32(mmMC_SEQ_RD_CTL_D0_LP, RREG32(mmMC_SEQ_RD_CTL_D0));
4797 WREG32(mmMC_SEQ_RD_CTL_D1_LP, RREG32(mmMC_SEQ_RD_CTL_D1));
4798 WREG32(mmMC_SEQ_PMG_TIMING_LP, RREG32(mmMC_SEQ_PMG_TIMING));
4799 WREG32(mmMC_SEQ_PMG_CMD_MRS2_LP, RREG32(mmMC_PMG_CMD_MRS2));
4800 WREG32(mmMC_SEQ_WR_CTL_2_LP, RREG32(mmMC_SEQ_WR_CTL_2));
4801
4802 ret = amdgpu_atombios_init_mc_reg_table(adev, module_index, table);
4803 if (ret)
4804 goto init_mc_done;
4805
4806 ret = ci_copy_vbios_mc_reg_table(table, ci_table);
4807 if (ret)
4808 goto init_mc_done;
4809
4810 ci_set_s0_mc_reg_index(ci_table);
4811
4812 ret = ci_register_patching_mc_seq(adev, ci_table);
4813 if (ret)
4814 goto init_mc_done;
4815
4816 ret = ci_set_mc_special_registers(adev, ci_table);
4817 if (ret)
4818 goto init_mc_done;
4819
4820 ci_set_valid_flag(ci_table);
4821
4822init_mc_done:
4823 kfree(table);
4824
4825 return ret;
4826}
4827
4828static int ci_populate_mc_reg_addresses(struct amdgpu_device *adev,
4829 SMU7_Discrete_MCRegisters *mc_reg_table)
4830{
4831 struct ci_power_info *pi = ci_get_pi(adev);
4832 u32 i, j;
4833
4834 for (i = 0, j = 0; j < pi->mc_reg_table.last; j++) {
4835 if (pi->mc_reg_table.valid_flag & (1 << j)) {
4836 if (i >= SMU7_DISCRETE_MC_REGISTER_ARRAY_SIZE)
4837 return -EINVAL;
4838 mc_reg_table->address[i].s0 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s0);
4839 mc_reg_table->address[i].s1 = cpu_to_be16(pi->mc_reg_table.mc_reg_address[j].s1);
4840 i++;
4841 }
4842 }
4843
4844 mc_reg_table->last = (u8)i;
4845
4846 return 0;
4847}
4848
4849static void ci_convert_mc_registers(const struct ci_mc_reg_entry *entry,
4850 SMU7_Discrete_MCRegisterSet *data,
4851 u32 num_entries, u32 valid_flag)
4852{
4853 u32 i, j;
4854
4855 for (i = 0, j = 0; j < num_entries; j++) {
4856 if (valid_flag & (1 << j)) {
4857 data->value[i] = cpu_to_be32(entry->mc_data[j]);
4858 i++;
4859 }
4860 }
4861}
4862
4863static void ci_convert_mc_reg_table_entry_to_smc(struct amdgpu_device *adev,
4864 const u32 memory_clock,
4865 SMU7_Discrete_MCRegisterSet *mc_reg_table_data)
4866{
4867 struct ci_power_info *pi = ci_get_pi(adev);
4868 u32 i = 0;
4869
4870 for(i = 0; i < pi->mc_reg_table.num_entries; i++) {
4871 if (memory_clock <= pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
4872 break;
4873 }
4874
4875 if ((i == pi->mc_reg_table.num_entries) && (i > 0))
4876 --i;
4877
4878 ci_convert_mc_registers(&pi->mc_reg_table.mc_reg_table_entry[i],
4879 mc_reg_table_data, pi->mc_reg_table.last,
4880 pi->mc_reg_table.valid_flag);
4881}
4882
4883static void ci_convert_mc_reg_table_to_smc(struct amdgpu_device *adev,
4884 SMU7_Discrete_MCRegisters *mc_reg_table)
4885{
4886 struct ci_power_info *pi = ci_get_pi(adev);
4887 u32 i;
4888
4889 for (i = 0; i < pi->dpm_table.mclk_table.count; i++)
4890 ci_convert_mc_reg_table_entry_to_smc(adev,
4891 pi->dpm_table.mclk_table.dpm_levels[i].value,
4892 &mc_reg_table->data[i]);
4893}
4894
4895static int ci_populate_initial_mc_reg_table(struct amdgpu_device *adev)
4896{
4897 struct ci_power_info *pi = ci_get_pi(adev);
4898 int ret;
4899
4900 memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
4901
4902 ret = ci_populate_mc_reg_addresses(adev, &pi->smc_mc_reg_table);
4903 if (ret)
4904 return ret;
4905 ci_convert_mc_reg_table_to_smc(adev, &pi->smc_mc_reg_table);
4906
4907 return amdgpu_ci_copy_bytes_to_smc(adev,
4908 pi->mc_reg_table_start,
4909 (u8 *)&pi->smc_mc_reg_table,
4910 sizeof(SMU7_Discrete_MCRegisters),
4911 pi->sram_end);
4912}
4913
4914static int ci_update_and_upload_mc_reg_table(struct amdgpu_device *adev)
4915{
4916 struct ci_power_info *pi = ci_get_pi(adev);
4917
4918 if (!(pi->need_update_smu7_dpm_table & DPMTABLE_OD_UPDATE_MCLK))
4919 return 0;
4920
4921 memset(&pi->smc_mc_reg_table, 0, sizeof(SMU7_Discrete_MCRegisters));
4922
4923 ci_convert_mc_reg_table_to_smc(adev, &pi->smc_mc_reg_table);
4924
4925 return amdgpu_ci_copy_bytes_to_smc(adev,
4926 pi->mc_reg_table_start +
4927 offsetof(SMU7_Discrete_MCRegisters, data[0]),
4928 (u8 *)&pi->smc_mc_reg_table.data[0],
4929 sizeof(SMU7_Discrete_MCRegisterSet) *
4930 pi->dpm_table.mclk_table.count,
4931 pi->sram_end);
4932}
4933
4934static void ci_enable_voltage_control(struct amdgpu_device *adev)
4935{
4936 u32 tmp = RREG32_SMC(ixGENERAL_PWRMGT);
4937
4938 tmp |= GENERAL_PWRMGT__VOLT_PWRMGT_EN_MASK;
4939 WREG32_SMC(ixGENERAL_PWRMGT, tmp);
4940}
4941
4942static enum amdgpu_pcie_gen ci_get_maximum_link_speed(struct amdgpu_device *adev,
4943 struct amdgpu_ps *amdgpu_state)
4944{
4945 struct ci_ps *state = ci_get_ps(amdgpu_state);
4946 int i;
4947 u16 pcie_speed, max_speed = 0;
4948
4949 for (i = 0; i < state->performance_level_count; i++) {
4950 pcie_speed = state->performance_levels[i].pcie_gen;
4951 if (max_speed < pcie_speed)
4952 max_speed = pcie_speed;
4953 }
4954
4955 return max_speed;
4956}
4957
4958static u16 ci_get_current_pcie_speed(struct amdgpu_device *adev)
4959{
4960 u32 speed_cntl = 0;
4961
4962 speed_cntl = RREG32_PCIE(ixPCIE_LC_SPEED_CNTL) &
4963 PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE_MASK;
4964 speed_cntl >>= PCIE_LC_SPEED_CNTL__LC_CURRENT_DATA_RATE__SHIFT;
4965
4966 return (u16)speed_cntl;
4967}
4968
4969static int ci_get_current_pcie_lane_number(struct amdgpu_device *adev)
4970{
4971 u32 link_width = 0;
4972
4973 link_width = RREG32_PCIE(ixPCIE_LC_LINK_WIDTH_CNTL) &
4974 PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD_MASK;
4975 link_width >>= PCIE_LC_LINK_WIDTH_CNTL__LC_LINK_WIDTH_RD__SHIFT;
4976
4977 switch (link_width) {
4978 case 1:
4979 return 1;
4980 case 2:
4981 return 2;
4982 case 3:
4983 return 4;
4984 case 4:
4985 return 8;
4986 case 0:
4987 case 6:
4988 default:
4989 return 16;
4990 }
4991}
4992
4993static void ci_request_link_speed_change_before_state_change(struct amdgpu_device *adev,
4994 struct amdgpu_ps *amdgpu_new_state,
4995 struct amdgpu_ps *amdgpu_current_state)
4996{
4997 struct ci_power_info *pi = ci_get_pi(adev);
4998 enum amdgpu_pcie_gen target_link_speed =
4999 ci_get_maximum_link_speed(adev, amdgpu_new_state);
5000 enum amdgpu_pcie_gen current_link_speed;
5001
5002 if (pi->force_pcie_gen == AMDGPU_PCIE_GEN_INVALID)
5003 current_link_speed = ci_get_maximum_link_speed(adev, amdgpu_current_state);
5004 else
5005 current_link_speed = pi->force_pcie_gen;
5006
5007 pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
5008 pi->pspp_notify_required = false;
5009 if (target_link_speed > current_link_speed) {
5010 switch (target_link_speed) {
5011#ifdef CONFIG_ACPI
5012 case AMDGPU_PCIE_GEN3:
5013 if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
5014 break;
5015 pi->force_pcie_gen = AMDGPU_PCIE_GEN2;
5016 if (current_link_speed == AMDGPU_PCIE_GEN2)
5017 break;
5018 case AMDGPU_PCIE_GEN2:
5019 if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
5020 break;
5021#endif
5022 default:
5023 pi->force_pcie_gen = ci_get_current_pcie_speed(adev);
5024 break;
5025 }
5026 } else {
5027 if (target_link_speed < current_link_speed)
5028 pi->pspp_notify_required = true;
5029 }
5030}
5031
5032static void ci_notify_link_speed_change_after_state_change(struct amdgpu_device *adev,
5033 struct amdgpu_ps *amdgpu_new_state,
5034 struct amdgpu_ps *amdgpu_current_state)
5035{
5036 struct ci_power_info *pi = ci_get_pi(adev);
5037 enum amdgpu_pcie_gen target_link_speed =
5038 ci_get_maximum_link_speed(adev, amdgpu_new_state);
5039 u8 request;
5040
5041 if (pi->pspp_notify_required) {
5042 if (target_link_speed == AMDGPU_PCIE_GEN3)
5043 request = PCIE_PERF_REQ_PECI_GEN3;
5044 else if (target_link_speed == AMDGPU_PCIE_GEN2)
5045 request = PCIE_PERF_REQ_PECI_GEN2;
5046 else
5047 request = PCIE_PERF_REQ_PECI_GEN1;
5048
5049 if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
5050 (ci_get_current_pcie_speed(adev) > 0))
5051 return;
5052
5053#ifdef CONFIG_ACPI
5054 amdgpu_acpi_pcie_performance_request(adev, request, false);
5055#endif
5056 }
5057}
5058
5059static int ci_set_private_data_variables_based_on_pptable(struct amdgpu_device *adev)
5060{
5061 struct ci_power_info *pi = ci_get_pi(adev);
5062 struct amdgpu_clock_voltage_dependency_table *allowed_sclk_vddc_table =
5063 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
5064 struct amdgpu_clock_voltage_dependency_table *allowed_mclk_vddc_table =
5065 &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk;
5066 struct amdgpu_clock_voltage_dependency_table *allowed_mclk_vddci_table =
5067 &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk;
5068
5069 if (allowed_sclk_vddc_table == NULL)
5070 return -EINVAL;
5071 if (allowed_sclk_vddc_table->count < 1)
5072 return -EINVAL;
5073 if (allowed_mclk_vddc_table == NULL)
5074 return -EINVAL;
5075 if (allowed_mclk_vddc_table->count < 1)
5076 return -EINVAL;
5077 if (allowed_mclk_vddci_table == NULL)
5078 return -EINVAL;
5079 if (allowed_mclk_vddci_table->count < 1)
5080 return -EINVAL;
5081
5082 pi->min_vddc_in_pp_table = allowed_sclk_vddc_table->entries[0].v;
5083 pi->max_vddc_in_pp_table =
5084 allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
5085
5086 pi->min_vddci_in_pp_table = allowed_mclk_vddci_table->entries[0].v;
5087 pi->max_vddci_in_pp_table =
5088 allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
5089
5090 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk =
5091 allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
5092 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk =
5093 allowed_mclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].clk;
5094 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc =
5095 allowed_sclk_vddc_table->entries[allowed_sclk_vddc_table->count - 1].v;
5096 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci =
5097 allowed_mclk_vddci_table->entries[allowed_mclk_vddci_table->count - 1].v;
5098
5099 return 0;
5100}
5101
5102static void ci_patch_with_vddc_leakage(struct amdgpu_device *adev, u16 *vddc)
5103{
5104 struct ci_power_info *pi = ci_get_pi(adev);
5105 struct ci_leakage_voltage *leakage_table = &pi->vddc_leakage;
5106 u32 leakage_index;
5107
5108 for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
5109 if (leakage_table->leakage_id[leakage_index] == *vddc) {
5110 *vddc = leakage_table->actual_voltage[leakage_index];
5111 break;
5112 }
5113 }
5114}
5115
5116static void ci_patch_with_vddci_leakage(struct amdgpu_device *adev, u16 *vddci)
5117{
5118 struct ci_power_info *pi = ci_get_pi(adev);
5119 struct ci_leakage_voltage *leakage_table = &pi->vddci_leakage;
5120 u32 leakage_index;
5121
5122 for (leakage_index = 0; leakage_index < leakage_table->count; leakage_index++) {
5123 if (leakage_table->leakage_id[leakage_index] == *vddci) {
5124 *vddci = leakage_table->actual_voltage[leakage_index];
5125 break;
5126 }
5127 }
5128}
5129
5130static void ci_patch_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
5131 struct amdgpu_clock_voltage_dependency_table *table)
5132{
5133 u32 i;
5134
5135 if (table) {
5136 for (i = 0; i < table->count; i++)
5137 ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
5138 }
5139}
5140
5141static void ci_patch_clock_voltage_dependency_table_with_vddci_leakage(struct amdgpu_device *adev,
5142 struct amdgpu_clock_voltage_dependency_table *table)
5143{
5144 u32 i;
5145
5146 if (table) {
5147 for (i = 0; i < table->count; i++)
5148 ci_patch_with_vddci_leakage(adev, &table->entries[i].v);
5149 }
5150}
5151
5152static void ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
5153 struct amdgpu_vce_clock_voltage_dependency_table *table)
5154{
5155 u32 i;
5156
5157 if (table) {
5158 for (i = 0; i < table->count; i++)
5159 ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
5160 }
5161}
5162
5163static void ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(struct amdgpu_device *adev,
5164 struct amdgpu_uvd_clock_voltage_dependency_table *table)
5165{
5166 u32 i;
5167
5168 if (table) {
5169 for (i = 0; i < table->count; i++)
5170 ci_patch_with_vddc_leakage(adev, &table->entries[i].v);
5171 }
5172}
5173
5174static void ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(struct amdgpu_device *adev,
5175 struct amdgpu_phase_shedding_limits_table *table)
5176{
5177 u32 i;
5178
5179 if (table) {
5180 for (i = 0; i < table->count; i++)
5181 ci_patch_with_vddc_leakage(adev, &table->entries[i].voltage);
5182 }
5183}
5184
5185static void ci_patch_clock_voltage_limits_with_vddc_leakage(struct amdgpu_device *adev,
5186 struct amdgpu_clock_and_voltage_limits *table)
5187{
5188 if (table) {
5189 ci_patch_with_vddc_leakage(adev, (u16 *)&table->vddc);
5190 ci_patch_with_vddci_leakage(adev, (u16 *)&table->vddci);
5191 }
5192}
5193
5194static void ci_patch_cac_leakage_table_with_vddc_leakage(struct amdgpu_device *adev,
5195 struct amdgpu_cac_leakage_table *table)
5196{
5197 u32 i;
5198
5199 if (table) {
5200 for (i = 0; i < table->count; i++)
5201 ci_patch_with_vddc_leakage(adev, &table->entries[i].vddc);
5202 }
5203}
5204
5205static void ci_patch_dependency_tables_with_leakage(struct amdgpu_device *adev)
5206{
5207
5208 ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
5209 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
5210 ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
5211 &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
5212 ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
5213 &adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk);
5214 ci_patch_clock_voltage_dependency_table_with_vddci_leakage(adev,
5215 &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
5216 ci_patch_vce_clock_voltage_dependency_table_with_vddc_leakage(adev,
5217 &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table);
5218 ci_patch_uvd_clock_voltage_dependency_table_with_vddc_leakage(adev,
5219 &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table);
5220 ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
5221 &adev->pm.dpm.dyn_state.samu_clock_voltage_dependency_table);
5222 ci_patch_clock_voltage_dependency_table_with_vddc_leakage(adev,
5223 &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table);
5224 ci_patch_vddc_phase_shed_limit_table_with_vddc_leakage(adev,
5225 &adev->pm.dpm.dyn_state.phase_shedding_limits_table);
5226 ci_patch_clock_voltage_limits_with_vddc_leakage(adev,
5227 &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
5228 ci_patch_clock_voltage_limits_with_vddc_leakage(adev,
5229 &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc);
5230 ci_patch_cac_leakage_table_with_vddc_leakage(adev,
5231 &adev->pm.dpm.dyn_state.cac_leakage_table);
5232
5233}
5234
5235static void ci_update_current_ps(struct amdgpu_device *adev,
5236 struct amdgpu_ps *rps)
5237{
5238 struct ci_ps *new_ps = ci_get_ps(rps);
5239 struct ci_power_info *pi = ci_get_pi(adev);
5240
5241 pi->current_rps = *rps;
5242 pi->current_ps = *new_ps;
5243 pi->current_rps.ps_priv = &pi->current_ps;
Rex Zhu8c8e2c32016-10-14 19:29:02 +08005244 adev->pm.dpm.current_ps = &pi->current_rps;
Alex Deuchera2e73f52015-04-20 17:09:27 -04005245}
5246
5247static void ci_update_requested_ps(struct amdgpu_device *adev,
5248 struct amdgpu_ps *rps)
5249{
5250 struct ci_ps *new_ps = ci_get_ps(rps);
5251 struct ci_power_info *pi = ci_get_pi(adev);
5252
5253 pi->requested_rps = *rps;
5254 pi->requested_ps = *new_ps;
5255 pi->requested_rps.ps_priv = &pi->requested_ps;
Rex Zhu8c8e2c32016-10-14 19:29:02 +08005256 adev->pm.dpm.requested_ps = &pi->requested_rps;
Alex Deuchera2e73f52015-04-20 17:09:27 -04005257}
5258
5259static int ci_dpm_pre_set_power_state(struct amdgpu_device *adev)
5260{
5261 struct ci_power_info *pi = ci_get_pi(adev);
5262 struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
5263 struct amdgpu_ps *new_ps = &requested_ps;
5264
5265 ci_update_requested_ps(adev, new_ps);
5266
5267 ci_apply_state_adjust_rules(adev, &pi->requested_rps);
5268
5269 return 0;
5270}
5271
5272static void ci_dpm_post_set_power_state(struct amdgpu_device *adev)
5273{
5274 struct ci_power_info *pi = ci_get_pi(adev);
5275 struct amdgpu_ps *new_ps = &pi->requested_rps;
5276
5277 ci_update_current_ps(adev, new_ps);
5278}
5279
5280
5281static void ci_dpm_setup_asic(struct amdgpu_device *adev)
5282{
5283 ci_read_clock_registers(adev);
5284 ci_enable_acpi_power_management(adev);
5285 ci_init_sclk_t(adev);
5286}
5287
5288static int ci_dpm_enable(struct amdgpu_device *adev)
5289{
5290 struct ci_power_info *pi = ci_get_pi(adev);
5291 struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
5292 int ret;
5293
Alex Deuchera2e73f52015-04-20 17:09:27 -04005294 if (pi->voltage_control != CISLANDS_VOLTAGE_CONTROL_NONE) {
5295 ci_enable_voltage_control(adev);
5296 ret = ci_construct_voltage_tables(adev);
5297 if (ret) {
5298 DRM_ERROR("ci_construct_voltage_tables failed\n");
5299 return ret;
5300 }
5301 }
5302 if (pi->caps_dynamic_ac_timing) {
5303 ret = ci_initialize_mc_reg_table(adev);
5304 if (ret)
5305 pi->caps_dynamic_ac_timing = false;
5306 }
5307 if (pi->dynamic_ss)
5308 ci_enable_spread_spectrum(adev, true);
5309 if (pi->thermal_protection)
5310 ci_enable_thermal_protection(adev, true);
5311 ci_program_sstp(adev);
5312 ci_enable_display_gap(adev);
5313 ci_program_vc(adev);
5314 ret = ci_upload_firmware(adev);
5315 if (ret) {
5316 DRM_ERROR("ci_upload_firmware failed\n");
5317 return ret;
5318 }
5319 ret = ci_process_firmware_header(adev);
5320 if (ret) {
5321 DRM_ERROR("ci_process_firmware_header failed\n");
5322 return ret;
5323 }
5324 ret = ci_initial_switch_from_arb_f0_to_f1(adev);
5325 if (ret) {
5326 DRM_ERROR("ci_initial_switch_from_arb_f0_to_f1 failed\n");
5327 return ret;
5328 }
5329 ret = ci_init_smc_table(adev);
5330 if (ret) {
5331 DRM_ERROR("ci_init_smc_table failed\n");
5332 return ret;
5333 }
5334 ret = ci_init_arb_table_index(adev);
5335 if (ret) {
5336 DRM_ERROR("ci_init_arb_table_index failed\n");
5337 return ret;
5338 }
5339 if (pi->caps_dynamic_ac_timing) {
5340 ret = ci_populate_initial_mc_reg_table(adev);
5341 if (ret) {
5342 DRM_ERROR("ci_populate_initial_mc_reg_table failed\n");
5343 return ret;
5344 }
5345 }
5346 ret = ci_populate_pm_base(adev);
5347 if (ret) {
5348 DRM_ERROR("ci_populate_pm_base failed\n");
5349 return ret;
5350 }
5351 ci_dpm_start_smc(adev);
5352 ci_enable_vr_hot_gpio_interrupt(adev);
5353 ret = ci_notify_smc_display_change(adev, false);
5354 if (ret) {
5355 DRM_ERROR("ci_notify_smc_display_change failed\n");
5356 return ret;
5357 }
5358 ci_enable_sclk_control(adev, true);
5359 ret = ci_enable_ulv(adev, true);
5360 if (ret) {
5361 DRM_ERROR("ci_enable_ulv failed\n");
5362 return ret;
5363 }
5364 ret = ci_enable_ds_master_switch(adev, true);
5365 if (ret) {
5366 DRM_ERROR("ci_enable_ds_master_switch failed\n");
5367 return ret;
5368 }
5369 ret = ci_start_dpm(adev);
5370 if (ret) {
5371 DRM_ERROR("ci_start_dpm failed\n");
5372 return ret;
5373 }
5374 ret = ci_enable_didt(adev, true);
5375 if (ret) {
5376 DRM_ERROR("ci_enable_didt failed\n");
5377 return ret;
5378 }
5379 ret = ci_enable_smc_cac(adev, true);
5380 if (ret) {
5381 DRM_ERROR("ci_enable_smc_cac failed\n");
5382 return ret;
5383 }
5384 ret = ci_enable_power_containment(adev, true);
5385 if (ret) {
5386 DRM_ERROR("ci_enable_power_containment failed\n");
5387 return ret;
5388 }
5389
5390 ret = ci_power_control_set_level(adev);
5391 if (ret) {
5392 DRM_ERROR("ci_power_control_set_level failed\n");
5393 return ret;
5394 }
5395
5396 ci_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
5397
5398 ret = ci_enable_thermal_based_sclk_dpm(adev, true);
5399 if (ret) {
5400 DRM_ERROR("ci_enable_thermal_based_sclk_dpm failed\n");
5401 return ret;
5402 }
5403
5404 ci_thermal_start_thermal_controller(adev);
5405
5406 ci_update_current_ps(adev, boot_ps);
5407
Alex Deuchera2e73f52015-04-20 17:09:27 -04005408 return 0;
5409}
5410
5411static void ci_dpm_disable(struct amdgpu_device *adev)
5412{
5413 struct ci_power_info *pi = ci_get_pi(adev);
5414 struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
5415
5416 amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
5417 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH);
5418 amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
5419 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW);
5420
Rex Zhuc08770e2016-08-24 19:39:06 +08005421 ci_dpm_powergate_uvd(adev, true);
Alex Deuchera2e73f52015-04-20 17:09:27 -04005422
5423 if (!amdgpu_ci_is_smc_running(adev))
5424 return;
5425
5426 ci_thermal_stop_thermal_controller(adev);
5427
5428 if (pi->thermal_protection)
5429 ci_enable_thermal_protection(adev, false);
5430 ci_enable_power_containment(adev, false);
5431 ci_enable_smc_cac(adev, false);
5432 ci_enable_didt(adev, false);
5433 ci_enable_spread_spectrum(adev, false);
5434 ci_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
5435 ci_stop_dpm(adev);
5436 ci_enable_ds_master_switch(adev, false);
5437 ci_enable_ulv(adev, false);
5438 ci_clear_vc(adev);
5439 ci_reset_to_default(adev);
5440 ci_dpm_stop_smc(adev);
5441 ci_force_switch_to_arb_f0(adev);
5442 ci_enable_thermal_based_sclk_dpm(adev, false);
5443
5444 ci_update_current_ps(adev, boot_ps);
5445}
5446
5447static int ci_dpm_set_power_state(struct amdgpu_device *adev)
5448{
5449 struct ci_power_info *pi = ci_get_pi(adev);
5450 struct amdgpu_ps *new_ps = &pi->requested_rps;
5451 struct amdgpu_ps *old_ps = &pi->current_rps;
5452 int ret;
5453
5454 ci_find_dpm_states_clocks_in_dpm_table(adev, new_ps);
5455 if (pi->pcie_performance_request)
5456 ci_request_link_speed_change_before_state_change(adev, new_ps, old_ps);
5457 ret = ci_freeze_sclk_mclk_dpm(adev);
5458 if (ret) {
5459 DRM_ERROR("ci_freeze_sclk_mclk_dpm failed\n");
5460 return ret;
5461 }
5462 ret = ci_populate_and_upload_sclk_mclk_dpm_levels(adev, new_ps);
5463 if (ret) {
5464 DRM_ERROR("ci_populate_and_upload_sclk_mclk_dpm_levels failed\n");
5465 return ret;
5466 }
5467 ret = ci_generate_dpm_level_enable_mask(adev, new_ps);
5468 if (ret) {
5469 DRM_ERROR("ci_generate_dpm_level_enable_mask failed\n");
5470 return ret;
5471 }
5472
5473 ret = ci_update_vce_dpm(adev, new_ps, old_ps);
5474 if (ret) {
5475 DRM_ERROR("ci_update_vce_dpm failed\n");
5476 return ret;
5477 }
5478
5479 ret = ci_update_sclk_t(adev);
5480 if (ret) {
5481 DRM_ERROR("ci_update_sclk_t failed\n");
5482 return ret;
5483 }
5484 if (pi->caps_dynamic_ac_timing) {
5485 ret = ci_update_and_upload_mc_reg_table(adev);
5486 if (ret) {
5487 DRM_ERROR("ci_update_and_upload_mc_reg_table failed\n");
5488 return ret;
5489 }
5490 }
5491 ret = ci_program_memory_timing_parameters(adev);
5492 if (ret) {
5493 DRM_ERROR("ci_program_memory_timing_parameters failed\n");
5494 return ret;
5495 }
5496 ret = ci_unfreeze_sclk_mclk_dpm(adev);
5497 if (ret) {
5498 DRM_ERROR("ci_unfreeze_sclk_mclk_dpm failed\n");
5499 return ret;
5500 }
5501 ret = ci_upload_dpm_level_enable_mask(adev);
5502 if (ret) {
5503 DRM_ERROR("ci_upload_dpm_level_enable_mask failed\n");
5504 return ret;
5505 }
5506 if (pi->pcie_performance_request)
5507 ci_notify_link_speed_change_after_state_change(adev, new_ps, old_ps);
5508
5509 return 0;
5510}
5511
5512#if 0
5513static void ci_dpm_reset_asic(struct amdgpu_device *adev)
5514{
5515 ci_set_boot_state(adev);
5516}
5517#endif
5518
5519static void ci_dpm_display_configuration_changed(struct amdgpu_device *adev)
5520{
5521 ci_program_display_gap(adev);
5522}
5523
5524union power_info {
5525 struct _ATOM_POWERPLAY_INFO info;
5526 struct _ATOM_POWERPLAY_INFO_V2 info_2;
5527 struct _ATOM_POWERPLAY_INFO_V3 info_3;
5528 struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
5529 struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
5530 struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
5531};
5532
5533union pplib_clock_info {
5534 struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
5535 struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
5536 struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
5537 struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
5538 struct _ATOM_PPLIB_SI_CLOCK_INFO si;
5539 struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
5540};
5541
5542union pplib_power_state {
5543 struct _ATOM_PPLIB_STATE v1;
5544 struct _ATOM_PPLIB_STATE_V2 v2;
5545};
5546
5547static void ci_parse_pplib_non_clock_info(struct amdgpu_device *adev,
5548 struct amdgpu_ps *rps,
5549 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
5550 u8 table_rev)
5551{
5552 rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
5553 rps->class = le16_to_cpu(non_clock_info->usClassification);
5554 rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
5555
5556 if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
5557 rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
5558 rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
5559 } else {
5560 rps->vclk = 0;
5561 rps->dclk = 0;
5562 }
5563
5564 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
5565 adev->pm.dpm.boot_ps = rps;
5566 if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
5567 adev->pm.dpm.uvd_ps = rps;
5568}
5569
5570static void ci_parse_pplib_clock_info(struct amdgpu_device *adev,
5571 struct amdgpu_ps *rps, int index,
5572 union pplib_clock_info *clock_info)
5573{
5574 struct ci_power_info *pi = ci_get_pi(adev);
5575 struct ci_ps *ps = ci_get_ps(rps);
5576 struct ci_pl *pl = &ps->performance_levels[index];
5577
5578 ps->performance_level_count = index + 1;
5579
5580 pl->sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
5581 pl->sclk |= clock_info->ci.ucEngineClockHigh << 16;
5582 pl->mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
5583 pl->mclk |= clock_info->ci.ucMemoryClockHigh << 16;
5584
5585 pl->pcie_gen = amdgpu_get_pcie_gen_support(adev,
5586 pi->sys_pcie_mask,
5587 pi->vbios_boot_state.pcie_gen_bootup_value,
5588 clock_info->ci.ucPCIEGen);
5589 pl->pcie_lane = amdgpu_get_pcie_lane_support(adev,
5590 pi->vbios_boot_state.pcie_lane_bootup_value,
5591 le16_to_cpu(clock_info->ci.usPCIELane));
5592
5593 if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
5594 pi->acpi_pcie_gen = pl->pcie_gen;
5595 }
5596
5597 if (rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) {
5598 pi->ulv.supported = true;
5599 pi->ulv.pl = *pl;
5600 pi->ulv.cg_ulv_parameter = CISLANDS_CGULVPARAMETER_DFLT;
5601 }
5602
5603 /* patch up boot state */
5604 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
5605 pl->mclk = pi->vbios_boot_state.mclk_bootup_value;
5606 pl->sclk = pi->vbios_boot_state.sclk_bootup_value;
5607 pl->pcie_gen = pi->vbios_boot_state.pcie_gen_bootup_value;
5608 pl->pcie_lane = pi->vbios_boot_state.pcie_lane_bootup_value;
5609 }
5610
5611 switch (rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
5612 case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
5613 pi->use_pcie_powersaving_levels = true;
5614 if (pi->pcie_gen_powersaving.max < pl->pcie_gen)
5615 pi->pcie_gen_powersaving.max = pl->pcie_gen;
5616 if (pi->pcie_gen_powersaving.min > pl->pcie_gen)
5617 pi->pcie_gen_powersaving.min = pl->pcie_gen;
5618 if (pi->pcie_lane_powersaving.max < pl->pcie_lane)
5619 pi->pcie_lane_powersaving.max = pl->pcie_lane;
5620 if (pi->pcie_lane_powersaving.min > pl->pcie_lane)
5621 pi->pcie_lane_powersaving.min = pl->pcie_lane;
5622 break;
5623 case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
5624 pi->use_pcie_performance_levels = true;
5625 if (pi->pcie_gen_performance.max < pl->pcie_gen)
5626 pi->pcie_gen_performance.max = pl->pcie_gen;
5627 if (pi->pcie_gen_performance.min > pl->pcie_gen)
5628 pi->pcie_gen_performance.min = pl->pcie_gen;
5629 if (pi->pcie_lane_performance.max < pl->pcie_lane)
5630 pi->pcie_lane_performance.max = pl->pcie_lane;
5631 if (pi->pcie_lane_performance.min > pl->pcie_lane)
5632 pi->pcie_lane_performance.min = pl->pcie_lane;
5633 break;
5634 default:
5635 break;
5636 }
5637}
5638
5639static int ci_parse_power_table(struct amdgpu_device *adev)
5640{
5641 struct amdgpu_mode_info *mode_info = &adev->mode_info;
5642 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
5643 union pplib_power_state *power_state;
5644 int i, j, k, non_clock_array_index, clock_array_index;
5645 union pplib_clock_info *clock_info;
5646 struct _StateArray *state_array;
5647 struct _ClockInfoArray *clock_info_array;
5648 struct _NonClockInfoArray *non_clock_info_array;
5649 union power_info *power_info;
5650 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
5651 u16 data_offset;
5652 u8 frev, crev;
5653 u8 *power_state_offset;
5654 struct ci_ps *ps;
5655
5656 if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
5657 &frev, &crev, &data_offset))
5658 return -EINVAL;
5659 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
5660
5661 amdgpu_add_thermal_controller(adev);
5662
5663 state_array = (struct _StateArray *)
5664 (mode_info->atom_context->bios + data_offset +
5665 le16_to_cpu(power_info->pplib.usStateArrayOffset));
5666 clock_info_array = (struct _ClockInfoArray *)
5667 (mode_info->atom_context->bios + data_offset +
5668 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
5669 non_clock_info_array = (struct _NonClockInfoArray *)
5670 (mode_info->atom_context->bios + data_offset +
5671 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
5672
5673 adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
5674 state_array->ucNumEntries, GFP_KERNEL);
5675 if (!adev->pm.dpm.ps)
5676 return -ENOMEM;
5677 power_state_offset = (u8 *)state_array->states;
5678 for (i = 0; i < state_array->ucNumEntries; i++) {
5679 u8 *idx;
5680 power_state = (union pplib_power_state *)power_state_offset;
5681 non_clock_array_index = power_state->v2.nonClockInfoIndex;
5682 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
5683 &non_clock_info_array->nonClockInfo[non_clock_array_index];
5684 ps = kzalloc(sizeof(struct ci_ps), GFP_KERNEL);
5685 if (ps == NULL) {
5686 kfree(adev->pm.dpm.ps);
5687 return -ENOMEM;
5688 }
5689 adev->pm.dpm.ps[i].ps_priv = ps;
5690 ci_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
5691 non_clock_info,
5692 non_clock_info_array->ucEntrySize);
5693 k = 0;
5694 idx = (u8 *)&power_state->v2.clockInfoIndex[0];
5695 for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
5696 clock_array_index = idx[j];
5697 if (clock_array_index >= clock_info_array->ucNumEntries)
5698 continue;
5699 if (k >= CISLANDS_MAX_HARDWARE_POWERLEVELS)
5700 break;
5701 clock_info = (union pplib_clock_info *)
5702 ((u8 *)&clock_info_array->clockInfo[0] +
5703 (clock_array_index * clock_info_array->ucEntrySize));
5704 ci_parse_pplib_clock_info(adev,
5705 &adev->pm.dpm.ps[i], k,
5706 clock_info);
5707 k++;
5708 }
5709 power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
5710 }
5711 adev->pm.dpm.num_ps = state_array->ucNumEntries;
5712
5713 /* fill in the vce power states */
Rex Zhu66ba1af2016-10-12 15:38:56 +08005714 for (i = 0; i < adev->pm.dpm.num_of_vce_states; i++) {
Alex Deuchera2e73f52015-04-20 17:09:27 -04005715 u32 sclk, mclk;
5716 clock_array_index = adev->pm.dpm.vce_states[i].clk_idx;
5717 clock_info = (union pplib_clock_info *)
5718 &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
5719 sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
5720 sclk |= clock_info->ci.ucEngineClockHigh << 16;
5721 mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
5722 mclk |= clock_info->ci.ucMemoryClockHigh << 16;
5723 adev->pm.dpm.vce_states[i].sclk = sclk;
5724 adev->pm.dpm.vce_states[i].mclk = mclk;
5725 }
5726
5727 return 0;
5728}
5729
5730static int ci_get_vbios_boot_values(struct amdgpu_device *adev,
5731 struct ci_vbios_boot_state *boot_state)
5732{
5733 struct amdgpu_mode_info *mode_info = &adev->mode_info;
5734 int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
5735 ATOM_FIRMWARE_INFO_V2_2 *firmware_info;
5736 u8 frev, crev;
5737 u16 data_offset;
5738
5739 if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
5740 &frev, &crev, &data_offset)) {
5741 firmware_info =
5742 (ATOM_FIRMWARE_INFO_V2_2 *)(mode_info->atom_context->bios +
5743 data_offset);
5744 boot_state->mvdd_bootup_value = le16_to_cpu(firmware_info->usBootUpMVDDCVoltage);
5745 boot_state->vddc_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCVoltage);
5746 boot_state->vddci_bootup_value = le16_to_cpu(firmware_info->usBootUpVDDCIVoltage);
5747 boot_state->pcie_gen_bootup_value = ci_get_current_pcie_speed(adev);
5748 boot_state->pcie_lane_bootup_value = ci_get_current_pcie_lane_number(adev);
5749 boot_state->sclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultEngineClock);
5750 boot_state->mclk_bootup_value = le32_to_cpu(firmware_info->ulDefaultMemoryClock);
5751
5752 return 0;
5753 }
5754 return -EINVAL;
5755}
5756
5757static void ci_dpm_fini(struct amdgpu_device *adev)
5758{
5759 int i;
5760
5761 for (i = 0; i < adev->pm.dpm.num_ps; i++) {
5762 kfree(adev->pm.dpm.ps[i].ps_priv);
5763 }
5764 kfree(adev->pm.dpm.ps);
5765 kfree(adev->pm.dpm.priv);
5766 kfree(adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
5767 amdgpu_free_extended_power_table(adev);
5768}
5769
5770/**
5771 * ci_dpm_init_microcode - load ucode images from disk
5772 *
5773 * @adev: amdgpu_device pointer
5774 *
5775 * Use the firmware interface to load the ucode images into
5776 * the driver (not loaded into hw).
5777 * Returns 0 on success, error on failure.
5778 */
5779static int ci_dpm_init_microcode(struct amdgpu_device *adev)
5780{
5781 const char *chip_name;
5782 char fw_name[30];
5783 int err;
5784
5785 DRM_DEBUG("\n");
5786
5787 switch (adev->asic_type) {
5788 case CHIP_BONAIRE:
Alex Deucher2254c212015-12-10 00:49:32 -05005789 if ((adev->pdev->revision == 0x80) ||
5790 (adev->pdev->revision == 0x81) ||
5791 (adev->pdev->device == 0x665f))
5792 chip_name = "bonaire_k";
5793 else
5794 chip_name = "bonaire";
Alex Deuchera2e73f52015-04-20 17:09:27 -04005795 break;
5796 case CHIP_HAWAII:
Alex Deucher2254c212015-12-10 00:49:32 -05005797 if (adev->pdev->revision == 0x80)
5798 chip_name = "hawaii_k";
5799 else
5800 chip_name = "hawaii";
Alex Deuchera2e73f52015-04-20 17:09:27 -04005801 break;
5802 case CHIP_KAVERI:
5803 case CHIP_KABINI:
Alex Deucherb9a8be92016-07-29 18:14:39 -04005804 case CHIP_MULLINS:
Alex Deuchera2e73f52015-04-20 17:09:27 -04005805 default: BUG();
5806 }
5807
5808 snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
5809 err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
5810 if (err)
5811 goto out;
5812 err = amdgpu_ucode_validate(adev->pm.fw);
5813
5814out:
5815 if (err) {
5816 printk(KERN_ERR
5817 "cik_smc: Failed to load firmware \"%s\"\n",
5818 fw_name);
5819 release_firmware(adev->pm.fw);
5820 adev->pm.fw = NULL;
5821 }
5822 return err;
5823}
5824
5825static int ci_dpm_init(struct amdgpu_device *adev)
5826{
5827 int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
5828 SMU7_Discrete_DpmTable *dpm_table;
5829 struct amdgpu_gpio_rec gpio;
5830 u16 data_offset, size;
5831 u8 frev, crev;
5832 struct ci_power_info *pi;
5833 int ret;
Alex Deuchera2e73f52015-04-20 17:09:27 -04005834
Alex Deuchera2e73f52015-04-20 17:09:27 -04005835 pi = kzalloc(sizeof(struct ci_power_info), GFP_KERNEL);
5836 if (pi == NULL)
5837 return -ENOMEM;
5838 adev->pm.dpm.priv = pi;
5839
Alex Deucher50171eb2016-02-04 10:44:04 -05005840 pi->sys_pcie_mask =
5841 (adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_MASK) >>
5842 CAIL_PCIE_LINK_SPEED_SUPPORT_SHIFT;
5843
Alex Deuchera2e73f52015-04-20 17:09:27 -04005844 pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
5845
5846 pi->pcie_gen_performance.max = AMDGPU_PCIE_GEN1;
5847 pi->pcie_gen_performance.min = AMDGPU_PCIE_GEN3;
5848 pi->pcie_gen_powersaving.max = AMDGPU_PCIE_GEN1;
5849 pi->pcie_gen_powersaving.min = AMDGPU_PCIE_GEN3;
5850
5851 pi->pcie_lane_performance.max = 0;
5852 pi->pcie_lane_performance.min = 16;
5853 pi->pcie_lane_powersaving.max = 0;
5854 pi->pcie_lane_powersaving.min = 16;
5855
5856 ret = ci_get_vbios_boot_values(adev, &pi->vbios_boot_state);
5857 if (ret) {
5858 ci_dpm_fini(adev);
5859 return ret;
5860 }
5861
5862 ret = amdgpu_get_platform_caps(adev);
5863 if (ret) {
5864 ci_dpm_fini(adev);
5865 return ret;
5866 }
5867
5868 ret = amdgpu_parse_extended_power_table(adev);
5869 if (ret) {
5870 ci_dpm_fini(adev);
5871 return ret;
5872 }
5873
5874 ret = ci_parse_power_table(adev);
5875 if (ret) {
5876 ci_dpm_fini(adev);
5877 return ret;
5878 }
5879
5880 pi->dll_default_on = false;
5881 pi->sram_end = SMC_RAM_END;
5882
5883 pi->activity_target[0] = CISLAND_TARGETACTIVITY_DFLT;
5884 pi->activity_target[1] = CISLAND_TARGETACTIVITY_DFLT;
5885 pi->activity_target[2] = CISLAND_TARGETACTIVITY_DFLT;
5886 pi->activity_target[3] = CISLAND_TARGETACTIVITY_DFLT;
5887 pi->activity_target[4] = CISLAND_TARGETACTIVITY_DFLT;
5888 pi->activity_target[5] = CISLAND_TARGETACTIVITY_DFLT;
5889 pi->activity_target[6] = CISLAND_TARGETACTIVITY_DFLT;
5890 pi->activity_target[7] = CISLAND_TARGETACTIVITY_DFLT;
5891
5892 pi->mclk_activity_target = CISLAND_MCLK_TARGETACTIVITY_DFLT;
5893
5894 pi->sclk_dpm_key_disabled = 0;
5895 pi->mclk_dpm_key_disabled = 0;
5896 pi->pcie_dpm_key_disabled = 0;
5897 pi->thermal_sclk_dpm_enabled = 0;
5898
Rex Zhu801caaf2016-11-02 13:35:15 +08005899 if (amdgpu_pp_feature_mask & SCLK_DEEP_SLEEP_MASK)
Rex Zhu66bc3f72016-07-28 17:36:35 +08005900 pi->caps_sclk_ds = true;
5901 else
5902 pi->caps_sclk_ds = false;
Alex Deuchera2e73f52015-04-20 17:09:27 -04005903
5904 pi->mclk_strobe_mode_threshold = 40000;
5905 pi->mclk_stutter_mode_threshold = 40000;
5906 pi->mclk_edc_enable_threshold = 40000;
5907 pi->mclk_edc_wr_enable_threshold = 40000;
5908
5909 ci_initialize_powertune_defaults(adev);
5910
5911 pi->caps_fps = false;
5912
5913 pi->caps_sclk_throttle_low_notification = false;
5914
5915 pi->caps_uvd_dpm = true;
5916 pi->caps_vce_dpm = true;
5917
5918 ci_get_leakage_voltages(adev);
5919 ci_patch_dependency_tables_with_leakage(adev);
5920 ci_set_private_data_variables_based_on_pptable(adev);
5921
5922 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
5923 kzalloc(4 * sizeof(struct amdgpu_clock_voltage_dependency_entry), GFP_KERNEL);
5924 if (!adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
5925 ci_dpm_fini(adev);
5926 return -ENOMEM;
5927 }
5928 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
5929 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
5930 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
5931 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
5932 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
5933 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
5934 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
5935 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
5936 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
5937
5938 adev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
5939 adev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
5940 adev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
5941
5942 adev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
5943 adev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
5944 adev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
5945 adev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
5946
5947 if (adev->asic_type == CHIP_HAWAII) {
5948 pi->thermal_temp_setting.temperature_low = 94500;
5949 pi->thermal_temp_setting.temperature_high = 95000;
5950 pi->thermal_temp_setting.temperature_shutdown = 104000;
5951 } else {
5952 pi->thermal_temp_setting.temperature_low = 99500;
5953 pi->thermal_temp_setting.temperature_high = 100000;
5954 pi->thermal_temp_setting.temperature_shutdown = 104000;
5955 }
5956
5957 pi->uvd_enabled = false;
5958
5959 dpm_table = &pi->smc_state_table;
5960
5961 gpio = amdgpu_atombios_lookup_gpio(adev, VDDC_VRHOT_GPIO_PINID);
5962 if (gpio.valid) {
5963 dpm_table->VRHotGpio = gpio.shift;
5964 adev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
5965 } else {
5966 dpm_table->VRHotGpio = CISLANDS_UNUSED_GPIO_PIN;
5967 adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_REGULATOR_HOT;
5968 }
5969
5970 gpio = amdgpu_atombios_lookup_gpio(adev, PP_AC_DC_SWITCH_GPIO_PINID);
5971 if (gpio.valid) {
5972 dpm_table->AcDcGpio = gpio.shift;
5973 adev->pm.dpm.platform_caps |= ATOM_PP_PLATFORM_CAP_HARDWAREDC;
5974 } else {
5975 dpm_table->AcDcGpio = CISLANDS_UNUSED_GPIO_PIN;
5976 adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_HARDWAREDC;
5977 }
5978
5979 gpio = amdgpu_atombios_lookup_gpio(adev, VDDC_PCC_GPIO_PINID);
5980 if (gpio.valid) {
5981 u32 tmp = RREG32_SMC(ixCNB_PWRMGT_CNTL);
5982
5983 switch (gpio.shift) {
5984 case 0:
5985 tmp &= ~CNB_PWRMGT_CNTL__GNB_SLOW_MODE_MASK;
5986 tmp |= 1 << CNB_PWRMGT_CNTL__GNB_SLOW_MODE__SHIFT;
5987 break;
5988 case 1:
5989 tmp &= ~CNB_PWRMGT_CNTL__GNB_SLOW_MODE_MASK;
5990 tmp |= 2 << CNB_PWRMGT_CNTL__GNB_SLOW_MODE__SHIFT;
5991 break;
5992 case 2:
5993 tmp |= CNB_PWRMGT_CNTL__GNB_SLOW_MASK;
5994 break;
5995 case 3:
5996 tmp |= CNB_PWRMGT_CNTL__FORCE_NB_PS1_MASK;
5997 break;
5998 case 4:
5999 tmp |= CNB_PWRMGT_CNTL__DPM_ENABLED_MASK;
6000 break;
6001 default:
Rex Zhu58a6a7d2016-11-09 17:27:59 +08006002 DRM_INFO("Invalid PCC GPIO: %u!\n", gpio.shift);
Alex Deuchera2e73f52015-04-20 17:09:27 -04006003 break;
6004 }
6005 WREG32_SMC(ixCNB_PWRMGT_CNTL, tmp);
6006 }
6007
6008 pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_NONE;
6009 pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_NONE;
6010 pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_NONE;
6011 if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_GPIO_LUT))
6012 pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
6013 else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDC, VOLTAGE_OBJ_SVID2))
6014 pi->voltage_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
6015
6016 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL) {
6017 if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_GPIO_LUT))
6018 pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
6019 else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_VDDCI, VOLTAGE_OBJ_SVID2))
6020 pi->vddci_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
6021 else
6022 adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_VDDCI_CONTROL;
6023 }
6024
6025 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_MVDDCONTROL) {
6026 if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_GPIO_LUT))
6027 pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_GPIO;
6028 else if (amdgpu_atombios_is_voltage_gpio(adev, VOLTAGE_TYPE_MVDDC, VOLTAGE_OBJ_SVID2))
6029 pi->mvdd_control = CISLANDS_VOLTAGE_CONTROL_BY_SVID2;
6030 else
6031 adev->pm.dpm.platform_caps &= ~ATOM_PP_PLATFORM_CAP_MVDDCONTROL;
6032 }
6033
6034 pi->vddc_phase_shed_control = true;
6035
6036#if defined(CONFIG_ACPI)
6037 pi->pcie_performance_request =
6038 amdgpu_acpi_is_pcie_performance_request_supported(adev);
6039#else
6040 pi->pcie_performance_request = false;
6041#endif
6042
6043 if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
6044 &frev, &crev, &data_offset)) {
6045 pi->caps_sclk_ss_support = true;
6046 pi->caps_mclk_ss_support = true;
6047 pi->dynamic_ss = true;
6048 } else {
6049 pi->caps_sclk_ss_support = false;
6050 pi->caps_mclk_ss_support = false;
6051 pi->dynamic_ss = true;
6052 }
6053
6054 if (adev->pm.int_thermal_type != THERMAL_TYPE_NONE)
6055 pi->thermal_protection = true;
6056 else
6057 pi->thermal_protection = false;
6058
6059 pi->caps_dynamic_ac_timing = true;
6060
Rex Zhuc08770e2016-08-24 19:39:06 +08006061 pi->uvd_power_gated = true;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006062
6063 /* make sure dc limits are valid */
6064 if ((adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
6065 (adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
6066 adev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
6067 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
6068
6069 pi->fan_ctrl_is_in_default_mode = true;
6070
6071 return 0;
6072}
6073
6074static void
6075ci_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,
6076 struct seq_file *m)
6077{
6078 struct ci_power_info *pi = ci_get_pi(adev);
6079 struct amdgpu_ps *rps = &pi->current_rps;
6080 u32 sclk = ci_get_average_sclk_freq(adev);
6081 u32 mclk = ci_get_average_mclk_freq(adev);
Rex Zhu93545732016-01-06 17:08:46 +08006082 u32 activity_percent = 50;
6083 int ret;
6084
6085 ret = ci_read_smc_soft_register(adev, offsetof(SMU7_SoftRegisters, AverageGraphicsA),
6086 &activity_percent);
6087
6088 if (ret == 0) {
6089 activity_percent += 0x80;
6090 activity_percent >>= 8;
6091 activity_percent = activity_percent > 100 ? 100 : activity_percent;
6092 }
Alex Deuchera2e73f52015-04-20 17:09:27 -04006093
Rex Zhuddbc2592016-11-25 19:23:06 +08006094 seq_printf(m, "uvd %sabled\n", pi->uvd_power_gated ? "dis" : "en");
Alex Deuchera2e73f52015-04-20 17:09:27 -04006095 seq_printf(m, "vce %sabled\n", rps->vce_active ? "en" : "dis");
6096 seq_printf(m, "power level avg sclk: %u mclk: %u\n",
6097 sclk, mclk);
Rex Zhu93545732016-01-06 17:08:46 +08006098 seq_printf(m, "GPU load: %u %%\n", activity_percent);
Alex Deuchera2e73f52015-04-20 17:09:27 -04006099}
6100
6101static void ci_dpm_print_power_state(struct amdgpu_device *adev,
6102 struct amdgpu_ps *rps)
6103{
6104 struct ci_ps *ps = ci_get_ps(rps);
6105 struct ci_pl *pl;
6106 int i;
6107
6108 amdgpu_dpm_print_class_info(rps->class, rps->class2);
6109 amdgpu_dpm_print_cap_info(rps->caps);
6110 printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
6111 for (i = 0; i < ps->performance_level_count; i++) {
6112 pl = &ps->performance_levels[i];
6113 printk("\t\tpower level %d sclk: %u mclk: %u pcie gen: %u pcie lanes: %u\n",
6114 i, pl->sclk, pl->mclk, pl->pcie_gen + 1, pl->pcie_lane);
6115 }
6116 amdgpu_dpm_print_ps_status(adev, rps);
6117}
6118
Rex Zhu1d516c42016-10-14 19:16:54 +08006119static inline bool ci_are_power_levels_equal(const struct ci_pl *ci_cpl1,
6120 const struct ci_pl *ci_cpl2)
6121{
6122 return ((ci_cpl1->mclk == ci_cpl2->mclk) &&
6123 (ci_cpl1->sclk == ci_cpl2->sclk) &&
6124 (ci_cpl1->pcie_gen == ci_cpl2->pcie_gen) &&
6125 (ci_cpl1->pcie_lane == ci_cpl2->pcie_lane));
6126}
6127
6128static int ci_check_state_equal(struct amdgpu_device *adev,
6129 struct amdgpu_ps *cps,
6130 struct amdgpu_ps *rps,
6131 bool *equal)
6132{
6133 struct ci_ps *ci_cps;
6134 struct ci_ps *ci_rps;
6135 int i;
6136
6137 if (adev == NULL || cps == NULL || rps == NULL || equal == NULL)
6138 return -EINVAL;
6139
6140 ci_cps = ci_get_ps(cps);
6141 ci_rps = ci_get_ps(rps);
6142
6143 if (ci_cps == NULL) {
6144 *equal = false;
6145 return 0;
6146 }
6147
6148 if (ci_cps->performance_level_count != ci_rps->performance_level_count) {
6149
6150 *equal = false;
6151 return 0;
6152 }
6153
6154 for (i = 0; i < ci_cps->performance_level_count; i++) {
6155 if (!ci_are_power_levels_equal(&(ci_cps->performance_levels[i]),
6156 &(ci_rps->performance_levels[i]))) {
6157 *equal = false;
6158 return 0;
6159 }
6160 }
6161
6162 /* If all performance levels are the same try to use the UVD clocks to break the tie.*/
6163 *equal = ((cps->vclk == rps->vclk) && (cps->dclk == rps->dclk));
6164 *equal &= ((cps->evclk == rps->evclk) && (cps->ecclk == rps->ecclk));
6165
6166 return 0;
6167}
6168
Alex Deuchera2e73f52015-04-20 17:09:27 -04006169static u32 ci_dpm_get_sclk(struct amdgpu_device *adev, bool low)
6170{
6171 struct ci_power_info *pi = ci_get_pi(adev);
6172 struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
6173
6174 if (low)
6175 return requested_state->performance_levels[0].sclk;
6176 else
6177 return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
6178}
6179
6180static u32 ci_dpm_get_mclk(struct amdgpu_device *adev, bool low)
6181{
6182 struct ci_power_info *pi = ci_get_pi(adev);
6183 struct ci_ps *requested_state = ci_get_ps(&pi->requested_rps);
6184
6185 if (low)
6186 return requested_state->performance_levels[0].mclk;
6187 else
6188 return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
6189}
6190
6191/* get temperature in millidegrees */
6192static int ci_dpm_get_temp(struct amdgpu_device *adev)
6193{
6194 u32 temp;
6195 int actual_temp = 0;
6196
6197 temp = (RREG32_SMC(ixCG_MULT_THERMAL_STATUS) & CG_MULT_THERMAL_STATUS__CTF_TEMP_MASK) >>
6198 CG_MULT_THERMAL_STATUS__CTF_TEMP__SHIFT;
6199
6200 if (temp & 0x200)
6201 actual_temp = 255;
6202 else
6203 actual_temp = temp & 0x1ff;
6204
6205 actual_temp = actual_temp * 1000;
6206
6207 return actual_temp;
6208}
6209
6210static int ci_set_temperature_range(struct amdgpu_device *adev)
6211{
6212 int ret;
6213
6214 ret = ci_thermal_enable_alert(adev, false);
6215 if (ret)
6216 return ret;
6217 ret = ci_thermal_set_temperature_range(adev, CISLANDS_TEMP_RANGE_MIN,
6218 CISLANDS_TEMP_RANGE_MAX);
6219 if (ret)
6220 return ret;
6221 ret = ci_thermal_enable_alert(adev, true);
6222 if (ret)
6223 return ret;
6224 return ret;
6225}
6226
yanyang15fc3aee2015-05-22 14:39:35 -04006227static int ci_dpm_early_init(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006228{
yanyang15fc3aee2015-05-22 14:39:35 -04006229 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
6230
Alex Deuchera2e73f52015-04-20 17:09:27 -04006231 ci_dpm_set_dpm_funcs(adev);
6232 ci_dpm_set_irq_funcs(adev);
6233
6234 return 0;
6235}
6236
yanyang15fc3aee2015-05-22 14:39:35 -04006237static int ci_dpm_late_init(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006238{
6239 int ret;
yanyang15fc3aee2015-05-22 14:39:35 -04006240 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006241
6242 if (!amdgpu_dpm)
6243 return 0;
6244
Alex Deucherfa022a92015-09-30 17:05:40 -04006245 /* init the sysfs and debugfs files late */
6246 ret = amdgpu_pm_sysfs_init(adev);
6247 if (ret)
6248 return ret;
6249
Alex Deuchera2e73f52015-04-20 17:09:27 -04006250 ret = ci_set_temperature_range(adev);
6251 if (ret)
6252 return ret;
6253
Alex Deuchera2e73f52015-04-20 17:09:27 -04006254 return 0;
6255}
6256
yanyang15fc3aee2015-05-22 14:39:35 -04006257static int ci_dpm_sw_init(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006258{
6259 int ret;
yanyang15fc3aee2015-05-22 14:39:35 -04006260 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006261
6262 ret = amdgpu_irq_add_id(adev, 230, &adev->pm.dpm.thermal.irq);
6263 if (ret)
6264 return ret;
6265
6266 ret = amdgpu_irq_add_id(adev, 231, &adev->pm.dpm.thermal.irq);
6267 if (ret)
6268 return ret;
6269
6270 /* default to balanced state */
6271 adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
6272 adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
Rex Zhue5d03ac2016-12-23 14:39:41 +08006273 adev->pm.dpm.forced_level = AMD_DPM_FORCED_LEVEL_AUTO;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006274 adev->pm.default_sclk = adev->clock.default_sclk;
6275 adev->pm.default_mclk = adev->clock.default_mclk;
6276 adev->pm.current_sclk = adev->clock.default_sclk;
6277 adev->pm.current_mclk = adev->clock.default_mclk;
6278 adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
6279
Christian Königfaad24c2015-05-28 22:02:26 +02006280 ret = ci_dpm_init_microcode(adev);
6281 if (ret)
6282 return ret;
6283
Rex Zhubac601e2017-02-03 17:33:11 +08006284 if (amdgpu_dpm == 0)
6285 return 0;
6286
Alex Deuchera2e73f52015-04-20 17:09:27 -04006287 INIT_WORK(&adev->pm.dpm.thermal.work, amdgpu_dpm_thermal_work_handler);
6288 mutex_lock(&adev->pm.mutex);
6289 ret = ci_dpm_init(adev);
6290 if (ret)
6291 goto dpm_failed;
6292 adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
6293 if (amdgpu_dpm == 1)
6294 amdgpu_pm_print_power_states(adev);
Alex Deuchera2e73f52015-04-20 17:09:27 -04006295 mutex_unlock(&adev->pm.mutex);
6296 DRM_INFO("amdgpu: dpm initialized\n");
6297
6298 return 0;
6299
6300dpm_failed:
6301 ci_dpm_fini(adev);
6302 mutex_unlock(&adev->pm.mutex);
6303 DRM_ERROR("amdgpu: dpm initialization failed\n");
6304 return ret;
6305}
6306
yanyang15fc3aee2015-05-22 14:39:35 -04006307static int ci_dpm_sw_fini(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006308{
yanyang15fc3aee2015-05-22 14:39:35 -04006309 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
6310
Alex Deucher45607382016-10-21 16:30:10 -04006311 flush_work(&adev->pm.dpm.thermal.work);
6312
Alex Deuchera2e73f52015-04-20 17:09:27 -04006313 mutex_lock(&adev->pm.mutex);
6314 amdgpu_pm_sysfs_fini(adev);
6315 ci_dpm_fini(adev);
6316 mutex_unlock(&adev->pm.mutex);
6317
Alex Deucher768c95e2016-06-01 11:09:01 -04006318 release_firmware(adev->pm.fw);
6319 adev->pm.fw = NULL;
6320
Alex Deuchera2e73f52015-04-20 17:09:27 -04006321 return 0;
6322}
6323
yanyang15fc3aee2015-05-22 14:39:35 -04006324static int ci_dpm_hw_init(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006325{
6326 int ret;
6327
yanyang15fc3aee2015-05-22 14:39:35 -04006328 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
6329
Rex Zhubac601e2017-02-03 17:33:11 +08006330 if (!amdgpu_dpm) {
6331 ret = ci_upload_firmware(adev);
6332 if (ret) {
6333 DRM_ERROR("ci_upload_firmware failed\n");
6334 return ret;
6335 }
6336 ci_dpm_start_smc(adev);
Alex Deuchera2e73f52015-04-20 17:09:27 -04006337 return 0;
Rex Zhubac601e2017-02-03 17:33:11 +08006338 }
Alex Deuchera2e73f52015-04-20 17:09:27 -04006339
6340 mutex_lock(&adev->pm.mutex);
6341 ci_dpm_setup_asic(adev);
6342 ret = ci_dpm_enable(adev);
6343 if (ret)
6344 adev->pm.dpm_enabled = false;
6345 else
6346 adev->pm.dpm_enabled = true;
6347 mutex_unlock(&adev->pm.mutex);
6348
6349 return ret;
6350}
6351
yanyang15fc3aee2015-05-22 14:39:35 -04006352static int ci_dpm_hw_fini(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006353{
yanyang15fc3aee2015-05-22 14:39:35 -04006354 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
6355
Alex Deuchera2e73f52015-04-20 17:09:27 -04006356 if (adev->pm.dpm_enabled) {
6357 mutex_lock(&adev->pm.mutex);
6358 ci_dpm_disable(adev);
6359 mutex_unlock(&adev->pm.mutex);
Rex Zhubac601e2017-02-03 17:33:11 +08006360 } else {
6361 ci_dpm_stop_smc(adev);
Alex Deuchera2e73f52015-04-20 17:09:27 -04006362 }
6363
6364 return 0;
6365}
6366
yanyang15fc3aee2015-05-22 14:39:35 -04006367static int ci_dpm_suspend(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006368{
yanyang15fc3aee2015-05-22 14:39:35 -04006369 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
6370
Alex Deuchera2e73f52015-04-20 17:09:27 -04006371 if (adev->pm.dpm_enabled) {
6372 mutex_lock(&adev->pm.mutex);
Rex Zhu86f8c592016-10-03 20:46:36 +08006373 amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
6374 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH);
6375 amdgpu_irq_put(adev, &adev->pm.dpm.thermal.irq,
6376 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW);
6377 adev->pm.dpm.last_user_state = adev->pm.dpm.user_state;
6378 adev->pm.dpm.last_state = adev->pm.dpm.state;
6379 adev->pm.dpm.user_state = POWER_STATE_TYPE_INTERNAL_BOOT;
6380 adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_BOOT;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006381 mutex_unlock(&adev->pm.mutex);
Rex Zhu86f8c592016-10-03 20:46:36 +08006382 amdgpu_pm_compute_clocks(adev);
6383
Alex Deuchera2e73f52015-04-20 17:09:27 -04006384 }
Rex Zhu86f8c592016-10-03 20:46:36 +08006385
Alex Deuchera2e73f52015-04-20 17:09:27 -04006386 return 0;
6387}
6388
yanyang15fc3aee2015-05-22 14:39:35 -04006389static int ci_dpm_resume(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006390{
6391 int ret;
yanyang15fc3aee2015-05-22 14:39:35 -04006392 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006393
6394 if (adev->pm.dpm_enabled) {
6395 /* asic init will reset to the boot state */
6396 mutex_lock(&adev->pm.mutex);
6397 ci_dpm_setup_asic(adev);
6398 ret = ci_dpm_enable(adev);
6399 if (ret)
6400 adev->pm.dpm_enabled = false;
6401 else
6402 adev->pm.dpm_enabled = true;
Rex Zhu86f8c592016-10-03 20:46:36 +08006403 adev->pm.dpm.user_state = adev->pm.dpm.last_user_state;
6404 adev->pm.dpm.state = adev->pm.dpm.last_state;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006405 mutex_unlock(&adev->pm.mutex);
6406 if (adev->pm.dpm_enabled)
6407 amdgpu_pm_compute_clocks(adev);
6408 }
6409 return 0;
6410}
6411
yanyang15fc3aee2015-05-22 14:39:35 -04006412static bool ci_dpm_is_idle(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006413{
6414 /* XXX */
6415 return true;
6416}
6417
yanyang15fc3aee2015-05-22 14:39:35 -04006418static int ci_dpm_wait_for_idle(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006419{
6420 /* XXX */
6421 return 0;
6422}
6423
yanyang15fc3aee2015-05-22 14:39:35 -04006424static int ci_dpm_soft_reset(void *handle)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006425{
6426 return 0;
6427}
6428
6429static int ci_dpm_set_interrupt_state(struct amdgpu_device *adev,
6430 struct amdgpu_irq_src *source,
6431 unsigned type,
6432 enum amdgpu_interrupt_state state)
6433{
6434 u32 cg_thermal_int;
6435
6436 switch (type) {
6437 case AMDGPU_THERMAL_IRQ_LOW_TO_HIGH:
6438 switch (state) {
6439 case AMDGPU_IRQ_STATE_DISABLE:
6440 cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
Rex Zhuc305fd52015-10-13 13:57:52 +08006441 cg_thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006442 WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
6443 break;
6444 case AMDGPU_IRQ_STATE_ENABLE:
6445 cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
Rex Zhuc305fd52015-10-13 13:57:52 +08006446 cg_thermal_int &= ~CG_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006447 WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
6448 break;
6449 default:
6450 break;
6451 }
6452 break;
6453
6454 case AMDGPU_THERMAL_IRQ_HIGH_TO_LOW:
6455 switch (state) {
6456 case AMDGPU_IRQ_STATE_DISABLE:
6457 cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
Rex Zhuc305fd52015-10-13 13:57:52 +08006458 cg_thermal_int |= CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006459 WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
6460 break;
6461 case AMDGPU_IRQ_STATE_ENABLE:
6462 cg_thermal_int = RREG32_SMC(ixCG_THERMAL_INT);
Rex Zhuc305fd52015-10-13 13:57:52 +08006463 cg_thermal_int &= ~CG_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK;
Alex Deuchera2e73f52015-04-20 17:09:27 -04006464 WREG32_SMC(ixCG_THERMAL_INT, cg_thermal_int);
6465 break;
6466 default:
6467 break;
6468 }
6469 break;
6470
6471 default:
6472 break;
6473 }
6474 return 0;
6475}
6476
6477static int ci_dpm_process_interrupt(struct amdgpu_device *adev,
Christian Königedf600d2016-05-03 15:54:54 +02006478 struct amdgpu_irq_src *source,
Alex Deuchera2e73f52015-04-20 17:09:27 -04006479 struct amdgpu_iv_entry *entry)
6480{
6481 bool queue_thermal = false;
6482
6483 if (entry == NULL)
6484 return -EINVAL;
6485
6486 switch (entry->src_id) {
6487 case 230: /* thermal low to high */
6488 DRM_DEBUG("IH: thermal low to high\n");
6489 adev->pm.dpm.thermal.high_to_low = false;
6490 queue_thermal = true;
6491 break;
6492 case 231: /* thermal high to low */
6493 DRM_DEBUG("IH: thermal high to low\n");
6494 adev->pm.dpm.thermal.high_to_low = true;
6495 queue_thermal = true;
6496 break;
6497 default:
6498 break;
6499 }
6500
6501 if (queue_thermal)
6502 schedule_work(&adev->pm.dpm.thermal.work);
6503
6504 return 0;
6505}
6506
yanyang15fc3aee2015-05-22 14:39:35 -04006507static int ci_dpm_set_clockgating_state(void *handle,
6508 enum amd_clockgating_state state)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006509{
6510 return 0;
6511}
6512
yanyang15fc3aee2015-05-22 14:39:35 -04006513static int ci_dpm_set_powergating_state(void *handle,
6514 enum amd_powergating_state state)
Alex Deuchera2e73f52015-04-20 17:09:27 -04006515{
6516 return 0;
6517}
6518
Eric Huang19fbc432016-05-19 15:50:09 -04006519static int ci_dpm_print_clock_levels(struct amdgpu_device *adev,
6520 enum pp_clock_type type, char *buf)
6521{
6522 struct ci_power_info *pi = ci_get_pi(adev);
6523 struct ci_single_dpm_table *sclk_table = &pi->dpm_table.sclk_table;
6524 struct ci_single_dpm_table *mclk_table = &pi->dpm_table.mclk_table;
6525 struct ci_single_dpm_table *pcie_table = &pi->dpm_table.pcie_speed_table;
6526
6527 int i, now, size = 0;
6528 uint32_t clock, pcie_speed;
6529
6530 switch (type) {
6531 case PP_SCLK:
6532 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_API_GetSclkFrequency);
6533 clock = RREG32(mmSMC_MSG_ARG_0);
6534
6535 for (i = 0; i < sclk_table->count; i++) {
6536 if (clock > sclk_table->dpm_levels[i].value)
6537 continue;
6538 break;
6539 }
6540 now = i;
6541
6542 for (i = 0; i < sclk_table->count; i++)
6543 size += sprintf(buf + size, "%d: %uMhz %s\n",
6544 i, sclk_table->dpm_levels[i].value / 100,
6545 (i == now) ? "*" : "");
6546 break;
6547 case PP_MCLK:
6548 amdgpu_ci_send_msg_to_smc(adev, PPSMC_MSG_API_GetMclkFrequency);
6549 clock = RREG32(mmSMC_MSG_ARG_0);
6550
6551 for (i = 0; i < mclk_table->count; i++) {
6552 if (clock > mclk_table->dpm_levels[i].value)
6553 continue;
6554 break;
6555 }
6556 now = i;
6557
6558 for (i = 0; i < mclk_table->count; i++)
6559 size += sprintf(buf + size, "%d: %uMhz %s\n",
6560 i, mclk_table->dpm_levels[i].value / 100,
6561 (i == now) ? "*" : "");
6562 break;
6563 case PP_PCIE:
6564 pcie_speed = ci_get_current_pcie_speed(adev);
6565 for (i = 0; i < pcie_table->count; i++) {
6566 if (pcie_speed != pcie_table->dpm_levels[i].value)
6567 continue;
6568 break;
6569 }
6570 now = i;
6571
6572 for (i = 0; i < pcie_table->count; i++)
6573 size += sprintf(buf + size, "%d: %s %s\n", i,
6574 (pcie_table->dpm_levels[i].value == 0) ? "2.5GB, x1" :
6575 (pcie_table->dpm_levels[i].value == 1) ? "5.0GB, x16" :
6576 (pcie_table->dpm_levels[i].value == 2) ? "8.0GB, x16" : "",
6577 (i == now) ? "*" : "");
6578 break;
6579 default:
6580 break;
6581 }
6582
6583 return size;
6584}
6585
6586static int ci_dpm_force_clock_level(struct amdgpu_device *adev,
6587 enum pp_clock_type type, uint32_t mask)
6588{
6589 struct ci_power_info *pi = ci_get_pi(adev);
6590
Rex Zhu570272d2017-01-06 13:32:49 +08006591 if (adev->pm.dpm.forced_level & (AMD_DPM_FORCED_LEVEL_AUTO |
6592 AMD_DPM_FORCED_LEVEL_LOW |
6593 AMD_DPM_FORCED_LEVEL_HIGH))
Eric Huang19fbc432016-05-19 15:50:09 -04006594 return -EINVAL;
6595
6596 switch (type) {
6597 case PP_SCLK:
6598 if (!pi->sclk_dpm_key_disabled)
6599 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
6600 PPSMC_MSG_SCLKDPM_SetEnabledMask,
6601 pi->dpm_level_enable_mask.sclk_dpm_enable_mask & mask);
6602 break;
6603
6604 case PP_MCLK:
6605 if (!pi->mclk_dpm_key_disabled)
6606 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
6607 PPSMC_MSG_MCLKDPM_SetEnabledMask,
6608 pi->dpm_level_enable_mask.mclk_dpm_enable_mask & mask);
6609 break;
6610
6611 case PP_PCIE:
6612 {
6613 uint32_t tmp = mask & pi->dpm_level_enable_mask.pcie_dpm_enable_mask;
6614 uint32_t level = 0;
6615
6616 while (tmp >>= 1)
6617 level++;
6618
6619 if (!pi->pcie_dpm_key_disabled)
6620 amdgpu_ci_send_msg_to_smc_with_parameter(adev,
6621 PPSMC_MSG_PCIeDPM_ForceLevel,
6622 level);
6623 break;
6624 }
6625 default:
6626 break;
6627 }
6628
6629 return 0;
6630}
6631
Eric Huang3cc25912016-05-19 15:54:35 -04006632static int ci_dpm_get_sclk_od(struct amdgpu_device *adev)
6633{
6634 struct ci_power_info *pi = ci_get_pi(adev);
6635 struct ci_single_dpm_table *sclk_table = &(pi->dpm_table.sclk_table);
6636 struct ci_single_dpm_table *golden_sclk_table =
6637 &(pi->golden_dpm_table.sclk_table);
6638 int value;
6639
6640 value = (sclk_table->dpm_levels[sclk_table->count - 1].value -
6641 golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value) *
6642 100 /
6643 golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value;
6644
6645 return value;
6646}
6647
6648static int ci_dpm_set_sclk_od(struct amdgpu_device *adev, uint32_t value)
6649{
6650 struct ci_power_info *pi = ci_get_pi(adev);
6651 struct ci_ps *ps = ci_get_ps(adev->pm.dpm.requested_ps);
6652 struct ci_single_dpm_table *golden_sclk_table =
6653 &(pi->golden_dpm_table.sclk_table);
6654
6655 if (value > 20)
6656 value = 20;
6657
6658 ps->performance_levels[ps->performance_level_count - 1].sclk =
6659 golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value *
6660 value / 100 +
6661 golden_sclk_table->dpm_levels[golden_sclk_table->count - 1].value;
6662
6663 return 0;
6664}
6665
Eric Huang40899d52016-05-24 15:43:53 -04006666static int ci_dpm_get_mclk_od(struct amdgpu_device *adev)
6667{
6668 struct ci_power_info *pi = ci_get_pi(adev);
6669 struct ci_single_dpm_table *mclk_table = &(pi->dpm_table.mclk_table);
6670 struct ci_single_dpm_table *golden_mclk_table =
6671 &(pi->golden_dpm_table.mclk_table);
6672 int value;
6673
6674 value = (mclk_table->dpm_levels[mclk_table->count - 1].value -
6675 golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value) *
6676 100 /
6677 golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value;
6678
6679 return value;
6680}
6681
6682static int ci_dpm_set_mclk_od(struct amdgpu_device *adev, uint32_t value)
6683{
6684 struct ci_power_info *pi = ci_get_pi(adev);
6685 struct ci_ps *ps = ci_get_ps(adev->pm.dpm.requested_ps);
6686 struct ci_single_dpm_table *golden_mclk_table =
6687 &(pi->golden_dpm_table.mclk_table);
6688
6689 if (value > 20)
6690 value = 20;
6691
6692 ps->performance_levels[ps->performance_level_count - 1].mclk =
6693 golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value *
6694 value / 100 +
6695 golden_mclk_table->dpm_levels[golden_mclk_table->count - 1].value;
6696
6697 return 0;
6698}
6699
yanyang15fc3aee2015-05-22 14:39:35 -04006700const struct amd_ip_funcs ci_dpm_ip_funcs = {
Tom St Denis88a907d2016-05-04 14:28:35 -04006701 .name = "ci_dpm",
Alex Deuchera2e73f52015-04-20 17:09:27 -04006702 .early_init = ci_dpm_early_init,
6703 .late_init = ci_dpm_late_init,
6704 .sw_init = ci_dpm_sw_init,
6705 .sw_fini = ci_dpm_sw_fini,
6706 .hw_init = ci_dpm_hw_init,
6707 .hw_fini = ci_dpm_hw_fini,
6708 .suspend = ci_dpm_suspend,
6709 .resume = ci_dpm_resume,
6710 .is_idle = ci_dpm_is_idle,
6711 .wait_for_idle = ci_dpm_wait_for_idle,
6712 .soft_reset = ci_dpm_soft_reset,
Alex Deuchera2e73f52015-04-20 17:09:27 -04006713 .set_clockgating_state = ci_dpm_set_clockgating_state,
6714 .set_powergating_state = ci_dpm_set_powergating_state,
6715};
6716
6717static const struct amdgpu_dpm_funcs ci_dpm_funcs = {
6718 .get_temperature = &ci_dpm_get_temp,
6719 .pre_set_power_state = &ci_dpm_pre_set_power_state,
6720 .set_power_state = &ci_dpm_set_power_state,
6721 .post_set_power_state = &ci_dpm_post_set_power_state,
6722 .display_configuration_changed = &ci_dpm_display_configuration_changed,
6723 .get_sclk = &ci_dpm_get_sclk,
6724 .get_mclk = &ci_dpm_get_mclk,
6725 .print_power_state = &ci_dpm_print_power_state,
6726 .debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
6727 .force_performance_level = &ci_dpm_force_performance_level,
6728 .vblank_too_short = &ci_dpm_vblank_too_short,
6729 .powergate_uvd = &ci_dpm_powergate_uvd,
6730 .set_fan_control_mode = &ci_dpm_set_fan_control_mode,
6731 .get_fan_control_mode = &ci_dpm_get_fan_control_mode,
6732 .set_fan_speed_percent = &ci_dpm_set_fan_speed_percent,
6733 .get_fan_speed_percent = &ci_dpm_get_fan_speed_percent,
Eric Huang19fbc432016-05-19 15:50:09 -04006734 .print_clock_levels = ci_dpm_print_clock_levels,
6735 .force_clock_level = ci_dpm_force_clock_level,
Eric Huang3cc25912016-05-19 15:54:35 -04006736 .get_sclk_od = ci_dpm_get_sclk_od,
6737 .set_sclk_od = ci_dpm_set_sclk_od,
Eric Huang40899d52016-05-24 15:43:53 -04006738 .get_mclk_od = ci_dpm_get_mclk_od,
6739 .set_mclk_od = ci_dpm_set_mclk_od,
Rex Zhu1d516c42016-10-14 19:16:54 +08006740 .check_state_equal = ci_check_state_equal,
Alex Deucher825cc992016-10-07 12:38:04 -04006741 .get_vce_clock_state = amdgpu_get_vce_clock_state,
Alex Deuchera2e73f52015-04-20 17:09:27 -04006742};
6743
6744static void ci_dpm_set_dpm_funcs(struct amdgpu_device *adev)
6745{
6746 if (adev->pm.funcs == NULL)
6747 adev->pm.funcs = &ci_dpm_funcs;
6748}
6749
6750static const struct amdgpu_irq_src_funcs ci_dpm_irq_funcs = {
6751 .set = ci_dpm_set_interrupt_state,
6752 .process = ci_dpm_process_interrupt,
6753};
6754
6755static void ci_dpm_set_irq_funcs(struct amdgpu_device *adev)
6756{
6757 adev->pm.dpm.thermal.irq.num_types = AMDGPU_THERMAL_IRQ_LAST;
6758 adev->pm.dpm.thermal.irq.funcs = &ci_dpm_irq_funcs;
6759}