blob: 345ea081c76544b2780b4a4002926f70c982d2ca [file] [log] [blame]
Kumar Galaf335b8a2014-04-03 14:48:22 -05001/dts-v1/;
2
3#include "skeleton.dtsi"
4#include <dt-bindings/clock/qcom,gcc-msm8960.h>
Srinivas Kandagatla223280b2015-04-10 21:43:30 +01005#include <dt-bindings/reset/qcom,gcc-msm8960.h>
Stephen Boyd3fe5e3c2014-07-16 13:49:43 -07006#include <dt-bindings/clock/qcom,mmcc-msm8960.h>
Kumar Galaf335b8a2014-04-03 14:48:22 -05007#include <dt-bindings/soc/qcom,gsbi.h>
Pramod Gurav8b8936f2014-08-29 20:00:56 +05308#include <dt-bindings/interrupt-controller/arm-gic.h>
Kumar Galaf335b8a2014-04-03 14:48:22 -05009
10/ {
11 model = "Qualcomm APQ8064";
12 compatible = "qcom,apq8064";
13 interrupt-parent = <&intc>;
14
15 cpus {
16 #address-cells = <1>;
17 #size-cells = <0>;
18
19 cpu@0 {
20 compatible = "qcom,krait";
21 enable-method = "qcom,kpss-acc-v1";
22 device_type = "cpu";
23 reg = <0>;
24 next-level-cache = <&L2>;
25 qcom,acc = <&acc0>;
26 qcom,saw = <&saw0>;
Lina Iyer06c49f22015-03-25 14:25:35 -060027 cpu-idle-states = <&CPU_SPC>;
Kumar Galaf335b8a2014-04-03 14:48:22 -050028 };
29
30 cpu@1 {
31 compatible = "qcom,krait";
32 enable-method = "qcom,kpss-acc-v1";
33 device_type = "cpu";
34 reg = <1>;
35 next-level-cache = <&L2>;
36 qcom,acc = <&acc1>;
37 qcom,saw = <&saw1>;
Lina Iyer06c49f22015-03-25 14:25:35 -060038 cpu-idle-states = <&CPU_SPC>;
Kumar Galaf335b8a2014-04-03 14:48:22 -050039 };
40
41 cpu@2 {
42 compatible = "qcom,krait";
43 enable-method = "qcom,kpss-acc-v1";
44 device_type = "cpu";
45 reg = <2>;
46 next-level-cache = <&L2>;
47 qcom,acc = <&acc2>;
48 qcom,saw = <&saw2>;
Lina Iyer06c49f22015-03-25 14:25:35 -060049 cpu-idle-states = <&CPU_SPC>;
Kumar Galaf335b8a2014-04-03 14:48:22 -050050 };
51
52 cpu@3 {
53 compatible = "qcom,krait";
54 enable-method = "qcom,kpss-acc-v1";
55 device_type = "cpu";
56 reg = <3>;
57 next-level-cache = <&L2>;
58 qcom,acc = <&acc3>;
59 qcom,saw = <&saw3>;
Lina Iyer06c49f22015-03-25 14:25:35 -060060 cpu-idle-states = <&CPU_SPC>;
Kumar Galaf335b8a2014-04-03 14:48:22 -050061 };
62
63 L2: l2-cache {
64 compatible = "cache";
65 cache-level = <2>;
66 };
Lina Iyer06c49f22015-03-25 14:25:35 -060067
68 idle-states {
69 CPU_SPC: spc {
70 compatible = "qcom,idle-state-spc",
71 "arm,idle-state";
72 entry-latency-us = <400>;
73 exit-latency-us = <900>;
74 min-residency-us = <3000>;
75 };
76 };
Kumar Galaf335b8a2014-04-03 14:48:22 -050077 };
78
79 cpu-pmu {
80 compatible = "qcom,krait-pmu";
81 interrupts = <1 10 0x304>;
82 };
83
84 soc: soc {
85 #address-cells = <1>;
86 #size-cells = <1>;
87 ranges;
88 compatible = "simple-bus";
89
Pramod Gurav8b8936f2014-08-29 20:00:56 +053090 tlmm_pinmux: pinctrl@800000 {
91 compatible = "qcom,apq8064-pinctrl";
92 reg = <0x800000 0x4000>;
93
94 gpio-controller;
95 #gpio-cells = <2>;
96 interrupt-controller;
97 #interrupt-cells = <2>;
98 interrupts = <0 16 IRQ_TYPE_LEVEL_HIGH>;
Pramod Guravcd6dd112014-08-29 20:00:57 +053099
100 pinctrl-names = "default";
101 pinctrl-0 = <&ps_hold>;
102
Srinivas Kandagatla0be5fef2014-09-17 06:39:35 +0100103 sdc4_gpios: sdc4-gpios {
104 pios {
105 pins = "gpio63", "gpio64", "gpio65", "gpio66", "gpio67", "gpio68";
106 function = "sdc4";
107 };
108 };
109
Pramod Guravcd6dd112014-08-29 20:00:57 +0530110 ps_hold: ps_hold {
111 mux {
112 pins = "gpio78";
113 function = "ps_hold";
114 };
115 };
Srinivas Kandagatlabc0d3072015-04-10 21:44:40 +0100116
117 i2c1_pins: i2c1 {
118 mux {
119 pins = "gpio20", "gpio21";
120 function = "gsbi1";
121 };
122 };
Pramod Gurav8b8936f2014-08-29 20:00:56 +0530123 };
124
Kumar Galaf335b8a2014-04-03 14:48:22 -0500125 intc: interrupt-controller@2000000 {
126 compatible = "qcom,msm-qgic2";
127 interrupt-controller;
128 #interrupt-cells = <3>;
129 reg = <0x02000000 0x1000>,
130 <0x02002000 0x1000>;
131 };
132
133 timer@200a000 {
134 compatible = "qcom,kpss-timer", "qcom,msm-timer";
135 interrupts = <1 1 0x301>,
136 <1 2 0x301>,
137 <1 3 0x301>;
138 reg = <0x0200a000 0x100>;
139 clock-frequency = <27000000>,
140 <32768>;
141 cpu-offset = <0x80000>;
142 };
143
144 acc0: clock-controller@2088000 {
145 compatible = "qcom,kpss-acc-v1";
146 reg = <0x02088000 0x1000>, <0x02008000 0x1000>;
147 };
148
149 acc1: clock-controller@2098000 {
150 compatible = "qcom,kpss-acc-v1";
151 reg = <0x02098000 0x1000>, <0x02008000 0x1000>;
152 };
153
154 acc2: clock-controller@20a8000 {
155 compatible = "qcom,kpss-acc-v1";
156 reg = <0x020a8000 0x1000>, <0x02008000 0x1000>;
157 };
158
159 acc3: clock-controller@20b8000 {
160 compatible = "qcom,kpss-acc-v1";
161 reg = <0x020b8000 0x1000>, <0x02008000 0x1000>;
162 };
163
Lina Iyer9fc23ce2015-03-25 14:25:32 -0600164 saw0: power-controller@2089000 {
165 compatible = "qcom,apq8064-saw2-v1.1-cpu", "qcom,saw2";
Kumar Galaf335b8a2014-04-03 14:48:22 -0500166 reg = <0x02089000 0x1000>, <0x02009000 0x1000>;
167 regulator;
168 };
169
Lina Iyer9fc23ce2015-03-25 14:25:32 -0600170 saw1: power-controller@2099000 {
171 compatible = "qcom,apq8064-saw2-v1.1-cpu", "qcom,saw2";
Kumar Galaf335b8a2014-04-03 14:48:22 -0500172 reg = <0x02099000 0x1000>, <0x02009000 0x1000>;
173 regulator;
174 };
175
Lina Iyer9fc23ce2015-03-25 14:25:32 -0600176 saw2: power-controller@20a9000 {
177 compatible = "qcom,apq8064-saw2-v1.1-cpu", "qcom,saw2";
Kumar Galaf335b8a2014-04-03 14:48:22 -0500178 reg = <0x020a9000 0x1000>, <0x02009000 0x1000>;
179 regulator;
180 };
181
Lina Iyer9fc23ce2015-03-25 14:25:32 -0600182 saw3: power-controller@20b9000 {
183 compatible = "qcom,apq8064-saw2-v1.1-cpu", "qcom,saw2";
Kumar Galaf335b8a2014-04-03 14:48:22 -0500184 reg = <0x020b9000 0x1000>, <0x02009000 0x1000>;
185 regulator;
186 };
187
kiran.padwal@smartplayin.com8c3166f2014-09-17 16:00:25 +0530188 gsbi1: gsbi@12440000 {
189 status = "disabled";
190 compatible = "qcom,gsbi-v1.0.0";
Andy Gross4105d9d2015-02-09 16:01:08 -0600191 cell-index = <1>;
kiran.padwal@smartplayin.com8c3166f2014-09-17 16:00:25 +0530192 reg = <0x12440000 0x100>;
193 clocks = <&gcc GSBI1_H_CLK>;
194 clock-names = "iface";
195 #address-cells = <1>;
196 #size-cells = <1>;
197 ranges;
198
Andy Gross4105d9d2015-02-09 16:01:08 -0600199 syscon-tcsr = <&tcsr>;
200
kiran.padwal@smartplayin.com8c3166f2014-09-17 16:00:25 +0530201 i2c1: i2c@12460000 {
202 compatible = "qcom,i2c-qup-v1.1.1";
203 reg = <0x12460000 0x1000>;
204 interrupts = <0 194 IRQ_TYPE_NONE>;
205 clocks = <&gcc GSBI1_QUP_CLK>, <&gcc GSBI1_H_CLK>;
206 clock-names = "core", "iface";
207 #address-cells = <1>;
208 #size-cells = <0>;
209 };
210 };
211
212 gsbi2: gsbi@12480000 {
213 status = "disabled";
214 compatible = "qcom,gsbi-v1.0.0";
Andy Gross4105d9d2015-02-09 16:01:08 -0600215 cell-index = <2>;
kiran.padwal@smartplayin.com8c3166f2014-09-17 16:00:25 +0530216 reg = <0x12480000 0x100>;
217 clocks = <&gcc GSBI2_H_CLK>;
218 clock-names = "iface";
219 #address-cells = <1>;
220 #size-cells = <1>;
221 ranges;
222
Andy Gross4105d9d2015-02-09 16:01:08 -0600223 syscon-tcsr = <&tcsr>;
224
kiran.padwal@smartplayin.com8c3166f2014-09-17 16:00:25 +0530225 i2c2: i2c@124a0000 {
226 compatible = "qcom,i2c-qup-v1.1.1";
227 reg = <0x124a0000 0x1000>;
228 interrupts = <0 196 IRQ_TYPE_NONE>;
229 clocks = <&gcc GSBI2_QUP_CLK>, <&gcc GSBI2_H_CLK>;
230 clock-names = "core", "iface";
231 #address-cells = <1>;
232 #size-cells = <0>;
233 };
234 };
235
Kumar Galaf335b8a2014-04-03 14:48:22 -0500236 gsbi7: gsbi@16600000 {
237 status = "disabled";
238 compatible = "qcom,gsbi-v1.0.0";
Andy Gross4105d9d2015-02-09 16:01:08 -0600239 cell-index = <7>;
Kumar Galaf335b8a2014-04-03 14:48:22 -0500240 reg = <0x16600000 0x100>;
241 clocks = <&gcc GSBI7_H_CLK>;
242 clock-names = "iface";
243 #address-cells = <1>;
244 #size-cells = <1>;
245 ranges;
Andy Gross4105d9d2015-02-09 16:01:08 -0600246 syscon-tcsr = <&tcsr>;
247
Pramod Guravd5d46542015-04-10 21:44:31 +0100248 gsbi7_serial: serial@16640000 {
Kumar Galaf335b8a2014-04-03 14:48:22 -0500249 compatible = "qcom,msm-uartdm-v1.3", "qcom,msm-uartdm";
250 reg = <0x16640000 0x1000>,
251 <0x16600000 0x1000>;
252 interrupts = <0 158 0x0>;
253 clocks = <&gcc GSBI7_UART_CLK>, <&gcc GSBI7_H_CLK>;
254 clock-names = "core", "iface";
255 status = "disabled";
256 };
257 };
258
259 qcom,ssbi@500000 {
260 compatible = "qcom,ssbi";
261 reg = <0x00500000 0x1000>;
262 qcom,controller-type = "pmic-arbiter";
263 };
264
265 gcc: clock-controller@900000 {
266 compatible = "qcom,gcc-apq8064";
267 reg = <0x00900000 0x4000>;
268 #clock-cells = <1>;
269 #reset-cells = <1>;
270 };
Stephen Boyd3fe5e3c2014-07-16 13:49:43 -0700271
Kumar Gala1e1177b2015-01-28 13:36:12 -0800272 lcc: clock-controller@28000000 {
273 compatible = "qcom,lcc-apq8064";
274 reg = <0x28000000 0x1000>;
275 #clock-cells = <1>;
276 #reset-cells = <1>;
277 };
278
Stephen Boyd3fe5e3c2014-07-16 13:49:43 -0700279 mmcc: clock-controller@4000000 {
280 compatible = "qcom,mmcc-apq8064";
281 reg = <0x4000000 0x1000>;
282 #clock-cells = <1>;
283 #reset-cells = <1>;
284 };
Srinivas Kandagatla045644f2014-04-29 08:33:52 +0100285
Srinivas Kandagatladc2f8152015-04-10 21:42:44 +0100286 l2cc: clock-controller@2011000 {
287 compatible = "syscon";
288 reg = <0x2011000 0x1000>;
289 };
290
291 rpm@108000 {
292 compatible = "qcom,rpm-apq8064";
293 reg = <0x108000 0x1000>;
294 qcom,ipc = <&l2cc 0x8 2>;
295
296 interrupts = <GIC_SPI 19 IRQ_TYPE_EDGE_RISING>,
297 <GIC_SPI 21 IRQ_TYPE_EDGE_RISING>,
298 <GIC_SPI 22 IRQ_TYPE_EDGE_RISING>;
299 interrupt-names = "ack", "err", "wakeup";
300
301 regulators {
302 compatible = "qcom,rpm-pm8921-regulators";
303
304 pm8921_hdmi_switch: hdmi-switch {
305 bias-pull-down;
306 };
307 };
308 };
309
Srinivas Kandagatlaea986612015-04-10 21:43:42 +0100310 usb1_phy: phy@12500000 {
311 compatible = "qcom,usb-otg-ci";
312 reg = <0x12500000 0x400>;
313 interrupts = <GIC_SPI 100 IRQ_TYPE_NONE>;
314 status = "disabled";
315 dr_mode = "host";
316
317 clocks = <&gcc USB_HS1_XCVR_CLK>,
318 <&gcc USB_HS1_H_CLK>;
319 clock-names = "core", "iface";
320
321 resets = <&gcc USB_HS1_RESET>;
322 reset-names = "link";
323 };
324
Srinivas Kandagatla223280b2015-04-10 21:43:30 +0100325 usb3_phy: phy@12520000 {
326 compatible = "qcom,usb-otg-ci";
327 reg = <0x12520000 0x400>;
328 interrupts = <GIC_SPI 188 IRQ_TYPE_NONE>;
329 status = "disabled";
330 dr_mode = "host";
331
332 clocks = <&gcc USB_HS3_XCVR_CLK>,
333 <&gcc USB_HS3_H_CLK>;
334 clock-names = "core", "iface";
335
336 resets = <&gcc USB_HS3_RESET>;
337 reset-names = "link";
338 };
339
340 usb4_phy: phy@12530000 {
341 compatible = "qcom,usb-otg-ci";
342 reg = <0x12530000 0x400>;
343 interrupts = <GIC_SPI 215 IRQ_TYPE_NONE>;
344 status = "disabled";
345 dr_mode = "host";
346
347 clocks = <&gcc USB_HS4_XCVR_CLK>,
348 <&gcc USB_HS4_H_CLK>;
349 clock-names = "core", "iface";
350
351 resets = <&gcc USB_HS4_RESET>;
352 reset-names = "link";
353 };
354
Srinivas Kandagatlaea986612015-04-10 21:43:42 +0100355 gadget1: gadget@12500000 {
356 compatible = "qcom,ci-hdrc";
357 reg = <0x12500000 0x400>;
358 status = "disabled";
359 dr_mode = "peripheral";
360 interrupts = <GIC_SPI 100 IRQ_TYPE_NONE>;
361 usb-phy = <&usb1_phy>;
362 };
363
364 usb1: usb@12500000 {
365 compatible = "qcom,ehci-host";
366 reg = <0x12500000 0x400>;
367 interrupts = <GIC_SPI 100 IRQ_TYPE_NONE>;
368 status = "disabled";
369 usb-phy = <&usb1_phy>;
370 };
371
Srinivas Kandagatla223280b2015-04-10 21:43:30 +0100372 usb3: usb@12520000 {
373 compatible = "qcom,ehci-host";
374 reg = <0x12520000 0x400>;
375 interrupts = <GIC_SPI 188 IRQ_TYPE_NONE>;
376 status = "disabled";
377 usb-phy = <&usb3_phy>;
378 };
379
380 usb4: usb@12530000 {
381 compatible = "qcom,ehci-host";
382 reg = <0x12530000 0x400>;
383 interrupts = <GIC_SPI 215 IRQ_TYPE_NONE>;
384 status = "disabled";
385 usb-phy = <&usb4_phy>;
386 };
387
Srinivas Kandagatlae6293352015-04-10 21:43:56 +0100388 sata_phy0: phy@1b400000 {
389 compatible = "qcom,apq8064-sata-phy";
390 status = "disabled";
391 reg = <0x1b400000 0x200>;
392 reg-names = "phy_mem";
393 clocks = <&gcc SATA_PHY_CFG_CLK>;
394 clock-names = "cfg";
395 #phy-cells = <0>;
396 };
397
398 sata0: sata@29000000 {
399 compatible = "generic-ahci";
400 status = "disabled";
401 reg = <0x29000000 0x180>;
402 interrupts = <GIC_SPI 209 IRQ_TYPE_NONE>;
403
404 clocks = <&gcc SFAB_SATA_S_H_CLK>,
405 <&gcc SATA_H_CLK>,
406 <&gcc SATA_A_CLK>,
407 <&gcc SATA_RXOOB_CLK>,
408 <&gcc SATA_PMALIVE_CLK>;
409 clock-names = "slave_iface",
410 "iface",
411 "bus",
412 "rxoob",
413 "core_pmalive";
414
415 assigned-clocks = <&gcc SATA_RXOOB_CLK>,
416 <&gcc SATA_PMALIVE_CLK>;
417 assigned-clock-rates = <100000000>, <100000000>;
418
419 phys = <&sata_phy0>;
420 phy-names = "sata-phy";
421 };
422
Srinivas Kandagatla045644f2014-04-29 08:33:52 +0100423 /* Temporary fixed regulator */
424 vsdcc_fixed: vsdcc-regulator {
425 compatible = "regulator-fixed";
426 regulator-name = "SDCC Power";
427 regulator-min-microvolt = <2700000>;
428 regulator-max-microvolt = <2700000>;
429 regulator-always-on;
430 };
431
Srinivas Kandagatlaedb81ca2014-05-16 20:18:53 +0100432 sdcc1bam:dma@12402000{
433 compatible = "qcom,bam-v1.3.0";
434 reg = <0x12402000 0x8000>;
435 interrupts = <0 98 0>;
436 clocks = <&gcc SDC1_H_CLK>;
437 clock-names = "bam_clk";
438 #dma-cells = <1>;
439 qcom,ee = <0>;
440 };
441
442 sdcc3bam:dma@12182000{
443 compatible = "qcom,bam-v1.3.0";
444 reg = <0x12182000 0x8000>;
445 interrupts = <0 96 0>;
446 clocks = <&gcc SDC3_H_CLK>;
447 clock-names = "bam_clk";
448 #dma-cells = <1>;
449 qcom,ee = <0>;
450 };
451
Srinivas Kandagatla0be5fef2014-09-17 06:39:35 +0100452 sdcc4bam:dma@121c2000{
453 compatible = "qcom,bam-v1.3.0";
454 reg = <0x121c2000 0x8000>;
455 interrupts = <0 95 0>;
456 clocks = <&gcc SDC4_H_CLK>;
457 clock-names = "bam_clk";
458 #dma-cells = <1>;
459 qcom,ee = <0>;
460 };
461
Srinivas Kandagatla045644f2014-04-29 08:33:52 +0100462 amba {
463 compatible = "arm,amba-bus";
464 #address-cells = <1>;
465 #size-cells = <1>;
466 ranges;
467 sdcc1: sdcc@12400000 {
468 status = "disabled";
469 compatible = "arm,pl18x", "arm,primecell";
470 arm,primecell-periphid = <0x00051180>;
471 reg = <0x12400000 0x2000>;
472 interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
473 interrupt-names = "cmd_irq";
474 clocks = <&gcc SDC1_CLK>, <&gcc SDC1_H_CLK>;
475 clock-names = "mclk", "apb_pclk";
476 bus-width = <8>;
477 max-frequency = <96000000>;
478 non-removable;
479 cap-sd-highspeed;
480 cap-mmc-highspeed;
481 vmmc-supply = <&vsdcc_fixed>;
Srinivas Kandagatlaedb81ca2014-05-16 20:18:53 +0100482 dmas = <&sdcc1bam 2>, <&sdcc1bam 1>;
483 dma-names = "tx", "rx";
Srinivas Kandagatla045644f2014-04-29 08:33:52 +0100484 };
485
486 sdcc3: sdcc@12180000 {
487 compatible = "arm,pl18x", "arm,primecell";
488 arm,primecell-periphid = <0x00051180>;
489 status = "disabled";
490 reg = <0x12180000 0x2000>;
491 interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
492 interrupt-names = "cmd_irq";
493 clocks = <&gcc SDC3_CLK>, <&gcc SDC3_H_CLK>;
494 clock-names = "mclk", "apb_pclk";
495 bus-width = <4>;
496 cap-sd-highspeed;
497 cap-mmc-highspeed;
498 max-frequency = <192000000>;
499 no-1-8-v;
500 vmmc-supply = <&vsdcc_fixed>;
Srinivas Kandagatlaedb81ca2014-05-16 20:18:53 +0100501 dmas = <&sdcc3bam 2>, <&sdcc3bam 1>;
502 dma-names = "tx", "rx";
Srinivas Kandagatla045644f2014-04-29 08:33:52 +0100503 };
Srinivas Kandagatla0be5fef2014-09-17 06:39:35 +0100504
505 sdcc4: sdcc@121c0000 {
506 compatible = "arm,pl18x", "arm,primecell";
507 arm,primecell-periphid = <0x00051180>;
508 status = "disabled";
509 reg = <0x121c0000 0x2000>;
510 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
511 interrupt-names = "cmd_irq";
512 clocks = <&gcc SDC4_CLK>, <&gcc SDC4_H_CLK>;
513 clock-names = "mclk", "apb_pclk";
514 bus-width = <4>;
515 cap-sd-highspeed;
516 cap-mmc-highspeed;
517 max-frequency = <48000000>;
518 vmmc-supply = <&vsdcc_fixed>;
519 vqmmc-supply = <&vsdcc_fixed>;
520 dmas = <&sdcc4bam 2>, <&sdcc4bam 1>;
521 dma-names = "tx", "rx";
522 pinctrl-names = "default";
523 pinctrl-0 = <&sdc4_gpios>;
524 };
Srinivas Kandagatla045644f2014-04-29 08:33:52 +0100525 };
Andy Gross4105d9d2015-02-09 16:01:08 -0600526
527 tcsr: syscon@1a400000 {
528 compatible = "qcom,tcsr-apq8064", "syscon";
529 reg = <0x1a400000 0x100>;
530 };
Kumar Galaf335b8a2014-04-03 14:48:22 -0500531 };
532};