blob: 15d2cac588b14320b54676ef18e9aa3e0493512b [file] [log] [blame]
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001/*
2 * drxk_hard: DRX-K DVB-C/T demodulator driver
3 *
4 * Copyright (C) 2010-2011 Digital Devices GmbH
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * version 2 only, as published by the Free Software Foundation.
9 *
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
Sakari Ailusbcb63312016-10-28 09:31:20 -020016 * To obtain the license, point your browser to
17 * http://www.gnu.org/copyleft/gpl.html
Ralph Metzler43dd07f2011-07-03 13:42:18 -030018 */
19
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -030020#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
21
Ralph Metzler43dd07f2011-07-03 13:42:18 -030022#include <linux/kernel.h>
23#include <linux/module.h>
24#include <linux/moduleparam.h>
25#include <linux/init.h>
26#include <linux/delay.h>
27#include <linux/firmware.h>
28#include <linux/i2c.h>
Mauro Carvalho Chehab20bfe7a2012-06-29 14:43:32 -030029#include <linux/hardirq.h>
Ralph Metzler43dd07f2011-07-03 13:42:18 -030030#include <asm/div64.h>
31
32#include "dvb_frontend.h"
33#include "drxk.h"
34#include "drxk_hard.h"
Mauro Carvalho Chehabb5e9eb62013-04-28 11:47:43 -030035#include "dvb_math.h"
Ralph Metzler43dd07f2011-07-03 13:42:18 -030036
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -030037static int power_down_dvbt(struct drxk_state *state, bool set_power_mode);
38static int power_down_qam(struct drxk_state *state);
39static int set_dvbt_standard(struct drxk_state *state,
40 enum operation_mode o_mode);
41static int set_qam_standard(struct drxk_state *state,
42 enum operation_mode o_mode);
43static int set_qam(struct drxk_state *state, u16 intermediate_freqk_hz,
44 s32 tuner_freq_offset);
45static int set_dvbt_standard(struct drxk_state *state,
46 enum operation_mode o_mode);
47static int dvbt_start(struct drxk_state *state);
48static int set_dvbt(struct drxk_state *state, u16 intermediate_freqk_hz,
49 s32 tuner_freq_offset);
50static int get_qam_lock_status(struct drxk_state *state, u32 *p_lock_status);
51static int get_dvbt_lock_status(struct drxk_state *state, u32 *p_lock_status);
52static int switch_antenna_to_qam(struct drxk_state *state);
53static int switch_antenna_to_dvbt(struct drxk_state *state);
Ralph Metzler43dd07f2011-07-03 13:42:18 -030054
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -030055static bool is_dvbt(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -030056{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -030057 return state->m_operation_mode == OM_DVBT;
Ralph Metzler43dd07f2011-07-03 13:42:18 -030058}
59
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -030060static bool is_qam(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -030061{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -030062 return state->m_operation_mode == OM_QAM_ITU_A ||
63 state->m_operation_mode == OM_QAM_ITU_B ||
64 state->m_operation_mode == OM_QAM_ITU_C;
Ralph Metzler43dd07f2011-07-03 13:42:18 -030065}
66
Ralph Metzler43dd07f2011-07-03 13:42:18 -030067#define NOA1ROM 0
68
Ralph Metzler43dd07f2011-07-03 13:42:18 -030069#define DRXDAP_FASI_SHORT_FORMAT(addr) (((addr) & 0xFC30FF80) == 0)
70#define DRXDAP_FASI_LONG_FORMAT(addr) (((addr) & 0xFC30FF80) != 0)
71
72#define DEFAULT_MER_83 165
73#define DEFAULT_MER_93 250
74
75#ifndef DRXK_MPEG_SERIAL_OUTPUT_PIN_DRIVE_STRENGTH
76#define DRXK_MPEG_SERIAL_OUTPUT_PIN_DRIVE_STRENGTH (0x02)
77#endif
78
79#ifndef DRXK_MPEG_PARALLEL_OUTPUT_PIN_DRIVE_STRENGTH
80#define DRXK_MPEG_PARALLEL_OUTPUT_PIN_DRIVE_STRENGTH (0x03)
81#endif
82
Ralph Metzler43dd07f2011-07-03 13:42:18 -030083#define DEFAULT_DRXK_MPEG_LOCK_TIMEOUT 700
84#define DEFAULT_DRXK_DEMOD_LOCK_TIMEOUT 500
85
86#ifndef DRXK_KI_RAGC_ATV
87#define DRXK_KI_RAGC_ATV 4
88#endif
89#ifndef DRXK_KI_IAGC_ATV
90#define DRXK_KI_IAGC_ATV 6
91#endif
92#ifndef DRXK_KI_DAGC_ATV
93#define DRXK_KI_DAGC_ATV 7
94#endif
95
96#ifndef DRXK_KI_RAGC_QAM
97#define DRXK_KI_RAGC_QAM 3
98#endif
99#ifndef DRXK_KI_IAGC_QAM
100#define DRXK_KI_IAGC_QAM 4
101#endif
102#ifndef DRXK_KI_DAGC_QAM
103#define DRXK_KI_DAGC_QAM 7
104#endif
105#ifndef DRXK_KI_RAGC_DVBT
106#define DRXK_KI_RAGC_DVBT (IsA1WithPatchCode(state) ? 3 : 2)
107#endif
108#ifndef DRXK_KI_IAGC_DVBT
109#define DRXK_KI_IAGC_DVBT (IsA1WithPatchCode(state) ? 4 : 2)
110#endif
111#ifndef DRXK_KI_DAGC_DVBT
112#define DRXK_KI_DAGC_DVBT (IsA1WithPatchCode(state) ? 10 : 7)
113#endif
114
115#ifndef DRXK_AGC_DAC_OFFSET
116#define DRXK_AGC_DAC_OFFSET (0x800)
117#endif
118
119#ifndef DRXK_BANDWIDTH_8MHZ_IN_HZ
120#define DRXK_BANDWIDTH_8MHZ_IN_HZ (0x8B8249L)
121#endif
122
123#ifndef DRXK_BANDWIDTH_7MHZ_IN_HZ
124#define DRXK_BANDWIDTH_7MHZ_IN_HZ (0x7A1200L)
125#endif
126
127#ifndef DRXK_BANDWIDTH_6MHZ_IN_HZ
128#define DRXK_BANDWIDTH_6MHZ_IN_HZ (0x68A1B6L)
129#endif
130
131#ifndef DRXK_QAM_SYMBOLRATE_MAX
132#define DRXK_QAM_SYMBOLRATE_MAX (7233000)
133#endif
134
135#define DRXK_BL_ROM_OFFSET_TAPS_DVBT 56
136#define DRXK_BL_ROM_OFFSET_TAPS_ITU_A 64
137#define DRXK_BL_ROM_OFFSET_TAPS_ITU_C 0x5FE0
138#define DRXK_BL_ROM_OFFSET_TAPS_BG 24
139#define DRXK_BL_ROM_OFFSET_TAPS_DKILLP 32
140#define DRXK_BL_ROM_OFFSET_TAPS_NTSC 40
141#define DRXK_BL_ROM_OFFSET_TAPS_FM 48
142#define DRXK_BL_ROM_OFFSET_UCODE 0
143
144#define DRXK_BLC_TIMEOUT 100
145
146#define DRXK_BLCC_NR_ELEMENTS_TAPS 2
147#define DRXK_BLCC_NR_ELEMENTS_UCODE 6
148
149#define DRXK_BLDC_NR_ELEMENTS_TAPS 28
150
151#ifndef DRXK_OFDM_NE_NOTCH_WIDTH
152#define DRXK_OFDM_NE_NOTCH_WIDTH (4)
153#endif
154
155#define DRXK_QAM_SL_SIG_POWER_QAM16 (40960)
156#define DRXK_QAM_SL_SIG_POWER_QAM32 (20480)
157#define DRXK_QAM_SL_SIG_POWER_QAM64 (43008)
158#define DRXK_QAM_SL_SIG_POWER_QAM128 (20992)
159#define DRXK_QAM_SL_SIG_POWER_QAM256 (43520)
160
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300161static unsigned int debug;
162module_param(debug, int, 0644);
163MODULE_PARM_DESC(debug, "enable debug messages");
164
Mauro Carvalho Chehab52ee29f2014-09-28 23:23:19 -0300165#define dprintk(level, fmt, arg...) do { \
166if (debug >= level) \
167 printk(KERN_DEBUG KBUILD_MODNAME ": %s " fmt, __func__, ##arg); \
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300168} while (0)
169
170
Mauro Carvalho Chehabb01fbc12011-07-03 17:18:57 -0300171static inline u32 MulDiv32(u32 a, u32 b, u32 c)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300172{
173 u64 tmp64;
174
Oliver Endrissebc7de22011-07-03 13:49:44 -0300175 tmp64 = (u64) a * (u64) b;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300176 do_div(tmp64, c);
177
178 return (u32) tmp64;
179}
180
Mauro Carvalho Chehabff38c212012-10-25 13:40:04 -0200181static inline u32 Frac28a(u32 a, u32 c)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300182{
183 int i = 0;
184 u32 Q1 = 0;
185 u32 R0 = 0;
186
Oliver Endrissebc7de22011-07-03 13:49:44 -0300187 R0 = (a % c) << 4; /* 32-28 == 4 shifts possible at max */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -0300188 Q1 = a / c; /*
189 * integer part, only the 4 least significant
190 * bits will be visible in the result
191 */
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300192
193 /* division using radix 16, 7 nibbles in the result */
194 for (i = 0; i < 7; i++) {
195 Q1 = (Q1 << 4) | (R0 / c);
196 R0 = (R0 % c) << 4;
197 }
198 /* rounding */
199 if ((R0 >> 3) >= c)
200 Q1++;
201
202 return Q1;
203}
204
Mauro Carvalho Chehabb5e9eb62013-04-28 11:47:43 -0300205static inline u32 log10times100(u32 value)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300206{
Mauro Carvalho Chehabb5e9eb62013-04-28 11:47:43 -0300207 return (100L * intlog10(value)) >> 24;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300208}
209
210/****************************************************************************/
211/* I2C **********************************************************************/
212/****************************************************************************/
213
Mauro Carvalho Chehab20bfe7a2012-06-29 14:43:32 -0300214static int drxk_i2c_lock(struct drxk_state *state)
215{
216 i2c_lock_adapter(state->i2c);
217 state->drxk_i2c_exclusive_lock = true;
218
219 return 0;
220}
221
222static void drxk_i2c_unlock(struct drxk_state *state)
223{
224 if (!state->drxk_i2c_exclusive_lock)
225 return;
226
227 i2c_unlock_adapter(state->i2c);
228 state->drxk_i2c_exclusive_lock = false;
229}
230
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300231static int drxk_i2c_transfer(struct drxk_state *state, struct i2c_msg *msgs,
232 unsigned len)
233{
Mauro Carvalho Chehab20bfe7a2012-06-29 14:43:32 -0300234 if (state->drxk_i2c_exclusive_lock)
235 return __i2c_transfer(state->i2c, msgs, len);
236 else
237 return i2c_transfer(state->i2c, msgs, len);
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300238}
239
240static int i2c_read1(struct drxk_state *state, u8 adr, u8 *val)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300241{
Oliver Endrissebc7de22011-07-03 13:49:44 -0300242 struct i2c_msg msgs[1] = { {.addr = adr, .flags = I2C_M_RD,
243 .buf = val, .len = 1}
244 };
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300245
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300246 return drxk_i2c_transfer(state, msgs, 1);
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300247}
248
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300249static int i2c_write(struct drxk_state *state, u8 adr, u8 *data, int len)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300250{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300251 int status;
Oliver Endrissebc7de22011-07-03 13:49:44 -0300252 struct i2c_msg msg = {
253 .addr = adr, .flags = 0, .buf = data, .len = len };
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300254
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300255 dprintk(3, ":");
256 if (debug > 2) {
257 int i;
258 for (i = 0; i < len; i++)
Mauro Carvalho Chehab0fb220f2013-04-28 11:47:46 -0300259 pr_cont(" %02x", data[i]);
260 pr_cont("\n");
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300261 }
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300262 status = drxk_i2c_transfer(state, &msg, 1);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300263 if (status >= 0 && status != 1)
264 status = -EIO;
265
266 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -0300267 pr_err("i2c write error at addr 0x%02x\n", adr);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300268
269 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300270}
271
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300272static int i2c_read(struct drxk_state *state,
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300273 u8 adr, u8 *msg, int len, u8 *answ, int alen)
274{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300275 int status;
Mauro Carvalho Chehabe4f4f872011-07-09 17:35:26 -0300276 struct i2c_msg msgs[2] = {
277 {.addr = adr, .flags = 0,
Oliver Endrissebc7de22011-07-03 13:49:44 -0300278 .buf = msg, .len = len},
Mauro Carvalho Chehabe4f4f872011-07-09 17:35:26 -0300279 {.addr = adr, .flags = I2C_M_RD,
280 .buf = answ, .len = alen}
Oliver Endrissebc7de22011-07-03 13:49:44 -0300281 };
Mauro Carvalho Chehabf07a0bc2011-07-21 22:30:27 -0300282
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300283 status = drxk_i2c_transfer(state, msgs, 2);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300284 if (status != 2) {
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300285 if (debug > 2)
Mauro Carvalho Chehab0fb220f2013-04-28 11:47:46 -0300286 pr_cont(": ERROR!\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300287 if (status >= 0)
288 status = -EIO;
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300289
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -0300290 pr_err("i2c read error at addr 0x%02x\n", adr);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300291 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300292 }
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300293 if (debug > 2) {
294 int i;
Mauro Carvalho Chehab0d3e6fe2011-07-22 12:34:41 -0300295 dprintk(2, ": read from");
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300296 for (i = 0; i < len; i++)
Mauro Carvalho Chehab0fb220f2013-04-28 11:47:46 -0300297 pr_cont(" %02x", msg[i]);
298 pr_cont(", value = ");
Mauro Carvalho Chehabf07a0bc2011-07-21 22:30:27 -0300299 for (i = 0; i < alen; i++)
Mauro Carvalho Chehab0fb220f2013-04-28 11:47:46 -0300300 pr_cont(" %02x", answ[i]);
301 pr_cont("\n");
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300302 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300303 return 0;
304}
305
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -0300306static int read16_flags(struct drxk_state *state, u32 reg, u16 *data, u8 flags)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300307{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300308 int status;
Oliver Endrissebc7de22011-07-03 13:49:44 -0300309 u8 adr = state->demod_address, mm1[4], mm2[2], len;
Mauro Carvalho Chehabe076c922011-07-09 13:06:12 -0300310
311 if (state->single_master)
312 flags |= 0xC0;
313
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300314 if (DRXDAP_FASI_LONG_FORMAT(reg) || (flags != 0)) {
315 mm1[0] = (((reg << 1) & 0xFF) | 0x01);
316 mm1[1] = ((reg >> 16) & 0xFF);
317 mm1[2] = ((reg >> 24) & 0xFF) | flags;
318 mm1[3] = ((reg >> 7) & 0xFF);
319 len = 4;
320 } else {
321 mm1[0] = ((reg << 1) & 0xFF);
322 mm1[1] = (((reg >> 16) & 0x0F) | ((reg >> 18) & 0xF0));
323 len = 2;
324 }
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300325 dprintk(2, "(0x%08x, 0x%02x)\n", reg, flags);
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300326 status = i2c_read(state, adr, mm1, len, mm2, 2);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300327 if (status < 0)
328 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300329 if (data)
330 *data = mm2[0] | (mm2[1] << 8);
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300331
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300332 return 0;
333}
334
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -0300335static int read16(struct drxk_state *state, u32 reg, u16 *data)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300336{
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -0300337 return read16_flags(state, reg, data, 0);
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300338}
339
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -0300340static int read32_flags(struct drxk_state *state, u32 reg, u32 *data, u8 flags)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300341{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300342 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300343 u8 adr = state->demod_address, mm1[4], mm2[4], len;
Mauro Carvalho Chehabe076c922011-07-09 13:06:12 -0300344
345 if (state->single_master)
346 flags |= 0xC0;
347
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300348 if (DRXDAP_FASI_LONG_FORMAT(reg) || (flags != 0)) {
349 mm1[0] = (((reg << 1) & 0xFF) | 0x01);
350 mm1[1] = ((reg >> 16) & 0xFF);
351 mm1[2] = ((reg >> 24) & 0xFF) | flags;
352 mm1[3] = ((reg >> 7) & 0xFF);
353 len = 4;
354 } else {
355 mm1[0] = ((reg << 1) & 0xFF);
356 mm1[1] = (((reg >> 16) & 0x0F) | ((reg >> 18) & 0xF0));
357 len = 2;
358 }
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300359 dprintk(2, "(0x%08x, 0x%02x)\n", reg, flags);
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300360 status = i2c_read(state, adr, mm1, len, mm2, 4);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300361 if (status < 0)
362 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300363 if (data)
364 *data = mm2[0] | (mm2[1] << 8) |
Oliver Endrissebc7de22011-07-03 13:49:44 -0300365 (mm2[2] << 16) | (mm2[3] << 24);
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300366
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300367 return 0;
368}
369
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -0300370static int read32(struct drxk_state *state, u32 reg, u32 *data)
371{
372 return read32_flags(state, reg, data, 0);
373}
374
375static int write16_flags(struct drxk_state *state, u32 reg, u16 data, u8 flags)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300376{
377 u8 adr = state->demod_address, mm[6], len;
Mauro Carvalho Chehabe076c922011-07-09 13:06:12 -0300378
379 if (state->single_master)
380 flags |= 0xC0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300381 if (DRXDAP_FASI_LONG_FORMAT(reg) || (flags != 0)) {
382 mm[0] = (((reg << 1) & 0xFF) | 0x01);
383 mm[1] = ((reg >> 16) & 0xFF);
384 mm[2] = ((reg >> 24) & 0xFF) | flags;
385 mm[3] = ((reg >> 7) & 0xFF);
386 len = 4;
387 } else {
388 mm[0] = ((reg << 1) & 0xFF);
389 mm[1] = (((reg >> 16) & 0x0F) | ((reg >> 18) & 0xF0));
390 len = 2;
391 }
392 mm[len] = data & 0xff;
Oliver Endrissebc7de22011-07-03 13:49:44 -0300393 mm[len + 1] = (data >> 8) & 0xff;
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300394
395 dprintk(2, "(0x%08x, 0x%04x, 0x%02x)\n", reg, data, flags);
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300396 return i2c_write(state, adr, mm, len + 2);
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300397}
398
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -0300399static int write16(struct drxk_state *state, u32 reg, u16 data)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300400{
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -0300401 return write16_flags(state, reg, data, 0);
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300402}
403
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -0300404static int write32_flags(struct drxk_state *state, u32 reg, u32 data, u8 flags)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300405{
406 u8 adr = state->demod_address, mm[8], len;
Mauro Carvalho Chehabe076c922011-07-09 13:06:12 -0300407
408 if (state->single_master)
409 flags |= 0xC0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300410 if (DRXDAP_FASI_LONG_FORMAT(reg) || (flags != 0)) {
411 mm[0] = (((reg << 1) & 0xFF) | 0x01);
412 mm[1] = ((reg >> 16) & 0xFF);
413 mm[2] = ((reg >> 24) & 0xFF) | flags;
414 mm[3] = ((reg >> 7) & 0xFF);
415 len = 4;
416 } else {
417 mm[0] = ((reg << 1) & 0xFF);
418 mm[1] = (((reg >> 16) & 0x0F) | ((reg >> 18) & 0xF0));
419 len = 2;
420 }
421 mm[len] = data & 0xff;
Oliver Endrissebc7de22011-07-03 13:49:44 -0300422 mm[len + 1] = (data >> 8) & 0xff;
423 mm[len + 2] = (data >> 16) & 0xff;
424 mm[len + 3] = (data >> 24) & 0xff;
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300425 dprintk(2, "(0x%08x, 0x%08x, 0x%02x)\n", reg, data, flags);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300426
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300427 return i2c_write(state, adr, mm, len + 4);
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300428}
429
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -0300430static int write32(struct drxk_state *state, u32 reg, u32 data)
431{
432 return write32_flags(state, reg, data, 0);
433}
434
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300435static int write_block(struct drxk_state *state, u32 address,
436 const int block_size, const u8 p_block[])
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300437{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300438 int status = 0, blk_size = block_size;
439 u8 flags = 0;
Mauro Carvalho Chehabe076c922011-07-09 13:06:12 -0300440
441 if (state->single_master)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300442 flags |= 0xC0;
Mauro Carvalho Chehabe076c922011-07-09 13:06:12 -0300443
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300444 while (blk_size > 0) {
445 int chunk = blk_size > state->m_chunk_size ?
446 state->m_chunk_size : blk_size;
447 u8 *adr_buf = &state->chunk[0];
448 u32 adr_length = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300449
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300450 if (DRXDAP_FASI_LONG_FORMAT(address) || (flags != 0)) {
451 adr_buf[0] = (((address << 1) & 0xFF) | 0x01);
452 adr_buf[1] = ((address >> 16) & 0xFF);
453 adr_buf[2] = ((address >> 24) & 0xFF);
454 adr_buf[3] = ((address >> 7) & 0xFF);
455 adr_buf[2] |= flags;
456 adr_length = 4;
457 if (chunk == state->m_chunk_size)
458 chunk -= 2;
Oliver Endrissebc7de22011-07-03 13:49:44 -0300459 } else {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300460 adr_buf[0] = ((address << 1) & 0xFF);
461 adr_buf[1] = (((address >> 16) & 0x0F) |
462 ((address >> 18) & 0xF0));
463 adr_length = 2;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300464 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300465 memcpy(&state->chunk[adr_length], p_block, chunk);
466 dprintk(2, "(0x%08x, 0x%02x)\n", address, flags);
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300467 if (debug > 1) {
468 int i;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300469 if (p_block)
470 for (i = 0; i < chunk; i++)
Mauro Carvalho Chehab0fb220f2013-04-28 11:47:46 -0300471 pr_cont(" %02x", p_block[i]);
472 pr_cont("\n");
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300473 }
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300474 status = i2c_write(state, state->demod_address,
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300475 &state->chunk[0], chunk + adr_length);
Oliver Endrissebc7de22011-07-03 13:49:44 -0300476 if (status < 0) {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -0300477 pr_err("%s: i2c write error at addr 0x%02x\n",
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300478 __func__, address);
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300479 break;
480 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300481 p_block += chunk;
482 address += (chunk >> 1);
483 blk_size -= chunk;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300484 }
Oliver Endrissebc7de22011-07-03 13:49:44 -0300485 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300486}
487
488#ifndef DRXK_MAX_RETRIES_POWERUP
489#define DRXK_MAX_RETRIES_POWERUP 20
490#endif
491
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300492static int power_up_device(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300493{
494 int status;
495 u8 data = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300496 u16 retry_count = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300497
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300498 dprintk(1, "\n");
499
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300500 status = i2c_read1(state, state->demod_address, &data);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300501 if (status < 0) {
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300502 do {
503 data = 0;
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300504 status = i2c_write(state, state->demod_address,
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300505 &data, 1);
Mauro Carvalho Chehabb72852b2013-04-28 11:47:47 -0300506 usleep_range(10000, 11000);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300507 retry_count++;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300508 if (status < 0)
509 continue;
Mauro Carvalho Chehab2a5f6722012-06-29 14:24:18 -0300510 status = i2c_read1(state, state->demod_address,
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300511 &data);
512 } while (status < 0 &&
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300513 (retry_count < DRXK_MAX_RETRIES_POWERUP));
514 if (status < 0 && retry_count >= DRXK_MAX_RETRIES_POWERUP)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300515 goto error;
516 }
517
518 /* Make sure all clk domains are active */
519 status = write16(state, SIO_CC_PWD_MODE__A, SIO_CC_PWD_MODE_LEVEL_NONE);
520 if (status < 0)
521 goto error;
522 status = write16(state, SIO_CC_UPDATE__A, SIO_CC_UPDATE_KEY);
523 if (status < 0)
524 goto error;
525 /* Enable pll lock tests */
526 status = write16(state, SIO_CC_PLL_LOCK__A, 1);
527 if (status < 0)
528 goto error;
529
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300530 state->m_current_power_mode = DRX_POWER_UP;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300531
532error:
533 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -0300534 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300535
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300536 return status;
537}
538
539
540static int init_state(struct drxk_state *state)
541{
Mauro Carvalho Chehab147e1102011-07-10 08:24:26 -0300542 /*
Mauro Carvalho Chehab5a13e402015-05-08 08:59:16 -0300543 * FIXME: most (all?) of the values below should be moved into
Mauro Carvalho Chehab147e1102011-07-10 08:24:26 -0300544 * struct drxk_config, as they are probably board-specific
545 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300546 u32 ul_vsb_if_agc_mode = DRXK_AGC_CTRL_AUTO;
547 u32 ul_vsb_if_agc_output_level = 0;
548 u32 ul_vsb_if_agc_min_level = 0;
549 u32 ul_vsb_if_agc_max_level = 0x7FFF;
550 u32 ul_vsb_if_agc_speed = 3;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300551
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300552 u32 ul_vsb_rf_agc_mode = DRXK_AGC_CTRL_AUTO;
553 u32 ul_vsb_rf_agc_output_level = 0;
554 u32 ul_vsb_rf_agc_min_level = 0;
555 u32 ul_vsb_rf_agc_max_level = 0x7FFF;
556 u32 ul_vsb_rf_agc_speed = 3;
557 u32 ul_vsb_rf_agc_top = 9500;
558 u32 ul_vsb_rf_agc_cut_off_current = 4000;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300559
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300560 u32 ul_atv_if_agc_mode = DRXK_AGC_CTRL_AUTO;
561 u32 ul_atv_if_agc_output_level = 0;
562 u32 ul_atv_if_agc_min_level = 0;
563 u32 ul_atv_if_agc_max_level = 0;
564 u32 ul_atv_if_agc_speed = 3;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300565
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300566 u32 ul_atv_rf_agc_mode = DRXK_AGC_CTRL_OFF;
567 u32 ul_atv_rf_agc_output_level = 0;
568 u32 ul_atv_rf_agc_min_level = 0;
569 u32 ul_atv_rf_agc_max_level = 0;
570 u32 ul_atv_rf_agc_top = 9500;
571 u32 ul_atv_rf_agc_cut_off_current = 4000;
572 u32 ul_atv_rf_agc_speed = 3;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300573
574 u32 ulQual83 = DEFAULT_MER_83;
575 u32 ulQual93 = DEFAULT_MER_93;
576
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300577 u32 ul_mpeg_lock_time_out = DEFAULT_DRXK_MPEG_LOCK_TIMEOUT;
578 u32 ul_demod_lock_time_out = DEFAULT_DRXK_DEMOD_LOCK_TIMEOUT;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300579
580 /* io_pad_cfg register (8 bit reg.) MSB bit is 1 (default value) */
581 /* io_pad_cfg_mode output mode is drive always */
582 /* io_pad_cfg_drive is set to power 2 (23 mA) */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300583 u32 ul_gpio_cfg = 0x0113;
584 u32 ul_invert_ts_clock = 0;
585 u32 ul_ts_data_strength = DRXK_MPEG_SERIAL_OUTPUT_PIN_DRIVE_STRENGTH;
586 u32 ul_dvbt_bitrate = 50000000;
587 u32 ul_dvbc_bitrate = DRXK_QAM_SYMBOLRATE_MAX * 8;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300588
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300589 u32 ul_insert_rs_byte = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300590
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300591 u32 ul_rf_mirror = 1;
592 u32 ul_power_down = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300593
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300594 dprintk(1, "\n");
595
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300596 state->m_has_lna = false;
597 state->m_has_dvbt = false;
598 state->m_has_dvbc = false;
599 state->m_has_atv = false;
600 state->m_has_oob = false;
601 state->m_has_audio = false;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300602
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300603 if (!state->m_chunk_size)
604 state->m_chunk_size = 124;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300605
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300606 state->m_osc_clock_freq = 0;
607 state->m_smart_ant_inverted = false;
608 state->m_b_p_down_open_bridge = false;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300609
610 /* real system clock frequency in kHz */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300611 state->m_sys_clock_freq = 151875;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300612 /* Timing div, 250ns/Psys */
613 /* Timing div, = (delay (nano seconds) * sysclk (kHz))/ 1000 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300614 state->m_hi_cfg_timing_div = ((state->m_sys_clock_freq / 1000) *
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300615 HI_I2C_DELAY) / 1000;
616 /* Clipping */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300617 if (state->m_hi_cfg_timing_div > SIO_HI_RA_RAM_PAR_2_CFG_DIV__M)
618 state->m_hi_cfg_timing_div = SIO_HI_RA_RAM_PAR_2_CFG_DIV__M;
619 state->m_hi_cfg_wake_up_key = (state->demod_address << 1);
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300620 /* port/bridge/power down ctrl */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300621 state->m_hi_cfg_ctrl = SIO_HI_RA_RAM_PAR_5_CFG_SLV0_SLAVE;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300622
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300623 state->m_b_power_down = (ul_power_down != 0);
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300624
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300625 state->m_drxk_a3_patch_code = false;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300626
627 /* Init AGC and PGA parameters */
628 /* VSB IF */
Mauro Carvalho Chehab949dd082013-04-28 11:47:50 -0300629 state->m_vsb_if_agc_cfg.ctrl_mode = ul_vsb_if_agc_mode;
630 state->m_vsb_if_agc_cfg.output_level = ul_vsb_if_agc_output_level;
631 state->m_vsb_if_agc_cfg.min_output_level = ul_vsb_if_agc_min_level;
632 state->m_vsb_if_agc_cfg.max_output_level = ul_vsb_if_agc_max_level;
633 state->m_vsb_if_agc_cfg.speed = ul_vsb_if_agc_speed;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300634 state->m_vsb_pga_cfg = 140;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300635
636 /* VSB RF */
Mauro Carvalho Chehab949dd082013-04-28 11:47:50 -0300637 state->m_vsb_rf_agc_cfg.ctrl_mode = ul_vsb_rf_agc_mode;
638 state->m_vsb_rf_agc_cfg.output_level = ul_vsb_rf_agc_output_level;
639 state->m_vsb_rf_agc_cfg.min_output_level = ul_vsb_rf_agc_min_level;
640 state->m_vsb_rf_agc_cfg.max_output_level = ul_vsb_rf_agc_max_level;
641 state->m_vsb_rf_agc_cfg.speed = ul_vsb_rf_agc_speed;
642 state->m_vsb_rf_agc_cfg.top = ul_vsb_rf_agc_top;
643 state->m_vsb_rf_agc_cfg.cut_off_current = ul_vsb_rf_agc_cut_off_current;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300644 state->m_vsb_pre_saw_cfg.reference = 0x07;
645 state->m_vsb_pre_saw_cfg.use_pre_saw = true;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300646
647 state->m_Quality83percent = DEFAULT_MER_83;
648 state->m_Quality93percent = DEFAULT_MER_93;
649 if (ulQual93 <= 500 && ulQual83 < ulQual93) {
650 state->m_Quality83percent = ulQual83;
651 state->m_Quality93percent = ulQual93;
652 }
653
654 /* ATV IF */
Mauro Carvalho Chehab949dd082013-04-28 11:47:50 -0300655 state->m_atv_if_agc_cfg.ctrl_mode = ul_atv_if_agc_mode;
656 state->m_atv_if_agc_cfg.output_level = ul_atv_if_agc_output_level;
657 state->m_atv_if_agc_cfg.min_output_level = ul_atv_if_agc_min_level;
658 state->m_atv_if_agc_cfg.max_output_level = ul_atv_if_agc_max_level;
659 state->m_atv_if_agc_cfg.speed = ul_atv_if_agc_speed;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300660
661 /* ATV RF */
Mauro Carvalho Chehab949dd082013-04-28 11:47:50 -0300662 state->m_atv_rf_agc_cfg.ctrl_mode = ul_atv_rf_agc_mode;
663 state->m_atv_rf_agc_cfg.output_level = ul_atv_rf_agc_output_level;
664 state->m_atv_rf_agc_cfg.min_output_level = ul_atv_rf_agc_min_level;
665 state->m_atv_rf_agc_cfg.max_output_level = ul_atv_rf_agc_max_level;
666 state->m_atv_rf_agc_cfg.speed = ul_atv_rf_agc_speed;
667 state->m_atv_rf_agc_cfg.top = ul_atv_rf_agc_top;
668 state->m_atv_rf_agc_cfg.cut_off_current = ul_atv_rf_agc_cut_off_current;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300669 state->m_atv_pre_saw_cfg.reference = 0x04;
670 state->m_atv_pre_saw_cfg.use_pre_saw = true;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300671
672
673 /* DVBT RF */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300674 state->m_dvbt_rf_agc_cfg.ctrl_mode = DRXK_AGC_CTRL_OFF;
675 state->m_dvbt_rf_agc_cfg.output_level = 0;
676 state->m_dvbt_rf_agc_cfg.min_output_level = 0;
677 state->m_dvbt_rf_agc_cfg.max_output_level = 0xFFFF;
678 state->m_dvbt_rf_agc_cfg.top = 0x2100;
679 state->m_dvbt_rf_agc_cfg.cut_off_current = 4000;
680 state->m_dvbt_rf_agc_cfg.speed = 1;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300681
682
683 /* DVBT IF */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300684 state->m_dvbt_if_agc_cfg.ctrl_mode = DRXK_AGC_CTRL_AUTO;
685 state->m_dvbt_if_agc_cfg.output_level = 0;
686 state->m_dvbt_if_agc_cfg.min_output_level = 0;
687 state->m_dvbt_if_agc_cfg.max_output_level = 9000;
688 state->m_dvbt_if_agc_cfg.top = 13424;
689 state->m_dvbt_if_agc_cfg.cut_off_current = 0;
690 state->m_dvbt_if_agc_cfg.speed = 3;
691 state->m_dvbt_if_agc_cfg.fast_clip_ctrl_delay = 30;
692 state->m_dvbt_if_agc_cfg.ingain_tgt_max = 30000;
Oliver Endrissebc7de22011-07-03 13:49:44 -0300693 /* state->m_dvbtPgaCfg = 140; */
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300694
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300695 state->m_dvbt_pre_saw_cfg.reference = 4;
696 state->m_dvbt_pre_saw_cfg.use_pre_saw = false;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300697
698 /* QAM RF */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300699 state->m_qam_rf_agc_cfg.ctrl_mode = DRXK_AGC_CTRL_OFF;
700 state->m_qam_rf_agc_cfg.output_level = 0;
701 state->m_qam_rf_agc_cfg.min_output_level = 6023;
702 state->m_qam_rf_agc_cfg.max_output_level = 27000;
703 state->m_qam_rf_agc_cfg.top = 0x2380;
704 state->m_qam_rf_agc_cfg.cut_off_current = 4000;
705 state->m_qam_rf_agc_cfg.speed = 3;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300706
707 /* QAM IF */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300708 state->m_qam_if_agc_cfg.ctrl_mode = DRXK_AGC_CTRL_AUTO;
709 state->m_qam_if_agc_cfg.output_level = 0;
710 state->m_qam_if_agc_cfg.min_output_level = 0;
711 state->m_qam_if_agc_cfg.max_output_level = 9000;
712 state->m_qam_if_agc_cfg.top = 0x0511;
713 state->m_qam_if_agc_cfg.cut_off_current = 0;
714 state->m_qam_if_agc_cfg.speed = 3;
715 state->m_qam_if_agc_cfg.ingain_tgt_max = 5119;
716 state->m_qam_if_agc_cfg.fast_clip_ctrl_delay = 50;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300717
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300718 state->m_qam_pga_cfg = 140;
719 state->m_qam_pre_saw_cfg.reference = 4;
720 state->m_qam_pre_saw_cfg.use_pre_saw = false;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300721
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300722 state->m_operation_mode = OM_NONE;
723 state->m_drxk_state = DRXK_UNINITIALIZED;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300724
725 /* MPEG output configuration */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300726 state->m_enable_mpeg_output = true; /* If TRUE; enable MPEG ouput */
727 state->m_insert_rs_byte = false; /* If TRUE; insert RS byte */
728 state->m_invert_data = false; /* If TRUE; invert DATA signals */
729 state->m_invert_err = false; /* If TRUE; invert ERR signal */
730 state->m_invert_str = false; /* If TRUE; invert STR signals */
731 state->m_invert_val = false; /* If TRUE; invert VAL signals */
732 state->m_invert_clk = (ul_invert_ts_clock != 0); /* If TRUE; invert CLK signals */
Mauro Carvalho Chehab67f04612012-01-20 18:30:58 -0300733
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300734 /* If TRUE; static MPEG clockrate will be used;
735 otherwise clockrate will adapt to the bitrate of the TS */
736
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300737 state->m_dvbt_bitrate = ul_dvbt_bitrate;
738 state->m_dvbc_bitrate = ul_dvbc_bitrate;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300739
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300740 state->m_ts_data_strength = (ul_ts_data_strength & 0x07);
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300741
742 /* Maximum bitrate in b/s in case static clockrate is selected */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300743 state->m_mpeg_ts_static_bitrate = 19392658;
744 state->m_disable_te_ihandling = false;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300745
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300746 if (ul_insert_rs_byte)
747 state->m_insert_rs_byte = true;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300748
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300749 state->m_mpeg_lock_time_out = DEFAULT_DRXK_MPEG_LOCK_TIMEOUT;
750 if (ul_mpeg_lock_time_out < 10000)
751 state->m_mpeg_lock_time_out = ul_mpeg_lock_time_out;
752 state->m_demod_lock_time_out = DEFAULT_DRXK_DEMOD_LOCK_TIMEOUT;
753 if (ul_demod_lock_time_out < 10000)
754 state->m_demod_lock_time_out = ul_demod_lock_time_out;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300755
Oliver Endrissebc7de22011-07-03 13:49:44 -0300756 /* QAM defaults */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300757 state->m_constellation = DRX_CONSTELLATION_AUTO;
758 state->m_qam_interleave_mode = DRXK_QAM_I12_J17;
759 state->m_fec_rs_plen = 204 * 8; /* fecRsPlen annex A */
760 state->m_fec_rs_prescale = 1;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300761
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300762 state->m_sqi_speed = DRXK_DVBT_SQI_SPEED_MEDIUM;
763 state->m_agcfast_clip_ctrl_delay = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300764
Mauro Carvalho Chehab949dd082013-04-28 11:47:50 -0300765 state->m_gpio_cfg = ul_gpio_cfg;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300766
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300767 state->m_b_power_down = false;
768 state->m_current_power_mode = DRX_POWER_DOWN;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300769
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300770 state->m_rfmirror = (ul_rf_mirror == 0);
771 state->m_if_agc_pol = false;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300772 return 0;
773}
774
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300775static int drxx_open(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300776{
777 int status = 0;
778 u32 jtag = 0;
779 u16 bid = 0;
780 u16 key = 0;
781
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300782 dprintk(1, "\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300783 /* stop lock indicator process */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -0300784 status = write16(state, SCU_RAM_GPIO__A,
785 SCU_RAM_GPIO_HW_LOCK_IND_DISABLE);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300786 if (status < 0)
787 goto error;
788 /* Check device id */
789 status = read16(state, SIO_TOP_COMM_KEY__A, &key);
790 if (status < 0)
791 goto error;
792 status = write16(state, SIO_TOP_COMM_KEY__A, SIO_TOP_COMM_KEY_KEY);
793 if (status < 0)
794 goto error;
795 status = read32(state, SIO_TOP_JTAGID_LO__A, &jtag);
796 if (status < 0)
797 goto error;
798 status = read16(state, SIO_PDR_UIO_IN_HI__A, &bid);
799 if (status < 0)
800 goto error;
801 status = write16(state, SIO_TOP_COMM_KEY__A, key);
802error:
803 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -0300804 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300805 return status;
806}
807
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300808static int get_device_capabilities(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300809{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300810 u16 sio_pdr_ohw_cfg = 0;
811 u32 sio_top_jtagid_lo = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300812 int status;
Mauro Carvalho Chehab9c6e1822011-07-10 08:38:18 -0300813 const char *spin = "";
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300814
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -0300815 dprintk(1, "\n");
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300816
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300817 /* driver 0.9.0 */
818 /* stop lock indicator process */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -0300819 status = write16(state, SCU_RAM_GPIO__A,
820 SCU_RAM_GPIO_HW_LOCK_IND_DISABLE);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300821 if (status < 0)
822 goto error;
Martin Blumenstingl84183662012-10-04 14:22:55 -0300823 status = write16(state, SIO_TOP_COMM_KEY__A, SIO_TOP_COMM_KEY_KEY);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300824 if (status < 0)
825 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300826 status = read16(state, SIO_PDR_OHW_CFG__A, &sio_pdr_ohw_cfg);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300827 if (status < 0)
828 goto error;
829 status = write16(state, SIO_TOP_COMM_KEY__A, 0x0000);
830 if (status < 0)
831 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -0300832
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300833 switch ((sio_pdr_ohw_cfg & SIO_PDR_OHW_CFG_FREF_SEL__M)) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300834 case 0:
835 /* ignore (bypass ?) */
836 break;
837 case 1:
838 /* 27 MHz */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300839 state->m_osc_clock_freq = 27000;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300840 break;
841 case 2:
842 /* 20.25 MHz */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300843 state->m_osc_clock_freq = 20250;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300844 break;
845 case 3:
846 /* 4 MHz */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300847 state->m_osc_clock_freq = 20250;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300848 break;
849 default:
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -0300850 pr_err("Clock Frequency is unknown\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300851 return -EINVAL;
852 }
853 /*
854 Determine device capabilities
855 Based on pinning v14
856 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300857 status = read32(state, SIO_TOP_JTAGID_LO__A, &sio_top_jtagid_lo);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300858 if (status < 0)
859 goto error;
Mauro Carvalho Chehab0d3e6fe2011-07-22 12:34:41 -0300860
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -0300861 pr_info("status = 0x%08x\n", sio_top_jtagid_lo);
Mauro Carvalho Chehab0d3e6fe2011-07-22 12:34:41 -0300862
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300863 /* driver 0.9.0 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300864 switch ((sio_top_jtagid_lo >> 29) & 0xF) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300865 case 0:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300866 state->m_device_spin = DRXK_SPIN_A1;
Mauro Carvalho Chehab9c6e1822011-07-10 08:38:18 -0300867 spin = "A1";
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300868 break;
869 case 2:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300870 state->m_device_spin = DRXK_SPIN_A2;
Mauro Carvalho Chehab9c6e1822011-07-10 08:38:18 -0300871 spin = "A2";
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300872 break;
873 case 3:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300874 state->m_device_spin = DRXK_SPIN_A3;
Mauro Carvalho Chehab9c6e1822011-07-10 08:38:18 -0300875 spin = "A3";
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300876 break;
877 default:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300878 state->m_device_spin = DRXK_SPIN_UNKNOWN;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300879 status = -EINVAL;
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -0300880 pr_err("Spin %d unknown\n", (sio_top_jtagid_lo >> 29) & 0xF);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300881 goto error2;
882 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300883 switch ((sio_top_jtagid_lo >> 12) & 0xFF) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300884 case 0x13:
885 /* typeId = DRX3913K_TYPE_ID */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300886 state->m_has_lna = false;
887 state->m_has_oob = false;
888 state->m_has_atv = false;
889 state->m_has_audio = false;
890 state->m_has_dvbt = true;
891 state->m_has_dvbc = true;
892 state->m_has_sawsw = true;
893 state->m_has_gpio2 = false;
894 state->m_has_gpio1 = false;
895 state->m_has_irqn = false;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300896 break;
897 case 0x15:
898 /* typeId = DRX3915K_TYPE_ID */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300899 state->m_has_lna = false;
900 state->m_has_oob = false;
901 state->m_has_atv = true;
902 state->m_has_audio = false;
903 state->m_has_dvbt = true;
904 state->m_has_dvbc = false;
905 state->m_has_sawsw = true;
906 state->m_has_gpio2 = true;
907 state->m_has_gpio1 = true;
908 state->m_has_irqn = false;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300909 break;
910 case 0x16:
911 /* typeId = DRX3916K_TYPE_ID */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300912 state->m_has_lna = false;
913 state->m_has_oob = false;
914 state->m_has_atv = true;
915 state->m_has_audio = false;
916 state->m_has_dvbt = true;
917 state->m_has_dvbc = false;
918 state->m_has_sawsw = true;
919 state->m_has_gpio2 = true;
920 state->m_has_gpio1 = true;
921 state->m_has_irqn = false;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300922 break;
923 case 0x18:
924 /* typeId = DRX3918K_TYPE_ID */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300925 state->m_has_lna = false;
926 state->m_has_oob = false;
927 state->m_has_atv = true;
928 state->m_has_audio = true;
929 state->m_has_dvbt = true;
930 state->m_has_dvbc = false;
931 state->m_has_sawsw = true;
932 state->m_has_gpio2 = true;
933 state->m_has_gpio1 = true;
934 state->m_has_irqn = false;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300935 break;
936 case 0x21:
937 /* typeId = DRX3921K_TYPE_ID */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300938 state->m_has_lna = false;
939 state->m_has_oob = false;
940 state->m_has_atv = true;
941 state->m_has_audio = true;
942 state->m_has_dvbt = true;
943 state->m_has_dvbc = true;
944 state->m_has_sawsw = true;
945 state->m_has_gpio2 = true;
946 state->m_has_gpio1 = true;
947 state->m_has_irqn = false;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300948 break;
949 case 0x23:
950 /* typeId = DRX3923K_TYPE_ID */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300951 state->m_has_lna = false;
952 state->m_has_oob = false;
953 state->m_has_atv = true;
954 state->m_has_audio = true;
955 state->m_has_dvbt = true;
956 state->m_has_dvbc = true;
957 state->m_has_sawsw = true;
958 state->m_has_gpio2 = true;
959 state->m_has_gpio1 = true;
960 state->m_has_irqn = false;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300961 break;
962 case 0x25:
963 /* typeId = DRX3925K_TYPE_ID */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300964 state->m_has_lna = false;
965 state->m_has_oob = false;
966 state->m_has_atv = true;
967 state->m_has_audio = true;
968 state->m_has_dvbt = true;
969 state->m_has_dvbc = true;
970 state->m_has_sawsw = true;
971 state->m_has_gpio2 = true;
972 state->m_has_gpio1 = true;
973 state->m_has_irqn = false;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300974 break;
975 case 0x26:
976 /* typeId = DRX3926K_TYPE_ID */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300977 state->m_has_lna = false;
978 state->m_has_oob = false;
979 state->m_has_atv = true;
980 state->m_has_audio = false;
981 state->m_has_dvbt = true;
982 state->m_has_dvbc = true;
983 state->m_has_sawsw = true;
984 state->m_has_gpio2 = true;
985 state->m_has_gpio1 = true;
986 state->m_has_irqn = false;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300987 break;
988 default:
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -0300989 pr_err("DeviceID 0x%02x not supported\n",
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300990 ((sio_top_jtagid_lo >> 12) & 0xFF));
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -0300991 status = -EINVAL;
992 goto error2;
993 }
994
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -0300995 pr_info("detected a drx-39%02xk, spin %s, xtal %d.%03d MHz\n",
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -0300996 ((sio_top_jtagid_lo >> 12) & 0xFF), spin,
997 state->m_osc_clock_freq / 1000,
998 state->m_osc_clock_freq % 1000);
Mauro Carvalho Chehab9c6e1822011-07-10 08:38:18 -0300999
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001000error:
1001 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001002 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001003
1004error2:
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001005 return status;
1006}
1007
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001008static int hi_command(struct drxk_state *state, u16 cmd, u16 *p_result)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001009{
1010 int status;
1011 bool powerdown_cmd;
1012
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001013 dprintk(1, "\n");
1014
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001015 /* Write command */
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03001016 status = write16(state, SIO_HI_RA_RAM_CMD__A, cmd);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001017 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001018 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001019 if (cmd == SIO_HI_RA_RAM_CMD_RESET)
Mauro Carvalho Chehabb72852b2013-04-28 11:47:47 -03001020 usleep_range(1000, 2000);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001021
1022 powerdown_cmd =
Oliver Endrissebc7de22011-07-03 13:49:44 -03001023 (bool) ((cmd == SIO_HI_RA_RAM_CMD_CONFIG) &&
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001024 ((state->m_hi_cfg_ctrl) &
Oliver Endrissebc7de22011-07-03 13:49:44 -03001025 SIO_HI_RA_RAM_PAR_5_CFG_SLEEP__M) ==
1026 SIO_HI_RA_RAM_PAR_5_CFG_SLEEP_ZZZ);
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03001027 if (!powerdown_cmd) {
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001028 /* Wait until command rdy */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001029 u32 retry_count = 0;
1030 u16 wait_cmd;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001031
1032 do {
Mauro Carvalho Chehabb72852b2013-04-28 11:47:47 -03001033 usleep_range(1000, 2000);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001034 retry_count += 1;
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03001035 status = read16(state, SIO_HI_RA_RAM_CMD__A,
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001036 &wait_cmd);
1037 } while ((status < 0) && (retry_count < DRXK_MAX_RETRIES)
1038 && (wait_cmd != 0));
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001039 if (status < 0)
1040 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001041 status = read16(state, SIO_HI_RA_RAM_RES__A, p_result);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001042 }
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001043error:
1044 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001045 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001046
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001047 return status;
1048}
1049
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001050static int hi_cfg_command(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001051{
1052 int status;
1053
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001054 dprintk(1, "\n");
1055
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001056 mutex_lock(&state->mutex);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001057
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001058 status = write16(state, SIO_HI_RA_RAM_PAR_6__A,
1059 state->m_hi_cfg_timeout);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001060 if (status < 0)
1061 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001062 status = write16(state, SIO_HI_RA_RAM_PAR_5__A,
1063 state->m_hi_cfg_ctrl);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001064 if (status < 0)
1065 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001066 status = write16(state, SIO_HI_RA_RAM_PAR_4__A,
1067 state->m_hi_cfg_wake_up_key);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001068 if (status < 0)
1069 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001070 status = write16(state, SIO_HI_RA_RAM_PAR_3__A,
1071 state->m_hi_cfg_bridge_delay);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001072 if (status < 0)
1073 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001074 status = write16(state, SIO_HI_RA_RAM_PAR_2__A,
1075 state->m_hi_cfg_timing_div);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001076 if (status < 0)
1077 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001078 status = write16(state, SIO_HI_RA_RAM_PAR_1__A,
1079 SIO_HI_RA_RAM_PAR_1_PAR1_SEC_KEY);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001080 if (status < 0)
1081 goto error;
Hans Verkuilb1cf2012013-10-04 11:01:45 -03001082 status = hi_command(state, SIO_HI_RA_RAM_CMD_CONFIG, NULL);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001083 if (status < 0)
1084 goto error;
1085
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001086 state->m_hi_cfg_ctrl &= ~SIO_HI_RA_RAM_PAR_5_CFG_SLEEP_ZZZ;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001087error:
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001088 mutex_unlock(&state->mutex);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001089 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001090 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001091 return status;
1092}
1093
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001094static int init_hi(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001095{
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001096 dprintk(1, "\n");
1097
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001098 state->m_hi_cfg_wake_up_key = (state->demod_address << 1);
1099 state->m_hi_cfg_timeout = 0x96FF;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001100 /* port/bridge/power down ctrl */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001101 state->m_hi_cfg_ctrl = SIO_HI_RA_RAM_PAR_5_CFG_SLV0_SLAVE;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001102
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001103 return hi_cfg_command(state);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001104}
1105
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001106static int mpegts_configure_pins(struct drxk_state *state, bool mpeg_enable)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001107{
1108 int status = -1;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001109 u16 sio_pdr_mclk_cfg = 0;
1110 u16 sio_pdr_mdx_cfg = 0;
Mauro Carvalho Chehabd5856812012-01-21 07:57:06 -03001111 u16 err_cfg = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001112
Mauro Carvalho Chehab534e0482011-07-24 14:59:20 -03001113 dprintk(1, ": mpeg %s, %s mode\n",
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001114 mpeg_enable ? "enable" : "disable",
1115 state->m_enable_parallel ? "parallel" : "serial");
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001116
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001117 /* stop lock indicator process */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001118 status = write16(state, SCU_RAM_GPIO__A,
1119 SCU_RAM_GPIO_HW_LOCK_IND_DISABLE);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001120 if (status < 0)
1121 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001122
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001123 /* MPEG TS pad configuration */
Martin Blumenstingl84183662012-10-04 14:22:55 -03001124 status = write16(state, SIO_TOP_COMM_KEY__A, SIO_TOP_COMM_KEY_KEY);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001125 if (status < 0)
1126 goto error;
1127
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03001128 if (!mpeg_enable) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001129 /* Set MPEG TS pads to inputmode */
1130 status = write16(state, SIO_PDR_MSTRT_CFG__A, 0x0000);
1131 if (status < 0)
1132 goto error;
1133 status = write16(state, SIO_PDR_MERR_CFG__A, 0x0000);
1134 if (status < 0)
1135 goto error;
1136 status = write16(state, SIO_PDR_MCLK_CFG__A, 0x0000);
1137 if (status < 0)
1138 goto error;
1139 status = write16(state, SIO_PDR_MVAL_CFG__A, 0x0000);
1140 if (status < 0)
1141 goto error;
1142 status = write16(state, SIO_PDR_MD0_CFG__A, 0x0000);
1143 if (status < 0)
1144 goto error;
1145 status = write16(state, SIO_PDR_MD1_CFG__A, 0x0000);
1146 if (status < 0)
1147 goto error;
1148 status = write16(state, SIO_PDR_MD2_CFG__A, 0x0000);
1149 if (status < 0)
1150 goto error;
1151 status = write16(state, SIO_PDR_MD3_CFG__A, 0x0000);
1152 if (status < 0)
1153 goto error;
1154 status = write16(state, SIO_PDR_MD4_CFG__A, 0x0000);
1155 if (status < 0)
1156 goto error;
1157 status = write16(state, SIO_PDR_MD5_CFG__A, 0x0000);
1158 if (status < 0)
1159 goto error;
1160 status = write16(state, SIO_PDR_MD6_CFG__A, 0x0000);
1161 if (status < 0)
1162 goto error;
1163 status = write16(state, SIO_PDR_MD7_CFG__A, 0x0000);
1164 if (status < 0)
1165 goto error;
1166 } else {
1167 /* Enable MPEG output */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001168 sio_pdr_mdx_cfg =
1169 ((state->m_ts_data_strength <<
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001170 SIO_PDR_MD0_CFG_DRIVE__B) | 0x0003);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001171 sio_pdr_mclk_cfg = ((state->m_ts_clockk_strength <<
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001172 SIO_PDR_MCLK_CFG_DRIVE__B) |
1173 0x0003);
1174
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001175 status = write16(state, SIO_PDR_MSTRT_CFG__A, sio_pdr_mdx_cfg);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001176 if (status < 0)
1177 goto error;
Mauro Carvalho Chehabd5856812012-01-21 07:57:06 -03001178
1179 if (state->enable_merr_cfg)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001180 err_cfg = sio_pdr_mdx_cfg;
Mauro Carvalho Chehabd5856812012-01-21 07:57:06 -03001181
1182 status = write16(state, SIO_PDR_MERR_CFG__A, err_cfg);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001183 if (status < 0)
1184 goto error;
Mauro Carvalho Chehabd5856812012-01-21 07:57:06 -03001185 status = write16(state, SIO_PDR_MVAL_CFG__A, err_cfg);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001186 if (status < 0)
1187 goto error;
Mauro Carvalho Chehabd5856812012-01-21 07:57:06 -03001188
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03001189 if (state->m_enable_parallel) {
Jonathan McCrohan39c1cb22013-10-20 21:34:01 -03001190 /* parallel -> enable MD1 to MD7 */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001191 status = write16(state, SIO_PDR_MD1_CFG__A,
1192 sio_pdr_mdx_cfg);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001193 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001194 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001195 status = write16(state, SIO_PDR_MD2_CFG__A,
1196 sio_pdr_mdx_cfg);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001197 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001198 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001199 status = write16(state, SIO_PDR_MD3_CFG__A,
1200 sio_pdr_mdx_cfg);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001201 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001202 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001203 status = write16(state, SIO_PDR_MD4_CFG__A,
1204 sio_pdr_mdx_cfg);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001205 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001206 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001207 status = write16(state, SIO_PDR_MD5_CFG__A,
1208 sio_pdr_mdx_cfg);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001209 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001210 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001211 status = write16(state, SIO_PDR_MD6_CFG__A,
1212 sio_pdr_mdx_cfg);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001213 if (status < 0)
1214 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001215 status = write16(state, SIO_PDR_MD7_CFG__A,
1216 sio_pdr_mdx_cfg);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001217 if (status < 0)
1218 goto error;
1219 } else {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001220 sio_pdr_mdx_cfg = ((state->m_ts_data_strength <<
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001221 SIO_PDR_MD0_CFG_DRIVE__B)
1222 | 0x0003);
1223 /* serial -> disable MD1 to MD7 */
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03001224 status = write16(state, SIO_PDR_MD1_CFG__A, 0x0000);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001225 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001226 goto error;
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03001227 status = write16(state, SIO_PDR_MD2_CFG__A, 0x0000);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001228 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001229 goto error;
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03001230 status = write16(state, SIO_PDR_MD3_CFG__A, 0x0000);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001231 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001232 goto error;
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03001233 status = write16(state, SIO_PDR_MD4_CFG__A, 0x0000);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001234 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001235 goto error;
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03001236 status = write16(state, SIO_PDR_MD5_CFG__A, 0x0000);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001237 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001238 goto error;
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03001239 status = write16(state, SIO_PDR_MD6_CFG__A, 0x0000);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001240 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001241 goto error;
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03001242 status = write16(state, SIO_PDR_MD7_CFG__A, 0x0000);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001243 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001244 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001245 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001246 status = write16(state, SIO_PDR_MCLK_CFG__A, sio_pdr_mclk_cfg);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001247 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001248 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001249 status = write16(state, SIO_PDR_MD0_CFG__A, sio_pdr_mdx_cfg);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001250 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001251 goto error;
1252 }
1253 /* Enable MB output over MPEG pads and ctl input */
1254 status = write16(state, SIO_PDR_MON_CFG__A, 0x0000);
1255 if (status < 0)
1256 goto error;
1257 /* Write nomagic word to enable pdr reg write */
1258 status = write16(state, SIO_TOP_COMM_KEY__A, 0x0000);
1259error:
1260 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001261 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001262 return status;
1263}
1264
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001265static int mpegts_disable(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001266{
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001267 dprintk(1, "\n");
1268
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001269 return mpegts_configure_pins(state, false);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001270}
1271
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001272static int bl_chain_cmd(struct drxk_state *state,
1273 u16 rom_offset, u16 nr_of_elements, u32 time_out)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001274{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001275 u16 bl_status = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001276 int status;
1277 unsigned long end;
1278
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001279 dprintk(1, "\n");
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001280 mutex_lock(&state->mutex);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001281 status = write16(state, SIO_BL_MODE__A, SIO_BL_MODE_CHAIN);
1282 if (status < 0)
1283 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001284 status = write16(state, SIO_BL_CHAIN_ADDR__A, rom_offset);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001285 if (status < 0)
1286 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001287 status = write16(state, SIO_BL_CHAIN_LEN__A, nr_of_elements);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001288 if (status < 0)
1289 goto error;
1290 status = write16(state, SIO_BL_ENABLE__A, SIO_BL_ENABLE_ON);
1291 if (status < 0)
1292 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001293
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001294 end = jiffies + msecs_to_jiffies(time_out);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001295 do {
Mauro Carvalho Chehabb72852b2013-04-28 11:47:47 -03001296 usleep_range(1000, 2000);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001297 status = read16(state, SIO_BL_STATUS__A, &bl_status);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001298 if (status < 0)
1299 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001300 } while ((bl_status == 0x1) &&
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001301 ((time_is_after_jiffies(end))));
1302
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001303 if (bl_status == 0x1) {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001304 pr_err("SIO not ready\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001305 status = -EINVAL;
1306 goto error2;
1307 }
1308error:
1309 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001310 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001311error2:
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001312 mutex_unlock(&state->mutex);
1313 return status;
1314}
1315
1316
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001317static int download_microcode(struct drxk_state *state,
1318 const u8 p_mc_image[], u32 length)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001319{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001320 const u8 *p_src = p_mc_image;
1321 u32 address;
1322 u16 n_blocks;
1323 u16 block_size;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001324 u32 offset = 0;
1325 u32 i;
Mauro Carvalho Chehab1bd09dd2011-07-03 18:21:59 -03001326 int status = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001327
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001328 dprintk(1, "\n");
1329
Hans Verkuil5becbc52012-05-14 10:22:58 -03001330 /* down the drain (we don't care about MAGIC_WORD) */
1331#if 0
1332 /* For future reference */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001333 drain = (p_src[0] << 8) | p_src[1];
Hans Verkuil5becbc52012-05-14 10:22:58 -03001334#endif
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001335 p_src += sizeof(u16);
Oliver Endrissebc7de22011-07-03 13:49:44 -03001336 offset += sizeof(u16);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001337 n_blocks = (p_src[0] << 8) | p_src[1];
1338 p_src += sizeof(u16);
Oliver Endrissebc7de22011-07-03 13:49:44 -03001339 offset += sizeof(u16);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001340
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001341 for (i = 0; i < n_blocks; i += 1) {
1342 address = (p_src[0] << 24) | (p_src[1] << 16) |
1343 (p_src[2] << 8) | p_src[3];
1344 p_src += sizeof(u32);
Oliver Endrissebc7de22011-07-03 13:49:44 -03001345 offset += sizeof(u32);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001346
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001347 block_size = ((p_src[0] << 8) | p_src[1]) * sizeof(u16);
1348 p_src += sizeof(u16);
Oliver Endrissebc7de22011-07-03 13:49:44 -03001349 offset += sizeof(u16);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001350
Hans Verkuil5becbc52012-05-14 10:22:58 -03001351#if 0
1352 /* For future reference */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001353 flags = (p_src[0] << 8) | p_src[1];
Hans Verkuil5becbc52012-05-14 10:22:58 -03001354#endif
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001355 p_src += sizeof(u16);
Oliver Endrissebc7de22011-07-03 13:49:44 -03001356 offset += sizeof(u16);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001357
Hans Verkuil5becbc52012-05-14 10:22:58 -03001358#if 0
1359 /* For future reference */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001360 block_crc = (p_src[0] << 8) | p_src[1];
Hans Verkuil5becbc52012-05-14 10:22:58 -03001361#endif
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001362 p_src += sizeof(u16);
Oliver Endrissebc7de22011-07-03 13:49:44 -03001363 offset += sizeof(u16);
Mauro Carvalho Chehabbcd2ebb2011-07-09 18:57:54 -03001364
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001365 if (offset + block_size > length) {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001366 pr_err("Firmware is corrupted.\n");
Mauro Carvalho Chehabbcd2ebb2011-07-09 18:57:54 -03001367 return -EINVAL;
1368 }
1369
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001370 status = write_block(state, address, block_size, p_src);
Mauro Carvalho Chehab39624f72011-07-09 19:23:44 -03001371 if (status < 0) {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001372 pr_err("Error %d while loading firmware\n", status);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001373 break;
Mauro Carvalho Chehab39624f72011-07-09 19:23:44 -03001374 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001375 p_src += block_size;
1376 offset += block_size;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001377 }
1378 return status;
1379}
1380
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001381static int dvbt_enable_ofdm_token_ring(struct drxk_state *state, bool enable)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001382{
1383 int status;
Oliver Endrissebc7de22011-07-03 13:49:44 -03001384 u16 data = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001385 u16 desired_ctrl = SIO_OFDM_SH_OFDM_RING_ENABLE_ON;
1386 u16 desired_status = SIO_OFDM_SH_OFDM_RING_STATUS_ENABLED;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001387 unsigned long end;
1388
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001389 dprintk(1, "\n");
1390
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03001391 if (!enable) {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001392 desired_ctrl = SIO_OFDM_SH_OFDM_RING_ENABLE_OFF;
1393 desired_status = SIO_OFDM_SH_OFDM_RING_STATUS_DOWN;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001394 }
1395
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001396 status = read16(state, SIO_OFDM_SH_OFDM_RING_STATUS__A, &data);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001397 if (status >= 0 && data == desired_status) {
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001398 /* tokenring already has correct status */
1399 return status;
1400 }
1401 /* Disable/enable dvbt tokenring bridge */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001402 status = write16(state, SIO_OFDM_SH_OFDM_RING_ENABLE__A, desired_ctrl);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001403
Oliver Endrissebc7de22011-07-03 13:49:44 -03001404 end = jiffies + msecs_to_jiffies(DRXK_OFDM_TR_SHUTDOWN_TIMEOUT);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001405 do {
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03001406 status = read16(state, SIO_OFDM_SH_OFDM_RING_STATUS__A, &data);
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001407 if ((status >= 0 && data == desired_status)
1408 || time_is_after_jiffies(end))
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001409 break;
Mauro Carvalho Chehabb72852b2013-04-28 11:47:47 -03001410 usleep_range(1000, 2000);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001411 } while (1);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001412 if (data != desired_status) {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001413 pr_err("SIO not ready\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001414 return -EINVAL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001415 }
1416 return status;
1417}
1418
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001419static int mpegts_stop(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001420{
1421 int status = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001422 u16 fec_oc_snc_mode = 0;
1423 u16 fec_oc_ipr_mode = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001424
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001425 dprintk(1, "\n");
1426
Jonathan McCrohan39c1cb22013-10-20 21:34:01 -03001427 /* Graceful shutdown (byte boundaries) */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001428 status = read16(state, FEC_OC_SNC_MODE__A, &fec_oc_snc_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001429 if (status < 0)
1430 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001431 fec_oc_snc_mode |= FEC_OC_SNC_MODE_SHUTDOWN__M;
1432 status = write16(state, FEC_OC_SNC_MODE__A, fec_oc_snc_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001433 if (status < 0)
1434 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001435
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001436 /* Suppress MCLK during absence of data */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001437 status = read16(state, FEC_OC_IPR_MODE__A, &fec_oc_ipr_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001438 if (status < 0)
1439 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001440 fec_oc_ipr_mode |= FEC_OC_IPR_MODE_MCLK_DIS_DAT_ABS__M;
1441 status = write16(state, FEC_OC_IPR_MODE__A, fec_oc_ipr_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001442
1443error:
1444 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001445 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001446
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001447 return status;
1448}
1449
1450static int scu_command(struct drxk_state *state,
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001451 u16 cmd, u8 parameter_len,
1452 u16 *parameter, u8 result_len, u16 *result)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001453{
1454#if (SCU_RAM_PARAM_0__A - SCU_RAM_PARAM_15__A) != 15
1455#error DRXK register mapping no longer compatible with this routine!
1456#endif
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001457 u16 cur_cmd = 0;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001458 int status = -EINVAL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001459 unsigned long end;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001460 u8 buffer[34];
1461 int cnt = 0, ii;
Mauro Carvalho Chehab75589772011-07-10 13:25:48 -03001462 const char *p;
1463 char errname[30];
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001464
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001465 dprintk(1, "\n");
1466
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001467 if ((cmd == 0) || ((parameter_len > 0) && (parameter == NULL)) ||
1468 ((result_len > 0) && (result == NULL))) {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001469 pr_err("Error %d on %s\n", status, __func__);
Alexey Khoroshilove4459e12012-04-05 18:53:20 -03001470 return status;
1471 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001472
1473 mutex_lock(&state->mutex);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001474
1475 /* assume that the command register is ready
1476 since it is checked afterwards */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001477 for (ii = parameter_len - 1; ii >= 0; ii -= 1) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001478 buffer[cnt++] = (parameter[ii] & 0xFF);
1479 buffer[cnt++] = ((parameter[ii] >> 8) & 0xFF);
1480 }
1481 buffer[cnt++] = (cmd & 0xFF);
1482 buffer[cnt++] = ((cmd >> 8) & 0xFF);
1483
1484 write_block(state, SCU_RAM_PARAM_0__A -
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001485 (parameter_len - 1), cnt, buffer);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001486 /* Wait until SCU has processed command */
1487 end = jiffies + msecs_to_jiffies(DRXK_MAX_WAITTIME);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001488 do {
Mauro Carvalho Chehabb72852b2013-04-28 11:47:47 -03001489 usleep_range(1000, 2000);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001490 status = read16(state, SCU_RAM_COMMAND__A, &cur_cmd);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001491 if (status < 0)
1492 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001493 } while (!(cur_cmd == DRX_SCU_READY) && (time_is_after_jiffies(end)));
1494 if (cur_cmd != DRX_SCU_READY) {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001495 pr_err("SCU not ready\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001496 status = -EIO;
1497 goto error2;
1498 }
1499 /* read results */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001500 if ((result_len > 0) && (result != NULL)) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001501 s16 err;
1502 int ii;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001503
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001504 for (ii = result_len - 1; ii >= 0; ii -= 1) {
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001505 status = read16(state, SCU_RAM_PARAM_0__A - ii,
1506 &result[ii]);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001507 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001508 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001509 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001510
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001511 /* Check if an error was reported by SCU */
1512 err = (s16)result[0];
Mauro Carvalho Chehab75589772011-07-10 13:25:48 -03001513 if (err >= 0)
1514 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001515
Mauro Carvalho Chehab75589772011-07-10 13:25:48 -03001516 /* check for the known error codes */
1517 switch (err) {
1518 case SCU_RESULT_UNKCMD:
1519 p = "SCU_RESULT_UNKCMD";
1520 break;
1521 case SCU_RESULT_UNKSTD:
1522 p = "SCU_RESULT_UNKSTD";
1523 break;
1524 case SCU_RESULT_SIZE:
1525 p = "SCU_RESULT_SIZE";
1526 break;
1527 case SCU_RESULT_INVPAR:
1528 p = "SCU_RESULT_INVPAR";
1529 break;
1530 default: /* Other negative values are errors */
1531 sprintf(errname, "ERROR: %d\n", err);
1532 p = errname;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001533 }
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001534 pr_err("%s while sending cmd 0x%04x with params:", p, cmd);
Mauro Carvalho Chehab75589772011-07-10 13:25:48 -03001535 print_hex_dump_bytes("drxk: ", DUMP_PREFIX_NONE, buffer, cnt);
1536 status = -EINVAL;
1537 goto error2;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001538 }
1539
1540error:
Oliver Endrissebc7de22011-07-03 13:49:44 -03001541 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001542 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001543error2:
1544 mutex_unlock(&state->mutex);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001545 return status;
1546}
1547
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001548static int set_iqm_af(struct drxk_state *state, bool active)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001549{
1550 u16 data = 0;
1551 int status;
1552
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001553 dprintk(1, "\n");
1554
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001555 /* Configure IQM */
1556 status = read16(state, IQM_AF_STDBY__A, &data);
1557 if (status < 0)
1558 goto error;
Oliver Endrissebc7de22011-07-03 13:49:44 -03001559
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001560 if (!active) {
1561 data |= (IQM_AF_STDBY_STDBY_ADC_STANDBY
1562 | IQM_AF_STDBY_STDBY_AMP_STANDBY
1563 | IQM_AF_STDBY_STDBY_PD_STANDBY
1564 | IQM_AF_STDBY_STDBY_TAGC_IF_STANDBY
1565 | IQM_AF_STDBY_STDBY_TAGC_RF_STANDBY);
1566 } else {
1567 data &= ((~IQM_AF_STDBY_STDBY_ADC_STANDBY)
1568 & (~IQM_AF_STDBY_STDBY_AMP_STANDBY)
1569 & (~IQM_AF_STDBY_STDBY_PD_STANDBY)
1570 & (~IQM_AF_STDBY_STDBY_TAGC_IF_STANDBY)
1571 & (~IQM_AF_STDBY_STDBY_TAGC_RF_STANDBY)
1572 );
1573 }
1574 status = write16(state, IQM_AF_STDBY__A, data);
1575
1576error:
1577 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001578 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001579 return status;
1580}
1581
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001582static int ctrl_power_mode(struct drxk_state *state, enum drx_power_mode *mode)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001583{
1584 int status = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001585 u16 sio_cc_pwd_mode = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001586
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001587 dprintk(1, "\n");
1588
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001589 /* Check arguments */
1590 if (mode == NULL)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001591 return -EINVAL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001592
1593 switch (*mode) {
1594 case DRX_POWER_UP:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001595 sio_cc_pwd_mode = SIO_CC_PWD_MODE_LEVEL_NONE;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001596 break;
1597 case DRXK_POWER_DOWN_OFDM:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001598 sio_cc_pwd_mode = SIO_CC_PWD_MODE_LEVEL_OFDM;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001599 break;
1600 case DRXK_POWER_DOWN_CORE:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001601 sio_cc_pwd_mode = SIO_CC_PWD_MODE_LEVEL_CLOCK;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001602 break;
1603 case DRXK_POWER_DOWN_PLL:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001604 sio_cc_pwd_mode = SIO_CC_PWD_MODE_LEVEL_PLL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001605 break;
1606 case DRX_POWER_DOWN:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001607 sio_cc_pwd_mode = SIO_CC_PWD_MODE_LEVEL_OSC;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001608 break;
1609 default:
1610 /* Unknow sleep mode */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001611 return -EINVAL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001612 }
1613
1614 /* If already in requested power mode, do nothing */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001615 if (state->m_current_power_mode == *mode)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001616 return 0;
1617
1618 /* For next steps make sure to start from DRX_POWER_UP mode */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001619 if (state->m_current_power_mode != DRX_POWER_UP) {
1620 status = power_up_device(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001621 if (status < 0)
1622 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001623 status = dvbt_enable_ofdm_token_ring(state, true);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001624 if (status < 0)
1625 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001626 }
1627
1628 if (*mode == DRX_POWER_UP) {
1629 /* Restore analog & pin configuartion */
1630 } else {
1631 /* Power down to requested mode */
1632 /* Backup some register settings */
1633 /* Set pins with possible pull-ups connected
1634 to them in input mode */
1635 /* Analog power down */
1636 /* ADC power down */
1637 /* Power down device */
1638 /* stop all comm_exec */
1639 /* Stop and power down previous standard */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001640 switch (state->m_operation_mode) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001641 case OM_DVBT:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001642 status = mpegts_stop(state);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001643 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001644 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001645 status = power_down_dvbt(state, false);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001646 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001647 goto error;
1648 break;
1649 case OM_QAM_ITU_A:
1650 case OM_QAM_ITU_C:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001651 status = mpegts_stop(state);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001652 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001653 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001654 status = power_down_qam(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001655 if (status < 0)
1656 goto error;
1657 break;
1658 default:
1659 break;
1660 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001661 status = dvbt_enable_ofdm_token_ring(state, false);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001662 if (status < 0)
1663 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001664 status = write16(state, SIO_CC_PWD_MODE__A, sio_cc_pwd_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001665 if (status < 0)
1666 goto error;
1667 status = write16(state, SIO_CC_UPDATE__A, SIO_CC_UPDATE_KEY);
1668 if (status < 0)
1669 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001670
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001671 if (*mode != DRXK_POWER_DOWN_OFDM) {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001672 state->m_hi_cfg_ctrl |=
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001673 SIO_HI_RA_RAM_PAR_5_CFG_SLEEP_ZZZ;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001674 status = hi_cfg_command(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001675 if (status < 0)
1676 goto error;
1677 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001678 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001679 state->m_current_power_mode = *mode;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001680
1681error:
1682 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001683 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001684
Oliver Endrissebc7de22011-07-03 13:49:44 -03001685 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001686}
1687
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001688static int power_down_dvbt(struct drxk_state *state, bool set_power_mode)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001689{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001690 enum drx_power_mode power_mode = DRXK_POWER_DOWN_OFDM;
1691 u16 cmd_result = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001692 u16 data = 0;
1693 int status;
1694
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001695 dprintk(1, "\n");
1696
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001697 status = read16(state, SCU_COMM_EXEC__A, &data);
1698 if (status < 0)
1699 goto error;
1700 if (data == SCU_COMM_EXEC_ACTIVE) {
1701 /* Send OFDM stop command */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001702 status = scu_command(state,
1703 SCU_RAM_COMMAND_STANDARD_OFDM
1704 | SCU_RAM_COMMAND_CMD_DEMOD_STOP,
1705 0, NULL, 1, &cmd_result);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03001706 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001707 goto error;
1708 /* Send OFDM reset command */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001709 status = scu_command(state,
1710 SCU_RAM_COMMAND_STANDARD_OFDM
1711 | SCU_RAM_COMMAND_CMD_DEMOD_RESET,
1712 0, NULL, 1, &cmd_result);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001713 if (status < 0)
1714 goto error;
1715 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001716
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001717 /* Reset datapath for OFDM, processors first */
1718 status = write16(state, OFDM_SC_COMM_EXEC__A, OFDM_SC_COMM_EXEC_STOP);
1719 if (status < 0)
1720 goto error;
1721 status = write16(state, OFDM_LC_COMM_EXEC__A, OFDM_LC_COMM_EXEC_STOP);
1722 if (status < 0)
1723 goto error;
1724 status = write16(state, IQM_COMM_EXEC__A, IQM_COMM_EXEC_B_STOP);
1725 if (status < 0)
1726 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001727
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001728 /* powerdown AFE */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001729 status = set_iqm_af(state, false);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001730 if (status < 0)
1731 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001732
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001733 /* powerdown to OFDM mode */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001734 if (set_power_mode) {
1735 status = ctrl_power_mode(state, &power_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001736 if (status < 0)
1737 goto error;
1738 }
1739error:
1740 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001741 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001742 return status;
1743}
1744
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001745static int setoperation_mode(struct drxk_state *state,
1746 enum operation_mode o_mode)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001747{
1748 int status = 0;
1749
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001750 dprintk(1, "\n");
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001751 /*
Oliver Endrissebc7de22011-07-03 13:49:44 -03001752 Stop and power down previous standard
1753 TODO investigate total power down instead of partial
1754 power down depending on "previous" standard.
1755 */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001756
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001757 /* disable HW lock indicator */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03001758 status = write16(state, SCU_RAM_GPIO__A,
1759 SCU_RAM_GPIO_HW_LOCK_IND_DISABLE);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001760 if (status < 0)
1761 goto error;
1762
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03001763 /* Device is already at the required mode */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001764 if (state->m_operation_mode == o_mode)
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03001765 return 0;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001766
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001767 switch (state->m_operation_mode) {
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03001768 /* OM_NONE was added for start up */
1769 case OM_NONE:
1770 break;
1771 case OM_DVBT:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001772 status = mpegts_stop(state);
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03001773 if (status < 0)
1774 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001775 status = power_down_dvbt(state, true);
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03001776 if (status < 0)
1777 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001778 state->m_operation_mode = OM_NONE;
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03001779 break;
1780 case OM_QAM_ITU_A: /* fallthrough */
1781 case OM_QAM_ITU_C:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001782 status = mpegts_stop(state);
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03001783 if (status < 0)
1784 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001785 status = power_down_qam(state);
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03001786 if (status < 0)
1787 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001788 state->m_operation_mode = OM_NONE;
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03001789 break;
1790 case OM_QAM_ITU_B:
1791 default:
1792 status = -EINVAL;
1793 goto error;
1794 }
1795
1796 /*
1797 Power up new standard
1798 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001799 switch (o_mode) {
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03001800 case OM_DVBT:
Mauro Carvalho Chehab48763e22011-12-09 08:53:36 -02001801 dprintk(1, ": DVB-T\n");
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001802 state->m_operation_mode = o_mode;
1803 status = set_dvbt_standard(state, o_mode);
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03001804 if (status < 0)
1805 goto error;
1806 break;
1807 case OM_QAM_ITU_A: /* fallthrough */
1808 case OM_QAM_ITU_C:
Mauro Carvalho Chehab48763e22011-12-09 08:53:36 -02001809 dprintk(1, ": DVB-C Annex %c\n",
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001810 (state->m_operation_mode == OM_QAM_ITU_A) ? 'A' : 'C');
1811 state->m_operation_mode = o_mode;
1812 status = set_qam_standard(state, o_mode);
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03001813 if (status < 0)
1814 goto error;
1815 break;
1816 case OM_QAM_ITU_B:
1817 default:
1818 status = -EINVAL;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001819 }
1820error:
1821 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001822 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001823 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001824}
1825
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001826static int start(struct drxk_state *state, s32 offset_freq,
1827 s32 intermediate_frequency)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001828{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001829 int status = -EINVAL;
1830
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001831 u16 i_freqk_hz;
1832 s32 offsetk_hz = offset_freq / 1000;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001833
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001834 dprintk(1, "\n");
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001835 if (state->m_drxk_state != DRXK_STOPPED &&
1836 state->m_drxk_state != DRXK_DTV_STARTED)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001837 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001838
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001839 state->m_b_mirror_freq_spect = (state->props.inversion == INVERSION_ON);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001840
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001841 if (intermediate_frequency < 0) {
1842 state->m_b_mirror_freq_spect = !state->m_b_mirror_freq_spect;
1843 intermediate_frequency = -intermediate_frequency;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001844 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001845
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001846 switch (state->m_operation_mode) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001847 case OM_QAM_ITU_A:
1848 case OM_QAM_ITU_C:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001849 i_freqk_hz = (intermediate_frequency / 1000);
1850 status = set_qam(state, i_freqk_hz, offsetk_hz);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001851 if (status < 0)
1852 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001853 state->m_drxk_state = DRXK_DTV_STARTED;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001854 break;
1855 case OM_DVBT:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001856 i_freqk_hz = (intermediate_frequency / 1000);
1857 status = mpegts_stop(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001858 if (status < 0)
1859 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001860 status = set_dvbt(state, i_freqk_hz, offsetk_hz);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001861 if (status < 0)
1862 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001863 status = dvbt_start(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001864 if (status < 0)
1865 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001866 state->m_drxk_state = DRXK_DTV_STARTED;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001867 break;
1868 default:
1869 break;
1870 }
1871error:
1872 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001873 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001874 return status;
1875}
1876
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001877static int shut_down(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001878{
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001879 dprintk(1, "\n");
1880
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001881 mpegts_stop(state);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001882 return 0;
1883}
1884
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001885static int get_lock_status(struct drxk_state *state, u32 *p_lock_status)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001886{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001887 int status = -EINVAL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001888
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001889 dprintk(1, "\n");
1890
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001891 if (p_lock_status == NULL)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001892 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001893
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001894 *p_lock_status = NOT_LOCKED;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001895
1896 /* define the SCU command code */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001897 switch (state->m_operation_mode) {
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001898 case OM_QAM_ITU_A:
1899 case OM_QAM_ITU_B:
1900 case OM_QAM_ITU_C:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001901 status = get_qam_lock_status(state, p_lock_status);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001902 break;
1903 case OM_DVBT:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001904 status = get_dvbt_lock_status(state, p_lock_status);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001905 break;
1906 default:
1907 break;
1908 }
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001909error:
1910 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001911 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001912 return status;
1913}
1914
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001915static int mpegts_start(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001916{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001917 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001918
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001919 u16 fec_oc_snc_mode = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001920
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001921 /* Allow OC to sync again */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001922 status = read16(state, FEC_OC_SNC_MODE__A, &fec_oc_snc_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001923 if (status < 0)
1924 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001925 fec_oc_snc_mode &= ~FEC_OC_SNC_MODE_SHUTDOWN__M;
1926 status = write16(state, FEC_OC_SNC_MODE__A, fec_oc_snc_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001927 if (status < 0)
1928 goto error;
1929 status = write16(state, FEC_OC_SNC_UNLOCK__A, 1);
1930error:
1931 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001932 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001933 return status;
1934}
1935
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001936static int mpegts_dto_init(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001937{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001938 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001939
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03001940 dprintk(1, "\n");
1941
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001942 /* Rate integration settings */
1943 status = write16(state, FEC_OC_RCN_CTL_STEP_LO__A, 0x0000);
1944 if (status < 0)
1945 goto error;
1946 status = write16(state, FEC_OC_RCN_CTL_STEP_HI__A, 0x000C);
1947 if (status < 0)
1948 goto error;
1949 status = write16(state, FEC_OC_RCN_GAIN__A, 0x000A);
1950 if (status < 0)
1951 goto error;
1952 status = write16(state, FEC_OC_AVR_PARM_A__A, 0x0008);
1953 if (status < 0)
1954 goto error;
1955 status = write16(state, FEC_OC_AVR_PARM_B__A, 0x0006);
1956 if (status < 0)
1957 goto error;
1958 status = write16(state, FEC_OC_TMD_HI_MARGIN__A, 0x0680);
1959 if (status < 0)
1960 goto error;
1961 status = write16(state, FEC_OC_TMD_LO_MARGIN__A, 0x0080);
1962 if (status < 0)
1963 goto error;
1964 status = write16(state, FEC_OC_TMD_COUNT__A, 0x03F4);
1965 if (status < 0)
1966 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001967
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001968 /* Additional configuration */
1969 status = write16(state, FEC_OC_OCR_INVERT__A, 0);
1970 if (status < 0)
1971 goto error;
1972 status = write16(state, FEC_OC_SNC_LWM__A, 2);
1973 if (status < 0)
1974 goto error;
1975 status = write16(state, FEC_OC_SNC_HWM__A, 12);
1976error:
1977 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03001978 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001979
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001980 return status;
1981}
1982
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001983static int mpegts_dto_setup(struct drxk_state *state,
1984 enum operation_mode o_mode)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001985{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03001986 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001987
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03001988 u16 fec_oc_reg_mode = 0; /* FEC_OC_MODE register value */
1989 u16 fec_oc_reg_ipr_mode = 0; /* FEC_OC_IPR_MODE register value */
1990 u16 fec_oc_dto_mode = 0; /* FEC_OC_IPR_INVERT register value */
1991 u16 fec_oc_fct_mode = 0; /* FEC_OC_IPR_INVERT register value */
1992 u16 fec_oc_dto_period = 2; /* FEC_OC_IPR_INVERT register value */
1993 u16 fec_oc_dto_burst_len = 188; /* FEC_OC_IPR_INVERT register value */
1994 u32 fec_oc_rcn_ctl_rate = 0; /* FEC_OC_IPR_INVERT register value */
1995 u16 fec_oc_tmd_mode = 0;
1996 u16 fec_oc_tmd_int_upd_rate = 0;
1997 u32 max_bit_rate = 0;
1998 bool static_clk = false;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03001999
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002000 dprintk(1, "\n");
2001
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002002 /* Check insertion of the Reed-Solomon parity bytes */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002003 status = read16(state, FEC_OC_MODE__A, &fec_oc_reg_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002004 if (status < 0)
2005 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002006 status = read16(state, FEC_OC_IPR_MODE__A, &fec_oc_reg_ipr_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002007 if (status < 0)
2008 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002009 fec_oc_reg_mode &= (~FEC_OC_MODE_PARITY__M);
2010 fec_oc_reg_ipr_mode &= (~FEC_OC_IPR_MODE_MVAL_DIS_PAR__M);
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03002011 if (state->m_insert_rs_byte) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002012 /* enable parity symbol forward */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002013 fec_oc_reg_mode |= FEC_OC_MODE_PARITY__M;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002014 /* MVAL disable during parity bytes */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002015 fec_oc_reg_ipr_mode |= FEC_OC_IPR_MODE_MVAL_DIS_PAR__M;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002016 /* TS burst length to 204 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002017 fec_oc_dto_burst_len = 204;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002018 }
2019
Jonathan McCrohan39c1cb22013-10-20 21:34:01 -03002020 /* Check serial or parallel output */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002021 fec_oc_reg_ipr_mode &= (~(FEC_OC_IPR_MODE_SERIAL__M));
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03002022 if (!state->m_enable_parallel) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002023 /* MPEG data output is serial -> set ipr_mode[0] */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002024 fec_oc_reg_ipr_mode |= FEC_OC_IPR_MODE_SERIAL__M;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002025 }
2026
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002027 switch (o_mode) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002028 case OM_DVBT:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002029 max_bit_rate = state->m_dvbt_bitrate;
2030 fec_oc_tmd_mode = 3;
2031 fec_oc_rcn_ctl_rate = 0xC00000;
2032 static_clk = state->m_dvbt_static_clk;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002033 break;
2034 case OM_QAM_ITU_A: /* fallthrough */
2035 case OM_QAM_ITU_C:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002036 fec_oc_tmd_mode = 0x0004;
2037 fec_oc_rcn_ctl_rate = 0xD2B4EE; /* good for >63 Mb/s */
2038 max_bit_rate = state->m_dvbc_bitrate;
2039 static_clk = state->m_dvbc_static_clk;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002040 break;
2041 default:
2042 status = -EINVAL;
2043 } /* switch (standard) */
2044 if (status < 0)
2045 goto error;
2046
2047 /* Configure DTO's */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002048 if (static_clk) {
2049 u32 bit_rate = 0;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002050
2051 /* Rational DTO for MCLK source (static MCLK rate),
2052 Dynamic DTO for optimal grouping
2053 (avoid intra-packet gaps),
2054 DTO offset enable to sync TS burst with MSTRT */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002055 fec_oc_dto_mode = (FEC_OC_DTO_MODE_DYNAMIC__M |
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002056 FEC_OC_DTO_MODE_OFFSET_ENABLE__M);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002057 fec_oc_fct_mode = (FEC_OC_FCT_MODE_RAT_ENA__M |
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002058 FEC_OC_FCT_MODE_VIRT_ENA__M);
2059
2060 /* Check user defined bitrate */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002061 bit_rate = max_bit_rate;
2062 if (bit_rate > 75900000UL) { /* max is 75.9 Mb/s */
2063 bit_rate = 75900000UL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002064 }
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002065 /* Rational DTO period:
2066 dto_period = (Fsys / bitrate) - 2
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002067
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002068 result should be floored,
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002069 to make sure >= requested bitrate
2070 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002071 fec_oc_dto_period = (u16) (((state->m_sys_clock_freq)
2072 * 1000) / bit_rate);
2073 if (fec_oc_dto_period <= 2)
2074 fec_oc_dto_period = 0;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002075 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002076 fec_oc_dto_period -= 2;
2077 fec_oc_tmd_int_upd_rate = 8;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002078 } else {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002079 /* (commonAttr->static_clk == false) => dynamic mode */
2080 fec_oc_dto_mode = FEC_OC_DTO_MODE_DYNAMIC__M;
2081 fec_oc_fct_mode = FEC_OC_FCT_MODE__PRE;
2082 fec_oc_tmd_int_upd_rate = 5;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002083 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002084
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002085 /* Write appropriate registers with requested configuration */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002086 status = write16(state, FEC_OC_DTO_BURST_LEN__A, fec_oc_dto_burst_len);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002087 if (status < 0)
2088 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002089 status = write16(state, FEC_OC_DTO_PERIOD__A, fec_oc_dto_period);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002090 if (status < 0)
2091 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002092 status = write16(state, FEC_OC_DTO_MODE__A, fec_oc_dto_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002093 if (status < 0)
2094 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002095 status = write16(state, FEC_OC_FCT_MODE__A, fec_oc_fct_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002096 if (status < 0)
2097 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002098 status = write16(state, FEC_OC_MODE__A, fec_oc_reg_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002099 if (status < 0)
2100 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002101 status = write16(state, FEC_OC_IPR_MODE__A, fec_oc_reg_ipr_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002102 if (status < 0)
2103 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002104
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002105 /* Rate integration settings */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002106 status = write32(state, FEC_OC_RCN_CTL_RATE_LO__A, fec_oc_rcn_ctl_rate);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002107 if (status < 0)
2108 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002109 status = write16(state, FEC_OC_TMD_INT_UPD_RATE__A,
2110 fec_oc_tmd_int_upd_rate);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002111 if (status < 0)
2112 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002113 status = write16(state, FEC_OC_TMD_MODE__A, fec_oc_tmd_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002114error:
2115 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03002116 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002117 return status;
2118}
2119
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002120static int mpegts_configure_polarity(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002121{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002122 u16 fec_oc_reg_ipr_invert = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002123
2124 /* Data mask for the output data byte */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002125 u16 invert_data_mask =
Oliver Endrissebc7de22011-07-03 13:49:44 -03002126 FEC_OC_IPR_INVERT_MD7__M | FEC_OC_IPR_INVERT_MD6__M |
2127 FEC_OC_IPR_INVERT_MD5__M | FEC_OC_IPR_INVERT_MD4__M |
2128 FEC_OC_IPR_INVERT_MD3__M | FEC_OC_IPR_INVERT_MD2__M |
2129 FEC_OC_IPR_INVERT_MD1__M | FEC_OC_IPR_INVERT_MD0__M;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002130
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002131 dprintk(1, "\n");
2132
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002133 /* Control selective inversion of output bits */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002134 fec_oc_reg_ipr_invert &= (~(invert_data_mask));
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03002135 if (state->m_invert_data)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002136 fec_oc_reg_ipr_invert |= invert_data_mask;
2137 fec_oc_reg_ipr_invert &= (~(FEC_OC_IPR_INVERT_MERR__M));
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03002138 if (state->m_invert_err)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002139 fec_oc_reg_ipr_invert |= FEC_OC_IPR_INVERT_MERR__M;
2140 fec_oc_reg_ipr_invert &= (~(FEC_OC_IPR_INVERT_MSTRT__M));
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03002141 if (state->m_invert_str)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002142 fec_oc_reg_ipr_invert |= FEC_OC_IPR_INVERT_MSTRT__M;
2143 fec_oc_reg_ipr_invert &= (~(FEC_OC_IPR_INVERT_MVAL__M));
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03002144 if (state->m_invert_val)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002145 fec_oc_reg_ipr_invert |= FEC_OC_IPR_INVERT_MVAL__M;
2146 fec_oc_reg_ipr_invert &= (~(FEC_OC_IPR_INVERT_MCLK__M));
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03002147 if (state->m_invert_clk)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002148 fec_oc_reg_ipr_invert |= FEC_OC_IPR_INVERT_MCLK__M;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002149
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002150 return write16(state, FEC_OC_IPR_INVERT__A, fec_oc_reg_ipr_invert);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002151}
2152
2153#define SCU_RAM_AGC_KI_INV_RF_POL__M 0x4000
2154
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002155static int set_agc_rf(struct drxk_state *state,
2156 struct s_cfg_agc *p_agc_cfg, bool is_dtv)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002157{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002158 int status = -EINVAL;
2159 u16 data = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002160 struct s_cfg_agc *p_if_agc_settings;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002161
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002162 dprintk(1, "\n");
2163
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002164 if (p_agc_cfg == NULL)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002165 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002166
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002167 switch (p_agc_cfg->ctrl_mode) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002168 case DRXK_AGC_CTRL_AUTO:
2169 /* Enable RF AGC DAC */
2170 status = read16(state, IQM_AF_STDBY__A, &data);
2171 if (status < 0)
2172 goto error;
2173 data &= ~IQM_AF_STDBY_STDBY_TAGC_RF_STANDBY;
2174 status = write16(state, IQM_AF_STDBY__A, data);
2175 if (status < 0)
2176 goto error;
2177 status = read16(state, SCU_RAM_AGC_CONFIG__A, &data);
2178 if (status < 0)
2179 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002180
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002181 /* Enable SCU RF AGC loop */
2182 data &= ~SCU_RAM_AGC_CONFIG_DISABLE_RF_AGC__M;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002183
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002184 /* Polarity */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002185 if (state->m_rf_agc_pol)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002186 data |= SCU_RAM_AGC_CONFIG_INV_RF_POL__M;
2187 else
2188 data &= ~SCU_RAM_AGC_CONFIG_INV_RF_POL__M;
2189 status = write16(state, SCU_RAM_AGC_CONFIG__A, data);
2190 if (status < 0)
2191 goto error;
2192
2193 /* Set speed (using complementary reduction value) */
2194 status = read16(state, SCU_RAM_AGC_KI_RED__A, &data);
2195 if (status < 0)
2196 goto error;
2197
2198 data &= ~SCU_RAM_AGC_KI_RED_RAGC_RED__M;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002199 data |= (~(p_agc_cfg->speed <<
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002200 SCU_RAM_AGC_KI_RED_RAGC_RED__B)
2201 & SCU_RAM_AGC_KI_RED_RAGC_RED__M);
2202
2203 status = write16(state, SCU_RAM_AGC_KI_RED__A, data);
2204 if (status < 0)
2205 goto error;
2206
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002207 if (is_dvbt(state))
2208 p_if_agc_settings = &state->m_dvbt_if_agc_cfg;
2209 else if (is_qam(state))
2210 p_if_agc_settings = &state->m_qam_if_agc_cfg;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002211 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002212 p_if_agc_settings = &state->m_atv_if_agc_cfg;
2213 if (p_if_agc_settings == NULL) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002214 status = -EINVAL;
2215 goto error;
2216 }
2217
2218 /* Set TOP, only if IF-AGC is in AUTO mode */
Mauro Carvalho Chehab89fffac2014-09-03 19:11:45 -03002219 if (p_if_agc_settings->ctrl_mode == DRXK_AGC_CTRL_AUTO) {
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002220 status = write16(state,
2221 SCU_RAM_AGC_IF_IACCU_HI_TGT_MAX__A,
2222 p_agc_cfg->top);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03002223 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002224 goto error;
Mauro Carvalho Chehab89fffac2014-09-03 19:11:45 -03002225 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002226
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002227 /* Cut-Off current */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002228 status = write16(state, SCU_RAM_AGC_RF_IACCU_HI_CO__A,
2229 p_agc_cfg->cut_off_current);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002230 if (status < 0)
2231 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002232
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002233 /* Max. output level */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002234 status = write16(state, SCU_RAM_AGC_RF_MAX__A,
2235 p_agc_cfg->max_output_level);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002236 if (status < 0)
2237 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002238
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002239 break;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002240
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002241 case DRXK_AGC_CTRL_USER:
2242 /* Enable RF AGC DAC */
2243 status = read16(state, IQM_AF_STDBY__A, &data);
2244 if (status < 0)
2245 goto error;
2246 data &= ~IQM_AF_STDBY_STDBY_TAGC_RF_STANDBY;
2247 status = write16(state, IQM_AF_STDBY__A, data);
2248 if (status < 0)
2249 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002250
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002251 /* Disable SCU RF AGC loop */
2252 status = read16(state, SCU_RAM_AGC_CONFIG__A, &data);
2253 if (status < 0)
2254 goto error;
2255 data |= SCU_RAM_AGC_CONFIG_DISABLE_RF_AGC__M;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002256 if (state->m_rf_agc_pol)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002257 data |= SCU_RAM_AGC_CONFIG_INV_RF_POL__M;
2258 else
2259 data &= ~SCU_RAM_AGC_CONFIG_INV_RF_POL__M;
2260 status = write16(state, SCU_RAM_AGC_CONFIG__A, data);
2261 if (status < 0)
2262 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002263
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002264 /* SCU c.o.c. to 0, enabling full control range */
2265 status = write16(state, SCU_RAM_AGC_RF_IACCU_HI_CO__A, 0);
2266 if (status < 0)
2267 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002268
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002269 /* Write value to output pin */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002270 status = write16(state, SCU_RAM_AGC_RF_IACCU_HI__A,
2271 p_agc_cfg->output_level);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002272 if (status < 0)
2273 goto error;
2274 break;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002275
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002276 case DRXK_AGC_CTRL_OFF:
2277 /* Disable RF AGC DAC */
2278 status = read16(state, IQM_AF_STDBY__A, &data);
2279 if (status < 0)
2280 goto error;
2281 data |= IQM_AF_STDBY_STDBY_TAGC_RF_STANDBY;
2282 status = write16(state, IQM_AF_STDBY__A, data);
2283 if (status < 0)
2284 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002285
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002286 /* Disable SCU RF AGC loop */
2287 status = read16(state, SCU_RAM_AGC_CONFIG__A, &data);
2288 if (status < 0)
2289 goto error;
2290 data |= SCU_RAM_AGC_CONFIG_DISABLE_RF_AGC__M;
2291 status = write16(state, SCU_RAM_AGC_CONFIG__A, data);
2292 if (status < 0)
2293 goto error;
2294 break;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002295
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002296 default:
2297 status = -EINVAL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002298
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002299 }
2300error:
2301 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03002302 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002303 return status;
2304}
2305
2306#define SCU_RAM_AGC_KI_INV_IF_POL__M 0x2000
2307
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002308static int set_agc_if(struct drxk_state *state,
2309 struct s_cfg_agc *p_agc_cfg, bool is_dtv)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002310{
2311 u16 data = 0;
2312 int status = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002313 struct s_cfg_agc *p_rf_agc_settings;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002314
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002315 dprintk(1, "\n");
2316
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002317 switch (p_agc_cfg->ctrl_mode) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002318 case DRXK_AGC_CTRL_AUTO:
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002319
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002320 /* Enable IF AGC DAC */
2321 status = read16(state, IQM_AF_STDBY__A, &data);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03002322 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002323 goto error;
2324 data &= ~IQM_AF_STDBY_STDBY_TAGC_IF_STANDBY;
2325 status = write16(state, IQM_AF_STDBY__A, data);
2326 if (status < 0)
2327 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002328
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002329 status = read16(state, SCU_RAM_AGC_CONFIG__A, &data);
2330 if (status < 0)
2331 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002332
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002333 /* Enable SCU IF AGC loop */
2334 data &= ~SCU_RAM_AGC_CONFIG_DISABLE_IF_AGC__M;
2335
2336 /* Polarity */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002337 if (state->m_if_agc_pol)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002338 data |= SCU_RAM_AGC_CONFIG_INV_IF_POL__M;
2339 else
2340 data &= ~SCU_RAM_AGC_CONFIG_INV_IF_POL__M;
2341 status = write16(state, SCU_RAM_AGC_CONFIG__A, data);
2342 if (status < 0)
2343 goto error;
2344
2345 /* Set speed (using complementary reduction value) */
2346 status = read16(state, SCU_RAM_AGC_KI_RED__A, &data);
2347 if (status < 0)
2348 goto error;
2349 data &= ~SCU_RAM_AGC_KI_RED_IAGC_RED__M;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002350 data |= (~(p_agc_cfg->speed <<
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002351 SCU_RAM_AGC_KI_RED_IAGC_RED__B)
2352 & SCU_RAM_AGC_KI_RED_IAGC_RED__M);
2353
2354 status = write16(state, SCU_RAM_AGC_KI_RED__A, data);
2355 if (status < 0)
2356 goto error;
2357
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002358 if (is_qam(state))
2359 p_rf_agc_settings = &state->m_qam_rf_agc_cfg;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002360 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002361 p_rf_agc_settings = &state->m_atv_rf_agc_cfg;
2362 if (p_rf_agc_settings == NULL)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002363 return -1;
2364 /* Restore TOP */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002365 status = write16(state, SCU_RAM_AGC_IF_IACCU_HI_TGT_MAX__A,
2366 p_rf_agc_settings->top);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002367 if (status < 0)
2368 goto error;
2369 break;
2370
2371 case DRXK_AGC_CTRL_USER:
2372
2373 /* Enable IF AGC DAC */
2374 status = read16(state, IQM_AF_STDBY__A, &data);
2375 if (status < 0)
2376 goto error;
2377 data &= ~IQM_AF_STDBY_STDBY_TAGC_IF_STANDBY;
2378 status = write16(state, IQM_AF_STDBY__A, data);
2379 if (status < 0)
2380 goto error;
2381
2382 status = read16(state, SCU_RAM_AGC_CONFIG__A, &data);
2383 if (status < 0)
2384 goto error;
2385
2386 /* Disable SCU IF AGC loop */
2387 data |= SCU_RAM_AGC_CONFIG_DISABLE_IF_AGC__M;
2388
2389 /* Polarity */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002390 if (state->m_if_agc_pol)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002391 data |= SCU_RAM_AGC_CONFIG_INV_IF_POL__M;
2392 else
2393 data &= ~SCU_RAM_AGC_CONFIG_INV_IF_POL__M;
2394 status = write16(state, SCU_RAM_AGC_CONFIG__A, data);
2395 if (status < 0)
2396 goto error;
2397
2398 /* Write value to output pin */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002399 status = write16(state, SCU_RAM_AGC_IF_IACCU_HI_TGT_MAX__A,
2400 p_agc_cfg->output_level);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002401 if (status < 0)
2402 goto error;
2403 break;
2404
2405 case DRXK_AGC_CTRL_OFF:
2406
2407 /* Disable If AGC DAC */
2408 status = read16(state, IQM_AF_STDBY__A, &data);
2409 if (status < 0)
2410 goto error;
2411 data |= IQM_AF_STDBY_STDBY_TAGC_IF_STANDBY;
2412 status = write16(state, IQM_AF_STDBY__A, data);
2413 if (status < 0)
2414 goto error;
2415
2416 /* Disable SCU IF AGC loop */
2417 status = read16(state, SCU_RAM_AGC_CONFIG__A, &data);
2418 if (status < 0)
2419 goto error;
2420 data |= SCU_RAM_AGC_CONFIG_DISABLE_IF_AGC__M;
2421 status = write16(state, SCU_RAM_AGC_CONFIG__A, data);
2422 if (status < 0)
2423 goto error;
2424 break;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002425 } /* switch (agcSettingsIf->ctrl_mode) */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002426
2427 /* always set the top to support
2428 configurations without if-loop */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002429 status = write16(state, SCU_RAM_AGC_INGAIN_TGT_MIN__A, p_agc_cfg->top);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002430error:
2431 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03002432 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002433 return status;
2434}
2435
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002436static int get_qam_signal_to_noise(struct drxk_state *state,
2437 s32 *p_signal_to_noise)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002438{
2439 int status = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002440 u16 qam_sl_err_power = 0; /* accum. error between
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002441 raw and sliced symbols */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002442 u32 qam_sl_sig_power = 0; /* used for MER, depends of
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03002443 QAM modulation */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002444 u32 qam_sl_mer = 0; /* QAM MER */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002445
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002446 dprintk(1, "\n");
2447
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002448 /* MER calculation */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002449
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002450 /* get the register value needed for MER */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002451 status = read16(state, QAM_SL_ERR_POWER__A, &qam_sl_err_power);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002452 if (status < 0) {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03002453 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002454 return -EINVAL;
2455 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002456
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03002457 switch (state->props.modulation) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002458 case QAM_16:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002459 qam_sl_sig_power = DRXK_QAM_SL_SIG_POWER_QAM16 << 2;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002460 break;
2461 case QAM_32:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002462 qam_sl_sig_power = DRXK_QAM_SL_SIG_POWER_QAM32 << 2;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002463 break;
2464 case QAM_64:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002465 qam_sl_sig_power = DRXK_QAM_SL_SIG_POWER_QAM64 << 2;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002466 break;
2467 case QAM_128:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002468 qam_sl_sig_power = DRXK_QAM_SL_SIG_POWER_QAM128 << 2;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002469 break;
2470 default:
2471 case QAM_256:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002472 qam_sl_sig_power = DRXK_QAM_SL_SIG_POWER_QAM256 << 2;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002473 break;
2474 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002475
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002476 if (qam_sl_err_power > 0) {
2477 qam_sl_mer = log10times100(qam_sl_sig_power) -
2478 log10times100((u32) qam_sl_err_power);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002479 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002480 *p_signal_to_noise = qam_sl_mer;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002481
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002482 return status;
2483}
2484
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002485static int get_dvbt_signal_to_noise(struct drxk_state *state,
2486 s32 *p_signal_to_noise)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002487{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002488 int status;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002489 u16 reg_data = 0;
2490 u32 eq_reg_td_sqr_err_i = 0;
2491 u32 eq_reg_td_sqr_err_q = 0;
2492 u16 eq_reg_td_sqr_err_exp = 0;
2493 u16 eq_reg_td_tps_pwr_ofs = 0;
2494 u16 eq_reg_td_req_smb_cnt = 0;
2495 u32 tps_cnt = 0;
2496 u32 sqr_err_iq = 0;
Oliver Endrissebc7de22011-07-03 13:49:44 -03002497 u32 a = 0;
2498 u32 b = 0;
2499 u32 c = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002500 u32 i_mer = 0;
2501 u16 transmission_params = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002502
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002503 dprintk(1, "\n");
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002504
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002505 status = read16(state, OFDM_EQ_TOP_TD_TPS_PWR_OFS__A,
2506 &eq_reg_td_tps_pwr_ofs);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002507 if (status < 0)
2508 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002509 status = read16(state, OFDM_EQ_TOP_TD_REQ_SMB_CNT__A,
2510 &eq_reg_td_req_smb_cnt);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002511 if (status < 0)
2512 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002513 status = read16(state, OFDM_EQ_TOP_TD_SQR_ERR_EXP__A,
2514 &eq_reg_td_sqr_err_exp);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002515 if (status < 0)
2516 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002517 status = read16(state, OFDM_EQ_TOP_TD_SQR_ERR_I__A,
2518 &reg_data);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002519 if (status < 0)
2520 goto error;
2521 /* Extend SQR_ERR_I operational range */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002522 eq_reg_td_sqr_err_i = (u32) reg_data;
2523 if ((eq_reg_td_sqr_err_exp > 11) &&
2524 (eq_reg_td_sqr_err_i < 0x00000FFFUL)) {
2525 eq_reg_td_sqr_err_i += 0x00010000UL;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002526 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002527 status = read16(state, OFDM_EQ_TOP_TD_SQR_ERR_Q__A, &reg_data);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002528 if (status < 0)
2529 goto error;
2530 /* Extend SQR_ERR_Q operational range */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002531 eq_reg_td_sqr_err_q = (u32) reg_data;
2532 if ((eq_reg_td_sqr_err_exp > 11) &&
2533 (eq_reg_td_sqr_err_q < 0x00000FFFUL))
2534 eq_reg_td_sqr_err_q += 0x00010000UL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002535
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002536 status = read16(state, OFDM_SC_RA_RAM_OP_PARAM__A,
2537 &transmission_params);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002538 if (status < 0)
2539 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002540
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002541 /* Check input data for MER */
2542
2543 /* MER calculation (in 0.1 dB) without math.h */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002544 if ((eq_reg_td_tps_pwr_ofs == 0) || (eq_reg_td_req_smb_cnt == 0))
2545 i_mer = 0;
2546 else if ((eq_reg_td_sqr_err_i + eq_reg_td_sqr_err_q) == 0) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002547 /* No error at all, this must be the HW reset value
2548 * Apparently no first measurement yet
2549 * Set MER to 0.0 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002550 i_mer = 0;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002551 } else {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002552 sqr_err_iq = (eq_reg_td_sqr_err_i + eq_reg_td_sqr_err_q) <<
2553 eq_reg_td_sqr_err_exp;
2554 if ((transmission_params &
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002555 OFDM_SC_RA_RAM_OP_PARAM_MODE__M)
2556 == OFDM_SC_RA_RAM_OP_PARAM_MODE_2K)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002557 tps_cnt = 17;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002558 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002559 tps_cnt = 68;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002560
2561 /* IMER = 100 * log10 (x)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002562 where x = (eq_reg_td_tps_pwr_ofs^2 *
2563 eq_reg_td_req_smb_cnt * tps_cnt)/sqr_err_iq
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002564
2565 => IMER = a + b -c
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002566 where a = 100 * log10 (eq_reg_td_tps_pwr_ofs^2)
2567 b = 100 * log10 (eq_reg_td_req_smb_cnt * tps_cnt)
2568 c = 100 * log10 (sqr_err_iq)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002569 */
2570
2571 /* log(x) x = 9bits * 9bits->18 bits */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002572 a = log10times100(eq_reg_td_tps_pwr_ofs *
2573 eq_reg_td_tps_pwr_ofs);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002574 /* log(x) x = 16bits * 7bits->23 bits */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002575 b = log10times100(eq_reg_td_req_smb_cnt * tps_cnt);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002576 /* log(x) x = (16bits + 16bits) << 15 ->32 bits */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002577 c = log10times100(sqr_err_iq);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002578
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002579 i_mer = a + b - c;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002580 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002581 *p_signal_to_noise = i_mer;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002582
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002583error:
2584 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03002585 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002586 return status;
2587}
2588
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002589static int get_signal_to_noise(struct drxk_state *state, s32 *p_signal_to_noise)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002590{
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002591 dprintk(1, "\n");
2592
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002593 *p_signal_to_noise = 0;
2594 switch (state->m_operation_mode) {
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002595 case OM_DVBT:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002596 return get_dvbt_signal_to_noise(state, p_signal_to_noise);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002597 case OM_QAM_ITU_A:
2598 case OM_QAM_ITU_C:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002599 return get_qam_signal_to_noise(state, p_signal_to_noise);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002600 default:
2601 break;
2602 }
2603 return 0;
2604}
2605
2606#if 0
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002607static int get_dvbt_quality(struct drxk_state *state, s32 *p_quality)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002608{
2609 /* SNR Values for quasi errorfree reception rom Nordig 2.2 */
2610 int status = 0;
2611
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002612 dprintk(1, "\n");
2613
Oliver Endrissebc7de22011-07-03 13:49:44 -03002614 static s32 QE_SN[] = {
2615 51, /* QPSK 1/2 */
2616 69, /* QPSK 2/3 */
2617 79, /* QPSK 3/4 */
2618 89, /* QPSK 5/6 */
2619 97, /* QPSK 7/8 */
2620 108, /* 16-QAM 1/2 */
2621 131, /* 16-QAM 2/3 */
2622 146, /* 16-QAM 3/4 */
2623 156, /* 16-QAM 5/6 */
2624 160, /* 16-QAM 7/8 */
2625 165, /* 64-QAM 1/2 */
2626 187, /* 64-QAM 2/3 */
2627 202, /* 64-QAM 3/4 */
2628 216, /* 64-QAM 5/6 */
2629 225, /* 64-QAM 7/8 */
2630 };
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002631
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002632 *p_quality = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002633
2634 do {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002635 s32 signal_to_noise = 0;
2636 u16 constellation = 0;
2637 u16 code_rate = 0;
2638 u32 signal_to_noise_rel;
2639 u32 ber_quality;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002640
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002641 status = get_dvbt_signal_to_noise(state, &signal_to_noise);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03002642 if (status < 0)
2643 break;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002644 status = read16(state, OFDM_EQ_TOP_TD_TPS_CONST__A,
2645 &constellation);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03002646 if (status < 0)
2647 break;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002648 constellation &= OFDM_EQ_TOP_TD_TPS_CONST__M;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002649
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002650 status = read16(state, OFDM_EQ_TOP_TD_TPS_CODE_HP__A,
2651 &code_rate);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03002652 if (status < 0)
2653 break;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002654 code_rate &= OFDM_EQ_TOP_TD_TPS_CODE_HP__M;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002655
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002656 if (constellation > OFDM_EQ_TOP_TD_TPS_CONST_64QAM ||
2657 code_rate > OFDM_EQ_TOP_TD_TPS_CODE_LP_7_8)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002658 break;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002659 signal_to_noise_rel = signal_to_noise -
2660 QE_SN[constellation * 5 + code_rate];
2661 ber_quality = 100;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002662
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002663 if (signal_to_noise_rel < -70)
2664 *p_quality = 0;
2665 else if (signal_to_noise_rel < 30)
2666 *p_quality = ((signal_to_noise_rel + 70) *
2667 ber_quality) / 100;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002668 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002669 *p_quality = ber_quality;
Oliver Endrissebc7de22011-07-03 13:49:44 -03002670 } while (0);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002671 return 0;
2672};
2673
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002674static int get_dvbc_quality(struct drxk_state *state, s32 *p_quality)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002675{
2676 int status = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002677 *p_quality = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002678
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002679 dprintk(1, "\n");
2680
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002681 do {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002682 u32 signal_to_noise = 0;
2683 u32 ber_quality = 100;
2684 u32 signal_to_noise_rel = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002685
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002686 status = get_qam_signal_to_noise(state, &signal_to_noise);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03002687 if (status < 0)
2688 break;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002689
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03002690 switch (state->props.modulation) {
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002691 case QAM_16:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002692 signal_to_noise_rel = signal_to_noise - 200;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002693 break;
2694 case QAM_32:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002695 signal_to_noise_rel = signal_to_noise - 230;
Oliver Endrissebc7de22011-07-03 13:49:44 -03002696 break; /* Not in NorDig */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002697 case QAM_64:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002698 signal_to_noise_rel = signal_to_noise - 260;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002699 break;
2700 case QAM_128:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002701 signal_to_noise_rel = signal_to_noise - 290;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002702 break;
2703 default:
2704 case QAM_256:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002705 signal_to_noise_rel = signal_to_noise - 320;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002706 break;
2707 }
2708
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002709 if (signal_to_noise_rel < -70)
2710 *p_quality = 0;
2711 else if (signal_to_noise_rel < 30)
2712 *p_quality = ((signal_to_noise_rel + 70) *
2713 ber_quality) / 100;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002714 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002715 *p_quality = ber_quality;
Oliver Endrissebc7de22011-07-03 13:49:44 -03002716 } while (0);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002717
2718 return status;
2719}
2720
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002721static int get_quality(struct drxk_state *state, s32 *p_quality)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002722{
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002723 dprintk(1, "\n");
2724
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002725 switch (state->m_operation_mode) {
Oliver Endrissebc7de22011-07-03 13:49:44 -03002726 case OM_DVBT:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002727 return get_dvbt_quality(state, p_quality);
Oliver Endrissebc7de22011-07-03 13:49:44 -03002728 case OM_QAM_ITU_A:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002729 return get_dvbc_quality(state, p_quality);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002730 default:
2731 break;
2732 }
2733
2734 return 0;
2735}
2736#endif
2737
2738/* Free data ram in SIO HI */
2739#define SIO_HI_RA_RAM_USR_BEGIN__A 0x420040
2740#define SIO_HI_RA_RAM_USR_END__A 0x420060
2741
2742#define DRXK_HI_ATOMIC_BUF_START (SIO_HI_RA_RAM_USR_BEGIN__A)
2743#define DRXK_HI_ATOMIC_BUF_END (SIO_HI_RA_RAM_USR_BEGIN__A + 7)
2744#define DRXK_HI_ATOMIC_READ SIO_HI_RA_RAM_PAR_3_ACP_RW_READ
2745#define DRXK_HI_ATOMIC_WRITE SIO_HI_RA_RAM_PAR_3_ACP_RW_WRITE
2746
2747#define DRXDAP_FASI_ADDR2BLOCK(addr) (((addr) >> 22) & 0x3F)
2748#define DRXDAP_FASI_ADDR2BANK(addr) (((addr) >> 16) & 0x3F)
2749#define DRXDAP_FASI_ADDR2OFFSET(addr) ((addr) & 0x7FFF)
2750
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002751static int ConfigureI2CBridge(struct drxk_state *state, bool b_enable_bridge)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002752{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002753 int status = -EINVAL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002754
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002755 dprintk(1, "\n");
2756
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002757 if (state->m_drxk_state == DRXK_UNINITIALIZED)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03002758 return 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002759 if (state->m_drxk_state == DRXK_POWERED_DOWN)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002760 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002761
Mauro Carvalho Chehabf1fe1b72011-07-09 21:59:33 -03002762 if (state->no_i2c_bridge)
2763 return 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002764
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002765 status = write16(state, SIO_HI_RA_RAM_PAR_1__A,
2766 SIO_HI_RA_RAM_PAR_1_PAR1_SEC_KEY);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002767 if (status < 0)
2768 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002769 if (b_enable_bridge) {
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002770 status = write16(state, SIO_HI_RA_RAM_PAR_2__A,
2771 SIO_HI_RA_RAM_PAR_2_BRD_CFG_CLOSED);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03002772 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002773 goto error;
2774 } else {
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03002775 status = write16(state, SIO_HI_RA_RAM_PAR_2__A,
2776 SIO_HI_RA_RAM_PAR_2_BRD_CFG_OPEN);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002777 if (status < 0)
2778 goto error;
2779 }
2780
Hans Verkuilb1cf2012013-10-04 11:01:45 -03002781 status = hi_command(state, SIO_HI_RA_RAM_CMD_BRDCTRL, NULL);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002782
2783error:
2784 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03002785 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002786 return status;
2787}
2788
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002789static int set_pre_saw(struct drxk_state *state,
2790 struct s_cfg_pre_saw *p_pre_saw_cfg)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002791{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002792 int status = -EINVAL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002793
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002794 dprintk(1, "\n");
2795
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002796 if ((p_pre_saw_cfg == NULL)
2797 || (p_pre_saw_cfg->reference > IQM_AF_PDREF__M))
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002798 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002799
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002800 status = write16(state, IQM_AF_PDREF__A, p_pre_saw_cfg->reference);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002801error:
2802 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03002803 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002804 return status;
2805}
2806
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002807static int bl_direct_cmd(struct drxk_state *state, u32 target_addr,
2808 u16 rom_offset, u16 nr_of_elements, u32 time_out)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002809{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002810 u16 bl_status = 0;
2811 u16 offset = (u16) ((target_addr >> 0) & 0x00FFFF);
2812 u16 blockbank = (u16) ((target_addr >> 16) & 0x000FFF);
Oliver Endrissebc7de22011-07-03 13:49:44 -03002813 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002814 unsigned long end;
2815
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002816 dprintk(1, "\n");
2817
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002818 mutex_lock(&state->mutex);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002819 status = write16(state, SIO_BL_MODE__A, SIO_BL_MODE_DIRECT);
2820 if (status < 0)
2821 goto error;
2822 status = write16(state, SIO_BL_TGT_HDR__A, blockbank);
2823 if (status < 0)
2824 goto error;
2825 status = write16(state, SIO_BL_TGT_ADDR__A, offset);
2826 if (status < 0)
2827 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002828 status = write16(state, SIO_BL_SRC_ADDR__A, rom_offset);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002829 if (status < 0)
2830 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002831 status = write16(state, SIO_BL_SRC_LEN__A, nr_of_elements);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002832 if (status < 0)
2833 goto error;
2834 status = write16(state, SIO_BL_ENABLE__A, SIO_BL_ENABLE_ON);
2835 if (status < 0)
2836 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002837
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002838 end = jiffies + msecs_to_jiffies(time_out);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002839 do {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002840 status = read16(state, SIO_BL_STATUS__A, &bl_status);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002841 if (status < 0)
2842 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002843 } while ((bl_status == 0x1) && time_is_after_jiffies(end));
2844 if (bl_status == 0x1) {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03002845 pr_err("SIO not ready\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002846 status = -EINVAL;
2847 goto error2;
2848 }
2849error:
2850 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03002851 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002852error2:
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002853 mutex_unlock(&state->mutex);
2854 return status;
2855
2856}
2857
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002858static int adc_sync_measurement(struct drxk_state *state, u16 *count)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002859{
2860 u16 data = 0;
2861 int status;
2862
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002863 dprintk(1, "\n");
2864
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002865 /* start measurement */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002866 status = write16(state, IQM_AF_COMM_EXEC__A, IQM_AF_COMM_EXEC_ACTIVE);
2867 if (status < 0)
2868 goto error;
2869 status = write16(state, IQM_AF_START_LOCK__A, 1);
2870 if (status < 0)
2871 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002872
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002873 *count = 0;
2874 status = read16(state, IQM_AF_PHASE0__A, &data);
2875 if (status < 0)
2876 goto error;
2877 if (data == 127)
2878 *count = *count + 1;
2879 status = read16(state, IQM_AF_PHASE1__A, &data);
2880 if (status < 0)
2881 goto error;
2882 if (data == 127)
2883 *count = *count + 1;
2884 status = read16(state, IQM_AF_PHASE2__A, &data);
2885 if (status < 0)
2886 goto error;
2887 if (data == 127)
2888 *count = *count + 1;
2889
2890error:
2891 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03002892 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002893 return status;
2894}
2895
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002896static int adc_synchronization(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002897{
2898 u16 count = 0;
2899 int status;
2900
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002901 dprintk(1, "\n");
2902
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002903 status = adc_sync_measurement(state, &count);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002904 if (status < 0)
2905 goto error;
2906
2907 if (count == 1) {
Jonathan McCrohan39c1cb22013-10-20 21:34:01 -03002908 /* Try sampling on a different edge */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002909 u16 clk_neg = 0;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002910
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002911 status = read16(state, IQM_AF_CLKNEG__A, &clk_neg);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002912 if (status < 0)
2913 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002914 if ((clk_neg & IQM_AF_CLKNEG_CLKNEGDATA__M) ==
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002915 IQM_AF_CLKNEG_CLKNEGDATA_CLK_ADC_DATA_POS) {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002916 clk_neg &= (~(IQM_AF_CLKNEG_CLKNEGDATA__M));
2917 clk_neg |=
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002918 IQM_AF_CLKNEG_CLKNEGDATA_CLK_ADC_DATA_NEG;
2919 } else {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002920 clk_neg &= (~(IQM_AF_CLKNEG_CLKNEGDATA__M));
2921 clk_neg |=
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002922 IQM_AF_CLKNEG_CLKNEGDATA_CLK_ADC_DATA_POS;
2923 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002924 status = write16(state, IQM_AF_CLKNEG__A, clk_neg);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002925 if (status < 0)
2926 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002927 status = adc_sync_measurement(state, &count);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03002928 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002929 goto error;
2930 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002931
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03002932 if (count < 2)
2933 status = -EINVAL;
2934error:
2935 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03002936 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002937 return status;
2938}
2939
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002940static int set_frequency_shifter(struct drxk_state *state,
2941 u16 intermediate_freqk_hz,
2942 s32 tuner_freq_offset, bool is_dtv)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002943{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002944 bool select_pos_image = false;
2945 u32 rf_freq_residual = tuner_freq_offset;
2946 u32 fm_frequency_shift = 0;
2947 bool tuner_mirror = !state->m_b_mirror_freq_spect;
2948 u32 adc_freq;
2949 bool adc_flip;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002950 int status;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002951 u32 if_freq_actual;
2952 u32 sampling_frequency = (u32) (state->m_sys_clock_freq / 3);
2953 u32 frequency_shift;
2954 bool image_to_select;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002955
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03002956 dprintk(1, "\n");
2957
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002958 /*
Oliver Endrissebc7de22011-07-03 13:49:44 -03002959 Program frequency shifter
2960 No need to account for mirroring on RF
2961 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002962 if (is_dtv) {
2963 if ((state->m_operation_mode == OM_QAM_ITU_A) ||
2964 (state->m_operation_mode == OM_QAM_ITU_C) ||
2965 (state->m_operation_mode == OM_DVBT))
2966 select_pos_image = true;
Oliver Endrissebc7de22011-07-03 13:49:44 -03002967 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002968 select_pos_image = false;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002969 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002970 if (tuner_mirror)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002971 /* tuner doesn't mirror */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002972 if_freq_actual = intermediate_freqk_hz +
2973 rf_freq_residual + fm_frequency_shift;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002974 else
2975 /* tuner mirrors */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002976 if_freq_actual = intermediate_freqk_hz -
2977 rf_freq_residual - fm_frequency_shift;
2978 if (if_freq_actual > sampling_frequency / 2) {
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002979 /* adc mirrors */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002980 adc_freq = sampling_frequency - if_freq_actual;
2981 adc_flip = true;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002982 } else {
2983 /* adc doesn't mirror */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002984 adc_freq = if_freq_actual;
2985 adc_flip = false;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002986 }
2987
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002988 frequency_shift = adc_freq;
2989 image_to_select = state->m_rfmirror ^ tuner_mirror ^
2990 adc_flip ^ select_pos_image;
2991 state->m_iqm_fs_rate_ofs =
2992 Frac28a((frequency_shift), sampling_frequency);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002993
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002994 if (image_to_select)
2995 state->m_iqm_fs_rate_ofs = ~state->m_iqm_fs_rate_ofs + 1;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03002996
2997 /* Program frequency shifter with tuner offset compensation */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03002998 /* frequency_shift += tuner_freq_offset; TODO */
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03002999 status = write32(state, IQM_FS_RATE_OFS_LO__A,
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003000 state->m_iqm_fs_rate_ofs);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003001 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003002 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003003 return status;
3004}
3005
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003006static int init_agc(struct drxk_state *state, bool is_dtv)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003007{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003008 u16 ingain_tgt = 0;
3009 u16 ingain_tgt_min = 0;
3010 u16 ingain_tgt_max = 0;
3011 u16 clp_cyclen = 0;
3012 u16 clp_sum_min = 0;
3013 u16 clp_dir_to = 0;
3014 u16 sns_sum_min = 0;
3015 u16 sns_sum_max = 0;
3016 u16 clp_sum_max = 0;
3017 u16 sns_dir_to = 0;
3018 u16 ki_innergain_min = 0;
3019 u16 if_iaccu_hi_tgt = 0;
3020 u16 if_iaccu_hi_tgt_min = 0;
3021 u16 if_iaccu_hi_tgt_max = 0;
Oliver Endrissebc7de22011-07-03 13:49:44 -03003022 u16 data = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003023 u16 fast_clp_ctrl_delay = 0;
3024 u16 clp_ctrl_mode = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003025 int status = 0;
3026
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03003027 dprintk(1, "\n");
3028
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003029 /* Common settings */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003030 sns_sum_max = 1023;
3031 if_iaccu_hi_tgt_min = 2047;
3032 clp_cyclen = 500;
3033 clp_sum_max = 1023;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003034
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03003035 /* AGCInit() not available for DVBT; init done in microcode */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003036 if (!is_qam(state)) {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003037 pr_err("%s: mode %d is not DVB-C\n",
3038 __func__, state->m_operation_mode);
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03003039 return -EINVAL;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003040 }
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03003041
3042 /* FIXME: Analog TV AGC require different settings */
3043
3044 /* Standard specific settings */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003045 clp_sum_min = 8;
3046 clp_dir_to = (u16) -9;
3047 clp_ctrl_mode = 0;
3048 sns_sum_min = 8;
3049 sns_dir_to = (u16) -9;
3050 ki_innergain_min = (u16) -1030;
3051 if_iaccu_hi_tgt_max = 0x2380;
3052 if_iaccu_hi_tgt = 0x2380;
3053 ingain_tgt_min = 0x0511;
3054 ingain_tgt = 0x0511;
3055 ingain_tgt_max = 5119;
3056 fast_clp_ctrl_delay = state->m_qam_if_agc_cfg.fast_clip_ctrl_delay;
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03003057
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003058 status = write16(state, SCU_RAM_AGC_FAST_CLP_CTRL_DELAY__A,
3059 fast_clp_ctrl_delay);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003060 if (status < 0)
3061 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003062
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003063 status = write16(state, SCU_RAM_AGC_CLP_CTRL_MODE__A, clp_ctrl_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003064 if (status < 0)
3065 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003066 status = write16(state, SCU_RAM_AGC_INGAIN_TGT__A, ingain_tgt);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003067 if (status < 0)
3068 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003069 status = write16(state, SCU_RAM_AGC_INGAIN_TGT_MIN__A, ingain_tgt_min);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003070 if (status < 0)
3071 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003072 status = write16(state, SCU_RAM_AGC_INGAIN_TGT_MAX__A, ingain_tgt_max);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003073 if (status < 0)
3074 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003075 status = write16(state, SCU_RAM_AGC_IF_IACCU_HI_TGT_MIN__A,
3076 if_iaccu_hi_tgt_min);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003077 if (status < 0)
3078 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003079 status = write16(state, SCU_RAM_AGC_IF_IACCU_HI_TGT_MAX__A,
3080 if_iaccu_hi_tgt_max);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003081 if (status < 0)
3082 goto error;
3083 status = write16(state, SCU_RAM_AGC_IF_IACCU_HI__A, 0);
3084 if (status < 0)
3085 goto error;
3086 status = write16(state, SCU_RAM_AGC_IF_IACCU_LO__A, 0);
3087 if (status < 0)
3088 goto error;
3089 status = write16(state, SCU_RAM_AGC_RF_IACCU_HI__A, 0);
3090 if (status < 0)
3091 goto error;
3092 status = write16(state, SCU_RAM_AGC_RF_IACCU_LO__A, 0);
3093 if (status < 0)
3094 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003095 status = write16(state, SCU_RAM_AGC_CLP_SUM_MAX__A, clp_sum_max);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003096 if (status < 0)
3097 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003098 status = write16(state, SCU_RAM_AGC_SNS_SUM_MAX__A, sns_sum_max);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003099 if (status < 0)
3100 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003101
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003102 status = write16(state, SCU_RAM_AGC_KI_INNERGAIN_MIN__A,
3103 ki_innergain_min);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003104 if (status < 0)
3105 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003106 status = write16(state, SCU_RAM_AGC_IF_IACCU_HI_TGT__A,
3107 if_iaccu_hi_tgt);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003108 if (status < 0)
3109 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003110 status = write16(state, SCU_RAM_AGC_CLP_CYCLEN__A, clp_cyclen);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003111 if (status < 0)
3112 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003113
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003114 status = write16(state, SCU_RAM_AGC_RF_SNS_DEV_MAX__A, 1023);
3115 if (status < 0)
3116 goto error;
3117 status = write16(state, SCU_RAM_AGC_RF_SNS_DEV_MIN__A, (u16) -1023);
3118 if (status < 0)
3119 goto error;
3120 status = write16(state, SCU_RAM_AGC_FAST_SNS_CTRL_DELAY__A, 50);
3121 if (status < 0)
3122 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003123
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003124 status = write16(state, SCU_RAM_AGC_KI_MAXMINGAIN_TH__A, 20);
3125 if (status < 0)
3126 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003127 status = write16(state, SCU_RAM_AGC_CLP_SUM_MIN__A, clp_sum_min);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003128 if (status < 0)
3129 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003130 status = write16(state, SCU_RAM_AGC_SNS_SUM_MIN__A, sns_sum_min);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003131 if (status < 0)
3132 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003133 status = write16(state, SCU_RAM_AGC_CLP_DIR_TO__A, clp_dir_to);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003134 if (status < 0)
3135 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003136 status = write16(state, SCU_RAM_AGC_SNS_DIR_TO__A, sns_dir_to);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003137 if (status < 0)
3138 goto error;
3139 status = write16(state, SCU_RAM_AGC_KI_MINGAIN__A, 0x7fff);
3140 if (status < 0)
3141 goto error;
3142 status = write16(state, SCU_RAM_AGC_KI_MAXGAIN__A, 0x0);
3143 if (status < 0)
3144 goto error;
3145 status = write16(state, SCU_RAM_AGC_KI_MIN__A, 0x0117);
3146 if (status < 0)
3147 goto error;
3148 status = write16(state, SCU_RAM_AGC_KI_MAX__A, 0x0657);
3149 if (status < 0)
3150 goto error;
3151 status = write16(state, SCU_RAM_AGC_CLP_SUM__A, 0);
3152 if (status < 0)
3153 goto error;
3154 status = write16(state, SCU_RAM_AGC_CLP_CYCCNT__A, 0);
3155 if (status < 0)
3156 goto error;
3157 status = write16(state, SCU_RAM_AGC_CLP_DIR_WD__A, 0);
3158 if (status < 0)
3159 goto error;
3160 status = write16(state, SCU_RAM_AGC_CLP_DIR_STP__A, 1);
3161 if (status < 0)
3162 goto error;
3163 status = write16(state, SCU_RAM_AGC_SNS_SUM__A, 0);
3164 if (status < 0)
3165 goto error;
3166 status = write16(state, SCU_RAM_AGC_SNS_CYCCNT__A, 0);
3167 if (status < 0)
3168 goto error;
3169 status = write16(state, SCU_RAM_AGC_SNS_DIR_WD__A, 0);
3170 if (status < 0)
3171 goto error;
3172 status = write16(state, SCU_RAM_AGC_SNS_DIR_STP__A, 1);
3173 if (status < 0)
3174 goto error;
3175 status = write16(state, SCU_RAM_AGC_SNS_CYCLEN__A, 500);
3176 if (status < 0)
3177 goto error;
3178 status = write16(state, SCU_RAM_AGC_KI_CYCLEN__A, 500);
3179 if (status < 0)
3180 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003181
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003182 /* Initialize inner-loop KI gain factors */
3183 status = read16(state, SCU_RAM_AGC_KI__A, &data);
3184 if (status < 0)
3185 goto error;
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03003186
3187 data = 0x0657;
3188 data &= ~SCU_RAM_AGC_KI_RF__M;
3189 data |= (DRXK_KI_RAGC_QAM << SCU_RAM_AGC_KI_RF__B);
3190 data &= ~SCU_RAM_AGC_KI_IF__M;
3191 data |= (DRXK_KI_IAGC_QAM << SCU_RAM_AGC_KI_IF__B);
3192
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003193 status = write16(state, SCU_RAM_AGC_KI__A, data);
3194error:
3195 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003196 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003197 return status;
3198}
3199
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003200static int dvbtqam_get_acc_pkt_err(struct drxk_state *state, u16 *packet_err)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003201{
3202 int status;
3203
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03003204 dprintk(1, "\n");
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003205 if (packet_err == NULL)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003206 status = write16(state, SCU_RAM_FEC_ACCUM_PKT_FAILURES__A, 0);
3207 else
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003208 status = read16(state, SCU_RAM_FEC_ACCUM_PKT_FAILURES__A,
3209 packet_err);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003210 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003211 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003212 return status;
3213}
3214
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003215static int dvbt_sc_command(struct drxk_state *state,
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003216 u16 cmd, u16 subcmd,
3217 u16 param0, u16 param1, u16 param2,
3218 u16 param3, u16 param4)
3219{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003220 u16 cur_cmd = 0;
3221 u16 err_code = 0;
3222 u16 retry_cnt = 0;
3223 u16 sc_exec = 0;
Oliver Endrissebc7de22011-07-03 13:49:44 -03003224 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003225
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03003226 dprintk(1, "\n");
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003227 status = read16(state, OFDM_SC_COMM_EXEC__A, &sc_exec);
3228 if (sc_exec != 1) {
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003229 /* SC is not running */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003230 status = -EINVAL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003231 }
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003232 if (status < 0)
3233 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003234
3235 /* Wait until sc is ready to receive command */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003236 retry_cnt = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003237 do {
Mauro Carvalho Chehabb72852b2013-04-28 11:47:47 -03003238 usleep_range(1000, 2000);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003239 status = read16(state, OFDM_SC_RA_RAM_CMD__A, &cur_cmd);
3240 retry_cnt++;
3241 } while ((cur_cmd != 0) && (retry_cnt < DRXK_MAX_RETRIES));
3242 if (retry_cnt >= DRXK_MAX_RETRIES && (status < 0))
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003243 goto error;
3244
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003245 /* Write sub-command */
3246 switch (cmd) {
3247 /* All commands using sub-cmd */
3248 case OFDM_SC_RA_RAM_CMD_PROC_START:
3249 case OFDM_SC_RA_RAM_CMD_SET_PREF_PARAM:
3250 case OFDM_SC_RA_RAM_CMD_PROGRAM_PARAM:
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003251 status = write16(state, OFDM_SC_RA_RAM_CMD_ADDR__A, subcmd);
3252 if (status < 0)
3253 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003254 break;
3255 default:
3256 /* Do nothing */
3257 break;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003258 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003259
3260 /* Write needed parameters and the command */
Mauro Carvalho Chehab2f60f132015-06-05 07:58:52 -03003261 status = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003262 switch (cmd) {
3263 /* All commands using 5 parameters */
3264 /* All commands using 4 parameters */
3265 /* All commands using 3 parameters */
3266 /* All commands using 2 parameters */
3267 case OFDM_SC_RA_RAM_CMD_PROC_START:
3268 case OFDM_SC_RA_RAM_CMD_SET_PREF_PARAM:
3269 case OFDM_SC_RA_RAM_CMD_PROGRAM_PARAM:
Mauro Carvalho Chehab2f60f132015-06-05 07:58:52 -03003270 status |= write16(state, OFDM_SC_RA_RAM_PARAM1__A, param1);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003271 /* All commands using 1 parameters */
3272 case OFDM_SC_RA_RAM_CMD_SET_ECHO_TIMING:
3273 case OFDM_SC_RA_RAM_CMD_USER_IO:
Mauro Carvalho Chehab2f60f132015-06-05 07:58:52 -03003274 status |= write16(state, OFDM_SC_RA_RAM_PARAM0__A, param0);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003275 /* All commands using 0 parameters */
3276 case OFDM_SC_RA_RAM_CMD_GET_OP_PARAM:
3277 case OFDM_SC_RA_RAM_CMD_NULL:
3278 /* Write command */
Mauro Carvalho Chehab2f60f132015-06-05 07:58:52 -03003279 status |= write16(state, OFDM_SC_RA_RAM_CMD__A, cmd);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003280 break;
3281 default:
3282 /* Unknown command */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003283 status = -EINVAL;
3284 }
3285 if (status < 0)
3286 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003287
3288 /* Wait until sc is ready processing command */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003289 retry_cnt = 0;
Oliver Endrissebc7de22011-07-03 13:49:44 -03003290 do {
Mauro Carvalho Chehabb72852b2013-04-28 11:47:47 -03003291 usleep_range(1000, 2000);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003292 status = read16(state, OFDM_SC_RA_RAM_CMD__A, &cur_cmd);
3293 retry_cnt++;
3294 } while ((cur_cmd != 0) && (retry_cnt < DRXK_MAX_RETRIES));
3295 if (retry_cnt >= DRXK_MAX_RETRIES && (status < 0))
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003296 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003297
3298 /* Check for illegal cmd */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003299 status = read16(state, OFDM_SC_RA_RAM_CMD_ADDR__A, &err_code);
3300 if (err_code == 0xFFFF) {
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003301 /* illegal command */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003302 status = -EINVAL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003303 }
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003304 if (status < 0)
3305 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003306
Jonathan McCrohan39c1cb22013-10-20 21:34:01 -03003307 /* Retrieve results parameters from SC */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003308 switch (cmd) {
3309 /* All commands yielding 5 results */
3310 /* All commands yielding 4 results */
3311 /* All commands yielding 3 results */
3312 /* All commands yielding 2 results */
3313 /* All commands yielding 1 result */
3314 case OFDM_SC_RA_RAM_CMD_USER_IO:
3315 case OFDM_SC_RA_RAM_CMD_GET_OP_PARAM:
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003316 status = read16(state, OFDM_SC_RA_RAM_PARAM0__A, &(param0));
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003317 /* All commands yielding 0 results */
3318 case OFDM_SC_RA_RAM_CMD_SET_ECHO_TIMING:
3319 case OFDM_SC_RA_RAM_CMD_SET_TIMER:
3320 case OFDM_SC_RA_RAM_CMD_PROC_START:
3321 case OFDM_SC_RA_RAM_CMD_SET_PREF_PARAM:
3322 case OFDM_SC_RA_RAM_CMD_PROGRAM_PARAM:
3323 case OFDM_SC_RA_RAM_CMD_NULL:
3324 break;
3325 default:
3326 /* Unknown command */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003327 status = -EINVAL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003328 break;
Oliver Endrissebc7de22011-07-03 13:49:44 -03003329 } /* switch (cmd->cmd) */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003330error:
3331 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003332 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003333 return status;
3334}
3335
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003336static int power_up_dvbt(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003337{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003338 enum drx_power_mode power_mode = DRX_POWER_UP;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003339 int status;
3340
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03003341 dprintk(1, "\n");
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003342 status = ctrl_power_mode(state, &power_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003343 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003344 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003345 return status;
3346}
3347
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003348static int dvbt_ctrl_set_inc_enable(struct drxk_state *state, bool *enabled)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003349{
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003350 int status;
Oliver Endrissebc7de22011-07-03 13:49:44 -03003351
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03003352 dprintk(1, "\n");
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03003353 if (*enabled)
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03003354 status = write16(state, IQM_CF_BYPASSDET__A, 0);
Oliver Endrissebc7de22011-07-03 13:49:44 -03003355 else
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03003356 status = write16(state, IQM_CF_BYPASSDET__A, 1);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003357 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003358 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03003359 return status;
3360}
3361
3362#define DEFAULT_FR_THRES_8K 4000
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003363static int dvbt_ctrl_set_fr_enable(struct drxk_state *state, bool *enabled)
Oliver Endrissebc7de22011-07-03 13:49:44 -03003364{
3365
3366 int status;
3367
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03003368 dprintk(1, "\n");
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03003369 if (*enabled) {
Oliver Endrissebc7de22011-07-03 13:49:44 -03003370 /* write mask to 1 */
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03003371 status = write16(state, OFDM_SC_RA_RAM_FR_THRES_8K__A,
Oliver Endrissebc7de22011-07-03 13:49:44 -03003372 DEFAULT_FR_THRES_8K);
3373 } else {
3374 /* write mask to 0 */
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03003375 status = write16(state, OFDM_SC_RA_RAM_FR_THRES_8K__A, 0);
Oliver Endrissebc7de22011-07-03 13:49:44 -03003376 }
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003377 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003378 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03003379
3380 return status;
3381}
3382
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003383static int dvbt_ctrl_set_echo_threshold(struct drxk_state *state,
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003384 struct drxk_cfg_dvbt_echo_thres_t *echo_thres)
Oliver Endrissebc7de22011-07-03 13:49:44 -03003385{
3386 u16 data = 0;
3387 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003388
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03003389 dprintk(1, "\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003390 status = read16(state, OFDM_SC_RA_RAM_ECHO_THRES__A, &data);
3391 if (status < 0)
3392 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003393
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003394 switch (echo_thres->fft_mode) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003395 case DRX_FFTMODE_2K:
3396 data &= ~OFDM_SC_RA_RAM_ECHO_THRES_2K__M;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003397 data |= ((echo_thres->threshold <<
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003398 OFDM_SC_RA_RAM_ECHO_THRES_2K__B)
3399 & (OFDM_SC_RA_RAM_ECHO_THRES_2K__M));
Mauro Carvalho Chehab320ed232011-07-15 01:14:17 -03003400 break;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003401 case DRX_FFTMODE_8K:
3402 data &= ~OFDM_SC_RA_RAM_ECHO_THRES_8K__M;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003403 data |= ((echo_thres->threshold <<
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003404 OFDM_SC_RA_RAM_ECHO_THRES_8K__B)
3405 & (OFDM_SC_RA_RAM_ECHO_THRES_8K__M));
Mauro Carvalho Chehab320ed232011-07-15 01:14:17 -03003406 break;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003407 default:
3408 return -EINVAL;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003409 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003410
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003411 status = write16(state, OFDM_SC_RA_RAM_ECHO_THRES__A, data);
3412error:
3413 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003414 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03003415 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003416}
3417
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003418static int dvbt_ctrl_set_sqi_speed(struct drxk_state *state,
3419 enum drxk_cfg_dvbt_sqi_speed *speed)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003420{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003421 int status = -EINVAL;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003422
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03003423 dprintk(1, "\n");
3424
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003425 switch (*speed) {
3426 case DRXK_DVBT_SQI_SPEED_FAST:
3427 case DRXK_DVBT_SQI_SPEED_MEDIUM:
3428 case DRXK_DVBT_SQI_SPEED_SLOW:
3429 break;
3430 default:
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003431 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003432 }
Mauro Carvalho Chehab5e66b872011-07-09 09:50:21 -03003433 status = write16(state, SCU_RAM_FEC_PRE_RS_BER_FILTER_SH__A,
Oliver Endrissebc7de22011-07-03 13:49:44 -03003434 (u16) *speed);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003435error:
3436 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003437 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003438 return status;
3439}
3440
3441/*============================================================================*/
3442
3443/**
3444* \brief Activate DVBT specific presets
3445* \param demod instance of demodulator.
3446* \return DRXStatus_t.
3447*
3448* Called in DVBTSetStandard
3449*
3450*/
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003451static int dvbt_activate_presets(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003452{
Oliver Endrissebc7de22011-07-03 13:49:44 -03003453 int status;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003454 bool setincenable = false;
3455 bool setfrenable = true;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003456
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003457 struct drxk_cfg_dvbt_echo_thres_t echo_thres2k = { 0, DRX_FFTMODE_2K };
3458 struct drxk_cfg_dvbt_echo_thres_t echo_thres8k = { 0, DRX_FFTMODE_8K };
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003459
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03003460 dprintk(1, "\n");
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003461 status = dvbt_ctrl_set_inc_enable(state, &setincenable);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003462 if (status < 0)
3463 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003464 status = dvbt_ctrl_set_fr_enable(state, &setfrenable);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003465 if (status < 0)
3466 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003467 status = dvbt_ctrl_set_echo_threshold(state, &echo_thres2k);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003468 if (status < 0)
3469 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003470 status = dvbt_ctrl_set_echo_threshold(state, &echo_thres8k);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003471 if (status < 0)
3472 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003473 status = write16(state, SCU_RAM_AGC_INGAIN_TGT_MAX__A,
3474 state->m_dvbt_if_agc_cfg.ingain_tgt_max);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003475error:
3476 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003477 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03003478 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003479}
Oliver Endrissebc7de22011-07-03 13:49:44 -03003480
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003481/*============================================================================*/
3482
3483/**
3484* \brief Initialize channelswitch-independent settings for DVBT.
3485* \param demod instance of demodulator.
3486* \return DRXStatus_t.
3487*
3488* For ROM code channel filter taps are loaded from the bootloader. For microcode
3489* the DVB-T taps from the drxk_filters.h are used.
3490*/
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003491static int set_dvbt_standard(struct drxk_state *state,
3492 enum operation_mode o_mode)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003493{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003494 u16 cmd_result = 0;
Oliver Endrissebc7de22011-07-03 13:49:44 -03003495 u16 data = 0;
3496 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003497
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03003498 dprintk(1, "\n");
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003499
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003500 power_up_dvbt(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003501 /* added antenna switch */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003502 switch_antenna_to_dvbt(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003503 /* send OFDM reset command */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003504 status = scu_command(state,
3505 SCU_RAM_COMMAND_STANDARD_OFDM
3506 | SCU_RAM_COMMAND_CMD_DEMOD_RESET,
3507 0, NULL, 1, &cmd_result);
Oliver Endrissebc7de22011-07-03 13:49:44 -03003508 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003509 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003510
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003511 /* send OFDM setenv command */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003512 status = scu_command(state, SCU_RAM_COMMAND_STANDARD_OFDM
3513 | SCU_RAM_COMMAND_CMD_DEMOD_SET_ENV,
3514 0, NULL, 1, &cmd_result);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003515 if (status < 0)
3516 goto error;
3517
3518 /* reset datapath for OFDM, processors first */
3519 status = write16(state, OFDM_SC_COMM_EXEC__A, OFDM_SC_COMM_EXEC_STOP);
3520 if (status < 0)
3521 goto error;
3522 status = write16(state, OFDM_LC_COMM_EXEC__A, OFDM_LC_COMM_EXEC_STOP);
3523 if (status < 0)
3524 goto error;
3525 status = write16(state, IQM_COMM_EXEC__A, IQM_COMM_EXEC_B_STOP);
3526 if (status < 0)
3527 goto error;
3528
3529 /* IQM setup */
3530 /* synchronize on ofdstate->m_festart */
3531 status = write16(state, IQM_AF_UPD_SEL__A, 1);
3532 if (status < 0)
3533 goto error;
3534 /* window size for clipping ADC detection */
3535 status = write16(state, IQM_AF_CLP_LEN__A, 0);
3536 if (status < 0)
3537 goto error;
3538 /* window size for for sense pre-SAW detection */
3539 status = write16(state, IQM_AF_SNS_LEN__A, 0);
3540 if (status < 0)
3541 goto error;
3542 /* sense threshold for sense pre-SAW detection */
3543 status = write16(state, IQM_AF_AMUX__A, IQM_AF_AMUX_SIGNAL2ADC);
3544 if (status < 0)
3545 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003546 status = set_iqm_af(state, true);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003547 if (status < 0)
3548 goto error;
3549
3550 status = write16(state, IQM_AF_AGC_RF__A, 0);
3551 if (status < 0)
3552 goto error;
3553
3554 /* Impulse noise cruncher setup */
3555 status = write16(state, IQM_AF_INC_LCT__A, 0); /* crunch in IQM_CF */
3556 if (status < 0)
3557 goto error;
3558 status = write16(state, IQM_CF_DET_LCT__A, 0); /* detect in IQM_CF */
3559 if (status < 0)
3560 goto error;
3561 status = write16(state, IQM_CF_WND_LEN__A, 3); /* peak detector window length */
3562 if (status < 0)
3563 goto error;
3564
3565 status = write16(state, IQM_RC_STRETCH__A, 16);
3566 if (status < 0)
3567 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003568 status = write16(state, IQM_CF_OUT_ENA__A, 0x4); /* enable output 2 */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003569 if (status < 0)
3570 goto error;
3571 status = write16(state, IQM_CF_DS_ENA__A, 0x4); /* decimate output 2 */
3572 if (status < 0)
3573 goto error;
3574 status = write16(state, IQM_CF_SCALE__A, 1600);
3575 if (status < 0)
3576 goto error;
3577 status = write16(state, IQM_CF_SCALE_SH__A, 0);
3578 if (status < 0)
3579 goto error;
3580
3581 /* virtual clipping threshold for clipping ADC detection */
3582 status = write16(state, IQM_AF_CLP_TH__A, 448);
3583 if (status < 0)
3584 goto error;
3585 status = write16(state, IQM_CF_DATATH__A, 495); /* crunching threshold */
3586 if (status < 0)
3587 goto error;
3588
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003589 status = bl_chain_cmd(state, DRXK_BL_ROM_OFFSET_TAPS_DVBT,
3590 DRXK_BLCC_NR_ELEMENTS_TAPS, DRXK_BLC_TIMEOUT);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003591 if (status < 0)
3592 goto error;
3593
3594 status = write16(state, IQM_CF_PKDTH__A, 2); /* peak detector threshold */
3595 if (status < 0)
3596 goto error;
3597 status = write16(state, IQM_CF_POW_MEAS_LEN__A, 2);
3598 if (status < 0)
3599 goto error;
3600 /* enable power measurement interrupt */
3601 status = write16(state, IQM_CF_COMM_INT_MSK__A, 1);
3602 if (status < 0)
3603 goto error;
3604 status = write16(state, IQM_COMM_EXEC__A, IQM_COMM_EXEC_B_ACTIVE);
3605 if (status < 0)
3606 goto error;
3607
3608 /* IQM will not be reset from here, sync ADC and update/init AGC */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003609 status = adc_synchronization(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003610 if (status < 0)
3611 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003612 status = set_pre_saw(state, &state->m_dvbt_pre_saw_cfg);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003613 if (status < 0)
3614 goto error;
3615
3616 /* Halt SCU to enable safe non-atomic accesses */
3617 status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_HOLD);
3618 if (status < 0)
3619 goto error;
3620
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003621 status = set_agc_rf(state, &state->m_dvbt_rf_agc_cfg, true);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003622 if (status < 0)
3623 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003624 status = set_agc_if(state, &state->m_dvbt_if_agc_cfg, true);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003625 if (status < 0)
3626 goto error;
3627
3628 /* Set Noise Estimation notch width and enable DC fix */
3629 status = read16(state, OFDM_SC_RA_RAM_CONFIG__A, &data);
3630 if (status < 0)
3631 goto error;
3632 data |= OFDM_SC_RA_RAM_CONFIG_NE_FIX_ENABLE__M;
3633 status = write16(state, OFDM_SC_RA_RAM_CONFIG__A, data);
3634 if (status < 0)
3635 goto error;
3636
3637 /* Activate SCU to enable SCU commands */
3638 status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_ACTIVE);
3639 if (status < 0)
3640 goto error;
3641
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003642 if (!state->m_drxk_a3_rom_code) {
3643 /* AGCInit() is not done for DVBT, so set agcfast_clip_ctrl_delay */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003644 status = write16(state, SCU_RAM_AGC_FAST_CLP_CTRL_DELAY__A,
3645 state->m_dvbt_if_agc_cfg.fast_clip_ctrl_delay);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003646 if (status < 0)
3647 goto error;
3648 }
3649
3650 /* OFDM_SC setup */
3651#ifdef COMPILE_FOR_NONRT
3652 status = write16(state, OFDM_SC_RA_RAM_BE_OPT_DELAY__A, 1);
3653 if (status < 0)
3654 goto error;
3655 status = write16(state, OFDM_SC_RA_RAM_BE_OPT_INIT_DELAY__A, 2);
3656 if (status < 0)
3657 goto error;
3658#endif
3659
3660 /* FEC setup */
3661 status = write16(state, FEC_DI_INPUT_CTL__A, 1); /* OFDM input */
3662 if (status < 0)
3663 goto error;
3664
3665
3666#ifdef COMPILE_FOR_NONRT
3667 status = write16(state, FEC_RS_MEASUREMENT_PERIOD__A, 0x400);
3668 if (status < 0)
3669 goto error;
3670#else
3671 status = write16(state, FEC_RS_MEASUREMENT_PERIOD__A, 0x1000);
3672 if (status < 0)
3673 goto error;
3674#endif
3675 status = write16(state, FEC_RS_MEASUREMENT_PRESCALE__A, 0x0001);
3676 if (status < 0)
3677 goto error;
3678
3679 /* Setup MPEG bus */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003680 status = mpegts_dto_setup(state, OM_DVBT);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003681 if (status < 0)
3682 goto error;
3683 /* Set DVBT Presets */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003684 status = dvbt_activate_presets(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003685 if (status < 0)
3686 goto error;
3687
3688error:
3689 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003690 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003691 return status;
3692}
3693
3694/*============================================================================*/
3695/**
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003696* \brief start dvbt demodulating for channel.
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003697* \param demod instance of demodulator.
3698* \return DRXStatus_t.
3699*/
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003700static int dvbt_start(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003701{
Oliver Endrissebc7de22011-07-03 13:49:44 -03003702 u16 param1;
3703 int status;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003704 /* drxk_ofdm_sc_cmd_t scCmd; */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003705
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03003706 dprintk(1, "\n");
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003707 /* start correct processes to get in lock */
Oliver Endrissebc7de22011-07-03 13:49:44 -03003708 /* DRXK: OFDM_SC_RA_RAM_PROC_LOCKTRACK is no longer in mapfile! */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003709 param1 = OFDM_SC_RA_RAM_LOCKTRACK_MIN;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003710 status = dvbt_sc_command(state, OFDM_SC_RA_RAM_CMD_PROC_START, 0,
3711 OFDM_SC_RA_RAM_SW_EVENT_RUN_NMASK__M, param1,
3712 0, 0, 0);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003713 if (status < 0)
3714 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003715 /* start FEC OC */
3716 status = mpegts_start(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003717 if (status < 0)
3718 goto error;
3719 status = write16(state, FEC_COMM_EXEC__A, FEC_COMM_EXEC_ACTIVE);
3720 if (status < 0)
3721 goto error;
3722error:
3723 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03003724 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03003725 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003726}
3727
3728
3729/*============================================================================*/
3730
3731/**
3732* \brief Set up dvbt demodulator for channel.
3733* \param demod instance of demodulator.
3734* \return DRXStatus_t.
3735* // original DVBTSetChannel()
3736*/
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003737static int set_dvbt(struct drxk_state *state, u16 intermediate_freqk_hz,
3738 s32 tuner_freq_offset)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003739{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003740 u16 cmd_result = 0;
3741 u16 transmission_params = 0;
3742 u16 operation_mode = 0;
3743 u32 iqm_rc_rate_ofs = 0;
Oliver Endrissebc7de22011-07-03 13:49:44 -03003744 u32 bandwidth = 0;
3745 u16 param1;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003746 int status;
3747
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003748 dprintk(1, "IF =%d, TFO = %d\n",
3749 intermediate_freqk_hz, tuner_freq_offset);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003750
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003751 status = scu_command(state, SCU_RAM_COMMAND_STANDARD_OFDM
3752 | SCU_RAM_COMMAND_CMD_DEMOD_STOP,
3753 0, NULL, 1, &cmd_result);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003754 if (status < 0)
3755 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003756
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003757 /* Halt SCU to enable safe non-atomic accesses */
3758 status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_HOLD);
3759 if (status < 0)
3760 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003761
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003762 /* Stop processors */
3763 status = write16(state, OFDM_SC_COMM_EXEC__A, OFDM_SC_COMM_EXEC_STOP);
3764 if (status < 0)
3765 goto error;
3766 status = write16(state, OFDM_LC_COMM_EXEC__A, OFDM_LC_COMM_EXEC_STOP);
3767 if (status < 0)
3768 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003769
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003770 /* Mandatory fix, always stop CP, required to set spl offset back to
3771 hardware default (is set to 0 by ucode during pilot detection */
3772 status = write16(state, OFDM_CP_COMM_EXEC__A, OFDM_CP_COMM_EXEC_STOP);
3773 if (status < 0)
3774 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003775
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003776 /*== Write channel settings to device ================================*/
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003777
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003778 /* mode */
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03003779 switch (state->props.transmission_mode) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003780 case TRANSMISSION_MODE_AUTO:
3781 default:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003782 operation_mode |= OFDM_SC_RA_RAM_OP_AUTO_MODE__M;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003783 /* fall through , try first guess DRX_FFTMODE_8K */
3784 case TRANSMISSION_MODE_8K:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003785 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_MODE_8K;
Mauro Carvalho Chehab320ed232011-07-15 01:14:17 -03003786 break;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003787 case TRANSMISSION_MODE_2K:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003788 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_MODE_2K;
Mauro Carvalho Chehab320ed232011-07-15 01:14:17 -03003789 break;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003790 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003791
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003792 /* guard */
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03003793 switch (state->props.guard_interval) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003794 default:
3795 case GUARD_INTERVAL_AUTO:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003796 operation_mode |= OFDM_SC_RA_RAM_OP_AUTO_GUARD__M;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003797 /* fall through , try first guess DRX_GUARD_1DIV4 */
3798 case GUARD_INTERVAL_1_4:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003799 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_GUARD_4;
Mauro Carvalho Chehab320ed232011-07-15 01:14:17 -03003800 break;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003801 case GUARD_INTERVAL_1_32:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003802 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_GUARD_32;
Mauro Carvalho Chehab320ed232011-07-15 01:14:17 -03003803 break;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003804 case GUARD_INTERVAL_1_16:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003805 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_GUARD_16;
Mauro Carvalho Chehab320ed232011-07-15 01:14:17 -03003806 break;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003807 case GUARD_INTERVAL_1_8:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003808 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_GUARD_8;
Mauro Carvalho Chehab320ed232011-07-15 01:14:17 -03003809 break;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003810 }
3811
3812 /* hierarchy */
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03003813 switch (state->props.hierarchy) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003814 case HIERARCHY_AUTO:
3815 case HIERARCHY_NONE:
3816 default:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003817 operation_mode |= OFDM_SC_RA_RAM_OP_AUTO_HIER__M;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003818 /* fall through , try first guess SC_RA_RAM_OP_PARAM_HIER_NO */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003819 /* transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_HIER_NO; */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003820 /* break; */
3821 case HIERARCHY_1:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003822 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_HIER_A1;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003823 break;
3824 case HIERARCHY_2:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003825 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_HIER_A2;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003826 break;
3827 case HIERARCHY_4:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003828 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_HIER_A4;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003829 break;
3830 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003831
3832
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03003833 /* modulation */
3834 switch (state->props.modulation) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003835 case QAM_AUTO:
3836 default:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003837 operation_mode |= OFDM_SC_RA_RAM_OP_AUTO_CONST__M;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003838 /* fall through , try first guess DRX_CONSTELLATION_QAM64 */
3839 case QAM_64:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003840 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_CONST_QAM64;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003841 break;
3842 case QPSK:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003843 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_CONST_QPSK;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003844 break;
3845 case QAM_16:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003846 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_CONST_QAM16;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003847 break;
3848 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003849#if 0
Jonathan McCrohan39c1cb22013-10-20 21:34:01 -03003850 /* No hierarchical channels support in BDA */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003851 /* Priority (only for hierarchical channels) */
3852 switch (channel->priority) {
3853 case DRX_PRIORITY_LOW:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003854 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_PRIO_LO;
3855 WR16(dev_addr, OFDM_EC_SB_PRIOR__A,
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003856 OFDM_EC_SB_PRIOR_LO);
3857 break;
3858 case DRX_PRIORITY_HIGH:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003859 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_PRIO_HI;
3860 WR16(dev_addr, OFDM_EC_SB_PRIOR__A,
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003861 OFDM_EC_SB_PRIOR_HI));
3862 break;
3863 case DRX_PRIORITY_UNKNOWN: /* fall through */
3864 default:
3865 status = -EINVAL;
3866 goto error;
3867 }
3868#else
3869 /* Set Priorty high */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003870 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_PRIO_HI;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003871 status = write16(state, OFDM_EC_SB_PRIOR__A, OFDM_EC_SB_PRIOR_HI);
3872 if (status < 0)
3873 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003874#endif
3875
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003876 /* coderate */
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03003877 switch (state->props.code_rate_HP) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003878 case FEC_AUTO:
3879 default:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003880 operation_mode |= OFDM_SC_RA_RAM_OP_AUTO_RATE__M;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003881 /* fall through , try first guess DRX_CODERATE_2DIV3 */
3882 case FEC_2_3:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003883 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_RATE_2_3;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003884 break;
3885 case FEC_1_2:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003886 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_RATE_1_2;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003887 break;
3888 case FEC_3_4:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003889 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_RATE_3_4;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003890 break;
3891 case FEC_5_6:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003892 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_RATE_5_6;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003893 break;
3894 case FEC_7_8:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003895 transmission_params |= OFDM_SC_RA_RAM_OP_PARAM_RATE_7_8;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003896 break;
3897 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003898
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003899 /*
3900 * SAW filter selection: normaly not necesarry, but if wanted
3901 * the application can select a SAW filter via the driver by
3902 * using UIOs
3903 */
3904
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003905 /* First determine real bandwidth (Hz) */
3906 /* Also set delay for impulse noise cruncher */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003907 /*
3908 * Also set parameters for EC_OC fix, note EC_OC_REG_TMD_HIL_MAR is
3909 * changed by SC for fix for some 8K,1/8 guard but is restored by
3910 * InitEC and ResetEC functions
3911 */
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03003912 switch (state->props.bandwidth_hz) {
3913 case 0:
3914 state->props.bandwidth_hz = 8000000;
3915 /* fall though */
3916 case 8000000:
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003917 bandwidth = DRXK_BANDWIDTH_8MHZ_IN_HZ;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003918 status = write16(state, OFDM_SC_RA_RAM_SRMM_FIX_FACT_8K__A,
3919 3052);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03003920 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003921 goto error;
3922 /* cochannel protection for PAL 8 MHz */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003923 status = write16(state, OFDM_SC_RA_RAM_NI_INIT_8K_PER_LEFT__A,
3924 7);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003925 if (status < 0)
3926 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003927 status = write16(state, OFDM_SC_RA_RAM_NI_INIT_8K_PER_RIGHT__A,
3928 7);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003929 if (status < 0)
3930 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003931 status = write16(state, OFDM_SC_RA_RAM_NI_INIT_2K_PER_LEFT__A,
3932 7);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003933 if (status < 0)
3934 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003935 status = write16(state, OFDM_SC_RA_RAM_NI_INIT_2K_PER_RIGHT__A,
3936 1);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003937 if (status < 0)
3938 goto error;
3939 break;
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03003940 case 7000000:
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003941 bandwidth = DRXK_BANDWIDTH_7MHZ_IN_HZ;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003942 status = write16(state, OFDM_SC_RA_RAM_SRMM_FIX_FACT_8K__A,
3943 3491);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003944 if (status < 0)
3945 goto error;
3946 /* cochannel protection for PAL 7 MHz */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003947 status = write16(state, OFDM_SC_RA_RAM_NI_INIT_8K_PER_LEFT__A,
3948 8);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003949 if (status < 0)
3950 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003951 status = write16(state, OFDM_SC_RA_RAM_NI_INIT_8K_PER_RIGHT__A,
3952 8);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003953 if (status < 0)
3954 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003955 status = write16(state, OFDM_SC_RA_RAM_NI_INIT_2K_PER_LEFT__A,
3956 4);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003957 if (status < 0)
3958 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003959 status = write16(state, OFDM_SC_RA_RAM_NI_INIT_2K_PER_RIGHT__A,
3960 1);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003961 if (status < 0)
3962 goto error;
3963 break;
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03003964 case 6000000:
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003965 bandwidth = DRXK_BANDWIDTH_6MHZ_IN_HZ;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003966 status = write16(state, OFDM_SC_RA_RAM_SRMM_FIX_FACT_8K__A,
3967 4073);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003968 if (status < 0)
3969 goto error;
3970 /* cochannel protection for NTSC 6 MHz */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003971 status = write16(state, OFDM_SC_RA_RAM_NI_INIT_8K_PER_LEFT__A,
3972 19);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003973 if (status < 0)
3974 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003975 status = write16(state, OFDM_SC_RA_RAM_NI_INIT_8K_PER_RIGHT__A,
3976 19);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003977 if (status < 0)
3978 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003979 status = write16(state, OFDM_SC_RA_RAM_NI_INIT_2K_PER_LEFT__A,
3980 14);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003981 if (status < 0)
3982 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03003983 status = write16(state, OFDM_SC_RA_RAM_NI_INIT_2K_PER_RIGHT__A,
3984 1);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003985 if (status < 0)
3986 goto error;
3987 break;
3988 default:
3989 status = -EINVAL;
3990 goto error;
3991 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03003992
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03003993 if (iqm_rc_rate_ofs == 0) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03003994 /* Now compute IQM_RC_RATE_OFS
3995 (((SysFreq/BandWidth)/2)/2) -1) * 2^23)
3996 =>
3997 ((SysFreq / BandWidth) * (2^21)) - (2^23)
3998 */
3999 /* (SysFreq / BandWidth) * (2^28) */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03004000 /*
4001 * assert (MAX(sysClk)/MIN(bandwidth) < 16)
4002 * => assert(MAX(sysClk) < 16*MIN(bandwidth))
4003 * => assert(109714272 > 48000000) = true
4004 * so Frac 28 can be used
4005 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004006 iqm_rc_rate_ofs = Frac28a((u32)
4007 ((state->m_sys_clock_freq *
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004008 1000) / 3), bandwidth);
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03004009 /* (SysFreq / BandWidth) * (2^21), rounding before truncating */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004010 if ((iqm_rc_rate_ofs & 0x7fL) >= 0x40)
4011 iqm_rc_rate_ofs += 0x80L;
4012 iqm_rc_rate_ofs = iqm_rc_rate_ofs >> 7;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004013 /* ((SysFreq / BandWidth) * (2^21)) - (2^23) */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004014 iqm_rc_rate_ofs = iqm_rc_rate_ofs - (1 << 23);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004015 }
4016
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004017 iqm_rc_rate_ofs &=
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004018 ((((u32) IQM_RC_RATE_OFS_HI__M) <<
4019 IQM_RC_RATE_OFS_LO__W) | IQM_RC_RATE_OFS_LO__M);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004020 status = write32(state, IQM_RC_RATE_OFS_LO__A, iqm_rc_rate_ofs);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004021 if (status < 0)
4022 goto error;
4023
4024 /* Bandwidth setting done */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004025
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03004026#if 0
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004027 status = dvbt_set_frequency_shift(demod, channel, tuner_offset);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004028 if (status < 0)
4029 goto error;
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03004030#endif
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03004031 status = set_frequency_shifter(state, intermediate_freqk_hz,
4032 tuner_freq_offset, true);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004033 if (status < 0)
4034 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004035
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03004036 /*== start SC, write channel settings to SC ==========================*/
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004037
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004038 /* Activate SCU to enable SCU commands */
4039 status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_ACTIVE);
4040 if (status < 0)
4041 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004042
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004043 /* Enable SC after setting all other parameters */
4044 status = write16(state, OFDM_SC_COMM_STATE__A, 0);
4045 if (status < 0)
4046 goto error;
4047 status = write16(state, OFDM_SC_COMM_EXEC__A, 1);
4048 if (status < 0)
4049 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004050
4051
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03004052 status = scu_command(state, SCU_RAM_COMMAND_STANDARD_OFDM
4053 | SCU_RAM_COMMAND_CMD_DEMOD_START,
4054 0, NULL, 1, &cmd_result);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004055 if (status < 0)
4056 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004057
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004058 /* Write SC parameter registers, set all AUTO flags in operation mode */
4059 param1 = (OFDM_SC_RA_RAM_OP_AUTO_MODE__M |
4060 OFDM_SC_RA_RAM_OP_AUTO_GUARD__M |
4061 OFDM_SC_RA_RAM_OP_AUTO_CONST__M |
4062 OFDM_SC_RA_RAM_OP_AUTO_HIER__M |
4063 OFDM_SC_RA_RAM_OP_AUTO_RATE__M);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004064 status = dvbt_sc_command(state, OFDM_SC_RA_RAM_CMD_SET_PREF_PARAM,
4065 0, transmission_params, param1, 0, 0, 0);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004066 if (status < 0)
4067 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004068
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004069 if (!state->m_drxk_a3_rom_code)
4070 status = dvbt_ctrl_set_sqi_speed(state, &state->m_sqi_speed);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004071error:
4072 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03004073 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004074
4075 return status;
4076}
4077
4078
4079/*============================================================================*/
4080
4081/**
Jonathan McCrohan39c1cb22013-10-20 21:34:01 -03004082* \brief Retrieve lock status .
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004083* \param demod Pointer to demodulator instance.
4084* \param lockStat Pointer to lock status structure.
4085* \return DRXStatus_t.
4086*
4087*/
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004088static int get_dvbt_lock_status(struct drxk_state *state, u32 *p_lock_status)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004089{
Oliver Endrissebc7de22011-07-03 13:49:44 -03004090 int status;
4091 const u16 mpeg_lock_mask = (OFDM_SC_RA_RAM_LOCK_MPEG__M |
4092 OFDM_SC_RA_RAM_LOCK_FEC__M);
4093 const u16 fec_lock_mask = (OFDM_SC_RA_RAM_LOCK_FEC__M);
4094 const u16 demod_lock_mask = OFDM_SC_RA_RAM_LOCK_DEMOD__M;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004095
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004096 u16 sc_ra_ram_lock = 0;
4097 u16 sc_comm_exec = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004098
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03004099 dprintk(1, "\n");
4100
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004101 *p_lock_status = NOT_LOCKED;
Oliver Endrissebc7de22011-07-03 13:49:44 -03004102 /* driver 0.9.0 */
4103 /* Check if SC is running */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004104 status = read16(state, OFDM_SC_COMM_EXEC__A, &sc_comm_exec);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004105 if (status < 0)
4106 goto end;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004107 if (sc_comm_exec == OFDM_SC_COMM_EXEC_STOP)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004108 goto end;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004109
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004110 status = read16(state, OFDM_SC_RA_RAM_LOCK__A, &sc_ra_ram_lock);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004111 if (status < 0)
4112 goto end;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004113
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004114 if ((sc_ra_ram_lock & mpeg_lock_mask) == mpeg_lock_mask)
4115 *p_lock_status = MPEG_LOCK;
4116 else if ((sc_ra_ram_lock & fec_lock_mask) == fec_lock_mask)
4117 *p_lock_status = FEC_LOCK;
4118 else if ((sc_ra_ram_lock & demod_lock_mask) == demod_lock_mask)
4119 *p_lock_status = DEMOD_LOCK;
4120 else if (sc_ra_ram_lock & OFDM_SC_RA_RAM_LOCK_NODVBT__M)
4121 *p_lock_status = NEVER_LOCK;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004122end:
4123 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03004124 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004125
Oliver Endrissebc7de22011-07-03 13:49:44 -03004126 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004127}
4128
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004129static int power_up_qam(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004130{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004131 enum drx_power_mode power_mode = DRXK_POWER_DOWN_OFDM;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004132 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004133
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03004134 dprintk(1, "\n");
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004135 status = ctrl_power_mode(state, &power_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004136 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03004137 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004138
Oliver Endrissebc7de22011-07-03 13:49:44 -03004139 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004140}
4141
4142
Oliver Endrissebc7de22011-07-03 13:49:44 -03004143/** Power Down QAM */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004144static int power_down_qam(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004145{
Oliver Endrissebc7de22011-07-03 13:49:44 -03004146 u16 data = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004147 u16 cmd_result;
Oliver Endrissebc7de22011-07-03 13:49:44 -03004148 int status = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004149
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03004150 dprintk(1, "\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004151 status = read16(state, SCU_COMM_EXEC__A, &data);
4152 if (status < 0)
4153 goto error;
4154 if (data == SCU_COMM_EXEC_ACTIVE) {
4155 /*
4156 STOP demodulator
4157 QAM and HW blocks
4158 */
4159 /* stop all comstate->m_exec */
4160 status = write16(state, QAM_COMM_EXEC__A, QAM_COMM_EXEC_STOP);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03004161 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004162 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03004163 status = scu_command(state, SCU_RAM_COMMAND_STANDARD_QAM
4164 | SCU_RAM_COMMAND_CMD_DEMOD_STOP,
4165 0, NULL, 1, &cmd_result);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03004166 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004167 goto error;
4168 }
4169 /* powerdown AFE */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004170 status = set_iqm_af(state, false);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004171
4172error:
4173 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03004174 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004175
Oliver Endrissebc7de22011-07-03 13:49:44 -03004176 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004177}
Oliver Endrissebc7de22011-07-03 13:49:44 -03004178
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004179/*============================================================================*/
4180
4181/**
4182* \brief Setup of the QAM Measurement intervals for signal quality
4183* \param demod instance of demod.
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03004184* \param modulation current modulation.
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004185* \return DRXStatus_t.
4186*
4187* NOTE:
4188* Take into account that for certain settings the errorcounters can overflow.
4189* The implementation does not check this.
4190*
4191*/
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004192static int set_qam_measurement(struct drxk_state *state,
4193 enum e_drxk_constellation modulation,
4194 u32 symbol_rate)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004195{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004196 u32 fec_bits_desired = 0; /* BER accounting period */
4197 u32 fec_rs_period_total = 0; /* Total period */
4198 u16 fec_rs_prescale = 0; /* ReedSolomon Measurement Prescale */
4199 u16 fec_rs_period = 0; /* Value for corresponding I2C register */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004200 int status = 0;
4201
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03004202 dprintk(1, "\n");
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004203
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004204 fec_rs_prescale = 1;
4205 /* fec_bits_desired = symbol_rate [kHz] *
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004206 FrameLenght [ms] *
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03004207 (modulation + 1) *
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004208 SyncLoss (== 1) *
4209 ViterbiLoss (==1)
4210 */
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03004211 switch (modulation) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004212 case DRX_CONSTELLATION_QAM16:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004213 fec_bits_desired = 4 * symbol_rate;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004214 break;
4215 case DRX_CONSTELLATION_QAM32:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004216 fec_bits_desired = 5 * symbol_rate;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004217 break;
4218 case DRX_CONSTELLATION_QAM64:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004219 fec_bits_desired = 6 * symbol_rate;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004220 break;
4221 case DRX_CONSTELLATION_QAM128:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004222 fec_bits_desired = 7 * symbol_rate;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004223 break;
4224 case DRX_CONSTELLATION_QAM256:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004225 fec_bits_desired = 8 * symbol_rate;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004226 break;
4227 default:
4228 status = -EINVAL;
4229 }
Oliver Endrissebc7de22011-07-03 13:49:44 -03004230 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004231 goto error;
Oliver Endrissebc7de22011-07-03 13:49:44 -03004232
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03004233 fec_bits_desired /= 1000; /* symbol_rate [Hz] -> symbol_rate [kHz] */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004234 fec_bits_desired *= 500; /* meas. period [ms] */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004235
4236 /* Annex A/C: bits/RsPeriod = 204 * 8 = 1632 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004237 /* fec_rs_period_total = fec_bits_desired / 1632 */
4238 fec_rs_period_total = (fec_bits_desired / 1632UL) + 1; /* roughly ceil */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004239
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004240 /* fec_rs_period_total = fec_rs_prescale * fec_rs_period */
4241 fec_rs_prescale = 1 + (u16) (fec_rs_period_total >> 16);
4242 if (fec_rs_prescale == 0) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004243 /* Divide by zero (though impossible) */
4244 status = -EINVAL;
4245 if (status < 0)
4246 goto error;
4247 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004248 fec_rs_period =
4249 ((u16) fec_rs_period_total +
4250 (fec_rs_prescale >> 1)) / fec_rs_prescale;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004251
4252 /* write corresponding registers */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004253 status = write16(state, FEC_RS_MEASUREMENT_PERIOD__A, fec_rs_period);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004254 if (status < 0)
4255 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03004256 status = write16(state, FEC_RS_MEASUREMENT_PRESCALE__A,
4257 fec_rs_prescale);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004258 if (status < 0)
4259 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004260 status = write16(state, FEC_OC_SNC_FAIL_PERIOD__A, fec_rs_period);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004261error:
4262 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03004263 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004264 return status;
4265}
4266
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004267static int set_qam16(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004268{
Oliver Endrissebc7de22011-07-03 13:49:44 -03004269 int status = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004270
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03004271 dprintk(1, "\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004272 /* QAM Equalizer Setup */
4273 /* Equalizer */
4274 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD0__A, 13517);
4275 if (status < 0)
4276 goto error;
4277 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD1__A, 13517);
4278 if (status < 0)
4279 goto error;
4280 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD2__A, 13517);
4281 if (status < 0)
4282 goto error;
4283 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD3__A, 13517);
4284 if (status < 0)
4285 goto error;
4286 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD4__A, 13517);
4287 if (status < 0)
4288 goto error;
4289 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD5__A, 13517);
4290 if (status < 0)
4291 goto error;
4292 /* Decision Feedback Equalizer */
4293 status = write16(state, QAM_DQ_QUAL_FUN0__A, 2);
4294 if (status < 0)
4295 goto error;
4296 status = write16(state, QAM_DQ_QUAL_FUN1__A, 2);
4297 if (status < 0)
4298 goto error;
4299 status = write16(state, QAM_DQ_QUAL_FUN2__A, 2);
4300 if (status < 0)
4301 goto error;
4302 status = write16(state, QAM_DQ_QUAL_FUN3__A, 2);
4303 if (status < 0)
4304 goto error;
4305 status = write16(state, QAM_DQ_QUAL_FUN4__A, 2);
4306 if (status < 0)
4307 goto error;
4308 status = write16(state, QAM_DQ_QUAL_FUN5__A, 0);
4309 if (status < 0)
4310 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004311
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004312 status = write16(state, QAM_SY_SYNC_HWM__A, 5);
4313 if (status < 0)
4314 goto error;
4315 status = write16(state, QAM_SY_SYNC_AWM__A, 4);
4316 if (status < 0)
4317 goto error;
4318 status = write16(state, QAM_SY_SYNC_LWM__A, 3);
4319 if (status < 0)
4320 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004321
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004322 /* QAM Slicer Settings */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03004323 status = write16(state, SCU_RAM_QAM_SL_SIG_POWER__A,
4324 DRXK_QAM_SL_SIG_POWER_QAM16);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004325 if (status < 0)
4326 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004327
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004328 /* QAM Loop Controller Coeficients */
4329 status = write16(state, SCU_RAM_QAM_LC_CA_FINE__A, 15);
4330 if (status < 0)
4331 goto error;
4332 status = write16(state, SCU_RAM_QAM_LC_CA_COARSE__A, 40);
4333 if (status < 0)
4334 goto error;
4335 status = write16(state, SCU_RAM_QAM_LC_EP_FINE__A, 12);
4336 if (status < 0)
4337 goto error;
4338 status = write16(state, SCU_RAM_QAM_LC_EP_MEDIUM__A, 24);
4339 if (status < 0)
4340 goto error;
4341 status = write16(state, SCU_RAM_QAM_LC_EP_COARSE__A, 24);
4342 if (status < 0)
4343 goto error;
4344 status = write16(state, SCU_RAM_QAM_LC_EI_FINE__A, 12);
4345 if (status < 0)
4346 goto error;
4347 status = write16(state, SCU_RAM_QAM_LC_EI_MEDIUM__A, 16);
4348 if (status < 0)
4349 goto error;
4350 status = write16(state, SCU_RAM_QAM_LC_EI_COARSE__A, 16);
4351 if (status < 0)
4352 goto error;
Oliver Endrissebc7de22011-07-03 13:49:44 -03004353
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004354 status = write16(state, SCU_RAM_QAM_LC_CP_FINE__A, 5);
4355 if (status < 0)
4356 goto error;
4357 status = write16(state, SCU_RAM_QAM_LC_CP_MEDIUM__A, 20);
4358 if (status < 0)
4359 goto error;
4360 status = write16(state, SCU_RAM_QAM_LC_CP_COARSE__A, 80);
4361 if (status < 0)
4362 goto error;
4363 status = write16(state, SCU_RAM_QAM_LC_CI_FINE__A, 5);
4364 if (status < 0)
4365 goto error;
4366 status = write16(state, SCU_RAM_QAM_LC_CI_MEDIUM__A, 20);
4367 if (status < 0)
4368 goto error;
4369 status = write16(state, SCU_RAM_QAM_LC_CI_COARSE__A, 50);
4370 if (status < 0)
4371 goto error;
4372 status = write16(state, SCU_RAM_QAM_LC_CF_FINE__A, 16);
4373 if (status < 0)
4374 goto error;
4375 status = write16(state, SCU_RAM_QAM_LC_CF_MEDIUM__A, 16);
4376 if (status < 0)
4377 goto error;
4378 status = write16(state, SCU_RAM_QAM_LC_CF_COARSE__A, 32);
4379 if (status < 0)
4380 goto error;
4381 status = write16(state, SCU_RAM_QAM_LC_CF1_FINE__A, 5);
4382 if (status < 0)
4383 goto error;
4384 status = write16(state, SCU_RAM_QAM_LC_CF1_MEDIUM__A, 10);
4385 if (status < 0)
4386 goto error;
4387 status = write16(state, SCU_RAM_QAM_LC_CF1_COARSE__A, 10);
4388 if (status < 0)
4389 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004390
4391
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004392 /* QAM State Machine (FSM) Thresholds */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004393
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004394 status = write16(state, SCU_RAM_QAM_FSM_RTH__A, 140);
4395 if (status < 0)
4396 goto error;
4397 status = write16(state, SCU_RAM_QAM_FSM_FTH__A, 50);
4398 if (status < 0)
4399 goto error;
4400 status = write16(state, SCU_RAM_QAM_FSM_CTH__A, 95);
4401 if (status < 0)
4402 goto error;
4403 status = write16(state, SCU_RAM_QAM_FSM_PTH__A, 120);
4404 if (status < 0)
4405 goto error;
4406 status = write16(state, SCU_RAM_QAM_FSM_QTH__A, 230);
4407 if (status < 0)
4408 goto error;
4409 status = write16(state, SCU_RAM_QAM_FSM_MTH__A, 105);
4410 if (status < 0)
4411 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004412
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004413 status = write16(state, SCU_RAM_QAM_FSM_RATE_LIM__A, 40);
4414 if (status < 0)
4415 goto error;
4416 status = write16(state, SCU_RAM_QAM_FSM_COUNT_LIM__A, 4);
4417 if (status < 0)
4418 goto error;
4419 status = write16(state, SCU_RAM_QAM_FSM_FREQ_LIM__A, 24);
4420 if (status < 0)
4421 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004422
4423
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004424 /* QAM FSM Tracking Parameters */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004425
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004426 status = write16(state, SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__A, (u16) 16);
4427 if (status < 0)
4428 goto error;
4429 status = write16(state, SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__A, (u16) 220);
4430 if (status < 0)
4431 goto error;
4432 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET1__A, (u16) 25);
4433 if (status < 0)
4434 goto error;
4435 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET2__A, (u16) 6);
4436 if (status < 0)
4437 goto error;
4438 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET3__A, (u16) -24);
4439 if (status < 0)
4440 goto error;
4441 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET4__A, (u16) -65);
4442 if (status < 0)
4443 goto error;
4444 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET5__A, (u16) -127);
4445 if (status < 0)
4446 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004447
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004448error:
4449 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03004450 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03004451 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004452}
4453
4454/*============================================================================*/
4455
4456/**
4457* \brief QAM32 specific setup
4458* \param demod instance of demod.
4459* \return DRXStatus_t.
4460*/
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004461static int set_qam32(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004462{
Oliver Endrissebc7de22011-07-03 13:49:44 -03004463 int status = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004464
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03004465 dprintk(1, "\n");
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004466
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004467 /* QAM Equalizer Setup */
4468 /* Equalizer */
4469 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD0__A, 6707);
4470 if (status < 0)
4471 goto error;
4472 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD1__A, 6707);
4473 if (status < 0)
4474 goto error;
4475 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD2__A, 6707);
4476 if (status < 0)
4477 goto error;
4478 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD3__A, 6707);
4479 if (status < 0)
4480 goto error;
4481 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD4__A, 6707);
4482 if (status < 0)
4483 goto error;
4484 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD5__A, 6707);
4485 if (status < 0)
4486 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004487
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004488 /* Decision Feedback Equalizer */
4489 status = write16(state, QAM_DQ_QUAL_FUN0__A, 3);
4490 if (status < 0)
4491 goto error;
4492 status = write16(state, QAM_DQ_QUAL_FUN1__A, 3);
4493 if (status < 0)
4494 goto error;
4495 status = write16(state, QAM_DQ_QUAL_FUN2__A, 3);
4496 if (status < 0)
4497 goto error;
4498 status = write16(state, QAM_DQ_QUAL_FUN3__A, 3);
4499 if (status < 0)
4500 goto error;
4501 status = write16(state, QAM_DQ_QUAL_FUN4__A, 3);
4502 if (status < 0)
4503 goto error;
4504 status = write16(state, QAM_DQ_QUAL_FUN5__A, 0);
4505 if (status < 0)
4506 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004507
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004508 status = write16(state, QAM_SY_SYNC_HWM__A, 6);
4509 if (status < 0)
4510 goto error;
4511 status = write16(state, QAM_SY_SYNC_AWM__A, 5);
4512 if (status < 0)
4513 goto error;
4514 status = write16(state, QAM_SY_SYNC_LWM__A, 3);
4515 if (status < 0)
4516 goto error;
Oliver Endrissebc7de22011-07-03 13:49:44 -03004517
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004518 /* QAM Slicer Settings */
4519
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03004520 status = write16(state, SCU_RAM_QAM_SL_SIG_POWER__A,
4521 DRXK_QAM_SL_SIG_POWER_QAM32);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004522 if (status < 0)
4523 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004524
4525
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004526 /* QAM Loop Controller Coeficients */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004527
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004528 status = write16(state, SCU_RAM_QAM_LC_CA_FINE__A, 15);
4529 if (status < 0)
4530 goto error;
4531 status = write16(state, SCU_RAM_QAM_LC_CA_COARSE__A, 40);
4532 if (status < 0)
4533 goto error;
4534 status = write16(state, SCU_RAM_QAM_LC_EP_FINE__A, 12);
4535 if (status < 0)
4536 goto error;
4537 status = write16(state, SCU_RAM_QAM_LC_EP_MEDIUM__A, 24);
4538 if (status < 0)
4539 goto error;
4540 status = write16(state, SCU_RAM_QAM_LC_EP_COARSE__A, 24);
4541 if (status < 0)
4542 goto error;
4543 status = write16(state, SCU_RAM_QAM_LC_EI_FINE__A, 12);
4544 if (status < 0)
4545 goto error;
4546 status = write16(state, SCU_RAM_QAM_LC_EI_MEDIUM__A, 16);
4547 if (status < 0)
4548 goto error;
4549 status = write16(state, SCU_RAM_QAM_LC_EI_COARSE__A, 16);
4550 if (status < 0)
4551 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004552
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004553 status = write16(state, SCU_RAM_QAM_LC_CP_FINE__A, 5);
4554 if (status < 0)
4555 goto error;
4556 status = write16(state, SCU_RAM_QAM_LC_CP_MEDIUM__A, 20);
4557 if (status < 0)
4558 goto error;
4559 status = write16(state, SCU_RAM_QAM_LC_CP_COARSE__A, 80);
4560 if (status < 0)
4561 goto error;
4562 status = write16(state, SCU_RAM_QAM_LC_CI_FINE__A, 5);
4563 if (status < 0)
4564 goto error;
4565 status = write16(state, SCU_RAM_QAM_LC_CI_MEDIUM__A, 20);
4566 if (status < 0)
4567 goto error;
4568 status = write16(state, SCU_RAM_QAM_LC_CI_COARSE__A, 50);
4569 if (status < 0)
4570 goto error;
4571 status = write16(state, SCU_RAM_QAM_LC_CF_FINE__A, 16);
4572 if (status < 0)
4573 goto error;
4574 status = write16(state, SCU_RAM_QAM_LC_CF_MEDIUM__A, 16);
4575 if (status < 0)
4576 goto error;
4577 status = write16(state, SCU_RAM_QAM_LC_CF_COARSE__A, 16);
4578 if (status < 0)
4579 goto error;
4580 status = write16(state, SCU_RAM_QAM_LC_CF1_FINE__A, 5);
4581 if (status < 0)
4582 goto error;
4583 status = write16(state, SCU_RAM_QAM_LC_CF1_MEDIUM__A, 10);
4584 if (status < 0)
4585 goto error;
4586 status = write16(state, SCU_RAM_QAM_LC_CF1_COARSE__A, 0);
4587 if (status < 0)
4588 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004589
4590
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004591 /* QAM State Machine (FSM) Thresholds */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004592
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004593 status = write16(state, SCU_RAM_QAM_FSM_RTH__A, 90);
4594 if (status < 0)
4595 goto error;
4596 status = write16(state, SCU_RAM_QAM_FSM_FTH__A, 50);
4597 if (status < 0)
4598 goto error;
4599 status = write16(state, SCU_RAM_QAM_FSM_CTH__A, 80);
4600 if (status < 0)
4601 goto error;
4602 status = write16(state, SCU_RAM_QAM_FSM_PTH__A, 100);
4603 if (status < 0)
4604 goto error;
4605 status = write16(state, SCU_RAM_QAM_FSM_QTH__A, 170);
4606 if (status < 0)
4607 goto error;
4608 status = write16(state, SCU_RAM_QAM_FSM_MTH__A, 100);
4609 if (status < 0)
4610 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004611
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004612 status = write16(state, SCU_RAM_QAM_FSM_RATE_LIM__A, 40);
4613 if (status < 0)
4614 goto error;
4615 status = write16(state, SCU_RAM_QAM_FSM_COUNT_LIM__A, 4);
4616 if (status < 0)
4617 goto error;
4618 status = write16(state, SCU_RAM_QAM_FSM_FREQ_LIM__A, 10);
4619 if (status < 0)
4620 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004621
4622
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004623 /* QAM FSM Tracking Parameters */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004624
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004625 status = write16(state, SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__A, (u16) 12);
4626 if (status < 0)
4627 goto error;
4628 status = write16(state, SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__A, (u16) 140);
4629 if (status < 0)
4630 goto error;
4631 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET1__A, (u16) -8);
4632 if (status < 0)
4633 goto error;
4634 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET2__A, (u16) -16);
4635 if (status < 0)
4636 goto error;
4637 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET3__A, (u16) -26);
4638 if (status < 0)
4639 goto error;
4640 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET4__A, (u16) -56);
4641 if (status < 0)
4642 goto error;
4643 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET5__A, (u16) -86);
4644error:
4645 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03004646 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03004647 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004648}
4649
4650/*============================================================================*/
4651
4652/**
4653* \brief QAM64 specific setup
4654* \param demod instance of demod.
4655* \return DRXStatus_t.
4656*/
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004657static int set_qam64(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004658{
Oliver Endrissebc7de22011-07-03 13:49:44 -03004659 int status = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004660
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03004661 dprintk(1, "\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004662 /* QAM Equalizer Setup */
4663 /* Equalizer */
4664 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD0__A, 13336);
4665 if (status < 0)
4666 goto error;
4667 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD1__A, 12618);
4668 if (status < 0)
4669 goto error;
4670 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD2__A, 11988);
4671 if (status < 0)
4672 goto error;
4673 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD3__A, 13809);
4674 if (status < 0)
4675 goto error;
4676 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD4__A, 13809);
4677 if (status < 0)
4678 goto error;
4679 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD5__A, 15609);
4680 if (status < 0)
4681 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004682
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004683 /* Decision Feedback Equalizer */
4684 status = write16(state, QAM_DQ_QUAL_FUN0__A, 4);
4685 if (status < 0)
4686 goto error;
4687 status = write16(state, QAM_DQ_QUAL_FUN1__A, 4);
4688 if (status < 0)
4689 goto error;
4690 status = write16(state, QAM_DQ_QUAL_FUN2__A, 4);
4691 if (status < 0)
4692 goto error;
4693 status = write16(state, QAM_DQ_QUAL_FUN3__A, 4);
4694 if (status < 0)
4695 goto error;
4696 status = write16(state, QAM_DQ_QUAL_FUN4__A, 3);
4697 if (status < 0)
4698 goto error;
4699 status = write16(state, QAM_DQ_QUAL_FUN5__A, 0);
4700 if (status < 0)
4701 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004702
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004703 status = write16(state, QAM_SY_SYNC_HWM__A, 5);
4704 if (status < 0)
4705 goto error;
4706 status = write16(state, QAM_SY_SYNC_AWM__A, 4);
4707 if (status < 0)
4708 goto error;
4709 status = write16(state, QAM_SY_SYNC_LWM__A, 3);
4710 if (status < 0)
4711 goto error;
Oliver Endrissebc7de22011-07-03 13:49:44 -03004712
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004713 /* QAM Slicer Settings */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03004714 status = write16(state, SCU_RAM_QAM_SL_SIG_POWER__A,
4715 DRXK_QAM_SL_SIG_POWER_QAM64);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004716 if (status < 0)
4717 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004718
4719
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004720 /* QAM Loop Controller Coeficients */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004721
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004722 status = write16(state, SCU_RAM_QAM_LC_CA_FINE__A, 15);
4723 if (status < 0)
4724 goto error;
4725 status = write16(state, SCU_RAM_QAM_LC_CA_COARSE__A, 40);
4726 if (status < 0)
4727 goto error;
4728 status = write16(state, SCU_RAM_QAM_LC_EP_FINE__A, 12);
4729 if (status < 0)
4730 goto error;
4731 status = write16(state, SCU_RAM_QAM_LC_EP_MEDIUM__A, 24);
4732 if (status < 0)
4733 goto error;
4734 status = write16(state, SCU_RAM_QAM_LC_EP_COARSE__A, 24);
4735 if (status < 0)
4736 goto error;
4737 status = write16(state, SCU_RAM_QAM_LC_EI_FINE__A, 12);
4738 if (status < 0)
4739 goto error;
4740 status = write16(state, SCU_RAM_QAM_LC_EI_MEDIUM__A, 16);
4741 if (status < 0)
4742 goto error;
4743 status = write16(state, SCU_RAM_QAM_LC_EI_COARSE__A, 16);
4744 if (status < 0)
4745 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004746
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004747 status = write16(state, SCU_RAM_QAM_LC_CP_FINE__A, 5);
4748 if (status < 0)
4749 goto error;
4750 status = write16(state, SCU_RAM_QAM_LC_CP_MEDIUM__A, 30);
4751 if (status < 0)
4752 goto error;
4753 status = write16(state, SCU_RAM_QAM_LC_CP_COARSE__A, 100);
4754 if (status < 0)
4755 goto error;
4756 status = write16(state, SCU_RAM_QAM_LC_CI_FINE__A, 5);
4757 if (status < 0)
4758 goto error;
4759 status = write16(state, SCU_RAM_QAM_LC_CI_MEDIUM__A, 30);
4760 if (status < 0)
4761 goto error;
4762 status = write16(state, SCU_RAM_QAM_LC_CI_COARSE__A, 50);
4763 if (status < 0)
4764 goto error;
4765 status = write16(state, SCU_RAM_QAM_LC_CF_FINE__A, 16);
4766 if (status < 0)
4767 goto error;
4768 status = write16(state, SCU_RAM_QAM_LC_CF_MEDIUM__A, 25);
4769 if (status < 0)
4770 goto error;
4771 status = write16(state, SCU_RAM_QAM_LC_CF_COARSE__A, 48);
4772 if (status < 0)
4773 goto error;
4774 status = write16(state, SCU_RAM_QAM_LC_CF1_FINE__A, 5);
4775 if (status < 0)
4776 goto error;
4777 status = write16(state, SCU_RAM_QAM_LC_CF1_MEDIUM__A, 10);
4778 if (status < 0)
4779 goto error;
4780 status = write16(state, SCU_RAM_QAM_LC_CF1_COARSE__A, 10);
4781 if (status < 0)
4782 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004783
4784
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004785 /* QAM State Machine (FSM) Thresholds */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004786
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004787 status = write16(state, SCU_RAM_QAM_FSM_RTH__A, 100);
4788 if (status < 0)
4789 goto error;
4790 status = write16(state, SCU_RAM_QAM_FSM_FTH__A, 60);
4791 if (status < 0)
4792 goto error;
4793 status = write16(state, SCU_RAM_QAM_FSM_CTH__A, 80);
4794 if (status < 0)
4795 goto error;
4796 status = write16(state, SCU_RAM_QAM_FSM_PTH__A, 110);
4797 if (status < 0)
4798 goto error;
4799 status = write16(state, SCU_RAM_QAM_FSM_QTH__A, 200);
4800 if (status < 0)
4801 goto error;
4802 status = write16(state, SCU_RAM_QAM_FSM_MTH__A, 95);
4803 if (status < 0)
4804 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004805
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004806 status = write16(state, SCU_RAM_QAM_FSM_RATE_LIM__A, 40);
4807 if (status < 0)
4808 goto error;
4809 status = write16(state, SCU_RAM_QAM_FSM_COUNT_LIM__A, 4);
4810 if (status < 0)
4811 goto error;
4812 status = write16(state, SCU_RAM_QAM_FSM_FREQ_LIM__A, 15);
4813 if (status < 0)
4814 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004815
4816
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004817 /* QAM FSM Tracking Parameters */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004818
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004819 status = write16(state, SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__A, (u16) 12);
4820 if (status < 0)
4821 goto error;
4822 status = write16(state, SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__A, (u16) 141);
4823 if (status < 0)
4824 goto error;
4825 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET1__A, (u16) 7);
4826 if (status < 0)
4827 goto error;
4828 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET2__A, (u16) 0);
4829 if (status < 0)
4830 goto error;
4831 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET3__A, (u16) -15);
4832 if (status < 0)
4833 goto error;
4834 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET4__A, (u16) -45);
4835 if (status < 0)
4836 goto error;
4837 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET5__A, (u16) -80);
4838error:
4839 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03004840 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004841
Oliver Endrissebc7de22011-07-03 13:49:44 -03004842 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004843}
4844
4845/*============================================================================*/
4846
4847/**
4848* \brief QAM128 specific setup
4849* \param demod: instance of demod.
4850* \return DRXStatus_t.
4851*/
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03004852static int set_qam128(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004853{
Oliver Endrissebc7de22011-07-03 13:49:44 -03004854 int status = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004855
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03004856 dprintk(1, "\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004857 /* QAM Equalizer Setup */
4858 /* Equalizer */
4859 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD0__A, 6564);
4860 if (status < 0)
4861 goto error;
4862 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD1__A, 6598);
4863 if (status < 0)
4864 goto error;
4865 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD2__A, 6394);
4866 if (status < 0)
4867 goto error;
4868 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD3__A, 6409);
4869 if (status < 0)
4870 goto error;
4871 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD4__A, 6656);
4872 if (status < 0)
4873 goto error;
4874 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD5__A, 7238);
4875 if (status < 0)
4876 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004877
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004878 /* Decision Feedback Equalizer */
4879 status = write16(state, QAM_DQ_QUAL_FUN0__A, 6);
4880 if (status < 0)
4881 goto error;
4882 status = write16(state, QAM_DQ_QUAL_FUN1__A, 6);
4883 if (status < 0)
4884 goto error;
4885 status = write16(state, QAM_DQ_QUAL_FUN2__A, 6);
4886 if (status < 0)
4887 goto error;
4888 status = write16(state, QAM_DQ_QUAL_FUN3__A, 6);
4889 if (status < 0)
4890 goto error;
4891 status = write16(state, QAM_DQ_QUAL_FUN4__A, 5);
4892 if (status < 0)
4893 goto error;
4894 status = write16(state, QAM_DQ_QUAL_FUN5__A, 0);
4895 if (status < 0)
4896 goto error;
Oliver Endrissebc7de22011-07-03 13:49:44 -03004897
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004898 status = write16(state, QAM_SY_SYNC_HWM__A, 6);
4899 if (status < 0)
4900 goto error;
4901 status = write16(state, QAM_SY_SYNC_AWM__A, 5);
4902 if (status < 0)
4903 goto error;
4904 status = write16(state, QAM_SY_SYNC_LWM__A, 3);
4905 if (status < 0)
4906 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004907
4908
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004909 /* QAM Slicer Settings */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004910
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03004911 status = write16(state, SCU_RAM_QAM_SL_SIG_POWER__A,
4912 DRXK_QAM_SL_SIG_POWER_QAM128);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004913 if (status < 0)
4914 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004915
4916
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004917 /* QAM Loop Controller Coeficients */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004918
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004919 status = write16(state, SCU_RAM_QAM_LC_CA_FINE__A, 15);
4920 if (status < 0)
4921 goto error;
4922 status = write16(state, SCU_RAM_QAM_LC_CA_COARSE__A, 40);
4923 if (status < 0)
4924 goto error;
4925 status = write16(state, SCU_RAM_QAM_LC_EP_FINE__A, 12);
4926 if (status < 0)
4927 goto error;
4928 status = write16(state, SCU_RAM_QAM_LC_EP_MEDIUM__A, 24);
4929 if (status < 0)
4930 goto error;
4931 status = write16(state, SCU_RAM_QAM_LC_EP_COARSE__A, 24);
4932 if (status < 0)
4933 goto error;
4934 status = write16(state, SCU_RAM_QAM_LC_EI_FINE__A, 12);
4935 if (status < 0)
4936 goto error;
4937 status = write16(state, SCU_RAM_QAM_LC_EI_MEDIUM__A, 16);
4938 if (status < 0)
4939 goto error;
4940 status = write16(state, SCU_RAM_QAM_LC_EI_COARSE__A, 16);
4941 if (status < 0)
4942 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004943
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004944 status = write16(state, SCU_RAM_QAM_LC_CP_FINE__A, 5);
4945 if (status < 0)
4946 goto error;
4947 status = write16(state, SCU_RAM_QAM_LC_CP_MEDIUM__A, 40);
4948 if (status < 0)
4949 goto error;
4950 status = write16(state, SCU_RAM_QAM_LC_CP_COARSE__A, 120);
4951 if (status < 0)
4952 goto error;
4953 status = write16(state, SCU_RAM_QAM_LC_CI_FINE__A, 5);
4954 if (status < 0)
4955 goto error;
4956 status = write16(state, SCU_RAM_QAM_LC_CI_MEDIUM__A, 40);
4957 if (status < 0)
4958 goto error;
4959 status = write16(state, SCU_RAM_QAM_LC_CI_COARSE__A, 60);
4960 if (status < 0)
4961 goto error;
4962 status = write16(state, SCU_RAM_QAM_LC_CF_FINE__A, 16);
4963 if (status < 0)
4964 goto error;
4965 status = write16(state, SCU_RAM_QAM_LC_CF_MEDIUM__A, 25);
4966 if (status < 0)
4967 goto error;
4968 status = write16(state, SCU_RAM_QAM_LC_CF_COARSE__A, 64);
4969 if (status < 0)
4970 goto error;
4971 status = write16(state, SCU_RAM_QAM_LC_CF1_FINE__A, 5);
4972 if (status < 0)
4973 goto error;
4974 status = write16(state, SCU_RAM_QAM_LC_CF1_MEDIUM__A, 10);
4975 if (status < 0)
4976 goto error;
4977 status = write16(state, SCU_RAM_QAM_LC_CF1_COARSE__A, 0);
4978 if (status < 0)
4979 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004980
4981
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004982 /* QAM State Machine (FSM) Thresholds */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03004983
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03004984 status = write16(state, SCU_RAM_QAM_FSM_RTH__A, 50);
4985 if (status < 0)
4986 goto error;
4987 status = write16(state, SCU_RAM_QAM_FSM_FTH__A, 60);
4988 if (status < 0)
4989 goto error;
4990 status = write16(state, SCU_RAM_QAM_FSM_CTH__A, 80);
4991 if (status < 0)
4992 goto error;
4993 status = write16(state, SCU_RAM_QAM_FSM_PTH__A, 100);
4994 if (status < 0)
4995 goto error;
4996 status = write16(state, SCU_RAM_QAM_FSM_QTH__A, 140);
4997 if (status < 0)
4998 goto error;
4999 status = write16(state, SCU_RAM_QAM_FSM_MTH__A, 100);
5000 if (status < 0)
5001 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005002
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005003 status = write16(state, SCU_RAM_QAM_FSM_RATE_LIM__A, 40);
5004 if (status < 0)
5005 goto error;
5006 status = write16(state, SCU_RAM_QAM_FSM_COUNT_LIM__A, 5);
5007 if (status < 0)
5008 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005009
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005010 status = write16(state, SCU_RAM_QAM_FSM_FREQ_LIM__A, 12);
5011 if (status < 0)
5012 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005013
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005014 /* QAM FSM Tracking Parameters */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005015
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005016 status = write16(state, SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__A, (u16) 8);
5017 if (status < 0)
5018 goto error;
5019 status = write16(state, SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__A, (u16) 65);
5020 if (status < 0)
5021 goto error;
5022 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET1__A, (u16) 5);
5023 if (status < 0)
5024 goto error;
5025 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET2__A, (u16) 3);
5026 if (status < 0)
5027 goto error;
5028 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET3__A, (u16) -1);
5029 if (status < 0)
5030 goto error;
5031 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET4__A, (u16) -12);
5032 if (status < 0)
5033 goto error;
5034 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET5__A, (u16) -23);
5035error:
5036 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03005037 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005038
Oliver Endrissebc7de22011-07-03 13:49:44 -03005039 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005040}
5041
5042/*============================================================================*/
5043
5044/**
5045* \brief QAM256 specific setup
5046* \param demod: instance of demod.
5047* \return DRXStatus_t.
5048*/
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005049static int set_qam256(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005050{
Oliver Endrissebc7de22011-07-03 13:49:44 -03005051 int status = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005052
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03005053 dprintk(1, "\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005054 /* QAM Equalizer Setup */
5055 /* Equalizer */
5056 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD0__A, 11502);
5057 if (status < 0)
5058 goto error;
5059 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD1__A, 12084);
5060 if (status < 0)
5061 goto error;
5062 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD2__A, 12543);
5063 if (status < 0)
5064 goto error;
5065 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD3__A, 12931);
5066 if (status < 0)
5067 goto error;
5068 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD4__A, 13629);
5069 if (status < 0)
5070 goto error;
5071 status = write16(state, SCU_RAM_QAM_EQ_CMA_RAD5__A, 15385);
5072 if (status < 0)
5073 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005074
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005075 /* Decision Feedback Equalizer */
5076 status = write16(state, QAM_DQ_QUAL_FUN0__A, 8);
5077 if (status < 0)
5078 goto error;
5079 status = write16(state, QAM_DQ_QUAL_FUN1__A, 8);
5080 if (status < 0)
5081 goto error;
5082 status = write16(state, QAM_DQ_QUAL_FUN2__A, 8);
5083 if (status < 0)
5084 goto error;
5085 status = write16(state, QAM_DQ_QUAL_FUN3__A, 8);
5086 if (status < 0)
5087 goto error;
5088 status = write16(state, QAM_DQ_QUAL_FUN4__A, 6);
5089 if (status < 0)
5090 goto error;
5091 status = write16(state, QAM_DQ_QUAL_FUN5__A, 0);
5092 if (status < 0)
5093 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005094
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005095 status = write16(state, QAM_SY_SYNC_HWM__A, 5);
5096 if (status < 0)
5097 goto error;
5098 status = write16(state, QAM_SY_SYNC_AWM__A, 4);
5099 if (status < 0)
5100 goto error;
5101 status = write16(state, QAM_SY_SYNC_LWM__A, 3);
5102 if (status < 0)
5103 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005104
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005105 /* QAM Slicer Settings */
Oliver Endrissebc7de22011-07-03 13:49:44 -03005106
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005107 status = write16(state, SCU_RAM_QAM_SL_SIG_POWER__A,
5108 DRXK_QAM_SL_SIG_POWER_QAM256);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005109 if (status < 0)
5110 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005111
5112
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005113 /* QAM Loop Controller Coeficients */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005114
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005115 status = write16(state, SCU_RAM_QAM_LC_CA_FINE__A, 15);
5116 if (status < 0)
5117 goto error;
5118 status = write16(state, SCU_RAM_QAM_LC_CA_COARSE__A, 40);
5119 if (status < 0)
5120 goto error;
5121 status = write16(state, SCU_RAM_QAM_LC_EP_FINE__A, 12);
5122 if (status < 0)
5123 goto error;
5124 status = write16(state, SCU_RAM_QAM_LC_EP_MEDIUM__A, 24);
5125 if (status < 0)
5126 goto error;
5127 status = write16(state, SCU_RAM_QAM_LC_EP_COARSE__A, 24);
5128 if (status < 0)
5129 goto error;
5130 status = write16(state, SCU_RAM_QAM_LC_EI_FINE__A, 12);
5131 if (status < 0)
5132 goto error;
5133 status = write16(state, SCU_RAM_QAM_LC_EI_MEDIUM__A, 16);
5134 if (status < 0)
5135 goto error;
5136 status = write16(state, SCU_RAM_QAM_LC_EI_COARSE__A, 16);
5137 if (status < 0)
5138 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005139
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005140 status = write16(state, SCU_RAM_QAM_LC_CP_FINE__A, 5);
5141 if (status < 0)
5142 goto error;
5143 status = write16(state, SCU_RAM_QAM_LC_CP_MEDIUM__A, 50);
5144 if (status < 0)
5145 goto error;
5146 status = write16(state, SCU_RAM_QAM_LC_CP_COARSE__A, 250);
5147 if (status < 0)
5148 goto error;
5149 status = write16(state, SCU_RAM_QAM_LC_CI_FINE__A, 5);
5150 if (status < 0)
5151 goto error;
5152 status = write16(state, SCU_RAM_QAM_LC_CI_MEDIUM__A, 50);
5153 if (status < 0)
5154 goto error;
5155 status = write16(state, SCU_RAM_QAM_LC_CI_COARSE__A, 125);
5156 if (status < 0)
5157 goto error;
5158 status = write16(state, SCU_RAM_QAM_LC_CF_FINE__A, 16);
5159 if (status < 0)
5160 goto error;
5161 status = write16(state, SCU_RAM_QAM_LC_CF_MEDIUM__A, 25);
5162 if (status < 0)
5163 goto error;
5164 status = write16(state, SCU_RAM_QAM_LC_CF_COARSE__A, 48);
5165 if (status < 0)
5166 goto error;
5167 status = write16(state, SCU_RAM_QAM_LC_CF1_FINE__A, 5);
5168 if (status < 0)
5169 goto error;
5170 status = write16(state, SCU_RAM_QAM_LC_CF1_MEDIUM__A, 10);
5171 if (status < 0)
5172 goto error;
5173 status = write16(state, SCU_RAM_QAM_LC_CF1_COARSE__A, 10);
5174 if (status < 0)
5175 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005176
5177
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005178 /* QAM State Machine (FSM) Thresholds */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005179
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005180 status = write16(state, SCU_RAM_QAM_FSM_RTH__A, 50);
5181 if (status < 0)
5182 goto error;
5183 status = write16(state, SCU_RAM_QAM_FSM_FTH__A, 60);
5184 if (status < 0)
5185 goto error;
5186 status = write16(state, SCU_RAM_QAM_FSM_CTH__A, 80);
5187 if (status < 0)
5188 goto error;
5189 status = write16(state, SCU_RAM_QAM_FSM_PTH__A, 100);
5190 if (status < 0)
5191 goto error;
5192 status = write16(state, SCU_RAM_QAM_FSM_QTH__A, 150);
5193 if (status < 0)
5194 goto error;
5195 status = write16(state, SCU_RAM_QAM_FSM_MTH__A, 110);
5196 if (status < 0)
5197 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005198
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005199 status = write16(state, SCU_RAM_QAM_FSM_RATE_LIM__A, 40);
5200 if (status < 0)
5201 goto error;
5202 status = write16(state, SCU_RAM_QAM_FSM_COUNT_LIM__A, 4);
5203 if (status < 0)
5204 goto error;
5205 status = write16(state, SCU_RAM_QAM_FSM_FREQ_LIM__A, 12);
5206 if (status < 0)
5207 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005208
5209
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005210 /* QAM FSM Tracking Parameters */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005211
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005212 status = write16(state, SCU_RAM_QAM_FSM_MEDIAN_AV_MULT__A, (u16) 8);
5213 if (status < 0)
5214 goto error;
5215 status = write16(state, SCU_RAM_QAM_FSM_RADIUS_AV_LIMIT__A, (u16) 74);
5216 if (status < 0)
5217 goto error;
5218 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET1__A, (u16) 18);
5219 if (status < 0)
5220 goto error;
5221 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET2__A, (u16) 13);
5222 if (status < 0)
5223 goto error;
5224 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET3__A, (u16) 7);
5225 if (status < 0)
5226 goto error;
5227 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET4__A, (u16) 0);
5228 if (status < 0)
5229 goto error;
5230 status = write16(state, SCU_RAM_QAM_FSM_LCAVG_OFFSET5__A, (u16) -8);
5231error:
5232 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03005233 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03005234 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005235}
5236
5237
5238/*============================================================================*/
5239/**
5240* \brief Reset QAM block.
5241* \param demod: instance of demod.
5242* \param channel: pointer to channel data.
5243* \return DRXStatus_t.
5244*/
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005245static int qam_reset_qam(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005246{
Oliver Endrissebc7de22011-07-03 13:49:44 -03005247 int status;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005248 u16 cmd_result;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005249
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03005250 dprintk(1, "\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005251 /* Stop QAM comstate->m_exec */
5252 status = write16(state, QAM_COMM_EXEC__A, QAM_COMM_EXEC_STOP);
5253 if (status < 0)
5254 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005255
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005256 status = scu_command(state, SCU_RAM_COMMAND_STANDARD_QAM
5257 | SCU_RAM_COMMAND_CMD_DEMOD_RESET,
5258 0, NULL, 1, &cmd_result);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005259error:
5260 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03005261 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03005262 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005263}
5264
5265/*============================================================================*/
5266
5267/**
5268* \brief Set QAM symbolrate.
5269* \param demod: instance of demod.
5270* \param channel: pointer to channel data.
5271* \return DRXStatus_t.
5272*/
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005273static int qam_set_symbolrate(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005274{
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005275 u32 adc_frequency = 0;
5276 u32 symb_freq = 0;
5277 u32 iqm_rc_rate = 0;
Oliver Endrissebc7de22011-07-03 13:49:44 -03005278 u16 ratesel = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005279 u32 lc_symb_rate = 0;
Oliver Endrissebc7de22011-07-03 13:49:44 -03005280 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005281
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03005282 dprintk(1, "\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005283 /* Select & calculate correct IQM rate */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005284 adc_frequency = (state->m_sys_clock_freq * 1000) / 3;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005285 ratesel = 0;
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03005286 /* printk(KERN_DEBUG "drxk: SR %d\n", state->props.symbol_rate); */
5287 if (state->props.symbol_rate <= 1188750)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005288 ratesel = 3;
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03005289 else if (state->props.symbol_rate <= 2377500)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005290 ratesel = 2;
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03005291 else if (state->props.symbol_rate <= 4755000)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005292 ratesel = 1;
5293 status = write16(state, IQM_FD_RATESEL__A, ratesel);
5294 if (status < 0)
5295 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005296
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005297 /*
5298 IqmRcRate = ((Fadc / (symbolrate * (4<<ratesel))) - 1) * (1<<23)
5299 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005300 symb_freq = state->props.symbol_rate * (1 << ratesel);
5301 if (symb_freq == 0) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005302 /* Divide by zero */
5303 status = -EINVAL;
5304 goto error;
5305 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005306 iqm_rc_rate = (adc_frequency / symb_freq) * (1 << 21) +
5307 (Frac28a((adc_frequency % symb_freq), symb_freq) >> 7) -
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005308 (1 << 23);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005309 status = write32(state, IQM_RC_RATE_OFS_LO__A, iqm_rc_rate);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005310 if (status < 0)
5311 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005312 state->m_iqm_rc_rate = iqm_rc_rate;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005313 /*
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005314 LcSymbFreq = round (.125 * symbolrate / adc_freq * (1<<15))
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005315 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005316 symb_freq = state->props.symbol_rate;
5317 if (adc_frequency == 0) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005318 /* Divide by zero */
5319 status = -EINVAL;
5320 goto error;
5321 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005322 lc_symb_rate = (symb_freq / adc_frequency) * (1 << 12) +
5323 (Frac28a((symb_freq % adc_frequency), adc_frequency) >>
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005324 16);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005325 if (lc_symb_rate > 511)
5326 lc_symb_rate = 511;
5327 status = write16(state, QAM_LC_SYMBOL_FREQ__A, (u16) lc_symb_rate);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005328
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005329error:
5330 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03005331 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03005332 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005333}
5334
5335/*============================================================================*/
5336
5337/**
5338* \brief Get QAM lock status.
5339* \param demod: instance of demod.
5340* \param channel: pointer to channel data.
5341* \return DRXStatus_t.
5342*/
5343
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005344static int get_qam_lock_status(struct drxk_state *state, u32 *p_lock_status)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005345{
5346 int status;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005347 u16 result[2] = { 0, 0 };
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005348
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03005349 dprintk(1, "\n");
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005350 *p_lock_status = NOT_LOCKED;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005351 status = scu_command(state,
Oliver Endrissebc7de22011-07-03 13:49:44 -03005352 SCU_RAM_COMMAND_STANDARD_QAM |
5353 SCU_RAM_COMMAND_CMD_DEMOD_GET_LOCK, 0, NULL, 2,
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005354 result);
Oliver Endrissebc7de22011-07-03 13:49:44 -03005355 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03005356 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03005357
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005358 if (result[1] < SCU_RAM_QAM_LOCKED_LOCKED_DEMOD_LOCKED) {
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005359 /* 0x0000 NOT LOCKED */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005360 } else if (result[1] < SCU_RAM_QAM_LOCKED_LOCKED_LOCKED) {
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005361 /* 0x4000 DEMOD LOCKED */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005362 *p_lock_status = DEMOD_LOCK;
5363 } else if (result[1] < SCU_RAM_QAM_LOCKED_LOCKED_NEVER_LOCK) {
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005364 /* 0x8000 DEMOD + FEC LOCKED (system lock) */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005365 *p_lock_status = MPEG_LOCK;
Oliver Endrissebc7de22011-07-03 13:49:44 -03005366 } else {
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005367 /* 0xC000 NEVER LOCKED */
5368 /* (system will never be able to lock to the signal) */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005369 /*
5370 * TODO: check this, intermediate & standard specific lock
5371 * states are not taken into account here
5372 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005373 *p_lock_status = NEVER_LOCK;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005374 }
5375 return status;
5376}
5377
5378#define QAM_MIRROR__M 0x03
5379#define QAM_MIRROR_NORMAL 0x00
5380#define QAM_MIRRORED 0x01
5381#define QAM_MIRROR_AUTO_ON 0x02
5382#define QAM_LOCKRANGE__M 0x10
5383#define QAM_LOCKRANGE_NORMAL 0x10
5384
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005385static int qam_demodulator_command(struct drxk_state *state,
5386 int number_of_parameters)
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005387{
5388 int status;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005389 u16 cmd_result;
5390 u16 set_param_parameters[4] = { 0, 0, 0, 0 };
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005391
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005392 set_param_parameters[0] = state->m_constellation; /* modulation */
5393 set_param_parameters[1] = DRXK_QAM_I12_J17; /* interleave mode */
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005394
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005395 if (number_of_parameters == 2) {
5396 u16 set_env_parameters[1] = { 0 };
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005397
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005398 if (state->m_operation_mode == OM_QAM_ITU_C)
5399 set_env_parameters[0] = QAM_TOP_ANNEX_C;
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005400 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005401 set_env_parameters[0] = QAM_TOP_ANNEX_A;
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005402
5403 status = scu_command(state,
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005404 SCU_RAM_COMMAND_STANDARD_QAM
5405 | SCU_RAM_COMMAND_CMD_DEMOD_SET_ENV,
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005406 1, set_env_parameters, 1, &cmd_result);
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005407 if (status < 0)
5408 goto error;
5409
5410 status = scu_command(state,
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005411 SCU_RAM_COMMAND_STANDARD_QAM
5412 | SCU_RAM_COMMAND_CMD_DEMOD_SET_PARAM,
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005413 number_of_parameters, set_param_parameters,
5414 1, &cmd_result);
5415 } else if (number_of_parameters == 4) {
5416 if (state->m_operation_mode == OM_QAM_ITU_C)
5417 set_param_parameters[2] = QAM_TOP_ANNEX_C;
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005418 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005419 set_param_parameters[2] = QAM_TOP_ANNEX_A;
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005420
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005421 set_param_parameters[3] |= (QAM_MIRROR_AUTO_ON);
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005422 /* Env parameters */
5423 /* check for LOCKRANGE Extented */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005424 /* set_param_parameters[3] |= QAM_LOCKRANGE_NORMAL; */
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005425
5426 status = scu_command(state,
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005427 SCU_RAM_COMMAND_STANDARD_QAM
5428 | SCU_RAM_COMMAND_CMD_DEMOD_SET_PARAM,
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005429 number_of_parameters, set_param_parameters,
5430 1, &cmd_result);
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005431 } else {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03005432 pr_warn("Unknown QAM demodulator parameter count %d\n",
5433 number_of_parameters);
Mauro Carvalho Chehab94af1b62012-10-29 07:58:59 -02005434 status = -EINVAL;
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005435 }
5436
5437error:
5438 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03005439 pr_warn("Warning %d on %s\n", status, __func__);
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005440 return status;
5441}
5442
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005443static int set_qam(struct drxk_state *state, u16 intermediate_freqk_hz,
5444 s32 tuner_freq_offset)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005445{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005446 int status;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005447 u16 cmd_result;
5448 int qam_demod_param_count = state->qam_demod_parameter_count;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005449
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03005450 dprintk(1, "\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005451 /*
Mauro Carvalho Chehab119faf92011-07-24 09:11:36 -03005452 * STEP 1: reset demodulator
5453 * resets FEC DI and FEC RS
5454 * resets QAM block
5455 * resets SCU variables
5456 */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005457 status = write16(state, FEC_DI_COMM_EXEC__A, FEC_DI_COMM_EXEC_STOP);
Oliver Endrissebc7de22011-07-03 13:49:44 -03005458 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005459 goto error;
5460 status = write16(state, FEC_RS_COMM_EXEC__A, FEC_RS_COMM_EXEC_STOP);
5461 if (status < 0)
5462 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005463 status = qam_reset_qam(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005464 if (status < 0)
5465 goto error;
Oliver Endrissebc7de22011-07-03 13:49:44 -03005466
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005467 /*
Mauro Carvalho Chehab119faf92011-07-24 09:11:36 -03005468 * STEP 2: configure demodulator
5469 * -set params; resets IQM,QAM,FEC HW; initializes some
5470 * SCU variables
5471 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005472 status = qam_set_symbolrate(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005473 if (status < 0)
5474 goto error;
5475
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005476 /* Set params */
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03005477 switch (state->props.modulation) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005478 case QAM_256:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005479 state->m_constellation = DRX_CONSTELLATION_QAM256;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005480 break;
5481 case QAM_AUTO:
5482 case QAM_64:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005483 state->m_constellation = DRX_CONSTELLATION_QAM64;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005484 break;
5485 case QAM_16:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005486 state->m_constellation = DRX_CONSTELLATION_QAM16;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005487 break;
5488 case QAM_32:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005489 state->m_constellation = DRX_CONSTELLATION_QAM32;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005490 break;
5491 case QAM_128:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005492 state->m_constellation = DRX_CONSTELLATION_QAM128;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005493 break;
5494 default:
5495 status = -EINVAL;
5496 break;
5497 }
5498 if (status < 0)
5499 goto error;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005500
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005501 /* Use the 4-parameter if it's requested or we're probing for
5502 * the correct command. */
5503 if (state->qam_demod_parameter_count == 4
5504 || !state->qam_demod_parameter_count) {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005505 qam_demod_param_count = 4;
5506 status = qam_demodulator_command(state, qam_demod_param_count);
Mauro Carvalho Chehab5eee2bb2011-07-10 14:33:29 -03005507 }
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005508
5509 /* Use the 2-parameter command if it was requested or if we're
5510 * probing for the correct command and the 4-parameter command
5511 * failed. */
5512 if (state->qam_demod_parameter_count == 2
5513 || (!state->qam_demod_parameter_count && status < 0)) {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005514 qam_demod_param_count = 2;
5515 status = qam_demodulator_command(state, qam_demod_param_count);
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005516 }
5517
5518 if (status < 0) {
Mauro Carvalho Chehab0fb220f2013-04-28 11:47:46 -03005519 dprintk(1, "Could not set demodulator parameters.\n");
5520 dprintk(1,
5521 "Make sure qam_demod_parameter_count (%d) is correct for your firmware (%s).\n",
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005522 state->qam_demod_parameter_count,
5523 state->microcode_name);
Mauro Carvalho Chehab5eee2bb2011-07-10 14:33:29 -03005524 goto error;
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005525 } else if (!state->qam_demod_parameter_count) {
Mauro Carvalho Chehab0fb220f2013-04-28 11:47:46 -03005526 dprintk(1,
5527 "Auto-probing the QAM command parameters was successful - using %d parameters.\n",
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005528 qam_demod_param_count);
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005529
Mauro Carvalho Chehab7eaf71882012-07-06 14:53:51 -03005530 /*
5531 * One of our commands was successful. We don't need to
5532 * auto-probe anymore, now that we got the correct command.
5533 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005534 state->qam_demod_parameter_count = qam_demod_param_count;
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03005535 }
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005536
Mauro Carvalho Chehab119faf92011-07-24 09:11:36 -03005537 /*
5538 * STEP 3: enable the system in a mode where the ADC provides valid
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03005539 * signal setup modulation independent registers
Mauro Carvalho Chehab119faf92011-07-24 09:11:36 -03005540 */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005541#if 0
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005542 status = set_frequency(channel, tuner_freq_offset));
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005543 if (status < 0)
5544 goto error;
5545#endif
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005546 status = set_frequency_shifter(state, intermediate_freqk_hz,
5547 tuner_freq_offset, true);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005548 if (status < 0)
5549 goto error;
5550
5551 /* Setup BER measurement */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005552 status = set_qam_measurement(state, state->m_constellation,
5553 state->props.symbol_rate);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005554 if (status < 0)
5555 goto error;
5556
5557 /* Reset default values */
5558 status = write16(state, IQM_CF_SCALE_SH__A, IQM_CF_SCALE_SH__PRE);
5559 if (status < 0)
5560 goto error;
5561 status = write16(state, QAM_SY_TIMEOUT__A, QAM_SY_TIMEOUT__PRE);
5562 if (status < 0)
5563 goto error;
5564
5565 /* Reset default LC values */
5566 status = write16(state, QAM_LC_RATE_LIMIT__A, 3);
5567 if (status < 0)
5568 goto error;
5569 status = write16(state, QAM_LC_LPF_FACTORP__A, 4);
5570 if (status < 0)
5571 goto error;
5572 status = write16(state, QAM_LC_LPF_FACTORI__A, 4);
5573 if (status < 0)
5574 goto error;
5575 status = write16(state, QAM_LC_MODE__A, 7);
5576 if (status < 0)
5577 goto error;
5578
5579 status = write16(state, QAM_LC_QUAL_TAB0__A, 1);
5580 if (status < 0)
5581 goto error;
5582 status = write16(state, QAM_LC_QUAL_TAB1__A, 1);
5583 if (status < 0)
5584 goto error;
5585 status = write16(state, QAM_LC_QUAL_TAB2__A, 1);
5586 if (status < 0)
5587 goto error;
5588 status = write16(state, QAM_LC_QUAL_TAB3__A, 1);
5589 if (status < 0)
5590 goto error;
5591 status = write16(state, QAM_LC_QUAL_TAB4__A, 2);
5592 if (status < 0)
5593 goto error;
5594 status = write16(state, QAM_LC_QUAL_TAB5__A, 2);
5595 if (status < 0)
5596 goto error;
5597 status = write16(state, QAM_LC_QUAL_TAB6__A, 2);
5598 if (status < 0)
5599 goto error;
5600 status = write16(state, QAM_LC_QUAL_TAB8__A, 2);
5601 if (status < 0)
5602 goto error;
5603 status = write16(state, QAM_LC_QUAL_TAB9__A, 2);
5604 if (status < 0)
5605 goto error;
5606 status = write16(state, QAM_LC_QUAL_TAB10__A, 2);
5607 if (status < 0)
5608 goto error;
5609 status = write16(state, QAM_LC_QUAL_TAB12__A, 2);
5610 if (status < 0)
5611 goto error;
5612 status = write16(state, QAM_LC_QUAL_TAB15__A, 3);
5613 if (status < 0)
5614 goto error;
5615 status = write16(state, QAM_LC_QUAL_TAB16__A, 3);
5616 if (status < 0)
5617 goto error;
5618 status = write16(state, QAM_LC_QUAL_TAB20__A, 4);
5619 if (status < 0)
5620 goto error;
5621 status = write16(state, QAM_LC_QUAL_TAB25__A, 4);
5622 if (status < 0)
5623 goto error;
5624
5625 /* Mirroring, QAM-block starting point not inverted */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005626 status = write16(state, QAM_SY_SP_INV__A,
5627 QAM_SY_SP_INV_SPECTRUM_INV_DIS);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005628 if (status < 0)
5629 goto error;
5630
5631 /* Halt SCU to enable safe non-atomic accesses */
5632 status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_HOLD);
5633 if (status < 0)
5634 goto error;
5635
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03005636 /* STEP 4: modulation specific setup */
5637 switch (state->props.modulation) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005638 case QAM_16:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005639 status = set_qam16(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005640 break;
5641 case QAM_32:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005642 status = set_qam32(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005643 break;
5644 case QAM_AUTO:
5645 case QAM_64:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005646 status = set_qam64(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005647 break;
5648 case QAM_128:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005649 status = set_qam128(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005650 break;
5651 case QAM_256:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005652 status = set_qam256(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005653 break;
5654 default:
5655 status = -EINVAL;
5656 break;
5657 }
5658 if (status < 0)
5659 goto error;
5660
5661 /* Activate SCU to enable SCU commands */
5662 status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_ACTIVE);
5663 if (status < 0)
5664 goto error;
5665
5666 /* Re-configure MPEG output, requires knowledge of channel bitrate */
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03005667 /* extAttr->currentChannel.modulation = channel->modulation; */
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005668 /* extAttr->currentChannel.symbolrate = channel->symbolrate; */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005669 status = mpegts_dto_setup(state, state->m_operation_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005670 if (status < 0)
5671 goto error;
5672
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005673 /* start processes */
5674 status = mpegts_start(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005675 if (status < 0)
5676 goto error;
5677 status = write16(state, FEC_COMM_EXEC__A, FEC_COMM_EXEC_ACTIVE);
5678 if (status < 0)
5679 goto error;
5680 status = write16(state, QAM_COMM_EXEC__A, QAM_COMM_EXEC_ACTIVE);
5681 if (status < 0)
5682 goto error;
5683 status = write16(state, IQM_COMM_EXEC__A, IQM_COMM_EXEC_B_ACTIVE);
5684 if (status < 0)
5685 goto error;
5686
5687 /* STEP 5: start QAM demodulator (starts FEC, QAM and IQM HW) */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005688 status = scu_command(state, SCU_RAM_COMMAND_STANDARD_QAM
5689 | SCU_RAM_COMMAND_CMD_DEMOD_START,
5690 0, NULL, 1, &cmd_result);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005691 if (status < 0)
5692 goto error;
5693
5694 /* update global DRXK data container */
5695/*? extAttr->qamInterleaveMode = DRXK_QAM_I12_J17; */
5696
5697error:
5698 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03005699 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03005700 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005701}
5702
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005703static int set_qam_standard(struct drxk_state *state,
5704 enum operation_mode o_mode)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005705{
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005706 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005707#ifdef DRXK_QAM_TAPS
5708#define DRXK_QAMA_TAPS_SELECT
5709#include "drxk_filters.h"
5710#undef DRXK_QAMA_TAPS_SELECT
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005711#endif
5712
Mauro Carvalho Chehabf1b82972011-07-10 13:08:44 -03005713 dprintk(1, "\n");
5714
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005715 /* added antenna switch */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005716 switch_antenna_to_qam(state);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005717
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005718 /* Ensure correct power-up mode */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005719 status = power_up_qam(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005720 if (status < 0)
5721 goto error;
5722 /* Reset QAM block */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005723 status = qam_reset_qam(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005724 if (status < 0)
5725 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005726
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005727 /* Setup IQM */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005728
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005729 status = write16(state, IQM_COMM_EXEC__A, IQM_COMM_EXEC_B_STOP);
5730 if (status < 0)
5731 goto error;
5732 status = write16(state, IQM_AF_AMUX__A, IQM_AF_AMUX_SIGNAL2ADC);
5733 if (status < 0)
5734 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005735
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005736 /* Upload IQM Channel Filter settings by
5737 boot loader from ROM table */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005738 switch (o_mode) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005739 case OM_QAM_ITU_A:
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005740 status = bl_chain_cmd(state, DRXK_BL_ROM_OFFSET_TAPS_ITU_A,
5741 DRXK_BLCC_NR_ELEMENTS_TAPS,
5742 DRXK_BLC_TIMEOUT);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005743 break;
5744 case OM_QAM_ITU_C:
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005745 status = bl_direct_cmd(state, IQM_CF_TAP_RE0__A,
5746 DRXK_BL_ROM_OFFSET_TAPS_ITU_C,
5747 DRXK_BLDC_NR_ELEMENTS_TAPS,
5748 DRXK_BLC_TIMEOUT);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03005749 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005750 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005751 status = bl_direct_cmd(state,
5752 IQM_CF_TAP_IM0__A,
5753 DRXK_BL_ROM_OFFSET_TAPS_ITU_C,
5754 DRXK_BLDC_NR_ELEMENTS_TAPS,
5755 DRXK_BLC_TIMEOUT);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005756 break;
5757 default:
5758 status = -EINVAL;
5759 }
5760 if (status < 0)
5761 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005762
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005763 status = write16(state, IQM_CF_OUT_ENA__A, 1 << IQM_CF_OUT_ENA_QAM__B);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005764 if (status < 0)
5765 goto error;
5766 status = write16(state, IQM_CF_SYMMETRIC__A, 0);
5767 if (status < 0)
5768 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005769 status = write16(state, IQM_CF_MIDTAP__A,
5770 ((1 << IQM_CF_MIDTAP_RE__B) | (1 << IQM_CF_MIDTAP_IM__B)));
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005771 if (status < 0)
5772 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005773
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005774 status = write16(state, IQM_RC_STRETCH__A, 21);
5775 if (status < 0)
5776 goto error;
5777 status = write16(state, IQM_AF_CLP_LEN__A, 0);
5778 if (status < 0)
5779 goto error;
5780 status = write16(state, IQM_AF_CLP_TH__A, 448);
5781 if (status < 0)
5782 goto error;
5783 status = write16(state, IQM_AF_SNS_LEN__A, 0);
5784 if (status < 0)
5785 goto error;
5786 status = write16(state, IQM_CF_POW_MEAS_LEN__A, 0);
5787 if (status < 0)
5788 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005789
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005790 status = write16(state, IQM_FS_ADJ_SEL__A, 1);
5791 if (status < 0)
5792 goto error;
5793 status = write16(state, IQM_RC_ADJ_SEL__A, 1);
5794 if (status < 0)
5795 goto error;
5796 status = write16(state, IQM_CF_ADJ_SEL__A, 1);
5797 if (status < 0)
5798 goto error;
5799 status = write16(state, IQM_AF_UPD_SEL__A, 0);
5800 if (status < 0)
5801 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005802
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005803 /* IQM Impulse Noise Processing Unit */
5804 status = write16(state, IQM_CF_CLP_VAL__A, 500);
5805 if (status < 0)
5806 goto error;
5807 status = write16(state, IQM_CF_DATATH__A, 1000);
5808 if (status < 0)
5809 goto error;
5810 status = write16(state, IQM_CF_BYPASSDET__A, 1);
5811 if (status < 0)
5812 goto error;
5813 status = write16(state, IQM_CF_DET_LCT__A, 0);
5814 if (status < 0)
5815 goto error;
5816 status = write16(state, IQM_CF_WND_LEN__A, 1);
5817 if (status < 0)
5818 goto error;
5819 status = write16(state, IQM_CF_PKDTH__A, 1);
5820 if (status < 0)
5821 goto error;
5822 status = write16(state, IQM_AF_INC_BYPASS__A, 1);
5823 if (status < 0)
5824 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005825
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005826 /* turn on IQMAF. Must be done before setAgc**() */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005827 status = set_iqm_af(state, true);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005828 if (status < 0)
5829 goto error;
5830 status = write16(state, IQM_AF_START_LOCK__A, 0x01);
5831 if (status < 0)
5832 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005833
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005834 /* IQM will not be reset from here, sync ADC and update/init AGC */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005835 status = adc_synchronization(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005836 if (status < 0)
5837 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005838
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005839 /* Set the FSM step period */
5840 status = write16(state, SCU_RAM_QAM_FSM_STEP_PERIOD__A, 2000);
5841 if (status < 0)
5842 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005843
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005844 /* Halt SCU to enable safe non-atomic accesses */
5845 status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_HOLD);
5846 if (status < 0)
5847 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005848
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005849 /* No more resets of the IQM, current standard correctly set =>
5850 now AGCs can be configured. */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005851
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005852 status = init_agc(state, true);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005853 if (status < 0)
5854 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005855 status = set_pre_saw(state, &(state->m_qam_pre_saw_cfg));
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005856 if (status < 0)
5857 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005858
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005859 /* Configure AGC's */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005860 status = set_agc_rf(state, &(state->m_qam_rf_agc_cfg), true);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005861 if (status < 0)
5862 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005863 status = set_agc_if(state, &(state->m_qam_if_agc_cfg), true);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005864 if (status < 0)
5865 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005866
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005867 /* Activate SCU to enable SCU commands */
5868 status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_ACTIVE);
5869error:
5870 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03005871 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03005872 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005873}
5874
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005875static int write_gpio(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005876{
Oliver Endrissebc7de22011-07-03 13:49:44 -03005877 int status;
5878 u16 value = 0;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005879
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03005880 dprintk(1, "\n");
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005881 /* stop lock indicator process */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005882 status = write16(state, SCU_RAM_GPIO__A,
5883 SCU_RAM_GPIO_HW_LOCK_IND_DISABLE);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005884 if (status < 0)
5885 goto error;
5886
5887 /* Write magic word to enable pdr reg write */
5888 status = write16(state, SIO_TOP_COMM_KEY__A, SIO_TOP_COMM_KEY_KEY);
5889 if (status < 0)
5890 goto error;
5891
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005892 if (state->m_has_sawsw) {
5893 if (state->uio_mask & 0x0001) { /* UIO-1 */
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005894 /* write to io pad configuration register - output mode */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005895 status = write16(state, SIO_PDR_SMA_TX_CFG__A,
5896 state->m_gpio_cfg);
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005897 if (status < 0)
5898 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005899
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005900 /* use corresponding bit in io data output registar */
5901 status = read16(state, SIO_PDR_UIO_OUT_LO__A, &value);
5902 if (status < 0)
5903 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005904 if ((state->m_gpio & 0x0001) == 0)
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005905 value &= 0x7FFF; /* write zero to 15th bit - 1st UIO */
5906 else
5907 value |= 0x8000; /* write one to 15th bit - 1st UIO */
5908 /* write back to io data output register */
5909 status = write16(state, SIO_PDR_UIO_OUT_LO__A, value);
5910 if (status < 0)
5911 goto error;
5912 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005913 if (state->uio_mask & 0x0002) { /* UIO-2 */
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005914 /* write to io pad configuration register - output mode */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005915 status = write16(state, SIO_PDR_SMA_RX_CFG__A,
5916 state->m_gpio_cfg);
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005917 if (status < 0)
5918 goto error;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005919
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005920 /* use corresponding bit in io data output registar */
5921 status = read16(state, SIO_PDR_UIO_OUT_LO__A, &value);
5922 if (status < 0)
5923 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005924 if ((state->m_gpio & 0x0002) == 0)
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005925 value &= 0xBFFF; /* write zero to 14th bit - 2st UIO */
5926 else
5927 value |= 0x4000; /* write one to 14th bit - 2st UIO */
5928 /* write back to io data output register */
5929 status = write16(state, SIO_PDR_UIO_OUT_LO__A, value);
5930 if (status < 0)
5931 goto error;
5932 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005933 if (state->uio_mask & 0x0004) { /* UIO-3 */
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005934 /* write to io pad configuration register - output mode */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03005935 status = write16(state, SIO_PDR_GPIO_CFG__A,
5936 state->m_gpio_cfg);
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005937 if (status < 0)
5938 goto error;
5939
5940 /* use corresponding bit in io data output registar */
5941 status = read16(state, SIO_PDR_UIO_OUT_LO__A, &value);
5942 if (status < 0)
5943 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005944 if ((state->m_gpio & 0x0004) == 0)
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005945 value &= 0xFFFB; /* write zero to 2nd bit - 3rd UIO */
5946 else
5947 value |= 0x0004; /* write one to 2nd bit - 3rd UIO */
5948 /* write back to io data output register */
5949 status = write16(state, SIO_PDR_UIO_OUT_LO__A, value);
5950 if (status < 0)
5951 goto error;
5952 }
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005953 }
5954 /* Write magic word to disable pdr reg write */
5955 status = write16(state, SIO_TOP_COMM_KEY__A, 0x0000);
5956error:
5957 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03005958 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03005959 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005960}
5961
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005962static int switch_antenna_to_qam(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005963{
Mauro Carvalho Chehab147e1102011-07-10 08:24:26 -03005964 int status = 0;
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005965 bool gpio_state;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005966
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03005967 dprintk(1, "\n");
Mauro Carvalho Chehab147e1102011-07-10 08:24:26 -03005968
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005969 if (!state->antenna_gpio)
5970 return 0;
5971
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005972 gpio_state = state->m_gpio & state->antenna_gpio;
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005973
5974 if (state->antenna_dvbt ^ gpio_state) {
5975 /* Antenna is on DVB-T mode. Switch */
5976 if (state->antenna_dvbt)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005977 state->m_gpio &= ~state->antenna_gpio;
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005978 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005979 state->m_gpio |= state->antenna_gpio;
5980 status = write_gpio(state);
Oliver Endrissebc7de22011-07-03 13:49:44 -03005981 }
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03005982 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03005983 pr_err("Error %d on %s\n", status, __func__);
Oliver Endrissebc7de22011-07-03 13:49:44 -03005984 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005985}
5986
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005987static int switch_antenna_to_dvbt(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03005988{
Mauro Carvalho Chehab147e1102011-07-10 08:24:26 -03005989 int status = 0;
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005990 bool gpio_state;
Oliver Endrissebc7de22011-07-03 13:49:44 -03005991
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03005992 dprintk(1, "\n");
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005993
5994 if (!state->antenna_gpio)
5995 return 0;
5996
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03005997 gpio_state = state->m_gpio & state->antenna_gpio;
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03005998
5999 if (!(state->antenna_dvbt ^ gpio_state)) {
6000 /* Antenna is on DVB-C mode. Switch */
6001 if (state->antenna_dvbt)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006002 state->m_gpio |= state->antenna_gpio;
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03006003 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006004 state->m_gpio &= ~state->antenna_gpio;
6005 status = write_gpio(state);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006006 }
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006007 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03006008 pr_err("Error %d on %s\n", status, __func__);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006009 return status;
6010}
6011
6012
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006013static int power_down_device(struct drxk_state *state)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006014{
6015 /* Power down to requested mode */
6016 /* Backup some register settings */
6017 /* Set pins with possible pull-ups connected to them in input mode */
6018 /* Analog power down */
6019 /* ADC power down */
6020 /* Power down device */
6021 int status;
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03006022
6023 dprintk(1, "\n");
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006024 if (state->m_b_p_down_open_bridge) {
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006025 /* Open I2C bridge before power down of DRXK */
6026 status = ConfigureI2CBridge(state, true);
Mauro Carvalho Chehabea90f012011-07-03 18:06:07 -03006027 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006028 goto error;
6029 }
6030 /* driver 0.9.0 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006031 status = dvbt_enable_ofdm_token_ring(state, false);
Oliver Endrissebc7de22011-07-03 13:49:44 -03006032 if (status < 0)
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006033 goto error;
Oliver Endrissebc7de22011-07-03 13:49:44 -03006034
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006035 status = write16(state, SIO_CC_PWD_MODE__A,
6036 SIO_CC_PWD_MODE_LEVEL_CLOCK);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006037 if (status < 0)
6038 goto error;
6039 status = write16(state, SIO_CC_UPDATE__A, SIO_CC_UPDATE_KEY);
6040 if (status < 0)
6041 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006042 state->m_hi_cfg_ctrl |= SIO_HI_RA_RAM_PAR_5_CFG_SLEEP_ZZZ;
6043 status = hi_cfg_command(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006044error:
6045 if (status < 0)
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03006046 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006047
6048 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006049}
6050
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006051static int init_drxk(struct drxk_state *state)
6052{
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006053 int status = 0, n = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006054 enum drx_power_mode power_mode = DRXK_POWER_DOWN_OFDM;
6055 u16 driver_version;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006056
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03006057 dprintk(1, "\n");
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006058 if ((state->m_drxk_state == DRXK_UNINITIALIZED)) {
Mauro Carvalho Chehab20bfe7a2012-06-29 14:43:32 -03006059 drxk_i2c_lock(state);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006060 status = power_up_device(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006061 if (status < 0)
6062 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006063 status = drxx_open(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006064 if (status < 0)
6065 goto error;
6066 /* Soft reset of OFDM-, sys- and osc-clockdomain */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006067 status = write16(state, SIO_CC_SOFT_RST__A,
6068 SIO_CC_SOFT_RST_OFDM__M
6069 | SIO_CC_SOFT_RST_SYS__M
6070 | SIO_CC_SOFT_RST_OSC__M);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006071 if (status < 0)
6072 goto error;
6073 status = write16(state, SIO_CC_UPDATE__A, SIO_CC_UPDATE_KEY);
6074 if (status < 0)
6075 goto error;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006076 /*
6077 * TODO is this needed? If yes, how much delay in
6078 * worst case scenario
6079 */
Mauro Carvalho Chehabb72852b2013-04-28 11:47:47 -03006080 usleep_range(1000, 2000);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006081 state->m_drxk_a3_patch_code = true;
6082 status = get_device_capabilities(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006083 if (status < 0)
6084 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006085
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006086 /* Bridge delay, uses oscilator clock */
6087 /* Delay = (delay (nano seconds) * oscclk (kHz))/ 1000 */
6088 /* SDA brdige delay */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006089 state->m_hi_cfg_bridge_delay =
6090 (u16) ((state->m_osc_clock_freq / 1000) *
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006091 HI_I2C_BRIDGE_DELAY) / 1000;
6092 /* Clipping */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006093 if (state->m_hi_cfg_bridge_delay >
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006094 SIO_HI_RA_RAM_PAR_3_CFG_DBL_SDA__M) {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006095 state->m_hi_cfg_bridge_delay =
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006096 SIO_HI_RA_RAM_PAR_3_CFG_DBL_SDA__M;
6097 }
6098 /* SCL bridge delay, same as SDA for now */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006099 state->m_hi_cfg_bridge_delay +=
6100 state->m_hi_cfg_bridge_delay <<
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006101 SIO_HI_RA_RAM_PAR_3_CFG_DBL_SCL__B;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006102
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006103 status = init_hi(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006104 if (status < 0)
6105 goto error;
6106 /* disable various processes */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006107#if NOA1ROM
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006108 if (!(state->m_DRXK_A1_ROM_CODE)
6109 && !(state->m_DRXK_A2_ROM_CODE))
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006110#endif
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006111 {
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006112 status = write16(state, SCU_RAM_GPIO__A,
6113 SCU_RAM_GPIO_HW_LOCK_IND_DISABLE);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006114 if (status < 0)
6115 goto error;
6116 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006117
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006118 /* disable MPEG port */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006119 status = mpegts_disable(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006120 if (status < 0)
6121 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006122
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006123 /* Stop AUD and SCU */
6124 status = write16(state, AUD_COMM_EXEC__A, AUD_COMM_EXEC_STOP);
6125 if (status < 0)
6126 goto error;
6127 status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_STOP);
6128 if (status < 0)
6129 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006130
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006131 /* enable token-ring bus through OFDM block for possible ucode upload */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006132 status = write16(state, SIO_OFDM_SH_OFDM_RING_ENABLE__A,
6133 SIO_OFDM_SH_OFDM_RING_ENABLE_ON);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006134 if (status < 0)
6135 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006136
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006137 /* include boot loader section */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006138 status = write16(state, SIO_BL_COMM_EXEC__A,
6139 SIO_BL_COMM_EXEC_ACTIVE);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006140 if (status < 0)
6141 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006142 status = bl_chain_cmd(state, 0, 6, 100);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006143 if (status < 0)
6144 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006145
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006146 if (state->fw) {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006147 status = download_microcode(state, state->fw->data,
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006148 state->fw->size);
6149 if (status < 0)
6150 goto error;
6151 }
Mauro Carvalho Chehabe4f4f872011-07-09 17:35:26 -03006152
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006153 /* disable token-ring bus through OFDM block for possible ucode upload */
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006154 status = write16(state, SIO_OFDM_SH_OFDM_RING_ENABLE__A,
6155 SIO_OFDM_SH_OFDM_RING_ENABLE_OFF);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006156 if (status < 0)
6157 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006158
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006159 /* Run SCU for a little while to initialize microcode version numbers */
6160 status = write16(state, SCU_COMM_EXEC__A, SCU_COMM_EXEC_ACTIVE);
6161 if (status < 0)
6162 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006163 status = drxx_open(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006164 if (status < 0)
6165 goto error;
6166 /* added for test */
6167 msleep(30);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006168
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006169 power_mode = DRXK_POWER_DOWN_OFDM;
6170 status = ctrl_power_mode(state, &power_mode);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006171 if (status < 0)
6172 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006173
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006174 /* Stamp driver version number in SCU data RAM in BCD code
Jonathan McCrohan39c1cb22013-10-20 21:34:01 -03006175 Done to enable field application engineers to retrieve drxdriver version
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006176 via I2C from SCU RAM.
6177 Not using SCU command interface for SCU register access since no
6178 microcode may be present.
6179 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006180 driver_version =
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006181 (((DRXK_VERSION_MAJOR / 100) % 10) << 12) +
6182 (((DRXK_VERSION_MAJOR / 10) % 10) << 8) +
6183 ((DRXK_VERSION_MAJOR % 10) << 4) +
6184 (DRXK_VERSION_MINOR % 10);
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006185 status = write16(state, SCU_RAM_DRIVER_VER_HI__A,
6186 driver_version);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006187 if (status < 0)
6188 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006189 driver_version =
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006190 (((DRXK_VERSION_PATCH / 1000) % 10) << 12) +
6191 (((DRXK_VERSION_PATCH / 100) % 10) << 8) +
6192 (((DRXK_VERSION_PATCH / 10) % 10) << 4) +
6193 (DRXK_VERSION_PATCH % 10);
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006194 status = write16(state, SCU_RAM_DRIVER_VER_LO__A,
6195 driver_version);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006196 if (status < 0)
6197 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006198
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03006199 pr_info("DRXK driver version %d.%d.%d\n",
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006200 DRXK_VERSION_MAJOR, DRXK_VERSION_MINOR,
6201 DRXK_VERSION_PATCH);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006202
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006203 /*
6204 * Dirty fix of default values for ROM/PATCH microcode
6205 * Dirty because this fix makes it impossible to setup
6206 * suitable values before calling DRX_Open. This solution
6207 * requires changes to RF AGC speed to be done via the CTRL
6208 * function after calling DRX_Open
6209 */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006210
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006211 /* m_dvbt_rf_agc_cfg.speed = 3; */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006212
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006213 /* Reset driver debug flags to 0 */
6214 status = write16(state, SCU_RAM_DRIVER_DEBUG__A, 0);
6215 if (status < 0)
6216 goto error;
6217 /* driver 0.9.0 */
6218 /* Setup FEC OC:
6219 NOTE: No more full FEC resets allowed afterwards!! */
6220 status = write16(state, FEC_COMM_EXEC__A, FEC_COMM_EXEC_STOP);
6221 if (status < 0)
6222 goto error;
6223 /* MPEGTS functions are still the same */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006224 status = mpegts_dto_init(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006225 if (status < 0)
6226 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006227 status = mpegts_stop(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006228 if (status < 0)
6229 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006230 status = mpegts_configure_polarity(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006231 if (status < 0)
6232 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006233 status = mpegts_configure_pins(state, state->m_enable_mpeg_output);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006234 if (status < 0)
6235 goto error;
6236 /* added: configure GPIO */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006237 status = write_gpio(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006238 if (status < 0)
6239 goto error;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006240
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006241 state->m_drxk_state = DRXK_STOPPED;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006242
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006243 if (state->m_b_power_down) {
6244 status = power_down_device(state);
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006245 if (status < 0)
6246 goto error;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006247 state->m_drxk_state = DRXK_POWERED_DOWN;
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006248 } else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006249 state->m_drxk_state = DRXK_STOPPED;
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006250
6251 /* Initialize the supported delivery systems */
6252 n = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006253 if (state->m_has_dvbc) {
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006254 state->frontend.ops.delsys[n++] = SYS_DVBC_ANNEX_A;
6255 state->frontend.ops.delsys[n++] = SYS_DVBC_ANNEX_C;
6256 strlcat(state->frontend.ops.info.name, " DVB-C",
6257 sizeof(state->frontend.ops.info.name));
6258 }
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006259 if (state->m_has_dvbt) {
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006260 state->frontend.ops.delsys[n++] = SYS_DVBT;
6261 strlcat(state->frontend.ops.info.name, " DVB-T",
6262 sizeof(state->frontend.ops.info.name));
6263 }
Mauro Carvalho Chehab20bfe7a2012-06-29 14:43:32 -03006264 drxk_i2c_unlock(state);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006265 }
Mauro Carvalho Chehabbe44eb22011-07-10 01:49:53 -03006266error:
Mauro Carvalho Chehab20bfe7a2012-06-29 14:43:32 -03006267 if (status < 0) {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006268 state->m_drxk_state = DRXK_NO_DEV;
Mauro Carvalho Chehab20bfe7a2012-06-29 14:43:32 -03006269 drxk_i2c_unlock(state);
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03006270 pr_err("Error %d on %s\n", status, __func__);
Mauro Carvalho Chehab20bfe7a2012-06-29 14:43:32 -03006271 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006272
Mauro Carvalho Chehabe716ada2011-07-21 19:35:04 -03006273 return status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006274}
6275
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006276static void load_firmware_cb(const struct firmware *fw,
6277 void *context)
6278{
6279 struct drxk_state *state = context;
6280
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006281 dprintk(1, ": %s\n", fw ? "firmware loaded" : "firmware not loaded");
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006282 if (!fw) {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03006283 pr_err("Could not load firmware file %s.\n",
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006284 state->microcode_name);
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03006285 pr_info("Copy %s to your hotplug directory!\n",
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006286 state->microcode_name);
6287 state->microcode_name = NULL;
6288
6289 /*
6290 * As firmware is now load asynchronous, it is not possible
6291 * anymore to fail at frontend attach. We might silently
6292 * return here, and hope that the driver won't crash.
6293 * We might also change all DVB callbacks to return -ENODEV
6294 * if the device is not initialized.
6295 * As the DRX-K devices have their own internal firmware,
6296 * let's just hope that it will match a firmware revision
6297 * compatible with this driver and proceed.
6298 */
6299 }
6300 state->fw = fw;
6301
6302 init_drxk(state);
6303}
6304
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006305static void drxk_release(struct dvb_frontend *fe)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006306{
Oliver Endrissebc7de22011-07-03 13:49:44 -03006307 struct drxk_state *state = fe->demodulator_priv;
6308
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03006309 dprintk(1, "\n");
Markus Elfring9bc2dd72014-11-19 18:27:24 -03006310 release_firmware(state->fw);
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006311
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006312 kfree(state);
6313}
6314
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006315static int drxk_sleep(struct dvb_frontend *fe)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006316{
Oliver Endrissebc7de22011-07-03 13:49:44 -03006317 struct drxk_state *state = fe->demodulator_priv;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006318
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03006319 dprintk(1, "\n");
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006320
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006321 if (state->m_drxk_state == DRXK_NO_DEV)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006322 return -ENODEV;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006323 if (state->m_drxk_state == DRXK_UNINITIALIZED)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006324 return 0;
6325
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006326 shut_down(state);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006327 return 0;
6328}
6329
Oliver Endrissebc7de22011-07-03 13:49:44 -03006330static int drxk_gate_ctrl(struct dvb_frontend *fe, int enable)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006331{
6332 struct drxk_state *state = fe->demodulator_priv;
6333
Martin Blumenstingl257ee972012-07-04 17:38:23 -03006334 dprintk(1, ": %s\n", enable ? "enable" : "disable");
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006335
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006336 if (state->m_drxk_state == DRXK_NO_DEV)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006337 return -ENODEV;
6338
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006339 return ConfigureI2CBridge(state, enable ? true : false);
6340}
6341
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03006342static int drxk_set_parameters(struct dvb_frontend *fe)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006343{
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03006344 struct dtv_frontend_properties *p = &fe->dtv_property_cache;
Mauro Carvalho Chehab6cb393c2012-01-05 09:26:40 -02006345 u32 delsys = p->delivery_system, old_delsys;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006346 struct drxk_state *state = fe->demodulator_priv;
6347 u32 IF;
6348
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03006349 dprintk(1, "\n");
Mauro Carvalho Chehab8513e142011-09-03 11:40:02 -03006350
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006351 if (state->m_drxk_state == DRXK_NO_DEV)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006352 return -ENODEV;
6353
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006354 if (state->m_drxk_state == DRXK_UNINITIALIZED)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006355 return -EAGAIN;
6356
Mauro Carvalho Chehab8513e142011-09-03 11:40:02 -03006357 if (!fe->ops.tuner_ops.get_if_frequency) {
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03006358 pr_err("Error: get_if_frequency() not defined at tuner. Can't work without it!\n");
Mauro Carvalho Chehab8513e142011-09-03 11:40:02 -03006359 return -EINVAL;
6360 }
6361
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006362 if (fe->ops.i2c_gate_ctrl)
6363 fe->ops.i2c_gate_ctrl(fe, 1);
6364 if (fe->ops.tuner_ops.set_params)
Mauro Carvalho Chehab14d24d12011-12-24 12:24:33 -03006365 fe->ops.tuner_ops.set_params(fe);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006366 if (fe->ops.i2c_gate_ctrl)
6367 fe->ops.i2c_gate_ctrl(fe, 0);
Mauro Carvalho Chehab6cb393c2012-01-05 09:26:40 -02006368
6369 old_delsys = state->props.delivery_system;
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03006370 state->props = *p;
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006371
Mauro Carvalho Chehab6cb393c2012-01-05 09:26:40 -02006372 if (old_delsys != delsys) {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006373 shut_down(state);
Mauro Carvalho Chehab6cb393c2012-01-05 09:26:40 -02006374 switch (delsys) {
6375 case SYS_DVBC_ANNEX_A:
6376 case SYS_DVBC_ANNEX_C:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006377 if (!state->m_has_dvbc)
Mauro Carvalho Chehab6cb393c2012-01-05 09:26:40 -02006378 return -EINVAL;
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006379 state->m_itut_annex_c = (delsys == SYS_DVBC_ANNEX_C) ?
6380 true : false;
Mauro Carvalho Chehab6cb393c2012-01-05 09:26:40 -02006381 if (state->m_itut_annex_c)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006382 setoperation_mode(state, OM_QAM_ITU_C);
Mauro Carvalho Chehab6cb393c2012-01-05 09:26:40 -02006383 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006384 setoperation_mode(state, OM_QAM_ITU_A);
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006385 break;
Mauro Carvalho Chehab6cb393c2012-01-05 09:26:40 -02006386 case SYS_DVBT:
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006387 if (!state->m_has_dvbt)
Mauro Carvalho Chehab6cb393c2012-01-05 09:26:40 -02006388 return -EINVAL;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006389 setoperation_mode(state, OM_DVBT);
Mauro Carvalho Chehab6cb393c2012-01-05 09:26:40 -02006390 break;
6391 default:
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006392 return -EINVAL;
Mauro Carvalho Chehab6cb393c2012-01-05 09:26:40 -02006393 }
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006394 }
6395
Mauro Carvalho Chehab8513e142011-09-03 11:40:02 -03006396 fe->ops.tuner_ops.get_if_frequency(fe, &IF);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006397 start(state, 0, IF);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006398
Jonathan McCrohan39c1cb22013-10-20 21:34:01 -03006399 /* After set_frontend, stats aren't available */
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006400 p->strength.stat[0].scale = FE_SCALE_RELATIVE;
6401 p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6402 p->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6403 p->block_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6404 p->pre_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6405 p->pre_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6406 p->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6407 p->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6408
Mauro Carvalho Chehabe0e6eca2011-07-04 08:27:47 -03006409 /* printk(KERN_DEBUG "drxk: %s IF=%d done\n", __func__, IF); */
Oliver Endrissebc7de22011-07-03 13:49:44 -03006410
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006411 return 0;
6412}
6413
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006414static int get_strength(struct drxk_state *state, u64 *strength)
6415{
6416 int status;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006417 struct s_cfg_agc rf_agc, if_agc;
6418 u32 total_gain = 0;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006419 u32 atten = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006420 u32 agc_range = 0;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006421 u16 scu_lvl = 0;
6422 u16 scu_coc = 0;
6423 /* FIXME: those are part of the tuner presets */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006424 u16 tuner_rf_gain = 50; /* Default value on az6007 driver */
6425 u16 tuner_if_gain = 40; /* Default value on az6007 driver */
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006426
6427 *strength = 0;
6428
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006429 if (is_dvbt(state)) {
6430 rf_agc = state->m_dvbt_rf_agc_cfg;
6431 if_agc = state->m_dvbt_if_agc_cfg;
6432 } else if (is_qam(state)) {
6433 rf_agc = state->m_qam_rf_agc_cfg;
6434 if_agc = state->m_qam_if_agc_cfg;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006435 } else {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006436 rf_agc = state->m_atv_rf_agc_cfg;
6437 if_agc = state->m_atv_if_agc_cfg;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006438 }
6439
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006440 if (rf_agc.ctrl_mode == DRXK_AGC_CTRL_AUTO) {
6441 /* SCU output_level */
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006442 status = read16(state, SCU_RAM_AGC_RF_IACCU_HI__A, &scu_lvl);
6443 if (status < 0)
6444 return status;
6445
6446 /* SCU c.o.c. */
Christophe JAILLETd259a5e2016-08-10 02:54:41 -03006447 status = read16(state, SCU_RAM_AGC_RF_IACCU_HI_CO__A, &scu_coc);
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006448 if (status < 0)
6449 return status;
6450
6451 if (((u32) scu_lvl + (u32) scu_coc) < 0xffff)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006452 rf_agc.output_level = scu_lvl + scu_coc;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006453 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006454 rf_agc.output_level = 0xffff;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006455
6456 /* Take RF gain into account */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006457 total_gain += tuner_rf_gain;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006458
6459 /* clip output value */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006460 if (rf_agc.output_level < rf_agc.min_output_level)
6461 rf_agc.output_level = rf_agc.min_output_level;
6462 if (rf_agc.output_level > rf_agc.max_output_level)
6463 rf_agc.output_level = rf_agc.max_output_level;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006464
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006465 agc_range = (u32) (rf_agc.max_output_level - rf_agc.min_output_level);
6466 if (agc_range > 0) {
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006467 atten += 100UL *
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006468 ((u32)(tuner_rf_gain)) *
6469 ((u32)(rf_agc.output_level - rf_agc.min_output_level))
6470 / agc_range;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006471 }
6472 }
6473
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006474 if (if_agc.ctrl_mode == DRXK_AGC_CTRL_AUTO) {
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006475 status = read16(state, SCU_RAM_AGC_IF_IACCU_HI__A,
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006476 &if_agc.output_level);
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006477 if (status < 0)
6478 return status;
6479
6480 status = read16(state, SCU_RAM_AGC_INGAIN_TGT_MIN__A,
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006481 &if_agc.top);
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006482 if (status < 0)
6483 return status;
6484
6485 /* Take IF gain into account */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006486 total_gain += (u32) tuner_if_gain;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006487
6488 /* clip output value */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006489 if (if_agc.output_level < if_agc.min_output_level)
6490 if_agc.output_level = if_agc.min_output_level;
6491 if (if_agc.output_level > if_agc.max_output_level)
6492 if_agc.output_level = if_agc.max_output_level;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006493
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006494 agc_range = (u32)(if_agc.max_output_level - if_agc.min_output_level);
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006495 if (agc_range > 0) {
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006496 atten += 100UL *
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006497 ((u32)(tuner_if_gain)) *
6498 ((u32)(if_agc.output_level - if_agc.min_output_level))
6499 / agc_range;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006500 }
6501 }
6502
6503 /*
6504 * Convert to 0..65535 scale.
6505 * If it can't be measured (AGC is disabled), just show 100%.
6506 */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006507 if (total_gain > 0)
6508 *strength = (65535UL * atten / total_gain / 100);
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006509 else
6510 *strength = 65535;
6511
6512 return 0;
6513}
6514
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006515static int drxk_get_stats(struct dvb_frontend *fe)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006516{
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006517 struct dtv_frontend_properties *c = &fe->dtv_property_cache;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006518 struct drxk_state *state = fe->demodulator_priv;
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006519 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006520 u32 stat;
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006521 u16 reg16;
6522 u32 post_bit_count;
6523 u32 post_bit_err_count;
6524 u32 post_bit_error_scale;
6525 u32 pre_bit_err_count;
6526 u32 pre_bit_count;
6527 u32 pkt_count;
6528 u32 pkt_error_count;
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006529 s32 cnr;
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006530
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006531 if (state->m_drxk_state == DRXK_NO_DEV)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006532 return -ENODEV;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006533 if (state->m_drxk_state == DRXK_UNINITIALIZED)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006534 return -EAGAIN;
6535
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006536 /* get status */
6537 state->fe_status = 0;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006538 get_lock_status(state, &stat);
Oliver Endrissebc7de22011-07-03 13:49:44 -03006539 if (stat == MPEG_LOCK)
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006540 state->fe_status |= 0x1f;
Oliver Endrissebc7de22011-07-03 13:49:44 -03006541 if (stat == FEC_LOCK)
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006542 state->fe_status |= 0x0f;
Oliver Endrissebc7de22011-07-03 13:49:44 -03006543 if (stat == DEMOD_LOCK)
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006544 state->fe_status |= 0x07;
6545
Mauro Carvalho Chehab59a7a232013-03-20 08:21:52 -03006546 /*
6547 * Estimate signal strength from AGC
6548 */
6549 get_strength(state, &c->strength.stat[0].uvalue);
6550 c->strength.stat[0].scale = FE_SCALE_RELATIVE;
6551
6552
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006553 if (stat >= DEMOD_LOCK) {
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006554 get_signal_to_noise(state, &cnr);
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006555 c->cnr.stat[0].svalue = cnr * 100;
6556 c->cnr.stat[0].scale = FE_SCALE_DECIBEL;
6557 } else {
6558 c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6559 }
6560
6561 if (stat < FEC_LOCK) {
6562 c->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6563 c->block_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6564 c->pre_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6565 c->pre_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6566 c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6567 c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6568 return 0;
6569 }
6570
6571 /* Get post BER */
6572
6573 /* BER measurement is valid if at least FEC lock is achieved */
6574
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006575 /*
6576 * OFDM_EC_VD_REQ_SMB_CNT__A and/or OFDM_EC_VD_REQ_BIT_CNT can be
6577 * written to set nr of symbols or bits over which to measure
6578 * EC_VD_REG_ERR_BIT_CNT__A . See CtrlSetCfg().
6579 */
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006580
6581 /* Read registers for post/preViterbi BER calculation */
6582 status = read16(state, OFDM_EC_VD_ERR_BIT_CNT__A, &reg16);
6583 if (status < 0)
6584 goto error;
6585 pre_bit_err_count = reg16;
6586
6587 status = read16(state, OFDM_EC_VD_IN_BIT_CNT__A , &reg16);
6588 if (status < 0)
6589 goto error;
6590 pre_bit_count = reg16;
6591
6592 /* Number of bit-errors */
6593 status = read16(state, FEC_RS_NR_BIT_ERRORS__A, &reg16);
6594 if (status < 0)
6595 goto error;
6596 post_bit_err_count = reg16;
6597
6598 status = read16(state, FEC_RS_MEASUREMENT_PRESCALE__A, &reg16);
6599 if (status < 0)
6600 goto error;
6601 post_bit_error_scale = reg16;
6602
6603 status = read16(state, FEC_RS_MEASUREMENT_PERIOD__A, &reg16);
6604 if (status < 0)
6605 goto error;
6606 pkt_count = reg16;
6607
6608 status = read16(state, SCU_RAM_FEC_ACCUM_PKT_FAILURES__A, &reg16);
6609 if (status < 0)
6610 goto error;
6611 pkt_error_count = reg16;
6612 write16(state, SCU_RAM_FEC_ACCUM_PKT_FAILURES__A, 0);
6613
6614 post_bit_err_count *= post_bit_error_scale;
6615
6616 post_bit_count = pkt_count * 204 * 8;
6617
6618 /* Store the results */
6619 c->block_error.stat[0].scale = FE_SCALE_COUNTER;
6620 c->block_error.stat[0].uvalue += pkt_error_count;
6621 c->block_count.stat[0].scale = FE_SCALE_COUNTER;
6622 c->block_count.stat[0].uvalue += pkt_count;
6623
6624 c->pre_bit_error.stat[0].scale = FE_SCALE_COUNTER;
6625 c->pre_bit_error.stat[0].uvalue += pre_bit_err_count;
6626 c->pre_bit_count.stat[0].scale = FE_SCALE_COUNTER;
6627 c->pre_bit_count.stat[0].uvalue += pre_bit_count;
6628
6629 c->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
6630 c->post_bit_error.stat[0].uvalue += post_bit_err_count;
6631 c->post_bit_count.stat[0].scale = FE_SCALE_COUNTER;
6632 c->post_bit_count.stat[0].uvalue += post_bit_count;
6633
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006634error:
6635 return status;
6636}
6637
6638
Mauro Carvalho Chehab0df289a2015-06-07 14:53:52 -03006639static int drxk_read_status(struct dvb_frontend *fe, enum fe_status *status)
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006640{
6641 struct drxk_state *state = fe->demodulator_priv;
6642 int rc;
6643
6644 dprintk(1, "\n");
6645
6646 rc = drxk_get_stats(fe);
6647 if (rc < 0)
6648 return rc;
6649
6650 *status = state->fe_status;
6651
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006652 return 0;
6653}
6654
Oliver Endrissebc7de22011-07-03 13:49:44 -03006655static int drxk_read_signal_strength(struct dvb_frontend *fe,
6656 u16 *strength)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006657{
6658 struct drxk_state *state = fe->demodulator_priv;
Mauro Carvalho Chehab340e7692013-03-20 08:57:42 -03006659 struct dtv_frontend_properties *c = &fe->dtv_property_cache;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006660
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03006661 dprintk(1, "\n");
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006662
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006663 if (state->m_drxk_state == DRXK_NO_DEV)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006664 return -ENODEV;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006665 if (state->m_drxk_state == DRXK_UNINITIALIZED)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006666 return -EAGAIN;
6667
Mauro Carvalho Chehab340e7692013-03-20 08:57:42 -03006668 *strength = c->strength.stat[0].uvalue;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006669 return 0;
6670}
6671
6672static int drxk_read_snr(struct dvb_frontend *fe, u16 *snr)
6673{
6674 struct drxk_state *state = fe->demodulator_priv;
6675 s32 snr2;
6676
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03006677 dprintk(1, "\n");
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006678
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006679 if (state->m_drxk_state == DRXK_NO_DEV)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006680 return -ENODEV;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006681 if (state->m_drxk_state == DRXK_UNINITIALIZED)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006682 return -EAGAIN;
6683
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006684 get_signal_to_noise(state, &snr2);
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006685
6686 /* No negative SNR, clip to zero */
6687 if (snr2 < 0)
6688 snr2 = 0;
Oliver Endrissebc7de22011-07-03 13:49:44 -03006689 *snr = snr2 & 0xffff;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006690 return 0;
6691}
6692
6693static int drxk_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
6694{
6695 struct drxk_state *state = fe->demodulator_priv;
6696 u16 err;
6697
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03006698 dprintk(1, "\n");
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006699
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006700 if (state->m_drxk_state == DRXK_NO_DEV)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006701 return -ENODEV;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006702 if (state->m_drxk_state == DRXK_UNINITIALIZED)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006703 return -EAGAIN;
6704
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006705 dvbtqam_get_acc_pkt_err(state, &err);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006706 *ucblocks = (u32) err;
6707 return 0;
6708}
6709
Mauro Carvalho Chehabab5060c2013-04-28 11:47:51 -03006710static int drxk_get_tune_settings(struct dvb_frontend *fe,
6711 struct dvb_frontend_tune_settings *sets)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006712{
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006713 struct drxk_state *state = fe->demodulator_priv;
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006714 struct dtv_frontend_properties *p = &fe->dtv_property_cache;
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03006715
6716 dprintk(1, "\n");
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006717
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006718 if (state->m_drxk_state == DRXK_NO_DEV)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006719 return -ENODEV;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006720 if (state->m_drxk_state == DRXK_UNINITIALIZED)
Mauro Carvalho Chehab704a28e2012-06-29 15:45:04 -03006721 return -EAGAIN;
6722
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006723 switch (p->delivery_system) {
6724 case SYS_DVBC_ANNEX_A:
6725 case SYS_DVBC_ANNEX_C:
Jose Alberto Reguerodc66d7f2012-01-27 18:34:49 -03006726 case SYS_DVBT:
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006727 sets->min_delay_ms = 3000;
6728 sets->max_drift = 0;
6729 sets->step_size = 0;
6730 return 0;
6731 default:
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006732 return -EINVAL;
6733 }
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006734}
6735
Max Kellermannbd336e62016-08-09 18:32:21 -03006736static const struct dvb_frontend_ops drxk_ops = {
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006737 /* .delsys will be filled dynamically */
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006738 .info = {
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006739 .name = "DRXK",
6740 .frequency_min = 47000000,
6741 .frequency_max = 865000000,
6742 /* For DVB-C */
6743 .symbol_rate_min = 870000,
6744 .symbol_rate_max = 11700000,
6745 /* For DVB-T */
6746 .frequency_stepsize = 166667,
6747
6748 .caps = FE_CAN_QAM_16 | FE_CAN_QAM_32 | FE_CAN_QAM_64 |
6749 FE_CAN_QAM_128 | FE_CAN_QAM_256 | FE_CAN_FEC_AUTO |
6750 FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
6751 FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_MUTE_TS |
6752 FE_CAN_TRANSMISSION_MODE_AUTO | FE_CAN_RECOVER |
6753 FE_CAN_GUARD_INTERVAL_AUTO | FE_CAN_HIERARCHY_AUTO
6754 },
6755
6756 .release = drxk_release,
6757 .sleep = drxk_sleep,
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006758 .i2c_gate_ctrl = drxk_gate_ctrl,
6759
Mauro Carvalho Chehabed5452a2011-12-26 09:57:11 -03006760 .set_frontend = drxk_set_parameters,
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006761 .get_tune_settings = drxk_get_tune_settings,
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006762
6763 .read_status = drxk_read_status,
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006764 .read_signal_strength = drxk_read_signal_strength,
6765 .read_snr = drxk_read_snr,
6766 .read_ucblocks = drxk_read_ucblocks,
6767};
6768
Mauro Carvalho Chehab0fc55e82011-07-09 12:36:58 -03006769struct dvb_frontend *drxk_attach(const struct drxk_config *config,
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006770 struct i2c_adapter *i2c)
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006771{
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006772 struct dtv_frontend_properties *p;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006773 struct drxk_state *state = NULL;
Mauro Carvalho Chehab0fc55e82011-07-09 12:36:58 -03006774 u8 adr = config->adr;
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006775 int status;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006776
Mauro Carvalho Chehab2da67502011-07-04 17:39:21 -03006777 dprintk(1, "\n");
Oliver Endrissebc7de22011-07-03 13:49:44 -03006778 state = kzalloc(sizeof(struct drxk_state), GFP_KERNEL);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006779 if (!state)
6780 return NULL;
6781
Oliver Endrissebc7de22011-07-03 13:49:44 -03006782 state->i2c = i2c;
6783 state->demod_address = adr;
Mauro Carvalho Chehabe076c922011-07-09 13:06:12 -03006784 state->single_master = config->single_master;
Mauro Carvalho Chehabe4f4f872011-07-09 17:35:26 -03006785 state->microcode_name = config->microcode_name;
Martin Blumenstingl9e23f50a2012-07-04 17:36:55 -03006786 state->qam_demod_parameter_count = config->qam_demod_parameter_count;
Mauro Carvalho Chehabf1fe1b72011-07-09 21:59:33 -03006787 state->no_i2c_bridge = config->no_i2c_bridge;
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03006788 state->antenna_gpio = config->antenna_gpio;
6789 state->antenna_dvbt = config->antenna_dvbt;
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006790 state->m_chunk_size = config->chunk_size;
Mauro Carvalho Chehabd5856812012-01-21 07:57:06 -03006791 state->enable_merr_cfg = config->enable_merr_cfg;
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03006792
Mauro Carvalho Chehab67f04612012-01-20 18:30:58 -03006793 if (config->dynamic_clk) {
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03006794 state->m_dvbt_static_clk = false;
6795 state->m_dvbc_static_clk = false;
Mauro Carvalho Chehab67f04612012-01-20 18:30:58 -03006796 } else {
Mauro Carvalho Chehab5a7f7b72014-09-03 15:23:57 -03006797 state->m_dvbt_static_clk = true;
6798 state->m_dvbc_static_clk = true;
Mauro Carvalho Chehab67f04612012-01-20 18:30:58 -03006799 }
6800
Mauro Carvalho Chehab6fb65a62012-01-20 19:13:07 -03006801
6802 if (config->mpeg_out_clk_strength)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006803 state->m_ts_clockk_strength = config->mpeg_out_clk_strength & 0x07;
Mauro Carvalho Chehab6fb65a62012-01-20 19:13:07 -03006804 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006805 state->m_ts_clockk_strength = 0x06;
Mauro Carvalho Chehab6fb65a62012-01-20 19:13:07 -03006806
Mauro Carvalho Chehab534e0482011-07-24 14:59:20 -03006807 if (config->parallel_ts)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006808 state->m_enable_parallel = true;
Mauro Carvalho Chehab534e0482011-07-24 14:59:20 -03006809 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006810 state->m_enable_parallel = false;
Mauro Carvalho Chehab534e0482011-07-24 14:59:20 -03006811
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03006812 /* NOTE: as more UIO bits will be used, add them to the mask */
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006813 state->uio_mask = config->antenna_gpio;
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03006814
6815 /* Default gpio to DVB-C */
6816 if (!state->antenna_dvbt && state->antenna_gpio)
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006817 state->m_gpio |= state->antenna_gpio;
Mauro Carvalho Chehab90796ac2011-07-10 09:36:30 -03006818 else
Mauro Carvalho Chehabcd7a67a2013-04-28 11:47:44 -03006819 state->m_gpio &= ~state->antenna_gpio;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006820
6821 mutex_init(&state->mutex);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006822
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006823 memcpy(&state->frontend.ops, &drxk_ops, sizeof(drxk_ops));
6824 state->frontend.demodulator_priv = state;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006825
6826 init_state(state);
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006827
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006828 /* Load firmware and initialize DRX-K */
6829 if (state->microcode_name) {
Mauro Carvalho Chehab4b819722014-01-13 04:31:31 -03006830 const struct firmware *fw = NULL;
Mauro Carvalho Chehab8e307832012-10-02 16:01:15 -03006831
Mauro Carvalho Chehab4b819722014-01-13 04:31:31 -03006832 status = request_firmware(&fw, state->microcode_name,
6833 state->i2c->dev.parent);
6834 if (status < 0)
6835 fw = NULL;
6836 load_firmware_cb(fw, state);
Mauro Carvalho Chehab177bc7d2012-06-21 09:36:38 -03006837 } else if (init_drxk(state) < 0)
6838 goto error;
Mauro Carvalho Chehabcf694b12011-07-10 10:26:06 -03006839
Mauro Carvalho Chehab8f3741e2013-03-20 06:15:45 -03006840
6841 /* Initialize stats */
6842 p = &state->frontend.dtv_property_cache;
6843 p->strength.len = 1;
6844 p->cnr.len = 1;
6845 p->block_error.len = 1;
6846 p->block_count.len = 1;
6847 p->pre_bit_error.len = 1;
6848 p->pre_bit_count.len = 1;
6849 p->post_bit_error.len = 1;
6850 p->post_bit_count.len = 1;
6851
6852 p->strength.stat[0].scale = FE_SCALE_RELATIVE;
6853 p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6854 p->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6855 p->block_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6856 p->pre_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6857 p->pre_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6858 p->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6859 p->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
6860
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03006861 pr_info("frontend initialized.\n");
Mauro Carvalho Chehabfa4b2a12012-01-05 08:07:32 -02006862 return &state->frontend;
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006863
6864error:
Mauro Carvalho Chehab3a4398f2013-04-28 11:47:45 -03006865 pr_err("not found\n");
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006866 kfree(state);
6867 return NULL;
6868}
Oliver Endrissebc7de22011-07-03 13:49:44 -03006869EXPORT_SYMBOL(drxk_attach);
Ralph Metzler43dd07f2011-07-03 13:42:18 -03006870
6871MODULE_DESCRIPTION("DRX-K driver");
6872MODULE_AUTHOR("Ralph Metzler");
6873MODULE_LICENSE("GPL");