blob: 7d3af3eacf57d7c7e82722fadf2f1fdece1a8ed2 [file] [log] [blame]
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001/*
2 * Copyright (C) 2009 Texas Instruments.
Brian Niebuhr43abb112010-10-06 18:34:47 +05303 * Copyright (C) 2010 EF Johnson Technologies
Sandeep Paulraj358934a2009-12-16 22:02:18 +00004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Sandeep Paulraj358934a2009-12-16 22:02:18 +000014 */
15
16#include <linux/interrupt.h>
17#include <linux/io.h>
18#include <linux/gpio.h>
19#include <linux/module.h>
20#include <linux/delay.h>
21#include <linux/platform_device.h>
22#include <linux/err.h>
23#include <linux/clk.h>
Matt Porter048177c2012-08-22 21:09:36 -040024#include <linux/dmaengine.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000025#include <linux/dma-mapping.h>
Matt Porter048177c2012-08-22 21:09:36 -040026#include <linux/edma.h>
Murali Karicheriaae71472012-12-11 16:20:39 -050027#include <linux/of.h>
28#include <linux/of_device.h>
Murali Karicheria88e34e2014-08-01 19:40:32 +030029#include <linux/of_gpio.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000030#include <linux/spi/spi.h>
31#include <linux/spi/spi_bitbang.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000033
Arnd Bergmannec2a0832012-08-24 15:11:34 +020034#include <linux/platform_data/spi-davinci.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000035
36#define SPI_NO_RESOURCE ((resource_size_t)-1)
37
Sandeep Paulraj358934a2009-12-16 22:02:18 +000038#define CS_DEFAULT 0xFF
39
Sandeep Paulraj358934a2009-12-16 22:02:18 +000040#define SPIFMT_PHASE_MASK BIT(16)
41#define SPIFMT_POLARITY_MASK BIT(17)
42#define SPIFMT_DISTIMER_MASK BIT(18)
43#define SPIFMT_SHIFTDIR_MASK BIT(20)
44#define SPIFMT_WAITENA_MASK BIT(21)
45#define SPIFMT_PARITYENA_MASK BIT(22)
46#define SPIFMT_ODD_PARITY_MASK BIT(23)
47#define SPIFMT_WDELAY_MASK 0x3f000000u
48#define SPIFMT_WDELAY_SHIFT 24
Brian Niebuhr7fe00922010-08-13 13:27:23 +053049#define SPIFMT_PRESCALE_SHIFT 8
Sandeep Paulraj358934a2009-12-16 22:02:18 +000050
Sandeep Paulraj358934a2009-12-16 22:02:18 +000051/* SPIPC0 */
52#define SPIPC0_DIFUN_MASK BIT(11) /* MISO */
53#define SPIPC0_DOFUN_MASK BIT(10) /* MOSI */
54#define SPIPC0_CLKFUN_MASK BIT(9) /* CLK */
55#define SPIPC0_SPIENA_MASK BIT(8) /* nREADY */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000056
57#define SPIINT_MASKALL 0x0101035F
Brian Niebuhre0d205e2010-09-02 16:52:06 +053058#define SPIINT_MASKINT 0x0000015F
59#define SPI_INTLVL_1 0x000001FF
60#define SPI_INTLVL_0 0x00000000
Sandeep Paulraj358934a2009-12-16 22:02:18 +000061
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +053062/* SPIDAT1 (upper 16 bit defines) */
63#define SPIDAT1_CSHOLD_MASK BIT(12)
Murali Karicheri365a7bb2014-09-16 14:25:05 +030064#define SPIDAT1_WDEL BIT(10)
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +053065
66/* SPIGCR1 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000067#define SPIGCR1_CLKMOD_MASK BIT(1)
68#define SPIGCR1_MASTER_MASK BIT(0)
Brian Niebuhr3f27b572010-10-06 18:25:43 +053069#define SPIGCR1_POWERDOWN_MASK BIT(8)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000070#define SPIGCR1_LOOPBACK_MASK BIT(16)
Sekhar Nori8e206f12010-08-20 16:20:49 +053071#define SPIGCR1_SPIENA_MASK BIT(24)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000072
73/* SPIBUF */
74#define SPIBUF_TXFULL_MASK BIT(29)
75#define SPIBUF_RXEMPTY_MASK BIT(31)
76
Brian Niebuhr7abbf232010-08-19 15:07:38 +053077/* SPIDELAY */
78#define SPIDELAY_C2TDELAY_SHIFT 24
79#define SPIDELAY_C2TDELAY_MASK (0xFF << SPIDELAY_C2TDELAY_SHIFT)
80#define SPIDELAY_T2CDELAY_SHIFT 16
81#define SPIDELAY_T2CDELAY_MASK (0xFF << SPIDELAY_T2CDELAY_SHIFT)
82#define SPIDELAY_T2EDELAY_SHIFT 8
83#define SPIDELAY_T2EDELAY_MASK (0xFF << SPIDELAY_T2EDELAY_SHIFT)
84#define SPIDELAY_C2EDELAY_SHIFT 0
85#define SPIDELAY_C2EDELAY_MASK 0xFF
86
Sandeep Paulraj358934a2009-12-16 22:02:18 +000087/* Error Masks */
88#define SPIFLG_DLEN_ERR_MASK BIT(0)
89#define SPIFLG_TIMEOUT_MASK BIT(1)
90#define SPIFLG_PARERR_MASK BIT(2)
91#define SPIFLG_DESYNC_MASK BIT(3)
92#define SPIFLG_BITERR_MASK BIT(4)
93#define SPIFLG_OVRRUN_MASK BIT(6)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000094#define SPIFLG_BUF_INIT_ACTIVE_MASK BIT(24)
Brian Niebuhr839c9962010-08-23 16:39:19 +053095#define SPIFLG_ERROR_MASK (SPIFLG_DLEN_ERR_MASK \
96 | SPIFLG_TIMEOUT_MASK | SPIFLG_PARERR_MASK \
97 | SPIFLG_DESYNC_MASK | SPIFLG_BITERR_MASK \
98 | SPIFLG_OVRRUN_MASK)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000099
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000100#define SPIINT_DMA_REQ_EN BIT(16)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000101
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000102/* SPI Controller registers */
103#define SPIGCR0 0x00
104#define SPIGCR1 0x04
105#define SPIINT 0x08
106#define SPILVL 0x0c
107#define SPIFLG 0x10
108#define SPIPC0 0x14
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000109#define SPIDAT1 0x3c
110#define SPIBUF 0x40
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000111#define SPIDELAY 0x48
112#define SPIDEF 0x4c
113#define SPIFMT0 0x50
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000114
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000115/* SPI Controller driver's private data. */
116struct davinci_spi {
117 struct spi_bitbang bitbang;
118 struct clk *clk;
119
120 u8 version;
121 resource_size_t pbase;
122 void __iomem *base;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530123 u32 irq;
124 struct completion done;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000125
126 const void *tx;
127 void *rx;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530128 int rcount;
129 int wcount;
Matt Porter048177c2012-08-22 21:09:36 -0400130
131 struct dma_chan *dma_rx;
132 struct dma_chan *dma_tx;
133 int dma_rx_chnum;
134 int dma_tx_chnum;
135
Murali Karicheriaae71472012-12-11 16:20:39 -0500136 struct davinci_spi_platform_data pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000137
138 void (*get_rx)(u32 rx_data, struct davinci_spi *);
139 u32 (*get_tx)(struct davinci_spi *);
140
Murali Karicheri7480e752014-07-31 20:33:14 +0300141 u8 *bytes_per_word;
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500142
143 u8 prescaler_limit;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000144};
145
Brian Niebuhr53a31b02010-08-16 15:05:51 +0530146static struct davinci_spi_config davinci_spi_default_cfg;
147
Sekhar Nori212d4b62010-10-11 10:41:39 +0530148static void davinci_spi_rx_buf_u8(u32 data, struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000149{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530150 if (dspi->rx) {
151 u8 *rx = dspi->rx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530152 *rx++ = (u8)data;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530153 dspi->rx = rx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530154 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000155}
156
Sekhar Nori212d4b62010-10-11 10:41:39 +0530157static void davinci_spi_rx_buf_u16(u32 data, struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000158{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530159 if (dspi->rx) {
160 u16 *rx = dspi->rx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530161 *rx++ = (u16)data;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530162 dspi->rx = rx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530163 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000164}
165
Sekhar Nori212d4b62010-10-11 10:41:39 +0530166static u32 davinci_spi_tx_buf_u8(struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000167{
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530168 u32 data = 0;
Jingoo Han859c3372014-09-02 11:48:00 +0900169
Sekhar Nori212d4b62010-10-11 10:41:39 +0530170 if (dspi->tx) {
171 const u8 *tx = dspi->tx;
Jingoo Han859c3372014-09-02 11:48:00 +0900172
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530173 data = *tx++;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530174 dspi->tx = tx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530175 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000176 return data;
177}
178
Sekhar Nori212d4b62010-10-11 10:41:39 +0530179static u32 davinci_spi_tx_buf_u16(struct davinci_spi *dspi)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000180{
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530181 u32 data = 0;
Jingoo Han859c3372014-09-02 11:48:00 +0900182
Sekhar Nori212d4b62010-10-11 10:41:39 +0530183 if (dspi->tx) {
184 const u16 *tx = dspi->tx;
Jingoo Han859c3372014-09-02 11:48:00 +0900185
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530186 data = *tx++;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530187 dspi->tx = tx;
Brian Niebuhr53d454a2010-08-19 17:04:25 +0530188 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000189 return data;
190}
191
192static inline void set_io_bits(void __iomem *addr, u32 bits)
193{
194 u32 v = ioread32(addr);
195
196 v |= bits;
197 iowrite32(v, addr);
198}
199
200static inline void clear_io_bits(void __iomem *addr, u32 bits)
201{
202 u32 v = ioread32(addr);
203
204 v &= ~bits;
205 iowrite32(v, addr);
206}
207
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000208/*
209 * Interface to control the chip select signal
210 */
211static void davinci_spi_chipselect(struct spi_device *spi, int value)
212{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530213 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000214 struct davinci_spi_platform_data *pdata;
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300215 struct davinci_spi_config *spicfg = spi->controller_data;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530216 u8 chip_sel = spi->chip_select;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530217 u16 spidat1 = CS_DEFAULT;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000218
Sekhar Nori212d4b62010-10-11 10:41:39 +0530219 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500220 pdata = &dspi->pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000221
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300222 /* program delay transfers if tx_delay is non zero */
223 if (spicfg->wdelay)
224 spidat1 |= SPIDAT1_WDEL;
225
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000226 /*
227 * Board specific chip select logic decides the polarity and cs
228 * line for the controller
229 */
Luis de Bethencourt8cae0422015-10-16 16:22:07 +0100230 if (spi->cs_gpio >= 0) {
Brian Niebuhr23853972010-08-13 10:57:44 +0530231 if (value == BITBANG_CS_ACTIVE)
Luis de Bethencourt8cae0422015-10-16 16:22:07 +0100232 gpio_set_value(spi->cs_gpio, spi->mode & SPI_CS_HIGH);
Brian Niebuhr23853972010-08-13 10:57:44 +0530233 else
Luis de Bethencourt8cae0422015-10-16 16:22:07 +0100234 gpio_set_value(spi->cs_gpio,
235 !(spi->mode & SPI_CS_HIGH));
Brian Niebuhr23853972010-08-13 10:57:44 +0530236 } else {
237 if (value == BITBANG_CS_ACTIVE) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530238 spidat1 |= SPIDAT1_CSHOLD_MASK;
239 spidat1 &= ~(0x1 << chip_sel);
Brian Niebuhr23853972010-08-13 10:57:44 +0530240 }
Brian Niebuhr23853972010-08-13 10:57:44 +0530241 }
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300242
243 iowrite16(spidat1, dspi->base + SPIDAT1 + 2);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000244}
245
246/**
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530247 * davinci_spi_get_prescale - Calculates the correct prescale value
248 * @maxspeed_hz: the maximum rate the SPI clock can run at
249 *
250 * This function calculates the prescale value that generates a clock rate
251 * less than or equal to the specified maximum.
252 *
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500253 * Returns: calculated prescale value for easy programming into SPI registers
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530254 * or negative error number if valid prescalar cannot be updated.
255 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530256static inline int davinci_spi_get_prescale(struct davinci_spi *dspi,
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530257 u32 max_speed_hz)
258{
259 int ret;
260
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500261 /* Subtract 1 to match what will be programmed into SPI register. */
262 ret = DIV_ROUND_UP(clk_get_rate(dspi->clk), max_speed_hz) - 1;
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530263
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500264 if (ret < dspi->prescaler_limit || ret > 255)
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530265 return -EINVAL;
266
Franklin S Cooper Jrbba732d2015-07-22 07:32:21 -0500267 return ret;
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530268}
269
270/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000271 * davinci_spi_setup_transfer - This functions will determine transfer method
272 * @spi: spi device on which data transfer to be done
273 * @t: spi transfer in which transfer info is filled
274 *
275 * This function determines data transfer method (8/16/32 bit transfer).
276 * It will also set the SPI Clock Control register according to
277 * SPI slave device freq.
278 */
279static int davinci_spi_setup_transfer(struct spi_device *spi,
280 struct spi_transfer *t)
281{
282
Sekhar Nori212d4b62010-10-11 10:41:39 +0530283 struct davinci_spi *dspi;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530284 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000285 u8 bits_per_word = 0;
Sachin Kamat32ea3942013-09-11 16:05:04 +0530286 u32 hz = 0, spifmt = 0;
287 int prescale;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000288
Sekhar Nori212d4b62010-10-11 10:41:39 +0530289 dspi = spi_master_get_devdata(spi->master);
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300290 spicfg = spi->controller_data;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530291 if (!spicfg)
292 spicfg = &davinci_spi_default_cfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000293
294 if (t) {
295 bits_per_word = t->bits_per_word;
296 hz = t->speed_hz;
297 }
298
299 /* if bits_per_word is not set then set it default */
300 if (!bits_per_word)
301 bits_per_word = spi->bits_per_word;
302
303 /*
304 * Assign function pointer to appropriate transfer method
305 * 8bit, 16bit or 32bit transfer
306 */
Stephen Warren24778be2013-05-21 20:36:35 -0600307 if (bits_per_word <= 8) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530308 dspi->get_rx = davinci_spi_rx_buf_u8;
309 dspi->get_tx = davinci_spi_tx_buf_u8;
310 dspi->bytes_per_word[spi->chip_select] = 1;
Stephen Warren24778be2013-05-21 20:36:35 -0600311 } else {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530312 dspi->get_rx = davinci_spi_rx_buf_u16;
313 dspi->get_tx = davinci_spi_tx_buf_u16;
314 dspi->bytes_per_word[spi->chip_select] = 2;
Stephen Warren24778be2013-05-21 20:36:35 -0600315 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000316
317 if (!hz)
318 hz = spi->max_speed_hz;
319
Brian Niebuhr25f33512010-08-19 12:15:22 +0530320 /* Set up SPIFMTn register, unique to this chipselect. */
321
Sekhar Nori212d4b62010-10-11 10:41:39 +0530322 prescale = davinci_spi_get_prescale(dspi, hz);
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530323 if (prescale < 0)
324 return prescale;
325
Brian Niebuhr25f33512010-08-19 12:15:22 +0530326 spifmt = (prescale << SPIFMT_PRESCALE_SHIFT) | (bits_per_word & 0x1f);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000327
Brian Niebuhr25f33512010-08-19 12:15:22 +0530328 if (spi->mode & SPI_LSB_FIRST)
329 spifmt |= SPIFMT_SHIFTDIR_MASK;
330
331 if (spi->mode & SPI_CPOL)
332 spifmt |= SPIFMT_POLARITY_MASK;
333
334 if (!(spi->mode & SPI_CPHA))
335 spifmt |= SPIFMT_PHASE_MASK;
336
337 /*
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300338 * Assume wdelay is used only on SPI peripherals that has this field
339 * in SPIFMTn register and when it's configured from board file or DT.
340 */
341 if (spicfg->wdelay)
342 spifmt |= ((spicfg->wdelay << SPIFMT_WDELAY_SHIFT)
343 & SPIFMT_WDELAY_MASK);
344
345 /*
Brian Niebuhr25f33512010-08-19 12:15:22 +0530346 * Version 1 hardware supports two basic SPI modes:
347 * - Standard SPI mode uses 4 pins, with chipselect
348 * - 3 pin SPI is a 4 pin variant without CS (SPI_NO_CS)
349 * (distinct from SPI_3WIRE, with just one data wire;
350 * or similar variants without MOSI or without MISO)
351 *
352 * Version 2 hardware supports an optional handshaking signal,
353 * so it can support two more modes:
354 * - 5 pin SPI variant is standard SPI plus SPI_READY
355 * - 4 pin with enable is (SPI_READY | SPI_NO_CS)
356 */
357
Sekhar Nori212d4b62010-10-11 10:41:39 +0530358 if (dspi->version == SPI_VERSION_2) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530359
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530360 u32 delay = 0;
361
Brian Niebuhr25f33512010-08-19 12:15:22 +0530362 if (spicfg->odd_parity)
363 spifmt |= SPIFMT_ODD_PARITY_MASK;
364
365 if (spicfg->parity_enable)
366 spifmt |= SPIFMT_PARITYENA_MASK;
367
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530368 if (spicfg->timer_disable) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530369 spifmt |= SPIFMT_DISTIMER_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530370 } else {
371 delay |= (spicfg->c2tdelay << SPIDELAY_C2TDELAY_SHIFT)
372 & SPIDELAY_C2TDELAY_MASK;
373 delay |= (spicfg->t2cdelay << SPIDELAY_T2CDELAY_SHIFT)
374 & SPIDELAY_T2CDELAY_MASK;
375 }
Brian Niebuhr25f33512010-08-19 12:15:22 +0530376
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530377 if (spi->mode & SPI_READY) {
Brian Niebuhr25f33512010-08-19 12:15:22 +0530378 spifmt |= SPIFMT_WAITENA_MASK;
Brian Niebuhr7abbf232010-08-19 15:07:38 +0530379 delay |= (spicfg->t2edelay << SPIDELAY_T2EDELAY_SHIFT)
380 & SPIDELAY_T2EDELAY_MASK;
381 delay |= (spicfg->c2edelay << SPIDELAY_C2EDELAY_SHIFT)
382 & SPIDELAY_C2EDELAY_MASK;
383 }
384
Sekhar Nori212d4b62010-10-11 10:41:39 +0530385 iowrite32(delay, dspi->base + SPIDELAY);
Brian Niebuhr25f33512010-08-19 12:15:22 +0530386 }
387
Sekhar Nori212d4b62010-10-11 10:41:39 +0530388 iowrite32(spifmt, dspi->base + SPIFMT0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000389
390 return 0;
391}
392
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300393static int davinci_spi_of_setup(struct spi_device *spi)
394{
395 struct davinci_spi_config *spicfg = spi->controller_data;
396 struct device_node *np = spi->dev.of_node;
397 u32 prop;
398
399 if (spicfg == NULL && np) {
400 spicfg = kzalloc(sizeof(*spicfg), GFP_KERNEL);
401 if (!spicfg)
402 return -ENOMEM;
403 *spicfg = davinci_spi_default_cfg;
404 /* override with dt configured values */
405 if (!of_property_read_u32(np, "ti,spi-wdelay", &prop))
406 spicfg->wdelay = (u8)prop;
407 spi->controller_data = spicfg;
408 }
409
410 return 0;
411}
412
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000413/**
414 * davinci_spi_setup - This functions will set default transfer method
415 * @spi: spi device on which data transfer to be done
416 *
417 * This functions sets the default transfer method.
418 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000419static int davinci_spi_setup(struct spi_device *spi)
420{
Brian Niebuhrb23a5d42010-09-24 18:53:32 +0530421 int retval = 0;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530422 struct davinci_spi *dspi;
Brian Niebuhrbe884712010-09-03 12:15:28 +0530423 struct davinci_spi_platform_data *pdata;
Murali Karicheria88e34e2014-08-01 19:40:32 +0300424 struct spi_master *master = spi->master;
425 struct device_node *np = spi->dev.of_node;
426 bool internal_cs = true;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000427
Sekhar Nori212d4b62010-10-11 10:41:39 +0530428 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500429 pdata = &dspi->pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000430
Brian Niebuhrbe884712010-09-03 12:15:28 +0530431 if (!(spi->mode & SPI_NO_CS)) {
Murali Karicheria88e34e2014-08-01 19:40:32 +0300432 if (np && (master->cs_gpios != NULL) && (spi->cs_gpio >= 0)) {
Grygorii Strashko8936dec2014-09-12 17:54:00 +0300433 retval = gpio_direction_output(
434 spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
Murali Karicheria88e34e2014-08-01 19:40:32 +0300435 internal_cs = false;
436 } else if (pdata->chip_sel &&
437 spi->chip_select < pdata->num_chipselect &&
438 pdata->chip_sel[spi->chip_select] != SPI_INTERN_CS) {
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300439 spi->cs_gpio = pdata->chip_sel[spi->chip_select];
Grygorii Strashko8936dec2014-09-12 17:54:00 +0300440 retval = gpio_direction_output(
441 spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
Murali Karicheria88e34e2014-08-01 19:40:32 +0300442 internal_cs = false;
443 }
Brian Niebuhrbe884712010-09-03 12:15:28 +0530444
Grygorii Strashko3f2dad92014-08-21 18:25:05 +0300445 if (retval) {
446 dev_err(&spi->dev, "GPIO %d setup failed (%d)\n",
447 spi->cs_gpio, retval);
448 return retval;
449 }
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300450
Grygorii Strashko3f2dad92014-08-21 18:25:05 +0300451 if (internal_cs)
452 set_io_bits(dspi->base + SPIPC0, 1 << spi->chip_select);
453 }
Murali Karicheria88e34e2014-08-01 19:40:32 +0300454
Brian Niebuhrbe884712010-09-03 12:15:28 +0530455 if (spi->mode & SPI_READY)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530456 set_io_bits(dspi->base + SPIPC0, SPIPC0_SPIENA_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530457
458 if (spi->mode & SPI_LOOP)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530459 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530460 else
Sekhar Nori212d4b62010-10-11 10:41:39 +0530461 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK);
Brian Niebuhrbe884712010-09-03 12:15:28 +0530462
Murali Karicheri365a7bb2014-09-16 14:25:05 +0300463 return davinci_spi_of_setup(spi);
464}
465
466static void davinci_spi_cleanup(struct spi_device *spi)
467{
468 struct davinci_spi_config *spicfg = spi->controller_data;
469
470 spi->controller_data = NULL;
471 if (spi->dev.of_node)
472 kfree(spicfg);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000473}
474
Sekhar Nori212d4b62010-10-11 10:41:39 +0530475static int davinci_spi_check_error(struct davinci_spi *dspi, int int_status)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000476{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530477 struct device *sdev = dspi->bitbang.master->dev.parent;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000478
479 if (int_status & SPIFLG_TIMEOUT_MASK) {
480 dev_dbg(sdev, "SPI Time-out Error\n");
481 return -ETIMEDOUT;
482 }
483 if (int_status & SPIFLG_DESYNC_MASK) {
484 dev_dbg(sdev, "SPI Desynchronization Error\n");
485 return -EIO;
486 }
487 if (int_status & SPIFLG_BITERR_MASK) {
488 dev_dbg(sdev, "SPI Bit error\n");
489 return -EIO;
490 }
491
Sekhar Nori212d4b62010-10-11 10:41:39 +0530492 if (dspi->version == SPI_VERSION_2) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000493 if (int_status & SPIFLG_DLEN_ERR_MASK) {
494 dev_dbg(sdev, "SPI Data Length Error\n");
495 return -EIO;
496 }
497 if (int_status & SPIFLG_PARERR_MASK) {
498 dev_dbg(sdev, "SPI Parity Error\n");
499 return -EIO;
500 }
501 if (int_status & SPIFLG_OVRRUN_MASK) {
502 dev_dbg(sdev, "SPI Data Overrun error\n");
503 return -EIO;
504 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000505 if (int_status & SPIFLG_BUF_INIT_ACTIVE_MASK) {
506 dev_dbg(sdev, "SPI Buffer Init Active\n");
507 return -EBUSY;
508 }
509 }
510
511 return 0;
512}
513
514/**
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530515 * davinci_spi_process_events - check for and handle any SPI controller events
Sekhar Nori212d4b62010-10-11 10:41:39 +0530516 * @dspi: the controller data
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530517 *
518 * This function will check the SPIFLG register and handle any events that are
519 * detected there
520 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530521static int davinci_spi_process_events(struct davinci_spi *dspi)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530522{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530523 u32 buf, status, errors = 0, spidat1;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530524
Sekhar Nori212d4b62010-10-11 10:41:39 +0530525 buf = ioread32(dspi->base + SPIBUF);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530526
Sekhar Nori212d4b62010-10-11 10:41:39 +0530527 if (dspi->rcount > 0 && !(buf & SPIBUF_RXEMPTY_MASK)) {
528 dspi->get_rx(buf & 0xFFFF, dspi);
529 dspi->rcount--;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530530 }
531
Sekhar Nori212d4b62010-10-11 10:41:39 +0530532 status = ioread32(dspi->base + SPIFLG);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530533
534 if (unlikely(status & SPIFLG_ERROR_MASK)) {
535 errors = status & SPIFLG_ERROR_MASK;
536 goto out;
537 }
538
Sekhar Nori212d4b62010-10-11 10:41:39 +0530539 if (dspi->wcount > 0 && !(buf & SPIBUF_TXFULL_MASK)) {
540 spidat1 = ioread32(dspi->base + SPIDAT1);
541 dspi->wcount--;
542 spidat1 &= ~0xFFFF;
543 spidat1 |= 0xFFFF & dspi->get_tx(dspi);
544 iowrite32(spidat1, dspi->base + SPIDAT1);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530545 }
546
547out:
548 return errors;
549}
550
Matt Porter048177c2012-08-22 21:09:36 -0400551static void davinci_spi_dma_rx_callback(void *data)
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530552{
Matt Porter048177c2012-08-22 21:09:36 -0400553 struct davinci_spi *dspi = (struct davinci_spi *)data;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530554
Matt Porter048177c2012-08-22 21:09:36 -0400555 dspi->rcount = 0;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530556
Matt Porter048177c2012-08-22 21:09:36 -0400557 if (!dspi->wcount && !dspi->rcount)
558 complete(&dspi->done);
559}
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530560
Matt Porter048177c2012-08-22 21:09:36 -0400561static void davinci_spi_dma_tx_callback(void *data)
562{
563 struct davinci_spi *dspi = (struct davinci_spi *)data;
564
565 dspi->wcount = 0;
566
567 if (!dspi->wcount && !dspi->rcount)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530568 complete(&dspi->done);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530569}
570
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530571/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000572 * davinci_spi_bufs - functions which will handle transfer data
573 * @spi: spi device on which data transfer to be done
574 * @t: spi transfer in which transfer info is filled
575 *
576 * This function will put data to be transferred into data register
577 * of SPI controller and then wait until the completion will be marked
578 * by the IRQ Handler.
579 */
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530580static int davinci_spi_bufs(struct spi_device *spi, struct spi_transfer *t)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000581{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530582 struct davinci_spi *dspi;
Matt Porter048177c2012-08-22 21:09:36 -0400583 int data_type, ret = -ENOMEM;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530584 u32 tx_data, spidat1;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530585 u32 errors = 0;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530586 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000587 struct davinci_spi_platform_data *pdata;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530588 unsigned uninitialized_var(rx_buf_count);
Matt Porter048177c2012-08-22 21:09:36 -0400589 void *dummy_buf = NULL;
590 struct scatterlist sg_rx, sg_tx;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000591
Sekhar Nori212d4b62010-10-11 10:41:39 +0530592 dspi = spi_master_get_devdata(spi->master);
Murali Karicheriaae71472012-12-11 16:20:39 -0500593 pdata = &dspi->pdata;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530594 spicfg = (struct davinci_spi_config *)spi->controller_data;
595 if (!spicfg)
596 spicfg = &davinci_spi_default_cfg;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530597
598 /* convert len to words based on bits_per_word */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530599 data_type = dspi->bytes_per_word[spi->chip_select];
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000600
Sekhar Nori212d4b62010-10-11 10:41:39 +0530601 dspi->tx = t->tx_buf;
602 dspi->rx = t->rx_buf;
603 dspi->wcount = t->len / data_type;
604 dspi->rcount = dspi->wcount;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530605
Sekhar Nori212d4b62010-10-11 10:41:39 +0530606 spidat1 = ioread32(dspi->base + SPIDAT1);
Brian Niebuhr839c9962010-08-23 16:39:19 +0530607
Sekhar Nori212d4b62010-10-11 10:41:39 +0530608 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
609 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000610
Wolfram Sang16735d02013-11-14 14:32:02 -0800611 reinit_completion(&dspi->done);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530612
613 if (spicfg->io_type == SPI_IO_TYPE_INTR)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530614 set_io_bits(dspi->base + SPIINT, SPIINT_MASKINT);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530615
616 if (spicfg->io_type != SPI_IO_TYPE_DMA) {
617 /* start the transfer */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530618 dspi->wcount--;
619 tx_data = dspi->get_tx(dspi);
620 spidat1 &= 0xFFFF0000;
621 spidat1 |= tx_data & 0xFFFF;
622 iowrite32(spidat1, dspi->base + SPIDAT1);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530623 } else {
Matt Porter048177c2012-08-22 21:09:36 -0400624 struct dma_slave_config dma_rx_conf = {
625 .direction = DMA_DEV_TO_MEM,
626 .src_addr = (unsigned long)dspi->pbase + SPIBUF,
627 .src_addr_width = data_type,
628 .src_maxburst = 1,
629 };
630 struct dma_slave_config dma_tx_conf = {
631 .direction = DMA_MEM_TO_DEV,
632 .dst_addr = (unsigned long)dspi->pbase + SPIDAT1,
633 .dst_addr_width = data_type,
634 .dst_maxburst = 1,
635 };
636 struct dma_async_tx_descriptor *rxdesc;
637 struct dma_async_tx_descriptor *txdesc;
638 void *buf;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530639
Matt Porter048177c2012-08-22 21:09:36 -0400640 dummy_buf = kzalloc(t->len, GFP_KERNEL);
641 if (!dummy_buf)
642 goto err_alloc_dummy_buf;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530643
Matt Porter048177c2012-08-22 21:09:36 -0400644 dmaengine_slave_config(dspi->dma_rx, &dma_rx_conf);
645 dmaengine_slave_config(dspi->dma_tx, &dma_tx_conf);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530646
Matt Porter048177c2012-08-22 21:09:36 -0400647 sg_init_table(&sg_rx, 1);
648 if (!t->rx_buf)
649 buf = dummy_buf;
Michael Williamsonb1178b22011-03-14 11:49:02 -0400650 else
Matt Porter048177c2012-08-22 21:09:36 -0400651 buf = t->rx_buf;
652 t->rx_dma = dma_map_single(&spi->dev, buf,
653 t->len, DMA_FROM_DEVICE);
654 if (!t->rx_dma) {
655 ret = -EFAULT;
656 goto err_rx_map;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530657 }
Matt Porter048177c2012-08-22 21:09:36 -0400658 sg_dma_address(&sg_rx) = t->rx_dma;
659 sg_dma_len(&sg_rx) = t->len;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530660
Matt Porter048177c2012-08-22 21:09:36 -0400661 sg_init_table(&sg_tx, 1);
662 if (!t->tx_buf)
663 buf = dummy_buf;
664 else
665 buf = (void *)t->tx_buf;
666 t->tx_dma = dma_map_single(&spi->dev, buf,
Christian Eggers89c66ee2013-07-29 20:54:09 +0200667 t->len, DMA_TO_DEVICE);
Matt Porter048177c2012-08-22 21:09:36 -0400668 if (!t->tx_dma) {
669 ret = -EFAULT;
670 goto err_tx_map;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530671 }
Matt Porter048177c2012-08-22 21:09:36 -0400672 sg_dma_address(&sg_tx) = t->tx_dma;
673 sg_dma_len(&sg_tx) = t->len;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530674
Matt Porter048177c2012-08-22 21:09:36 -0400675 rxdesc = dmaengine_prep_slave_sg(dspi->dma_rx,
676 &sg_rx, 1, DMA_DEV_TO_MEM,
677 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
678 if (!rxdesc)
679 goto err_desc;
680
681 txdesc = dmaengine_prep_slave_sg(dspi->dma_tx,
682 &sg_tx, 1, DMA_MEM_TO_DEV,
683 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
684 if (!txdesc)
685 goto err_desc;
686
687 rxdesc->callback = davinci_spi_dma_rx_callback;
688 rxdesc->callback_param = (void *)dspi;
689 txdesc->callback = davinci_spi_dma_tx_callback;
690 txdesc->callback_param = (void *)dspi;
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530691
692 if (pdata->cshold_bug)
Sekhar Nori212d4b62010-10-11 10:41:39 +0530693 iowrite16(spidat1 >> 16, dspi->base + SPIDAT1 + 2);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530694
Matt Porter048177c2012-08-22 21:09:36 -0400695 dmaengine_submit(rxdesc);
696 dmaengine_submit(txdesc);
697
698 dma_async_issue_pending(dspi->dma_rx);
699 dma_async_issue_pending(dspi->dma_tx);
700
Sekhar Nori212d4b62010-10-11 10:41:39 +0530701 set_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530702 }
Brian Niebuhrcf90fe72010-08-20 17:02:49 +0530703
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530704 /* Wait for the transfer to complete */
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530705 if (spicfg->io_type != SPI_IO_TYPE_POLL) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530706 wait_for_completion_interruptible(&(dspi->done));
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530707 } else {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530708 while (dspi->rcount > 0 || dspi->wcount > 0) {
709 errors = davinci_spi_process_events(dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530710 if (errors)
711 break;
712 cpu_relax();
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000713 }
714 }
715
Sekhar Nori212d4b62010-10-11 10:41:39 +0530716 clear_io_bits(dspi->base + SPIINT, SPIINT_MASKALL);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530717 if (spicfg->io_type == SPI_IO_TYPE_DMA) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530718 clear_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN);
Matt Porter048177c2012-08-22 21:09:36 -0400719
720 dma_unmap_single(&spi->dev, t->rx_dma,
721 t->len, DMA_FROM_DEVICE);
722 dma_unmap_single(&spi->dev, t->tx_dma,
723 t->len, DMA_TO_DEVICE);
724 kfree(dummy_buf);
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530725 }
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530726
Sekhar Nori212d4b62010-10-11 10:41:39 +0530727 clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
728 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
Brian Niebuhr3f27b572010-10-06 18:25:43 +0530729
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000730 /*
731 * Check for bit error, desync error,parity error,timeout error and
732 * receive overflow errors
733 */
Brian Niebuhr839c9962010-08-23 16:39:19 +0530734 if (errors) {
Sekhar Nori212d4b62010-10-11 10:41:39 +0530735 ret = davinci_spi_check_error(dspi, errors);
Brian Niebuhr839c9962010-08-23 16:39:19 +0530736 WARN(!ret, "%s: error reported but no error found!\n",
737 dev_name(&spi->dev));
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000738 return ret;
Brian Niebuhr839c9962010-08-23 16:39:19 +0530739 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000740
Sekhar Nori212d4b62010-10-11 10:41:39 +0530741 if (dspi->rcount != 0 || dspi->wcount != 0) {
Matt Porter048177c2012-08-22 21:09:36 -0400742 dev_err(&spi->dev, "SPI data transfer error\n");
Brian Niebuhr87467bd2010-10-06 17:03:10 +0530743 return -EIO;
744 }
745
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000746 return t->len;
Matt Porter048177c2012-08-22 21:09:36 -0400747
748err_desc:
749 dma_unmap_single(&spi->dev, t->tx_dma, t->len, DMA_TO_DEVICE);
750err_tx_map:
751 dma_unmap_single(&spi->dev, t->rx_dma, t->len, DMA_FROM_DEVICE);
752err_rx_map:
753 kfree(dummy_buf);
754err_alloc_dummy_buf:
755 return ret;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000756}
757
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530758/**
Murali Karicheri32310aa2012-12-21 15:13:26 -0500759 * dummy_thread_fn - dummy thread function
760 * @irq: IRQ number for this SPI Master
761 * @context_data: structure for SPI Master controller davinci_spi
762 *
763 * This is to satisfy the request_threaded_irq() API so that the irq
764 * handler is called in interrupt context.
765 */
766static irqreturn_t dummy_thread_fn(s32 irq, void *data)
767{
768 return IRQ_HANDLED;
769}
770
771/**
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530772 * davinci_spi_irq - Interrupt handler for SPI Master Controller
773 * @irq: IRQ number for this SPI Master
774 * @context_data: structure for SPI Master controller davinci_spi
775 *
776 * ISR will determine that interrupt arrives either for READ or WRITE command.
777 * According to command it will do the appropriate action. It will check
778 * transfer length and if it is not zero then dispatch transfer command again.
779 * If transfer length is zero then it will indicate the COMPLETION so that
780 * davinci_spi_bufs function can go ahead.
781 */
Sekhar Nori212d4b62010-10-11 10:41:39 +0530782static irqreturn_t davinci_spi_irq(s32 irq, void *data)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530783{
Sekhar Nori212d4b62010-10-11 10:41:39 +0530784 struct davinci_spi *dspi = data;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530785 int status;
786
Sekhar Nori212d4b62010-10-11 10:41:39 +0530787 status = davinci_spi_process_events(dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530788 if (unlikely(status != 0))
Sekhar Nori212d4b62010-10-11 10:41:39 +0530789 clear_io_bits(dspi->base + SPIINT, SPIINT_MASKINT);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530790
Sekhar Nori212d4b62010-10-11 10:41:39 +0530791 if ((!dspi->rcount && !dspi->wcount) || status)
792 complete(&dspi->done);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530793
794 return IRQ_HANDLED;
795}
796
Sekhar Nori212d4b62010-10-11 10:41:39 +0530797static int davinci_spi_request_dma(struct davinci_spi *dspi)
Sekhar Nori903ca252010-10-01 14:51:40 +0530798{
Matt Porter048177c2012-08-22 21:09:36 -0400799 dma_cap_mask_t mask;
800 struct device *sdev = dspi->bitbang.master->dev.parent;
Sekhar Nori903ca252010-10-01 14:51:40 +0530801 int r;
802
Matt Porter048177c2012-08-22 21:09:36 -0400803 dma_cap_zero(mask);
804 dma_cap_set(DMA_SLAVE, mask);
805
806 dspi->dma_rx = dma_request_channel(mask, edma_filter_fn,
807 &dspi->dma_rx_chnum);
808 if (!dspi->dma_rx) {
809 dev_err(sdev, "request RX DMA channel failed\n");
810 r = -ENODEV;
Brian Niebuhr523c37e2010-10-04 17:35:34 +0530811 goto rx_dma_failed;
Sekhar Nori903ca252010-10-01 14:51:40 +0530812 }
813
Matt Porter048177c2012-08-22 21:09:36 -0400814 dspi->dma_tx = dma_request_channel(mask, edma_filter_fn,
815 &dspi->dma_tx_chnum);
816 if (!dspi->dma_tx) {
817 dev_err(sdev, "request TX DMA channel failed\n");
818 r = -ENODEV;
Brian Niebuhr523c37e2010-10-04 17:35:34 +0530819 goto tx_dma_failed;
Sekhar Nori903ca252010-10-01 14:51:40 +0530820 }
821
822 return 0;
Matt Porter048177c2012-08-22 21:09:36 -0400823
Brian Niebuhr523c37e2010-10-04 17:35:34 +0530824tx_dma_failed:
Matt Porter048177c2012-08-22 21:09:36 -0400825 dma_release_channel(dspi->dma_rx);
Brian Niebuhr523c37e2010-10-04 17:35:34 +0530826rx_dma_failed:
827 return r;
Sekhar Nori903ca252010-10-01 14:51:40 +0530828}
829
Murali Karicheriaae71472012-12-11 16:20:39 -0500830#if defined(CONFIG_OF)
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500831
832/* OF SPI data structure */
833struct davinci_spi_of_data {
834 u8 version;
835 u8 prescaler_limit;
836};
837
838static const struct davinci_spi_of_data dm6441_spi_data = {
839 .version = SPI_VERSION_1,
840 .prescaler_limit = 2,
841};
842
843static const struct davinci_spi_of_data da830_spi_data = {
844 .version = SPI_VERSION_2,
845 .prescaler_limit = 2,
846};
847
848static const struct davinci_spi_of_data keystone_spi_data = {
849 .version = SPI_VERSION_1,
850 .prescaler_limit = 0,
851};
852
Murali Karicheriaae71472012-12-11 16:20:39 -0500853static const struct of_device_id davinci_spi_of_match[] = {
854 {
Manjunathappa, Prakash804413f2013-04-03 19:39:06 +0530855 .compatible = "ti,dm6441-spi",
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500856 .data = &dm6441_spi_data,
Murali Karicheriaae71472012-12-11 16:20:39 -0500857 },
858 {
Manjunathappa, Prakash804413f2013-04-03 19:39:06 +0530859 .compatible = "ti,da830-spi",
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500860 .data = &da830_spi_data,
861 },
862 {
863 .compatible = "ti,keystone-spi",
864 .data = &keystone_spi_data,
Murali Karicheriaae71472012-12-11 16:20:39 -0500865 },
866 { },
867};
Manjunathappa, Prakash0d2d0cc2013-02-25 16:14:07 +0530868MODULE_DEVICE_TABLE(of, davinci_spi_of_match);
Murali Karicheriaae71472012-12-11 16:20:39 -0500869
870/**
871 * spi_davinci_get_pdata - Get platform data from DTS binding
872 * @pdev: ptr to platform data
873 * @dspi: ptr to driver data
874 *
875 * Parses and populates pdata in dspi from device tree bindings.
876 *
877 * NOTE: Not all platform data params are supported currently.
878 */
879static int spi_davinci_get_pdata(struct platform_device *pdev,
880 struct davinci_spi *dspi)
881{
882 struct device_node *node = pdev->dev.of_node;
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500883 struct davinci_spi_of_data *spi_data;
Murali Karicheriaae71472012-12-11 16:20:39 -0500884 struct davinci_spi_platform_data *pdata;
885 unsigned int num_cs, intr_line = 0;
886 const struct of_device_id *match;
887
888 pdata = &dspi->pdata;
889
Axel Linb53b34f2014-02-06 11:45:08 +0800890 match = of_match_device(davinci_spi_of_match, &pdev->dev);
Murali Karicheriaae71472012-12-11 16:20:39 -0500891 if (!match)
892 return -ENODEV;
893
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500894 spi_data = (struct davinci_spi_of_data *)match->data;
Murali Karicheriaae71472012-12-11 16:20:39 -0500895
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -0500896 pdata->version = spi_data->version;
897 pdata->prescaler_limit = spi_data->prescaler_limit;
Murali Karicheriaae71472012-12-11 16:20:39 -0500898 /*
899 * default num_cs is 1 and all chipsel are internal to the chip
Murali Karicheria88e34e2014-08-01 19:40:32 +0300900 * indicated by chip_sel being NULL or cs_gpios being NULL or
901 * set to -ENOENT. num-cs includes internal as well as gpios.
Murali Karicheriaae71472012-12-11 16:20:39 -0500902 * indicated by chip_sel being NULL. GPIO based CS is not
903 * supported yet in DT bindings.
904 */
905 num_cs = 1;
906 of_property_read_u32(node, "num-cs", &num_cs);
907 pdata->num_chipselect = num_cs;
908 of_property_read_u32(node, "ti,davinci-spi-intr-line", &intr_line);
909 pdata->intr_line = intr_line;
910 return 0;
911}
912#else
Murali Karicheriaae71472012-12-11 16:20:39 -0500913static struct davinci_spi_platform_data
914 *spi_davinci_get_pdata(struct platform_device *pdev,
915 struct davinci_spi *dspi)
916{
917 return -ENODEV;
918}
919#endif
920
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000921/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000922 * davinci_spi_probe - probe function for SPI Master Controller
923 * @pdev: platform_device structure which contains plateform specific data
Brian Niebuhr035540f2010-10-06 18:32:40 +0530924 *
925 * According to Linux Device Model this function will be invoked by Linux
926 * with platform_device struct which contains the device specific info.
927 * This function will map the SPI controller's memory, register IRQ,
928 * Reset SPI controller and setting its registers to default value.
929 * It will invoke spi_bitbang_start to create work queue so that client driver
930 * can register transfer method to work queue.
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000931 */
Grant Likelyfd4a3192012-12-07 16:57:14 +0000932static int davinci_spi_probe(struct platform_device *pdev)
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000933{
934 struct spi_master *master;
Sekhar Nori212d4b62010-10-11 10:41:39 +0530935 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000936 struct davinci_spi_platform_data *pdata;
Jingoo Han5b3bb592013-12-09 19:12:03 +0900937 struct resource *r;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000938 resource_size_t dma_rx_chan = SPI_NO_RESOURCE;
939 resource_size_t dma_tx_chan = SPI_NO_RESOURCE;
Grygorii Strashkoc0600142014-08-01 19:40:33 +0300940 int ret = 0;
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +0530941 u32 spipc0;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000942
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000943 master = spi_alloc_master(&pdev->dev, sizeof(struct davinci_spi));
944 if (master == NULL) {
945 ret = -ENOMEM;
946 goto err;
947 }
948
Jingoo Han24b5a822013-05-23 19:20:40 +0900949 platform_set_drvdata(pdev, master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000950
Sekhar Nori212d4b62010-10-11 10:41:39 +0530951 dspi = spi_master_get_devdata(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000952
Jingoo Han8074cf02013-07-30 16:58:59 +0900953 if (dev_get_platdata(&pdev->dev)) {
954 pdata = dev_get_platdata(&pdev->dev);
Murali Karicheriaae71472012-12-11 16:20:39 -0500955 dspi->pdata = *pdata;
956 } else {
957 /* update dspi pdata with that from the DT */
958 ret = spi_davinci_get_pdata(pdev, dspi);
959 if (ret < 0)
960 goto free_master;
961 }
962
963 /* pdata in dspi is now updated and point pdata to that */
964 pdata = &dspi->pdata;
965
Murali Karicheri7480e752014-07-31 20:33:14 +0300966 dspi->bytes_per_word = devm_kzalloc(&pdev->dev,
967 sizeof(*dspi->bytes_per_word) *
968 pdata->num_chipselect, GFP_KERNEL);
969 if (dspi->bytes_per_word == NULL) {
970 ret = -ENOMEM;
971 goto free_master;
972 }
973
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000974 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
975 if (r == NULL) {
976 ret = -ENOENT;
977 goto free_master;
978 }
979
Sekhar Nori212d4b62010-10-11 10:41:39 +0530980 dspi->pbase = r->start;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000981
Jingoo Han5b3bb592013-12-09 19:12:03 +0900982 dspi->base = devm_ioremap_resource(&pdev->dev, r);
983 if (IS_ERR(dspi->base)) {
984 ret = PTR_ERR(dspi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000985 goto free_master;
986 }
987
Andrzej Hajda8494cde2015-09-24 16:00:10 +0200988 ret = platform_get_irq(pdev, 0);
989 if (ret == 0)
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530990 ret = -EINVAL;
Andrzej Hajda8494cde2015-09-24 16:00:10 +0200991 if (ret < 0)
Jingoo Han5b3bb592013-12-09 19:12:03 +0900992 goto free_master;
Andrzej Hajda8494cde2015-09-24 16:00:10 +0200993 dspi->irq = ret;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530994
Jingoo Han5b3bb592013-12-09 19:12:03 +0900995 ret = devm_request_threaded_irq(&pdev->dev, dspi->irq, davinci_spi_irq,
996 dummy_thread_fn, 0, dev_name(&pdev->dev), dspi);
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530997 if (ret)
Jingoo Han5b3bb592013-12-09 19:12:03 +0900998 goto free_master;
Brian Niebuhre0d205e2010-09-02 16:52:06 +0530999
Axel Lin94c69f72013-09-10 15:43:41 +08001000 dspi->bitbang.master = master;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001001
Jingoo Han5b3bb592013-12-09 19:12:03 +09001002 dspi->clk = devm_clk_get(&pdev->dev, NULL);
Sekhar Nori212d4b62010-10-11 10:41:39 +05301003 if (IS_ERR(dspi->clk)) {
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001004 ret = -ENODEV;
Jingoo Han5b3bb592013-12-09 19:12:03 +09001005 goto free_master;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001006 }
Murali Karicheriaae71472012-12-11 16:20:39 -05001007 clk_prepare_enable(dspi->clk);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001008
Murali Karicheriaae71472012-12-11 16:20:39 -05001009 master->dev.of_node = pdev->dev.of_node;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001010 master->bus_num = pdev->id;
1011 master->num_chipselect = pdata->num_chipselect;
Stephen Warren24778be2013-05-21 20:36:35 -06001012 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(2, 16);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001013 master->setup = davinci_spi_setup;
Murali Karicheri365a7bb2014-09-16 14:25:05 +03001014 master->cleanup = davinci_spi_cleanup;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001015
Sekhar Nori212d4b62010-10-11 10:41:39 +05301016 dspi->bitbang.chipselect = davinci_spi_chipselect;
1017 dspi->bitbang.setup_transfer = davinci_spi_setup_transfer;
Franklin S Cooper Jrfa466c92015-07-22 07:32:22 -05001018 dspi->prescaler_limit = pdata->prescaler_limit;
Sekhar Nori212d4b62010-10-11 10:41:39 +05301019 dspi->version = pdata->version;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001020
Sekhar Nori212d4b62010-10-11 10:41:39 +05301021 dspi->bitbang.flags = SPI_NO_CS | SPI_LSB_FIRST | SPI_LOOP;
1022 if (dspi->version == SPI_VERSION_2)
1023 dspi->bitbang.flags |= SPI_READY;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001024
Grygorii Strashko8936dec2014-09-12 17:54:00 +03001025 if (pdev->dev.of_node) {
1026 int i;
1027
1028 for (i = 0; i < pdata->num_chipselect; i++) {
1029 int cs_gpio = of_get_named_gpio(pdev->dev.of_node,
1030 "cs-gpios", i);
1031
1032 if (cs_gpio == -EPROBE_DEFER) {
1033 ret = cs_gpio;
1034 goto free_clk;
1035 }
1036
1037 if (gpio_is_valid(cs_gpio)) {
1038 ret = devm_gpio_request(&pdev->dev, cs_gpio,
1039 dev_name(&pdev->dev));
1040 if (ret)
1041 goto free_clk;
1042 }
1043 }
1044 }
1045
Sekhar Nori903ca252010-10-01 14:51:40 +05301046 r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1047 if (r)
1048 dma_rx_chan = r->start;
1049 r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1050 if (r)
1051 dma_tx_chan = r->start;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001052
Sekhar Nori212d4b62010-10-11 10:41:39 +05301053 dspi->bitbang.txrx_bufs = davinci_spi_bufs;
Sekhar Nori903ca252010-10-01 14:51:40 +05301054 if (dma_rx_chan != SPI_NO_RESOURCE &&
Michael Williamson2e3e2a52011-02-08 07:59:55 -05001055 dma_tx_chan != SPI_NO_RESOURCE) {
Matt Porter048177c2012-08-22 21:09:36 -04001056 dspi->dma_rx_chnum = dma_rx_chan;
1057 dspi->dma_tx_chnum = dma_tx_chan;
Brian Niebuhr96fd8812010-09-27 22:23:23 +05301058
Sekhar Nori212d4b62010-10-11 10:41:39 +05301059 ret = davinci_spi_request_dma(dspi);
Sekhar Nori903ca252010-10-01 14:51:40 +05301060 if (ret)
1061 goto free_clk;
1062
Brian Niebuhr87467bd2010-10-06 17:03:10 +05301063 dev_info(&pdev->dev, "DMA: supported\n");
Jingoo Han859c3372014-09-02 11:48:00 +09001064 dev_info(&pdev->dev, "DMA: RX channel: %pa, TX channel: %pa, event queue: %d\n",
1065 &dma_rx_chan, &dma_tx_chan,
Michael Williamson2e3e2a52011-02-08 07:59:55 -05001066 pdata->dma_event_q);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001067 }
1068
Sekhar Nori212d4b62010-10-11 10:41:39 +05301069 dspi->get_rx = davinci_spi_rx_buf_u8;
1070 dspi->get_tx = davinci_spi_tx_buf_u8;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001071
Sekhar Nori212d4b62010-10-11 10:41:39 +05301072 init_completion(&dspi->done);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301073
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001074 /* Reset In/OUT SPI module */
Sekhar Nori212d4b62010-10-11 10:41:39 +05301075 iowrite32(0, dspi->base + SPIGCR0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001076 udelay(100);
Sekhar Nori212d4b62010-10-11 10:41:39 +05301077 iowrite32(1, dspi->base + SPIGCR0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001078
Brian Niebuhrbe884712010-09-03 12:15:28 +05301079 /* Set up SPIPC0. CS and ENA init is done in davinci_spi_setup */
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +05301080 spipc0 = SPIPC0_DIFUN_MASK | SPIPC0_DOFUN_MASK | SPIPC0_CLKFUN_MASK;
Sekhar Nori212d4b62010-10-11 10:41:39 +05301081 iowrite32(spipc0, dspi->base + SPIPC0);
Brian Niebuhrf34bd4c2010-09-03 11:56:35 +05301082
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301083 if (pdata->intr_line)
Sekhar Nori212d4b62010-10-11 10:41:39 +05301084 iowrite32(SPI_INTLVL_1, dspi->base + SPILVL);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301085 else
Sekhar Nori212d4b62010-10-11 10:41:39 +05301086 iowrite32(SPI_INTLVL_0, dspi->base + SPILVL);
Brian Niebuhre0d205e2010-09-02 16:52:06 +05301087
Sekhar Nori212d4b62010-10-11 10:41:39 +05301088 iowrite32(CS_DEFAULT, dspi->base + SPIDEF);
Brian Niebuhr843a7132010-08-12 12:49:05 +05301089
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001090 /* master mode default */
Sekhar Nori212d4b62010-10-11 10:41:39 +05301091 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_CLKMOD_MASK);
1092 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_MASTER_MASK);
1093 set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001094
Sekhar Nori212d4b62010-10-11 10:41:39 +05301095 ret = spi_bitbang_start(&dspi->bitbang);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001096 if (ret)
Sekhar Nori903ca252010-10-01 14:51:40 +05301097 goto free_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001098
Sekhar Nori212d4b62010-10-11 10:41:39 +05301099 dev_info(&pdev->dev, "Controller at 0x%p\n", dspi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001100
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001101 return ret;
1102
Sekhar Nori903ca252010-10-01 14:51:40 +05301103free_dma:
Matt Porter048177c2012-08-22 21:09:36 -04001104 dma_release_channel(dspi->dma_rx);
1105 dma_release_channel(dspi->dma_tx);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001106free_clk:
Murali Karicheriaae71472012-12-11 16:20:39 -05001107 clk_disable_unprepare(dspi->clk);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001108free_master:
Axel Lin94c69f72013-09-10 15:43:41 +08001109 spi_master_put(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001110err:
1111 return ret;
1112}
1113
1114/**
1115 * davinci_spi_remove - remove function for SPI Master Controller
1116 * @pdev: platform_device structure which contains plateform specific data
1117 *
1118 * This function will do the reverse action of davinci_spi_probe function
1119 * It will free the IRQ and SPI controller's memory region.
1120 * It will also call spi_bitbang_stop to destroy the work queue which was
1121 * created by spi_bitbang_start.
1122 */
Grant Likelyfd4a3192012-12-07 16:57:14 +00001123static int davinci_spi_remove(struct platform_device *pdev)
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001124{
Sekhar Nori212d4b62010-10-11 10:41:39 +05301125 struct davinci_spi *dspi;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001126 struct spi_master *master;
1127
Jingoo Han24b5a822013-05-23 19:20:40 +09001128 master = platform_get_drvdata(pdev);
Sekhar Nori212d4b62010-10-11 10:41:39 +05301129 dspi = spi_master_get_devdata(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001130
Sekhar Nori212d4b62010-10-11 10:41:39 +05301131 spi_bitbang_stop(&dspi->bitbang);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001132
Murali Karicheriaae71472012-12-11 16:20:39 -05001133 clk_disable_unprepare(dspi->clk);
Axel Lin94c69f72013-09-10 15:43:41 +08001134 spi_master_put(master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001135
1136 return 0;
1137}
1138
1139static struct platform_driver davinci_spi_driver = {
Brian Niebuhrd8c174c2010-10-06 18:47:16 +05301140 .driver = {
1141 .name = "spi_davinci",
Axel Linb53b34f2014-02-06 11:45:08 +08001142 .of_match_table = of_match_ptr(davinci_spi_of_match),
Brian Niebuhrd8c174c2010-10-06 18:47:16 +05301143 },
Grant Likely940ab882011-10-05 11:29:49 -06001144 .probe = davinci_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001145 .remove = davinci_spi_remove,
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001146};
Grant Likely940ab882011-10-05 11:29:49 -06001147module_platform_driver(davinci_spi_driver);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001148
1149MODULE_DESCRIPTION("TI DaVinci SPI Master Controller Driver");
1150MODULE_LICENSE("GPL");