blob: ad04eddfa405e5fa3fb906765d46ae20b8c6bbc1 [file] [log] [blame]
Inki Dae1c248b72011-10-04 19:19:01 +09001/* exynos_drm_fimd.c
2 *
3 * Copyright (C) 2011 Samsung Electronics Co.Ltd
4 * Authors:
5 * Joonyoung Shim <jy0922.shim@samsung.com>
6 * Inki Dae <inki.dae@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 *
13 */
David Howells760285e2012-10-02 18:01:07 +010014#include <drm/drmP.h>
Inki Dae1c248b72011-10-04 19:19:01 +090015
16#include <linux/kernel.h>
17#include <linux/module.h>
18#include <linux/platform_device.h>
19#include <linux/clk.h>
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +090020#include <linux/pm_runtime.h>
Inki Dae1c248b72011-10-04 19:19:01 +090021
Leela Krishna Amudala5a213a52012-08-08 09:44:49 +090022#include <video/samsung_fimd.h>
Inki Dae1c248b72011-10-04 19:19:01 +090023#include <drm/exynos_drm.h>
Inki Dae1c248b72011-10-04 19:19:01 +090024
25#include "exynos_drm_drv.h"
26#include "exynos_drm_fbdev.h"
27#include "exynos_drm_crtc.h"
Inki Daebcc5cd12012-10-19 17:16:36 +090028#include "exynos_drm_iommu.h"
Inki Dae1c248b72011-10-04 19:19:01 +090029
30/*
31 * FIMD is stand for Fully Interactive Mobile Display and
32 * as a display controller, it transfers contents drawn on memory
33 * to a LCD Panel through Display Interfaces such as RGB or
34 * CPU Interface.
35 */
36
37/* position control register for hardware window 0, 2 ~ 4.*/
38#define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
39#define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
40/* size control register for hardware window 0. */
41#define VIDOSD_C_SIZE_W0 (VIDOSD_BASE + 0x08)
42/* alpha control register for hardware window 1 ~ 4. */
43#define VIDOSD_C(win) (VIDOSD_BASE + 0x18 + (win) * 16)
44/* size control register for hardware window 1 ~ 4. */
45#define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
46
47#define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
48#define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
49#define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
50
51/* color key control register for hardware window 1 ~ 4. */
52#define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + (x * 8))
53/* color key value register for hardware window 1 ~ 4. */
54#define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + (x * 8))
55
56/* FIMD has totally five hardware windows. */
57#define WINDOWS_NR 5
58
59#define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
60
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +053061struct fimd_driver_data {
62 unsigned int timing_base;
63};
64
Sachin Kamat6ecf18f2012-11-19 15:22:54 +053065static struct fimd_driver_data exynos4_fimd_driver_data = {
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +053066 .timing_base = 0x0,
67};
68
Sachin Kamat6ecf18f2012-11-19 15:22:54 +053069static struct fimd_driver_data exynos5_fimd_driver_data = {
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +053070 .timing_base = 0x20000,
71};
72
Inki Dae1c248b72011-10-04 19:19:01 +090073struct fimd_win_data {
74 unsigned int offset_x;
75 unsigned int offset_y;
Inki Dae19c8b832011-10-14 13:29:46 +090076 unsigned int ovl_width;
77 unsigned int ovl_height;
78 unsigned int fb_width;
79 unsigned int fb_height;
Inki Dae1c248b72011-10-04 19:19:01 +090080 unsigned int bpp;
Inki Dae2c871122011-11-12 15:23:32 +090081 dma_addr_t dma_addr;
Inki Dae1c248b72011-10-04 19:19:01 +090082 void __iomem *vaddr;
83 unsigned int buf_offsize;
84 unsigned int line_size; /* bytes */
Inki Daeec05da92011-12-06 11:06:54 +090085 bool enabled;
Inki Dae1c248b72011-10-04 19:19:01 +090086};
87
88struct fimd_context {
89 struct exynos_drm_subdrv subdrv;
90 int irq;
91 struct drm_crtc *crtc;
92 struct clk *bus_clk;
93 struct clk *lcd_clk;
Inki Dae1c248b72011-10-04 19:19:01 +090094 void __iomem *regs;
95 struct fimd_win_data win_data[WINDOWS_NR];
96 unsigned int clkdiv;
97 unsigned int default_win;
98 unsigned long irq_flags;
99 u32 vidcon0;
100 u32 vidcon1;
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900101 bool suspended;
Inki Daec32b06e2011-12-16 21:49:03 +0900102 struct mutex lock;
Inki Dae1c248b72011-10-04 19:19:01 +0900103
Eun-Chul Kim607c50d2012-02-14 15:59:46 +0900104 struct exynos_drm_panel_info *panel;
Inki Dae1c248b72011-10-04 19:19:01 +0900105};
106
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530107static inline struct fimd_driver_data *drm_fimd_get_driver_data(
108 struct platform_device *pdev)
109{
110 return (struct fimd_driver_data *)
111 platform_get_device_id(pdev)->driver_data;
112}
113
Inki Dae1c248b72011-10-04 19:19:01 +0900114static bool fimd_display_is_connected(struct device *dev)
115{
Inki Dae1c248b72011-10-04 19:19:01 +0900116 DRM_DEBUG_KMS("%s\n", __FILE__);
117
118 /* TODO. */
119
120 return true;
121}
122
Eun-Chul Kim607c50d2012-02-14 15:59:46 +0900123static void *fimd_get_panel(struct device *dev)
Inki Dae1c248b72011-10-04 19:19:01 +0900124{
125 struct fimd_context *ctx = get_fimd_context(dev);
126
127 DRM_DEBUG_KMS("%s\n", __FILE__);
128
Eun-Chul Kim607c50d2012-02-14 15:59:46 +0900129 return ctx->panel;
Inki Dae1c248b72011-10-04 19:19:01 +0900130}
131
132static int fimd_check_timing(struct device *dev, void *timing)
133{
Inki Dae1c248b72011-10-04 19:19:01 +0900134 DRM_DEBUG_KMS("%s\n", __FILE__);
135
136 /* TODO. */
137
138 return 0;
139}
140
141static int fimd_display_power_on(struct device *dev, int mode)
142{
Inki Dae1c248b72011-10-04 19:19:01 +0900143 DRM_DEBUG_KMS("%s\n", __FILE__);
144
Inki Daeec05da92011-12-06 11:06:54 +0900145 /* TODO */
Inki Dae1c248b72011-10-04 19:19:01 +0900146
147 return 0;
148}
149
Inki Dae74ccc532011-10-19 17:23:07 +0900150static struct exynos_drm_display_ops fimd_display_ops = {
Inki Dae1c248b72011-10-04 19:19:01 +0900151 .type = EXYNOS_DISPLAY_TYPE_LCD,
152 .is_connected = fimd_display_is_connected,
Eun-Chul Kim607c50d2012-02-14 15:59:46 +0900153 .get_panel = fimd_get_panel,
Inki Dae1c248b72011-10-04 19:19:01 +0900154 .check_timing = fimd_check_timing,
155 .power_on = fimd_display_power_on,
156};
157
Inki Daeec05da92011-12-06 11:06:54 +0900158static void fimd_dpms(struct device *subdrv_dev, int mode)
159{
Inki Daec32b06e2011-12-16 21:49:03 +0900160 struct fimd_context *ctx = get_fimd_context(subdrv_dev);
161
Inki Daeec05da92011-12-06 11:06:54 +0900162 DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
163
Inki Daec32b06e2011-12-16 21:49:03 +0900164 mutex_lock(&ctx->lock);
165
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900166 switch (mode) {
167 case DRM_MODE_DPMS_ON:
Inki Daec32b06e2011-12-16 21:49:03 +0900168 /*
169 * enable fimd hardware only if suspended status.
170 *
171 * P.S. fimd_dpms function would be called at booting time so
172 * clk_enable could be called double time.
173 */
174 if (ctx->suspended)
175 pm_runtime_get_sync(subdrv_dev);
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900176 break;
177 case DRM_MODE_DPMS_STANDBY:
178 case DRM_MODE_DPMS_SUSPEND:
179 case DRM_MODE_DPMS_OFF:
Inki Dae373af0c2012-01-27 11:54:58 +0900180 if (!ctx->suspended)
181 pm_runtime_put_sync(subdrv_dev);
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900182 break;
183 default:
184 DRM_DEBUG_KMS("unspecified mode %d\n", mode);
185 break;
186 }
Inki Daec32b06e2011-12-16 21:49:03 +0900187
188 mutex_unlock(&ctx->lock);
Inki Daeec05da92011-12-06 11:06:54 +0900189}
190
191static void fimd_apply(struct device *subdrv_dev)
192{
193 struct fimd_context *ctx = get_fimd_context(subdrv_dev);
Joonyoung Shim677e84c2012-04-05 20:49:27 +0900194 struct exynos_drm_manager *mgr = ctx->subdrv.manager;
Inki Daeec05da92011-12-06 11:06:54 +0900195 struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
196 struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
197 struct fimd_win_data *win_data;
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900198 int i;
Inki Daeec05da92011-12-06 11:06:54 +0900199
200 DRM_DEBUG_KMS("%s\n", __FILE__);
201
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900202 for (i = 0; i < WINDOWS_NR; i++) {
203 win_data = &ctx->win_data[i];
204 if (win_data->enabled && (ovl_ops && ovl_ops->commit))
205 ovl_ops->commit(subdrv_dev, i);
206 }
Inki Daeec05da92011-12-06 11:06:54 +0900207
208 if (mgr_ops && mgr_ops->commit)
209 mgr_ops->commit(subdrv_dev);
210}
211
Inki Dae1c248b72011-10-04 19:19:01 +0900212static void fimd_commit(struct device *dev)
213{
214 struct fimd_context *ctx = get_fimd_context(dev);
Eun-Chul Kim607c50d2012-02-14 15:59:46 +0900215 struct exynos_drm_panel_info *panel = ctx->panel;
216 struct fb_videomode *timing = &panel->timing;
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530217 struct fimd_driver_data *driver_data;
218 struct platform_device *pdev = to_platform_device(dev);
Inki Dae1c248b72011-10-04 19:19:01 +0900219 u32 val;
220
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530221 driver_data = drm_fimd_get_driver_data(pdev);
Inki Daee30d4bc2011-12-12 16:35:20 +0900222 if (ctx->suspended)
223 return;
224
Inki Dae1c248b72011-10-04 19:19:01 +0900225 DRM_DEBUG_KMS("%s\n", __FILE__);
226
227 /* setup polarity values from machine code. */
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530228 writel(ctx->vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
Inki Dae1c248b72011-10-04 19:19:01 +0900229
230 /* setup vertical timing values. */
231 val = VIDTCON0_VBPD(timing->upper_margin - 1) |
232 VIDTCON0_VFPD(timing->lower_margin - 1) |
233 VIDTCON0_VSPW(timing->vsync_len - 1);
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530234 writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
Inki Dae1c248b72011-10-04 19:19:01 +0900235
236 /* setup horizontal timing values. */
237 val = VIDTCON1_HBPD(timing->left_margin - 1) |
238 VIDTCON1_HFPD(timing->right_margin - 1) |
239 VIDTCON1_HSPW(timing->hsync_len - 1);
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530240 writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
Inki Dae1c248b72011-10-04 19:19:01 +0900241
242 /* setup horizontal and vertical display size. */
243 val = VIDTCON2_LINEVAL(timing->yres - 1) |
244 VIDTCON2_HOZVAL(timing->xres - 1);
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530245 writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
Inki Dae1c248b72011-10-04 19:19:01 +0900246
247 /* setup clock source, clock divider, enable dma. */
248 val = ctx->vidcon0;
249 val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
250
251 if (ctx->clkdiv > 1)
252 val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
253 else
254 val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
255
256 /*
257 * fields of register with prefix '_F' would be updated
258 * at vsync(same as dma start)
259 */
260 val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
261 writel(val, ctx->regs + VIDCON0);
262}
263
264static int fimd_enable_vblank(struct device *dev)
265{
266 struct fimd_context *ctx = get_fimd_context(dev);
267 u32 val;
268
269 DRM_DEBUG_KMS("%s\n", __FILE__);
270
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900271 if (ctx->suspended)
272 return -EPERM;
273
Inki Dae1c248b72011-10-04 19:19:01 +0900274 if (!test_and_set_bit(0, &ctx->irq_flags)) {
275 val = readl(ctx->regs + VIDINTCON0);
276
277 val |= VIDINTCON0_INT_ENABLE;
278 val |= VIDINTCON0_INT_FRAME;
279
280 val &= ~VIDINTCON0_FRAMESEL0_MASK;
281 val |= VIDINTCON0_FRAMESEL0_VSYNC;
282 val &= ~VIDINTCON0_FRAMESEL1_MASK;
283 val |= VIDINTCON0_FRAMESEL1_NONE;
284
285 writel(val, ctx->regs + VIDINTCON0);
286 }
287
288 return 0;
289}
290
291static void fimd_disable_vblank(struct device *dev)
292{
293 struct fimd_context *ctx = get_fimd_context(dev);
294 u32 val;
295
296 DRM_DEBUG_KMS("%s\n", __FILE__);
297
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900298 if (ctx->suspended)
299 return;
300
Inki Dae1c248b72011-10-04 19:19:01 +0900301 if (test_and_clear_bit(0, &ctx->irq_flags)) {
302 val = readl(ctx->regs + VIDINTCON0);
303
304 val &= ~VIDINTCON0_INT_FRAME;
305 val &= ~VIDINTCON0_INT_ENABLE;
306
307 writel(val, ctx->regs + VIDINTCON0);
308 }
309}
310
311static struct exynos_drm_manager_ops fimd_manager_ops = {
Inki Daeec05da92011-12-06 11:06:54 +0900312 .dpms = fimd_dpms,
313 .apply = fimd_apply,
Inki Dae1c248b72011-10-04 19:19:01 +0900314 .commit = fimd_commit,
315 .enable_vblank = fimd_enable_vblank,
316 .disable_vblank = fimd_disable_vblank,
317};
318
319static void fimd_win_mode_set(struct device *dev,
320 struct exynos_drm_overlay *overlay)
321{
322 struct fimd_context *ctx = get_fimd_context(dev);
323 struct fimd_win_data *win_data;
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900324 int win;
Inki Dae19c8b832011-10-14 13:29:46 +0900325 unsigned long offset;
Inki Dae1c248b72011-10-04 19:19:01 +0900326
327 DRM_DEBUG_KMS("%s\n", __FILE__);
328
329 if (!overlay) {
330 dev_err(dev, "overlay is NULL\n");
331 return;
332 }
333
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900334 win = overlay->zpos;
335 if (win == DEFAULT_ZPOS)
336 win = ctx->default_win;
337
338 if (win < 0 || win > WINDOWS_NR)
339 return;
340
Inki Dae19c8b832011-10-14 13:29:46 +0900341 offset = overlay->fb_x * (overlay->bpp >> 3);
342 offset += overlay->fb_y * overlay->pitch;
343
344 DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
345
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900346 win_data = &ctx->win_data[win];
Inki Dae1c248b72011-10-04 19:19:01 +0900347
Inki Dae19c8b832011-10-14 13:29:46 +0900348 win_data->offset_x = overlay->crtc_x;
349 win_data->offset_y = overlay->crtc_y;
350 win_data->ovl_width = overlay->crtc_width;
351 win_data->ovl_height = overlay->crtc_height;
352 win_data->fb_width = overlay->fb_width;
353 win_data->fb_height = overlay->fb_height;
Seung-Woo Kim229d3532011-12-15 14:36:22 +0900354 win_data->dma_addr = overlay->dma_addr[0] + offset;
355 win_data->vaddr = overlay->vaddr[0] + offset;
Inki Dae1c248b72011-10-04 19:19:01 +0900356 win_data->bpp = overlay->bpp;
Inki Dae19c8b832011-10-14 13:29:46 +0900357 win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
358 (overlay->bpp >> 3);
359 win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
360
361 DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
362 win_data->offset_x, win_data->offset_y);
363 DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
364 win_data->ovl_width, win_data->ovl_height);
365 DRM_DEBUG_KMS("paddr = 0x%lx, vaddr = 0x%lx\n",
Inki Dae2c871122011-11-12 15:23:32 +0900366 (unsigned long)win_data->dma_addr,
Inki Dae19c8b832011-10-14 13:29:46 +0900367 (unsigned long)win_data->vaddr);
368 DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
369 overlay->fb_width, overlay->crtc_width);
Inki Dae1c248b72011-10-04 19:19:01 +0900370}
371
372static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
373{
374 struct fimd_context *ctx = get_fimd_context(dev);
375 struct fimd_win_data *win_data = &ctx->win_data[win];
376 unsigned long val;
377
378 DRM_DEBUG_KMS("%s\n", __FILE__);
379
380 val = WINCONx_ENWIN;
381
382 switch (win_data->bpp) {
383 case 1:
384 val |= WINCON0_BPPMODE_1BPP;
385 val |= WINCONx_BITSWP;
386 val |= WINCONx_BURSTLEN_4WORD;
387 break;
388 case 2:
389 val |= WINCON0_BPPMODE_2BPP;
390 val |= WINCONx_BITSWP;
391 val |= WINCONx_BURSTLEN_8WORD;
392 break;
393 case 4:
394 val |= WINCON0_BPPMODE_4BPP;
395 val |= WINCONx_BITSWP;
396 val |= WINCONx_BURSTLEN_8WORD;
397 break;
398 case 8:
399 val |= WINCON0_BPPMODE_8BPP_PALETTE;
400 val |= WINCONx_BURSTLEN_8WORD;
401 val |= WINCONx_BYTSWP;
402 break;
403 case 16:
404 val |= WINCON0_BPPMODE_16BPP_565;
405 val |= WINCONx_HAWSWP;
406 val |= WINCONx_BURSTLEN_16WORD;
407 break;
408 case 24:
409 val |= WINCON0_BPPMODE_24BPP_888;
410 val |= WINCONx_WSWP;
411 val |= WINCONx_BURSTLEN_16WORD;
412 break;
413 case 32:
414 val |= WINCON1_BPPMODE_28BPP_A4888
415 | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
416 val |= WINCONx_WSWP;
417 val |= WINCONx_BURSTLEN_16WORD;
418 break;
419 default:
420 DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
421
422 val |= WINCON0_BPPMODE_24BPP_888;
423 val |= WINCONx_WSWP;
424 val |= WINCONx_BURSTLEN_16WORD;
425 break;
426 }
427
428 DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
429
430 writel(val, ctx->regs + WINCON(win));
431}
432
433static void fimd_win_set_colkey(struct device *dev, unsigned int win)
434{
435 struct fimd_context *ctx = get_fimd_context(dev);
436 unsigned int keycon0 = 0, keycon1 = 0;
437
438 DRM_DEBUG_KMS("%s\n", __FILE__);
439
440 keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
441 WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
442
443 keycon1 = WxKEYCON1_COLVAL(0xffffffff);
444
445 writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
446 writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
447}
448
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900449static void fimd_win_commit(struct device *dev, int zpos)
Inki Dae1c248b72011-10-04 19:19:01 +0900450{
451 struct fimd_context *ctx = get_fimd_context(dev);
452 struct fimd_win_data *win_data;
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900453 int win = zpos;
Inki Dae1c248b72011-10-04 19:19:01 +0900454 unsigned long val, alpha, size;
455
456 DRM_DEBUG_KMS("%s\n", __FILE__);
457
Inki Daee30d4bc2011-12-12 16:35:20 +0900458 if (ctx->suspended)
459 return;
460
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900461 if (win == DEFAULT_ZPOS)
462 win = ctx->default_win;
463
Inki Dae1c248b72011-10-04 19:19:01 +0900464 if (win < 0 || win > WINDOWS_NR)
465 return;
466
467 win_data = &ctx->win_data[win];
468
469 /*
470 * SHADOWCON register is used for enabling timing.
471 *
472 * for example, once only width value of a register is set,
473 * if the dma is started then fimd hardware could malfunction so
474 * with protect window setting, the register fields with prefix '_F'
475 * wouldn't be updated at vsync also but updated once unprotect window
476 * is set.
477 */
478
479 /* protect windows */
480 val = readl(ctx->regs + SHADOWCON);
481 val |= SHADOWCON_WINx_PROTECT(win);
482 writel(val, ctx->regs + SHADOWCON);
483
484 /* buffer start address */
Inki Dae2c871122011-11-12 15:23:32 +0900485 val = (unsigned long)win_data->dma_addr;
Inki Dae1c248b72011-10-04 19:19:01 +0900486 writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
487
488 /* buffer end address */
Inki Dae19c8b832011-10-14 13:29:46 +0900489 size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
Inki Dae2c871122011-11-12 15:23:32 +0900490 val = (unsigned long)(win_data->dma_addr + size);
Inki Dae1c248b72011-10-04 19:19:01 +0900491 writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
492
493 DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
Inki Dae2c871122011-11-12 15:23:32 +0900494 (unsigned long)win_data->dma_addr, val, size);
Inki Dae19c8b832011-10-14 13:29:46 +0900495 DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
496 win_data->ovl_width, win_data->ovl_height);
Inki Dae1c248b72011-10-04 19:19:01 +0900497
498 /* buffer size */
499 val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
500 VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size);
501 writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
502
503 /* OSD position */
504 val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
505 VIDOSDxA_TOPLEFT_Y(win_data->offset_y);
506 writel(val, ctx->regs + VIDOSD_A(win));
507
Inki Dae19c8b832011-10-14 13:29:46 +0900508 val = VIDOSDxB_BOTRIGHT_X(win_data->offset_x +
509 win_data->ovl_width - 1) |
510 VIDOSDxB_BOTRIGHT_Y(win_data->offset_y +
511 win_data->ovl_height - 1);
Inki Dae1c248b72011-10-04 19:19:01 +0900512 writel(val, ctx->regs + VIDOSD_B(win));
513
Inki Dae19c8b832011-10-14 13:29:46 +0900514 DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
Inki Dae1c248b72011-10-04 19:19:01 +0900515 win_data->offset_x, win_data->offset_y,
Inki Dae19c8b832011-10-14 13:29:46 +0900516 win_data->offset_x + win_data->ovl_width - 1,
517 win_data->offset_y + win_data->ovl_height - 1);
Inki Dae1c248b72011-10-04 19:19:01 +0900518
519 /* hardware window 0 doesn't support alpha channel. */
520 if (win != 0) {
521 /* OSD alpha */
522 alpha = VIDISD14C_ALPHA1_R(0xf) |
523 VIDISD14C_ALPHA1_G(0xf) |
524 VIDISD14C_ALPHA1_B(0xf);
525
526 writel(alpha, ctx->regs + VIDOSD_C(win));
527 }
528
529 /* OSD size */
530 if (win != 3 && win != 4) {
531 u32 offset = VIDOSD_D(win);
532 if (win == 0)
533 offset = VIDOSD_C_SIZE_W0;
Inki Dae19c8b832011-10-14 13:29:46 +0900534 val = win_data->ovl_width * win_data->ovl_height;
Inki Dae1c248b72011-10-04 19:19:01 +0900535 writel(val, ctx->regs + offset);
536
537 DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
538 }
539
540 fimd_win_set_pixfmt(dev, win);
541
542 /* hardware window 0 doesn't support color key. */
543 if (win != 0)
544 fimd_win_set_colkey(dev, win);
545
Inki Daeec05da92011-12-06 11:06:54 +0900546 /* wincon */
547 val = readl(ctx->regs + WINCON(win));
548 val |= WINCONx_ENWIN;
549 writel(val, ctx->regs + WINCON(win));
550
Inki Dae1c248b72011-10-04 19:19:01 +0900551 /* Enable DMA channel and unprotect windows */
552 val = readl(ctx->regs + SHADOWCON);
553 val |= SHADOWCON_CHx_ENABLE(win);
554 val &= ~SHADOWCON_WINx_PROTECT(win);
555 writel(val, ctx->regs + SHADOWCON);
Inki Daeec05da92011-12-06 11:06:54 +0900556
557 win_data->enabled = true;
Inki Dae1c248b72011-10-04 19:19:01 +0900558}
559
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900560static void fimd_win_disable(struct device *dev, int zpos)
Inki Dae1c248b72011-10-04 19:19:01 +0900561{
562 struct fimd_context *ctx = get_fimd_context(dev);
Inki Daeec05da92011-12-06 11:06:54 +0900563 struct fimd_win_data *win_data;
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900564 int win = zpos;
Inki Dae1c248b72011-10-04 19:19:01 +0900565 u32 val;
566
567 DRM_DEBUG_KMS("%s\n", __FILE__);
568
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900569 if (win == DEFAULT_ZPOS)
570 win = ctx->default_win;
571
Inki Dae1c248b72011-10-04 19:19:01 +0900572 if (win < 0 || win > WINDOWS_NR)
573 return;
574
Inki Daeec05da92011-12-06 11:06:54 +0900575 win_data = &ctx->win_data[win];
576
Inki Dae1c248b72011-10-04 19:19:01 +0900577 /* protect windows */
578 val = readl(ctx->regs + SHADOWCON);
579 val |= SHADOWCON_WINx_PROTECT(win);
580 writel(val, ctx->regs + SHADOWCON);
581
582 /* wincon */
583 val = readl(ctx->regs + WINCON(win));
584 val &= ~WINCONx_ENWIN;
585 writel(val, ctx->regs + WINCON(win));
586
587 /* unprotect windows */
588 val = readl(ctx->regs + SHADOWCON);
589 val &= ~SHADOWCON_CHx_ENABLE(win);
590 val &= ~SHADOWCON_WINx_PROTECT(win);
591 writel(val, ctx->regs + SHADOWCON);
Inki Daeec05da92011-12-06 11:06:54 +0900592
593 win_data->enabled = false;
Inki Dae1c248b72011-10-04 19:19:01 +0900594}
595
Inki Dae479cbc32012-08-20 19:58:05 +0900596static void fimd_wait_for_vblank(struct device *dev)
597{
598 struct fimd_context *ctx = get_fimd_context(dev);
599 int ret;
600
601 ret = wait_for((__raw_readl(ctx->regs + VIDCON1) &
602 VIDCON1_VSTATUS_VSYNC), 50);
603 if (ret < 0)
604 DRM_DEBUG_KMS("vblank wait timed out.\n");
605}
606
Inki Dae1c248b72011-10-04 19:19:01 +0900607static struct exynos_drm_overlay_ops fimd_overlay_ops = {
608 .mode_set = fimd_win_mode_set,
609 .commit = fimd_win_commit,
610 .disable = fimd_win_disable,
Inki Dae479cbc32012-08-20 19:58:05 +0900611 .wait_for_vblank = fimd_wait_for_vblank,
Inki Dae1c248b72011-10-04 19:19:01 +0900612};
613
Joonyoung Shim677e84c2012-04-05 20:49:27 +0900614static struct exynos_drm_manager fimd_manager = {
615 .pipe = -1,
616 .ops = &fimd_manager_ops,
617 .overlay_ops = &fimd_overlay_ops,
618 .display_ops = &fimd_display_ops,
619};
620
Inki Dae1c248b72011-10-04 19:19:01 +0900621static void fimd_finish_pageflip(struct drm_device *drm_dev, int crtc)
622{
623 struct exynos_drm_private *dev_priv = drm_dev->dev_private;
624 struct drm_pending_vblank_event *e, *t;
625 struct timeval now;
626 unsigned long flags;
Inki Dae1c248b72011-10-04 19:19:01 +0900627
628 spin_lock_irqsave(&drm_dev->event_lock, flags);
629
Inki Dae1c248b72011-10-04 19:19:01 +0900630 list_for_each_entry_safe(e, t, &dev_priv->pageflip_event_list,
631 base.link) {
Inki Daea88cab22011-10-14 13:29:52 +0900632 /* if event's pipe isn't same as crtc then ignore it. */
Inki Daeccf4d882011-10-14 13:29:51 +0900633 if (crtc != e->pipe)
634 continue;
635
Inki Dae1c248b72011-10-04 19:19:01 +0900636 do_gettimeofday(&now);
637 e->event.sequence = 0;
638 e->event.tv_sec = now.tv_sec;
639 e->event.tv_usec = now.tv_usec;
640
641 list_move_tail(&e->base.link, &e->base.file_priv->event_list);
642 wake_up_interruptible(&e->base.file_priv->event_wait);
Imre Deake1f48ee2012-11-02 13:30:48 +0200643 drm_vblank_put(drm_dev, crtc);
Inki Dae1c248b72011-10-04 19:19:01 +0900644 }
645
Inki Dae1c248b72011-10-04 19:19:01 +0900646 spin_unlock_irqrestore(&drm_dev->event_lock, flags);
647}
648
649static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
650{
651 struct fimd_context *ctx = (struct fimd_context *)dev_id;
652 struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
653 struct drm_device *drm_dev = subdrv->drm_dev;
Joonyoung Shim677e84c2012-04-05 20:49:27 +0900654 struct exynos_drm_manager *manager = subdrv->manager;
Inki Dae1c248b72011-10-04 19:19:01 +0900655 u32 val;
656
657 val = readl(ctx->regs + VIDINTCON1);
658
659 if (val & VIDINTCON1_INT_FRAME)
660 /* VSYNC interrupt */
661 writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
662
Inki Daeec05da92011-12-06 11:06:54 +0900663 /* check the crtc is detached already from encoder */
664 if (manager->pipe < 0)
665 goto out;
Inki Dae483b88f2011-11-11 21:28:00 +0900666
Inki Dae1c248b72011-10-04 19:19:01 +0900667 drm_handle_vblank(drm_dev, manager->pipe);
668 fimd_finish_pageflip(drm_dev, manager->pipe);
669
Inki Daeec05da92011-12-06 11:06:54 +0900670out:
Inki Dae1c248b72011-10-04 19:19:01 +0900671 return IRQ_HANDLED;
672}
673
Inki Dae41c24342011-10-14 13:29:48 +0900674static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
Inki Dae1c248b72011-10-04 19:19:01 +0900675{
Inki Dae1c248b72011-10-04 19:19:01 +0900676 DRM_DEBUG_KMS("%s\n", __FILE__);
677
678 /*
679 * enable drm irq mode.
680 * - with irq_enabled = 1, we can use the vblank feature.
681 *
682 * P.S. note that we wouldn't use drm irq handler but
683 * just specific driver own one instead because
684 * drm framework supports only one irq handler.
685 */
686 drm_dev->irq_enabled = 1;
687
Inki Daeec05da92011-12-06 11:06:54 +0900688 /*
689 * with vblank_disable_allowed = 1, vblank interrupt will be disabled
690 * by drm timer once a current process gives up ownership of
691 * vblank event.(after drm_vblank_put function is called)
692 */
693 drm_dev->vblank_disable_allowed = 1;
694
Inki Daebcc5cd12012-10-19 17:16:36 +0900695 /* attach this sub driver to iommu mapping if supported. */
696 if (is_drm_iommu_supported(drm_dev))
697 drm_iommu_attach_device(drm_dev, dev);
698
Inki Dae1c248b72011-10-04 19:19:01 +0900699 return 0;
700}
701
Inki Dae29cb6022012-09-05 14:12:06 +0900702static void fimd_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
Inki Dae1c248b72011-10-04 19:19:01 +0900703{
Inki Dae1c248b72011-10-04 19:19:01 +0900704 DRM_DEBUG_KMS("%s\n", __FILE__);
705
Inki Daebcc5cd12012-10-19 17:16:36 +0900706 /* detach this sub driver from iommu mapping if supported. */
707 if (is_drm_iommu_supported(drm_dev))
708 drm_iommu_detach_device(drm_dev, dev);
Inki Dae1c248b72011-10-04 19:19:01 +0900709}
710
711static int fimd_calc_clkdiv(struct fimd_context *ctx,
712 struct fb_videomode *timing)
713{
714 unsigned long clk = clk_get_rate(ctx->lcd_clk);
715 u32 retrace;
716 u32 clkdiv;
717 u32 best_framerate = 0;
718 u32 framerate;
719
720 DRM_DEBUG_KMS("%s\n", __FILE__);
721
722 retrace = timing->left_margin + timing->hsync_len +
723 timing->right_margin + timing->xres;
724 retrace *= timing->upper_margin + timing->vsync_len +
725 timing->lower_margin + timing->yres;
726
727 /* default framerate is 60Hz */
728 if (!timing->refresh)
729 timing->refresh = 60;
730
731 clk /= retrace;
732
733 for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
734 int tmp;
735
736 /* get best framerate */
737 framerate = clk / clkdiv;
738 tmp = timing->refresh - framerate;
739 if (tmp < 0) {
740 best_framerate = framerate;
741 continue;
742 } else {
743 if (!best_framerate)
744 best_framerate = framerate;
745 else if (tmp < (best_framerate - framerate))
746 best_framerate = framerate;
747 break;
748 }
749 }
750
751 return clkdiv;
752}
753
754static void fimd_clear_win(struct fimd_context *ctx, int win)
755{
756 u32 val;
757
758 DRM_DEBUG_KMS("%s\n", __FILE__);
759
760 writel(0, ctx->regs + WINCON(win));
761 writel(0, ctx->regs + VIDOSD_A(win));
762 writel(0, ctx->regs + VIDOSD_B(win));
763 writel(0, ctx->regs + VIDOSD_C(win));
764
765 if (win == 1 || win == 2)
766 writel(0, ctx->regs + VIDOSD_D(win));
767
768 val = readl(ctx->regs + SHADOWCON);
769 val &= ~SHADOWCON_WINx_PROTECT(win);
770 writel(val, ctx->regs + SHADOWCON);
771}
772
Inki Dae5d553932012-08-17 17:08:04 +0900773static int fimd_clock(struct fimd_context *ctx, bool enable)
Inki Dae373af0c2012-01-27 11:54:58 +0900774{
Inki Dae373af0c2012-01-27 11:54:58 +0900775 DRM_DEBUG_KMS("%s\n", __FILE__);
776
Inki Dae373af0c2012-01-27 11:54:58 +0900777 if (enable) {
778 int ret;
779
780 ret = clk_enable(ctx->bus_clk);
781 if (ret < 0)
782 return ret;
783
784 ret = clk_enable(ctx->lcd_clk);
785 if (ret < 0) {
786 clk_disable(ctx->bus_clk);
787 return ret;
788 }
Inki Dae5d553932012-08-17 17:08:04 +0900789 } else {
790 clk_disable(ctx->lcd_clk);
791 clk_disable(ctx->bus_clk);
792 }
793
794 return 0;
795}
796
797static int fimd_activate(struct fimd_context *ctx, bool enable)
798{
799 if (enable) {
800 int ret;
801 struct device *dev = ctx->subdrv.dev;
802
803 ret = fimd_clock(ctx, true);
804 if (ret < 0)
805 return ret;
Inki Dae373af0c2012-01-27 11:54:58 +0900806
807 ctx->suspended = false;
808
809 /* if vblank was enabled status, enable it again. */
810 if (test_and_clear_bit(0, &ctx->irq_flags))
811 fimd_enable_vblank(dev);
Inki Dae373af0c2012-01-27 11:54:58 +0900812 } else {
Inki Dae5d553932012-08-17 17:08:04 +0900813 fimd_clock(ctx, false);
Inki Dae373af0c2012-01-27 11:54:58 +0900814 ctx->suspended = true;
815 }
816
817 return 0;
818}
819
Inki Dae1c248b72011-10-04 19:19:01 +0900820static int __devinit fimd_probe(struct platform_device *pdev)
821{
822 struct device *dev = &pdev->dev;
823 struct fimd_context *ctx;
824 struct exynos_drm_subdrv *subdrv;
825 struct exynos_drm_fimd_pdata *pdata;
Eun-Chul Kim607c50d2012-02-14 15:59:46 +0900826 struct exynos_drm_panel_info *panel;
Inki Dae1c248b72011-10-04 19:19:01 +0900827 struct resource *res;
828 int win;
829 int ret = -EINVAL;
830
831 DRM_DEBUG_KMS("%s\n", __FILE__);
832
833 pdata = pdev->dev.platform_data;
834 if (!pdata) {
835 dev_err(dev, "no platform data specified\n");
836 return -EINVAL;
837 }
838
Eun-Chul Kim607c50d2012-02-14 15:59:46 +0900839 panel = &pdata->panel;
840 if (!panel) {
841 dev_err(dev, "panel is null.\n");
Inki Dae1c248b72011-10-04 19:19:01 +0900842 return -EINVAL;
843 }
844
Sachin Kamatedc57262012-06-19 11:47:39 +0530845 ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
Inki Dae1c248b72011-10-04 19:19:01 +0900846 if (!ctx)
847 return -ENOMEM;
848
849 ctx->bus_clk = clk_get(dev, "fimd");
850 if (IS_ERR(ctx->bus_clk)) {
851 dev_err(dev, "failed to get bus clock\n");
852 ret = PTR_ERR(ctx->bus_clk);
853 goto err_clk_get;
854 }
855
Inki Dae1c248b72011-10-04 19:19:01 +0900856 ctx->lcd_clk = clk_get(dev, "sclk_fimd");
857 if (IS_ERR(ctx->lcd_clk)) {
858 dev_err(dev, "failed to get lcd clock\n");
859 ret = PTR_ERR(ctx->lcd_clk);
860 goto err_bus_clk;
861 }
862
Inki Dae1c248b72011-10-04 19:19:01 +0900863 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Inki Dae1c248b72011-10-04 19:19:01 +0900864
Sachin Kamatedc57262012-06-19 11:47:39 +0530865 ctx->regs = devm_request_and_ioremap(&pdev->dev, res);
Inki Dae1c248b72011-10-04 19:19:01 +0900866 if (!ctx->regs) {
867 dev_err(dev, "failed to map registers\n");
868 ret = -ENXIO;
Sachin Kamatedc57262012-06-19 11:47:39 +0530869 goto err_clk;
Inki Dae1c248b72011-10-04 19:19:01 +0900870 }
871
872 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
873 if (!res) {
874 dev_err(dev, "irq request failed.\n");
Sachin Kamatedc57262012-06-19 11:47:39 +0530875 goto err_clk;
Inki Dae1c248b72011-10-04 19:19:01 +0900876 }
877
878 ctx->irq = res->start;
879
Sachin Kamatedc57262012-06-19 11:47:39 +0530880 ret = devm_request_irq(&pdev->dev, ctx->irq, fimd_irq_handler,
881 0, "drm_fimd", ctx);
882 if (ret) {
Inki Dae1c248b72011-10-04 19:19:01 +0900883 dev_err(dev, "irq request failed.\n");
Sachin Kamatedc57262012-06-19 11:47:39 +0530884 goto err_clk;
Inki Dae1c248b72011-10-04 19:19:01 +0900885 }
886
Inki Dae1c248b72011-10-04 19:19:01 +0900887 ctx->vidcon0 = pdata->vidcon0;
888 ctx->vidcon1 = pdata->vidcon1;
889 ctx->default_win = pdata->default_win;
Eun-Chul Kim607c50d2012-02-14 15:59:46 +0900890 ctx->panel = panel;
Inki Dae1c248b72011-10-04 19:19:01 +0900891
Inki Dae1c248b72011-10-04 19:19:01 +0900892 subdrv = &ctx->subdrv;
893
Joonyoung Shim677e84c2012-04-05 20:49:27 +0900894 subdrv->dev = dev;
895 subdrv->manager = &fimd_manager;
Inki Dae1c248b72011-10-04 19:19:01 +0900896 subdrv->probe = fimd_subdrv_probe;
897 subdrv->remove = fimd_subdrv_remove;
Inki Dae1c248b72011-10-04 19:19:01 +0900898
Inki Daec32b06e2011-12-16 21:49:03 +0900899 mutex_init(&ctx->lock);
900
Inki Dae1c248b72011-10-04 19:19:01 +0900901 platform_set_drvdata(pdev, ctx);
Inki Daec32b06e2011-12-16 21:49:03 +0900902
Inki Daec32b06e2011-12-16 21:49:03 +0900903 pm_runtime_enable(dev);
904 pm_runtime_get_sync(dev);
905
Marek Szyprowski0d8ce3a2012-03-08 10:28:56 +0900906 ctx->clkdiv = fimd_calc_clkdiv(ctx, &panel->timing);
907 panel->timing.pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
908
909 DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
910 panel->timing.pixclock, ctx->clkdiv);
911
Inki Daec32b06e2011-12-16 21:49:03 +0900912 for (win = 0; win < WINDOWS_NR; win++)
913 fimd_clear_win(ctx, win);
914
Inki Dae1c248b72011-10-04 19:19:01 +0900915 exynos_drm_subdrv_register(subdrv);
916
917 return 0;
918
Inki Dae1c248b72011-10-04 19:19:01 +0900919err_clk:
920 clk_disable(ctx->lcd_clk);
921 clk_put(ctx->lcd_clk);
922
923err_bus_clk:
924 clk_disable(ctx->bus_clk);
925 clk_put(ctx->bus_clk);
926
927err_clk_get:
Inki Dae1c248b72011-10-04 19:19:01 +0900928 return ret;
929}
930
931static int __devexit fimd_remove(struct platform_device *pdev)
932{
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900933 struct device *dev = &pdev->dev;
Inki Dae1c248b72011-10-04 19:19:01 +0900934 struct fimd_context *ctx = platform_get_drvdata(pdev);
935
936 DRM_DEBUG_KMS("%s\n", __FILE__);
937
938 exynos_drm_subdrv_unregister(&ctx->subdrv);
939
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900940 if (ctx->suspended)
941 goto out;
942
Inki Dae1c248b72011-10-04 19:19:01 +0900943 clk_disable(ctx->lcd_clk);
944 clk_disable(ctx->bus_clk);
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900945
946 pm_runtime_set_suspended(dev);
947 pm_runtime_put_sync(dev);
948
949out:
950 pm_runtime_disable(dev);
951
Inki Dae1c248b72011-10-04 19:19:01 +0900952 clk_put(ctx->lcd_clk);
953 clk_put(ctx->bus_clk);
954
Inki Dae1c248b72011-10-04 19:19:01 +0900955 return 0;
956}
957
Inki Daee30d4bc2011-12-12 16:35:20 +0900958#ifdef CONFIG_PM_SLEEP
959static int fimd_suspend(struct device *dev)
960{
Inki Dae373af0c2012-01-27 11:54:58 +0900961 struct fimd_context *ctx = get_fimd_context(dev);
Inki Daee30d4bc2011-12-12 16:35:20 +0900962
Inki Dae373af0c2012-01-27 11:54:58 +0900963 /*
964 * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
965 * called here, an error would be returned by that interface
966 * because the usage_count of pm runtime is more than 1.
967 */
Inki Dae5d553932012-08-17 17:08:04 +0900968 if (!pm_runtime_suspended(dev))
969 return fimd_activate(ctx, false);
970
971 return 0;
Inki Daee30d4bc2011-12-12 16:35:20 +0900972}
973
974static int fimd_resume(struct device *dev)
975{
Inki Dae373af0c2012-01-27 11:54:58 +0900976 struct fimd_context *ctx = get_fimd_context(dev);
Inki Daee30d4bc2011-12-12 16:35:20 +0900977
Inki Dae373af0c2012-01-27 11:54:58 +0900978 /*
979 * if entered to sleep when lcd panel was on, the usage_count
980 * of pm runtime would still be 1 so in this case, fimd driver
981 * should be on directly not drawing on pm runtime interface.
982 */
Inki Dae5d553932012-08-17 17:08:04 +0900983 if (pm_runtime_suspended(dev)) {
984 int ret;
985
986 ret = fimd_activate(ctx, true);
987 if (ret < 0)
988 return ret;
989
990 /*
991 * in case of dpms on(standby), fimd_apply function will
992 * be called by encoder's dpms callback to update fimd's
993 * registers but in case of sleep wakeup, it's not.
994 * so fimd_apply function should be called at here.
995 */
996 fimd_apply(dev);
997 }
Inki Daee30d4bc2011-12-12 16:35:20 +0900998
Inki Daee30d4bc2011-12-12 16:35:20 +0900999 return 0;
1000}
1001#endif
1002
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +09001003#ifdef CONFIG_PM_RUNTIME
1004static int fimd_runtime_suspend(struct device *dev)
1005{
1006 struct fimd_context *ctx = get_fimd_context(dev);
1007
1008 DRM_DEBUG_KMS("%s\n", __FILE__);
1009
Inki Dae5d553932012-08-17 17:08:04 +09001010 return fimd_activate(ctx, false);
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +09001011}
1012
1013static int fimd_runtime_resume(struct device *dev)
1014{
1015 struct fimd_context *ctx = get_fimd_context(dev);
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +09001016
1017 DRM_DEBUG_KMS("%s\n", __FILE__);
1018
Inki Dae5d553932012-08-17 17:08:04 +09001019 return fimd_activate(ctx, true);
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +09001020}
1021#endif
1022
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +05301023static struct platform_device_id fimd_driver_ids[] = {
1024 {
1025 .name = "exynos4-fb",
1026 .driver_data = (unsigned long)&exynos4_fimd_driver_data,
1027 }, {
1028 .name = "exynos5-fb",
1029 .driver_data = (unsigned long)&exynos5_fimd_driver_data,
1030 },
1031 {},
1032};
1033MODULE_DEVICE_TABLE(platform, fimd_driver_ids);
1034
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +09001035static const struct dev_pm_ops fimd_pm_ops = {
Inki Daee30d4bc2011-12-12 16:35:20 +09001036 SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +09001037 SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
1038};
1039
Joonyoung Shim132a5b92012-03-16 18:47:08 +09001040struct platform_driver fimd_driver = {
Inki Dae1c248b72011-10-04 19:19:01 +09001041 .probe = fimd_probe,
1042 .remove = __devexit_p(fimd_remove),
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +05301043 .id_table = fimd_driver_ids,
Inki Dae1c248b72011-10-04 19:19:01 +09001044 .driver = {
1045 .name = "exynos4-fb",
1046 .owner = THIS_MODULE,
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +09001047 .pm = &fimd_pm_ops,
Inki Dae1c248b72011-10-04 19:19:01 +09001048 },
1049};