blob: 517e0709b77def341226702b468fcb2a3dfa8809 [file] [log] [blame]
Hai Lia6895542015-03-31 14:36:33 -04001/*
2 * Copyright (c) 2015, The Linux Foundation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
14#include <linux/clk.h>
15#include <linux/delay.h>
16#include <linux/err.h>
17#include <linux/gpio.h>
18#include <linux/interrupt.h>
19#include <linux/of_device.h>
20#include <linux/of_gpio.h>
21#include <linux/of_irq.h>
22#include <linux/regulator/consumer.h>
23#include <linux/spinlock.h>
24#include <video/mipi_display.h>
25
26#include "dsi.h"
27#include "dsi.xml.h"
28
29#define MSM_DSI_VER_MAJOR_V2 0x02
30#define MSM_DSI_VER_MAJOR_6G 0x03
31#define MSM_DSI_6G_VER_MINOR_V1_0 0x10000000
32#define MSM_DSI_6G_VER_MINOR_V1_1 0x10010000
33#define MSM_DSI_6G_VER_MINOR_V1_1_1 0x10010001
34#define MSM_DSI_6G_VER_MINOR_V1_2 0x10020000
35#define MSM_DSI_6G_VER_MINOR_V1_3_1 0x10030001
36
37#define DSI_6G_REG_SHIFT 4
38
39#define DSI_REGULATOR_MAX 8
40struct dsi_reg_entry {
41 char name[32];
42 int min_voltage;
43 int max_voltage;
44 int enable_load;
45 int disable_load;
46};
47
48struct dsi_reg_config {
49 int num;
50 struct dsi_reg_entry regs[DSI_REGULATOR_MAX];
51};
52
53struct dsi_config {
54 u32 major;
55 u32 minor;
56 u32 io_offset;
57 enum msm_dsi_phy_type phy_type;
58 struct dsi_reg_config reg_cfg;
59};
60
61static const struct dsi_config dsi_cfgs[] = {
62 {MSM_DSI_VER_MAJOR_V2, 0, 0, MSM_DSI_PHY_UNKNOWN},
63 { /* 8974 v1 */
64 .major = MSM_DSI_VER_MAJOR_6G,
65 .minor = MSM_DSI_6G_VER_MINOR_V1_0,
66 .io_offset = DSI_6G_REG_SHIFT,
67 .phy_type = MSM_DSI_PHY_28NM,
68 .reg_cfg = {
69 .num = 4,
70 .regs = {
71 {"gdsc", -1, -1, -1, -1},
72 {"vdd", 3000000, 3000000, 150000, 100},
73 {"vdda", 1200000, 1200000, 100000, 100},
74 {"vddio", 1800000, 1800000, 100000, 100},
75 },
76 },
77 },
78 { /* 8974 v2 */
79 .major = MSM_DSI_VER_MAJOR_6G,
80 .minor = MSM_DSI_6G_VER_MINOR_V1_1,
81 .io_offset = DSI_6G_REG_SHIFT,
82 .phy_type = MSM_DSI_PHY_28NM,
83 .reg_cfg = {
84 .num = 4,
85 .regs = {
86 {"gdsc", -1, -1, -1, -1},
87 {"vdd", 3000000, 3000000, 150000, 100},
88 {"vdda", 1200000, 1200000, 100000, 100},
89 {"vddio", 1800000, 1800000, 100000, 100},
90 },
91 },
92 },
93 { /* 8974 v3 */
94 .major = MSM_DSI_VER_MAJOR_6G,
95 .minor = MSM_DSI_6G_VER_MINOR_V1_1_1,
96 .io_offset = DSI_6G_REG_SHIFT,
97 .phy_type = MSM_DSI_PHY_28NM,
98 .reg_cfg = {
99 .num = 4,
100 .regs = {
101 {"gdsc", -1, -1, -1, -1},
102 {"vdd", 3000000, 3000000, 150000, 100},
103 {"vdda", 1200000, 1200000, 100000, 100},
104 {"vddio", 1800000, 1800000, 100000, 100},
105 },
106 },
107 },
108 { /* 8084 */
109 .major = MSM_DSI_VER_MAJOR_6G,
110 .minor = MSM_DSI_6G_VER_MINOR_V1_2,
111 .io_offset = DSI_6G_REG_SHIFT,
112 .phy_type = MSM_DSI_PHY_28NM,
113 .reg_cfg = {
114 .num = 4,
115 .regs = {
116 {"gdsc", -1, -1, -1, -1},
117 {"vdd", 3000000, 3000000, 150000, 100},
118 {"vdda", 1200000, 1200000, 100000, 100},
119 {"vddio", 1800000, 1800000, 100000, 100},
120 },
121 },
122 },
123 { /* 8916 */
124 .major = MSM_DSI_VER_MAJOR_6G,
125 .minor = MSM_DSI_6G_VER_MINOR_V1_3_1,
126 .io_offset = DSI_6G_REG_SHIFT,
127 .phy_type = MSM_DSI_PHY_28NM,
128 .reg_cfg = {
129 .num = 4,
130 .regs = {
131 {"gdsc", -1, -1, -1, -1},
132 {"vdd", 2850000, 2850000, 100000, 100},
133 {"vdda", 1200000, 1200000, 100000, 100},
134 {"vddio", 1800000, 1800000, 100000, 100},
135 },
136 },
137 },
138};
139
140static int dsi_get_version(const void __iomem *base, u32 *major, u32 *minor)
141{
142 u32 ver;
143 u32 ver_6g;
144
145 if (!major || !minor)
146 return -EINVAL;
147
148 /* From DSI6G(v3), addition of a 6G_HW_VERSION register at offset 0
149 * makes all other registers 4-byte shifted down.
150 */
151 ver_6g = msm_readl(base + REG_DSI_6G_HW_VERSION);
152 if (ver_6g == 0) {
153 ver = msm_readl(base + REG_DSI_VERSION);
154 ver = FIELD(ver, DSI_VERSION_MAJOR);
155 if (ver <= MSM_DSI_VER_MAJOR_V2) {
156 /* old versions */
157 *major = ver;
158 *minor = 0;
159 return 0;
160 } else {
161 return -EINVAL;
162 }
163 } else {
164 ver = msm_readl(base + DSI_6G_REG_SHIFT + REG_DSI_VERSION);
165 ver = FIELD(ver, DSI_VERSION_MAJOR);
166 if (ver == MSM_DSI_VER_MAJOR_6G) {
167 /* 6G version */
168 *major = ver;
169 *minor = ver_6g;
170 return 0;
171 } else {
172 return -EINVAL;
173 }
174 }
175}
176
177#define DSI_ERR_STATE_ACK 0x0000
178#define DSI_ERR_STATE_TIMEOUT 0x0001
179#define DSI_ERR_STATE_DLN0_PHY 0x0002
180#define DSI_ERR_STATE_FIFO 0x0004
181#define DSI_ERR_STATE_MDP_FIFO_UNDERFLOW 0x0008
182#define DSI_ERR_STATE_INTERLEAVE_OP_CONTENTION 0x0010
183#define DSI_ERR_STATE_PLL_UNLOCKED 0x0020
184
185#define DSI_CLK_CTRL_ENABLE_CLKS \
186 (DSI_CLK_CTRL_AHBS_HCLK_ON | DSI_CLK_CTRL_AHBM_SCLK_ON | \
187 DSI_CLK_CTRL_PCLK_ON | DSI_CLK_CTRL_DSICLK_ON | \
188 DSI_CLK_CTRL_BYTECLK_ON | DSI_CLK_CTRL_ESCCLK_ON | \
189 DSI_CLK_CTRL_FORCE_ON_DYN_AHBM_HCLK)
190
191struct msm_dsi_host {
192 struct mipi_dsi_host base;
193
194 struct platform_device *pdev;
195 struct drm_device *dev;
196
197 int id;
198
199 void __iomem *ctrl_base;
200 struct regulator_bulk_data supplies[DSI_REGULATOR_MAX];
201 struct clk *mdp_core_clk;
202 struct clk *ahb_clk;
203 struct clk *axi_clk;
204 struct clk *mmss_misc_ahb_clk;
205 struct clk *byte_clk;
206 struct clk *esc_clk;
207 struct clk *pixel_clk;
208 u32 byte_clk_rate;
209
210 struct gpio_desc *disp_en_gpio;
211 struct gpio_desc *te_gpio;
212
213 const struct dsi_config *cfg;
214
215 struct completion dma_comp;
216 struct completion video_comp;
217 struct mutex dev_mutex;
218 struct mutex cmd_mutex;
219 struct mutex clk_mutex;
220 spinlock_t intr_lock; /* Protect interrupt ctrl register */
221
222 u32 err_work_state;
223 struct work_struct err_work;
224 struct workqueue_struct *workqueue;
225
226 struct drm_gem_object *tx_gem_obj;
227 u8 *rx_buf;
228
229 struct drm_display_mode *mode;
230
231 /* Panel info */
232 struct device_node *panel_node;
233 unsigned int channel;
234 unsigned int lanes;
235 enum mipi_dsi_pixel_format format;
236 unsigned long mode_flags;
237
238 u32 dma_cmd_ctrl_restore;
239
240 bool registered;
241 bool power_on;
242 int irq;
243};
244
245static u32 dsi_get_bpp(const enum mipi_dsi_pixel_format fmt)
246{
247 switch (fmt) {
248 case MIPI_DSI_FMT_RGB565: return 16;
249 case MIPI_DSI_FMT_RGB666_PACKED: return 18;
250 case MIPI_DSI_FMT_RGB666:
251 case MIPI_DSI_FMT_RGB888:
252 default: return 24;
253 }
254}
255
256static inline u32 dsi_read(struct msm_dsi_host *msm_host, u32 reg)
257{
258 return msm_readl(msm_host->ctrl_base + msm_host->cfg->io_offset + reg);
259}
260static inline void dsi_write(struct msm_dsi_host *msm_host, u32 reg, u32 data)
261{
262 msm_writel(data, msm_host->ctrl_base + msm_host->cfg->io_offset + reg);
263}
264
265static int dsi_host_regulator_enable(struct msm_dsi_host *msm_host);
266static void dsi_host_regulator_disable(struct msm_dsi_host *msm_host);
267
268static const struct dsi_config *dsi_get_config(struct msm_dsi_host *msm_host)
269{
270 const struct dsi_config *cfg;
271 struct regulator *gdsc_reg;
272 int i, ret;
273 u32 major = 0, minor = 0;
274
275 gdsc_reg = regulator_get(&msm_host->pdev->dev, "gdsc");
Fabian Frederickbdc80de2015-05-04 19:03:55 +0200276 if (IS_ERR(gdsc_reg)) {
Hai Lia6895542015-03-31 14:36:33 -0400277 pr_err("%s: cannot get gdsc\n", __func__);
278 goto fail;
279 }
280 ret = regulator_enable(gdsc_reg);
281 if (ret) {
282 pr_err("%s: unable to enable gdsc\n", __func__);
283 regulator_put(gdsc_reg);
284 goto fail;
285 }
286 ret = clk_prepare_enable(msm_host->ahb_clk);
287 if (ret) {
288 pr_err("%s: unable to enable ahb_clk\n", __func__);
289 regulator_disable(gdsc_reg);
290 regulator_put(gdsc_reg);
291 goto fail;
292 }
293
294 ret = dsi_get_version(msm_host->ctrl_base, &major, &minor);
295
296 clk_disable_unprepare(msm_host->ahb_clk);
297 regulator_disable(gdsc_reg);
298 regulator_put(gdsc_reg);
299 if (ret) {
300 pr_err("%s: Invalid version\n", __func__);
301 goto fail;
302 }
303
304 for (i = 0; i < ARRAY_SIZE(dsi_cfgs); i++) {
305 cfg = dsi_cfgs + i;
306 if ((cfg->major == major) && (cfg->minor == minor))
307 return cfg;
308 }
309 pr_err("%s: Version %x:%x not support\n", __func__, major, minor);
310
311fail:
312 return NULL;
313}
314
315static inline struct msm_dsi_host *to_msm_dsi_host(struct mipi_dsi_host *host)
316{
317 return container_of(host, struct msm_dsi_host, base);
318}
319
320static void dsi_host_regulator_disable(struct msm_dsi_host *msm_host)
321{
322 struct regulator_bulk_data *s = msm_host->supplies;
323 const struct dsi_reg_entry *regs = msm_host->cfg->reg_cfg.regs;
324 int num = msm_host->cfg->reg_cfg.num;
325 int i;
326
327 DBG("");
328 for (i = num - 1; i >= 0; i--)
329 if (regs[i].disable_load >= 0)
Dave Airlie2c33ce02015-04-20 11:32:26 +1000330 regulator_set_load(s[i].consumer,
331 regs[i].disable_load);
Hai Lia6895542015-03-31 14:36:33 -0400332
333 regulator_bulk_disable(num, s);
334}
335
336static int dsi_host_regulator_enable(struct msm_dsi_host *msm_host)
337{
338 struct regulator_bulk_data *s = msm_host->supplies;
339 const struct dsi_reg_entry *regs = msm_host->cfg->reg_cfg.regs;
340 int num = msm_host->cfg->reg_cfg.num;
341 int ret, i;
342
343 DBG("");
344 for (i = 0; i < num; i++) {
345 if (regs[i].enable_load >= 0) {
Dave Airlie2c33ce02015-04-20 11:32:26 +1000346 ret = regulator_set_load(s[i].consumer,
347 regs[i].enable_load);
Hai Lia6895542015-03-31 14:36:33 -0400348 if (ret < 0) {
349 pr_err("regulator %d set op mode failed, %d\n",
350 i, ret);
351 goto fail;
352 }
353 }
354 }
355
356 ret = regulator_bulk_enable(num, s);
357 if (ret < 0) {
358 pr_err("regulator enable failed, %d\n", ret);
359 goto fail;
360 }
361
362 return 0;
363
364fail:
365 for (i--; i >= 0; i--)
Dave Airlie2c33ce02015-04-20 11:32:26 +1000366 regulator_set_load(s[i].consumer, regs[i].disable_load);
Hai Lia6895542015-03-31 14:36:33 -0400367 return ret;
368}
369
370static int dsi_regulator_init(struct msm_dsi_host *msm_host)
371{
372 struct regulator_bulk_data *s = msm_host->supplies;
373 const struct dsi_reg_entry *regs = msm_host->cfg->reg_cfg.regs;
374 int num = msm_host->cfg->reg_cfg.num;
375 int i, ret;
376
377 for (i = 0; i < num; i++)
378 s[i].supply = regs[i].name;
379
380 ret = devm_regulator_bulk_get(&msm_host->pdev->dev, num, s);
381 if (ret < 0) {
382 pr_err("%s: failed to init regulator, ret=%d\n",
383 __func__, ret);
384 return ret;
385 }
386
387 for (i = 0; i < num; i++) {
388 if ((regs[i].min_voltage >= 0) && (regs[i].max_voltage >= 0)) {
389 ret = regulator_set_voltage(s[i].consumer,
390 regs[i].min_voltage, regs[i].max_voltage);
391 if (ret < 0) {
392 pr_err("regulator %d set voltage failed, %d\n",
393 i, ret);
394 return ret;
395 }
396 }
397 }
398
399 return 0;
400}
401
402static int dsi_clk_init(struct msm_dsi_host *msm_host)
403{
404 struct device *dev = &msm_host->pdev->dev;
405 int ret = 0;
406
407 msm_host->mdp_core_clk = devm_clk_get(dev, "mdp_core_clk");
408 if (IS_ERR(msm_host->mdp_core_clk)) {
409 ret = PTR_ERR(msm_host->mdp_core_clk);
410 pr_err("%s: Unable to get mdp core clk. ret=%d\n",
411 __func__, ret);
412 goto exit;
413 }
414
415 msm_host->ahb_clk = devm_clk_get(dev, "iface_clk");
416 if (IS_ERR(msm_host->ahb_clk)) {
417 ret = PTR_ERR(msm_host->ahb_clk);
418 pr_err("%s: Unable to get mdss ahb clk. ret=%d\n",
419 __func__, ret);
420 goto exit;
421 }
422
423 msm_host->axi_clk = devm_clk_get(dev, "bus_clk");
424 if (IS_ERR(msm_host->axi_clk)) {
425 ret = PTR_ERR(msm_host->axi_clk);
426 pr_err("%s: Unable to get axi bus clk. ret=%d\n",
427 __func__, ret);
428 goto exit;
429 }
430
431 msm_host->mmss_misc_ahb_clk = devm_clk_get(dev, "core_mmss_clk");
432 if (IS_ERR(msm_host->mmss_misc_ahb_clk)) {
433 ret = PTR_ERR(msm_host->mmss_misc_ahb_clk);
434 pr_err("%s: Unable to get mmss misc ahb clk. ret=%d\n",
435 __func__, ret);
436 goto exit;
437 }
438
439 msm_host->byte_clk = devm_clk_get(dev, "byte_clk");
440 if (IS_ERR(msm_host->byte_clk)) {
441 ret = PTR_ERR(msm_host->byte_clk);
442 pr_err("%s: can't find dsi_byte_clk. ret=%d\n",
443 __func__, ret);
444 msm_host->byte_clk = NULL;
445 goto exit;
446 }
447
448 msm_host->pixel_clk = devm_clk_get(dev, "pixel_clk");
449 if (IS_ERR(msm_host->pixel_clk)) {
450 ret = PTR_ERR(msm_host->pixel_clk);
451 pr_err("%s: can't find dsi_pixel_clk. ret=%d\n",
452 __func__, ret);
453 msm_host->pixel_clk = NULL;
454 goto exit;
455 }
456
457 msm_host->esc_clk = devm_clk_get(dev, "core_clk");
458 if (IS_ERR(msm_host->esc_clk)) {
459 ret = PTR_ERR(msm_host->esc_clk);
460 pr_err("%s: can't find dsi_esc_clk. ret=%d\n",
461 __func__, ret);
462 msm_host->esc_clk = NULL;
463 goto exit;
464 }
465
466exit:
467 return ret;
468}
469
470static int dsi_bus_clk_enable(struct msm_dsi_host *msm_host)
471{
472 int ret;
473
474 DBG("id=%d", msm_host->id);
475
476 ret = clk_prepare_enable(msm_host->mdp_core_clk);
477 if (ret) {
478 pr_err("%s: failed to enable mdp_core_clock, %d\n",
479 __func__, ret);
480 goto core_clk_err;
481 }
482
483 ret = clk_prepare_enable(msm_host->ahb_clk);
484 if (ret) {
485 pr_err("%s: failed to enable ahb clock, %d\n", __func__, ret);
486 goto ahb_clk_err;
487 }
488
489 ret = clk_prepare_enable(msm_host->axi_clk);
490 if (ret) {
491 pr_err("%s: failed to enable ahb clock, %d\n", __func__, ret);
492 goto axi_clk_err;
493 }
494
495 ret = clk_prepare_enable(msm_host->mmss_misc_ahb_clk);
496 if (ret) {
497 pr_err("%s: failed to enable mmss misc ahb clk, %d\n",
498 __func__, ret);
499 goto misc_ahb_clk_err;
500 }
501
502 return 0;
503
504misc_ahb_clk_err:
505 clk_disable_unprepare(msm_host->axi_clk);
506axi_clk_err:
507 clk_disable_unprepare(msm_host->ahb_clk);
508ahb_clk_err:
509 clk_disable_unprepare(msm_host->mdp_core_clk);
510core_clk_err:
511 return ret;
512}
513
514static void dsi_bus_clk_disable(struct msm_dsi_host *msm_host)
515{
516 DBG("");
517 clk_disable_unprepare(msm_host->mmss_misc_ahb_clk);
518 clk_disable_unprepare(msm_host->axi_clk);
519 clk_disable_unprepare(msm_host->ahb_clk);
520 clk_disable_unprepare(msm_host->mdp_core_clk);
521}
522
523static int dsi_link_clk_enable(struct msm_dsi_host *msm_host)
524{
525 int ret;
526
527 DBG("Set clk rates: pclk=%d, byteclk=%d",
528 msm_host->mode->clock, msm_host->byte_clk_rate);
529
530 ret = clk_set_rate(msm_host->byte_clk, msm_host->byte_clk_rate);
531 if (ret) {
532 pr_err("%s: Failed to set rate byte clk, %d\n", __func__, ret);
533 goto error;
534 }
535
536 ret = clk_set_rate(msm_host->pixel_clk, msm_host->mode->clock * 1000);
537 if (ret) {
538 pr_err("%s: Failed to set rate pixel clk, %d\n", __func__, ret);
539 goto error;
540 }
541
542 ret = clk_prepare_enable(msm_host->esc_clk);
543 if (ret) {
544 pr_err("%s: Failed to enable dsi esc clk\n", __func__);
545 goto error;
546 }
547
548 ret = clk_prepare_enable(msm_host->byte_clk);
549 if (ret) {
550 pr_err("%s: Failed to enable dsi byte clk\n", __func__);
551 goto byte_clk_err;
552 }
553
554 ret = clk_prepare_enable(msm_host->pixel_clk);
555 if (ret) {
556 pr_err("%s: Failed to enable dsi pixel clk\n", __func__);
557 goto pixel_clk_err;
558 }
559
560 return 0;
561
562pixel_clk_err:
563 clk_disable_unprepare(msm_host->byte_clk);
564byte_clk_err:
565 clk_disable_unprepare(msm_host->esc_clk);
566error:
567 return ret;
568}
569
570static void dsi_link_clk_disable(struct msm_dsi_host *msm_host)
571{
572 clk_disable_unprepare(msm_host->esc_clk);
573 clk_disable_unprepare(msm_host->pixel_clk);
574 clk_disable_unprepare(msm_host->byte_clk);
575}
576
577static int dsi_clk_ctrl(struct msm_dsi_host *msm_host, bool enable)
578{
579 int ret = 0;
580
581 mutex_lock(&msm_host->clk_mutex);
582 if (enable) {
583 ret = dsi_bus_clk_enable(msm_host);
584 if (ret) {
585 pr_err("%s: Can not enable bus clk, %d\n",
586 __func__, ret);
587 goto unlock_ret;
588 }
589 ret = dsi_link_clk_enable(msm_host);
590 if (ret) {
591 pr_err("%s: Can not enable link clk, %d\n",
592 __func__, ret);
593 dsi_bus_clk_disable(msm_host);
594 goto unlock_ret;
595 }
596 } else {
597 dsi_link_clk_disable(msm_host);
598 dsi_bus_clk_disable(msm_host);
599 }
600
601unlock_ret:
602 mutex_unlock(&msm_host->clk_mutex);
603 return ret;
604}
605
606static int dsi_calc_clk_rate(struct msm_dsi_host *msm_host)
607{
608 struct drm_display_mode *mode = msm_host->mode;
609 u8 lanes = msm_host->lanes;
610 u32 bpp = dsi_get_bpp(msm_host->format);
611 u32 pclk_rate;
612
613 if (!mode) {
614 pr_err("%s: mode not set\n", __func__);
615 return -EINVAL;
616 }
617
618 pclk_rate = mode->clock * 1000;
619 if (lanes > 0) {
620 msm_host->byte_clk_rate = (pclk_rate * bpp) / (8 * lanes);
621 } else {
622 pr_err("%s: forcing mdss_dsi lanes to 1\n", __func__);
623 msm_host->byte_clk_rate = (pclk_rate * bpp) / 8;
624 }
625
626 DBG("pclk=%d, bclk=%d", pclk_rate, msm_host->byte_clk_rate);
627
628 return 0;
629}
630
631static void dsi_phy_sw_reset(struct msm_dsi_host *msm_host)
632{
633 DBG("");
634 dsi_write(msm_host, REG_DSI_PHY_RESET, DSI_PHY_RESET_RESET);
635 /* Make sure fully reset */
636 wmb();
637 udelay(1000);
638 dsi_write(msm_host, REG_DSI_PHY_RESET, 0);
639 udelay(100);
640}
641
642static void dsi_intr_ctrl(struct msm_dsi_host *msm_host, u32 mask, int enable)
643{
644 u32 intr;
645 unsigned long flags;
646
647 spin_lock_irqsave(&msm_host->intr_lock, flags);
648 intr = dsi_read(msm_host, REG_DSI_INTR_CTRL);
649
650 if (enable)
651 intr |= mask;
652 else
653 intr &= ~mask;
654
655 DBG("intr=%x enable=%d", intr, enable);
656
657 dsi_write(msm_host, REG_DSI_INTR_CTRL, intr);
658 spin_unlock_irqrestore(&msm_host->intr_lock, flags);
659}
660
661static inline enum dsi_traffic_mode dsi_get_traffic_mode(const u32 mode_flags)
662{
663 if (mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
664 return BURST_MODE;
665 else if (mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
666 return NON_BURST_SYNCH_PULSE;
667
668 return NON_BURST_SYNCH_EVENT;
669}
670
671static inline enum dsi_vid_dst_format dsi_get_vid_fmt(
672 const enum mipi_dsi_pixel_format mipi_fmt)
673{
674 switch (mipi_fmt) {
675 case MIPI_DSI_FMT_RGB888: return VID_DST_FORMAT_RGB888;
676 case MIPI_DSI_FMT_RGB666: return VID_DST_FORMAT_RGB666_LOOSE;
677 case MIPI_DSI_FMT_RGB666_PACKED: return VID_DST_FORMAT_RGB666;
678 case MIPI_DSI_FMT_RGB565: return VID_DST_FORMAT_RGB565;
679 default: return VID_DST_FORMAT_RGB888;
680 }
681}
682
683static inline enum dsi_cmd_dst_format dsi_get_cmd_fmt(
684 const enum mipi_dsi_pixel_format mipi_fmt)
685{
686 switch (mipi_fmt) {
687 case MIPI_DSI_FMT_RGB888: return CMD_DST_FORMAT_RGB888;
688 case MIPI_DSI_FMT_RGB666_PACKED:
689 case MIPI_DSI_FMT_RGB666: return VID_DST_FORMAT_RGB666;
690 case MIPI_DSI_FMT_RGB565: return CMD_DST_FORMAT_RGB565;
691 default: return CMD_DST_FORMAT_RGB888;
692 }
693}
694
695static void dsi_ctrl_config(struct msm_dsi_host *msm_host, bool enable,
696 u32 clk_pre, u32 clk_post)
697{
698 u32 flags = msm_host->mode_flags;
699 enum mipi_dsi_pixel_format mipi_fmt = msm_host->format;
700 u32 data = 0;
701
702 if (!enable) {
703 dsi_write(msm_host, REG_DSI_CTRL, 0);
704 return;
705 }
706
707 if (flags & MIPI_DSI_MODE_VIDEO) {
708 if (flags & MIPI_DSI_MODE_VIDEO_HSE)
709 data |= DSI_VID_CFG0_PULSE_MODE_HSA_HE;
710 if (flags & MIPI_DSI_MODE_VIDEO_HFP)
711 data |= DSI_VID_CFG0_HFP_POWER_STOP;
712 if (flags & MIPI_DSI_MODE_VIDEO_HBP)
713 data |= DSI_VID_CFG0_HBP_POWER_STOP;
714 if (flags & MIPI_DSI_MODE_VIDEO_HSA)
715 data |= DSI_VID_CFG0_HSA_POWER_STOP;
716 /* Always set low power stop mode for BLLP
717 * to let command engine send packets
718 */
719 data |= DSI_VID_CFG0_EOF_BLLP_POWER_STOP |
720 DSI_VID_CFG0_BLLP_POWER_STOP;
721 data |= DSI_VID_CFG0_TRAFFIC_MODE(dsi_get_traffic_mode(flags));
722 data |= DSI_VID_CFG0_DST_FORMAT(dsi_get_vid_fmt(mipi_fmt));
723 data |= DSI_VID_CFG0_VIRT_CHANNEL(msm_host->channel);
724 dsi_write(msm_host, REG_DSI_VID_CFG0, data);
725
726 /* Do not swap RGB colors */
727 data = DSI_VID_CFG1_RGB_SWAP(SWAP_RGB);
728 dsi_write(msm_host, REG_DSI_VID_CFG1, 0);
729 } else {
730 /* Do not swap RGB colors */
731 data = DSI_CMD_CFG0_RGB_SWAP(SWAP_RGB);
732 data |= DSI_CMD_CFG0_DST_FORMAT(dsi_get_cmd_fmt(mipi_fmt));
733 dsi_write(msm_host, REG_DSI_CMD_CFG0, data);
734
735 data = DSI_CMD_CFG1_WR_MEM_START(MIPI_DCS_WRITE_MEMORY_START) |
736 DSI_CMD_CFG1_WR_MEM_CONTINUE(
737 MIPI_DCS_WRITE_MEMORY_CONTINUE);
738 /* Always insert DCS command */
739 data |= DSI_CMD_CFG1_INSERT_DCS_COMMAND;
740 dsi_write(msm_host, REG_DSI_CMD_CFG1, data);
741 }
742
743 dsi_write(msm_host, REG_DSI_CMD_DMA_CTRL,
744 DSI_CMD_DMA_CTRL_FROM_FRAME_BUFFER |
745 DSI_CMD_DMA_CTRL_LOW_POWER);
746
747 data = 0;
748 /* Always assume dedicated TE pin */
749 data |= DSI_TRIG_CTRL_TE;
750 data |= DSI_TRIG_CTRL_MDP_TRIGGER(TRIGGER_NONE);
751 data |= DSI_TRIG_CTRL_DMA_TRIGGER(TRIGGER_SW);
752 data |= DSI_TRIG_CTRL_STREAM(msm_host->channel);
753 if ((msm_host->cfg->major == MSM_DSI_VER_MAJOR_6G) &&
754 (msm_host->cfg->minor >= MSM_DSI_6G_VER_MINOR_V1_2))
755 data |= DSI_TRIG_CTRL_BLOCK_DMA_WITHIN_FRAME;
756 dsi_write(msm_host, REG_DSI_TRIG_CTRL, data);
757
758 data = DSI_CLKOUT_TIMING_CTRL_T_CLK_POST(clk_post) |
759 DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE(clk_pre);
760 dsi_write(msm_host, REG_DSI_CLKOUT_TIMING_CTRL, data);
761
762 data = 0;
763 if (!(flags & MIPI_DSI_MODE_EOT_PACKET))
764 data |= DSI_EOT_PACKET_CTRL_TX_EOT_APPEND;
765 dsi_write(msm_host, REG_DSI_EOT_PACKET_CTRL, data);
766
767 /* allow only ack-err-status to generate interrupt */
768 dsi_write(msm_host, REG_DSI_ERR_INT_MASK0, 0x13ff3fe0);
769
770 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 1);
771
772 dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS);
773
774 data = DSI_CTRL_CLK_EN;
775
776 DBG("lane number=%d", msm_host->lanes);
777 if (msm_host->lanes == 2) {
778 data |= DSI_CTRL_LANE1 | DSI_CTRL_LANE2;
779 /* swap lanes for 2-lane panel for better performance */
780 dsi_write(msm_host, REG_DSI_LANE_SWAP_CTRL,
781 DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL(LANE_SWAP_1230));
782 } else {
783 /* Take 4 lanes as default */
784 data |= DSI_CTRL_LANE0 | DSI_CTRL_LANE1 | DSI_CTRL_LANE2 |
785 DSI_CTRL_LANE3;
786 /* Do not swap lanes for 4-lane panel */
787 dsi_write(msm_host, REG_DSI_LANE_SWAP_CTRL,
788 DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL(LANE_SWAP_0123));
789 }
Archit Taneja65c5e542015-04-08 11:37:40 +0530790
791 if (!(flags & MIPI_DSI_CLOCK_NON_CONTINUOUS))
792 dsi_write(msm_host, REG_DSI_LANE_CTRL,
793 DSI_LANE_CTRL_CLKLN_HS_FORCE_REQUEST);
794
Hai Lia6895542015-03-31 14:36:33 -0400795 data |= DSI_CTRL_ENABLE;
796
797 dsi_write(msm_host, REG_DSI_CTRL, data);
798}
799
800static void dsi_timing_setup(struct msm_dsi_host *msm_host)
801{
802 struct drm_display_mode *mode = msm_host->mode;
803 u32 hs_start = 0, vs_start = 0; /* take sync start as 0 */
804 u32 h_total = mode->htotal;
805 u32 v_total = mode->vtotal;
806 u32 hs_end = mode->hsync_end - mode->hsync_start;
807 u32 vs_end = mode->vsync_end - mode->vsync_start;
808 u32 ha_start = h_total - mode->hsync_start;
809 u32 ha_end = ha_start + mode->hdisplay;
810 u32 va_start = v_total - mode->vsync_start;
811 u32 va_end = va_start + mode->vdisplay;
812 u32 wc;
813
814 DBG("");
815
816 if (msm_host->mode_flags & MIPI_DSI_MODE_VIDEO) {
817 dsi_write(msm_host, REG_DSI_ACTIVE_H,
818 DSI_ACTIVE_H_START(ha_start) |
819 DSI_ACTIVE_H_END(ha_end));
820 dsi_write(msm_host, REG_DSI_ACTIVE_V,
821 DSI_ACTIVE_V_START(va_start) |
822 DSI_ACTIVE_V_END(va_end));
823 dsi_write(msm_host, REG_DSI_TOTAL,
824 DSI_TOTAL_H_TOTAL(h_total - 1) |
825 DSI_TOTAL_V_TOTAL(v_total - 1));
826
827 dsi_write(msm_host, REG_DSI_ACTIVE_HSYNC,
828 DSI_ACTIVE_HSYNC_START(hs_start) |
829 DSI_ACTIVE_HSYNC_END(hs_end));
830 dsi_write(msm_host, REG_DSI_ACTIVE_VSYNC_HPOS, 0);
831 dsi_write(msm_host, REG_DSI_ACTIVE_VSYNC_VPOS,
832 DSI_ACTIVE_VSYNC_VPOS_START(vs_start) |
833 DSI_ACTIVE_VSYNC_VPOS_END(vs_end));
834 } else { /* command mode */
835 /* image data and 1 byte write_memory_start cmd */
836 wc = mode->hdisplay * dsi_get_bpp(msm_host->format) / 8 + 1;
837
838 dsi_write(msm_host, REG_DSI_CMD_MDP_STREAM_CTRL,
839 DSI_CMD_MDP_STREAM_CTRL_WORD_COUNT(wc) |
840 DSI_CMD_MDP_STREAM_CTRL_VIRTUAL_CHANNEL(
841 msm_host->channel) |
842 DSI_CMD_MDP_STREAM_CTRL_DATA_TYPE(
843 MIPI_DSI_DCS_LONG_WRITE));
844
845 dsi_write(msm_host, REG_DSI_CMD_MDP_STREAM_TOTAL,
846 DSI_CMD_MDP_STREAM_TOTAL_H_TOTAL(mode->hdisplay) |
847 DSI_CMD_MDP_STREAM_TOTAL_V_TOTAL(mode->vdisplay));
848 }
849}
850
851static void dsi_sw_reset(struct msm_dsi_host *msm_host)
852{
853 dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS);
854 wmb(); /* clocks need to be enabled before reset */
855
856 dsi_write(msm_host, REG_DSI_RESET, 1);
857 wmb(); /* make sure reset happen */
858 dsi_write(msm_host, REG_DSI_RESET, 0);
859}
860
861static void dsi_op_mode_config(struct msm_dsi_host *msm_host,
862 bool video_mode, bool enable)
863{
864 u32 dsi_ctrl;
865
866 dsi_ctrl = dsi_read(msm_host, REG_DSI_CTRL);
867
868 if (!enable) {
869 dsi_ctrl &= ~(DSI_CTRL_ENABLE | DSI_CTRL_VID_MODE_EN |
870 DSI_CTRL_CMD_MODE_EN);
871 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_MDP_DONE |
872 DSI_IRQ_MASK_VIDEO_DONE, 0);
873 } else {
874 if (video_mode) {
875 dsi_ctrl |= DSI_CTRL_VID_MODE_EN;
876 } else { /* command mode */
877 dsi_ctrl |= DSI_CTRL_CMD_MODE_EN;
878 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_MDP_DONE, 1);
879 }
880 dsi_ctrl |= DSI_CTRL_ENABLE;
881 }
882
883 dsi_write(msm_host, REG_DSI_CTRL, dsi_ctrl);
884}
885
886static void dsi_set_tx_power_mode(int mode, struct msm_dsi_host *msm_host)
887{
888 u32 data;
889
890 data = dsi_read(msm_host, REG_DSI_CMD_DMA_CTRL);
891
892 if (mode == 0)
893 data &= ~DSI_CMD_DMA_CTRL_LOW_POWER;
894 else
895 data |= DSI_CMD_DMA_CTRL_LOW_POWER;
896
897 dsi_write(msm_host, REG_DSI_CMD_DMA_CTRL, data);
898}
899
900static void dsi_wait4video_done(struct msm_dsi_host *msm_host)
901{
902 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_VIDEO_DONE, 1);
903
904 reinit_completion(&msm_host->video_comp);
905
906 wait_for_completion_timeout(&msm_host->video_comp,
907 msecs_to_jiffies(70));
908
909 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_VIDEO_DONE, 0);
910}
911
912static void dsi_wait4video_eng_busy(struct msm_dsi_host *msm_host)
913{
914 if (!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO))
915 return;
916
917 if (msm_host->power_on) {
918 dsi_wait4video_done(msm_host);
919 /* delay 4 ms to skip BLLP */
920 usleep_range(2000, 4000);
921 }
922}
923
924/* dsi_cmd */
925static int dsi_tx_buf_alloc(struct msm_dsi_host *msm_host, int size)
926{
927 struct drm_device *dev = msm_host->dev;
928 int ret;
929 u32 iova;
930
931 mutex_lock(&dev->struct_mutex);
932 msm_host->tx_gem_obj = msm_gem_new(dev, size, MSM_BO_UNCACHED);
933 if (IS_ERR(msm_host->tx_gem_obj)) {
934 ret = PTR_ERR(msm_host->tx_gem_obj);
935 pr_err("%s: failed to allocate gem, %d\n", __func__, ret);
936 msm_host->tx_gem_obj = NULL;
937 mutex_unlock(&dev->struct_mutex);
938 return ret;
939 }
940
941 ret = msm_gem_get_iova_locked(msm_host->tx_gem_obj, 0, &iova);
942 if (ret) {
943 pr_err("%s: failed to get iova, %d\n", __func__, ret);
944 return ret;
945 }
946 mutex_unlock(&dev->struct_mutex);
947
948 if (iova & 0x07) {
949 pr_err("%s: buf NOT 8 bytes aligned\n", __func__);
950 return -EINVAL;
951 }
952
953 return 0;
954}
955
956static void dsi_tx_buf_free(struct msm_dsi_host *msm_host)
957{
958 struct drm_device *dev = msm_host->dev;
959
960 if (msm_host->tx_gem_obj) {
961 msm_gem_put_iova(msm_host->tx_gem_obj, 0);
962 mutex_lock(&dev->struct_mutex);
963 msm_gem_free_object(msm_host->tx_gem_obj);
964 msm_host->tx_gem_obj = NULL;
965 mutex_unlock(&dev->struct_mutex);
966 }
967}
968
969/*
970 * prepare cmd buffer to be txed
971 */
972static int dsi_cmd_dma_add(struct drm_gem_object *tx_gem,
973 const struct mipi_dsi_msg *msg)
974{
975 struct mipi_dsi_packet packet;
976 int len;
977 int ret;
978 u8 *data;
979
980 ret = mipi_dsi_create_packet(&packet, msg);
981 if (ret) {
982 pr_err("%s: create packet failed, %d\n", __func__, ret);
983 return ret;
984 }
985 len = (packet.size + 3) & (~0x3);
986
987 if (len > tx_gem->size) {
988 pr_err("%s: packet size is too big\n", __func__);
989 return -EINVAL;
990 }
991
992 data = msm_gem_vaddr(tx_gem);
993
994 if (IS_ERR(data)) {
995 ret = PTR_ERR(data);
996 pr_err("%s: get vaddr failed, %d\n", __func__, ret);
997 return ret;
998 }
999
1000 /* MSM specific command format in memory */
1001 data[0] = packet.header[1];
1002 data[1] = packet.header[2];
1003 data[2] = packet.header[0];
1004 data[3] = BIT(7); /* Last packet */
1005 if (mipi_dsi_packet_format_is_long(msg->type))
1006 data[3] |= BIT(6);
1007 if (msg->rx_buf && msg->rx_len)
1008 data[3] |= BIT(5);
1009
1010 /* Long packet */
1011 if (packet.payload && packet.payload_length)
1012 memcpy(data + 4, packet.payload, packet.payload_length);
1013
1014 /* Append 0xff to the end */
1015 if (packet.size < len)
1016 memset(data + packet.size, 0xff, len - packet.size);
1017
1018 return len;
1019}
1020
1021/*
1022 * dsi_short_read1_resp: 1 parameter
1023 */
1024static int dsi_short_read1_resp(u8 *buf, const struct mipi_dsi_msg *msg)
1025{
1026 u8 *data = msg->rx_buf;
1027 if (data && (msg->rx_len >= 1)) {
1028 *data = buf[1]; /* strip out dcs type */
1029 return 1;
1030 } else {
Stephane Viau981371f2015-04-30 10:39:26 -04001031 pr_err("%s: read data does not match with rx_buf len %zu\n",
Hai Lia6895542015-03-31 14:36:33 -04001032 __func__, msg->rx_len);
1033 return -EINVAL;
1034 }
1035}
1036
1037/*
1038 * dsi_short_read2_resp: 2 parameter
1039 */
1040static int dsi_short_read2_resp(u8 *buf, const struct mipi_dsi_msg *msg)
1041{
1042 u8 *data = msg->rx_buf;
1043 if (data && (msg->rx_len >= 2)) {
1044 data[0] = buf[1]; /* strip out dcs type */
1045 data[1] = buf[2];
1046 return 2;
1047 } else {
Stephane Viau981371f2015-04-30 10:39:26 -04001048 pr_err("%s: read data does not match with rx_buf len %zu\n",
Hai Lia6895542015-03-31 14:36:33 -04001049 __func__, msg->rx_len);
1050 return -EINVAL;
1051 }
1052}
1053
1054static int dsi_long_read_resp(u8 *buf, const struct mipi_dsi_msg *msg)
1055{
1056 /* strip out 4 byte dcs header */
1057 if (msg->rx_buf && msg->rx_len)
1058 memcpy(msg->rx_buf, buf + 4, msg->rx_len);
1059
1060 return msg->rx_len;
1061}
1062
1063
1064static int dsi_cmd_dma_tx(struct msm_dsi_host *msm_host, int len)
1065{
1066 int ret;
1067 u32 iova;
1068 bool triggered;
1069
1070 ret = msm_gem_get_iova(msm_host->tx_gem_obj, 0, &iova);
1071 if (ret) {
1072 pr_err("%s: failed to get iova: %d\n", __func__, ret);
1073 return ret;
1074 }
1075
1076 reinit_completion(&msm_host->dma_comp);
1077
1078 dsi_wait4video_eng_busy(msm_host);
1079
1080 triggered = msm_dsi_manager_cmd_xfer_trigger(
1081 msm_host->id, iova, len);
1082 if (triggered) {
1083 ret = wait_for_completion_timeout(&msm_host->dma_comp,
1084 msecs_to_jiffies(200));
1085 DBG("ret=%d", ret);
1086 if (ret == 0)
1087 ret = -ETIMEDOUT;
1088 else
1089 ret = len;
1090 } else
1091 ret = len;
1092
1093 return ret;
1094}
1095
1096static int dsi_cmd_dma_rx(struct msm_dsi_host *msm_host,
1097 u8 *buf, int rx_byte, int pkt_size)
1098{
1099 u32 *lp, *temp, data;
1100 int i, j = 0, cnt;
Hai Lia6895542015-03-31 14:36:33 -04001101 u32 read_cnt;
1102 u8 reg[16];
1103 int repeated_bytes = 0;
1104 int buf_offset = buf - msm_host->rx_buf;
1105
1106 lp = (u32 *)buf;
1107 temp = (u32 *)reg;
1108 cnt = (rx_byte + 3) >> 2;
1109 if (cnt > 4)
1110 cnt = 4; /* 4 x 32 bits registers only */
1111
Hai Liec1936e2015-04-29 11:39:00 -04001112 if (rx_byte == 4)
1113 read_cnt = 4;
1114 else
1115 read_cnt = pkt_size + 6;
Hai Lia6895542015-03-31 14:36:33 -04001116
1117 /*
1118 * In case of multiple reads from the panel, after the first read, there
1119 * is possibility that there are some bytes in the payload repeating in
1120 * the RDBK_DATA registers. Since we read all the parameters from the
1121 * panel right from the first byte for every pass. We need to skip the
1122 * repeating bytes and then append the new parameters to the rx buffer.
1123 */
1124 if (read_cnt > 16) {
1125 int bytes_shifted;
1126 /* Any data more than 16 bytes will be shifted out.
1127 * The temp read buffer should already contain these bytes.
1128 * The remaining bytes in read buffer are the repeated bytes.
1129 */
1130 bytes_shifted = read_cnt - 16;
1131 repeated_bytes = buf_offset - bytes_shifted;
1132 }
1133
1134 for (i = cnt - 1; i >= 0; i--) {
1135 data = dsi_read(msm_host, REG_DSI_RDBK_DATA(i));
1136 *temp++ = ntohl(data); /* to host byte order */
1137 DBG("data = 0x%x and ntohl(data) = 0x%x", data, ntohl(data));
1138 }
1139
1140 for (i = repeated_bytes; i < 16; i++)
1141 buf[j++] = reg[i];
1142
1143 return j;
1144}
1145
1146static int dsi_cmds2buf_tx(struct msm_dsi_host *msm_host,
1147 const struct mipi_dsi_msg *msg)
1148{
1149 int len, ret;
1150 int bllp_len = msm_host->mode->hdisplay *
1151 dsi_get_bpp(msm_host->format) / 8;
1152
1153 len = dsi_cmd_dma_add(msm_host->tx_gem_obj, msg);
1154 if (!len) {
1155 pr_err("%s: failed to add cmd type = 0x%x\n",
1156 __func__, msg->type);
1157 return -EINVAL;
1158 }
1159
1160 /* for video mode, do not send cmds more than
1161 * one pixel line, since it only transmit it
1162 * during BLLP.
1163 */
1164 /* TODO: if the command is sent in LP mode, the bit rate is only
1165 * half of esc clk rate. In this case, if the video is already
1166 * actively streaming, we need to check more carefully if the
1167 * command can be fit into one BLLP.
1168 */
1169 if ((msm_host->mode_flags & MIPI_DSI_MODE_VIDEO) && (len > bllp_len)) {
1170 pr_err("%s: cmd cannot fit into BLLP period, len=%d\n",
1171 __func__, len);
1172 return -EINVAL;
1173 }
1174
1175 ret = dsi_cmd_dma_tx(msm_host, len);
1176 if (ret < len) {
1177 pr_err("%s: cmd dma tx failed, type=0x%x, data0=0x%x, len=%d\n",
1178 __func__, msg->type, (*(u8 *)(msg->tx_buf)), len);
1179 return -ECOMM;
1180 }
1181
1182 return len;
1183}
1184
1185static void dsi_sw_reset_restore(struct msm_dsi_host *msm_host)
1186{
1187 u32 data0, data1;
1188
1189 data0 = dsi_read(msm_host, REG_DSI_CTRL);
1190 data1 = data0;
1191 data1 &= ~DSI_CTRL_ENABLE;
1192 dsi_write(msm_host, REG_DSI_CTRL, data1);
1193 /*
1194 * dsi controller need to be disabled before
1195 * clocks turned on
1196 */
1197 wmb();
1198
1199 dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS);
1200 wmb(); /* make sure clocks enabled */
1201
1202 /* dsi controller can only be reset while clocks are running */
1203 dsi_write(msm_host, REG_DSI_RESET, 1);
1204 wmb(); /* make sure reset happen */
1205 dsi_write(msm_host, REG_DSI_RESET, 0);
1206 wmb(); /* controller out of reset */
1207 dsi_write(msm_host, REG_DSI_CTRL, data0);
1208 wmb(); /* make sure dsi controller enabled again */
1209}
1210
1211static void dsi_err_worker(struct work_struct *work)
1212{
1213 struct msm_dsi_host *msm_host =
1214 container_of(work, struct msm_dsi_host, err_work);
1215 u32 status = msm_host->err_work_state;
1216
Rob Clarkff431fa2015-05-07 15:19:02 -04001217 pr_err_ratelimited("%s: status=%x\n", __func__, status);
Hai Lia6895542015-03-31 14:36:33 -04001218 if (status & DSI_ERR_STATE_MDP_FIFO_UNDERFLOW)
1219 dsi_sw_reset_restore(msm_host);
1220
1221 /* It is safe to clear here because error irq is disabled. */
1222 msm_host->err_work_state = 0;
1223
1224 /* enable dsi error interrupt */
1225 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 1);
1226}
1227
1228static void dsi_ack_err_status(struct msm_dsi_host *msm_host)
1229{
1230 u32 status;
1231
1232 status = dsi_read(msm_host, REG_DSI_ACK_ERR_STATUS);
1233
1234 if (status) {
1235 dsi_write(msm_host, REG_DSI_ACK_ERR_STATUS, status);
1236 /* Writing of an extra 0 needed to clear error bits */
1237 dsi_write(msm_host, REG_DSI_ACK_ERR_STATUS, 0);
1238 msm_host->err_work_state |= DSI_ERR_STATE_ACK;
1239 }
1240}
1241
1242static void dsi_timeout_status(struct msm_dsi_host *msm_host)
1243{
1244 u32 status;
1245
1246 status = dsi_read(msm_host, REG_DSI_TIMEOUT_STATUS);
1247
1248 if (status) {
1249 dsi_write(msm_host, REG_DSI_TIMEOUT_STATUS, status);
1250 msm_host->err_work_state |= DSI_ERR_STATE_TIMEOUT;
1251 }
1252}
1253
1254static void dsi_dln0_phy_err(struct msm_dsi_host *msm_host)
1255{
1256 u32 status;
1257
1258 status = dsi_read(msm_host, REG_DSI_DLN0_PHY_ERR);
1259
1260 if (status) {
1261 dsi_write(msm_host, REG_DSI_DLN0_PHY_ERR, status);
1262 msm_host->err_work_state |= DSI_ERR_STATE_DLN0_PHY;
1263 }
1264}
1265
1266static void dsi_fifo_status(struct msm_dsi_host *msm_host)
1267{
1268 u32 status;
1269
1270 status = dsi_read(msm_host, REG_DSI_FIFO_STATUS);
1271
1272 /* fifo underflow, overflow */
1273 if (status) {
1274 dsi_write(msm_host, REG_DSI_FIFO_STATUS, status);
1275 msm_host->err_work_state |= DSI_ERR_STATE_FIFO;
1276 if (status & DSI_FIFO_STATUS_CMD_MDP_FIFO_UNDERFLOW)
1277 msm_host->err_work_state |=
1278 DSI_ERR_STATE_MDP_FIFO_UNDERFLOW;
1279 }
1280}
1281
1282static void dsi_status(struct msm_dsi_host *msm_host)
1283{
1284 u32 status;
1285
1286 status = dsi_read(msm_host, REG_DSI_STATUS0);
1287
1288 if (status & DSI_STATUS0_INTERLEAVE_OP_CONTENTION) {
1289 dsi_write(msm_host, REG_DSI_STATUS0, status);
1290 msm_host->err_work_state |=
1291 DSI_ERR_STATE_INTERLEAVE_OP_CONTENTION;
1292 }
1293}
1294
1295static void dsi_clk_status(struct msm_dsi_host *msm_host)
1296{
1297 u32 status;
1298
1299 status = dsi_read(msm_host, REG_DSI_CLK_STATUS);
1300
1301 if (status & DSI_CLK_STATUS_PLL_UNLOCKED) {
1302 dsi_write(msm_host, REG_DSI_CLK_STATUS, status);
1303 msm_host->err_work_state |= DSI_ERR_STATE_PLL_UNLOCKED;
1304 }
1305}
1306
1307static void dsi_error(struct msm_dsi_host *msm_host)
1308{
1309 /* disable dsi error interrupt */
1310 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 0);
1311
1312 dsi_clk_status(msm_host);
1313 dsi_fifo_status(msm_host);
1314 dsi_ack_err_status(msm_host);
1315 dsi_timeout_status(msm_host);
1316 dsi_status(msm_host);
1317 dsi_dln0_phy_err(msm_host);
1318
1319 queue_work(msm_host->workqueue, &msm_host->err_work);
1320}
1321
1322static irqreturn_t dsi_host_irq(int irq, void *ptr)
1323{
1324 struct msm_dsi_host *msm_host = ptr;
1325 u32 isr;
1326 unsigned long flags;
1327
1328 if (!msm_host->ctrl_base)
1329 return IRQ_HANDLED;
1330
1331 spin_lock_irqsave(&msm_host->intr_lock, flags);
1332 isr = dsi_read(msm_host, REG_DSI_INTR_CTRL);
1333 dsi_write(msm_host, REG_DSI_INTR_CTRL, isr);
1334 spin_unlock_irqrestore(&msm_host->intr_lock, flags);
1335
1336 DBG("isr=0x%x, id=%d", isr, msm_host->id);
1337
1338 if (isr & DSI_IRQ_ERROR)
1339 dsi_error(msm_host);
1340
1341 if (isr & DSI_IRQ_VIDEO_DONE)
1342 complete(&msm_host->video_comp);
1343
1344 if (isr & DSI_IRQ_CMD_DMA_DONE)
1345 complete(&msm_host->dma_comp);
1346
1347 return IRQ_HANDLED;
1348}
1349
1350static int dsi_host_init_panel_gpios(struct msm_dsi_host *msm_host,
1351 struct device *panel_device)
1352{
1353 int ret;
1354
1355 msm_host->disp_en_gpio = devm_gpiod_get(panel_device,
1356 "disp-enable");
1357 if (IS_ERR(msm_host->disp_en_gpio)) {
1358 DBG("cannot get disp-enable-gpios %ld",
1359 PTR_ERR(msm_host->disp_en_gpio));
1360 msm_host->disp_en_gpio = NULL;
1361 }
1362 if (msm_host->disp_en_gpio) {
1363 ret = gpiod_direction_output(msm_host->disp_en_gpio, 0);
1364 if (ret) {
1365 pr_err("cannot set dir to disp-en-gpios %d\n", ret);
1366 return ret;
1367 }
1368 }
1369
1370 msm_host->te_gpio = devm_gpiod_get(panel_device, "disp-te");
1371 if (IS_ERR(msm_host->te_gpio)) {
1372 DBG("cannot get disp-te-gpios %ld", PTR_ERR(msm_host->te_gpio));
1373 msm_host->te_gpio = NULL;
1374 }
1375
1376 if (msm_host->te_gpio) {
1377 ret = gpiod_direction_input(msm_host->te_gpio);
1378 if (ret) {
1379 pr_err("%s: cannot set dir to disp-te-gpios, %d\n",
1380 __func__, ret);
1381 return ret;
1382 }
1383 }
1384
1385 return 0;
1386}
1387
1388static int dsi_host_attach(struct mipi_dsi_host *host,
1389 struct mipi_dsi_device *dsi)
1390{
1391 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1392 int ret;
1393
1394 msm_host->channel = dsi->channel;
1395 msm_host->lanes = dsi->lanes;
1396 msm_host->format = dsi->format;
1397 msm_host->mode_flags = dsi->mode_flags;
1398
1399 msm_host->panel_node = dsi->dev.of_node;
1400
1401 /* Some gpios defined in panel DT need to be controlled by host */
1402 ret = dsi_host_init_panel_gpios(msm_host, &dsi->dev);
1403 if (ret)
1404 return ret;
1405
1406 DBG("id=%d", msm_host->id);
1407 if (msm_host->dev)
1408 drm_helper_hpd_irq_event(msm_host->dev);
1409
1410 return 0;
1411}
1412
1413static int dsi_host_detach(struct mipi_dsi_host *host,
1414 struct mipi_dsi_device *dsi)
1415{
1416 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1417
1418 msm_host->panel_node = NULL;
1419
1420 DBG("id=%d", msm_host->id);
1421 if (msm_host->dev)
1422 drm_helper_hpd_irq_event(msm_host->dev);
1423
1424 return 0;
1425}
1426
1427static ssize_t dsi_host_transfer(struct mipi_dsi_host *host,
1428 const struct mipi_dsi_msg *msg)
1429{
1430 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1431 int ret;
1432
1433 if (!msg || !msm_host->power_on)
1434 return -EINVAL;
1435
1436 mutex_lock(&msm_host->cmd_mutex);
1437 ret = msm_dsi_manager_cmd_xfer(msm_host->id, msg);
1438 mutex_unlock(&msm_host->cmd_mutex);
1439
1440 return ret;
1441}
1442
1443static struct mipi_dsi_host_ops dsi_host_ops = {
1444 .attach = dsi_host_attach,
1445 .detach = dsi_host_detach,
1446 .transfer = dsi_host_transfer,
1447};
1448
1449int msm_dsi_host_init(struct msm_dsi *msm_dsi)
1450{
1451 struct msm_dsi_host *msm_host = NULL;
1452 struct platform_device *pdev = msm_dsi->pdev;
1453 int ret;
1454
1455 msm_host = devm_kzalloc(&pdev->dev, sizeof(*msm_host), GFP_KERNEL);
1456 if (!msm_host) {
1457 pr_err("%s: FAILED: cannot alloc dsi host\n",
1458 __func__);
1459 ret = -ENOMEM;
1460 goto fail;
1461 }
1462
1463 ret = of_property_read_u32(pdev->dev.of_node,
1464 "qcom,dsi-host-index", &msm_host->id);
1465 if (ret) {
1466 dev_err(&pdev->dev,
1467 "%s: host index not specified, ret=%d\n",
1468 __func__, ret);
1469 goto fail;
1470 }
1471 msm_host->pdev = pdev;
1472
1473 ret = dsi_clk_init(msm_host);
1474 if (ret) {
1475 pr_err("%s: unable to initialize dsi clks\n", __func__);
1476 goto fail;
1477 }
1478
1479 msm_host->ctrl_base = msm_ioremap(pdev, "dsi_ctrl", "DSI CTRL");
1480 if (IS_ERR(msm_host->ctrl_base)) {
1481 pr_err("%s: unable to map Dsi ctrl base\n", __func__);
1482 ret = PTR_ERR(msm_host->ctrl_base);
1483 goto fail;
1484 }
1485
1486 msm_host->cfg = dsi_get_config(msm_host);
1487 if (!msm_host->cfg) {
1488 ret = -EINVAL;
1489 pr_err("%s: get config failed\n", __func__);
1490 goto fail;
1491 }
1492
1493 ret = dsi_regulator_init(msm_host);
1494 if (ret) {
1495 pr_err("%s: regulator init failed\n", __func__);
1496 goto fail;
1497 }
1498
1499 msm_host->rx_buf = devm_kzalloc(&pdev->dev, SZ_4K, GFP_KERNEL);
1500 if (!msm_host->rx_buf) {
1501 pr_err("%s: alloc rx temp buf failed\n", __func__);
1502 goto fail;
1503 }
1504
1505 init_completion(&msm_host->dma_comp);
1506 init_completion(&msm_host->video_comp);
1507 mutex_init(&msm_host->dev_mutex);
1508 mutex_init(&msm_host->cmd_mutex);
1509 mutex_init(&msm_host->clk_mutex);
1510 spin_lock_init(&msm_host->intr_lock);
1511
1512 /* setup workqueue */
1513 msm_host->workqueue = alloc_ordered_workqueue("dsi_drm_work", 0);
1514 INIT_WORK(&msm_host->err_work, dsi_err_worker);
1515
1516 msm_dsi->phy = msm_dsi_phy_init(pdev, msm_host->cfg->phy_type,
1517 msm_host->id);
1518 if (!msm_dsi->phy) {
1519 ret = -EINVAL;
1520 pr_err("%s: phy init failed\n", __func__);
1521 goto fail;
1522 }
1523 msm_dsi->host = &msm_host->base;
1524 msm_dsi->id = msm_host->id;
1525
1526 DBG("Dsi Host %d initialized", msm_host->id);
1527 return 0;
1528
1529fail:
1530 return ret;
1531}
1532
1533void msm_dsi_host_destroy(struct mipi_dsi_host *host)
1534{
1535 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1536
1537 DBG("");
1538 dsi_tx_buf_free(msm_host);
1539 if (msm_host->workqueue) {
1540 flush_workqueue(msm_host->workqueue);
1541 destroy_workqueue(msm_host->workqueue);
1542 msm_host->workqueue = NULL;
1543 }
1544
1545 mutex_destroy(&msm_host->clk_mutex);
1546 mutex_destroy(&msm_host->cmd_mutex);
1547 mutex_destroy(&msm_host->dev_mutex);
1548}
1549
1550int msm_dsi_host_modeset_init(struct mipi_dsi_host *host,
1551 struct drm_device *dev)
1552{
1553 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1554 struct platform_device *pdev = msm_host->pdev;
1555 int ret;
1556
1557 msm_host->irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
1558 if (msm_host->irq < 0) {
1559 ret = msm_host->irq;
1560 dev_err(dev->dev, "failed to get irq: %d\n", ret);
1561 return ret;
1562 }
1563
1564 ret = devm_request_irq(&pdev->dev, msm_host->irq,
1565 dsi_host_irq, IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
1566 "dsi_isr", msm_host);
1567 if (ret < 0) {
1568 dev_err(&pdev->dev, "failed to request IRQ%u: %d\n",
1569 msm_host->irq, ret);
1570 return ret;
1571 }
1572
1573 msm_host->dev = dev;
1574 ret = dsi_tx_buf_alloc(msm_host, SZ_4K);
1575 if (ret) {
1576 pr_err("%s: alloc tx gem obj failed, %d\n", __func__, ret);
1577 return ret;
1578 }
1579
1580 return 0;
1581}
1582
1583int msm_dsi_host_register(struct mipi_dsi_host *host, bool check_defer)
1584{
1585 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1586 struct device_node *node;
1587 int ret;
1588
1589 /* Register mipi dsi host */
1590 if (!msm_host->registered) {
1591 host->dev = &msm_host->pdev->dev;
1592 host->ops = &dsi_host_ops;
1593 ret = mipi_dsi_host_register(host);
1594 if (ret)
1595 return ret;
1596
1597 msm_host->registered = true;
1598
1599 /* If the panel driver has not been probed after host register,
1600 * we should defer the host's probe.
1601 * It makes sure panel is connected when fbcon detects
1602 * connector status and gets the proper display mode to
1603 * create framebuffer.
1604 */
1605 if (check_defer) {
1606 node = of_get_child_by_name(msm_host->pdev->dev.of_node,
1607 "panel");
1608 if (node) {
1609 if (!of_drm_find_panel(node))
1610 return -EPROBE_DEFER;
1611 }
1612 }
1613 }
1614
1615 return 0;
1616}
1617
1618void msm_dsi_host_unregister(struct mipi_dsi_host *host)
1619{
1620 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1621
1622 if (msm_host->registered) {
1623 mipi_dsi_host_unregister(host);
1624 host->dev = NULL;
1625 host->ops = NULL;
1626 msm_host->registered = false;
1627 }
1628}
1629
1630int msm_dsi_host_xfer_prepare(struct mipi_dsi_host *host,
1631 const struct mipi_dsi_msg *msg)
1632{
1633 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1634
1635 /* TODO: make sure dsi_cmd_mdp is idle.
1636 * Since DSI6G v1.2.0, we can set DSI_TRIG_CTRL.BLOCK_DMA_WITHIN_FRAME
1637 * to ask H/W to wait until cmd mdp is idle. S/W wait is not needed.
1638 * How to handle the old versions? Wait for mdp cmd done?
1639 */
1640
1641 /*
1642 * mdss interrupt is generated in mdp core clock domain
1643 * mdp clock need to be enabled to receive dsi interrupt
1644 */
1645 dsi_clk_ctrl(msm_host, 1);
1646
1647 /* TODO: vote for bus bandwidth */
1648
1649 if (!(msg->flags & MIPI_DSI_MSG_USE_LPM))
1650 dsi_set_tx_power_mode(0, msm_host);
1651
1652 msm_host->dma_cmd_ctrl_restore = dsi_read(msm_host, REG_DSI_CTRL);
1653 dsi_write(msm_host, REG_DSI_CTRL,
1654 msm_host->dma_cmd_ctrl_restore |
1655 DSI_CTRL_CMD_MODE_EN |
1656 DSI_CTRL_ENABLE);
1657 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_DMA_DONE, 1);
1658
1659 return 0;
1660}
1661
1662void msm_dsi_host_xfer_restore(struct mipi_dsi_host *host,
1663 const struct mipi_dsi_msg *msg)
1664{
1665 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1666
1667 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_DMA_DONE, 0);
1668 dsi_write(msm_host, REG_DSI_CTRL, msm_host->dma_cmd_ctrl_restore);
1669
1670 if (!(msg->flags & MIPI_DSI_MSG_USE_LPM))
1671 dsi_set_tx_power_mode(1, msm_host);
1672
1673 /* TODO: unvote for bus bandwidth */
1674
1675 dsi_clk_ctrl(msm_host, 0);
1676}
1677
1678int msm_dsi_host_cmd_tx(struct mipi_dsi_host *host,
1679 const struct mipi_dsi_msg *msg)
1680{
1681 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1682
1683 return dsi_cmds2buf_tx(msm_host, msg);
1684}
1685
1686int msm_dsi_host_cmd_rx(struct mipi_dsi_host *host,
1687 const struct mipi_dsi_msg *msg)
1688{
1689 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1690 int data_byte, rx_byte, dlen, end;
1691 int short_response, diff, pkt_size, ret = 0;
1692 char cmd;
1693 int rlen = msg->rx_len;
1694 u8 *buf;
1695
1696 if (rlen <= 2) {
1697 short_response = 1;
1698 pkt_size = rlen;
1699 rx_byte = 4;
1700 } else {
1701 short_response = 0;
1702 data_byte = 10; /* first read */
1703 if (rlen < data_byte)
1704 pkt_size = rlen;
1705 else
1706 pkt_size = data_byte;
1707 rx_byte = data_byte + 6; /* 4 header + 2 crc */
1708 }
1709
1710 buf = msm_host->rx_buf;
1711 end = 0;
1712 while (!end) {
1713 u8 tx[2] = {pkt_size & 0xff, pkt_size >> 8};
1714 struct mipi_dsi_msg max_pkt_size_msg = {
1715 .channel = msg->channel,
1716 .type = MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE,
1717 .tx_len = 2,
1718 .tx_buf = tx,
1719 };
1720
1721 DBG("rlen=%d pkt_size=%d rx_byte=%d",
1722 rlen, pkt_size, rx_byte);
1723
1724 ret = dsi_cmds2buf_tx(msm_host, &max_pkt_size_msg);
1725 if (ret < 2) {
1726 pr_err("%s: Set max pkt size failed, %d\n",
1727 __func__, ret);
1728 return -EINVAL;
1729 }
1730
1731 if ((msm_host->cfg->major == MSM_DSI_VER_MAJOR_6G) &&
1732 (msm_host->cfg->minor >= MSM_DSI_6G_VER_MINOR_V1_1)) {
1733 /* Clear the RDBK_DATA registers */
1734 dsi_write(msm_host, REG_DSI_RDBK_DATA_CTRL,
1735 DSI_RDBK_DATA_CTRL_CLR);
1736 wmb(); /* make sure the RDBK registers are cleared */
1737 dsi_write(msm_host, REG_DSI_RDBK_DATA_CTRL, 0);
1738 wmb(); /* release cleared status before transfer */
1739 }
1740
1741 ret = dsi_cmds2buf_tx(msm_host, msg);
1742 if (ret < msg->tx_len) {
1743 pr_err("%s: Read cmd Tx failed, %d\n", __func__, ret);
1744 return ret;
1745 }
1746
1747 /*
1748 * once cmd_dma_done interrupt received,
1749 * return data from client is ready and stored
1750 * at RDBK_DATA register already
1751 * since rx fifo is 16 bytes, dcs header is kept at first loop,
1752 * after that dcs header lost during shift into registers
1753 */
1754 dlen = dsi_cmd_dma_rx(msm_host, buf, rx_byte, pkt_size);
1755
1756 if (dlen <= 0)
1757 return 0;
1758
1759 if (short_response)
1760 break;
1761
1762 if (rlen <= data_byte) {
1763 diff = data_byte - rlen;
1764 end = 1;
1765 } else {
1766 diff = 0;
1767 rlen -= data_byte;
1768 }
1769
1770 if (!end) {
1771 dlen -= 2; /* 2 crc */
1772 dlen -= diff;
1773 buf += dlen; /* next start position */
1774 data_byte = 14; /* NOT first read */
1775 if (rlen < data_byte)
1776 pkt_size += rlen;
1777 else
1778 pkt_size += data_byte;
1779 DBG("buf=%p dlen=%d diff=%d", buf, dlen, diff);
1780 }
1781 }
1782
1783 /*
1784 * For single Long read, if the requested rlen < 10,
1785 * we need to shift the start position of rx
1786 * data buffer to skip the bytes which are not
1787 * updated.
1788 */
1789 if (pkt_size < 10 && !short_response)
1790 buf = msm_host->rx_buf + (10 - rlen);
1791 else
1792 buf = msm_host->rx_buf;
1793
1794 cmd = buf[0];
1795 switch (cmd) {
1796 case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
1797 pr_err("%s: rx ACK_ERR_PACLAGE\n", __func__);
1798 ret = 0;
Hai Li651ad3f2015-04-29 11:38:59 -04001799 break;
Hai Lia6895542015-03-31 14:36:33 -04001800 case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
1801 case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
1802 ret = dsi_short_read1_resp(buf, msg);
1803 break;
1804 case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
1805 case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
1806 ret = dsi_short_read2_resp(buf, msg);
1807 break;
1808 case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE:
1809 case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE:
1810 ret = dsi_long_read_resp(buf, msg);
1811 break;
1812 default:
1813 pr_warn("%s:Invalid response cmd\n", __func__);
1814 ret = 0;
1815 }
1816
1817 return ret;
1818}
1819
1820void msm_dsi_host_cmd_xfer_commit(struct mipi_dsi_host *host, u32 iova, u32 len)
1821{
1822 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1823
1824 dsi_write(msm_host, REG_DSI_DMA_BASE, iova);
1825 dsi_write(msm_host, REG_DSI_DMA_LEN, len);
1826 dsi_write(msm_host, REG_DSI_TRIG_DMA, 1);
1827
1828 /* Make sure trigger happens */
1829 wmb();
1830}
1831
1832int msm_dsi_host_enable(struct mipi_dsi_host *host)
1833{
1834 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1835
1836 dsi_op_mode_config(msm_host,
1837 !!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO), true);
1838
1839 /* TODO: clock should be turned off for command mode,
1840 * and only turned on before MDP START.
1841 * This part of code should be enabled once mdp driver support it.
1842 */
1843 /* if (msm_panel->mode == MSM_DSI_CMD_MODE)
1844 dsi_clk_ctrl(msm_host, 0); */
1845
1846 return 0;
1847}
1848
1849int msm_dsi_host_disable(struct mipi_dsi_host *host)
1850{
1851 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1852
1853 dsi_op_mode_config(msm_host,
1854 !!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO), false);
1855
1856 /* Since we have disabled INTF, the video engine won't stop so that
1857 * the cmd engine will be blocked.
1858 * Reset to disable video engine so that we can send off cmd.
1859 */
1860 dsi_sw_reset(msm_host);
1861
1862 return 0;
1863}
1864
1865int msm_dsi_host_power_on(struct mipi_dsi_host *host)
1866{
1867 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1868 u32 clk_pre = 0, clk_post = 0;
1869 int ret = 0;
1870
1871 mutex_lock(&msm_host->dev_mutex);
1872 if (msm_host->power_on) {
1873 DBG("dsi host already on");
1874 goto unlock_ret;
1875 }
1876
1877 ret = dsi_calc_clk_rate(msm_host);
1878 if (ret) {
1879 pr_err("%s: unable to calc clk rate, %d\n", __func__, ret);
1880 goto unlock_ret;
1881 }
1882
1883 ret = dsi_host_regulator_enable(msm_host);
1884 if (ret) {
1885 pr_err("%s:Failed to enable vregs.ret=%d\n",
1886 __func__, ret);
1887 goto unlock_ret;
1888 }
1889
1890 ret = dsi_bus_clk_enable(msm_host);
1891 if (ret) {
1892 pr_err("%s: failed to enable bus clocks, %d\n", __func__, ret);
1893 goto fail_disable_reg;
1894 }
1895
1896 dsi_phy_sw_reset(msm_host);
1897 ret = msm_dsi_manager_phy_enable(msm_host->id,
1898 msm_host->byte_clk_rate * 8,
1899 clk_get_rate(msm_host->esc_clk),
1900 &clk_pre, &clk_post);
1901 dsi_bus_clk_disable(msm_host);
1902 if (ret) {
1903 pr_err("%s: failed to enable phy, %d\n", __func__, ret);
1904 goto fail_disable_reg;
1905 }
1906
1907 ret = dsi_clk_ctrl(msm_host, 1);
1908 if (ret) {
1909 pr_err("%s: failed to enable clocks. ret=%d\n", __func__, ret);
1910 goto fail_disable_reg;
1911 }
1912
1913 dsi_timing_setup(msm_host);
1914 dsi_sw_reset(msm_host);
1915 dsi_ctrl_config(msm_host, true, clk_pre, clk_post);
1916
1917 if (msm_host->disp_en_gpio)
1918 gpiod_set_value(msm_host->disp_en_gpio, 1);
1919
1920 msm_host->power_on = true;
1921 mutex_unlock(&msm_host->dev_mutex);
1922
1923 return 0;
1924
1925fail_disable_reg:
1926 dsi_host_regulator_disable(msm_host);
1927unlock_ret:
1928 mutex_unlock(&msm_host->dev_mutex);
1929 return ret;
1930}
1931
1932int msm_dsi_host_power_off(struct mipi_dsi_host *host)
1933{
1934 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1935
1936 mutex_lock(&msm_host->dev_mutex);
1937 if (!msm_host->power_on) {
1938 DBG("dsi host already off");
1939 goto unlock_ret;
1940 }
1941
1942 dsi_ctrl_config(msm_host, false, 0, 0);
1943
1944 if (msm_host->disp_en_gpio)
1945 gpiod_set_value(msm_host->disp_en_gpio, 0);
1946
1947 msm_dsi_manager_phy_disable(msm_host->id);
1948
1949 dsi_clk_ctrl(msm_host, 0);
1950
1951 dsi_host_regulator_disable(msm_host);
1952
1953 DBG("-");
1954
1955 msm_host->power_on = false;
1956
1957unlock_ret:
1958 mutex_unlock(&msm_host->dev_mutex);
1959 return 0;
1960}
1961
1962int msm_dsi_host_set_display_mode(struct mipi_dsi_host *host,
1963 struct drm_display_mode *mode)
1964{
1965 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1966
1967 if (msm_host->mode) {
1968 drm_mode_destroy(msm_host->dev, msm_host->mode);
1969 msm_host->mode = NULL;
1970 }
1971
1972 msm_host->mode = drm_mode_duplicate(msm_host->dev, mode);
1973 if (IS_ERR(msm_host->mode)) {
1974 pr_err("%s: cannot duplicate mode\n", __func__);
1975 return PTR_ERR(msm_host->mode);
1976 }
1977
1978 return 0;
1979}
1980
1981struct drm_panel *msm_dsi_host_get_panel(struct mipi_dsi_host *host,
1982 unsigned long *panel_flags)
1983{
1984 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1985 struct drm_panel *panel;
1986
1987 panel = of_drm_find_panel(msm_host->panel_node);
1988 if (panel_flags)
1989 *panel_flags = msm_host->mode_flags;
1990
1991 return panel;
1992}
1993