blob: 9c467fe00551c4450810f3aface166153cdc2497 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_MCE_H
2#define _ASM_X86_MCE_H
Thomas Gleixnere2f43022007-10-17 18:04:40 +02003
David Howellsaf170c52012-12-14 22:37:13 +00004#include <uapi/asm/mce.h>
Thomas Gleixnere2f43022007-10-17 18:04:40 +02005
Borislav Petkovf51bde62012-12-21 17:03:58 +01006/*
7 * Machine Check support for x86
8 */
9
10/* MCG_CAP register defines */
11#define MCG_BANKCNT_MASK 0xff /* Number of Banks */
12#define MCG_CTL_P (1ULL<<8) /* MCG_CTL register available */
13#define MCG_EXT_P (1ULL<<9) /* Extended registers available */
14#define MCG_CMCI_P (1ULL<<10) /* CMCI supported */
15#define MCG_EXT_CNT_MASK 0xff0000 /* Number of Extended registers */
16#define MCG_EXT_CNT_SHIFT 16
17#define MCG_EXT_CNT(c) (((c) & MCG_EXT_CNT_MASK) >> MCG_EXT_CNT_SHIFT)
18#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
Chen, Gong4b3db702013-10-21 14:29:25 -070019#define MCG_ELOG_P (1ULL<<26) /* Extended error log supported */
Ashok Rajbc12edb2015-06-04 18:55:22 +020020#define MCG_LMCE_P (1ULL<<27) /* Local machine check supported */
Borislav Petkovf51bde62012-12-21 17:03:58 +010021
22/* MCG_STATUS register defines */
23#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
24#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
25#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
Ashok Rajbc12edb2015-06-04 18:55:22 +020026#define MCG_STATUS_LMCES (1ULL<<3) /* LMCE signaled */
27
28/* MCG_EXT_CTL register defines */
29#define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Enable LMCE */
Borislav Petkovf51bde62012-12-21 17:03:58 +010030
31/* MCi_STATUS register defines */
32#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
33#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
34#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
35#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
36#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
37#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
38#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
39#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
40#define MCI_STATUS_AR (1ULL<<55) /* Action required */
Tony Luck0ca06c02013-07-24 13:54:20 -070041
Chen Yuconge3480272014-11-18 10:09:19 +080042/* AMD-specific bits */
43#define MCI_STATUS_DEFERRED (1ULL<<44) /* declare an uncorrected error */
44#define MCI_STATUS_POISON (1ULL<<43) /* access poisonous data */
Aravind Gopalakrishnanbe0aec22016-03-07 14:02:18 +010045#define MCI_STATUS_TCC (1ULL<<55) /* Task context corrupt */
46
47/*
48 * McaX field if set indicates a given bank supports MCA extensions:
49 * - Deferred error interrupt type is specifiable by bank.
50 * - MCx_MISC0[BlkPtr] field indicates presence of extended MISC registers,
51 * But should not be used to determine MSR numbers.
52 * - TCC bit is present in MCx_STATUS.
53 */
54#define MCI_CONFIG_MCAX 0x1
55#define MCI_IPID_MCATYPE 0xFFFF0000
56#define MCI_IPID_HWID 0xFFF
Chen Yuconge3480272014-11-18 10:09:19 +080057
Tony Luck0ca06c02013-07-24 13:54:20 -070058/*
59 * Note that the full MCACOD field of IA32_MCi_STATUS MSR is
60 * bits 15:0. But bit 12 is the 'F' bit, defined for corrected
61 * errors to indicate that errors are being filtered by hardware.
62 * We should mask out bit 12 when looking for specific signatures
63 * of uncorrected errors - so the F bit is deliberately skipped
64 * in this #define.
65 */
66#define MCACOD 0xefff /* MCA Error Code */
Borislav Petkovf51bde62012-12-21 17:03:58 +010067
68/* Architecturally defined codes from SDM Vol. 3B Chapter 15 */
69#define MCACOD_SCRUB 0x00C0 /* 0xC0-0xCF Memory Scrubbing */
Tony Luck0ca06c02013-07-24 13:54:20 -070070#define MCACOD_SCRUBMSK 0xeff0 /* Skip bit 12 ('F' bit) */
Borislav Petkovf51bde62012-12-21 17:03:58 +010071#define MCACOD_L3WB 0x017A /* L3 Explicit Writeback */
72#define MCACOD_DATA 0x0134 /* Data Load */
73#define MCACOD_INSTR 0x0150 /* Instruction Fetch */
74
75/* MCi_MISC register defines */
76#define MCI_MISC_ADDR_LSB(m) ((m) & 0x3f)
77#define MCI_MISC_ADDR_MODE(m) (((m) >> 6) & 7)
78#define MCI_MISC_ADDR_SEGOFF 0 /* segment offset */
79#define MCI_MISC_ADDR_LINEAR 1 /* linear address */
80#define MCI_MISC_ADDR_PHYS 2 /* physical address */
81#define MCI_MISC_ADDR_MEM 3 /* memory address */
82#define MCI_MISC_ADDR_GENERIC 7 /* generic */
83
84/* CTL2 register defines */
85#define MCI_CTL2_CMCI_EN (1ULL << 30)
86#define MCI_CTL2_CMCI_THRESHOLD_MASK 0x7fffULL
87
88#define MCJ_CTX_MASK 3
89#define MCJ_CTX(flags) ((flags) & MCJ_CTX_MASK)
90#define MCJ_CTX_RANDOM 0 /* inject context: random */
91#define MCJ_CTX_PROCESS 0x1 /* inject context: process */
92#define MCJ_CTX_IRQ 0x2 /* inject context: IRQ */
93#define MCJ_NMI_BROADCAST 0x4 /* do NMI broadcasting */
94#define MCJ_EXCEPTION 0x8 /* raise as exception */
Mathias Krausea9093682013-06-04 20:54:14 +020095#define MCJ_IRQ_BROADCAST 0x10 /* do IRQ broadcasting */
Borislav Petkovf51bde62012-12-21 17:03:58 +010096
97#define MCE_OVERFLOW 0 /* bit 0 in flags means overflow */
98
99/* Software defined banks */
100#define MCE_EXTENDED_BANK 128
101#define MCE_THERMAL_BANK (MCE_EXTENDED_BANK + 0)
Borislav Petkovf51bde62012-12-21 17:03:58 +0100102
103#define MCE_LOG_LEN 32
104#define MCE_LOG_SIGNATURE "MACHINECHECK"
105
Aravind Gopalakrishnanadc53f22016-03-07 14:02:17 +0100106/* AMD Scalable MCA */
107#define MSR_AMD64_SMCA_MC0_CONFIG 0xc0002004
Aravind Gopalakrishnanbe0aec22016-03-07 14:02:18 +0100108#define MSR_AMD64_SMCA_MC0_IPID 0xc0002005
Aravind Gopalakrishnanadc53f22016-03-07 14:02:17 +0100109#define MSR_AMD64_SMCA_MCx_CONFIG(x) (MSR_AMD64_SMCA_MC0_CONFIG + 0x10*(x))
Aravind Gopalakrishnanbe0aec22016-03-07 14:02:18 +0100110#define MSR_AMD64_SMCA_MCx_IPID(x) (MSR_AMD64_SMCA_MC0_IPID + 0x10*(x))
Aravind Gopalakrishnanadc53f22016-03-07 14:02:17 +0100111
Borislav Petkovf51bde62012-12-21 17:03:58 +0100112/*
113 * This structure contains all data related to the MCE log. Also
114 * carries a signature to make it easier to find from external
115 * debugging tools. Each entry is only valid when its finished flag
116 * is set.
117 */
118struct mce_log {
119 char signature[12]; /* "MACHINECHECK" */
120 unsigned len; /* = MCE_LOG_LEN */
121 unsigned next;
122 unsigned flags;
123 unsigned recordlen; /* length of struct mce */
124 struct mce entry[MCE_LOG_LEN];
125};
Borislav Petkovd203f0b2012-10-15 18:03:57 +0200126
127struct mca_config {
128 bool dont_log_ce;
Borislav Petkov7af19e42012-10-15 20:25:17 +0200129 bool cmci_disabled;
Ashok Raj88d53862015-06-04 18:55:23 +0200130 bool lmce_disabled;
Borislav Petkov7af19e42012-10-15 20:25:17 +0200131 bool ignore_ce;
Borislav Petkov14625942012-10-17 12:05:33 +0200132 bool disabled;
133 bool ser;
134 bool bios_cmci_threshold;
Borislav Petkovd203f0b2012-10-15 18:03:57 +0200135 u8 banks;
Borislav Petkov84c25592012-10-15 19:59:18 +0200136 s8 bootlog;
Borislav Petkovd203f0b2012-10-15 18:03:57 +0200137 int tolerant;
Borislav Petkov84c25592012-10-15 19:59:18 +0200138 int monarch_timeout;
Borislav Petkov7af19e42012-10-15 20:25:17 +0200139 int panic_timeout;
Borislav Petkov84c25592012-10-15 19:59:18 +0200140 u32 rip_msr;
Borislav Petkovd203f0b2012-10-15 18:03:57 +0200141};
142
Aravind Gopalakrishnanbf80bbd2015-03-23 10:42:52 -0500143struct mce_vendor_flags {
Aravind Gopalakrishnanc7f54d22015-10-30 13:11:37 +0100144 /*
145 * Indicates that overflow conditions are not fatal, when set.
146 */
147 __u64 overflow_recov : 1,
Aravind Gopalakrishnan7559e132015-05-06 06:58:55 -0500148
Aravind Gopalakrishnanc7f54d22015-10-30 13:11:37 +0100149 /*
150 * (AMD) SUCCOR stands for S/W UnCorrectable error COntainment and
151 * Recovery. It indicates support for data poisoning in HW and deferred
152 * error interrupts.
153 */
154 succor : 1,
155
156 /*
157 * (AMD) SMCA: This bit indicates support for Scalable MCA which expands
158 * the register space for each MCA bank and also increases number of
159 * banks. Also, to accommodate the new banks and registers, the MCA
160 * register space is moved to a new MSR range.
161 */
162 smca : 1,
163
164 __reserved_0 : 61;
Aravind Gopalakrishnanbf80bbd2015-03-23 10:42:52 -0500165};
166extern struct mce_vendor_flags mce_flags;
167
Borislav Petkov7af19e42012-10-15 20:25:17 +0200168extern struct mca_config mca_cfg;
Borislav Petkoveef4dfa2015-08-12 18:29:38 +0200169extern void mce_register_decode_chain(struct notifier_block *nb);
Borislav Petkov3653ada2011-12-04 15:12:09 +0100170extern void mce_unregister_decode_chain(struct notifier_block *nb);
Alan Coxdf39a2e2010-01-04 16:17:21 +0000171
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900172#include <linux/percpu.h>
Arun Sharma600634972011-07-26 16:09:06 -0700173#include <linux/atomic.h>
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900174
Hidetoshi Setoc6978362009-06-15 17:22:49 +0900175extern int mce_p5_enabled;
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200176
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900177#ifdef CONFIG_X86_MCE
Yong Wanga2202aa2009-11-10 09:38:24 +0800178int mcheck_init(void);
Borislav Petkov5e099542009-10-16 12:31:32 +0200179void mcheck_cpu_init(struct cpuinfo_x86 *c);
Ashok Raj8838eb62015-08-12 18:29:40 +0200180void mcheck_cpu_clear(struct cpuinfo_x86 *c);
Aravind Gopalakrishnan43eaa2a2015-03-23 10:42:53 -0500181void mcheck_vendor_init_severity(void);
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900182#else
Yong Wanga2202aa2009-11-10 09:38:24 +0800183static inline int mcheck_init(void) { return 0; }
Borislav Petkov5e099542009-10-16 12:31:32 +0200184static inline void mcheck_cpu_init(struct cpuinfo_x86 *c) {}
Ashok Raj8838eb62015-08-12 18:29:40 +0200185static inline void mcheck_cpu_clear(struct cpuinfo_x86 *c) {}
Aravind Gopalakrishnan43eaa2a2015-03-23 10:42:53 -0500186static inline void mcheck_vendor_init_severity(void) {}
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900187#endif
188
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900189#ifdef CONFIG_X86_ANCIENT_MCE
190void intel_p5_mcheck_init(struct cpuinfo_x86 *c);
191void winchip_mcheck_init(struct cpuinfo_x86 *c);
Hidetoshi Setoc6978362009-06-15 17:22:49 +0900192static inline void enable_p5_mce(void) { mce_p5_enabled = 1; }
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900193#else
194static inline void intel_p5_mcheck_init(struct cpuinfo_x86 *c) {}
195static inline void winchip_mcheck_init(struct cpuinfo_x86 *c) {}
Hidetoshi Setoc6978362009-06-15 17:22:49 +0900196static inline void enable_p5_mce(void) {}
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900197#endif
198
Andi Kleenb5f2fa42009-02-12 13:43:22 +0100199void mce_setup(struct mce *m);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200200void mce_log(struct mce *m);
Greg Kroah-Hartmand6126ef2012-01-26 15:49:14 -0800201DECLARE_PER_CPU(struct device *, mce_device);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200202
Andi Kleen41fdff32009-02-12 13:49:30 +0100203/*
Andi Kleen3ccdccf2009-07-09 00:31:45 +0200204 * Maximum banks number.
205 * This is the limit of the current register layout on
206 * Intel CPUs.
Andi Kleen41fdff32009-02-12 13:49:30 +0100207 */
Andi Kleen3ccdccf2009-07-09 00:31:45 +0200208#define MAX_NR_BANKS 32
Andi Kleen41fdff32009-02-12 13:49:30 +0100209
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200210#ifdef CONFIG_X86_MCE_INTEL
211void mce_intel_feature_init(struct cpuinfo_x86 *c);
Ashok Raj8838eb62015-08-12 18:29:40 +0200212void mce_intel_feature_clear(struct cpuinfo_x86 *c);
Andi Kleen88ccbed2009-02-12 13:49:36 +0100213void cmci_clear(void);
214void cmci_reenable(void);
Srivatsa S. Bhat7a0c8192013-03-20 15:31:29 +0530215void cmci_rediscover(void);
Andi Kleen88ccbed2009-02-12 13:49:36 +0100216void cmci_recheck(void);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200217#else
218static inline void mce_intel_feature_init(struct cpuinfo_x86 *c) { }
Ashok Raj8838eb62015-08-12 18:29:40 +0200219static inline void mce_intel_feature_clear(struct cpuinfo_x86 *c) { }
Andi Kleen88ccbed2009-02-12 13:49:36 +0100220static inline void cmci_clear(void) {}
221static inline void cmci_reenable(void) {}
Srivatsa S. Bhat7a0c8192013-03-20 15:31:29 +0530222static inline void cmci_rediscover(void) {}
Andi Kleen88ccbed2009-02-12 13:49:36 +0100223static inline void cmci_recheck(void) {}
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200224#endif
225
226#ifdef CONFIG_X86_MCE_AMD
227void mce_amd_feature_init(struct cpuinfo_x86 *c);
228#else
229static inline void mce_amd_feature_init(struct cpuinfo_x86 *c) { }
230#endif
231
H. Peter Anvin38736072009-05-28 10:05:33 -0700232int mce_available(struct cpuinfo_x86 *c);
Andi Kleen88ccbed2009-02-12 13:49:36 +0100233
Andi Kleen01ca79f2009-05-27 21:56:52 +0200234DECLARE_PER_CPU(unsigned, mce_exception_count);
Andi Kleenca84f692009-05-27 21:56:57 +0200235DECLARE_PER_CPU(unsigned, mce_poll_count);
Andi Kleen01ca79f2009-05-27 21:56:52 +0200236
Andi Kleenee031c32009-02-12 13:49:34 +0100237typedef DECLARE_BITMAP(mce_banks_t, MAX_NR_BANKS);
238DECLARE_PER_CPU(mce_banks_t, mce_poll_banks);
239
Andi Kleenb79109c2009-02-12 13:43:23 +0100240enum mcp_flags {
Borislav Petkov3f2f0682015-01-13 15:08:51 +0100241 MCP_TIMESTAMP = BIT(0), /* log time stamp */
242 MCP_UC = BIT(1), /* log uncorrected errors */
243 MCP_DONTLOG = BIT(2), /* only clear, don't log */
Andi Kleenb79109c2009-02-12 13:43:23 +0100244};
Borislav Petkov3f2f0682015-01-13 15:08:51 +0100245bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b);
Andi Kleenb79109c2009-02-12 13:43:23 +0100246
Andi Kleen9ff36ee2009-05-27 21:56:58 +0200247int mce_notify_irq(void);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200248
Andi Kleenea149b32009-04-29 19:31:00 +0200249DECLARE_PER_CPU(struct mce, injectm);
Luck, Tony66f5ddf2011-11-03 11:46:47 -0700250
251extern void register_mce_write_callback(ssize_t (*)(struct file *filp,
252 const char __user *ubuf,
253 size_t usize, loff_t *off));
Andi Kleenea149b32009-04-29 19:31:00 +0200254
Naveen N. Raoc3d1fb52013-07-01 21:08:47 +0530255/* Disable CMCI/polling for MCA bank claimed by firmware */
256extern void mce_disable_bank(int bank);
257
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900258/*
259 * Exception handler
260 */
261
262/* Call the installed machine check handler for this CPU setup. */
263extern void (*machine_check_vector)(struct pt_regs *, long error_code);
264void do_machine_check(struct pt_regs *, long);
265
266/*
267 * Threshold handler
268 */
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200269
Andi Kleenb2762682009-02-12 13:49:31 +0100270extern void (*mce_threshold_vector)(void);
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900271extern void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
Andi Kleenb2762682009-02-12 13:49:31 +0100272
Aravind Gopalakrishnan24fd78a2015-05-06 06:58:56 -0500273/* Deferred error interrupt handler */
274extern void (*deferred_error_int_vector)(void);
275
Hidetoshi Setoe8ce2c52009-06-15 17:24:40 +0900276/*
277 * Thermal handler
278 */
279
Hidetoshi Setoe8ce2c52009-06-15 17:24:40 +0900280void intel_init_thermal(struct cpuinfo_x86 *c);
281
Hidetoshi Setoe8ce2c52009-06-15 17:24:40 +0900282void mce_log_therm_throt_event(__u64 status);
Yong Wanga2202aa2009-11-10 09:38:24 +0800283
R, Durgadoss9e76a972011-01-03 17:22:04 +0530284/* Interrupt Handler for core thermal thresholds */
285extern int (*platform_thermal_notify)(__u64 msr_val);
286
Srinivas Pandruvada25cdce12013-05-17 23:42:01 +0000287/* Interrupt Handler for package thermal thresholds */
288extern int (*platform_thermal_package_notify)(__u64 msr_val);
289
290/* Callback support of rate control, return true, if
291 * callback has rate control */
292extern bool (*platform_thermal_package_rate_control)(void);
293
Yong Wanga2202aa2009-11-10 09:38:24 +0800294#ifdef CONFIG_X86_THERMAL_VECTOR
295extern void mcheck_intel_therm_init(void);
296#else
297static inline void mcheck_intel_therm_init(void) { }
298#endif
299
Huang Yingd334a492010-05-18 14:35:20 +0800300/*
301 * Used by APEI to report memory error via /dev/mcelog
302 */
303
304struct cper_sec_mem_err;
305extern void apei_mce_report_mem_error(int corrected,
306 struct cper_sec_mem_err *mem_err);
307
Aravind Gopalakrishnanbe0aec22016-03-07 14:02:18 +0100308/*
309 * Enumerate new IP types and HWID values in AMD processors which support
310 * Scalable MCA.
311 */
312#ifdef CONFIG_X86_MCE_AMD
313enum amd_ip_types {
314 SMCA_F17H_CORE = 0, /* Core errors */
315 SMCA_DF, /* Data Fabric */
316 SMCA_UMC, /* Unified Memory Controller */
317 SMCA_PB, /* Parameter Block */
318 SMCA_PSP, /* Platform Security Processor */
319 SMCA_SMU, /* System Management Unit */
320 N_AMD_IP_TYPES
321};
322
323struct amd_hwid {
324 const char *name;
325 unsigned int hwid;
326};
327
328extern struct amd_hwid amd_hwids[N_AMD_IP_TYPES];
329
330enum amd_core_mca_blocks {
331 SMCA_LS = 0, /* Load Store */
332 SMCA_IF, /* Instruction Fetch */
333 SMCA_L2_CACHE, /* L2 cache */
334 SMCA_DE, /* Decoder unit */
335 RES, /* Reserved */
336 SMCA_EX, /* Execution unit */
337 SMCA_FP, /* Floating Point */
338 SMCA_L3_CACHE, /* L3 cache */
339 N_CORE_MCA_BLOCKS
340};
341
342extern const char * const amd_core_mcablock_names[N_CORE_MCA_BLOCKS];
343
344enum amd_df_mca_blocks {
345 SMCA_CS = 0, /* Coherent Slave */
346 SMCA_PIE, /* Power management, Interrupts, etc */
347 N_DF_BLOCKS
348};
349
350extern const char * const amd_df_mcablock_names[N_DF_BLOCKS];
351#endif
352
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700353#endif /* _ASM_X86_MCE_H */