blob: 5808ee7c19356a2246e81e04c11ebb5a27603f13 [file] [log] [blame]
Zhi Wangbe1da702016-05-03 18:26:57 -04001/*
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Ke Yu
25 * Kevin Tian <kevin.tian@intel.com>
26 * Zhiyuan Lv <zhiyuan.lv@intel.com>
27 *
28 * Contributors:
29 * Min He <min.he@intel.com>
30 * Ping Gao <ping.a.gao@intel.com>
31 * Tina Zhang <tina.zhang@intel.com>
32 * Yulei Zhang <yulei.zhang@intel.com>
33 * Zhi Wang <zhi.a.wang@intel.com>
34 *
35 */
36
37#include <linux/slab.h>
38#include "i915_drv.h"
39#include "trace.h"
40
41#define INVALID_OP (~0U)
42
43#define OP_LEN_MI 9
44#define OP_LEN_2D 10
45#define OP_LEN_3D_MEDIA 16
46#define OP_LEN_MFX_VC 16
47#define OP_LEN_VEBOX 16
48
49#define CMD_TYPE(cmd) (((cmd) >> 29) & 7)
50
51struct sub_op_bits {
52 int hi;
53 int low;
54};
55struct decode_info {
56 char *name;
57 int op_len;
58 int nr_sub_op;
59 struct sub_op_bits *sub_op;
60};
61
62#define MAX_CMD_BUDGET 0x7fffffff
63#define MI_WAIT_FOR_PLANE_C_FLIP_PENDING (1<<15)
64#define MI_WAIT_FOR_PLANE_B_FLIP_PENDING (1<<9)
65#define MI_WAIT_FOR_PLANE_A_FLIP_PENDING (1<<1)
66
67#define MI_WAIT_FOR_SPRITE_C_FLIP_PENDING (1<<20)
68#define MI_WAIT_FOR_SPRITE_B_FLIP_PENDING (1<<10)
69#define MI_WAIT_FOR_SPRITE_A_FLIP_PENDING (1<<2)
70
71/* Render Command Map */
72
73/* MI_* command Opcode (28:23) */
74#define OP_MI_NOOP 0x0
75#define OP_MI_SET_PREDICATE 0x1 /* HSW+ */
76#define OP_MI_USER_INTERRUPT 0x2
77#define OP_MI_WAIT_FOR_EVENT 0x3
78#define OP_MI_FLUSH 0x4
79#define OP_MI_ARB_CHECK 0x5
80#define OP_MI_RS_CONTROL 0x6 /* HSW+ */
81#define OP_MI_REPORT_HEAD 0x7
82#define OP_MI_ARB_ON_OFF 0x8
83#define OP_MI_URB_ATOMIC_ALLOC 0x9 /* HSW+ */
84#define OP_MI_BATCH_BUFFER_END 0xA
85#define OP_MI_SUSPEND_FLUSH 0xB
86#define OP_MI_PREDICATE 0xC /* IVB+ */
87#define OP_MI_TOPOLOGY_FILTER 0xD /* IVB+ */
88#define OP_MI_SET_APPID 0xE /* IVB+ */
89#define OP_MI_RS_CONTEXT 0xF /* HSW+ */
90#define OP_MI_LOAD_SCAN_LINES_INCL 0x12 /* HSW+ */
91#define OP_MI_DISPLAY_FLIP 0x14
92#define OP_MI_SEMAPHORE_MBOX 0x16
93#define OP_MI_SET_CONTEXT 0x18
94#define OP_MI_MATH 0x1A
95#define OP_MI_URB_CLEAR 0x19
96#define OP_MI_SEMAPHORE_SIGNAL 0x1B /* BDW+ */
97#define OP_MI_SEMAPHORE_WAIT 0x1C /* BDW+ */
98
99#define OP_MI_STORE_DATA_IMM 0x20
100#define OP_MI_STORE_DATA_INDEX 0x21
101#define OP_MI_LOAD_REGISTER_IMM 0x22
102#define OP_MI_UPDATE_GTT 0x23
103#define OP_MI_STORE_REGISTER_MEM 0x24
104#define OP_MI_FLUSH_DW 0x26
105#define OP_MI_CLFLUSH 0x27
106#define OP_MI_REPORT_PERF_COUNT 0x28
107#define OP_MI_LOAD_REGISTER_MEM 0x29 /* HSW+ */
108#define OP_MI_LOAD_REGISTER_REG 0x2A /* HSW+ */
109#define OP_MI_RS_STORE_DATA_IMM 0x2B /* HSW+ */
110#define OP_MI_LOAD_URB_MEM 0x2C /* HSW+ */
111#define OP_MI_STORE_URM_MEM 0x2D /* HSW+ */
112#define OP_MI_2E 0x2E /* BDW+ */
113#define OP_MI_2F 0x2F /* BDW+ */
114#define OP_MI_BATCH_BUFFER_START 0x31
115
116/* Bit definition for dword 0 */
117#define _CMDBIT_BB_START_IN_PPGTT (1UL << 8)
118
119#define OP_MI_CONDITIONAL_BATCH_BUFFER_END 0x36
120
121#define BATCH_BUFFER_ADDR_MASK ((1UL << 32) - (1U << 2))
122#define BATCH_BUFFER_ADDR_HIGH_MASK ((1UL << 16) - (1U))
123#define BATCH_BUFFER_ADR_SPACE_BIT(x) (((x) >> 8) & 1U)
124#define BATCH_BUFFER_2ND_LEVEL_BIT(x) ((x) >> 22 & 1U)
125
126/* 2D command: Opcode (28:22) */
127#define OP_2D(x) ((2<<7) | x)
128
129#define OP_XY_SETUP_BLT OP_2D(0x1)
130#define OP_XY_SETUP_CLIP_BLT OP_2D(0x3)
131#define OP_XY_SETUP_MONO_PATTERN_SL_BLT OP_2D(0x11)
132#define OP_XY_PIXEL_BLT OP_2D(0x24)
133#define OP_XY_SCANLINES_BLT OP_2D(0x25)
134#define OP_XY_TEXT_BLT OP_2D(0x26)
135#define OP_XY_TEXT_IMMEDIATE_BLT OP_2D(0x31)
136#define OP_XY_COLOR_BLT OP_2D(0x50)
137#define OP_XY_PAT_BLT OP_2D(0x51)
138#define OP_XY_MONO_PAT_BLT OP_2D(0x52)
139#define OP_XY_SRC_COPY_BLT OP_2D(0x53)
140#define OP_XY_MONO_SRC_COPY_BLT OP_2D(0x54)
141#define OP_XY_FULL_BLT OP_2D(0x55)
142#define OP_XY_FULL_MONO_SRC_BLT OP_2D(0x56)
143#define OP_XY_FULL_MONO_PATTERN_BLT OP_2D(0x57)
144#define OP_XY_FULL_MONO_PATTERN_MONO_SRC_BLT OP_2D(0x58)
145#define OP_XY_MONO_PAT_FIXED_BLT OP_2D(0x59)
146#define OP_XY_MONO_SRC_COPY_IMMEDIATE_BLT OP_2D(0x71)
147#define OP_XY_PAT_BLT_IMMEDIATE OP_2D(0x72)
148#define OP_XY_SRC_COPY_CHROMA_BLT OP_2D(0x73)
149#define OP_XY_FULL_IMMEDIATE_PATTERN_BLT OP_2D(0x74)
150#define OP_XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT OP_2D(0x75)
151#define OP_XY_PAT_CHROMA_BLT OP_2D(0x76)
152#define OP_XY_PAT_CHROMA_BLT_IMMEDIATE OP_2D(0x77)
153
154/* 3D/Media Command: Pipeline Type(28:27) Opcode(26:24) Sub Opcode(23:16) */
155#define OP_3D_MEDIA(sub_type, opcode, sub_opcode) \
156 ((3 << 13) | ((sub_type) << 11) | ((opcode) << 8) | (sub_opcode))
157
158#define OP_STATE_PREFETCH OP_3D_MEDIA(0x0, 0x0, 0x03)
159
160#define OP_STATE_BASE_ADDRESS OP_3D_MEDIA(0x0, 0x1, 0x01)
161#define OP_STATE_SIP OP_3D_MEDIA(0x0, 0x1, 0x02)
162#define OP_3D_MEDIA_0_1_4 OP_3D_MEDIA(0x0, 0x1, 0x04)
163
164#define OP_3DSTATE_VF_STATISTICS_GM45 OP_3D_MEDIA(0x1, 0x0, 0x0B)
165
166#define OP_PIPELINE_SELECT OP_3D_MEDIA(0x1, 0x1, 0x04)
167
168#define OP_MEDIA_VFE_STATE OP_3D_MEDIA(0x2, 0x0, 0x0)
169#define OP_MEDIA_CURBE_LOAD OP_3D_MEDIA(0x2, 0x0, 0x1)
170#define OP_MEDIA_INTERFACE_DESCRIPTOR_LOAD OP_3D_MEDIA(0x2, 0x0, 0x2)
171#define OP_MEDIA_GATEWAY_STATE OP_3D_MEDIA(0x2, 0x0, 0x3)
172#define OP_MEDIA_STATE_FLUSH OP_3D_MEDIA(0x2, 0x0, 0x4)
173
174#define OP_MEDIA_OBJECT OP_3D_MEDIA(0x2, 0x1, 0x0)
175#define OP_MEDIA_OBJECT_PRT OP_3D_MEDIA(0x2, 0x1, 0x2)
176#define OP_MEDIA_OBJECT_WALKER OP_3D_MEDIA(0x2, 0x1, 0x3)
177#define OP_GPGPU_WALKER OP_3D_MEDIA(0x2, 0x1, 0x5)
178
179#define OP_3DSTATE_CLEAR_PARAMS OP_3D_MEDIA(0x3, 0x0, 0x04) /* IVB+ */
180#define OP_3DSTATE_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x05) /* IVB+ */
181#define OP_3DSTATE_STENCIL_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x06) /* IVB+ */
182#define OP_3DSTATE_HIER_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x07) /* IVB+ */
183#define OP_3DSTATE_VERTEX_BUFFERS OP_3D_MEDIA(0x3, 0x0, 0x08)
184#define OP_3DSTATE_VERTEX_ELEMENTS OP_3D_MEDIA(0x3, 0x0, 0x09)
185#define OP_3DSTATE_INDEX_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x0A)
186#define OP_3DSTATE_VF_STATISTICS OP_3D_MEDIA(0x3, 0x0, 0x0B)
187#define OP_3DSTATE_VF OP_3D_MEDIA(0x3, 0x0, 0x0C) /* HSW+ */
188#define OP_3DSTATE_CC_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x0E)
189#define OP_3DSTATE_SCISSOR_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x0F)
190#define OP_3DSTATE_VS OP_3D_MEDIA(0x3, 0x0, 0x10)
191#define OP_3DSTATE_GS OP_3D_MEDIA(0x3, 0x0, 0x11)
192#define OP_3DSTATE_CLIP OP_3D_MEDIA(0x3, 0x0, 0x12)
193#define OP_3DSTATE_SF OP_3D_MEDIA(0x3, 0x0, 0x13)
194#define OP_3DSTATE_WM OP_3D_MEDIA(0x3, 0x0, 0x14)
195#define OP_3DSTATE_CONSTANT_VS OP_3D_MEDIA(0x3, 0x0, 0x15)
196#define OP_3DSTATE_CONSTANT_GS OP_3D_MEDIA(0x3, 0x0, 0x16)
197#define OP_3DSTATE_CONSTANT_PS OP_3D_MEDIA(0x3, 0x0, 0x17)
198#define OP_3DSTATE_SAMPLE_MASK OP_3D_MEDIA(0x3, 0x0, 0x18)
199#define OP_3DSTATE_CONSTANT_HS OP_3D_MEDIA(0x3, 0x0, 0x19) /* IVB+ */
200#define OP_3DSTATE_CONSTANT_DS OP_3D_MEDIA(0x3, 0x0, 0x1A) /* IVB+ */
201#define OP_3DSTATE_HS OP_3D_MEDIA(0x3, 0x0, 0x1B) /* IVB+ */
202#define OP_3DSTATE_TE OP_3D_MEDIA(0x3, 0x0, 0x1C) /* IVB+ */
203#define OP_3DSTATE_DS OP_3D_MEDIA(0x3, 0x0, 0x1D) /* IVB+ */
204#define OP_3DSTATE_STREAMOUT OP_3D_MEDIA(0x3, 0x0, 0x1E) /* IVB+ */
205#define OP_3DSTATE_SBE OP_3D_MEDIA(0x3, 0x0, 0x1F) /* IVB+ */
206#define OP_3DSTATE_PS OP_3D_MEDIA(0x3, 0x0, 0x20) /* IVB+ */
207#define OP_3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP OP_3D_MEDIA(0x3, 0x0, 0x21) /* IVB+ */
208#define OP_3DSTATE_VIEWPORT_STATE_POINTERS_CC OP_3D_MEDIA(0x3, 0x0, 0x23) /* IVB+ */
209#define OP_3DSTATE_BLEND_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x24) /* IVB+ */
210#define OP_3DSTATE_DEPTH_STENCIL_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x25) /* IVB+ */
211#define OP_3DSTATE_BINDING_TABLE_POINTERS_VS OP_3D_MEDIA(0x3, 0x0, 0x26) /* IVB+ */
212#define OP_3DSTATE_BINDING_TABLE_POINTERS_HS OP_3D_MEDIA(0x3, 0x0, 0x27) /* IVB+ */
213#define OP_3DSTATE_BINDING_TABLE_POINTERS_DS OP_3D_MEDIA(0x3, 0x0, 0x28) /* IVB+ */
214#define OP_3DSTATE_BINDING_TABLE_POINTERS_GS OP_3D_MEDIA(0x3, 0x0, 0x29) /* IVB+ */
215#define OP_3DSTATE_BINDING_TABLE_POINTERS_PS OP_3D_MEDIA(0x3, 0x0, 0x2A) /* IVB+ */
216#define OP_3DSTATE_SAMPLER_STATE_POINTERS_VS OP_3D_MEDIA(0x3, 0x0, 0x2B) /* IVB+ */
217#define OP_3DSTATE_SAMPLER_STATE_POINTERS_HS OP_3D_MEDIA(0x3, 0x0, 0x2C) /* IVB+ */
218#define OP_3DSTATE_SAMPLER_STATE_POINTERS_DS OP_3D_MEDIA(0x3, 0x0, 0x2D) /* IVB+ */
219#define OP_3DSTATE_SAMPLER_STATE_POINTERS_GS OP_3D_MEDIA(0x3, 0x0, 0x2E) /* IVB+ */
220#define OP_3DSTATE_SAMPLER_STATE_POINTERS_PS OP_3D_MEDIA(0x3, 0x0, 0x2F) /* IVB+ */
221#define OP_3DSTATE_URB_VS OP_3D_MEDIA(0x3, 0x0, 0x30) /* IVB+ */
222#define OP_3DSTATE_URB_HS OP_3D_MEDIA(0x3, 0x0, 0x31) /* IVB+ */
223#define OP_3DSTATE_URB_DS OP_3D_MEDIA(0x3, 0x0, 0x32) /* IVB+ */
224#define OP_3DSTATE_URB_GS OP_3D_MEDIA(0x3, 0x0, 0x33) /* IVB+ */
225#define OP_3DSTATE_GATHER_CONSTANT_VS OP_3D_MEDIA(0x3, 0x0, 0x34) /* HSW+ */
226#define OP_3DSTATE_GATHER_CONSTANT_GS OP_3D_MEDIA(0x3, 0x0, 0x35) /* HSW+ */
227#define OP_3DSTATE_GATHER_CONSTANT_HS OP_3D_MEDIA(0x3, 0x0, 0x36) /* HSW+ */
228#define OP_3DSTATE_GATHER_CONSTANT_DS OP_3D_MEDIA(0x3, 0x0, 0x37) /* HSW+ */
229#define OP_3DSTATE_GATHER_CONSTANT_PS OP_3D_MEDIA(0x3, 0x0, 0x38) /* HSW+ */
230#define OP_3DSTATE_DX9_CONSTANTF_VS OP_3D_MEDIA(0x3, 0x0, 0x39) /* HSW+ */
231#define OP_3DSTATE_DX9_CONSTANTF_PS OP_3D_MEDIA(0x3, 0x0, 0x3A) /* HSW+ */
232#define OP_3DSTATE_DX9_CONSTANTI_VS OP_3D_MEDIA(0x3, 0x0, 0x3B) /* HSW+ */
233#define OP_3DSTATE_DX9_CONSTANTI_PS OP_3D_MEDIA(0x3, 0x0, 0x3C) /* HSW+ */
234#define OP_3DSTATE_DX9_CONSTANTB_VS OP_3D_MEDIA(0x3, 0x0, 0x3D) /* HSW+ */
235#define OP_3DSTATE_DX9_CONSTANTB_PS OP_3D_MEDIA(0x3, 0x0, 0x3E) /* HSW+ */
236#define OP_3DSTATE_DX9_LOCAL_VALID_VS OP_3D_MEDIA(0x3, 0x0, 0x3F) /* HSW+ */
237#define OP_3DSTATE_DX9_LOCAL_VALID_PS OP_3D_MEDIA(0x3, 0x0, 0x40) /* HSW+ */
238#define OP_3DSTATE_DX9_GENERATE_ACTIVE_VS OP_3D_MEDIA(0x3, 0x0, 0x41) /* HSW+ */
239#define OP_3DSTATE_DX9_GENERATE_ACTIVE_PS OP_3D_MEDIA(0x3, 0x0, 0x42) /* HSW+ */
240#define OP_3DSTATE_BINDING_TABLE_EDIT_VS OP_3D_MEDIA(0x3, 0x0, 0x43) /* HSW+ */
241#define OP_3DSTATE_BINDING_TABLE_EDIT_GS OP_3D_MEDIA(0x3, 0x0, 0x44) /* HSW+ */
242#define OP_3DSTATE_BINDING_TABLE_EDIT_HS OP_3D_MEDIA(0x3, 0x0, 0x45) /* HSW+ */
243#define OP_3DSTATE_BINDING_TABLE_EDIT_DS OP_3D_MEDIA(0x3, 0x0, 0x46) /* HSW+ */
244#define OP_3DSTATE_BINDING_TABLE_EDIT_PS OP_3D_MEDIA(0x3, 0x0, 0x47) /* HSW+ */
245
246#define OP_3DSTATE_VF_INSTANCING OP_3D_MEDIA(0x3, 0x0, 0x49) /* BDW+ */
247#define OP_3DSTATE_VF_SGVS OP_3D_MEDIA(0x3, 0x0, 0x4A) /* BDW+ */
248#define OP_3DSTATE_VF_TOPOLOGY OP_3D_MEDIA(0x3, 0x0, 0x4B) /* BDW+ */
249#define OP_3DSTATE_WM_CHROMAKEY OP_3D_MEDIA(0x3, 0x0, 0x4C) /* BDW+ */
250#define OP_3DSTATE_PS_BLEND OP_3D_MEDIA(0x3, 0x0, 0x4D) /* BDW+ */
251#define OP_3DSTATE_WM_DEPTH_STENCIL OP_3D_MEDIA(0x3, 0x0, 0x4E) /* BDW+ */
252#define OP_3DSTATE_PS_EXTRA OP_3D_MEDIA(0x3, 0x0, 0x4F) /* BDW+ */
253#define OP_3DSTATE_RASTER OP_3D_MEDIA(0x3, 0x0, 0x50) /* BDW+ */
254#define OP_3DSTATE_SBE_SWIZ OP_3D_MEDIA(0x3, 0x0, 0x51) /* BDW+ */
255#define OP_3DSTATE_WM_HZ_OP OP_3D_MEDIA(0x3, 0x0, 0x52) /* BDW+ */
256#define OP_3DSTATE_COMPONENT_PACKING OP_3D_MEDIA(0x3, 0x0, 0x55) /* SKL+ */
257
258#define OP_3DSTATE_DRAWING_RECTANGLE OP_3D_MEDIA(0x3, 0x1, 0x00)
259#define OP_3DSTATE_SAMPLER_PALETTE_LOAD0 OP_3D_MEDIA(0x3, 0x1, 0x02)
260#define OP_3DSTATE_CHROMA_KEY OP_3D_MEDIA(0x3, 0x1, 0x04)
261#define OP_SNB_3DSTATE_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x05)
262#define OP_3DSTATE_POLY_STIPPLE_OFFSET OP_3D_MEDIA(0x3, 0x1, 0x06)
263#define OP_3DSTATE_POLY_STIPPLE_PATTERN OP_3D_MEDIA(0x3, 0x1, 0x07)
264#define OP_3DSTATE_LINE_STIPPLE OP_3D_MEDIA(0x3, 0x1, 0x08)
265#define OP_3DSTATE_AA_LINE_PARAMS OP_3D_MEDIA(0x3, 0x1, 0x0A)
266#define OP_3DSTATE_GS_SVB_INDEX OP_3D_MEDIA(0x3, 0x1, 0x0B)
267#define OP_3DSTATE_SAMPLER_PALETTE_LOAD1 OP_3D_MEDIA(0x3, 0x1, 0x0C)
268#define OP_3DSTATE_MULTISAMPLE_BDW OP_3D_MEDIA(0x3, 0x0, 0x0D)
269#define OP_SNB_3DSTATE_STENCIL_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x0E)
270#define OP_SNB_3DSTATE_HIER_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x0F)
271#define OP_SNB_3DSTATE_CLEAR_PARAMS OP_3D_MEDIA(0x3, 0x1, 0x10)
272#define OP_3DSTATE_MONOFILTER_SIZE OP_3D_MEDIA(0x3, 0x1, 0x11)
273#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_VS OP_3D_MEDIA(0x3, 0x1, 0x12) /* IVB+ */
274#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_HS OP_3D_MEDIA(0x3, 0x1, 0x13) /* IVB+ */
275#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_DS OP_3D_MEDIA(0x3, 0x1, 0x14) /* IVB+ */
276#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_GS OP_3D_MEDIA(0x3, 0x1, 0x15) /* IVB+ */
277#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_PS OP_3D_MEDIA(0x3, 0x1, 0x16) /* IVB+ */
278#define OP_3DSTATE_SO_DECL_LIST OP_3D_MEDIA(0x3, 0x1, 0x17)
279#define OP_3DSTATE_SO_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x18)
280#define OP_3DSTATE_BINDING_TABLE_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x19) /* HSW+ */
281#define OP_3DSTATE_GATHER_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x1A) /* HSW+ */
282#define OP_3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x1B) /* HSW+ */
283#define OP_3DSTATE_SAMPLE_PATTERN OP_3D_MEDIA(0x3, 0x1, 0x1C)
284#define OP_PIPE_CONTROL OP_3D_MEDIA(0x3, 0x2, 0x00)
285#define OP_3DPRIMITIVE OP_3D_MEDIA(0x3, 0x3, 0x00)
286
287/* VCCP Command Parser */
288
289/*
290 * Below MFX and VBE cmd definition is from vaapi intel driver project (BSD License)
291 * git://anongit.freedesktop.org/vaapi/intel-driver
292 * src/i965_defines.h
293 *
294 */
295
296#define OP_MFX(pipeline, op, sub_opa, sub_opb) \
297 (3 << 13 | \
298 (pipeline) << 11 | \
299 (op) << 8 | \
300 (sub_opa) << 5 | \
301 (sub_opb))
302
303#define OP_MFX_PIPE_MODE_SELECT OP_MFX(2, 0, 0, 0) /* ALL */
304#define OP_MFX_SURFACE_STATE OP_MFX(2, 0, 0, 1) /* ALL */
305#define OP_MFX_PIPE_BUF_ADDR_STATE OP_MFX(2, 0, 0, 2) /* ALL */
306#define OP_MFX_IND_OBJ_BASE_ADDR_STATE OP_MFX(2, 0, 0, 3) /* ALL */
307#define OP_MFX_BSP_BUF_BASE_ADDR_STATE OP_MFX(2, 0, 0, 4) /* ALL */
308#define OP_2_0_0_5 OP_MFX(2, 0, 0, 5) /* ALL */
309#define OP_MFX_STATE_POINTER OP_MFX(2, 0, 0, 6) /* ALL */
310#define OP_MFX_QM_STATE OP_MFX(2, 0, 0, 7) /* IVB+ */
311#define OP_MFX_FQM_STATE OP_MFX(2, 0, 0, 8) /* IVB+ */
312#define OP_MFX_PAK_INSERT_OBJECT OP_MFX(2, 0, 2, 8) /* IVB+ */
313#define OP_MFX_STITCH_OBJECT OP_MFX(2, 0, 2, 0xA) /* IVB+ */
314
315#define OP_MFD_IT_OBJECT OP_MFX(2, 0, 1, 9) /* ALL */
316
317#define OP_MFX_WAIT OP_MFX(1, 0, 0, 0) /* IVB+ */
318#define OP_MFX_AVC_IMG_STATE OP_MFX(2, 1, 0, 0) /* ALL */
319#define OP_MFX_AVC_QM_STATE OP_MFX(2, 1, 0, 1) /* ALL */
320#define OP_MFX_AVC_DIRECTMODE_STATE OP_MFX(2, 1, 0, 2) /* ALL */
321#define OP_MFX_AVC_SLICE_STATE OP_MFX(2, 1, 0, 3) /* ALL */
322#define OP_MFX_AVC_REF_IDX_STATE OP_MFX(2, 1, 0, 4) /* ALL */
323#define OP_MFX_AVC_WEIGHTOFFSET_STATE OP_MFX(2, 1, 0, 5) /* ALL */
324#define OP_MFD_AVC_PICID_STATE OP_MFX(2, 1, 1, 5) /* HSW+ */
325#define OP_MFD_AVC_DPB_STATE OP_MFX(2, 1, 1, 6) /* IVB+ */
326#define OP_MFD_AVC_SLICEADDR OP_MFX(2, 1, 1, 7) /* IVB+ */
327#define OP_MFD_AVC_BSD_OBJECT OP_MFX(2, 1, 1, 8) /* ALL */
328#define OP_MFC_AVC_PAK_OBJECT OP_MFX(2, 1, 2, 9) /* ALL */
329
330#define OP_MFX_VC1_PRED_PIPE_STATE OP_MFX(2, 2, 0, 1) /* ALL */
331#define OP_MFX_VC1_DIRECTMODE_STATE OP_MFX(2, 2, 0, 2) /* ALL */
332#define OP_MFD_VC1_SHORT_PIC_STATE OP_MFX(2, 2, 1, 0) /* IVB+ */
333#define OP_MFD_VC1_LONG_PIC_STATE OP_MFX(2, 2, 1, 1) /* IVB+ */
334#define OP_MFD_VC1_BSD_OBJECT OP_MFX(2, 2, 1, 8) /* ALL */
335
336#define OP_MFX_MPEG2_PIC_STATE OP_MFX(2, 3, 0, 0) /* ALL */
337#define OP_MFX_MPEG2_QM_STATE OP_MFX(2, 3, 0, 1) /* ALL */
338#define OP_MFD_MPEG2_BSD_OBJECT OP_MFX(2, 3, 1, 8) /* ALL */
339#define OP_MFC_MPEG2_SLICEGROUP_STATE OP_MFX(2, 3, 2, 3) /* ALL */
340#define OP_MFC_MPEG2_PAK_OBJECT OP_MFX(2, 3, 2, 9) /* ALL */
341
342#define OP_MFX_2_6_0_0 OP_MFX(2, 6, 0, 0) /* IVB+ */
343#define OP_MFX_2_6_0_8 OP_MFX(2, 6, 0, 8) /* IVB+ */
344#define OP_MFX_2_6_0_9 OP_MFX(2, 6, 0, 9) /* IVB+ */
345
346#define OP_MFX_JPEG_PIC_STATE OP_MFX(2, 7, 0, 0)
347#define OP_MFX_JPEG_HUFF_TABLE_STATE OP_MFX(2, 7, 0, 2)
348#define OP_MFD_JPEG_BSD_OBJECT OP_MFX(2, 7, 1, 8)
349
350#define OP_VEB(pipeline, op, sub_opa, sub_opb) \
351 (3 << 13 | \
352 (pipeline) << 11 | \
353 (op) << 8 | \
354 (sub_opa) << 5 | \
355 (sub_opb))
356
357#define OP_VEB_SURFACE_STATE OP_VEB(2, 4, 0, 0)
358#define OP_VEB_STATE OP_VEB(2, 4, 0, 2)
359#define OP_VEB_DNDI_IECP_STATE OP_VEB(2, 4, 0, 3)
360
361struct parser_exec_state;
362
363typedef int (*parser_cmd_handler)(struct parser_exec_state *s);
364
365#define GVT_CMD_HASH_BITS 7
366
367/* which DWords need address fix */
368#define ADDR_FIX_1(x1) (1 << (x1))
369#define ADDR_FIX_2(x1, x2) (ADDR_FIX_1(x1) | ADDR_FIX_1(x2))
370#define ADDR_FIX_3(x1, x2, x3) (ADDR_FIX_1(x1) | ADDR_FIX_2(x2, x3))
371#define ADDR_FIX_4(x1, x2, x3, x4) (ADDR_FIX_1(x1) | ADDR_FIX_3(x2, x3, x4))
372#define ADDR_FIX_5(x1, x2, x3, x4, x5) (ADDR_FIX_1(x1) | ADDR_FIX_4(x2, x3, x4, x5))
373
374struct cmd_info {
375 char *name;
376 u32 opcode;
377
378#define F_LEN_MASK (1U<<0)
379#define F_LEN_CONST 1U
380#define F_LEN_VAR 0U
381
382/*
383 * command has its own ip advance logic
384 * e.g. MI_BATCH_START, MI_BATCH_END
385 */
386#define F_IP_ADVANCE_CUSTOM (1<<1)
387
388#define F_POST_HANDLE (1<<2)
389 u32 flag;
390
391#define R_RCS (1 << RCS)
392#define R_VCS1 (1 << VCS)
393#define R_VCS2 (1 << VCS2)
394#define R_VCS (R_VCS1 | R_VCS2)
395#define R_BCS (1 << BCS)
396#define R_VECS (1 << VECS)
397#define R_ALL (R_RCS | R_VCS | R_BCS | R_VECS)
398 /* rings that support this cmd: BLT/RCS/VCS/VECS */
399 uint16_t rings;
400
401 /* devices that support this cmd: SNB/IVB/HSW/... */
402 uint16_t devices;
403
404 /* which DWords are address that need fix up.
405 * bit 0 means a 32-bit non address operand in command
406 * bit 1 means address operand, which could be 32-bit
407 * or 64-bit depending on different architectures.(
408 * defined by "gmadr_bytes_in_cmd" in intel_gvt.
409 * No matter the address length, each address only takes
410 * one bit in the bitmap.
411 */
412 uint16_t addr_bitmap;
413
414 /* flag == F_LEN_CONST : command length
415 * flag == F_LEN_VAR : length bias bits
416 * Note: length is in DWord
417 */
418 uint8_t len;
419
420 parser_cmd_handler handler;
421};
422
423struct cmd_entry {
424 struct hlist_node hlist;
425 struct cmd_info *info;
426};
427
428enum {
429 RING_BUFFER_INSTRUCTION,
430 BATCH_BUFFER_INSTRUCTION,
431 BATCH_BUFFER_2ND_LEVEL,
432};
433
434enum {
435 GTT_BUFFER,
436 PPGTT_BUFFER
437};
438
439struct parser_exec_state {
440 struct intel_vgpu *vgpu;
441 int ring_id;
442
443 int buf_type;
444
445 /* batch buffer address type */
446 int buf_addr_type;
447
448 /* graphics memory address of ring buffer start */
449 unsigned long ring_start;
450 unsigned long ring_size;
451 unsigned long ring_head;
452 unsigned long ring_tail;
453
454 /* instruction graphics memory address */
455 unsigned long ip_gma;
456
457 /* mapped va of the instr_gma */
458 void *ip_va;
459 void *rb_va;
460
461 void *ret_bb_va;
462 /* next instruction when return from batch buffer to ring buffer */
463 unsigned long ret_ip_gma_ring;
464
465 /* next instruction when return from 2nd batch buffer to batch buffer */
466 unsigned long ret_ip_gma_bb;
467
468 /* batch buffer address type (GTT or PPGTT)
469 * used when ret from 2nd level batch buffer
470 */
471 int saved_buf_addr_type;
472
473 struct cmd_info *info;
474
475 struct intel_vgpu_workload *workload;
476};
477
478#define gmadr_dw_number(s) \
479 (s->vgpu->gvt->device_info.gmadr_bytes_in_cmd >> 2)
480
481unsigned long bypass_scan_mask = 0;
482bool bypass_batch_buffer_scan = true;
483
484/* ring ALL, type = 0 */
485static struct sub_op_bits sub_op_mi[] = {
486 {31, 29},
487 {28, 23},
488};
489
490static struct decode_info decode_info_mi = {
491 "MI",
492 OP_LEN_MI,
493 ARRAY_SIZE(sub_op_mi),
494 sub_op_mi,
495};
496
497/* ring RCS, command type 2 */
498static struct sub_op_bits sub_op_2d[] = {
499 {31, 29},
500 {28, 22},
501};
502
503static struct decode_info decode_info_2d = {
504 "2D",
505 OP_LEN_2D,
506 ARRAY_SIZE(sub_op_2d),
507 sub_op_2d,
508};
509
510/* ring RCS, command type 3 */
511static struct sub_op_bits sub_op_3d_media[] = {
512 {31, 29},
513 {28, 27},
514 {26, 24},
515 {23, 16},
516};
517
518static struct decode_info decode_info_3d_media = {
519 "3D_Media",
520 OP_LEN_3D_MEDIA,
521 ARRAY_SIZE(sub_op_3d_media),
522 sub_op_3d_media,
523};
524
525/* ring VCS, command type 3 */
526static struct sub_op_bits sub_op_mfx_vc[] = {
527 {31, 29},
528 {28, 27},
529 {26, 24},
530 {23, 21},
531 {20, 16},
532};
533
534static struct decode_info decode_info_mfx_vc = {
535 "MFX_VC",
536 OP_LEN_MFX_VC,
537 ARRAY_SIZE(sub_op_mfx_vc),
538 sub_op_mfx_vc,
539};
540
541/* ring VECS, command type 3 */
542static struct sub_op_bits sub_op_vebox[] = {
543 {31, 29},
544 {28, 27},
545 {26, 24},
546 {23, 21},
547 {20, 16},
548};
549
550static struct decode_info decode_info_vebox = {
551 "VEBOX",
552 OP_LEN_VEBOX,
553 ARRAY_SIZE(sub_op_vebox),
554 sub_op_vebox,
555};
556
557static struct decode_info *ring_decode_info[I915_NUM_ENGINES][8] = {
558 [RCS] = {
559 &decode_info_mi,
560 NULL,
561 NULL,
562 &decode_info_3d_media,
563 NULL,
564 NULL,
565 NULL,
566 NULL,
567 },
568
569 [VCS] = {
570 &decode_info_mi,
571 NULL,
572 NULL,
573 &decode_info_mfx_vc,
574 NULL,
575 NULL,
576 NULL,
577 NULL,
578 },
579
580 [BCS] = {
581 &decode_info_mi,
582 NULL,
583 &decode_info_2d,
584 NULL,
585 NULL,
586 NULL,
587 NULL,
588 NULL,
589 },
590
591 [VECS] = {
592 &decode_info_mi,
593 NULL,
594 NULL,
595 &decode_info_vebox,
596 NULL,
597 NULL,
598 NULL,
599 NULL,
600 },
601
602 [VCS2] = {
603 &decode_info_mi,
604 NULL,
605 NULL,
606 &decode_info_mfx_vc,
607 NULL,
608 NULL,
609 NULL,
610 NULL,
611 },
612};
613
614static inline u32 get_opcode(u32 cmd, int ring_id)
615{
616 struct decode_info *d_info;
617
618 if (ring_id >= I915_NUM_ENGINES)
619 return INVALID_OP;
620
621 d_info = ring_decode_info[ring_id][CMD_TYPE(cmd)];
622 if (d_info == NULL)
623 return INVALID_OP;
624
625 return cmd >> (32 - d_info->op_len);
626}
627
628static inline struct cmd_info *find_cmd_entry(struct intel_gvt *gvt,
629 unsigned int opcode, int ring_id)
630{
631 struct cmd_entry *e;
632
633 hash_for_each_possible(gvt->cmd_table, e, hlist, opcode) {
634 if ((opcode == e->info->opcode) &&
635 (e->info->rings & (1 << ring_id)))
636 return e->info;
637 }
638 return NULL;
639}
640
641static inline struct cmd_info *get_cmd_info(struct intel_gvt *gvt,
642 u32 cmd, int ring_id)
643{
644 u32 opcode;
645
646 opcode = get_opcode(cmd, ring_id);
647 if (opcode == INVALID_OP)
648 return NULL;
649
650 return find_cmd_entry(gvt, opcode, ring_id);
651}
652
653static inline u32 sub_op_val(u32 cmd, u32 hi, u32 low)
654{
655 return (cmd >> low) & ((1U << (hi - low + 1)) - 1);
656}
657
658static inline void print_opcode(u32 cmd, int ring_id)
659{
660 struct decode_info *d_info;
661 int i;
662
663 if (ring_id >= I915_NUM_ENGINES)
664 return;
665
666 d_info = ring_decode_info[ring_id][CMD_TYPE(cmd)];
667 if (d_info == NULL)
668 return;
669
670 gvt_err("opcode=0x%x %s sub_ops:",
671 cmd >> (32 - d_info->op_len), d_info->name);
672
673 for (i = 0; i < d_info->nr_sub_op; i++)
674 pr_err("0x%x ", sub_op_val(cmd, d_info->sub_op[i].hi,
675 d_info->sub_op[i].low));
676
677 pr_err("\n");
678}
679
680static inline u32 *cmd_ptr(struct parser_exec_state *s, int index)
681{
682 return s->ip_va + (index << 2);
683}
684
685static inline u32 cmd_val(struct parser_exec_state *s, int index)
686{
687 return *cmd_ptr(s, index);
688}
689
690static void parser_exec_state_dump(struct parser_exec_state *s)
691{
692 int cnt = 0;
693 int i;
694
695 gvt_err(" vgpu%d RING%d: ring_start(%08lx) ring_end(%08lx)"
696 " ring_head(%08lx) ring_tail(%08lx)\n", s->vgpu->id,
697 s->ring_id, s->ring_start, s->ring_start + s->ring_size,
698 s->ring_head, s->ring_tail);
699
700 gvt_err(" %s %s ip_gma(%08lx) ",
701 s->buf_type == RING_BUFFER_INSTRUCTION ?
702 "RING_BUFFER" : "BATCH_BUFFER",
703 s->buf_addr_type == GTT_BUFFER ?
704 "GTT" : "PPGTT", s->ip_gma);
705
706 if (s->ip_va == NULL) {
707 gvt_err(" ip_va(NULL)");
708 return;
709 }
710
711 gvt_err(" ip_va=%p: %08x %08x %08x %08x\n",
712 s->ip_va, cmd_val(s, 0), cmd_val(s, 1),
713 cmd_val(s, 2), cmd_val(s, 3));
714
715 print_opcode(cmd_val(s, 0), s->ring_id);
716
717 /* print the whole page to trace */
718 pr_err(" ip_va=%p: %08x %08x %08x %08x\n",
719 s->ip_va, cmd_val(s, 0), cmd_val(s, 1),
720 cmd_val(s, 2), cmd_val(s, 3));
721
722 s->ip_va = (u32 *)((((u64)s->ip_va) >> 12) << 12);
723
724 while (cnt < 1024) {
725 pr_err("ip_va=%p: ", s->ip_va);
726 for (i = 0; i < 8; i++)
727 pr_err("%08x ", cmd_val(s, i));
728 pr_err("\n");
729
730 s->ip_va += 8 * sizeof(u32);
731 cnt += 8;
732 }
733}
734
735static inline void update_ip_va(struct parser_exec_state *s)
736{
737 unsigned long len = 0;
738
739 if (WARN_ON(s->ring_head == s->ring_tail))
740 return;
741
742 if (s->buf_type == RING_BUFFER_INSTRUCTION) {
743 unsigned long ring_top = s->ring_start + s->ring_size;
744
745 if (s->ring_head > s->ring_tail) {
746 if (s->ip_gma >= s->ring_head && s->ip_gma < ring_top)
747 len = (s->ip_gma - s->ring_head);
748 else if (s->ip_gma >= s->ring_start &&
749 s->ip_gma <= s->ring_tail)
750 len = (ring_top - s->ring_head) +
751 (s->ip_gma - s->ring_start);
752 } else
753 len = (s->ip_gma - s->ring_head);
754
755 s->ip_va = s->rb_va + len;
756 } else {/* shadow batch buffer */
757 s->ip_va = s->ret_bb_va;
758 }
759}
760
761static inline int ip_gma_set(struct parser_exec_state *s,
762 unsigned long ip_gma)
763{
764 WARN_ON(!IS_ALIGNED(ip_gma, 4));
765
766 s->ip_gma = ip_gma;
767 update_ip_va(s);
768 return 0;
769}
770
771static inline int ip_gma_advance(struct parser_exec_state *s,
772 unsigned int dw_len)
773{
774 s->ip_gma += (dw_len << 2);
775
776 if (s->buf_type == RING_BUFFER_INSTRUCTION) {
777 if (s->ip_gma >= s->ring_start + s->ring_size)
778 s->ip_gma -= s->ring_size;
779 update_ip_va(s);
780 } else {
781 s->ip_va += (dw_len << 2);
782 }
783
784 return 0;
785}
786
787static inline int get_cmd_length(struct cmd_info *info, u32 cmd)
788{
789 if ((info->flag & F_LEN_MASK) == F_LEN_CONST)
790 return info->len;
791 else
792 return (cmd & ((1U << info->len) - 1)) + 2;
793 return 0;
794}
795
796static inline int cmd_length(struct parser_exec_state *s)
797{
798 return get_cmd_length(s->info, cmd_val(s, 0));
799}
800
801/* do not remove this, some platform may need clflush here */
802#define patch_value(s, addr, val) do { \
803 *addr = val; \
804} while (0)
805
806static bool is_shadowed_mmio(unsigned int offset)
807{
808 bool ret = false;
809
810 if ((offset == 0x2168) || /*BB current head register UDW */
811 (offset == 0x2140) || /*BB current header register */
812 (offset == 0x211c) || /*second BB header register UDW */
813 (offset == 0x2114)) { /*second BB header register UDW */
814 ret = true;
815 }
816 return ret;
817}
818
819static int cmd_reg_handler(struct parser_exec_state *s,
820 unsigned int offset, unsigned int index, char *cmd)
821{
822 struct intel_vgpu *vgpu = s->vgpu;
823 struct intel_gvt *gvt = vgpu->gvt;
824
825 if (offset + 4 > gvt->device_info.mmio_size) {
826 gvt_err("%s access to (%x) outside of MMIO range\n",
827 cmd, offset);
828 return -EINVAL;
829 }
830
831 if (!intel_gvt_mmio_is_cmd_access(gvt, offset)) {
832 gvt_err("vgpu%d: %s access to non-render register (%x)\n",
833 s->vgpu->id, cmd, offset);
834 return 0;
835 }
836
837 if (is_shadowed_mmio(offset)) {
838 gvt_err("vgpu%d: found access of shadowed MMIO %x\n",
839 s->vgpu->id, offset);
840 return 0;
841 }
842
843 if (offset == i915_mmio_reg_offset(DERRMR) ||
844 offset == i915_mmio_reg_offset(FORCEWAKE_MT)) {
845 /* Writing to HW VGT_PVINFO_PAGE offset will be discarded */
846 patch_value(s, cmd_ptr(s, index), VGT_PVINFO_PAGE);
847 }
848
849 /* TODO: Update the global mask if this MMIO is a masked-MMIO */
850 intel_gvt_mmio_set_cmd_accessed(gvt, offset);
851 return 0;
852}
853
854#define cmd_reg(s, i) \
855 (cmd_val(s, i) & GENMASK(22, 2))
856
857#define cmd_reg_inhibit(s, i) \
858 (cmd_val(s, i) & GENMASK(22, 18))
859
860#define cmd_gma(s, i) \
861 (cmd_val(s, i) & GENMASK(31, 2))
862
863#define cmd_gma_hi(s, i) \
864 (cmd_val(s, i) & GENMASK(15, 0))
865
866static int cmd_handler_lri(struct parser_exec_state *s)
867{
868 int i, ret = 0;
869 int cmd_len = cmd_length(s);
870 struct intel_gvt *gvt = s->vgpu->gvt;
871
872 for (i = 1; i < cmd_len; i += 2) {
873 if (IS_BROADWELL(gvt->dev_priv) &&
874 (s->ring_id != RCS)) {
875 if (s->ring_id == BCS &&
876 cmd_reg(s, i) ==
877 i915_mmio_reg_offset(DERRMR))
878 ret |= 0;
879 else
880 ret |= (cmd_reg_inhibit(s, i)) ? -EINVAL : 0;
881 }
882 if (ret)
883 break;
884 ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lri");
885 }
886 return ret;
887}
888
889static int cmd_handler_lrr(struct parser_exec_state *s)
890{
891 int i, ret = 0;
892 int cmd_len = cmd_length(s);
893
894 for (i = 1; i < cmd_len; i += 2) {
895 if (IS_BROADWELL(s->vgpu->gvt->dev_priv))
896 ret |= ((cmd_reg_inhibit(s, i) ||
897 (cmd_reg_inhibit(s, i + 1)))) ?
898 -EINVAL : 0;
899 if (ret)
900 break;
901 ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lrr-src");
902 ret |= cmd_reg_handler(s, cmd_reg(s, i + 1), i, "lrr-dst");
903 }
904 return ret;
905}
906
907static inline int cmd_address_audit(struct parser_exec_state *s,
908 unsigned long guest_gma, int op_size, bool index_mode);
909
910static int cmd_handler_lrm(struct parser_exec_state *s)
911{
912 struct intel_gvt *gvt = s->vgpu->gvt;
913 int gmadr_bytes = gvt->device_info.gmadr_bytes_in_cmd;
914 unsigned long gma;
915 int i, ret = 0;
916 int cmd_len = cmd_length(s);
917
918 for (i = 1; i < cmd_len;) {
919 if (IS_BROADWELL(gvt->dev_priv))
920 ret |= (cmd_reg_inhibit(s, i)) ? -EINVAL : 0;
921 if (ret)
922 break;
923 ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lrm");
924 if (cmd_val(s, 0) & (1 << 22)) {
925 gma = cmd_gma(s, i + 1);
926 if (gmadr_bytes == 8)
927 gma |= (cmd_gma_hi(s, i + 2)) << 32;
928 ret |= cmd_address_audit(s, gma, sizeof(u32), false);
929 }
930 i += gmadr_dw_number(s) + 1;
931 }
932 return ret;
933}
934
935static int cmd_handler_srm(struct parser_exec_state *s)
936{
937 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
938 unsigned long gma;
939 int i, ret = 0;
940 int cmd_len = cmd_length(s);
941
942 for (i = 1; i < cmd_len;) {
943 ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "srm");
944 if (cmd_val(s, 0) & (1 << 22)) {
945 gma = cmd_gma(s, i + 1);
946 if (gmadr_bytes == 8)
947 gma |= (cmd_gma_hi(s, i + 2)) << 32;
948 ret |= cmd_address_audit(s, gma, sizeof(u32), false);
949 }
950 i += gmadr_dw_number(s) + 1;
951 }
952 return ret;
953}
954
955struct cmd_interrupt_event {
956 int pipe_control_notify;
957 int mi_flush_dw;
958 int mi_user_interrupt;
959};
960
961struct cmd_interrupt_event cmd_interrupt_events[] = {
962 [RCS] = {
963 .pipe_control_notify = RCS_PIPE_CONTROL,
964 .mi_flush_dw = INTEL_GVT_EVENT_RESERVED,
965 .mi_user_interrupt = RCS_MI_USER_INTERRUPT,
966 },
967 [BCS] = {
968 .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
969 .mi_flush_dw = BCS_MI_FLUSH_DW,
970 .mi_user_interrupt = BCS_MI_USER_INTERRUPT,
971 },
972 [VCS] = {
973 .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
974 .mi_flush_dw = VCS_MI_FLUSH_DW,
975 .mi_user_interrupt = VCS_MI_USER_INTERRUPT,
976 },
977 [VCS2] = {
978 .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
979 .mi_flush_dw = VCS2_MI_FLUSH_DW,
980 .mi_user_interrupt = VCS2_MI_USER_INTERRUPT,
981 },
982 [VECS] = {
983 .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
984 .mi_flush_dw = VECS_MI_FLUSH_DW,
985 .mi_user_interrupt = VECS_MI_USER_INTERRUPT,
986 },
987};
988
989static int cmd_handler_pipe_control(struct parser_exec_state *s)
990{
991 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
992 unsigned long gma;
993 bool index_mode = false;
994 unsigned int post_sync;
995 int ret = 0;
996
997 post_sync = (cmd_val(s, 1) & PIPE_CONTROL_POST_SYNC_OP_MASK) >> 14;
998
999 /* LRI post sync */
1000 if (cmd_val(s, 1) & PIPE_CONTROL_MMIO_WRITE)
1001 ret = cmd_reg_handler(s, cmd_reg(s, 2), 1, "pipe_ctrl");
1002 /* post sync */
1003 else if (post_sync) {
1004 if (post_sync == 2)
1005 ret = cmd_reg_handler(s, 0x2350, 1, "pipe_ctrl");
1006 else if (post_sync == 3)
1007 ret = cmd_reg_handler(s, 0x2358, 1, "pipe_ctrl");
1008 else if (post_sync == 1) {
1009 /* check ggtt*/
1010 if ((cmd_val(s, 2) & (1 << 2))) {
1011 gma = cmd_val(s, 2) & GENMASK(31, 3);
1012 if (gmadr_bytes == 8)
1013 gma |= (cmd_gma_hi(s, 3)) << 32;
1014 /* Store Data Index */
1015 if (cmd_val(s, 1) & (1 << 21))
1016 index_mode = true;
1017 ret |= cmd_address_audit(s, gma, sizeof(u64),
1018 index_mode);
1019 }
1020 }
1021 }
1022
1023 if (ret)
1024 return ret;
1025
1026 if (cmd_val(s, 1) & PIPE_CONTROL_NOTIFY)
1027 set_bit(cmd_interrupt_events[s->ring_id].pipe_control_notify,
1028 s->workload->pending_events);
1029 return 0;
1030}
1031
1032static int cmd_handler_mi_user_interrupt(struct parser_exec_state *s)
1033{
1034 set_bit(cmd_interrupt_events[s->ring_id].mi_user_interrupt,
1035 s->workload->pending_events);
1036 return 0;
1037}
1038
1039static int cmd_advance_default(struct parser_exec_state *s)
1040{
1041 return ip_gma_advance(s, cmd_length(s));
1042}
1043
1044static int cmd_handler_mi_batch_buffer_end(struct parser_exec_state *s)
1045{
1046 int ret;
1047
1048 if (s->buf_type == BATCH_BUFFER_2ND_LEVEL) {
1049 s->buf_type = BATCH_BUFFER_INSTRUCTION;
1050 ret = ip_gma_set(s, s->ret_ip_gma_bb);
1051 s->buf_addr_type = s->saved_buf_addr_type;
1052 } else {
1053 s->buf_type = RING_BUFFER_INSTRUCTION;
1054 s->buf_addr_type = GTT_BUFFER;
1055 if (s->ret_ip_gma_ring >= s->ring_start + s->ring_size)
1056 s->ret_ip_gma_ring -= s->ring_size;
1057 ret = ip_gma_set(s, s->ret_ip_gma_ring);
1058 }
1059 return ret;
1060}
1061
1062struct mi_display_flip_command_info {
1063 int pipe;
1064 int plane;
1065 int event;
1066 i915_reg_t stride_reg;
1067 i915_reg_t ctrl_reg;
1068 i915_reg_t surf_reg;
1069 u64 stride_val;
1070 u64 tile_val;
1071 u64 surf_val;
1072 bool async_flip;
1073};
1074
1075struct plane_code_mapping {
1076 int pipe;
1077 int plane;
1078 int event;
1079};
1080
1081static int gen8_decode_mi_display_flip(struct parser_exec_state *s,
1082 struct mi_display_flip_command_info *info)
1083{
1084 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1085 struct plane_code_mapping gen8_plane_code[] = {
1086 [0] = {PIPE_A, PLANE_A, PRIMARY_A_FLIP_DONE},
1087 [1] = {PIPE_B, PLANE_A, PRIMARY_B_FLIP_DONE},
1088 [2] = {PIPE_A, PLANE_B, SPRITE_A_FLIP_DONE},
1089 [3] = {PIPE_B, PLANE_B, SPRITE_B_FLIP_DONE},
1090 [4] = {PIPE_C, PLANE_A, PRIMARY_C_FLIP_DONE},
1091 [5] = {PIPE_C, PLANE_B, SPRITE_C_FLIP_DONE},
1092 };
1093 u32 dword0, dword1, dword2;
1094 u32 v;
1095
1096 dword0 = cmd_val(s, 0);
1097 dword1 = cmd_val(s, 1);
1098 dword2 = cmd_val(s, 2);
1099
1100 v = (dword0 & GENMASK(21, 19)) >> 19;
1101 if (WARN_ON(v >= ARRAY_SIZE(gen8_plane_code)))
1102 return -EINVAL;
1103
1104 info->pipe = gen8_plane_code[v].pipe;
1105 info->plane = gen8_plane_code[v].plane;
1106 info->event = gen8_plane_code[v].event;
1107 info->stride_val = (dword1 & GENMASK(15, 6)) >> 6;
1108 info->tile_val = (dword1 & 0x1);
1109 info->surf_val = (dword2 & GENMASK(31, 12)) >> 12;
1110 info->async_flip = ((dword2 & GENMASK(1, 0)) == 0x1);
1111
1112 if (info->plane == PLANE_A) {
1113 info->ctrl_reg = DSPCNTR(info->pipe);
1114 info->stride_reg = DSPSTRIDE(info->pipe);
1115 info->surf_reg = DSPSURF(info->pipe);
1116 } else if (info->plane == PLANE_B) {
1117 info->ctrl_reg = SPRCTL(info->pipe);
1118 info->stride_reg = SPRSTRIDE(info->pipe);
1119 info->surf_reg = SPRSURF(info->pipe);
1120 } else {
1121 WARN_ON(1);
1122 return -EINVAL;
1123 }
1124 return 0;
1125}
1126
1127static int skl_decode_mi_display_flip(struct parser_exec_state *s,
1128 struct mi_display_flip_command_info *info)
1129{
1130 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1131 u32 dword0 = cmd_val(s, 0);
1132 u32 dword1 = cmd_val(s, 1);
1133 u32 dword2 = cmd_val(s, 2);
1134 u32 plane = (dword0 & GENMASK(12, 8)) >> 8;
1135
1136 switch (plane) {
1137 case MI_DISPLAY_FLIP_SKL_PLANE_1_A:
1138 info->pipe = PIPE_A;
1139 info->event = PRIMARY_A_FLIP_DONE;
1140 break;
1141 case MI_DISPLAY_FLIP_SKL_PLANE_1_B:
1142 info->pipe = PIPE_B;
1143 info->event = PRIMARY_B_FLIP_DONE;
1144 break;
1145 case MI_DISPLAY_FLIP_SKL_PLANE_1_C:
1146 info->pipe = PIPE_B;
1147 info->event = PRIMARY_C_FLIP_DONE;
1148 break;
1149 default:
1150 gvt_err("unknown plane code %d\n", plane);
1151 return -EINVAL;
1152 }
1153
1154 info->pipe = PRIMARY_PLANE;
1155 info->stride_val = (dword1 & GENMASK(15, 6)) >> 6;
1156 info->tile_val = (dword1 & GENMASK(2, 0));
1157 info->surf_val = (dword2 & GENMASK(31, 12)) >> 12;
1158 info->async_flip = ((dword2 & GENMASK(1, 0)) == 0x1);
1159
1160 info->ctrl_reg = DSPCNTR(info->pipe);
1161 info->stride_reg = DSPSTRIDE(info->pipe);
1162 info->surf_reg = DSPSURF(info->pipe);
1163
1164 return 0;
1165}
1166
1167static int gen8_check_mi_display_flip(struct parser_exec_state *s,
1168 struct mi_display_flip_command_info *info)
1169{
1170 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1171 u32 stride, tile;
1172
1173 if (!info->async_flip)
1174 return 0;
1175
1176 if (IS_SKYLAKE(dev_priv)) {
1177 stride = vgpu_vreg(s->vgpu, info->stride_reg) & GENMASK(9, 0);
1178 tile = (vgpu_vreg(s->vgpu, info->ctrl_reg) &
1179 GENMASK(12, 10)) >> 10;
1180 } else {
1181 stride = (vgpu_vreg(s->vgpu, info->stride_reg) &
1182 GENMASK(15, 6)) >> 6;
1183 tile = (vgpu_vreg(s->vgpu, info->ctrl_reg) & (1 << 10)) >> 10;
1184 }
1185
1186 if (stride != info->stride_val)
1187 gvt_dbg_cmd("cannot change stride during async flip\n");
1188
1189 if (tile != info->tile_val)
1190 gvt_dbg_cmd("cannot change tile during async flip\n");
1191
1192 return 0;
1193}
1194
1195static int gen8_update_plane_mmio_from_mi_display_flip(
1196 struct parser_exec_state *s,
1197 struct mi_display_flip_command_info *info)
1198{
1199 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1200 struct intel_vgpu *vgpu = s->vgpu;
1201
1202#define write_bits(reg, e, s, v) do { \
1203 vgpu_vreg(vgpu, reg) &= ~GENMASK(e, s); \
1204 vgpu_vreg(vgpu, reg) |= (v << s); \
1205} while (0)
1206
1207 write_bits(info->surf_reg, 31, 12, info->surf_val);
1208 if (IS_SKYLAKE(dev_priv))
1209 write_bits(info->stride_reg, 9, 0, info->stride_val);
1210 else
1211 write_bits(info->stride_reg, 15, 6, info->stride_val);
1212 write_bits(info->ctrl_reg, IS_SKYLAKE(dev_priv) ? 12 : 10,
1213 10, info->tile_val);
1214
1215#undef write_bits
1216
1217 vgpu_vreg(vgpu, PIPE_FRMCOUNT_G4X(info->pipe))++;
1218 intel_vgpu_trigger_virtual_event(vgpu, info->event);
1219 return 0;
1220}
1221
1222static int decode_mi_display_flip(struct parser_exec_state *s,
1223 struct mi_display_flip_command_info *info)
1224{
1225 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1226
1227 if (IS_BROADWELL(dev_priv))
1228 return gen8_decode_mi_display_flip(s, info);
1229 if (IS_SKYLAKE(dev_priv))
1230 return skl_decode_mi_display_flip(s, info);
1231
1232 return -ENODEV;
1233}
1234
1235static int check_mi_display_flip(struct parser_exec_state *s,
1236 struct mi_display_flip_command_info *info)
1237{
1238 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1239
1240 if (IS_BROADWELL(dev_priv) || IS_SKYLAKE(dev_priv))
1241 return gen8_check_mi_display_flip(s, info);
1242 return -ENODEV;
1243}
1244
1245static int update_plane_mmio_from_mi_display_flip(
1246 struct parser_exec_state *s,
1247 struct mi_display_flip_command_info *info)
1248{
1249 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1250
1251 if (IS_BROADWELL(dev_priv) || IS_SKYLAKE(dev_priv))
1252 return gen8_update_plane_mmio_from_mi_display_flip(s, info);
1253 return -ENODEV;
1254}
1255
1256static int cmd_handler_mi_display_flip(struct parser_exec_state *s)
1257{
1258 struct mi_display_flip_command_info info;
1259 int ret;
1260 int i;
1261 int len = cmd_length(s);
1262
1263 ret = decode_mi_display_flip(s, &info);
1264 if (ret) {
1265 gvt_err("fail to decode MI display flip command\n");
1266 return ret;
1267 }
1268
1269 ret = check_mi_display_flip(s, &info);
1270 if (ret) {
1271 gvt_err("invalid MI display flip command\n");
1272 return ret;
1273 }
1274
1275 ret = update_plane_mmio_from_mi_display_flip(s, &info);
1276 if (ret) {
1277 gvt_err("fail to update plane mmio\n");
1278 return ret;
1279 }
1280
1281 for (i = 0; i < len; i++)
1282 patch_value(s, cmd_ptr(s, i), MI_NOOP);
1283 return 0;
1284}
1285
1286static bool is_wait_for_flip_pending(u32 cmd)
1287{
1288 return cmd & (MI_WAIT_FOR_PLANE_A_FLIP_PENDING |
1289 MI_WAIT_FOR_PLANE_B_FLIP_PENDING |
1290 MI_WAIT_FOR_PLANE_C_FLIP_PENDING |
1291 MI_WAIT_FOR_SPRITE_A_FLIP_PENDING |
1292 MI_WAIT_FOR_SPRITE_B_FLIP_PENDING |
1293 MI_WAIT_FOR_SPRITE_C_FLIP_PENDING);
1294}
1295
1296static int cmd_handler_mi_wait_for_event(struct parser_exec_state *s)
1297{
1298 u32 cmd = cmd_val(s, 0);
1299
1300 if (!is_wait_for_flip_pending(cmd))
1301 return 0;
1302
1303 patch_value(s, cmd_ptr(s, 0), MI_NOOP);
1304 return 0;
1305}
1306
1307static unsigned long get_gma_bb_from_cmd(struct parser_exec_state *s, int index)
1308{
1309 unsigned long addr;
1310 unsigned long gma_high, gma_low;
1311 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
1312
1313 if (WARN_ON(gmadr_bytes != 4 && gmadr_bytes != 8))
1314 return INTEL_GVT_INVALID_ADDR;
1315
1316 gma_low = cmd_val(s, index) & BATCH_BUFFER_ADDR_MASK;
1317 if (gmadr_bytes == 4) {
1318 addr = gma_low;
1319 } else {
1320 gma_high = cmd_val(s, index + 1) & BATCH_BUFFER_ADDR_HIGH_MASK;
1321 addr = (((unsigned long)gma_high) << 32) | gma_low;
1322 }
1323 return addr;
1324}
1325
1326static inline int cmd_address_audit(struct parser_exec_state *s,
1327 unsigned long guest_gma, int op_size, bool index_mode)
1328{
1329 struct intel_vgpu *vgpu = s->vgpu;
1330 u32 max_surface_size = vgpu->gvt->device_info.max_surface_size;
1331 int i;
1332 int ret;
1333
1334 if (op_size > max_surface_size) {
1335 gvt_err("command address audit fail name %s\n", s->info->name);
1336 return -EINVAL;
1337 }
1338
1339 if (index_mode) {
1340 if (guest_gma >= GTT_PAGE_SIZE / sizeof(u64)) {
1341 ret = -EINVAL;
1342 goto err;
1343 }
1344 } else if ((!vgpu_gmadr_is_valid(s->vgpu, guest_gma)) ||
1345 (!vgpu_gmadr_is_valid(s->vgpu,
1346 guest_gma + op_size - 1))) {
1347 ret = -EINVAL;
1348 goto err;
1349 }
1350 return 0;
1351err:
1352 gvt_err("cmd_parser: Malicious %s detected, addr=0x%lx, len=%d!\n",
1353 s->info->name, guest_gma, op_size);
1354
1355 pr_err("cmd dump: ");
1356 for (i = 0; i < cmd_length(s); i++) {
1357 if (!(i % 4))
1358 pr_err("\n%08x ", cmd_val(s, i));
1359 else
1360 pr_err("%08x ", cmd_val(s, i));
1361 }
1362 pr_err("\nvgpu%d: aperture 0x%llx - 0x%llx, hidden 0x%llx - 0x%llx\n",
1363 vgpu->id,
1364 vgpu_aperture_gmadr_base(vgpu),
1365 vgpu_aperture_gmadr_end(vgpu),
1366 vgpu_hidden_gmadr_base(vgpu),
1367 vgpu_hidden_gmadr_end(vgpu));
1368 return ret;
1369}
1370
1371static int cmd_handler_mi_store_data_imm(struct parser_exec_state *s)
1372{
1373 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
1374 int op_size = (cmd_length(s) - 3) * sizeof(u32);
1375 int core_id = (cmd_val(s, 2) & (1 << 0)) ? 1 : 0;
1376 unsigned long gma, gma_low, gma_high;
1377 int ret = 0;
1378
1379 /* check ppggt */
1380 if (!(cmd_val(s, 0) & (1 << 22)))
1381 return 0;
1382
1383 gma = cmd_val(s, 2) & GENMASK(31, 2);
1384
1385 if (gmadr_bytes == 8) {
1386 gma_low = cmd_val(s, 1) & GENMASK(31, 2);
1387 gma_high = cmd_val(s, 2) & GENMASK(15, 0);
1388 gma = (gma_high << 32) | gma_low;
1389 core_id = (cmd_val(s, 1) & (1 << 0)) ? 1 : 0;
1390 }
1391 ret = cmd_address_audit(s, gma + op_size * core_id, op_size, false);
1392 return ret;
1393}
1394
1395static inline int unexpected_cmd(struct parser_exec_state *s)
1396{
1397 gvt_err("vgpu%d: Unexpected %s in command buffer!\n",
1398 s->vgpu->id, s->info->name);
1399 return -EINVAL;
1400}
1401
1402static int cmd_handler_mi_semaphore_wait(struct parser_exec_state *s)
1403{
1404 return unexpected_cmd(s);
1405}
1406
1407static int cmd_handler_mi_report_perf_count(struct parser_exec_state *s)
1408{
1409 return unexpected_cmd(s);
1410}
1411
1412static int cmd_handler_mi_op_2e(struct parser_exec_state *s)
1413{
1414 return unexpected_cmd(s);
1415}
1416
1417static int cmd_handler_mi_op_2f(struct parser_exec_state *s)
1418{
1419 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
1420 int op_size = ((1 << (cmd_val(s, 0) & GENMASK(20, 19) >> 19)) *
1421 sizeof(u32));
1422 unsigned long gma, gma_high;
1423 int ret = 0;
1424
1425 if (!(cmd_val(s, 0) & (1 << 22)))
1426 return ret;
1427
1428 gma = cmd_val(s, 1) & GENMASK(31, 2);
1429 if (gmadr_bytes == 8) {
1430 gma_high = cmd_val(s, 2) & GENMASK(15, 0);
1431 gma = (gma_high << 32) | gma;
1432 }
1433 ret = cmd_address_audit(s, gma, op_size, false);
1434 return ret;
1435}
1436
1437static int cmd_handler_mi_store_data_index(struct parser_exec_state *s)
1438{
1439 return unexpected_cmd(s);
1440}
1441
1442static int cmd_handler_mi_clflush(struct parser_exec_state *s)
1443{
1444 return unexpected_cmd(s);
1445}
1446
1447static int cmd_handler_mi_conditional_batch_buffer_end(
1448 struct parser_exec_state *s)
1449{
1450 return unexpected_cmd(s);
1451}
1452
1453static int cmd_handler_mi_update_gtt(struct parser_exec_state *s)
1454{
1455 return unexpected_cmd(s);
1456}
1457
1458static int cmd_handler_mi_flush_dw(struct parser_exec_state *s)
1459{
1460 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
1461 unsigned long gma;
1462 bool index_mode = false;
1463 int ret = 0;
1464
1465 /* Check post-sync and ppgtt bit */
1466 if (((cmd_val(s, 0) >> 14) & 0x3) && (cmd_val(s, 1) & (1 << 2))) {
1467 gma = cmd_val(s, 1) & GENMASK(31, 3);
1468 if (gmadr_bytes == 8)
1469 gma |= (cmd_val(s, 2) & GENMASK(15, 0)) << 32;
1470 /* Store Data Index */
1471 if (cmd_val(s, 0) & (1 << 21))
1472 index_mode = true;
1473 ret = cmd_address_audit(s, gma, sizeof(u64), index_mode);
1474 }
1475 /* Check notify bit */
1476 if ((cmd_val(s, 0) & (1 << 8)))
1477 set_bit(cmd_interrupt_events[s->ring_id].mi_flush_dw,
1478 s->workload->pending_events);
1479 return ret;
1480}
1481
1482static void addr_type_update_snb(struct parser_exec_state *s)
1483{
1484 if ((s->buf_type == RING_BUFFER_INSTRUCTION) &&
1485 (BATCH_BUFFER_ADR_SPACE_BIT(cmd_val(s, 0)) == 1)) {
1486 s->buf_addr_type = PPGTT_BUFFER;
1487 }
1488}
1489
1490
1491static int copy_gma_to_hva(struct intel_vgpu *vgpu, struct intel_vgpu_mm *mm,
1492 unsigned long gma, unsigned long end_gma, void *va)
1493{
1494 unsigned long copy_len, offset;
1495 unsigned long len = 0;
1496 unsigned long gpa;
1497
1498 while (gma != end_gma) {
1499 gpa = intel_vgpu_gma_to_gpa(mm, gma);
1500 if (gpa == INTEL_GVT_INVALID_ADDR) {
1501 gvt_err("invalid gma address: %lx\n", gma);
1502 return -EFAULT;
1503 }
1504
1505 offset = gma & (GTT_PAGE_SIZE - 1);
1506
1507 copy_len = (end_gma - gma) >= (GTT_PAGE_SIZE - offset) ?
1508 GTT_PAGE_SIZE - offset : end_gma - gma;
1509
1510 intel_gvt_hypervisor_read_gpa(vgpu, gpa, va + len, copy_len);
1511
1512 len += copy_len;
1513 gma += copy_len;
1514 }
1515 return 0;
1516}
1517
1518
1519/*
1520 * Check whether a batch buffer needs to be scanned. Currently
1521 * the only criteria is based on privilege.
1522 */
1523static int batch_buffer_needs_scan(struct parser_exec_state *s)
1524{
1525 struct intel_gvt *gvt = s->vgpu->gvt;
1526
1527 if (bypass_batch_buffer_scan)
1528 return 0;
1529
1530 if (IS_BROADWELL(gvt->dev_priv) || IS_SKYLAKE(gvt->dev_priv)) {
1531 /* BDW decides privilege based on address space */
1532 if (cmd_val(s, 0) & (1 << 8))
1533 return 0;
1534 }
1535 return 1;
1536}
1537
1538static uint32_t find_bb_size(struct parser_exec_state *s)
1539{
1540 unsigned long gma = 0;
1541 struct cmd_info *info;
1542 uint32_t bb_size = 0;
1543 uint32_t cmd_len = 0;
1544 bool met_bb_end = false;
1545 u32 cmd;
1546
1547 /* get the start gm address of the batch buffer */
1548 gma = get_gma_bb_from_cmd(s, 1);
1549 cmd = cmd_val(s, 0);
1550
1551 info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
1552 if (info == NULL) {
1553 gvt_err("unknown cmd 0x%x, opcode=0x%x\n",
1554 cmd, get_opcode(cmd, s->ring_id));
1555 return -EINVAL;
1556 }
1557 do {
1558 copy_gma_to_hva(s->vgpu, s->vgpu->gtt.ggtt_mm,
1559 gma, gma + 4, &cmd);
1560 info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
1561 if (info == NULL) {
1562 gvt_err("unknown cmd 0x%x, opcode=0x%x\n",
1563 cmd, get_opcode(cmd, s->ring_id));
1564 return -EINVAL;
1565 }
1566
1567 if (info->opcode == OP_MI_BATCH_BUFFER_END) {
1568 met_bb_end = true;
1569 } else if (info->opcode == OP_MI_BATCH_BUFFER_START) {
1570 if (BATCH_BUFFER_2ND_LEVEL_BIT(cmd) == 0) {
1571 /* chained batch buffer */
1572 met_bb_end = true;
1573 }
1574 }
1575 cmd_len = get_cmd_length(info, cmd) << 2;
1576 bb_size += cmd_len;
1577 gma += cmd_len;
1578
1579 } while (!met_bb_end);
1580
1581 return bb_size;
1582}
1583
1584static u32 *vmap_batch(struct drm_i915_gem_object *obj,
1585 unsigned int start, unsigned int len)
1586{
1587 int i;
1588 void *addr = NULL;
1589 struct sg_page_iter sg_iter;
1590 int first_page = start >> PAGE_SHIFT;
1591 int last_page = (len + start + 4095) >> PAGE_SHIFT;
1592 int npages = last_page - first_page;
1593 struct page **pages;
1594
1595 pages = drm_malloc_ab(npages, sizeof(*pages));
1596 if (pages == NULL) {
1597 DRM_DEBUG_DRIVER("Failed to get space for pages\n");
1598 goto finish;
1599 }
1600
1601 i = 0;
1602 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1603 first_page) {
1604 pages[i++] = sg_page_iter_page(&sg_iter);
1605 if (i == npages)
1606 break;
1607 }
1608
1609 addr = vmap(pages, i, 0, PAGE_KERNEL);
1610 if (addr == NULL) {
1611 DRM_DEBUG_DRIVER("Failed to vmap pages\n");
1612 goto finish;
1613 }
1614
1615finish:
1616 if (pages)
1617 drm_free_large(pages);
1618 return (u32 *)addr;
1619}
1620
1621
1622static int perform_bb_shadow(struct parser_exec_state *s)
1623{
1624 struct intel_shadow_bb_entry *entry_obj;
1625 unsigned long gma = 0;
1626 uint32_t bb_size;
1627 void *dst = NULL;
1628 int ret = 0;
1629
1630 /* get the start gm address of the batch buffer */
1631 gma = get_gma_bb_from_cmd(s, 1);
1632
1633 /* get the size of the batch buffer */
1634 bb_size = find_bb_size(s);
1635
1636 /* allocate shadow batch buffer */
1637 entry_obj = kmalloc(sizeof(*entry_obj), GFP_KERNEL);
1638 if (entry_obj == NULL)
1639 return -ENOMEM;
1640
1641 entry_obj->obj = i915_gem_object_create(&(s->vgpu->gvt->dev_priv->drm),
1642 round_up(bb_size, PAGE_SIZE));
1643 if (entry_obj->obj == NULL)
1644 return -ENOMEM;
1645 entry_obj->len = bb_size;
1646 INIT_LIST_HEAD(&entry_obj->list);
1647
1648 ret = i915_gem_object_get_pages(entry_obj->obj);
1649 if (ret)
1650 return ret;
1651
1652 i915_gem_object_pin_pages(entry_obj->obj);
1653
1654 /* get the va of the shadow batch buffer */
1655 dst = (void *)vmap_batch(entry_obj->obj, 0, bb_size);
1656 if (!dst) {
1657 gvt_err("failed to vmap shadow batch\n");
1658 ret = -ENOMEM;
1659 goto unpin_src;
1660 }
1661
1662 ret = i915_gem_object_set_to_cpu_domain(entry_obj->obj, false);
1663 if (ret) {
1664 gvt_err("failed to set shadow batch to CPU\n");
1665 goto unmap_src;
1666 }
1667
1668 entry_obj->va = dst;
1669 entry_obj->bb_start_cmd_va = s->ip_va;
1670
1671 /* copy batch buffer to shadow batch buffer*/
1672 ret = copy_gma_to_hva(s->vgpu, s->vgpu->gtt.ggtt_mm,
1673 gma, gma + bb_size, dst);
1674 if (ret) {
1675 gvt_err("fail to copy guest ring buffer\n");
1676 return ret;
1677 }
1678
1679 list_add(&entry_obj->list, &s->workload->shadow_bb);
1680 /*
1681 * ip_va saves the virtual address of the shadow batch buffer, while
1682 * ip_gma saves the graphics address of the original batch buffer.
1683 * As the shadow batch buffer is just a copy from the originial one,
1684 * it should be right to use shadow batch buffer'va and original batch
1685 * buffer's gma in pair. After all, we don't want to pin the shadow
1686 * buffer here (too early).
1687 */
1688 s->ip_va = dst;
1689 s->ip_gma = gma;
1690
1691 return 0;
1692
1693unmap_src:
1694 vunmap(dst);
1695unpin_src:
1696 i915_gem_object_unpin_pages(entry_obj->obj);
1697
1698 return ret;
1699}
1700
1701static int cmd_handler_mi_batch_buffer_start(struct parser_exec_state *s)
1702{
1703 bool second_level;
1704 int ret = 0;
1705
1706 if (s->buf_type == BATCH_BUFFER_2ND_LEVEL) {
1707 gvt_err("Found MI_BATCH_BUFFER_START in 2nd level BB\n");
1708 return -EINVAL;
1709 }
1710
1711 second_level = BATCH_BUFFER_2ND_LEVEL_BIT(cmd_val(s, 0)) == 1;
1712 if (second_level && (s->buf_type != BATCH_BUFFER_INSTRUCTION)) {
1713 gvt_err("Jumping to 2nd level BB from RB is not allowed\n");
1714 return -EINVAL;
1715 }
1716
1717 s->saved_buf_addr_type = s->buf_addr_type;
1718 addr_type_update_snb(s);
1719 if (s->buf_type == RING_BUFFER_INSTRUCTION) {
1720 s->ret_ip_gma_ring = s->ip_gma + cmd_length(s) * sizeof(u32);
1721 s->buf_type = BATCH_BUFFER_INSTRUCTION;
1722 } else if (second_level) {
1723 s->buf_type = BATCH_BUFFER_2ND_LEVEL;
1724 s->ret_ip_gma_bb = s->ip_gma + cmd_length(s) * sizeof(u32);
1725 s->ret_bb_va = s->ip_va + cmd_length(s) * sizeof(u32);
1726 }
1727
1728 if (batch_buffer_needs_scan(s)) {
1729 ret = perform_bb_shadow(s);
1730 if (ret < 0)
1731 gvt_err("invalid shadow batch buffer\n");
1732 } else {
1733 /* emulate a batch buffer end to do return right */
1734 ret = cmd_handler_mi_batch_buffer_end(s);
1735 if (ret < 0)
1736 return ret;
1737 }
1738
1739 return ret;
1740}
1741
1742static struct cmd_info cmd_info[] = {
1743 {"MI_NOOP", OP_MI_NOOP, F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
1744
1745 {"MI_SET_PREDICATE", OP_MI_SET_PREDICATE, F_LEN_CONST, R_ALL, D_ALL,
1746 0, 1, NULL},
1747
1748 {"MI_USER_INTERRUPT", OP_MI_USER_INTERRUPT, F_LEN_CONST, R_ALL, D_ALL,
1749 0, 1, cmd_handler_mi_user_interrupt},
1750
1751 {"MI_WAIT_FOR_EVENT", OP_MI_WAIT_FOR_EVENT, F_LEN_CONST, R_RCS | R_BCS,
1752 D_ALL, 0, 1, cmd_handler_mi_wait_for_event},
1753
1754 {"MI_FLUSH", OP_MI_FLUSH, F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
1755
1756 {"MI_ARB_CHECK", OP_MI_ARB_CHECK, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1757 NULL},
1758
1759 {"MI_RS_CONTROL", OP_MI_RS_CONTROL, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
1760 NULL},
1761
1762 {"MI_REPORT_HEAD", OP_MI_REPORT_HEAD, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1763 NULL},
1764
1765 {"MI_ARB_ON_OFF", OP_MI_ARB_ON_OFF, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1766 NULL},
1767
1768 {"MI_URB_ATOMIC_ALLOC", OP_MI_URB_ATOMIC_ALLOC, F_LEN_CONST, R_RCS,
1769 D_ALL, 0, 1, NULL},
1770
1771 {"MI_BATCH_BUFFER_END", OP_MI_BATCH_BUFFER_END,
1772 F_IP_ADVANCE_CUSTOM | F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1773 cmd_handler_mi_batch_buffer_end},
1774
1775 {"MI_SUSPEND_FLUSH", OP_MI_SUSPEND_FLUSH, F_LEN_CONST, R_ALL, D_ALL,
1776 0, 1, NULL},
1777
1778 {"MI_PREDICATE", OP_MI_PREDICATE, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
1779 NULL},
1780
1781 {"MI_TOPOLOGY_FILTER", OP_MI_TOPOLOGY_FILTER, F_LEN_CONST, R_ALL,
1782 D_ALL, 0, 1, NULL},
1783
1784 {"MI_SET_APPID", OP_MI_SET_APPID, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1785 NULL},
1786
1787 {"MI_RS_CONTEXT", OP_MI_RS_CONTEXT, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
1788 NULL},
1789
1790 {"MI_DISPLAY_FLIP", OP_MI_DISPLAY_FLIP, F_LEN_VAR | F_POST_HANDLE,
1791 R_RCS | R_BCS, D_ALL, 0, 8, cmd_handler_mi_display_flip},
1792
1793 {"MI_SEMAPHORE_MBOX", OP_MI_SEMAPHORE_MBOX, F_LEN_VAR, R_ALL, D_ALL,
1794 0, 8, NULL},
1795
1796 {"MI_MATH", OP_MI_MATH, F_LEN_VAR, R_ALL, D_ALL, 0, 8, NULL},
1797
1798 {"MI_URB_CLEAR", OP_MI_URB_CLEAR, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1799
1800 {"ME_SEMAPHORE_SIGNAL", OP_MI_SEMAPHORE_SIGNAL, F_LEN_VAR, R_ALL,
1801 D_BDW_PLUS, 0, 8, NULL},
1802
1803 {"ME_SEMAPHORE_WAIT", OP_MI_SEMAPHORE_WAIT, F_LEN_VAR, R_ALL, D_BDW_PLUS,
1804 ADDR_FIX_1(2), 8, cmd_handler_mi_semaphore_wait},
1805
1806 {"MI_STORE_DATA_IMM", OP_MI_STORE_DATA_IMM, F_LEN_VAR, R_ALL, D_BDW_PLUS,
1807 ADDR_FIX_1(1), 10, cmd_handler_mi_store_data_imm},
1808
1809 {"MI_STORE_DATA_INDEX", OP_MI_STORE_DATA_INDEX, F_LEN_VAR, R_ALL, D_ALL,
1810 0, 8, cmd_handler_mi_store_data_index},
1811
1812 {"MI_LOAD_REGISTER_IMM", OP_MI_LOAD_REGISTER_IMM, F_LEN_VAR, R_ALL,
1813 D_ALL, 0, 8, cmd_handler_lri},
1814
1815 {"MI_UPDATE_GTT", OP_MI_UPDATE_GTT, F_LEN_VAR, R_ALL, D_BDW_PLUS, 0, 10,
1816 cmd_handler_mi_update_gtt},
1817
1818 {"MI_STORE_REGISTER_MEM", OP_MI_STORE_REGISTER_MEM, F_LEN_VAR, R_ALL,
1819 D_ALL, ADDR_FIX_1(2), 8, cmd_handler_srm},
1820
1821 {"MI_FLUSH_DW", OP_MI_FLUSH_DW, F_LEN_VAR, R_ALL, D_ALL, 0, 6,
1822 cmd_handler_mi_flush_dw},
1823
1824 {"MI_CLFLUSH", OP_MI_CLFLUSH, F_LEN_VAR, R_ALL, D_ALL, ADDR_FIX_1(1),
1825 10, cmd_handler_mi_clflush},
1826
1827 {"MI_REPORT_PERF_COUNT", OP_MI_REPORT_PERF_COUNT, F_LEN_VAR, R_ALL,
1828 D_ALL, ADDR_FIX_1(1), 6, cmd_handler_mi_report_perf_count},
1829
1830 {"MI_LOAD_REGISTER_MEM", OP_MI_LOAD_REGISTER_MEM, F_LEN_VAR, R_ALL,
1831 D_ALL, ADDR_FIX_1(2), 8, cmd_handler_lrm},
1832
1833 {"MI_LOAD_REGISTER_REG", OP_MI_LOAD_REGISTER_REG, F_LEN_VAR, R_ALL,
1834 D_ALL, 0, 8, cmd_handler_lrr},
1835
1836 {"MI_RS_STORE_DATA_IMM", OP_MI_RS_STORE_DATA_IMM, F_LEN_VAR, R_RCS,
1837 D_ALL, 0, 8, NULL},
1838
1839 {"MI_LOAD_URB_MEM", OP_MI_LOAD_URB_MEM, F_LEN_VAR, R_RCS, D_ALL,
1840 ADDR_FIX_1(2), 8, NULL},
1841
1842 {"MI_STORE_URM_MEM", OP_MI_STORE_URM_MEM, F_LEN_VAR, R_RCS, D_ALL,
1843 ADDR_FIX_1(2), 8, NULL},
1844
1845 {"MI_OP_2E", OP_MI_2E, F_LEN_VAR, R_ALL, D_BDW_PLUS, ADDR_FIX_2(1, 2),
1846 8, cmd_handler_mi_op_2e},
1847
1848 {"MI_OP_2F", OP_MI_2F, F_LEN_VAR, R_ALL, D_BDW_PLUS, ADDR_FIX_1(1),
1849 8, cmd_handler_mi_op_2f},
1850
1851 {"MI_BATCH_BUFFER_START", OP_MI_BATCH_BUFFER_START,
1852 F_IP_ADVANCE_CUSTOM, R_ALL, D_ALL, 0, 8,
1853 cmd_handler_mi_batch_buffer_start},
1854
1855 {"MI_CONDITIONAL_BATCH_BUFFER_END", OP_MI_CONDITIONAL_BATCH_BUFFER_END,
1856 F_LEN_VAR, R_ALL, D_ALL, ADDR_FIX_1(2), 8,
1857 cmd_handler_mi_conditional_batch_buffer_end},
1858
1859 {"MI_LOAD_SCAN_LINES_INCL", OP_MI_LOAD_SCAN_LINES_INCL, F_LEN_CONST,
1860 R_RCS | R_BCS, D_ALL, 0, 2, NULL},
1861
1862 {"XY_SETUP_BLT", OP_XY_SETUP_BLT, F_LEN_VAR, R_BCS, D_ALL,
1863 ADDR_FIX_2(4, 7), 8, NULL},
1864
1865 {"XY_SETUP_CLIP_BLT", OP_XY_SETUP_CLIP_BLT, F_LEN_VAR, R_BCS, D_ALL,
1866 0, 8, NULL},
1867
1868 {"XY_SETUP_MONO_PATTERN_SL_BLT", OP_XY_SETUP_MONO_PATTERN_SL_BLT,
1869 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
1870
1871 {"XY_PIXEL_BLT", OP_XY_PIXEL_BLT, F_LEN_VAR, R_BCS, D_ALL, 0, 8, NULL},
1872
1873 {"XY_SCANLINES_BLT", OP_XY_SCANLINES_BLT, F_LEN_VAR, R_BCS, D_ALL,
1874 0, 8, NULL},
1875
1876 {"XY_TEXT_BLT", OP_XY_TEXT_BLT, F_LEN_VAR, R_BCS, D_ALL,
1877 ADDR_FIX_1(3), 8, NULL},
1878
1879 {"XY_TEXT_IMMEDIATE_BLT", OP_XY_TEXT_IMMEDIATE_BLT, F_LEN_VAR, R_BCS,
1880 D_ALL, 0, 8, NULL},
1881
1882 {"XY_COLOR_BLT", OP_XY_COLOR_BLT, F_LEN_VAR, R_BCS, D_ALL,
1883 ADDR_FIX_1(4), 8, NULL},
1884
1885 {"XY_PAT_BLT", OP_XY_PAT_BLT, F_LEN_VAR, R_BCS, D_ALL,
1886 ADDR_FIX_2(4, 5), 8, NULL},
1887
1888 {"XY_MONO_PAT_BLT", OP_XY_MONO_PAT_BLT, F_LEN_VAR, R_BCS, D_ALL,
1889 ADDR_FIX_1(4), 8, NULL},
1890
1891 {"XY_SRC_COPY_BLT", OP_XY_SRC_COPY_BLT, F_LEN_VAR, R_BCS, D_ALL,
1892 ADDR_FIX_2(4, 7), 8, NULL},
1893
1894 {"XY_MONO_SRC_COPY_BLT", OP_XY_MONO_SRC_COPY_BLT, F_LEN_VAR, R_BCS,
1895 D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
1896
1897 {"XY_FULL_BLT", OP_XY_FULL_BLT, F_LEN_VAR, R_BCS, D_ALL, 0, 8, NULL},
1898
1899 {"XY_FULL_MONO_SRC_BLT", OP_XY_FULL_MONO_SRC_BLT, F_LEN_VAR, R_BCS,
1900 D_ALL, ADDR_FIX_3(4, 5, 8), 8, NULL},
1901
1902 {"XY_FULL_MONO_PATTERN_BLT", OP_XY_FULL_MONO_PATTERN_BLT, F_LEN_VAR,
1903 R_BCS, D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
1904
1905 {"XY_FULL_MONO_PATTERN_MONO_SRC_BLT",
1906 OP_XY_FULL_MONO_PATTERN_MONO_SRC_BLT,
1907 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
1908
1909 {"XY_MONO_PAT_FIXED_BLT", OP_XY_MONO_PAT_FIXED_BLT, F_LEN_VAR, R_BCS,
1910 D_ALL, ADDR_FIX_1(4), 8, NULL},
1911
1912 {"XY_MONO_SRC_COPY_IMMEDIATE_BLT", OP_XY_MONO_SRC_COPY_IMMEDIATE_BLT,
1913 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
1914
1915 {"XY_PAT_BLT_IMMEDIATE", OP_XY_PAT_BLT_IMMEDIATE, F_LEN_VAR, R_BCS,
1916 D_ALL, ADDR_FIX_1(4), 8, NULL},
1917
1918 {"XY_SRC_COPY_CHROMA_BLT", OP_XY_SRC_COPY_CHROMA_BLT, F_LEN_VAR, R_BCS,
1919 D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
1920
1921 {"XY_FULL_IMMEDIATE_PATTERN_BLT", OP_XY_FULL_IMMEDIATE_PATTERN_BLT,
1922 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
1923
1924 {"XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT",
1925 OP_XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT,
1926 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
1927
1928 {"XY_PAT_CHROMA_BLT", OP_XY_PAT_CHROMA_BLT, F_LEN_VAR, R_BCS, D_ALL,
1929 ADDR_FIX_2(4, 5), 8, NULL},
1930
1931 {"XY_PAT_CHROMA_BLT_IMMEDIATE", OP_XY_PAT_CHROMA_BLT_IMMEDIATE,
1932 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
1933
1934 {"3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP",
1935 OP_3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP,
1936 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1937
1938 {"3DSTATE_VIEWPORT_STATE_POINTERS_CC",
1939 OP_3DSTATE_VIEWPORT_STATE_POINTERS_CC,
1940 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1941
1942 {"3DSTATE_BLEND_STATE_POINTERS",
1943 OP_3DSTATE_BLEND_STATE_POINTERS,
1944 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1945
1946 {"3DSTATE_DEPTH_STENCIL_STATE_POINTERS",
1947 OP_3DSTATE_DEPTH_STENCIL_STATE_POINTERS,
1948 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1949
1950 {"3DSTATE_BINDING_TABLE_POINTERS_VS",
1951 OP_3DSTATE_BINDING_TABLE_POINTERS_VS,
1952 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1953
1954 {"3DSTATE_BINDING_TABLE_POINTERS_HS",
1955 OP_3DSTATE_BINDING_TABLE_POINTERS_HS,
1956 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1957
1958 {"3DSTATE_BINDING_TABLE_POINTERS_DS",
1959 OP_3DSTATE_BINDING_TABLE_POINTERS_DS,
1960 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1961
1962 {"3DSTATE_BINDING_TABLE_POINTERS_GS",
1963 OP_3DSTATE_BINDING_TABLE_POINTERS_GS,
1964 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1965
1966 {"3DSTATE_BINDING_TABLE_POINTERS_PS",
1967 OP_3DSTATE_BINDING_TABLE_POINTERS_PS,
1968 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1969
1970 {"3DSTATE_SAMPLER_STATE_POINTERS_VS",
1971 OP_3DSTATE_SAMPLER_STATE_POINTERS_VS,
1972 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1973
1974 {"3DSTATE_SAMPLER_STATE_POINTERS_HS",
1975 OP_3DSTATE_SAMPLER_STATE_POINTERS_HS,
1976 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1977
1978 {"3DSTATE_SAMPLER_STATE_POINTERS_DS",
1979 OP_3DSTATE_SAMPLER_STATE_POINTERS_DS,
1980 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1981
1982 {"3DSTATE_SAMPLER_STATE_POINTERS_GS",
1983 OP_3DSTATE_SAMPLER_STATE_POINTERS_GS,
1984 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1985
1986 {"3DSTATE_SAMPLER_STATE_POINTERS_PS",
1987 OP_3DSTATE_SAMPLER_STATE_POINTERS_PS,
1988 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1989
1990 {"3DSTATE_URB_VS", OP_3DSTATE_URB_VS, F_LEN_VAR, R_RCS, D_ALL,
1991 0, 8, NULL},
1992
1993 {"3DSTATE_URB_HS", OP_3DSTATE_URB_HS, F_LEN_VAR, R_RCS, D_ALL,
1994 0, 8, NULL},
1995
1996 {"3DSTATE_URB_DS", OP_3DSTATE_URB_DS, F_LEN_VAR, R_RCS, D_ALL,
1997 0, 8, NULL},
1998
1999 {"3DSTATE_URB_GS", OP_3DSTATE_URB_GS, F_LEN_VAR, R_RCS, D_ALL,
2000 0, 8, NULL},
2001
2002 {"3DSTATE_GATHER_CONSTANT_VS", OP_3DSTATE_GATHER_CONSTANT_VS,
2003 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2004
2005 {"3DSTATE_GATHER_CONSTANT_GS", OP_3DSTATE_GATHER_CONSTANT_GS,
2006 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2007
2008 {"3DSTATE_GATHER_CONSTANT_HS", OP_3DSTATE_GATHER_CONSTANT_HS,
2009 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2010
2011 {"3DSTATE_GATHER_CONSTANT_DS", OP_3DSTATE_GATHER_CONSTANT_DS,
2012 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2013
2014 {"3DSTATE_GATHER_CONSTANT_PS", OP_3DSTATE_GATHER_CONSTANT_PS,
2015 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2016
2017 {"3DSTATE_DX9_CONSTANTF_VS", OP_3DSTATE_DX9_CONSTANTF_VS,
2018 F_LEN_VAR, R_RCS, D_ALL, 0, 11, NULL},
2019
2020 {"3DSTATE_DX9_CONSTANTF_PS", OP_3DSTATE_DX9_CONSTANTF_PS,
2021 F_LEN_VAR, R_RCS, D_ALL, 0, 11, NULL},
2022
2023 {"3DSTATE_DX9_CONSTANTI_VS", OP_3DSTATE_DX9_CONSTANTI_VS,
2024 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2025
2026 {"3DSTATE_DX9_CONSTANTI_PS", OP_3DSTATE_DX9_CONSTANTI_PS,
2027 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2028
2029 {"3DSTATE_DX9_CONSTANTB_VS", OP_3DSTATE_DX9_CONSTANTB_VS,
2030 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2031
2032 {"3DSTATE_DX9_CONSTANTB_PS", OP_3DSTATE_DX9_CONSTANTB_PS,
2033 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2034
2035 {"3DSTATE_DX9_LOCAL_VALID_VS", OP_3DSTATE_DX9_LOCAL_VALID_VS,
2036 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2037
2038 {"3DSTATE_DX9_LOCAL_VALID_PS", OP_3DSTATE_DX9_LOCAL_VALID_PS,
2039 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2040
2041 {"3DSTATE_DX9_GENERATE_ACTIVE_VS", OP_3DSTATE_DX9_GENERATE_ACTIVE_VS,
2042 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2043
2044 {"3DSTATE_DX9_GENERATE_ACTIVE_PS", OP_3DSTATE_DX9_GENERATE_ACTIVE_PS,
2045 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2046
2047 {"3DSTATE_BINDING_TABLE_EDIT_VS", OP_3DSTATE_BINDING_TABLE_EDIT_VS,
2048 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2049
2050 {"3DSTATE_BINDING_TABLE_EDIT_GS", OP_3DSTATE_BINDING_TABLE_EDIT_GS,
2051 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2052
2053 {"3DSTATE_BINDING_TABLE_EDIT_HS", OP_3DSTATE_BINDING_TABLE_EDIT_HS,
2054 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2055
2056 {"3DSTATE_BINDING_TABLE_EDIT_DS", OP_3DSTATE_BINDING_TABLE_EDIT_DS,
2057 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2058
2059 {"3DSTATE_BINDING_TABLE_EDIT_PS", OP_3DSTATE_BINDING_TABLE_EDIT_PS,
2060 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2061
2062 {"3DSTATE_VF_INSTANCING", OP_3DSTATE_VF_INSTANCING, F_LEN_VAR, R_RCS,
2063 D_BDW_PLUS, 0, 8, NULL},
2064
2065 {"3DSTATE_VF_SGVS", OP_3DSTATE_VF_SGVS, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
2066 NULL},
2067
2068 {"3DSTATE_VF_TOPOLOGY", OP_3DSTATE_VF_TOPOLOGY, F_LEN_VAR, R_RCS,
2069 D_BDW_PLUS, 0, 8, NULL},
2070
2071 {"3DSTATE_WM_CHROMAKEY", OP_3DSTATE_WM_CHROMAKEY, F_LEN_VAR, R_RCS,
2072 D_BDW_PLUS, 0, 8, NULL},
2073
2074 {"3DSTATE_PS_BLEND", OP_3DSTATE_PS_BLEND, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0,
2075 8, NULL},
2076
2077 {"3DSTATE_WM_DEPTH_STENCIL", OP_3DSTATE_WM_DEPTH_STENCIL, F_LEN_VAR,
2078 R_RCS, D_BDW_PLUS, 0, 8, NULL},
2079
2080 {"3DSTATE_PS_EXTRA", OP_3DSTATE_PS_EXTRA, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0,
2081 8, NULL},
2082
2083 {"3DSTATE_RASTER", OP_3DSTATE_RASTER, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
2084 NULL},
2085
2086 {"3DSTATE_SBE_SWIZ", OP_3DSTATE_SBE_SWIZ, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
2087 NULL},
2088
2089 {"3DSTATE_WM_HZ_OP", OP_3DSTATE_WM_HZ_OP, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
2090 NULL},
2091
2092 {"3DSTATE_VERTEX_BUFFERS", OP_3DSTATE_VERTEX_BUFFERS, F_LEN_VAR, R_RCS,
2093 D_BDW_PLUS, 0, 8, NULL},
2094
2095 {"3DSTATE_VERTEX_ELEMENTS", OP_3DSTATE_VERTEX_ELEMENTS, F_LEN_VAR,
2096 R_RCS, D_ALL, 0, 8, NULL},
2097
2098 {"3DSTATE_INDEX_BUFFER", OP_3DSTATE_INDEX_BUFFER, F_LEN_VAR, R_RCS,
2099 D_BDW_PLUS, ADDR_FIX_1(2), 8, NULL},
2100
2101 {"3DSTATE_VF_STATISTICS", OP_3DSTATE_VF_STATISTICS, F_LEN_CONST,
2102 R_RCS, D_ALL, 0, 1, NULL},
2103
2104 {"3DSTATE_VF", OP_3DSTATE_VF, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2105
2106 {"3DSTATE_CC_STATE_POINTERS", OP_3DSTATE_CC_STATE_POINTERS, F_LEN_VAR,
2107 R_RCS, D_ALL, 0, 8, NULL},
2108
2109 {"3DSTATE_SCISSOR_STATE_POINTERS", OP_3DSTATE_SCISSOR_STATE_POINTERS,
2110 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2111
2112 {"3DSTATE_GS", OP_3DSTATE_GS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2113
2114 {"3DSTATE_CLIP", OP_3DSTATE_CLIP, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2115
2116 {"3DSTATE_WM", OP_3DSTATE_WM, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2117
2118 {"3DSTATE_CONSTANT_GS", OP_3DSTATE_CONSTANT_GS, F_LEN_VAR, R_RCS,
2119 D_BDW_PLUS, 0, 8, NULL},
2120
2121 {"3DSTATE_CONSTANT_PS", OP_3DSTATE_CONSTANT_PS, F_LEN_VAR, R_RCS,
2122 D_BDW_PLUS, 0, 8, NULL},
2123
2124 {"3DSTATE_SAMPLE_MASK", OP_3DSTATE_SAMPLE_MASK, F_LEN_VAR, R_RCS,
2125 D_ALL, 0, 8, NULL},
2126
2127 {"3DSTATE_CONSTANT_HS", OP_3DSTATE_CONSTANT_HS, F_LEN_VAR, R_RCS,
2128 D_BDW_PLUS, 0, 8, NULL},
2129
2130 {"3DSTATE_CONSTANT_DS", OP_3DSTATE_CONSTANT_DS, F_LEN_VAR, R_RCS,
2131 D_BDW_PLUS, 0, 8, NULL},
2132
2133 {"3DSTATE_HS", OP_3DSTATE_HS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2134
2135 {"3DSTATE_TE", OP_3DSTATE_TE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2136
2137 {"3DSTATE_DS", OP_3DSTATE_DS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2138
2139 {"3DSTATE_STREAMOUT", OP_3DSTATE_STREAMOUT, F_LEN_VAR, R_RCS,
2140 D_ALL, 0, 8, NULL},
2141
2142 {"3DSTATE_SBE", OP_3DSTATE_SBE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2143
2144 {"3DSTATE_PS", OP_3DSTATE_PS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2145
2146 {"3DSTATE_DRAWING_RECTANGLE", OP_3DSTATE_DRAWING_RECTANGLE, F_LEN_VAR,
2147 R_RCS, D_ALL, 0, 8, NULL},
2148
2149 {"3DSTATE_SAMPLER_PALETTE_LOAD0", OP_3DSTATE_SAMPLER_PALETTE_LOAD0,
2150 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2151
2152 {"3DSTATE_CHROMA_KEY", OP_3DSTATE_CHROMA_KEY, F_LEN_VAR, R_RCS, D_ALL,
2153 0, 8, NULL},
2154
2155 {"3DSTATE_DEPTH_BUFFER", OP_3DSTATE_DEPTH_BUFFER, F_LEN_VAR, R_RCS,
2156 D_ALL, ADDR_FIX_1(2), 8, NULL},
2157
2158 {"3DSTATE_POLY_STIPPLE_OFFSET", OP_3DSTATE_POLY_STIPPLE_OFFSET,
2159 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2160
2161 {"3DSTATE_POLY_STIPPLE_PATTERN", OP_3DSTATE_POLY_STIPPLE_PATTERN,
2162 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2163
2164 {"3DSTATE_LINE_STIPPLE", OP_3DSTATE_LINE_STIPPLE, F_LEN_VAR, R_RCS,
2165 D_ALL, 0, 8, NULL},
2166
2167 {"3DSTATE_AA_LINE_PARAMS", OP_3DSTATE_AA_LINE_PARAMS, F_LEN_VAR, R_RCS,
2168 D_ALL, 0, 8, NULL},
2169
2170 {"3DSTATE_GS_SVB_INDEX", OP_3DSTATE_GS_SVB_INDEX, F_LEN_VAR, R_RCS,
2171 D_ALL, 0, 8, NULL},
2172
2173 {"3DSTATE_SAMPLER_PALETTE_LOAD1", OP_3DSTATE_SAMPLER_PALETTE_LOAD1,
2174 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2175
2176 {"3DSTATE_MULTISAMPLE", OP_3DSTATE_MULTISAMPLE_BDW, F_LEN_VAR, R_RCS,
2177 D_BDW_PLUS, 0, 8, NULL},
2178
2179 {"3DSTATE_STENCIL_BUFFER", OP_3DSTATE_STENCIL_BUFFER, F_LEN_VAR, R_RCS,
2180 D_ALL, ADDR_FIX_1(2), 8, NULL},
2181
2182 {"3DSTATE_HIER_DEPTH_BUFFER", OP_3DSTATE_HIER_DEPTH_BUFFER, F_LEN_VAR,
2183 R_RCS, D_ALL, ADDR_FIX_1(2), 8, NULL},
2184
2185 {"3DSTATE_CLEAR_PARAMS", OP_3DSTATE_CLEAR_PARAMS, F_LEN_VAR,
2186 R_RCS, D_ALL, 0, 8, NULL},
2187
2188 {"3DSTATE_PUSH_CONSTANT_ALLOC_VS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_VS,
2189 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2190
2191 {"3DSTATE_PUSH_CONSTANT_ALLOC_HS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_HS,
2192 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2193
2194 {"3DSTATE_PUSH_CONSTANT_ALLOC_DS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_DS,
2195 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2196
2197 {"3DSTATE_PUSH_CONSTANT_ALLOC_GS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_GS,
2198 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2199
2200 {"3DSTATE_PUSH_CONSTANT_ALLOC_PS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_PS,
2201 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2202
2203 {"3DSTATE_MONOFILTER_SIZE", OP_3DSTATE_MONOFILTER_SIZE, F_LEN_VAR,
2204 R_RCS, D_ALL, 0, 8, NULL},
2205
2206 {"3DSTATE_SO_DECL_LIST", OP_3DSTATE_SO_DECL_LIST, F_LEN_VAR, R_RCS,
2207 D_ALL, 0, 9, NULL},
2208
2209 {"3DSTATE_SO_BUFFER", OP_3DSTATE_SO_BUFFER, F_LEN_VAR, R_RCS, D_BDW_PLUS,
2210 ADDR_FIX_2(2, 4), 8, NULL},
2211
2212 {"3DSTATE_BINDING_TABLE_POOL_ALLOC",
2213 OP_3DSTATE_BINDING_TABLE_POOL_ALLOC,
2214 F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
2215
2216 {"3DSTATE_GATHER_POOL_ALLOC", OP_3DSTATE_GATHER_POOL_ALLOC,
2217 F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
2218
2219 {"3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC",
2220 OP_3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC,
2221 F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
2222
2223 {"3DSTATE_SAMPLE_PATTERN", OP_3DSTATE_SAMPLE_PATTERN, F_LEN_VAR, R_RCS,
2224 D_BDW_PLUS, 0, 8, NULL},
2225
2226 {"PIPE_CONTROL", OP_PIPE_CONTROL, F_LEN_VAR, R_RCS, D_ALL,
2227 ADDR_FIX_1(2), 8, cmd_handler_pipe_control},
2228
2229 {"3DPRIMITIVE", OP_3DPRIMITIVE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2230
2231 {"PIPELINE_SELECT", OP_PIPELINE_SELECT, F_LEN_CONST, R_RCS, D_ALL, 0,
2232 1, NULL},
2233
2234 {"STATE_PREFETCH", OP_STATE_PREFETCH, F_LEN_VAR, R_RCS, D_ALL,
2235 ADDR_FIX_1(1), 8, NULL},
2236
2237 {"STATE_SIP", OP_STATE_SIP, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2238
2239 {"STATE_BASE_ADDRESS", OP_STATE_BASE_ADDRESS, F_LEN_VAR, R_RCS, D_BDW_PLUS,
2240 ADDR_FIX_5(1, 3, 4, 5, 6), 8, NULL},
2241
2242 {"OP_3D_MEDIA_0_1_4", OP_3D_MEDIA_0_1_4, F_LEN_VAR, R_RCS, D_ALL,
2243 ADDR_FIX_1(1), 8, NULL},
2244
2245 {"3DSTATE_VS", OP_3DSTATE_VS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2246
2247 {"3DSTATE_SF", OP_3DSTATE_SF, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2248
2249 {"3DSTATE_CONSTANT_VS", OP_3DSTATE_CONSTANT_VS, F_LEN_VAR, R_RCS, D_BDW_PLUS,
2250 0, 8, NULL},
2251
2252 {"3DSTATE_COMPONENT_PACKING", OP_3DSTATE_COMPONENT_PACKING, F_LEN_VAR, R_RCS,
2253 D_SKL_PLUS, 0, 8, NULL},
2254
2255 {"MEDIA_INTERFACE_DESCRIPTOR_LOAD", OP_MEDIA_INTERFACE_DESCRIPTOR_LOAD,
2256 F_LEN_VAR, R_RCS, D_ALL, 0, 16, NULL},
2257
2258 {"MEDIA_GATEWAY_STATE", OP_MEDIA_GATEWAY_STATE, F_LEN_VAR, R_RCS, D_ALL,
2259 0, 16, NULL},
2260
2261 {"MEDIA_STATE_FLUSH", OP_MEDIA_STATE_FLUSH, F_LEN_VAR, R_RCS, D_ALL,
2262 0, 16, NULL},
2263
2264 {"MEDIA_OBJECT", OP_MEDIA_OBJECT, F_LEN_VAR, R_RCS, D_ALL, 0, 16, NULL},
2265
2266 {"MEDIA_CURBE_LOAD", OP_MEDIA_CURBE_LOAD, F_LEN_VAR, R_RCS, D_ALL,
2267 0, 16, NULL},
2268
2269 {"MEDIA_OBJECT_PRT", OP_MEDIA_OBJECT_PRT, F_LEN_VAR, R_RCS, D_ALL,
2270 0, 16, NULL},
2271
2272 {"MEDIA_OBJECT_WALKER", OP_MEDIA_OBJECT_WALKER, F_LEN_VAR, R_RCS, D_ALL,
2273 0, 16, NULL},
2274
2275 {"GPGPU_WALKER", OP_GPGPU_WALKER, F_LEN_VAR, R_RCS, D_ALL,
2276 0, 8, NULL},
2277
2278 {"MEDIA_VFE_STATE", OP_MEDIA_VFE_STATE, F_LEN_VAR, R_RCS, D_ALL, 0, 16,
2279 NULL},
2280
2281 {"3DSTATE_VF_STATISTICS_GM45", OP_3DSTATE_VF_STATISTICS_GM45,
2282 F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
2283
2284 {"MFX_PIPE_MODE_SELECT", OP_MFX_PIPE_MODE_SELECT, F_LEN_VAR,
2285 R_VCS, D_ALL, 0, 12, NULL},
2286
2287 {"MFX_SURFACE_STATE", OP_MFX_SURFACE_STATE, F_LEN_VAR,
2288 R_VCS, D_ALL, 0, 12, NULL},
2289
2290 {"MFX_PIPE_BUF_ADDR_STATE", OP_MFX_PIPE_BUF_ADDR_STATE, F_LEN_VAR,
2291 R_VCS, D_BDW_PLUS, 0, 12, NULL},
2292
2293 {"MFX_IND_OBJ_BASE_ADDR_STATE", OP_MFX_IND_OBJ_BASE_ADDR_STATE,
2294 F_LEN_VAR, R_VCS, D_BDW_PLUS, 0, 12, NULL},
2295
2296 {"MFX_BSP_BUF_BASE_ADDR_STATE", OP_MFX_BSP_BUF_BASE_ADDR_STATE,
2297 F_LEN_VAR, R_VCS, D_BDW_PLUS, ADDR_FIX_3(1, 3, 5), 12, NULL},
2298
2299 {"OP_2_0_0_5", OP_2_0_0_5, F_LEN_VAR, R_VCS, D_BDW_PLUS, 0, 12, NULL},
2300
2301 {"MFX_STATE_POINTER", OP_MFX_STATE_POINTER, F_LEN_VAR,
2302 R_VCS, D_ALL, 0, 12, NULL},
2303
2304 {"MFX_QM_STATE", OP_MFX_QM_STATE, F_LEN_VAR,
2305 R_VCS, D_ALL, 0, 12, NULL},
2306
2307 {"MFX_FQM_STATE", OP_MFX_FQM_STATE, F_LEN_VAR,
2308 R_VCS, D_ALL, 0, 12, NULL},
2309
2310 {"MFX_PAK_INSERT_OBJECT", OP_MFX_PAK_INSERT_OBJECT, F_LEN_VAR,
2311 R_VCS, D_ALL, 0, 12, NULL},
2312
2313 {"MFX_STITCH_OBJECT", OP_MFX_STITCH_OBJECT, F_LEN_VAR,
2314 R_VCS, D_ALL, 0, 12, NULL},
2315
2316 {"MFD_IT_OBJECT", OP_MFD_IT_OBJECT, F_LEN_VAR,
2317 R_VCS, D_ALL, 0, 12, NULL},
2318
2319 {"MFX_WAIT", OP_MFX_WAIT, F_LEN_VAR,
2320 R_VCS, D_ALL, 0, 6, NULL},
2321
2322 {"MFX_AVC_IMG_STATE", OP_MFX_AVC_IMG_STATE, F_LEN_VAR,
2323 R_VCS, D_ALL, 0, 12, NULL},
2324
2325 {"MFX_AVC_QM_STATE", OP_MFX_AVC_QM_STATE, F_LEN_VAR,
2326 R_VCS, D_ALL, 0, 12, NULL},
2327
2328 {"MFX_AVC_DIRECTMODE_STATE", OP_MFX_AVC_DIRECTMODE_STATE, F_LEN_VAR,
2329 R_VCS, D_ALL, 0, 12, NULL},
2330
2331 {"MFX_AVC_SLICE_STATE", OP_MFX_AVC_SLICE_STATE, F_LEN_VAR,
2332 R_VCS, D_ALL, 0, 12, NULL},
2333
2334 {"MFX_AVC_REF_IDX_STATE", OP_MFX_AVC_REF_IDX_STATE, F_LEN_VAR,
2335 R_VCS, D_ALL, 0, 12, NULL},
2336
2337 {"MFX_AVC_WEIGHTOFFSET_STATE", OP_MFX_AVC_WEIGHTOFFSET_STATE, F_LEN_VAR,
2338 R_VCS, D_ALL, 0, 12, NULL},
2339
2340 {"MFD_AVC_PICID_STATE", OP_MFD_AVC_PICID_STATE, F_LEN_VAR,
2341 R_VCS, D_ALL, 0, 12, NULL},
2342 {"MFD_AVC_DPB_STATE", OP_MFD_AVC_DPB_STATE, F_LEN_VAR,
2343 R_VCS, D_ALL, 0, 12, NULL},
2344
2345 {"MFD_AVC_BSD_OBJECT", OP_MFD_AVC_BSD_OBJECT, F_LEN_VAR,
2346 R_VCS, D_ALL, 0, 12, NULL},
2347
2348 {"MFD_AVC_SLICEADDR", OP_MFD_AVC_SLICEADDR, F_LEN_VAR,
2349 R_VCS, D_ALL, ADDR_FIX_1(2), 12, NULL},
2350
2351 {"MFC_AVC_PAK_OBJECT", OP_MFC_AVC_PAK_OBJECT, F_LEN_VAR,
2352 R_VCS, D_ALL, 0, 12, NULL},
2353
2354 {"MFX_VC1_PRED_PIPE_STATE", OP_MFX_VC1_PRED_PIPE_STATE, F_LEN_VAR,
2355 R_VCS, D_ALL, 0, 12, NULL},
2356
2357 {"MFX_VC1_DIRECTMODE_STATE", OP_MFX_VC1_DIRECTMODE_STATE, F_LEN_VAR,
2358 R_VCS, D_ALL, 0, 12, NULL},
2359
2360 {"MFD_VC1_SHORT_PIC_STATE", OP_MFD_VC1_SHORT_PIC_STATE, F_LEN_VAR,
2361 R_VCS, D_ALL, 0, 12, NULL},
2362
2363 {"MFD_VC1_LONG_PIC_STATE", OP_MFD_VC1_LONG_PIC_STATE, F_LEN_VAR,
2364 R_VCS, D_ALL, 0, 12, NULL},
2365
2366 {"MFD_VC1_BSD_OBJECT", OP_MFD_VC1_BSD_OBJECT, F_LEN_VAR,
2367 R_VCS, D_ALL, 0, 12, NULL},
2368
2369 {"MFC_MPEG2_SLICEGROUP_STATE", OP_MFC_MPEG2_SLICEGROUP_STATE, F_LEN_VAR,
2370 R_VCS, D_ALL, 0, 12, NULL},
2371
2372 {"MFC_MPEG2_PAK_OBJECT", OP_MFC_MPEG2_PAK_OBJECT, F_LEN_VAR,
2373 R_VCS, D_ALL, 0, 12, NULL},
2374
2375 {"MFX_MPEG2_PIC_STATE", OP_MFX_MPEG2_PIC_STATE, F_LEN_VAR,
2376 R_VCS, D_ALL, 0, 12, NULL},
2377
2378 {"MFX_MPEG2_QM_STATE", OP_MFX_MPEG2_QM_STATE, F_LEN_VAR,
2379 R_VCS, D_ALL, 0, 12, NULL},
2380
2381 {"MFD_MPEG2_BSD_OBJECT", OP_MFD_MPEG2_BSD_OBJECT, F_LEN_VAR,
2382 R_VCS, D_ALL, 0, 12, NULL},
2383
2384 {"MFX_2_6_0_0", OP_MFX_2_6_0_0, F_LEN_VAR, R_VCS, D_ALL,
2385 0, 16, NULL},
2386
2387 {"MFX_2_6_0_9", OP_MFX_2_6_0_9, F_LEN_VAR, R_VCS, D_ALL, 0, 16, NULL},
2388
2389 {"MFX_2_6_0_8", OP_MFX_2_6_0_8, F_LEN_VAR, R_VCS, D_ALL, 0, 16, NULL},
2390
2391 {"MFX_JPEG_PIC_STATE", OP_MFX_JPEG_PIC_STATE, F_LEN_VAR,
2392 R_VCS, D_ALL, 0, 12, NULL},
2393
2394 {"MFX_JPEG_HUFF_TABLE_STATE", OP_MFX_JPEG_HUFF_TABLE_STATE, F_LEN_VAR,
2395 R_VCS, D_ALL, 0, 12, NULL},
2396
2397 {"MFD_JPEG_BSD_OBJECT", OP_MFD_JPEG_BSD_OBJECT, F_LEN_VAR,
2398 R_VCS, D_ALL, 0, 12, NULL},
2399
2400 {"VEBOX_STATE", OP_VEB_STATE, F_LEN_VAR, R_VECS, D_ALL, 0, 12, NULL},
2401
2402 {"VEBOX_SURFACE_STATE", OP_VEB_SURFACE_STATE, F_LEN_VAR, R_VECS, D_ALL,
2403 0, 12, NULL},
2404
2405 {"VEB_DI_IECP", OP_VEB_DNDI_IECP_STATE, F_LEN_VAR, R_VECS, D_BDW_PLUS,
2406 0, 20, NULL},
2407};
2408
2409static void add_cmd_entry(struct intel_gvt *gvt, struct cmd_entry *e)
2410{
2411 hash_add(gvt->cmd_table, &e->hlist, e->info->opcode);
2412}
2413
2414#define GVT_MAX_CMD_LENGTH 20 /* In Dword */
2415
2416static void trace_cs_command(struct parser_exec_state *s,
2417 cycles_t cost_pre_cmd_handler, cycles_t cost_cmd_handler)
2418{
2419 /* This buffer is used by ftrace to store all commands copied from
2420 * guest gma space. Sometimes commands can cross pages, this should
2421 * not be handled in ftrace logic. So this is just used as a
2422 * 'bounce buffer'
2423 */
2424 u32 cmd_trace_buf[GVT_MAX_CMD_LENGTH];
2425 int i;
2426 u32 cmd_len = cmd_length(s);
2427 /* The chosen value of GVT_MAX_CMD_LENGTH are just based on
2428 * following two considerations:
2429 * 1) From observation, most common ring commands is not that long.
2430 * But there are execeptions. So it indeed makes sence to observe
2431 * longer commands.
2432 * 2) From the performance and debugging point of view, dumping all
2433 * contents of very commands is not necessary.
2434 * We mgith shrink GVT_MAX_CMD_LENGTH or remove this trace event in
2435 * future for performance considerations.
2436 */
2437 if (unlikely(cmd_len > GVT_MAX_CMD_LENGTH)) {
2438 gvt_dbg_cmd("cmd length exceed tracing limitation!\n");
2439 cmd_len = GVT_MAX_CMD_LENGTH;
2440 }
2441
2442 for (i = 0; i < cmd_len; i++)
2443 cmd_trace_buf[i] = cmd_val(s, i);
2444
2445 trace_gvt_command(s->vgpu->id, s->ring_id, s->ip_gma, cmd_trace_buf,
2446 cmd_len, s->buf_type == RING_BUFFER_INSTRUCTION,
2447 cost_pre_cmd_handler, cost_cmd_handler);
2448}
2449
2450/* call the cmd handler, and advance ip */
2451static int cmd_parser_exec(struct parser_exec_state *s)
2452{
2453 struct cmd_info *info;
2454 u32 cmd;
2455 int ret = 0;
2456 cycles_t t0, t1, t2;
2457 struct parser_exec_state s_before_advance_custom;
2458
2459 t0 = get_cycles();
2460
2461 cmd = cmd_val(s, 0);
2462
2463 info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
2464 if (info == NULL) {
2465 gvt_err("unknown cmd 0x%x, opcode=0x%x\n",
2466 cmd, get_opcode(cmd, s->ring_id));
2467 return -EINVAL;
2468 }
2469
2470 gvt_dbg_cmd("%s\n", info->name);
2471
2472 s->info = info;
2473
2474 t1 = get_cycles();
2475
2476 memcpy(&s_before_advance_custom, s, sizeof(struct parser_exec_state));
2477
2478 if (info->handler) {
2479 ret = info->handler(s);
2480 if (ret < 0) {
2481 gvt_err("%s handler error\n", info->name);
2482 return ret;
2483 }
2484 }
2485 t2 = get_cycles();
2486
2487 trace_cs_command(&s_before_advance_custom, t1 - t0, t2 - t1);
2488
2489 if (!(info->flag & F_IP_ADVANCE_CUSTOM)) {
2490 ret = cmd_advance_default(s);
2491 if (ret) {
2492 gvt_err("%s IP advance error\n", info->name);
2493 return ret;
2494 }
2495 }
2496 return 0;
2497}
2498
2499static inline bool gma_out_of_range(unsigned long gma,
2500 unsigned long gma_head, unsigned int gma_tail)
2501{
2502 if (gma_tail >= gma_head)
2503 return (gma < gma_head) || (gma > gma_tail);
2504 else
2505 return (gma > gma_tail) && (gma < gma_head);
2506}
2507
2508static int command_scan(struct parser_exec_state *s,
2509 unsigned long rb_head, unsigned long rb_tail,
2510 unsigned long rb_start, unsigned long rb_len)
2511{
2512
2513 unsigned long gma_head, gma_tail, gma_bottom;
2514 int ret = 0;
2515
2516 gma_head = rb_start + rb_head;
2517 gma_tail = rb_start + rb_tail;
2518 gma_bottom = rb_start + rb_len;
2519
2520 gvt_dbg_cmd("scan_start: start=%lx end=%lx\n", gma_head, gma_tail);
2521
2522 while (s->ip_gma != gma_tail) {
2523 if (s->buf_type == RING_BUFFER_INSTRUCTION) {
2524 if (!(s->ip_gma >= rb_start) ||
2525 !(s->ip_gma < gma_bottom)) {
2526 gvt_err("ip_gma %lx out of ring scope."
2527 "(base:0x%lx, bottom: 0x%lx)\n",
2528 s->ip_gma, rb_start,
2529 gma_bottom);
2530 parser_exec_state_dump(s);
2531 return -EINVAL;
2532 }
2533 if (gma_out_of_range(s->ip_gma, gma_head, gma_tail)) {
2534 gvt_err("ip_gma %lx out of range."
2535 "base 0x%lx head 0x%lx tail 0x%lx\n",
2536 s->ip_gma, rb_start,
2537 rb_head, rb_tail);
2538 parser_exec_state_dump(s);
2539 break;
2540 }
2541 }
2542 ret = cmd_parser_exec(s);
2543 if (ret) {
2544 gvt_err("cmd parser error\n");
2545 parser_exec_state_dump(s);
2546 break;
2547 }
2548 }
2549
2550 gvt_dbg_cmd("scan_end\n");
2551
2552 return ret;
2553}
2554
2555static int scan_workload(struct intel_vgpu_workload *workload)
2556{
2557 unsigned long gma_head, gma_tail, gma_bottom;
2558 struct parser_exec_state s;
2559 int ret = 0;
2560
2561 /* ring base is page aligned */
2562 if (WARN_ON(!IS_ALIGNED(workload->rb_start, GTT_PAGE_SIZE)))
2563 return -EINVAL;
2564
2565 gma_head = workload->rb_start + workload->rb_head;
2566 gma_tail = workload->rb_start + workload->rb_tail;
2567 gma_bottom = workload->rb_start + _RING_CTL_BUF_SIZE(workload->rb_ctl);
2568
2569 s.buf_type = RING_BUFFER_INSTRUCTION;
2570 s.buf_addr_type = GTT_BUFFER;
2571 s.vgpu = workload->vgpu;
2572 s.ring_id = workload->ring_id;
2573 s.ring_start = workload->rb_start;
2574 s.ring_size = _RING_CTL_BUF_SIZE(workload->rb_ctl);
2575 s.ring_head = gma_head;
2576 s.ring_tail = gma_tail;
2577 s.rb_va = workload->shadow_ring_buffer_va;
2578 s.workload = workload;
2579
2580 if (bypass_scan_mask & (1 << workload->ring_id))
2581 return 0;
2582
2583 ret = ip_gma_set(&s, gma_head);
2584 if (ret)
2585 goto out;
2586
2587 ret = command_scan(&s, workload->rb_head, workload->rb_tail,
2588 workload->rb_start, _RING_CTL_BUF_SIZE(workload->rb_ctl));
2589
2590out:
2591 return ret;
2592}
2593
2594static int scan_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
2595{
2596
2597 unsigned long gma_head, gma_tail, gma_bottom, ring_size, ring_tail;
2598 struct parser_exec_state s;
2599 int ret = 0;
2600
2601 /* ring base is page aligned */
2602 if (WARN_ON(!IS_ALIGNED(wa_ctx->indirect_ctx.guest_gma, GTT_PAGE_SIZE)))
2603 return -EINVAL;
2604
2605 ring_tail = wa_ctx->indirect_ctx.size + 3 * sizeof(uint32_t);
2606 ring_size = round_up(wa_ctx->indirect_ctx.size + CACHELINE_BYTES,
2607 PAGE_SIZE);
2608 gma_head = wa_ctx->indirect_ctx.guest_gma;
2609 gma_tail = wa_ctx->indirect_ctx.guest_gma + ring_tail;
2610 gma_bottom = wa_ctx->indirect_ctx.guest_gma + ring_size;
2611
2612 s.buf_type = RING_BUFFER_INSTRUCTION;
2613 s.buf_addr_type = GTT_BUFFER;
2614 s.vgpu = wa_ctx->workload->vgpu;
2615 s.ring_id = wa_ctx->workload->ring_id;
2616 s.ring_start = wa_ctx->indirect_ctx.guest_gma;
2617 s.ring_size = ring_size;
2618 s.ring_head = gma_head;
2619 s.ring_tail = gma_tail;
2620 s.rb_va = wa_ctx->indirect_ctx.shadow_va;
2621 s.workload = wa_ctx->workload;
2622
2623 ret = ip_gma_set(&s, gma_head);
2624 if (ret)
2625 goto out;
2626
2627 ret = command_scan(&s, 0, ring_tail,
2628 wa_ctx->indirect_ctx.guest_gma, ring_size);
2629out:
2630 return ret;
2631}
2632
2633static int shadow_workload_ring_buffer(struct intel_vgpu_workload *workload)
2634{
2635 struct intel_vgpu *vgpu = workload->vgpu;
2636 int ring_id = workload->ring_id;
2637 struct i915_gem_context *shadow_ctx = vgpu->shadow_ctx;
2638 struct intel_ring *ring = shadow_ctx->engine[ring_id].ring;
2639 unsigned long gma_head, gma_tail, gma_top, guest_rb_size;
2640 unsigned int copy_len = 0;
2641 int ret;
2642
2643 guest_rb_size = _RING_CTL_BUF_SIZE(workload->rb_ctl);
2644
2645 /* calculate workload ring buffer size */
2646 workload->rb_len = (workload->rb_tail + guest_rb_size -
2647 workload->rb_head) % guest_rb_size;
2648
2649 gma_head = workload->rb_start + workload->rb_head;
2650 gma_tail = workload->rb_start + workload->rb_tail;
2651 gma_top = workload->rb_start + guest_rb_size;
2652
2653 /* allocate shadow ring buffer */
2654 ret = intel_ring_begin(workload->req, workload->rb_len / 4);
2655 if (ret)
2656 return ret;
2657
2658 /* get shadow ring buffer va */
2659 workload->shadow_ring_buffer_va = ring->vaddr + ring->tail;
2660
2661 /* head > tail --> copy head <-> top */
2662 if (gma_head > gma_tail) {
2663 ret = copy_gma_to_hva(vgpu, vgpu->gtt.ggtt_mm,
2664 gma_head, gma_top,
2665 workload->shadow_ring_buffer_va);
2666 if (ret) {
2667 gvt_err("fail to copy guest ring buffer\n");
2668 return ret;
2669 }
2670 copy_len = gma_top - gma_head;
2671 gma_head = workload->rb_start;
2672 }
2673
2674 /* copy head or start <-> tail */
2675 ret = copy_gma_to_hva(vgpu, vgpu->gtt.ggtt_mm,
2676 gma_head, gma_tail,
2677 workload->shadow_ring_buffer_va + copy_len);
2678 if (ret) {
2679 gvt_err("fail to copy guest ring buffer\n");
2680 return ret;
2681 }
2682 ring->tail += workload->rb_len;
2683 intel_ring_advance(ring);
2684 return 0;
2685}
2686
2687int intel_gvt_scan_and_shadow_workload(struct intel_vgpu_workload *workload)
2688{
2689 int ret;
2690
2691 ret = shadow_workload_ring_buffer(workload);
2692 if (ret) {
2693 gvt_err("fail to shadow workload ring_buffer\n");
2694 return ret;
2695 }
2696
2697 ret = scan_workload(workload);
2698 if (ret) {
2699 gvt_err("scan workload error\n");
2700 return ret;
2701 }
2702 return 0;
2703}
2704
2705static int shadow_indirect_ctx(struct intel_shadow_wa_ctx *wa_ctx)
2706{
2707 struct drm_device *dev = &wa_ctx->workload->vgpu->gvt->dev_priv->drm;
2708 int ctx_size = wa_ctx->indirect_ctx.size;
2709 unsigned long guest_gma = wa_ctx->indirect_ctx.guest_gma;
2710 int ret = 0;
2711 void *dest = NULL;
2712
2713 wa_ctx->indirect_ctx.obj = i915_gem_object_create(dev,
2714 round_up(ctx_size + CACHELINE_BYTES, PAGE_SIZE));
2715 if (wa_ctx->indirect_ctx.obj == NULL)
2716 return -ENOMEM;
2717
2718 ret = i915_gem_object_get_pages(wa_ctx->indirect_ctx.obj);
2719 if (ret)
2720 return ret;
2721
2722 i915_gem_object_pin_pages(wa_ctx->indirect_ctx.obj);
2723
2724 /* get the va of the shadow batch buffer */
2725 dest = (void *)vmap_batch(wa_ctx->indirect_ctx.obj, 0,
2726 ctx_size + CACHELINE_BYTES);
2727 if (!dest) {
2728 gvt_err("failed to vmap shadow indirect ctx\n");
2729 ret = -ENOMEM;
2730 goto unpin_src;
2731 }
2732
2733 ret = i915_gem_object_set_to_cpu_domain(wa_ctx->indirect_ctx.obj,
2734 false);
2735 if (ret) {
2736 gvt_err("failed to set shadow indirect ctx to CPU\n");
2737 goto unmap_src;
2738 }
2739
2740 wa_ctx->indirect_ctx.shadow_va = dest;
2741
2742 memset(dest, 0, round_up(ctx_size + CACHELINE_BYTES, PAGE_SIZE));
2743
2744 ret = copy_gma_to_hva(wa_ctx->workload->vgpu,
2745 wa_ctx->workload->vgpu->gtt.ggtt_mm,
2746 guest_gma, guest_gma + ctx_size, dest);
2747 if (ret) {
2748 gvt_err("fail to copy guest indirect ctx\n");
2749 return ret;
2750 }
2751
2752 return 0;
2753
2754unmap_src:
2755 vunmap(dest);
2756unpin_src:
2757 i915_gem_object_unpin_pages(wa_ctx->indirect_ctx.obj);
2758
2759 return ret;
2760}
2761
2762static int combine_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
2763{
2764 uint32_t per_ctx_start[CACHELINE_DWORDS] = {0};
2765 unsigned char *bb_start_sva;
2766
2767 per_ctx_start[0] = 0x18800001;
2768 per_ctx_start[1] = wa_ctx->per_ctx.guest_gma;
2769
2770 bb_start_sva = (unsigned char *)wa_ctx->indirect_ctx.shadow_va +
2771 wa_ctx->indirect_ctx.size;
2772
2773 memcpy(bb_start_sva, per_ctx_start, CACHELINE_BYTES);
2774
2775 return 0;
2776}
2777
2778int intel_gvt_scan_and_shadow_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
2779{
2780 int ret;
2781
2782 if (wa_ctx->indirect_ctx.size == 0)
2783 return 0;
2784
2785 ret = shadow_indirect_ctx(wa_ctx);
2786 if (ret) {
2787 gvt_err("fail to shadow indirect ctx\n");
2788 return ret;
2789 }
2790
2791 combine_wa_ctx(wa_ctx);
2792
2793 ret = scan_wa_ctx(wa_ctx);
2794 if (ret) {
2795 gvt_err("scan wa ctx error\n");
2796 return ret;
2797 }
2798
2799 return 0;
2800}
2801
2802static struct cmd_info *find_cmd_entry_any_ring(struct intel_gvt *gvt,
2803 unsigned int opcode, int rings)
2804{
2805 struct cmd_info *info = NULL;
2806 unsigned int ring;
2807
2808 for_each_set_bit(ring, (unsigned long *)&rings, I915_NUM_ENGINES) {
2809 info = find_cmd_entry(gvt, opcode, ring);
2810 if (info)
2811 break;
2812 }
2813 return info;
2814}
2815
2816static int init_cmd_table(struct intel_gvt *gvt)
2817{
2818 int i;
2819 struct cmd_entry *e;
2820 struct cmd_info *info;
2821 unsigned int gen_type;
2822
2823 gen_type = intel_gvt_get_device_type(gvt);
2824
2825 for (i = 0; i < ARRAY_SIZE(cmd_info); i++) {
2826 if (!(cmd_info[i].devices & gen_type))
2827 continue;
2828
2829 e = kzalloc(sizeof(*e), GFP_KERNEL);
2830 if (!e)
2831 return -ENOMEM;
2832
2833 e->info = &cmd_info[i];
2834 info = find_cmd_entry_any_ring(gvt,
2835 e->info->opcode, e->info->rings);
2836 if (info) {
2837 gvt_err("%s %s duplicated\n", e->info->name,
2838 info->name);
2839 return -EEXIST;
2840 }
2841
2842 INIT_HLIST_NODE(&e->hlist);
2843 add_cmd_entry(gvt, e);
2844 gvt_dbg_cmd("add %-30s op %04x flag %x devs %02x rings %02x\n",
2845 e->info->name, e->info->opcode, e->info->flag,
2846 e->info->devices, e->info->rings);
2847 }
2848 return 0;
2849}
2850
2851static void clean_cmd_table(struct intel_gvt *gvt)
2852{
2853 struct hlist_node *tmp;
2854 struct cmd_entry *e;
2855 int i;
2856
2857 hash_for_each_safe(gvt->cmd_table, i, tmp, e, hlist)
2858 kfree(e);
2859
2860 hash_init(gvt->cmd_table);
2861}
2862
2863void intel_gvt_clean_cmd_parser(struct intel_gvt *gvt)
2864{
2865 clean_cmd_table(gvt);
2866}
2867
2868int intel_gvt_init_cmd_parser(struct intel_gvt *gvt)
2869{
2870 int ret;
2871
2872 ret = init_cmd_table(gvt);
2873 if (ret) {
2874 intel_gvt_clean_cmd_parser(gvt);
2875 return ret;
2876 }
2877 return 0;
2878}