blob: eebc01df969b4fc777f0ac77f099144a717e54c2 [file] [log] [blame]
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001/* bnx2x.h: Broadcom Everest network driver.
2 *
Ariel Elior85b26ea2012-01-26 06:01:54 +00003 * Copyright (c) 2007-2012 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 */
13
14#ifndef BNX2X_H
15#define BNX2X_H
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000016#include <linux/netdevice.h>
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000017#include <linux/dma-mapping.h>
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000018#include <linux/types.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020019
Eilon Greenstein34f80b02008-06-23 20:33:01 -070020/* compilation time flags */
21
22/* define this to make the driver freeze on error to allow getting debug info
23 * (you will need to reboot afterwards) */
24/* #define BNX2X_STOP_ON_ERROR */
25
Yuval Mintz515e1242012-10-01 03:46:20 +000026#define DRV_MODULE_VERSION "1.78.00-0"
27#define DRV_MODULE_RELDATE "2012/09/27"
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000028#define BNX2X_BC_VER 0x040200
29
Shmulik Ravid785b9b12010-12-30 06:27:03 +000030#if defined(CONFIG_DCB)
Shmulik Ravid98507672011-02-28 12:19:55 -080031#define BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000032#endif
Yuval Mintzb475d782012-04-03 18:41:29 +000033
34
35#include "bnx2x_hsi.h"
36
Dmitry Kravkov5d1e8592010-07-27 12:31:10 +000037#include "../cnic_if.h"
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000038
Merav Sicron55c11942012-11-07 00:45:48 +000039
40#define BNX2X_MIN_MSIX_VEC_CNT(bp) ((bp)->min_msix_vec_cnt)
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000041
Eilon Greenstein01cd4522009-08-12 08:23:08 +000042#include <linux/mdio.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030043
Eilon Greenstein359d8b12009-02-12 08:38:25 +000044#include "bnx2x_reg.h"
45#include "bnx2x_fw_defs.h"
Barak Witkowski2e499d32012-06-26 01:31:19 +000046#include "bnx2x_mfw_req.h"
Eilon Greenstein359d8b12009-02-12 08:38:25 +000047#include "bnx2x_link.h"
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030048#include "bnx2x_sp.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000049#include "bnx2x_dcb.h"
Dmitry Kravkov6c719d02010-07-27 12:36:15 +000050#include "bnx2x_stats.h"
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000051#include "bnx2x_vfpf.h"
Eilon Greenstein359d8b12009-02-12 08:38:25 +000052
Ariel Elior1ab44342013-01-01 05:22:23 +000053enum bnx2x_int_mode {
54 BNX2X_INT_MODE_MSIX,
55 BNX2X_INT_MODE_INTX,
56 BNX2X_INT_MODE_MSI
57};
58
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020059/* error/debug prints */
60
Eilon Greenstein34f80b02008-06-23 20:33:01 -070061#define DRV_MODULE_NAME "bnx2x"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020062
63/* for messages that are currently off */
Merav Sicron51c1a582012-03-18 10:33:38 +000064#define BNX2X_MSG_OFF 0x0
65#define BNX2X_MSG_MCP 0x0010000 /* was: NETIF_MSG_HW */
66#define BNX2X_MSG_STATS 0x0020000 /* was: NETIF_MSG_TIMER */
67#define BNX2X_MSG_NVM 0x0040000 /* was: NETIF_MSG_HW */
68#define BNX2X_MSG_DMAE 0x0080000 /* was: NETIF_MSG_HW */
69#define BNX2X_MSG_SP 0x0100000 /* was: NETIF_MSG_INTR */
70#define BNX2X_MSG_FP 0x0200000 /* was: NETIF_MSG_INTR */
71#define BNX2X_MSG_IOV 0x0800000
72#define BNX2X_MSG_IDLE 0x2000000 /* used for idle check*/
73#define BNX2X_MSG_ETHTOOL 0x4000000
74#define BNX2X_MSG_DCB 0x8000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020075
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020076/* regular debug print */
Joe Perchesf1deab52011-08-14 12:16:21 +000077#define DP(__mask, fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +000078do { \
Merav Sicron51c1a582012-03-18 10:33:38 +000079 if (unlikely(bp->msg_enable & (__mask))) \
Joe Perchesf1deab52011-08-14 12:16:21 +000080 pr_notice("[%s:%d(%s)]" fmt, \
81 __func__, __LINE__, \
82 bp->dev ? (bp->dev->name) : "?", \
83 ##__VA_ARGS__); \
Joe Perches7995c642010-02-17 15:01:52 +000084} while (0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070085
Joe Perchesf1deab52011-08-14 12:16:21 +000086#define DP_CONT(__mask, fmt, ...) \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030087do { \
Merav Sicron51c1a582012-03-18 10:33:38 +000088 if (unlikely(bp->msg_enable & (__mask))) \
Joe Perchesf1deab52011-08-14 12:16:21 +000089 pr_cont(fmt, ##__VA_ARGS__); \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030090} while (0)
91
Eilon Greenstein34f80b02008-06-23 20:33:01 -070092/* errors debug print */
Joe Perchesf1deab52011-08-14 12:16:21 +000093#define BNX2X_DBG_ERR(fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +000094do { \
Merav Sicron51c1a582012-03-18 10:33:38 +000095 if (unlikely(netif_msg_probe(bp))) \
Joe Perchesf1deab52011-08-14 12:16:21 +000096 pr_err("[%s:%d(%s)]" fmt, \
Joe Perches7995c642010-02-17 15:01:52 +000097 __func__, __LINE__, \
98 bp->dev ? (bp->dev->name) : "?", \
Joe Perchesf1deab52011-08-14 12:16:21 +000099 ##__VA_ARGS__); \
Joe Perches7995c642010-02-17 15:01:52 +0000100} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200101
102/* for errors (never masked) */
Joe Perchesf1deab52011-08-14 12:16:21 +0000103#define BNX2X_ERR(fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +0000104do { \
Joe Perchesf1deab52011-08-14 12:16:21 +0000105 pr_err("[%s:%d(%s)]" fmt, \
Joe Perches7995c642010-02-17 15:01:52 +0000106 __func__, __LINE__, \
107 bp->dev ? (bp->dev->name) : "?", \
Joe Perchesf1deab52011-08-14 12:16:21 +0000108 ##__VA_ARGS__); \
109} while (0)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000110
Joe Perchesf1deab52011-08-14 12:16:21 +0000111#define BNX2X_ERROR(fmt, ...) \
112 pr_err("[%s:%d]" fmt, __func__, __LINE__, ##__VA_ARGS__)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000113
Eliezer Tamirf1410642008-02-28 11:51:50 -0800114
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200115/* before we have a dev->name use dev_info() */
Joe Perchesf1deab52011-08-14 12:16:21 +0000116#define BNX2X_DEV_INFO(fmt, ...) \
Joe Perches7995c642010-02-17 15:01:52 +0000117do { \
Merav Sicron51c1a582012-03-18 10:33:38 +0000118 if (unlikely(netif_msg_probe(bp))) \
Joe Perchesf1deab52011-08-14 12:16:21 +0000119 dev_info(&bp->pdev->dev, fmt, ##__VA_ARGS__); \
Joe Perches7995c642010-02-17 15:01:52 +0000120} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200121
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200122#ifdef BNX2X_STOP_ON_ERROR
Ariel Elior6383c0b2011-07-14 08:31:57 +0000123void bnx2x_int_disable(struct bnx2x *bp);
Joe Perchesf1deab52011-08-14 12:16:21 +0000124#define bnx2x_panic() \
125do { \
126 bp->panic = 1; \
127 BNX2X_ERR("driver assert\n"); \
128 bnx2x_int_disable(bp); \
129 bnx2x_panic_dump(bp); \
130} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200131#else
Joe Perchesf1deab52011-08-14 12:16:21 +0000132#define bnx2x_panic() \
133do { \
134 bp->panic = 1; \
135 BNX2X_ERR("driver assert\n"); \
136 bnx2x_panic_dump(bp); \
137} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200138#endif
139
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000140#define bnx2x_mc_addr(ha) ((ha)->addr)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800141#define bnx2x_uc_addr(ha) ((ha)->addr)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200142
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700143#define U64_LO(x) (u32)(((u64)(x)) & 0xffffffff)
144#define U64_HI(x) (u32)(((u64)(x)) >> 32)
145#define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200146
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200147
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000148#define REG_ADDR(bp, offset) ((bp->regview) + (offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700149
150#define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
151#define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000152#define REG_RD16(bp, offset) readw(REG_ADDR(bp, offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700153
154#define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200155#define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700156#define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200157
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700158#define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
159#define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200160
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700161#define REG_RD_DMAE(bp, offset, valp, len32) \
162 do { \
163 bnx2x_read_dmae(bp, offset, len32);\
Eilon Greenstein573f2032009-08-12 08:24:14 +0000164 memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700165 } while (0)
166
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700167#define REG_WR_DMAE(bp, offset, valp, len32) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200168 do { \
Eilon Greenstein573f2032009-08-12 08:24:14 +0000169 memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200170 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
171 offset, len32); \
172 } while (0)
173
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000174#define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
175 REG_WR_DMAE(bp, offset, valp, len32)
176
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -0800177#define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
Eilon Greenstein573f2032009-08-12 08:24:14 +0000178 do { \
179 memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
180 bnx2x_write_big_buf_wb(bp, addr, len32); \
181 } while (0)
182
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700183#define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
184 offsetof(struct shmem_region, field))
185#define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
186#define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200187
Eilon Greenstein2691d512009-08-12 08:22:08 +0000188#define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \
189 offsetof(struct shmem2_region, field))
190#define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field))
191#define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000192#define MF_CFG_ADDR(bp, field) (bp->common.mf_cfg_base + \
193 offsetof(struct mf_cfg, field))
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000194#define MF2_CFG_ADDR(bp, field) (bp->common.mf2_cfg_base + \
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000195 offsetof(struct mf2_cfg, field))
Eilon Greenstein2691d512009-08-12 08:22:08 +0000196
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000197#define MF_CFG_RD(bp, field) REG_RD(bp, MF_CFG_ADDR(bp, field))
198#define MF_CFG_WR(bp, field, val) REG_WR(bp,\
199 MF_CFG_ADDR(bp, field), (val))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000200#define MF2_CFG_RD(bp, field) REG_RD(bp, MF2_CFG_ADDR(bp, field))
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000201
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000202#define SHMEM2_HAS(bp, field) ((bp)->common.shmem2_base && \
203 (SHMEM2_RD((bp), size) > \
204 offsetof(struct shmem2_region, field)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000205
Eilon Greenstein345b5d52008-08-13 15:58:12 -0700206#define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg)
Eilon Greenstein3196a882008-08-13 15:58:49 -0700207#define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200208
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000209/* SP SB indices */
210
211/* General SP events - stats query, cfc delete, etc */
212#define HC_SP_INDEX_ETH_DEF_CONS 3
213
214/* EQ completions */
215#define HC_SP_INDEX_EQ_CONS 7
216
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000217/* FCoE L2 connection completions */
218#define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS 6
219#define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS 4
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000220/* iSCSI L2 */
221#define HC_SP_INDEX_ETH_ISCSI_CQ_CONS 5
222#define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS 1
223
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000224/* Special clients parameters */
225
226/* SB indices */
227/* FCoE L2 */
228#define BNX2X_FCOE_L2_RX_INDEX \
229 (&bp->def_status_blk->sp_sb.\
230 index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS])
231
232#define BNX2X_FCOE_L2_TX_INDEX \
233 (&bp->def_status_blk->sp_sb.\
234 index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS])
235
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000236/**
237 * CIDs and CLIDs:
238 * CLIDs below is a CLID for func 0, then the CLID for other
239 * functions will be calculated by the formula:
240 *
241 * FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
242 *
243 */
David S. Miller1805b2f2011-10-24 18:18:09 -0400244enum {
245 BNX2X_ISCSI_ETH_CL_ID_IDX,
246 BNX2X_FCOE_ETH_CL_ID_IDX,
247 BNX2X_MAX_CNIC_ETH_CL_ID_IDX,
248};
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000249
Merav Sicron37ae41a2012-06-19 07:48:27 +0000250#define BNX2X_CNIC_START_ETH_CID(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) *\
251 (bp)->max_cos)
David S. Miller1805b2f2011-10-24 18:18:09 -0400252 /* iSCSI L2 */
Merav Sicron37ae41a2012-06-19 07:48:27 +0000253#define BNX2X_ISCSI_ETH_CID(bp) (BNX2X_CNIC_START_ETH_CID(bp))
David S. Miller1805b2f2011-10-24 18:18:09 -0400254 /* FCoE L2 */
Merav Sicron37ae41a2012-06-19 07:48:27 +0000255#define BNX2X_FCOE_ETH_CID(bp) (BNX2X_CNIC_START_ETH_CID(bp) + 1)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000256
Merav Sicron55c11942012-11-07 00:45:48 +0000257#define CNIC_SUPPORT(bp) ((bp)->cnic_support)
258#define CNIC_ENABLED(bp) ((bp)->cnic_enabled)
259#define CNIC_LOADED(bp) ((bp)->cnic_loaded)
260#define FCOE_INIT(bp) ((bp)->fcoe_init)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000261
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000262#define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
263 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
264
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000265#define SM_RX_ID 0
266#define SM_TX_ID 1
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200267
Ariel Elior6383c0b2011-07-14 08:31:57 +0000268/* defines for multiple tx priority indices */
269#define FIRST_TX_ONLY_COS_INDEX 1
270#define FIRST_TX_COS_INDEX 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200271
Ariel Elior6383c0b2011-07-14 08:31:57 +0000272/* rules for calculating the cids of tx-only connections */
Merav Sicron65565882012-06-19 07:48:26 +0000273#define CID_TO_FP(cid, bp) ((cid) % BNX2X_NUM_NON_CNIC_QUEUES(bp))
274#define CID_COS_TO_TX_ONLY_CID(cid, cos, bp) \
275 (cid + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +0000276
277/* fp index inside class of service range */
Merav Sicron65565882012-06-19 07:48:26 +0000278#define FP_COS_TO_TXQ(fp, cos, bp) \
279 ((fp)->index + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +0000280
Merav Sicron65565882012-06-19 07:48:26 +0000281/* Indexes for transmission queues array:
282 * txdata for RSS i CoS j is at location i + (j * num of RSS)
283 * txdata for FCoE (if exist) is at location max cos * num of RSS
284 * txdata for FWD (if exist) is one location after FCoE
285 * txdata for OOO (if exist) is one location after FWD
Ariel Elior6383c0b2011-07-14 08:31:57 +0000286 */
Merav Sicron65565882012-06-19 07:48:26 +0000287enum {
288 FCOE_TXQ_IDX_OFFSET,
289 FWD_TXQ_IDX_OFFSET,
290 OOO_TXQ_IDX_OFFSET,
291};
292#define MAX_ETH_TXQ_IDX(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) * (bp)->max_cos)
Merav Sicron65565882012-06-19 07:48:26 +0000293#define FCOE_TXQ_IDX(bp) (MAX_ETH_TXQ_IDX(bp) + FCOE_TXQ_IDX_OFFSET)
Ariel Elior6383c0b2011-07-14 08:31:57 +0000294
295/* fast path */
Eric Dumazete52fcb22011-11-14 06:05:34 +0000296/*
297 * This driver uses new build_skb() API :
298 * RX ring buffer contains pointer to kmalloc() data only,
299 * skb are built only after Hardware filled the frame.
300 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200301struct sw_rx_bd {
Eric Dumazete52fcb22011-11-14 06:05:34 +0000302 u8 *data;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000303 DEFINE_DMA_UNMAP_ADDR(mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200304};
305
306struct sw_tx_bd {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700307 struct sk_buff *skb;
308 u16 first_bd;
Eilon Greensteinca003922009-08-12 22:53:28 -0700309 u8 flags;
310/* Set on the first BD descriptor when there is a split BD */
311#define BNX2X_TSO_SPLIT_BD (1<<0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200312};
313
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700314struct sw_rx_page {
315 struct page *page;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000316 DEFINE_DMA_UNMAP_ADDR(mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700317};
318
Eilon Greensteinca003922009-08-12 22:53:28 -0700319union db_prod {
320 struct doorbell_set_prod data;
321 u32 raw;
322};
323
David S. Miller8decf862011-09-22 03:23:13 -0400324/* dropless fc FW/HW related params */
325#define BRB_SIZE(bp) (CHIP_IS_E3(bp) ? 1024 : 512)
326#define MAX_AGG_QS(bp) (CHIP_IS_E1(bp) ? \
327 ETH_MAX_AGGREGATION_QUEUES_E1 :\
328 ETH_MAX_AGGREGATION_QUEUES_E1H_E2)
329#define FW_DROP_LEVEL(bp) (3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp))
330#define FW_PREFETCH_CNT 16
331#define DROPLESS_FC_HEADROOM 100
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700332
333/* MC hsi */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300334#define BCM_PAGE_SHIFT 12
335#define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
336#define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700337#define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
338
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300339#define PAGES_PER_SGE_SHIFT 0
340#define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT)
341#define SGE_PAGE_SIZE PAGE_SIZE
342#define SGE_PAGE_SHIFT PAGE_SHIFT
343#define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700344
345/* SGE ring related macros */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300346#define NUM_RX_SGE_PAGES 2
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700347#define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
David S. Miller8decf862011-09-22 03:23:13 -0400348#define NEXT_PAGE_SGE_DESC_CNT 2
349#define MAX_RX_SGE_CNT (RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT)
Eilon Greenstein33471622008-08-13 15:59:08 -0700350/* RX_SGE_CNT is promised to be a power of 2 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300351#define RX_SGE_MASK (RX_SGE_CNT - 1)
352#define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES)
353#define MAX_RX_SGE (NUM_RX_SGE - 1)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700354#define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \
David S. Miller8decf862011-09-22 03:23:13 -0400355 (MAX_RX_SGE_CNT - 1)) ? \
356 (x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \
357 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300358#define RX_SGE(x) ((x) & MAX_RX_SGE)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700359
David S. Miller8decf862011-09-22 03:23:13 -0400360/*
361 * Number of required SGEs is the sum of two:
362 * 1. Number of possible opened aggregations (next packet for
363 * these aggregations will probably consume SGE immidiatelly)
364 * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only
365 * after placement on BD for new TPA aggregation)
366 *
367 * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page
368 */
369#define NUM_SGE_REQ (MAX_AGG_QS(bp) + \
370 (BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2)
371#define NUM_SGE_PG_REQ ((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \
372 MAX_RX_SGE_CNT)
373#define SGE_TH_LO(bp) (NUM_SGE_REQ + \
374 NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT)
375#define SGE_TH_HI(bp) (SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM)
376
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300377/* Manipulate a bit vector defined as an array of u64 */
378
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700379/* Number of bits in one sge_mask array element */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300380#define BIT_VEC64_ELEM_SZ 64
381#define BIT_VEC64_ELEM_SHIFT 6
382#define BIT_VEC64_ELEM_MASK ((u64)BIT_VEC64_ELEM_SZ - 1)
383
384
385#define __BIT_VEC64_SET_BIT(el, bit) \
386 do { \
387 el = ((el) | ((u64)0x1 << (bit))); \
388 } while (0)
389
390#define __BIT_VEC64_CLEAR_BIT(el, bit) \
391 do { \
392 el = ((el) & (~((u64)0x1 << (bit)))); \
393 } while (0)
394
395
396#define BIT_VEC64_SET_BIT(vec64, idx) \
397 __BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
398 (idx) & BIT_VEC64_ELEM_MASK)
399
400#define BIT_VEC64_CLEAR_BIT(vec64, idx) \
401 __BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
402 (idx) & BIT_VEC64_ELEM_MASK)
403
404#define BIT_VEC64_TEST_BIT(vec64, idx) \
405 (((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \
406 ((idx) & BIT_VEC64_ELEM_MASK)) & 0x1)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700407
408/* Creates a bitmask of all ones in less significant bits.
409 idx - index of the most significant bit in the created mask */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300410#define BIT_VEC64_ONES_MASK(idx) \
411 (((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1)
412#define BIT_VEC64_ELEM_ONE_MASK ((u64)(~0))
413
414/*******************************************************/
415
416
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700417
418/* Number of u64 elements in SGE mask array */
Dmitry Kravkovb3637822011-11-13 04:34:27 +0000419#define RX_SGE_MASK_LEN (NUM_RX_SGE / BIT_VEC64_ELEM_SZ)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700420#define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1)
421#define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK)
422
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000423union host_hc_status_block {
424 /* pointer to fp status block e1x */
425 struct host_hc_status_block_e1x *e1x_sb;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000426 /* pointer to fp status block e2 */
427 struct host_hc_status_block_e2 *e2_sb;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000428};
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700429
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300430struct bnx2x_agg_info {
431 /*
Eric Dumazete52fcb22011-11-14 06:05:34 +0000432 * First aggregation buffer is a data buffer, the following - are pages.
433 * We will preallocate the data buffer for each aggregation when
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300434 * we open the interface and will replace the BD at the consumer
435 * with this one when we receive the TPA_START CQE in order to
436 * keep the Rx BD ring consistent.
437 */
438 struct sw_rx_bd first_buf;
439 u8 tpa_state;
440#define BNX2X_TPA_START 1
441#define BNX2X_TPA_STOP 2
442#define BNX2X_TPA_ERROR 3
443 u8 placement_offset;
444 u16 parsing_flags;
445 u16 vlan_tag;
446 u16 len_on_bd;
Eric Dumazete52fcb22011-11-14 06:05:34 +0000447 u32 rxhash;
Eric Dumazeta334b5f2012-07-09 06:02:24 +0000448 bool l4_rxhash;
Dmitry Kravkov621b4d62012-02-20 09:59:08 +0000449 u16 gro_size;
450 u16 full_page;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300451};
452
453#define Q_STATS_OFFSET32(stat_name) \
454 (offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)
455
Ariel Elior6383c0b2011-07-14 08:31:57 +0000456struct bnx2x_fp_txdata {
457
458 struct sw_tx_bd *tx_buf_ring;
459
460 union eth_tx_bd_types *tx_desc_ring;
461 dma_addr_t tx_desc_mapping;
462
463 u32 cid;
464
465 union db_prod tx_db;
466
467 u16 tx_pkt_prod;
468 u16 tx_pkt_cons;
469 u16 tx_bd_prod;
470 u16 tx_bd_cons;
471
472 unsigned long tx_pkt;
473
474 __le16 *tx_cons_sb;
475
476 int txq_index;
Merav Sicron65565882012-06-19 07:48:26 +0000477 struct bnx2x_fastpath *parent_fp;
478 int tx_ring_size;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000479};
480
Dmitry Kravkov621b4d62012-02-20 09:59:08 +0000481enum bnx2x_tpa_mode_t {
482 TPA_MODE_LRO,
483 TPA_MODE_GRO
484};
485
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200486struct bnx2x_fastpath {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300487 struct bnx2x *bp; /* parent */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200488
Dmitry Kravkovd6214d72010-10-06 03:32:10 +0000489#define BNX2X_NAPI_WEIGHT 128
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700490 struct napi_struct napi;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000491 union host_hc_status_block status_blk;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000492 /* chip independed shortcuts into sb structure */
493 __le16 *sb_index_values;
494 __le16 *sb_running_index;
495 /* chip independed shortcut into rx_prods_offset memory */
496 u32 ustorm_rx_prods_offset;
497
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -0800498 u32 rx_buf_size;
Eric Dumazetd46d1322012-12-10 12:16:06 +0000499 u32 rx_frag_size; /* 0 if kmalloced(), or rx_buf_size + NET_SKB_PAD */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700500 dma_addr_t status_blk_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200501
Dmitry Kravkov621b4d62012-02-20 09:59:08 +0000502 enum bnx2x_tpa_mode_t mode;
503
Ariel Elior6383c0b2011-07-14 08:31:57 +0000504 u8 max_cos; /* actual number of active tx coses */
Merav Sicron65565882012-06-19 07:48:26 +0000505 struct bnx2x_fp_txdata *txdata_ptr[BNX2X_MULTI_TX_COS];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200506
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700507 struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */
508 struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200509
510 struct eth_rx_bd *rx_desc_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700511 dma_addr_t rx_desc_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200512
513 union eth_rx_cqe *rx_comp_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700514 dma_addr_t rx_comp_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200515
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700516 /* SGE ring */
517 struct eth_rx_sge *rx_sge_ring;
518 dma_addr_t rx_sge_mapping;
519
520 u64 sge_mask[RX_SGE_MASK_LEN];
521
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300522 u32 cid;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200523
Ariel Elior6383c0b2011-07-14 08:31:57 +0000524 __le16 fp_hc_idx;
525
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000526 u8 index; /* number in fp array */
Dmitry Kravkovf233caf2011-11-13 04:34:22 +0000527 u8 rx_queue; /* index for skb_record */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +0000528 u8 cl_id; /* eth client id */
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000529 u8 cl_qzone_id;
530 u8 fw_sb_id; /* status block number in FW */
531 u8 igu_sb_id; /* status block number in HW */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200532
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700533 u16 rx_bd_prod;
534 u16 rx_bd_cons;
535 u16 rx_comp_prod;
536 u16 rx_comp_cons;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700537 u16 rx_sge_prod;
538 /* The last maximal completed SGE */
539 u16 last_max_sge;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000540 __le16 *rx_cons_sb;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000541 unsigned long rx_pkt,
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700542 rx_calls;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +0000543
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700544 /* TPA related */
Barak Witkowski15192a82012-06-19 07:48:28 +0000545 struct bnx2x_agg_info *tpa_info;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700546 u8 disable_tpa;
547#ifdef BNX2X_STOP_ON_ERROR
548 u64 tpa_queue_used;
549#endif
Eilon Greensteinca003922009-08-12 22:53:28 -0700550 /* The size is calculated using the following:
551 sizeof name field from netdev structure +
552 4 ('-Xx-' string) +
553 4 (for the digits and to make it DWORD aligned) */
554#define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8)
555 char name[FP_NAME_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200556};
557
Barak Witkowski15192a82012-06-19 07:48:28 +0000558#define bnx2x_fp(bp, nr, var) ((bp)->fp[(nr)].var)
559#define bnx2x_sp_obj(bp, fp) ((bp)->sp_objs[(fp)->index])
560#define bnx2x_fp_stats(bp, fp) (&((bp)->fp_stats[(fp)->index]))
561#define bnx2x_fp_qstats(bp, fp) (&((bp)->fp_stats[(fp)->index].eth_q_stats))
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -0800562
563/* Use 2500 as a mini-jumbo MTU for FCoE */
564#define BNX2X_FCOE_MINI_JUMBO_MTU 2500
565
Merav Sicron65565882012-06-19 07:48:26 +0000566#define FCOE_IDX_OFFSET 0
567
568#define FCOE_IDX(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) + \
569 FCOE_IDX_OFFSET)
570#define bnx2x_fcoe_fp(bp) (&bp->fp[FCOE_IDX(bp)])
571#define bnx2x_fcoe(bp, var) (bnx2x_fcoe_fp(bp)->var)
Barak Witkowski15192a82012-06-19 07:48:28 +0000572#define bnx2x_fcoe_inner_sp_obj(bp) (&bp->sp_objs[FCOE_IDX(bp)])
573#define bnx2x_fcoe_sp_obj(bp, var) (bnx2x_fcoe_inner_sp_obj(bp)->var)
Merav Sicron65565882012-06-19 07:48:26 +0000574#define bnx2x_fcoe_tx(bp, var) (bnx2x_fcoe_fp(bp)-> \
575 txdata_ptr[FIRST_TX_COS_INDEX] \
576 ->var)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300577
578
Merav Sicron55c11942012-11-07 00:45:48 +0000579#define IS_ETH_FP(fp) ((fp)->index < BNX2X_NUM_ETH_QUEUES((fp)->bp))
580#define IS_FCOE_FP(fp) ((fp)->index == FCOE_IDX((fp)->bp))
581#define IS_FCOE_IDX(idx) ((idx) == FCOE_IDX(bp))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700582
583
584/* MC hsi */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300585#define MAX_FETCH_BD 13 /* HW max BDs per packet */
586#define RX_COPY_THRESH 92
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700587
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300588#define NUM_TX_RINGS 16
Eilon Greensteinca003922009-08-12 22:53:28 -0700589#define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
David S. Miller8decf862011-09-22 03:23:13 -0400590#define NEXT_PAGE_TX_DESC_CNT 1
591#define MAX_TX_DESC_CNT (TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300592#define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
593#define MAX_TX_BD (NUM_TX_BD - 1)
594#define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700595#define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
David S. Miller8decf862011-09-22 03:23:13 -0400596 (MAX_TX_DESC_CNT - 1)) ? \
597 (x) + 1 + NEXT_PAGE_TX_DESC_CNT : \
598 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300599#define TX_BD(x) ((x) & MAX_TX_BD)
600#define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700601
Dmitry Kravkov7df2dc62012-06-25 22:32:50 +0000602/* number of NEXT_PAGE descriptors may be required during placement */
603#define NEXT_CNT_PER_TX_PKT(bds) \
604 (((bds) + MAX_TX_DESC_CNT - 1) / \
605 MAX_TX_DESC_CNT * NEXT_PAGE_TX_DESC_CNT)
606/* max BDs per tx packet w/o next_pages:
607 * START_BD - describes packed
608 * START_BD(splitted) - includes unpaged data segment for GSO
609 * PARSING_BD - for TSO and CSUM data
610 * Frag BDs - decribes pages for frags
611 */
612#define BDS_PER_TX_PKT 3
613#define MAX_BDS_PER_TX_PKT (MAX_SKB_FRAGS + BDS_PER_TX_PKT)
614/* max BDs per tx packet including next pages */
615#define MAX_DESC_PER_TX_PKT (MAX_BDS_PER_TX_PKT + \
616 NEXT_CNT_PER_TX_PKT(MAX_BDS_PER_TX_PKT))
617
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700618/* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300619#define NUM_RX_RINGS 8
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700620#define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
David S. Miller8decf862011-09-22 03:23:13 -0400621#define NEXT_PAGE_RX_DESC_CNT 2
622#define MAX_RX_DESC_CNT (RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300623#define RX_DESC_MASK (RX_DESC_CNT - 1)
624#define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
625#define MAX_RX_BD (NUM_RX_BD - 1)
626#define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
David S. Miller8decf862011-09-22 03:23:13 -0400627
628/* dropless fc calculations for BDs
629 *
630 * Number of BDs should as number of buffers in BRB:
631 * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT
632 * "next" elements on each page
633 */
634#define NUM_BD_REQ BRB_SIZE(bp)
635#define NUM_BD_PG_REQ ((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \
636 MAX_RX_DESC_CNT)
637#define BD_TH_LO(bp) (NUM_BD_REQ + \
638 NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \
639 FW_DROP_LEVEL(bp))
640#define BD_TH_HI(bp) (BD_TH_LO(bp) + DROPLESS_FC_HEADROOM)
641
642#define MIN_RX_AVAIL ((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300643
644#define MIN_RX_SIZE_TPA_HW (CHIP_IS_E1(bp) ? \
645 ETH_MIN_RX_CQES_WITH_TPA_E1 : \
646 ETH_MIN_RX_CQES_WITH_TPA_E1H_E2)
647#define MIN_RX_SIZE_NONTPA_HW ETH_MIN_RX_CQES_WITHOUT_TPA
648#define MIN_RX_SIZE_TPA (max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL))
649#define MIN_RX_SIZE_NONTPA (max_t(u32, MIN_RX_SIZE_NONTPA_HW,\
650 MIN_RX_AVAIL))
651
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700652#define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
David S. Miller8decf862011-09-22 03:23:13 -0400653 (MAX_RX_DESC_CNT - 1)) ? \
654 (x) + 1 + NEXT_PAGE_RX_DESC_CNT : \
655 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300656#define RX_BD(x) ((x) & MAX_RX_BD)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700657
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300658/*
659 * As long as CQE is X times bigger than BD entry we have to allocate X times
660 * more pages for CQ ring in order to keep it balanced with BD ring
661 */
662#define CQE_BD_REL (sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd))
663#define NUM_RCQ_RINGS (NUM_RX_RINGS * CQE_BD_REL)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700664#define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
David S. Miller8decf862011-09-22 03:23:13 -0400665#define NEXT_PAGE_RCQ_DESC_CNT 1
666#define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300667#define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
668#define MAX_RCQ_BD (NUM_RCQ_BD - 1)
669#define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700670#define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
David S. Miller8decf862011-09-22 03:23:13 -0400671 (MAX_RCQ_DESC_CNT - 1)) ? \
672 (x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \
673 (x) + 1)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300674#define RCQ_BD(x) ((x) & MAX_RCQ_BD)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700675
David S. Miller8decf862011-09-22 03:23:13 -0400676/* dropless fc calculations for RCQs
677 *
678 * Number of RCQs should be as number of buffers in BRB:
679 * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT
680 * "next" elements on each page
681 */
682#define NUM_RCQ_REQ BRB_SIZE(bp)
683#define NUM_RCQ_PG_REQ ((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \
684 MAX_RCQ_DESC_CNT)
685#define RCQ_TH_LO(bp) (NUM_RCQ_REQ + \
686 NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \
687 FW_DROP_LEVEL(bp))
688#define RCQ_TH_HI(bp) (RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM)
689
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700690
Eilon Greenstein33471622008-08-13 15:59:08 -0700691/* This is needed for determining of last_max */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300692#define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
693#define SUB_S32(a, b) (s32)((s32)(a) - (s32)(b))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700694
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700695
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300696#define BNX2X_SWCID_SHIFT 17
697#define BNX2X_SWCID_MASK ((0x1 << BNX2X_SWCID_SHIFT) - 1)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700698
699/* used on a CID received from the HW */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300700#define SW_CID(x) (le32_to_cpu(x) & BNX2X_SWCID_MASK)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700701#define CQE_CMD(x) (le32_to_cpu(x) >> \
702 COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
703
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700704#define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
705 le32_to_cpu((bd)->addr_lo))
706#define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
707
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000708#define BNX2X_DB_MIN_SHIFT 3 /* 8 bytes */
709#define BNX2X_DB_SHIFT 7 /* 128 bytes*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300710#if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT)
711#error "Min DB doorbell stride is 8"
712#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700713#define DPM_TRIGER_TYPE 0x40
714#define DOORBELL(bp, cid, val) \
715 do { \
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000716 writel((u32)(val), bp->doorbells + (bp->db_size * (cid)) + \
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700717 DPM_TRIGER_TYPE); \
718 } while (0)
719
720
721/* TX CSUM helpers */
722#define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \
723 skb->csum_offset)
724#define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \
725 skb->csum_offset))
726
727#define pbd_tcp_flags(skb) (ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
728
729#define XMIT_PLAIN 0
730#define XMIT_CSUM_V4 0x1
731#define XMIT_CSUM_V6 0x2
732#define XMIT_CSUM_TCP 0x4
733#define XMIT_GSO_V4 0x8
734#define XMIT_GSO_V6 0x10
735
736#define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6)
737#define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6)
738
739
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700740/* stuff added to make the code fit 80Col */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300741#define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
742#define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG)
743#define CQE_TYPE_STOP(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG)
744#define CQE_TYPE_SLOW(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD)
745#define CQE_TYPE_FAST(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700746
Eilon Greenstein1adcd8b2008-08-13 15:48:29 -0700747#define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
748
Eilon Greenstein052a38e2009-02-12 08:37:16 +0000749#define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
750 (((le16_to_cpu(flags) & \
751 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
752 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
753 == PRS_FLAG_OVERETH_IPV4)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700754#define BNX2X_RX_SUM_FIX(cqe) \
Eilon Greenstein052a38e2009-02-12 08:37:16 +0000755 BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700756
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300757
758#define FP_USB_FUNC_OFF \
759 offsetof(struct cstorm_status_block_u, func)
760#define FP_CSB_FUNC_OFF \
761 offsetof(struct cstorm_status_block_c, func)
762
David S. Miller8decf862011-09-22 03:23:13 -0400763#define HC_INDEX_ETH_RX_CQ_CONS 1
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300764
David S. Miller8decf862011-09-22 03:23:13 -0400765#define HC_INDEX_OOO_TX_CQ_CONS 4
766
767#define HC_INDEX_ETH_TX_CQ_CONS_COS0 5
768
769#define HC_INDEX_ETH_TX_CQ_CONS_COS1 6
770
771#define HC_INDEX_ETH_TX_CQ_CONS_COS2 7
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300772
Ariel Elior6383c0b2011-07-14 08:31:57 +0000773#define HC_INDEX_ETH_FIRST_TX_CQ_CONS HC_INDEX_ETH_TX_CQ_CONS_COS0
774
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700775#define BNX2X_RX_SB_INDEX \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300776 (&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS])
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200777
Ariel Elior6383c0b2011-07-14 08:31:57 +0000778#define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0
779
780#define BNX2X_TX_SB_INDEX_COS0 \
781 (&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0])
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700782
783/* end of fast path */
784
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700785/* common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200786
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700787struct bnx2x_common {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200788
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700789 u32 chip_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200790/* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700791#define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200792
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700793#define CHIP_NUM(bp) (bp->common.chip_id >> 16)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700794#define CHIP_NUM_57710 0x164e
795#define CHIP_NUM_57711 0x164f
796#define CHIP_NUM_57711E 0x1650
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000797#define CHIP_NUM_57712 0x1662
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300798#define CHIP_NUM_57712_MF 0x1663
799#define CHIP_NUM_57713 0x1651
800#define CHIP_NUM_57713E 0x1652
801#define CHIP_NUM_57800 0x168a
802#define CHIP_NUM_57800_MF 0x16a5
803#define CHIP_NUM_57810 0x168e
804#define CHIP_NUM_57810_MF 0x16ae
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000805#define CHIP_NUM_57811 0x163d
806#define CHIP_NUM_57811_MF 0x163e
Yuval Mintzc3def942012-07-23 10:25:43 +0300807#define CHIP_NUM_57840_OBSOLETE 0x168d
808#define CHIP_NUM_57840_MF_OBSOLETE 0x16ab
809#define CHIP_NUM_57840_4_10 0x16a1
810#define CHIP_NUM_57840_2_20 0x16a2
811#define CHIP_NUM_57840_MF 0x16a4
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700812#define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
813#define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
814#define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000815#define CHIP_IS_57712(bp) (CHIP_NUM(bp) == CHIP_NUM_57712)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300816#define CHIP_IS_57712_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57712_MF)
817#define CHIP_IS_57800(bp) (CHIP_NUM(bp) == CHIP_NUM_57800)
818#define CHIP_IS_57800_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57800_MF)
819#define CHIP_IS_57810(bp) (CHIP_NUM(bp) == CHIP_NUM_57810)
820#define CHIP_IS_57810_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57810_MF)
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000821#define CHIP_IS_57811(bp) (CHIP_NUM(bp) == CHIP_NUM_57811)
822#define CHIP_IS_57811_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57811_MF)
Yuval Mintzc3def942012-07-23 10:25:43 +0300823#define CHIP_IS_57840(bp) \
824 ((CHIP_NUM(bp) == CHIP_NUM_57840_4_10) || \
825 (CHIP_NUM(bp) == CHIP_NUM_57840_2_20) || \
826 (CHIP_NUM(bp) == CHIP_NUM_57840_OBSOLETE))
827#define CHIP_IS_57840_MF(bp) ((CHIP_NUM(bp) == CHIP_NUM_57840_MF) || \
828 (CHIP_NUM(bp) == CHIP_NUM_57840_MF_OBSOLETE))
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700829#define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
830 CHIP_IS_57711E(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000831#define CHIP_IS_E2(bp) (CHIP_IS_57712(bp) || \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300832 CHIP_IS_57712_MF(bp))
833#define CHIP_IS_E3(bp) (CHIP_IS_57800(bp) || \
834 CHIP_IS_57800_MF(bp) || \
835 CHIP_IS_57810(bp) || \
836 CHIP_IS_57810_MF(bp) || \
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000837 CHIP_IS_57811(bp) || \
838 CHIP_IS_57811_MF(bp) || \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300839 CHIP_IS_57840(bp) || \
840 CHIP_IS_57840_MF(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000841#define CHIP_IS_E1x(bp) (CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300842#define USES_WARPCORE(bp) (CHIP_IS_E3(bp))
843#define IS_E1H_OFFSET (!CHIP_IS_E1(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200844
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300845#define CHIP_REV_SHIFT 12
846#define CHIP_REV_MASK (0xF << CHIP_REV_SHIFT)
847#define CHIP_REV_VAL(bp) (bp->common.chip_id & CHIP_REV_MASK)
848#define CHIP_REV_Ax (0x0 << CHIP_REV_SHIFT)
849#define CHIP_REV_Bx (0x1 << CHIP_REV_SHIFT)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700850/* assume maximum 5 revisions */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300851#define CHIP_REV_IS_SLOW(bp) (CHIP_REV_VAL(bp) > 0x00005000)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700852/* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
853#define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300854 !(CHIP_REV_VAL(bp) & 0x00001000))
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700855/* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
856#define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300857 (CHIP_REV_VAL(bp) & 0x00001000))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200858
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700859#define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
860 ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
861
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700862#define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
863#define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300864#define CHIP_REV_SIM(bp) (((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\
865 (CHIP_REV_SHIFT + 1)) \
866 << CHIP_REV_SHIFT)
867#define CHIP_REV(bp) (CHIP_REV_IS_SLOW(bp) ? \
868 CHIP_REV_SIM(bp) :\
869 CHIP_REV_VAL(bp))
870#define CHIP_IS_E3B0(bp) (CHIP_IS_E3(bp) && \
871 (CHIP_REV(bp) == CHIP_REV_Bx))
872#define CHIP_IS_E3A0(bp) (CHIP_IS_E3(bp) && \
873 (CHIP_REV(bp) == CHIP_REV_Ax))
Merav Sicron55c11942012-11-07 00:45:48 +0000874/* This define is used in two main places:
875 * 1. In the early stages of nic_load, to know if to configrue Parser / Searcher
876 * to nic-only mode or to offload mode. Offload mode is configured if either the
877 * chip is E1x (where MIC_MODE register is not applicable), or if cnic already
878 * registered for this port (which means that the user wants storage services).
879 * 2. During cnic-related load, to know if offload mode is already configured in
880 * the HW or needs to be configrued.
881 * Since the transition from nic-mode to offload-mode in HW causes traffic
882 * coruption, nic-mode is configured only in ports on which storage services
883 * where never requested.
884 */
885#define CONFIGURE_NIC_MODE(bp) (!CHIP_IS_E1x(bp) && !CNIC_ENABLED(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200886
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700887 int flash_size;
Dmitry Kravkov754a2f52011-06-14 01:34:02 +0000888#define BNX2X_NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
889#define BNX2X_NVRAM_TIMEOUT_COUNT 30000
890#define BNX2X_NVRAM_PAGE_SIZE 256
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200891
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700892 u32 shmem_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +0000893 u32 shmem2_base;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000894 u32 mf_cfg_base;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000895 u32 mf2_cfg_base;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700896
897 u32 hw_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200898
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700899 u32 bc_ver;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000900
901 u8 int_block;
902#define INT_BLOCK_HC 0
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000903#define INT_BLOCK_IGU 1
904#define INT_BLOCK_MODE_NORMAL 0
905#define INT_BLOCK_MODE_BW_COMP 2
906#define CHIP_INT_MODE_IS_NBC(bp) \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300907 (!CHIP_IS_E1x(bp) && \
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000908 !((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
909#define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))
910
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000911 u8 chip_port_mode;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000912#define CHIP_4_PORT_MODE 0x0
913#define CHIP_2_PORT_MODE 0x1
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000914#define CHIP_PORT_MODE_NONE 0x2
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000915#define CHIP_MODE(bp) (bp->common.chip_port_mode)
916#define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
Barak Witkowski1d187b32011-12-05 22:41:50 +0000917
918 u32 boot_mode;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700919};
920
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000921/* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
922#define BNX2X_IGU_STAS_MSG_VF_CNT 64
923#define BNX2X_IGU_STAS_MSG_PF_CNT 4
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700924
Yaniv Rosner27c11512012-12-02 04:05:54 +0000925#define MAX_IGU_ATTN_ACK_TO 100
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700926/* end of common */
927
928/* port */
929
930struct bnx2x_port {
931 u32 pmf;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200932
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000933 u32 link_config[LINK_CONFIG_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200934
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000935 u32 supported[LINK_CONFIG_SIZE];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200936/* link settings - missing defines */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700937#define SUPPORTED_2500baseX_Full (1 << 15)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200938
Yaniv Rosnera22f0782010-09-07 11:41:20 +0000939 u32 advertising[LINK_CONFIG_SIZE];
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700940/* link settings - missing defines */
941#define ADVERTISED_2500baseX_Full (1 << 15)
942
943 u32 phy_addr;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700944
945 /* used to synchronize phy accesses */
946 struct mutex phy_mutex;
947
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700948 u32 port_stx;
949
950 struct nig_stats old_nig_stats;
951};
952
953/* end of port */
954
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300955#define STATS_OFFSET32(stat_name) \
956 (offsetof(struct bnx2x_eth_stats, stat_name) / 4)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700957
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300958/* slow path */
959
960/* slow path work-queue */
961extern struct workqueue_struct *bnx2x_wq;
962
963#define BNX2X_MAX_NUM_OF_VFS 64
Ariel Elior1ab44342013-01-01 05:22:23 +0000964#define BNX2X_VF_CID_WND 0
965#define BNX2X_CIDS_PER_VF (1 << BNX2X_VF_CID_WND)
966#define BNX2X_VF_CIDS (BNX2X_MAX_NUM_OF_VFS * BNX2X_CIDS_PER_VF)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000967#define BNX2X_VF_ID_INVALID 0xFF
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700968
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000969/*
970 * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
971 * control by the number of fast-path status blocks supported by the
972 * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
973 * status block represents an independent interrupts context that can
974 * serve a regular L2 networking queue. However special L2 queues such
975 * as the FCoE queue do not require a FP-SB and other components like
976 * the CNIC may consume FP-SB reducing the number of possible L2 queues
977 *
978 * If the maximum number of FP-SB available is X then:
979 * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
980 * regular L2 queues is Y=X-1
981 * b. in MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
982 * c. If the FCoE L2 queue is supported the actual number of L2 queues
983 * is Y+1
984 * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
985 * slow-path interrupts) or Y+2 if CNIC is supported (one additional
986 * FP interrupt context for the CNIC).
987 * e. The number of HW context (CID count) is always X or X+1 if FCoE
988 * L2 queue is supported. the cid for the FCoE L2 queue is always X.
989 */
990
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300991/* fast-path interrupt contexts E1x */
992#define FP_SB_MAX_E1x 16
993/* fast-path interrupt contexts E2 */
994#define FP_SB_MAX_E2 HC_SB_MAX_SB_E2
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000995
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700996union cdu_context {
997 struct eth_context eth;
998 char pad[1024];
999};
1000
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001001/* CDU host DB constants */
Merav Sicrona0529972012-06-19 07:48:25 +00001002#define CDU_ILT_PAGE_SZ_HW 2
1003#define CDU_ILT_PAGE_SZ (8192 << CDU_ILT_PAGE_SZ_HW) /* 32K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001004#define ILT_PAGE_CIDS (CDU_ILT_PAGE_SZ / sizeof(union cdu_context))
1005
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001006#define CNIC_ISCSI_CID_MAX 256
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001007#define CNIC_FCOE_CID_MAX 2048
1008#define CNIC_CID_MAX (CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001009#define CNIC_ILT_LINES DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001010
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001011#define QM_ILT_PAGE_SZ_HW 0
1012#define QM_ILT_PAGE_SZ (4096 << QM_ILT_PAGE_SZ_HW) /* 4K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001013#define QM_CID_ROUND 1024
1014
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001015/* TM (timers) host DB constants */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001016#define TM_ILT_PAGE_SZ_HW 0
1017#define TM_ILT_PAGE_SZ (4096 << TM_ILT_PAGE_SZ_HW) /* 4K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001018/* #define TM_CONN_NUM (CNIC_STARTING_CID+CNIC_ISCSI_CXT_MAX) */
1019#define TM_CONN_NUM 1024
1020#define TM_ILT_SZ (8 * TM_CONN_NUM)
1021#define TM_ILT_LINES DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)
1022
1023/* SRC (Searcher) host DB constants */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001024#define SRC_ILT_PAGE_SZ_HW 0
1025#define SRC_ILT_PAGE_SZ (4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001026#define SRC_HASH_BITS 10
1027#define SRC_CONN_NUM (1 << SRC_HASH_BITS) /* 1024 */
1028#define SRC_ILT_SZ (sizeof(struct src_ent) * SRC_CONN_NUM)
1029#define SRC_T2_SZ SRC_ILT_SZ
1030#define SRC_ILT_LINES DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001031
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001032#define MAX_DMAE_C 8
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001033
1034/* DMA memory not used in fastpath */
1035struct bnx2x_slowpath {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001036 union {
1037 struct mac_configuration_cmd e1x;
1038 struct eth_classify_rules_ramrod_data e2;
1039 } mac_rdata;
1040
1041
1042 union {
1043 struct tstorm_eth_mac_filter_config e1x;
1044 struct eth_filter_rules_ramrod_data e2;
1045 } rx_mode_rdata;
1046
1047 union {
1048 struct mac_configuration_cmd e1;
1049 struct eth_multicast_rules_ramrod_data e2;
1050 } mcast_rdata;
1051
1052 struct eth_rss_update_ramrod_data rss_rdata;
1053
1054 /* Queue State related ramrods are always sent under rtnl_lock */
1055 union {
1056 struct client_init_ramrod_data init_data;
1057 struct client_update_ramrod_data update_data;
1058 } q_rdata;
1059
1060 union {
1061 struct function_start_data func_start;
Dmitry Kravkov6debea82011-07-19 01:42:04 +00001062 /* pfc configuration for DCBX ramrod */
1063 struct flow_control_configuration pfc_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001064 } func_rdata;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001065
Barak Witkowskia3348722012-04-23 03:04:46 +00001066 /* afex ramrod can not be a part of func_rdata union because these
1067 * events might arrive in parallel to other events from func_rdata.
1068 * Therefore, if they would have been defined in the same union,
1069 * data can get corrupted.
1070 */
1071 struct afex_vif_list_ramrod_data func_afex_rdata;
1072
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001073 /* used by dmae command executer */
1074 struct dmae_command dmae[MAX_DMAE_C];
1075
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001076 u32 stats_comp;
1077 union mac_stats mac_stats;
1078 struct nig_stats nig_stats;
1079 struct host_port_stats port_stats;
1080 struct host_func_stats func_stats;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001081
1082 u32 wb_comp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001083 u32 wb_data[4];
Barak Witkowski1d187b32011-12-05 22:41:50 +00001084
1085 union drv_info_to_mcp drv_info_to_mcp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001086};
1087
1088#define bnx2x_sp(bp, var) (&bp->slowpath->var)
1089#define bnx2x_sp_mapping(bp, var) \
1090 (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001091
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001092
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001093/* attn group wiring */
1094#define MAX_DYNAMIC_ATTN_GRPS 8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001095
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001096struct attn_route {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001097 u32 sig[5];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001098};
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001099
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001100struct iro {
1101 u32 base;
1102 u16 m1;
1103 u16 m2;
1104 u16 m3;
1105 u16 size;
1106};
1107
1108struct hw_context {
1109 union cdu_context *vcxt;
1110 dma_addr_t cxt_mapping;
1111 size_t size;
1112};
1113
1114/* forward */
1115struct bnx2x_ilt;
1116
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001117
1118enum bnx2x_recovery_state {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001119 BNX2X_RECOVERY_DONE,
1120 BNX2X_RECOVERY_INIT,
1121 BNX2X_RECOVERY_WAIT,
Ariel Elior95c6c6162012-01-26 06:01:52 +00001122 BNX2X_RECOVERY_FAILED,
1123 BNX2X_RECOVERY_NIC_LOADING
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001124};
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001125
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001126/*
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001127 * Event queue (EQ or event ring) MC hsi
1128 * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
1129 */
1130#define NUM_EQ_PAGES 1
1131#define EQ_DESC_CNT_PAGE (BCM_PAGE_SIZE / sizeof(union event_ring_elem))
1132#define EQ_DESC_MAX_PAGE (EQ_DESC_CNT_PAGE - 1)
1133#define NUM_EQ_DESC (EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
1134#define EQ_DESC_MASK (NUM_EQ_DESC - 1)
1135#define MAX_EQ_AVAIL (EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)
1136
1137/* depends on EQ_DESC_CNT_PAGE being a power of 2 */
1138#define NEXT_EQ_IDX(x) ((((x) & EQ_DESC_MAX_PAGE) == \
1139 (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)
1140
1141/* depends on the above and on NUM_EQ_PAGES being a power of 2 */
1142#define EQ_DESC(x) ((x) & EQ_DESC_MASK)
1143
1144#define BNX2X_EQ_INDEX \
1145 (&bp->def_status_blk->sp_sb.\
1146 index_values[HC_SP_INDEX_EQ_CONS])
1147
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00001148/* This is a data that will be used to create a link report message.
1149 * We will keep the data used for the last link report in order
1150 * to prevent reporting the same link parameters twice.
1151 */
1152struct bnx2x_link_report_data {
1153 u16 line_speed; /* Effective line speed */
1154 unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */
1155};
1156
1157enum {
1158 BNX2X_LINK_REPORT_FD, /* Full DUPLEX */
1159 BNX2X_LINK_REPORT_LINK_DOWN,
1160 BNX2X_LINK_REPORT_RX_FC_ON,
1161 BNX2X_LINK_REPORT_TX_FC_ON,
1162};
1163
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001164enum {
1165 BNX2X_PORT_QUERY_IDX,
1166 BNX2X_PF_QUERY_IDX,
Barak Witkowski50f0a562011-12-05 21:52:23 +00001167 BNX2X_FCOE_QUERY_IDX,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001168 BNX2X_FIRST_QUEUE_QUERY_IDX,
1169};
1170
1171struct bnx2x_fw_stats_req {
1172 struct stats_query_header hdr;
Barak Witkowski50f0a562011-12-05 21:52:23 +00001173 struct stats_query_entry query[FP_SB_MAX_E1x+
1174 BNX2X_FIRST_QUEUE_QUERY_IDX];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001175};
1176
1177struct bnx2x_fw_stats_data {
1178 struct stats_counter storm_counters;
1179 struct per_port_stats port;
1180 struct per_pf_stats pf;
Barak Witkowski50f0a562011-12-05 21:52:23 +00001181 struct fcoe_statistics_params fcoe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001182 struct per_queue_stats queue_stats[1];
1183};
1184
Ariel Elior7be08a72011-07-14 08:31:19 +00001185/* Public slow path states */
1186enum {
Ariel Elior6383c0b2011-07-14 08:31:57 +00001187 BNX2X_SP_RTNL_SETUP_TC,
Ariel Elior7be08a72011-07-14 08:31:19 +00001188 BNX2X_SP_RTNL_TX_TIMEOUT,
Barak Witkowskia3348722012-04-23 03:04:46 +00001189 BNX2X_SP_RTNL_AFEX_F_UPDATE,
Ariel Elior83048592011-11-13 04:34:29 +00001190 BNX2X_SP_RTNL_FAN_FAILURE,
Ariel Elior7be08a72011-07-14 08:31:19 +00001191};
1192
1193
Yuval Mintz452427b2012-03-26 20:47:07 +00001194struct bnx2x_prev_path_list {
1195 u8 bus;
1196 u8 slot;
1197 u8 path;
1198 struct list_head list;
Barak Witkowskic63da992012-12-05 23:04:03 +00001199 u8 undi;
Yuval Mintz452427b2012-03-26 20:47:07 +00001200};
1201
Barak Witkowski15192a82012-06-19 07:48:28 +00001202struct bnx2x_sp_objs {
1203 /* MACs object */
1204 struct bnx2x_vlan_mac_obj mac_obj;
1205
1206 /* Queue State object */
1207 struct bnx2x_queue_sp_obj q_obj;
1208};
1209
1210struct bnx2x_fp_stats {
1211 struct tstorm_per_queue_stats old_tclient;
1212 struct ustorm_per_queue_stats old_uclient;
1213 struct xstorm_per_queue_stats old_xclient;
1214 struct bnx2x_eth_q_stats eth_q_stats;
1215 struct bnx2x_eth_q_stats_old eth_q_stats_old;
1216};
1217
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001218struct bnx2x {
1219 /* Fields used in the tx and intr/napi performance paths
1220 * are grouped together in the beginning of the structure
1221 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001222 struct bnx2x_fastpath *fp;
Barak Witkowski15192a82012-06-19 07:48:28 +00001223 struct bnx2x_sp_objs *sp_objs;
1224 struct bnx2x_fp_stats *fp_stats;
Merav Sicron65565882012-06-19 07:48:26 +00001225 struct bnx2x_fp_txdata *bnx2x_txq;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001226 void __iomem *regview;
1227 void __iomem *doorbells;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001228 u16 db_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001229
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001230 u8 pf_num; /* absolute PF number */
1231 u8 pfid; /* per-path PF number */
1232 int base_fw_ndsb; /**/
1233#define BP_PATH(bp) (CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1))
1234#define BP_PORT(bp) (bp->pfid & 1)
1235#define BP_FUNC(bp) (bp->pfid)
1236#define BP_ABS_FUNC(bp) (bp->pf_num)
David S. Miller8decf862011-09-22 03:23:13 -04001237#define BP_VN(bp) ((bp)->pfid >> 1)
1238#define BP_MAX_VN_NUM(bp) (CHIP_MODE_IS_4_PORT(bp) ? 2 : 4)
1239#define BP_L_ID(bp) (BP_VN(bp) << 2)
1240#define BP_FW_MB_IDX_VN(bp, vn) (BP_PORT(bp) +\
1241 (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2 : 1))
1242#define BP_FW_MB_IDX(bp) BP_FW_MB_IDX_VN(bp, BP_VN(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001243
Ariel Elior1ab44342013-01-01 05:22:23 +00001244 /* vf pf channel mailbox contains request and response buffers */
1245 struct bnx2x_vf_mbx_msg *vf2pf_mbox;
1246 dma_addr_t vf2pf_mbox_mapping;
1247
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +00001248 /* we set aside a copy of the acquire response */
1249 struct pfvf_acquire_resp_tlv acquire_resp;
1250
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001251 struct net_device *dev;
1252 struct pci_dev *pdev;
1253
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001254 const struct iro *iro_arr;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001255#define IRO (bp->iro_arr)
1256
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001257 enum bnx2x_recovery_state recovery_state;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001258 int is_leader;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001259 struct msix_entry *msix_table;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001260
1261 int tx_ring_size;
1262
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001263/* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
1264#define ETH_OVREHEAD (ETH_HLEN + 8 + 8)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001265#define ETH_MIN_PACKET_SIZE 60
1266#define ETH_MAX_PACKET_SIZE 1500
1267#define ETH_MAX_JUMBO_PACKET_SIZE 9600
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00001268/* TCP with Timestamp Option (32) + IPv6 (40) */
1269#define ETH_MAX_TPA_HEADER_SIZE 72
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001270
Eilon Greenstein0f008462009-02-12 08:36:18 +00001271 /* Max supported alignment is 256 (8 shift) */
Eric Dumazete52fcb22011-11-14 06:05:34 +00001272#define BNX2X_RX_ALIGN_SHIFT min(8, L1_CACHE_SHIFT)
1273
1274 /* FW uses 2 Cache lines Alignment for start packet and size
1275 *
1276 * We assume skb_build() uses sizeof(struct skb_shared_info) bytes
1277 * at the end of skb->data, to avoid wasting a full cache line.
1278 * This reduces memory use (skb->truesize).
1279 */
1280#define BNX2X_FW_RX_ALIGN_START (1UL << BNX2X_RX_ALIGN_SHIFT)
1281
1282#define BNX2X_FW_RX_ALIGN_END \
Joren Van Onderf57b07c2012-08-11 17:10:35 +00001283 max_t(u64, 1UL << BNX2X_RX_ALIGN_SHIFT, \
Eric Dumazete52fcb22011-11-14 06:05:34 +00001284 SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
1285
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001286#define BNX2X_PXP_DRAM_ALIGN (BNX2X_RX_ALIGN_SHIFT - 5)
Eilon Greenstein0f008462009-02-12 08:36:18 +00001287
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001288 struct host_sp_status_block *def_status_blk;
1289#define DEF_SB_IGU_ID 16
1290#define DEF_SB_ID HC_SP_SB_ID
1291 __le16 def_idx;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001292 __le16 def_att_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001293 u32 attn_state;
1294 struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001295
1296 /* slow path ring */
1297 struct eth_spe *spq;
1298 dma_addr_t spq_mapping;
1299 u16 spq_prod_idx;
1300 struct eth_spe *spq_prod_bd;
1301 struct eth_spe *spq_last_bd;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001302 __le16 *dsb_sp_prod;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001303 atomic_t cq_spq_left; /* ETH_XXX ramrods credit */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001304 /* used to synchronize spq accesses */
1305 spinlock_t spq_lock;
1306
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001307 /* event queue */
1308 union event_ring_elem *eq_ring;
1309 dma_addr_t eq_mapping;
1310 u16 eq_prod;
1311 u16 eq_cons;
1312 __le16 *eq_cons_sb;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001313 atomic_t eq_spq_left; /* COMMON_XXX ramrods credit */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001314
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001315
1316
1317 /* Counter for marking that there is a STAT_QUERY ramrod pending */
1318 u16 stats_pending;
1319 /* Counter for completed statistics ramrods */
1320 u16 stats_comp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001321
Eilon Greenstein33471622008-08-13 15:59:08 -07001322 /* End of fields used in the performance code paths */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001323
1324 int panic;
Joe Perches7995c642010-02-17 15:01:52 +00001325 int msg_enable;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001326
1327 u32 flags;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001328#define PCIX_FLAG (1 << 0)
1329#define PCI_32BIT_FLAG (1 << 1)
1330#define ONE_PORT_FLAG (1 << 2)
1331#define NO_WOL_FLAG (1 << 3)
1332#define USING_DAC_FLAG (1 << 4)
1333#define USING_MSIX_FLAG (1 << 5)
1334#define USING_MSI_FLAG (1 << 6)
1335#define DISABLE_MSI_FLAG (1 << 7)
1336#define TPA_ENABLE_FLAG (1 << 8)
1337#define NO_MCP_FLAG (1 << 9)
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00001338#define GRO_ENABLE_FLAG (1 << 10)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001339#define MF_FUNC_DIS (1 << 11)
1340#define OWN_CNIC_IRQ (1 << 12)
1341#define NO_ISCSI_OOO_FLAG (1 << 13)
1342#define NO_ISCSI_FLAG (1 << 14)
1343#define NO_FCOE_FLAG (1 << 15)
Barak Witkowski0e898dd2011-12-05 21:52:22 +00001344#define BC_SUPPORTS_PFC_STATS (1 << 17)
Barak Witkowski2e499d32012-06-26 01:31:19 +00001345#define BC_SUPPORTS_FCOE_FEATURES (1 << 19)
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001346#define USING_SINGLE_MSIX_FLAG (1 << 20)
Barak Witkowski98768792012-06-19 07:48:31 +00001347#define BC_SUPPORTS_DCBX_MSG_NON_PMF (1 << 21)
Ariel Elior1ab44342013-01-01 05:22:23 +00001348#define IS_VF_FLAG (1 << 22)
1349
1350#define BP_NOMCP(bp) ((bp)->flags & NO_MCP_FLAG)
1351#define IS_VF(bp) ((bp)->flags & IS_VF_FLAG)
1352#define IS_PF(bp) (!((bp)->flags & IS_VF_FLAG))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001353
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +00001354#define NO_ISCSI(bp) ((bp)->flags & NO_ISCSI_FLAG)
1355#define NO_ISCSI_OOO(bp) ((bp)->flags & NO_ISCSI_OOO_FLAG)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001356#define NO_FCOE(bp) ((bp)->flags & NO_FCOE_FLAG)
Michael Chan37b091b2009-10-10 13:46:55 +00001357
Merav Sicron55c11942012-11-07 00:45:48 +00001358 u8 cnic_support;
1359 bool cnic_enabled;
1360 bool cnic_loaded;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +00001361 struct cnic_eth_dev *(*cnic_probe)(struct net_device *);
Merav Sicron55c11942012-11-07 00:45:48 +00001362
1363 /* Flag that indicates that we can start looking for FCoE L2 queue
1364 * completions in the default status block.
1365 */
1366 bool fcoe_init;
1367
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001368 int pm_cap;
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00001369 int mrrs;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001370
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001371 struct delayed_work sp_task;
Ariel Elior7be08a72011-07-14 08:31:19 +00001372 struct delayed_work sp_rtnl_task;
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001373
1374 struct delayed_work period_task;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001375 struct timer_list timer;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001376 int current_interval;
1377
1378 u16 fw_seq;
1379 u16 fw_drv_pulse_wr_seq;
1380 u32 func_stx;
1381
1382 struct link_params link_params;
1383 struct link_vars link_vars;
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00001384 u32 link_cnt;
1385 struct bnx2x_link_report_data last_reported_link;
1386
Eilon Greenstein01cd4522009-08-12 08:23:08 +00001387 struct mdio_if_info mdio;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001388
1389 struct bnx2x_common common;
1390 struct bnx2x_port port;
1391
Yuval Mintzb475d782012-04-03 18:41:29 +00001392 struct cmng_init cmng;
1393
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001394 u32 mf_config[E1HVN_MAX];
Barak Witkowskia3348722012-04-23 03:04:46 +00001395 u32 mf_ext_config;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001396 u32 path_has_ovlan; /* E3 */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001397 u16 mf_ov;
1398 u8 mf_mode;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001399#define IS_MF(bp) (bp->mf_mode != 0)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001400#define IS_MF_SI(bp) (bp->mf_mode == MULTI_FUNCTION_SI)
1401#define IS_MF_SD(bp) (bp->mf_mode == MULTI_FUNCTION_SD)
Barak Witkowskia3348722012-04-23 03:04:46 +00001402#define IS_MF_AFEX(bp) (bp->mf_mode == MULTI_FUNCTION_AFEX)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001403
Eliezer Tamirf1410642008-02-28 11:51:50 -08001404 u8 wol;
1405
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001406 int rx_ring_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001407
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001408 u16 tx_quick_cons_trip_int;
1409 u16 tx_quick_cons_trip;
1410 u16 tx_ticks_int;
1411 u16 tx_ticks;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001412
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001413 u16 rx_quick_cons_trip_int;
1414 u16 rx_quick_cons_trip;
1415 u16 rx_ticks_int;
1416 u16 rx_ticks;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001417/* Maximal coalescing timeout in us */
1418#define BNX2X_MAX_COALESCE_TOUT (0xf0*12)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001419
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001420 u32 lin_cnt;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001421
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001422 u16 state;
Eilon Greenstein356e2382009-02-12 08:38:32 +00001423#define BNX2X_STATE_CLOSED 0
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001424#define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
1425#define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001426#define BNX2X_STATE_OPEN 0x3000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001427#define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001428#define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001429
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001430#define BNX2X_STATE_DIAG 0xe000
1431#define BNX2X_STATE_ERROR 0xf000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001432
Ariel Elior6383c0b2011-07-14 08:31:57 +00001433#define BNX2X_MAX_PRIORITY 8
1434#define BNX2X_MAX_ENTRIES_PER_PRI 16
1435#define BNX2X_MAX_COS 3
1436#define BNX2X_MAX_TX_COS 2
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001437 int num_queues;
Merav Sicron55c11942012-11-07 00:45:48 +00001438 uint num_ethernet_queues;
1439 uint num_cnic_queues;
Merav Sicron0e8d2ec2012-06-19 07:48:30 +00001440 int num_napi_queues;
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00001441 int disable_tpa;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001442
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001443 u32 rx_mode;
1444#define BNX2X_RX_MODE_NONE 0
1445#define BNX2X_RX_MODE_NORMAL 1
1446#define BNX2X_RX_MODE_ALLMULTI 2
1447#define BNX2X_RX_MODE_PROMISC 3
1448#define BNX2X_MAX_MULTICAST 64
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001449
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001450 u8 igu_dsb_id;
1451 u8 igu_base_sb;
1452 u8 igu_sb_cnt;
Merav Sicron55c11942012-11-07 00:45:48 +00001453 u8 min_msix_vec_cnt;
Merav Sicron65565882012-06-19 07:48:26 +00001454
Ariel Elior1ab44342013-01-01 05:22:23 +00001455 u32 igu_base_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001456 dma_addr_t def_status_blk_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001457
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001458 struct bnx2x_slowpath *slowpath;
1459 dma_addr_t slowpath_mapping;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001460
1461 /* Total number of FW statistics requests */
1462 u8 fw_stats_num;
1463
1464 /*
1465 * This is a memory buffer that will contain both statistics
1466 * ramrod request and data.
1467 */
1468 void *fw_stats;
1469 dma_addr_t fw_stats_mapping;
1470
1471 /*
1472 * FW statistics request shortcut (points at the
1473 * beginning of fw_stats buffer).
1474 */
1475 struct bnx2x_fw_stats_req *fw_stats_req;
1476 dma_addr_t fw_stats_req_mapping;
1477 int fw_stats_req_sz;
1478
1479 /*
Anatol Pomozov4907cb72012-09-01 10:31:09 -07001480 * FW statistics data shortcut (points at the beginning of
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001481 * fw_stats buffer + fw_stats_req_sz).
1482 */
1483 struct bnx2x_fw_stats_data *fw_stats_data;
1484 dma_addr_t fw_stats_data_mapping;
1485 int fw_stats_data_sz;
1486
Merav Sicrona0529972012-06-19 07:48:25 +00001487 /* For max 196 cids (64*3 + non-eth), 32KB ILT page size and 1KB
1488 * context size we need 8 ILT entries.
1489 */
1490#define ILT_MAX_L2_LINES 8
1491 struct hw_context context[ILT_MAX_L2_LINES];
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001492
1493 struct bnx2x_ilt *ilt;
1494#define BP_ILT(bp) ((bp)->ilt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001495#define ILT_MAX_LINES 256
Ariel Elior6383c0b2011-07-14 08:31:57 +00001496/*
1497 * Maximum supported number of RSS queues: number of IGU SBs minus one that goes
1498 * to CNIC.
1499 */
Merav Sicron55c11942012-11-07 00:45:48 +00001500#define BNX2X_MAX_RSS_COUNT(bp) ((bp)->igu_sb_cnt - CNIC_SUPPORT(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001501
Ariel Elior6383c0b2011-07-14 08:31:57 +00001502/*
1503 * Maximum CID count that might be required by the bnx2x:
Merav Sicron37ae41a2012-06-19 07:48:27 +00001504 * Max RSS * Max_Tx_Multi_Cos + FCoE + iSCSI
Ariel Elior6383c0b2011-07-14 08:31:57 +00001505 */
Merav Sicron37ae41a2012-06-19 07:48:27 +00001506#define BNX2X_L2_CID_COUNT(bp) (BNX2X_NUM_ETH_QUEUES(bp) * BNX2X_MULTI_TX_COS \
Merav Sicron55c11942012-11-07 00:45:48 +00001507 + 2 * CNIC_SUPPORT(bp))
Merav Sicron37ae41a2012-06-19 07:48:27 +00001508#define BNX2X_L2_MAX_CID(bp) (BNX2X_MAX_RSS_COUNT(bp) * BNX2X_MULTI_TX_COS \
Merav Sicron55c11942012-11-07 00:45:48 +00001509 + 2 * CNIC_SUPPORT(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +00001510#define L2_ILT_LINES(bp) (DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\
1511 ILT_PAGE_CIDS))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001512
1513 int qm_cid_count;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001514
Yuval Mintz79642112012-12-02 04:05:50 +00001515 bool dropless_fc;
Eilon Greensteina18f5122009-08-12 08:23:26 +00001516
Michael Chan37b091b2009-10-10 13:46:55 +00001517 void *t2;
1518 dma_addr_t t2_mapping;
Eric Dumazet13707f92011-01-26 19:28:23 +00001519 struct cnic_ops __rcu *cnic_ops;
Michael Chan37b091b2009-10-10 13:46:55 +00001520 void *cnic_data;
1521 u32 cnic_tag;
1522 struct cnic_eth_dev cnic_eth_dev;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001523 union host_hc_status_block cnic_sb;
Michael Chan37b091b2009-10-10 13:46:55 +00001524 dma_addr_t cnic_sb_mapping;
Michael Chan37b091b2009-10-10 13:46:55 +00001525 struct eth_spe *cnic_kwq;
1526 struct eth_spe *cnic_kwq_prod;
1527 struct eth_spe *cnic_kwq_cons;
1528 struct eth_spe *cnic_kwq_last;
1529 u16 cnic_kwq_pending;
1530 u16 cnic_spq_pending;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001531 u8 fip_mac[ETH_ALEN];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001532 struct mutex cnic_mutex;
1533 struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj;
1534
1535 /* Start index of the "special" (CNIC related) L2 cleints */
1536 u8 cnic_base_cl_id;
Michael Chan37b091b2009-10-10 13:46:55 +00001537
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001538 int dmae_ready;
1539 /* used to synchronize dmae accesses */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001540 spinlock_t dmae_lock;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001541
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07001542 /* used to protect the FW mail box */
1543 struct mutex fw_mb_mutex;
1544
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001545 /* used to synchronize stats collecting */
1546 int stats_state;
Vladislav Zolotarova13773a2010-07-21 05:59:01 +00001547
1548 /* used for synchronization of concurrent threads statistics handling */
1549 spinlock_t stats_lock;
1550
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001551 /* used by dmae command loader */
1552 struct dmae_command stats_dmae;
1553 int executer_idx;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001554
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001555 u16 stats_counter;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001556 struct bnx2x_eth_stats eth_stats;
Yuval Mintzcb4dca22012-03-18 10:33:44 +00001557 struct host_func_stats func_stats;
Mintz Yuval1355b702012-02-15 02:10:22 +00001558 struct bnx2x_eth_stats_old eth_stats_old;
1559 struct bnx2x_net_stats_old net_stats_old;
1560 struct bnx2x_fw_port_stats_old fw_stats_old;
1561 bool stats_init;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001562
1563 struct z_stream_s *strm;
1564 void *gunzip_buf;
1565 dma_addr_t gunzip_mapping;
1566 int gunzip_outlen;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001567#define FW_BUF_SIZE 0x8000
Eilon Greenstein573f2032009-08-12 08:24:14 +00001568#define GUNZIP_BUF(bp) (bp->gunzip_buf)
1569#define GUNZIP_PHYS(bp) (bp->gunzip_mapping)
1570#define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001571
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001572 struct raw_op *init_ops;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001573 /* Init blocks offsets inside init_ops */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001574 u16 *init_ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001575 /* Data blob - has 32 bit granularity */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001576 u32 *init_data;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001577 u32 init_mode_flags;
1578#define INIT_MODE_FLAGS(bp) (bp->init_mode_flags)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001579 /* Zipped PRAM blobs - raw data */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001580 const u8 *tsem_int_table_data;
1581 const u8 *tsem_pram_data;
1582 const u8 *usem_int_table_data;
1583 const u8 *usem_pram_data;
1584 const u8 *xsem_int_table_data;
1585 const u8 *xsem_pram_data;
1586 const u8 *csem_int_table_data;
1587 const u8 *csem_pram_data;
Eilon Greenstein573f2032009-08-12 08:24:14 +00001588#define INIT_OPS(bp) (bp->init_ops)
1589#define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets)
1590#define INIT_DATA(bp) (bp->init_data)
1591#define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data)
1592#define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data)
1593#define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data)
1594#define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data)
1595#define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data)
1596#define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data)
1597#define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data)
1598#define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data)
1599
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001600#define PHY_FW_VER_LEN 20
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00001601 char fw_ver[32];
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001602 const struct firmware *firmware;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001603
Shmulik Ravid785b9b12010-12-30 06:27:03 +00001604 /* DCB support on/off */
1605 u16 dcb_state;
1606#define BNX2X_DCB_STATE_OFF 0
1607#define BNX2X_DCB_STATE_ON 1
1608
1609 /* DCBX engine mode */
1610 int dcbx_enabled;
1611#define BNX2X_DCBX_ENABLED_OFF 0
1612#define BNX2X_DCBX_ENABLED_ON_NEG_OFF 1
1613#define BNX2X_DCBX_ENABLED_ON_NEG_ON 2
1614#define BNX2X_DCBX_ENABLED_INVALID (-1)
1615
1616 bool dcbx_mode_uset;
1617
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001618 struct bnx2x_config_dcbx_params dcbx_config_params;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001619 struct bnx2x_dcbx_port_params dcbx_port_params;
1620 int dcb_version;
1621
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001622 /* CAM credit pools */
1623 struct bnx2x_credit_pool_obj macs_pool;
1624
1625 /* RX_MODE object */
1626 struct bnx2x_rx_mode_obj rx_mode_obj;
1627
1628 /* MCAST object */
1629 struct bnx2x_mcast_obj mcast_obj;
1630
1631 /* RSS configuration object */
1632 struct bnx2x_rss_config_obj rss_conf_obj;
1633
1634 /* Function State controlling object */
1635 struct bnx2x_func_sp_obj func_obj;
1636
1637 unsigned long sp_state;
1638
Ariel Elior7be08a72011-07-14 08:31:19 +00001639 /* operation indication for the sp_rtnl task */
1640 unsigned long sp_rtnl_state;
1641
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001642 /* DCBX Negotation results */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00001643 struct dcbx_features dcbx_local_feat;
1644 u32 dcbx_error;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001645
Shmulik Ravid0be6bc62011-05-18 02:55:31 +00001646#ifdef BCM_DCBNL
1647 struct dcbx_features dcbx_remote_feat;
1648 u32 dcbx_remote_flags;
1649#endif
Barak Witkowskia3348722012-04-23 03:04:46 +00001650 /* AFEX: store default vlan used */
1651 int afex_def_vlan_tag;
1652 enum mf_cfg_afex_vlan_mode afex_vlan_mode;
Dmitry Kravkove3835b92011-03-06 10:50:44 +00001653 u32 pending_max;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001654
1655 /* multiple tx classes of service */
1656 u8 max_cos;
1657
1658 /* priority to cos mapping */
1659 u8 prio_to_cos[8];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001660};
1661
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001662/* Tx queues may be less or equal to Rx queues */
1663extern int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001664#define BNX2X_NUM_QUEUES(bp) (bp->num_queues)
Merav Sicron55c11942012-11-07 00:45:48 +00001665#define BNX2X_NUM_ETH_QUEUES(bp) ((bp)->num_ethernet_queues)
Merav Sicron65565882012-06-19 07:48:26 +00001666#define BNX2X_NUM_NON_CNIC_QUEUES(bp) (BNX2X_NUM_QUEUES(bp) - \
Merav Sicron55c11942012-11-07 00:45:48 +00001667 (bp)->num_cnic_queues)
Ariel Elior6383c0b2011-07-14 08:31:57 +00001668#define BNX2X_NUM_RX_QUEUES(bp) BNX2X_NUM_QUEUES(bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001669
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001670#define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1)
Eilon Greenstein3196a882008-08-13 15:58:49 -07001671
Ariel Elior6383c0b2011-07-14 08:31:57 +00001672#define BNX2X_MAX_QUEUES(bp) BNX2X_MAX_RSS_COUNT(bp)
1673/* #define is_eth_multi(bp) (BNX2X_NUM_ETH_QUEUES(bp) > 1) */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001674
1675#define RSS_IPV4_CAP_MASK \
1676 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY
1677
1678#define RSS_IPV4_TCP_CAP_MASK \
1679 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY
1680
1681#define RSS_IPV6_CAP_MASK \
1682 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY
1683
1684#define RSS_IPV6_TCP_CAP_MASK \
1685 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY
1686
1687/* func init flags */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001688#define FUNC_FLG_RSS 0x0001
1689#define FUNC_FLG_STATS 0x0002
1690/* removed FUNC_FLG_UNMATCHED 0x0004 */
1691#define FUNC_FLG_TPA 0x0008
1692#define FUNC_FLG_SPQ 0x0010
1693#define FUNC_FLG_LEADING 0x0020 /* PF only */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001694
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001695
1696struct bnx2x_func_init_params {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001697 /* dma */
1698 dma_addr_t fw_stat_map; /* valid iff FUNC_FLG_STATS */
1699 dma_addr_t spq_map; /* valid iff FUNC_FLG_SPQ */
1700
1701 u16 func_flgs;
1702 u16 func_id; /* abs fid */
1703 u16 pf_id;
1704 u16 spq_prod; /* valid iff FUNC_FLG_SPQ */
1705};
1706
Merav Sicron55c11942012-11-07 00:45:48 +00001707#define for_each_cnic_queue(bp, var) \
1708 for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
1709 (var)++) \
1710 if (skip_queue(bp, var)) \
1711 continue; \
1712 else
1713
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001714#define for_each_eth_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001715 for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
Eilon Greenstein3196a882008-08-13 15:58:49 -07001716
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001717#define for_each_nondefault_eth_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001718 for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001719
1720#define for_each_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001721 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001722 if (skip_queue(bp, var)) \
1723 continue; \
1724 else
1725
Ariel Elior6383c0b2011-07-14 08:31:57 +00001726/* Skip forwarding FP */
Merav Sicron55c11942012-11-07 00:45:48 +00001727#define for_each_valid_rx_queue(bp, var) \
1728 for ((var) = 0; \
1729 (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) : \
1730 BNX2X_NUM_ETH_QUEUES(bp)); \
1731 (var)++) \
1732 if (skip_rx_queue(bp, var)) \
1733 continue; \
1734 else
1735
1736#define for_each_rx_queue_cnic(bp, var) \
1737 for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
1738 (var)++) \
1739 if (skip_rx_queue(bp, var)) \
1740 continue; \
1741 else
1742
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001743#define for_each_rx_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001744 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001745 if (skip_rx_queue(bp, var)) \
1746 continue; \
1747 else
1748
Ariel Elior6383c0b2011-07-14 08:31:57 +00001749/* Skip OOO FP */
Merav Sicron55c11942012-11-07 00:45:48 +00001750#define for_each_valid_tx_queue(bp, var) \
1751 for ((var) = 0; \
1752 (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) : \
1753 BNX2X_NUM_ETH_QUEUES(bp)); \
1754 (var)++) \
1755 if (skip_tx_queue(bp, var)) \
1756 continue; \
1757 else
1758
1759#define for_each_tx_queue_cnic(bp, var) \
1760 for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
1761 (var)++) \
1762 if (skip_tx_queue(bp, var)) \
1763 continue; \
1764 else
1765
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001766#define for_each_tx_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001767 for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001768 if (skip_tx_queue(bp, var)) \
1769 continue; \
1770 else
1771
1772#define for_each_nondefault_queue(bp, var) \
Ariel Elior6383c0b2011-07-14 08:31:57 +00001773 for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001774 if (skip_queue(bp, var)) \
1775 continue; \
1776 else
1777
Ariel Elior6383c0b2011-07-14 08:31:57 +00001778#define for_each_cos_in_tx_queue(fp, var) \
1779 for ((var) = 0; (var) < (fp)->max_cos; (var)++)
1780
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001781/* skip rx queue
Linus Torvalds008d23e2011-01-13 10:05:56 -08001782 * if FCOE l2 support is disabled and this is the fcoe L2 queue
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001783 */
1784#define skip_rx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
1785
1786/* skip tx queue
Linus Torvalds008d23e2011-01-13 10:05:56 -08001787 * if FCOE l2 support is disabled and this is the fcoe L2 queue
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001788 */
1789#define skip_tx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
1790
1791#define skip_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
Eilon Greenstein3196a882008-08-13 15:58:49 -07001792
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001793
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001794
1795
1796/**
1797 * bnx2x_set_mac_one - configure a single MAC address
1798 *
1799 * @bp: driver handle
1800 * @mac: MAC to configure
1801 * @obj: MAC object handle
1802 * @set: if 'true' add a new MAC, otherwise - delete
1803 * @mac_type: the type of the MAC to configure (e.g. ETH, UC list)
1804 * @ramrod_flags: RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT)
1805 *
1806 * Configures one MAC according to provided parameters or continues the
1807 * execution of previously scheduled commands if RAMROD_CONT is set in
1808 * ramrod_flags.
1809 *
1810 * Returns zero if operation has successfully completed, a positive value if the
1811 * operation has been successfully scheduled and a negative - if a requested
1812 * operations has failed.
1813 */
1814int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
1815 struct bnx2x_vlan_mac_obj *obj, bool set,
1816 int mac_type, unsigned long *ramrod_flags);
1817/**
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001818 * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object
1819 *
1820 * @bp: driver handle
1821 * @mac_obj: MAC object handle
1822 * @mac_type: type of the MACs to clear (BNX2X_XXX_MAC)
1823 * @wait_for_comp: if 'true' block until completion
1824 *
1825 * Deletes all MACs of the specific type (e.g. ETH, UC list).
1826 *
1827 * Returns zero if operation has successfully completed, a positive value if the
1828 * operation has been successfully scheduled and a negative - if a requested
1829 * operations has failed.
1830 */
1831int bnx2x_del_all_macs(struct bnx2x *bp,
1832 struct bnx2x_vlan_mac_obj *mac_obj,
1833 int mac_type, bool wait_for_comp);
1834
1835/* Init Function API */
1836void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p);
1837int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
1838int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
1839int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode);
1840int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00001841void bnx2x_read_mf_cfg(struct bnx2x *bp);
1842
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001843
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001844/* dmae */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001845void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
1846void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
1847 u32 len32);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001848void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
1849u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
1850u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
1851u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
1852 bool with_comp, u8 comp_type);
1853
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001854
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001855void bnx2x_calc_fc_adv(struct bnx2x *bp);
1856int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001857 u32 data_hi, u32 data_lo, int cmd_type);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001858void bnx2x_update_coalesce(struct bnx2x *bp);
Yaniv Rosner1ac9e422011-05-31 21:26:11 +00001859int bnx2x_get_cur_phy_idx(struct bnx2x *bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001860
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001861static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
1862 int wait)
1863{
1864 u32 val;
1865
1866 do {
1867 val = REG_RD(bp, reg);
1868 if (val == expected)
1869 break;
1870 ms -= wait;
1871 msleep(wait);
1872
1873 } while (ms > 0);
1874
1875 return val;
1876}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001877
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001878#define BNX2X_ILT_ZALLOC(x, y, size) \
1879 do { \
Vladislav Zolotarovd245a112010-12-08 01:43:17 +00001880 x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001881 if (x) \
1882 memset(x, 0, size); \
1883 } while (0)
1884
1885#define BNX2X_ILT_FREE(x, y, size) \
1886 do { \
1887 if (x) { \
Vladislav Zolotarovd245a112010-12-08 01:43:17 +00001888 dma_free_coherent(&bp->pdev->dev, size, x, y); \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001889 x = NULL; \
1890 y = 0; \
1891 } \
1892 } while (0)
1893
1894#define ILOG2(x) (ilog2((x)))
1895
1896#define ILT_NUM_PAGE_ENTRIES (3072)
1897/* In 57710/11 we use whole table since we have 8 func
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001898 * In 57712 we have only 4 func, but use same size per func, then only half of
1899 * the table in use
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001900 */
1901#define ILT_PER_FUNC (ILT_NUM_PAGE_ENTRIES/8)
1902
1903#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
1904/*
1905 * the phys address is shifted right 12 bits and has an added
1906 * 1=valid bit added to the 53rd bit
1907 * then since this is a wide register(TM)
1908 * we split it into two 32 bit writes
1909 */
1910#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
1911#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001912
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001913/* load/unload mode */
1914#define LOAD_NORMAL 0
1915#define LOAD_OPEN 1
1916#define LOAD_DIAG 2
Merav Sicron8970b2e2012-06-19 07:48:22 +00001917#define LOAD_LOOPBACK_EXT 3
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001918#define UNLOAD_NORMAL 0
1919#define UNLOAD_CLOSE 1
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00001920#define UNLOAD_RECOVERY 2
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001921
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001922
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001923/* DMAE command defines */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001924#define DMAE_TIMEOUT -1
1925#define DMAE_PCI_ERROR -2 /* E2 and onward */
1926#define DMAE_NOT_RDY -3
1927#define DMAE_PCI_ERR_FLAG 0x80000000
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001928
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001929#define DMAE_SRC_PCI 0
1930#define DMAE_SRC_GRC 1
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001931
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001932#define DMAE_DST_NONE 0
1933#define DMAE_DST_PCI 1
1934#define DMAE_DST_GRC 2
1935
1936#define DMAE_COMP_PCI 0
1937#define DMAE_COMP_GRC 1
1938
1939/* E2 and onward - PCI error handling in the completion */
1940
1941#define DMAE_COMP_REGULAR 0
1942#define DMAE_COM_SET_ERR 1
1943
1944#define DMAE_CMD_SRC_PCI (DMAE_SRC_PCI << \
1945 DMAE_COMMAND_SRC_SHIFT)
1946#define DMAE_CMD_SRC_GRC (DMAE_SRC_GRC << \
1947 DMAE_COMMAND_SRC_SHIFT)
1948
1949#define DMAE_CMD_DST_PCI (DMAE_DST_PCI << \
1950 DMAE_COMMAND_DST_SHIFT)
1951#define DMAE_CMD_DST_GRC (DMAE_DST_GRC << \
1952 DMAE_COMMAND_DST_SHIFT)
1953
1954#define DMAE_CMD_C_DST_PCI (DMAE_COMP_PCI << \
1955 DMAE_COMMAND_C_DST_SHIFT)
1956#define DMAE_CMD_C_DST_GRC (DMAE_COMP_GRC << \
1957 DMAE_COMMAND_C_DST_SHIFT)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001958
1959#define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
1960
1961#define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
1962#define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
1963#define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
1964#define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
1965
1966#define DMAE_CMD_PORT_0 0
1967#define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
1968
1969#define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
1970#define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
1971#define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
1972
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001973#define DMAE_SRC_PF 0
1974#define DMAE_SRC_VF 1
1975
1976#define DMAE_DST_PF 0
1977#define DMAE_DST_VF 1
1978
1979#define DMAE_C_SRC 0
1980#define DMAE_C_DST 1
1981
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001982#define DMAE_LEN32_RD_MAX 0x80
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +00001983#define DMAE_LEN32_WR_MAX(bp) (CHIP_IS_E1(bp) ? 0x400 : 0x2000)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001984
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001985#define DMAE_COMP_VAL 0x60d0d0ae /* E2 and on - upper bit
1986 indicates eror */
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001987
1988#define MAX_DMAE_C_PER_PORT 8
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001989#define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
David S. Miller8decf862011-09-22 03:23:13 -04001990 BP_VN(bp))
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001991#define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001992 E1HVN_MAX)
1993
Eliezer Tamir25047952008-02-28 11:50:16 -08001994/* PCIE link and speed */
1995#define PCICFG_LINK_WIDTH 0x1f00000
1996#define PCICFG_LINK_WIDTH_SHIFT 20
1997#define PCICFG_LINK_SPEED 0xf0000
1998#define PCICFG_LINK_SPEED_SHIFT 16
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001999
Merav Sicroncf2c1df62012-06-19 07:48:23 +00002000#define BNX2X_NUM_TESTS_SF 7
2001#define BNX2X_NUM_TESTS_MF 3
2002#define BNX2X_NUM_TESTS(bp) (IS_MF(bp) ? BNX2X_NUM_TESTS_MF : \
2003 BNX2X_NUM_TESTS_SF)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002004
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002005#define BNX2X_PHY_LOOPBACK 0
2006#define BNX2X_MAC_LOOPBACK 1
Merav Sicron8970b2e2012-06-19 07:48:22 +00002007#define BNX2X_EXT_LOOPBACK 2
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002008#define BNX2X_PHY_LOOPBACK_FAILED 1
2009#define BNX2X_MAC_LOOPBACK_FAILED 2
Merav Sicron8970b2e2012-06-19 07:48:22 +00002010#define BNX2X_EXT_LOOPBACK_FAILED 3
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002011#define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
2012 BNX2X_PHY_LOOPBACK_FAILED)
Eliezer Tamir96fc1782008-02-28 11:57:55 -08002013
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002014
2015#define STROM_ASSERT_ARRAY_SIZE 50
2016
Eliezer Tamir96fc1782008-02-28 11:57:55 -08002017
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002018/* must be used on a CID before placing it on a HW ring */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002019#define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \
David S. Miller8decf862011-09-22 03:23:13 -04002020 (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002021 (x))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002022
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002023#define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
2024#define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
2025
2026
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002027#define BNX2X_BTR 4
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07002028#define MAX_SPQ_PENDING 8
2029
Dmitry Kravkovff80ee02011-02-28 03:37:11 +00002030/* CMNG constants, as derived from system spec calculations */
2031/* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */
2032#define DEF_MIN_RATE 100
Dmitry Kravkov9b3de1ef2011-03-06 10:51:37 +00002033/* resolution of the rate shaping timer - 400 usec */
2034#define RS_PERIODIC_TIMEOUT_USEC 400
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002035/* number of bytes in single QM arbitration cycle -
Dmitry Kravkovff80ee02011-02-28 03:37:11 +00002036 * coefficient for calculating the fairness timer */
2037#define QM_ARB_BYTES 160000
2038/* resolution of Min algorithm 1:100 */
2039#define MIN_RES 100
2040/* how many bytes above threshold for the minimal credit of Min algorithm*/
2041#define MIN_ABOVE_THRESH 32768
2042/* Fairness algorithm integration time coefficient -
2043 * for calculating the actual Tfair */
2044#define T_FAIR_COEF ((MIN_ABOVE_THRESH + QM_ARB_BYTES) * 8 * MIN_RES)
2045/* Memory of fairness algorithm . 2 cycles */
2046#define FAIR_MEM 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002047
2048
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002049#define ATTN_NIG_FOR_FUNC (1L << 8)
2050#define ATTN_SW_TIMER_4_FUNC (1L << 9)
2051#define GPIO_2_FUNC (1L << 10)
2052#define GPIO_3_FUNC (1L << 11)
2053#define GPIO_4_FUNC (1L << 12)
2054#define ATTN_GENERAL_ATTN_1 (1L << 13)
2055#define ATTN_GENERAL_ATTN_2 (1L << 14)
2056#define ATTN_GENERAL_ATTN_3 (1L << 15)
2057#define ATTN_GENERAL_ATTN_4 (1L << 13)
2058#define ATTN_GENERAL_ATTN_5 (1L << 14)
2059#define ATTN_GENERAL_ATTN_6 (1L << 15)
2060
2061#define ATTN_HARD_WIRED_MASK 0xff00
2062#define ATTENTION_ID 4
2063
2064
2065/* stuff added to make the code fit 80Col */
2066
2067#define BNX2X_PMF_LINK_ASSERT \
2068 GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
2069
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002070#define BNX2X_MC_ASSERT_BITS \
2071 (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2072 GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2073 GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2074 GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
2075
2076#define BNX2X_MCP_ASSERT \
2077 GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
2078
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002079#define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
2080#define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
2081 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
2082 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
2083 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
2084 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
2085 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
2086
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002087#define HW_INTERRUT_ASSERT_SET_0 \
2088 (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
2089 AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
2090 AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002091 AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002092#define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002093 AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
2094 AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
2095 AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002096 AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\
2097 AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\
2098 AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002099#define HW_INTERRUT_ASSERT_SET_1 \
2100 (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
2101 AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
2102 AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
2103 AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
2104 AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
2105 AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
2106 AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
2107 AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
2108 AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
2109 AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
2110 AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002111#define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002112 AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002113 AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002114 AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002115 AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002116 AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002117 AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002118 AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002119 AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002120 AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
2121 AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002122 AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002123 AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
2124 AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002125 AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\
2126 AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002127#define HW_INTERRUT_ASSERT_SET_2 \
2128 (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
2129 AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
2130 AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
2131 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
2132 AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002133#define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002134 AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
2135 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
2136 AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
2137 AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002138 AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002139 AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
2140 AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
2141
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00002142#define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
2143 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
2144 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
2145 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002146
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00002147#define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \
2148 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)
2149
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002150#define MULTI_MASK 0x7f
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002151
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002152
2153#define DEF_USB_FUNC_OFF offsetof(struct cstorm_def_status_block_u, func)
2154#define DEF_CSB_FUNC_OFF offsetof(struct cstorm_def_status_block_c, func)
2155#define DEF_XSB_FUNC_OFF offsetof(struct xstorm_def_status_block, func)
2156#define DEF_TSB_FUNC_OFF offsetof(struct tstorm_def_status_block, func)
2157
2158#define DEF_USB_IGU_INDEX_OFF \
2159 offsetof(struct cstorm_def_status_block_u, igu_index)
2160#define DEF_CSB_IGU_INDEX_OFF \
2161 offsetof(struct cstorm_def_status_block_c, igu_index)
2162#define DEF_XSB_IGU_INDEX_OFF \
2163 offsetof(struct xstorm_def_status_block, igu_index)
2164#define DEF_TSB_IGU_INDEX_OFF \
2165 offsetof(struct tstorm_def_status_block, igu_index)
2166
2167#define DEF_USB_SEGMENT_OFF \
2168 offsetof(struct cstorm_def_status_block_u, segment)
2169#define DEF_CSB_SEGMENT_OFF \
2170 offsetof(struct cstorm_def_status_block_c, segment)
2171#define DEF_XSB_SEGMENT_OFF \
2172 offsetof(struct xstorm_def_status_block, segment)
2173#define DEF_TSB_SEGMENT_OFF \
2174 offsetof(struct tstorm_def_status_block, segment)
2175
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002176#define BNX2X_SP_DSB_INDEX \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002177 (&bp->def_status_blk->sp_sb.\
2178 index_values[HC_SP_INDEX_ETH_DEF_CONS])
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002179
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002180#define SET_FLAG(value, mask, flag) \
2181 do {\
2182 (value) &= ~(mask);\
2183 (value) |= ((flag) << (mask##_SHIFT));\
2184 } while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002185
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002186#define GET_FLAG(value, mask) \
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002187 (((value) & (mask)) >> (mask##_SHIFT))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002188
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002189#define GET_FIELD(value, fname) \
2190 (((value) & (fname##_MASK)) >> (fname##_SHIFT))
2191
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002192#define CAM_IS_INVALID(x) \
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002193 (GET_FLAG(x.flags, \
2194 MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
2195 (T_ETH_MAC_COMMAND_INVALIDATE))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002196
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002197/* Number of u32 elements in MC hash array */
2198#define MC_HASH_SIZE 8
2199#define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
2200 TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
2201
2202
2203#ifndef PXP2_REG_PXP2_INT_STS
2204#define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
2205#endif
2206
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002207#ifndef ETH_MAX_RX_CLIENTS_E2
2208#define ETH_MAX_RX_CLIENTS_E2 ETH_MAX_RX_CLIENTS_E1H
2209#endif
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002210
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00002211#define BNX2X_VPD_LEN 128
2212#define VENDOR_ID_LEN 4
2213
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +00002214#define VF_ACQUIRE_THRESH 3
2215#define VF_ACQUIRE_MAC_FILTERS 1
2216#define VF_ACQUIRE_MC_FILTERS 10
2217
2218#define GOOD_ME_REG(me_reg) (((me_reg) & ME_REG_VF_VALID) && \
2219 (!((me_reg) & ME_REG_VF_ERR)))
2220int bnx2x_get_vf_id(struct bnx2x *bp, u32 *vf_id);
2221int bnx2x_send_msg2pf(struct bnx2x *bp, u8 *done, dma_addr_t msg_mapping);
2222int bnx2x_vfpf_acquire(struct bnx2x *bp, u8 tx_count, u8 rx_count);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002223/* Congestion management fairness mode */
2224#define CMNG_FNS_NONE 0
2225#define CMNG_FNS_MINMAX 1
2226
2227#define HC_SEG_ACCESS_DEF 0 /*Driver decision 0-3*/
2228#define HC_SEG_ACCESS_ATTN 4
2229#define HC_SEG_ACCESS_NORM 0 /*Driver decision 0-1*/
2230
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002231static const u32 dmae_reg_go_c[] = {
2232 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
2233 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
2234 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
2235 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
2236};
Dmitry Kravkovb0efbb92010-07-27 12:33:43 +00002237
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002238void bnx2x_set_ethtool_ops(struct net_device *netdev);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002239void bnx2x_notify_link_changed(struct bnx2x *bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002240
2241
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00002242#define BNX2X_MF_SD_PROTOCOL(bp) \
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002243 ((bp)->mf_config[BP_VN(bp)] & FUNC_MF_CFG_PROTOCOL_MASK)
2244
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00002245#define BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) \
2246 (BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_ISCSI)
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002247
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00002248#define BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) \
2249 (BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_FCOE)
2250
2251#define IS_MF_ISCSI_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp))
2252#define IS_MF_FCOE_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))
2253
Barak Witkowskia3348722012-04-23 03:04:46 +00002254#define BNX2X_MF_EXT_PROTOCOL_FCOE(bp) ((bp)->mf_ext_config & \
2255 MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
2256
2257#define IS_MF_FCOE_AFEX(bp) (IS_MF_AFEX(bp) && BNX2X_MF_EXT_PROTOCOL_FCOE(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +00002258#define IS_MF_STORAGE_SD(bp) (IS_MF_SD(bp) && \
2259 (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) || \
2260 BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)))
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00002261
Merav Sicron55c11942012-11-07 00:45:48 +00002262enum {
2263 SWITCH_UPDATE,
2264 AFEX_UPDATE,
2265};
2266
2267#define NUM_MACS 8
Barak Witkowskia3348722012-04-23 03:04:46 +00002268
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002269#endif /* bnx2x.h */