blob: 44ae355f566902c47951f0d5ff40aef6d2302f9f [file] [log] [blame]
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Christian König.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Christian König
25 * Rafał Miłecki
26 */
Thierry Redinge3b2e032013-01-14 13:36:30 +010027#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/radeon_drm.h>
Rafał Miłeckie55d3e62012-05-06 17:29:44 +020030#include "radeon.h"
31#include "radeon_asic.h"
Alex Deucher070a2e62015-01-22 10:41:55 -050032#include "radeon_audio.h"
Rafał Miłeckie55d3e62012-05-06 17:29:44 +020033#include "evergreend.h"
34#include "atom.h"
35
Alex Deucherd3d8c142014-09-18 17:26:39 -040036/* enable the audio stream */
Slava Grigorev8bf59822014-12-03 15:29:53 -050037void dce4_audio_enable(struct radeon_device *rdev,
Alex Deucherd3d8c142014-09-18 17:26:39 -040038 struct r600_audio_pin *pin,
39 u8 enable_mask)
40{
41 u32 tmp = RREG32(AZ_HOT_PLUG_CONTROL);
42
43 if (!pin)
44 return;
45
46 if (enable_mask) {
47 tmp |= AUDIO_ENABLED;
48 if (enable_mask & 1)
49 tmp |= PIN0_AUDIO_ENABLED;
50 if (enable_mask & 2)
51 tmp |= PIN1_AUDIO_ENABLED;
52 if (enable_mask & 4)
53 tmp |= PIN2_AUDIO_ENABLED;
54 if (enable_mask & 8)
55 tmp |= PIN3_AUDIO_ENABLED;
56 } else {
57 tmp &= ~(AUDIO_ENABLED |
58 PIN0_AUDIO_ENABLED |
59 PIN1_AUDIO_ENABLED |
60 PIN2_AUDIO_ENABLED |
61 PIN3_AUDIO_ENABLED);
62 }
63
64 WREG32(AZ_HOT_PLUG_CONTROL, tmp);
65}
66
Slava Grigorev64424d6e2014-12-06 20:19:16 -050067void evergreen_hdmi_update_acr(struct drm_encoder *encoder, long offset,
68 const struct radeon_hdmi_acr *acr)
Rafał Miłeckie55d3e62012-05-06 17:29:44 +020069{
70 struct drm_device *dev = encoder->dev;
71 struct radeon_device *rdev = dev->dev_private;
Slava Grigorev64424d6e2014-12-06 20:19:16 -050072 int bpc = 8;
Rafał Miłeckie55d3e62012-05-06 17:29:44 +020073
Slava Grigorev64424d6e2014-12-06 20:19:16 -050074 if (encoder->crtc) {
75 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
76 bpc = radeon_crtc->bpc;
77 }
Rafał Miłeckie55d3e62012-05-06 17:29:44 +020078
Slava Grigorev64424d6e2014-12-06 20:19:16 -050079 if (bpc > 8)
80 WREG32(HDMI_ACR_PACKET_CONTROL + offset,
81 HDMI_ACR_AUTO_SEND); /* allow hw to sent ACR packets when required */
82 else
83 WREG32(HDMI_ACR_PACKET_CONTROL + offset,
84 HDMI_ACR_SOURCE | /* select SW CTS value */
85 HDMI_ACR_AUTO_SEND); /* allow hw to sent ACR packets when required */
Rafał Miłeckie55d3e62012-05-06 17:29:44 +020086
Slava Grigorev64424d6e2014-12-06 20:19:16 -050087 WREG32(HDMI_ACR_32_0 + offset, HDMI_ACR_CTS_32(acr->cts_32khz));
88 WREG32(HDMI_ACR_32_1 + offset, acr->n_32khz);
89
90 WREG32(HDMI_ACR_44_0 + offset, HDMI_ACR_CTS_44(acr->cts_44_1khz));
91 WREG32(HDMI_ACR_44_1 + offset, acr->n_44_1khz);
92
93 WREG32(HDMI_ACR_48_0 + offset, HDMI_ACR_CTS_48(acr->cts_48khz));
94 WREG32(HDMI_ACR_48_1 + offset, acr->n_48khz);
Rafał Miłeckie55d3e62012-05-06 17:29:44 +020095}
96
Slava Grigorev87654f82014-12-02 11:20:48 -050097void dce4_afmt_write_latency_fields(struct drm_encoder *encoder,
98 struct drm_connector *connector, struct drm_display_mode *mode)
Alex Deucher712fd8a2013-10-10 17:54:51 -040099{
100 struct radeon_device *rdev = encoder->dev->dev_private;
Alex Deucher712fd8a2013-10-10 17:54:51 -0400101 u32 tmp = 0;
102
Alex Deucher712fd8a2013-10-10 17:54:51 -0400103 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
104 if (connector->latency_present[1])
105 tmp = VIDEO_LIPSYNC(connector->video_latency[1]) |
106 AUDIO_LIPSYNC(connector->audio_latency[1]);
107 else
108 tmp = VIDEO_LIPSYNC(255) | AUDIO_LIPSYNC(255);
109 } else {
110 if (connector->latency_present[0])
111 tmp = VIDEO_LIPSYNC(connector->video_latency[0]) |
112 AUDIO_LIPSYNC(connector->audio_latency[0]);
113 else
114 tmp = VIDEO_LIPSYNC(255) | AUDIO_LIPSYNC(255);
115 }
Slava Grigorev87654f82014-12-02 11:20:48 -0500116 WREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_RESPONSE_LIPSYNC, tmp);
Alex Deucher712fd8a2013-10-10 17:54:51 -0400117}
118
Slava Grigorev00a9d4b2014-12-01 18:02:57 -0500119void dce4_afmt_hdmi_write_speaker_allocation(struct drm_encoder *encoder,
120 u8 *sadb, int sad_count)
Alex Deucherba7def42013-08-15 09:34:07 -0400121{
122 struct radeon_device *rdev = encoder->dev->dev_private;
Alex Deucherba7def42013-08-15 09:34:07 -0400123 u32 tmp;
Alex Deucherba7def42013-08-15 09:34:07 -0400124
125 /* program the speaker allocation */
Slava Grigorev00a9d4b2014-12-01 18:02:57 -0500126 tmp = RREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER);
Alex Deucherba7def42013-08-15 09:34:07 -0400127 tmp &= ~(DP_CONNECTION | SPEAKER_ALLOCATION_MASK);
128 /* set HDMI mode */
129 tmp |= HDMI_CONNECTION;
130 if (sad_count)
131 tmp |= SPEAKER_ALLOCATION(sadb[0]);
132 else
133 tmp |= SPEAKER_ALLOCATION(5); /* stereo */
Slava Grigorev00a9d4b2014-12-01 18:02:57 -0500134 WREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER, tmp);
135}
Alex Deucherba7def42013-08-15 09:34:07 -0400136
Slava Grigorev00a9d4b2014-12-01 18:02:57 -0500137void dce4_afmt_dp_write_speaker_allocation(struct drm_encoder *encoder,
138 u8 *sadb, int sad_count)
139{
140 struct radeon_device *rdev = encoder->dev->dev_private;
141 u32 tmp;
142
143 /* program the speaker allocation */
144 tmp = RREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER);
145 tmp &= ~(HDMI_CONNECTION | SPEAKER_ALLOCATION_MASK);
146 /* set DP mode */
147 tmp |= DP_CONNECTION;
148 if (sad_count)
149 tmp |= SPEAKER_ALLOCATION(sadb[0]);
150 else
151 tmp |= SPEAKER_ALLOCATION(5); /* stereo */
152 WREG32_ENDPOINT(0, AZ_F0_CODEC_PIN0_CONTROL_CHANNEL_SPEAKER, tmp);
Alex Deucherba7def42013-08-15 09:34:07 -0400153}
154
Alex Deucher070a2e62015-01-22 10:41:55 -0500155void evergreen_hdmi_write_sad_regs(struct drm_encoder *encoder,
156 struct cea_sad *sads, int sad_count)
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200157{
Alex Deucher070a2e62015-01-22 10:41:55 -0500158 int i;
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200159 struct radeon_device *rdev = encoder->dev->dev_private;
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200160 static const u16 eld_reg_to_type[][2] = {
161 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
162 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
163 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
164 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
165 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
166 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
167 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
168 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
169 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
170 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
171 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
172 { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
173 };
174
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200175 for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
176 u32 value = 0;
Anssi Hannula0f57bca2013-10-29 01:19:16 +0200177 u8 stereo_freqs = 0;
178 int max_channels = -1;
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200179 int j;
180
181 for (j = 0; j < sad_count; j++) {
182 struct cea_sad *sad = &sads[j];
183
184 if (sad->format == eld_reg_to_type[i][1]) {
Anssi Hannula0f57bca2013-10-29 01:19:16 +0200185 if (sad->channels > max_channels) {
186 value = MAX_CHANNELS(sad->channels) |
187 DESCRIPTOR_BYTE_2(sad->byte2) |
188 SUPPORTED_FREQUENCIES(sad->freq);
189 max_channels = sad->channels;
190 }
191
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200192 if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
Anssi Hannula0f57bca2013-10-29 01:19:16 +0200193 stereo_freqs |= sad->freq;
194 else
195 break;
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200196 }
197 }
Anssi Hannula0f57bca2013-10-29 01:19:16 +0200198
199 value |= SUPPORTED_FREQUENCIES_STEREO(stereo_freqs);
200
Alex Deucher070a2e62015-01-22 10:41:55 -0500201 WREG32_ENDPOINT(0, eld_reg_to_type[i][0], value);
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200202 }
Rafał Miłecki46892ca2013-04-19 19:01:26 +0200203}
204
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200205/*
Slava Grigorev96ea7af2014-12-05 17:59:56 -0500206 * build a AVI Info Frame
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200207 */
Slava Grigorev96ea7af2014-12-05 17:59:56 -0500208void evergreen_update_avi_infoframe(struct radeon_device *rdev, u32 offset,
209 unsigned char *buffer, size_t size)
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200210{
Thierry Redinge3b2e032013-01-14 13:36:30 +0100211 uint8_t *frame = buffer + 3;
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200212
213 WREG32(AFMT_AVI_INFO0 + offset,
214 frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
215 WREG32(AFMT_AVI_INFO1 + offset,
216 frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
217 WREG32(AFMT_AVI_INFO2 + offset,
218 frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
219 WREG32(AFMT_AVI_INFO3 + offset,
Slava Grigorev96ea7af2014-12-05 17:59:56 -0500220 frame[0xC] | (frame[0xD] << 8) | (buffer[1] << 24));
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200221}
222
Slava Grigoreva85d6822014-12-05 13:38:31 -0500223void dce4_hdmi_audio_set_dto(struct radeon_device *rdev,
224 struct radeon_crtc *crtc, unsigned int clock)
Alex Deucherb1f6f472013-04-18 10:50:55 -0400225{
Slava Grigoreva85d6822014-12-05 13:38:31 -0500226 unsigned int max_ratio = clock / 24000;
Alex Deucher1518dd82013-07-30 17:31:07 -0400227 u32 dto_phase;
Alex Deucher1518dd82013-07-30 17:31:07 -0400228 u32 wallclock_ratio;
Slava Grigoreva85d6822014-12-05 13:38:31 -0500229 u32 value;
Alex Deucherb1f6f472013-04-18 10:50:55 -0400230
Slava Grigoreva85d6822014-12-05 13:38:31 -0500231 if (max_ratio >= 8) {
232 dto_phase = 192 * 1000;
233 wallclock_ratio = 3;
234 } else if (max_ratio >= 4) {
235 dto_phase = 96 * 1000;
236 wallclock_ratio = 2;
237 } else if (max_ratio >= 2) {
238 dto_phase = 48 * 1000;
239 wallclock_ratio = 1;
Alex Deucherb5306022013-07-31 16:51:33 -0400240 } else {
Slava Grigoreva85d6822014-12-05 13:38:31 -0500241 dto_phase = 24 * 1000;
242 wallclock_ratio = 0;
Alex Deucher1518dd82013-07-30 17:31:07 -0400243 }
Alex Deucher1518dd82013-07-30 17:31:07 -0400244
Slava Grigoreva85d6822014-12-05 13:38:31 -0500245 value = RREG32(DCCG_AUDIO_DTO0_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
246 value |= DCCG_AUDIO_DTO_WALLCLOCK_RATIO(wallclock_ratio);
247 value &= ~DCCG_AUDIO_DTO1_USE_512FBR_DTO;
248 WREG32(DCCG_AUDIO_DTO0_CNTL, value);
249
250 /* Two dtos; generally use dto0 for HDMI */
251 value = 0;
252
253 if (crtc)
254 value |= DCCG_AUDIO_DTO0_SOURCE_SEL(crtc->crtc_id);
255
256 WREG32(DCCG_AUDIO_DTO_SOURCE, value);
257
Alex Deucherb1f6f472013-04-18 10:50:55 -0400258 /* Express [24MHz / target pixel clock] as an exact rational
259 * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
260 * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
261 */
Alex Deucher1518dd82013-07-30 17:31:07 -0400262 WREG32(DCCG_AUDIO_DTO0_PHASE, dto_phase);
Slava Grigoreva85d6822014-12-05 13:38:31 -0500263 WREG32(DCCG_AUDIO_DTO0_MODULE, clock);
Alex Deucherb1f6f472013-04-18 10:50:55 -0400264}
265
Slava Grigoreva85d6822014-12-05 13:38:31 -0500266void dce4_dp_audio_set_dto(struct radeon_device *rdev,
267 struct radeon_crtc *crtc, unsigned int clock)
268{
269 u32 value;
270
271 value = RREG32(DCCG_AUDIO_DTO1_CNTL) & ~DCCG_AUDIO_DTO_WALLCLOCK_RATIO_MASK;
272 value |= DCCG_AUDIO_DTO1_USE_512FBR_DTO;
273 WREG32(DCCG_AUDIO_DTO1_CNTL, value);
274
275 /* Two dtos; generally use dto1 for DP */
276 value = 0;
277 value |= DCCG_AUDIO_DTO_SEL;
278
279 if (crtc)
280 value |= DCCG_AUDIO_DTO0_SOURCE_SEL(crtc->crtc_id);
281
282 WREG32(DCCG_AUDIO_DTO_SOURCE, value);
283
284 /* Express [24MHz / target pixel clock] as an exact rational
285 * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
286 * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
287 */
288 WREG32(DCCG_AUDIO_DTO1_PHASE, 24000);
289 WREG32(DCCG_AUDIO_DTO1_MODULE, rdev->clock.max_pixel_clock * 10);
290}
Alex Deucherb1f6f472013-04-18 10:50:55 -0400291
Alex Deucher930a9782015-01-20 19:20:52 -0500292void dce4_set_vbi_packet(struct drm_encoder *encoder, u32 offset)
293{
294 struct drm_device *dev = encoder->dev;
295 struct radeon_device *rdev = dev->dev_private;
296
297 WREG32(HDMI_VBI_PACKET_CONTROL + offset,
298 HDMI_NULL_SEND | /* send null packets when required */
299 HDMI_GC_SEND | /* send general control packets */
300 HDMI_GC_CONT); /* send general control packets every frame */
301}
302
Slava Grigorevbe273e582014-12-08 16:25:37 -0500303void dce4_hdmi_set_color_depth(struct drm_encoder *encoder, u32 offset, int bpc)
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200304{
305 struct drm_device *dev = encoder->dev;
306 struct radeon_device *rdev = dev->dev_private;
Alex Deucher79766912014-05-28 19:02:31 -0400307 struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
Alex Deucher7b555e02014-05-28 19:14:36 -0400308 uint32_t val;
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200309
Alex Deucher7b555e02014-05-28 19:14:36 -0400310 val = RREG32(HDMI_CONTROL + offset);
311 val &= ~HDMI_DEEP_COLOR_ENABLE;
312 val &= ~HDMI_DEEP_COLOR_DEPTH_MASK;
313
314 switch (bpc) {
315 case 0:
316 case 6:
317 case 8:
318 case 16:
319 default:
320 DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
Jani Nikula72082092014-06-03 14:56:19 +0300321 connector->name, bpc);
Alex Deucher7b555e02014-05-28 19:14:36 -0400322 break;
323 case 10:
324 val |= HDMI_DEEP_COLOR_ENABLE;
325 val |= HDMI_DEEP_COLOR_DEPTH(HDMI_30BIT_DEEP_COLOR);
326 DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
Jani Nikula72082092014-06-03 14:56:19 +0300327 connector->name);
Alex Deucher7b555e02014-05-28 19:14:36 -0400328 break;
329 case 12:
330 val |= HDMI_DEEP_COLOR_ENABLE;
331 val |= HDMI_DEEP_COLOR_DEPTH(HDMI_36BIT_DEEP_COLOR);
332 DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
Jani Nikula72082092014-06-03 14:56:19 +0300333 connector->name);
Alex Deucher7b555e02014-05-28 19:14:36 -0400334 break;
335 }
336
337 WREG32(HDMI_CONTROL + offset, val);
Slava Grigorevbe273e582014-12-08 16:25:37 -0500338}
339
340/*
341 * update the info frames with the data from the current display mode
342 */
343void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode)
344{
345 struct drm_device *dev = encoder->dev;
346 struct radeon_device *rdev = dev->dev_private;
347 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
348 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
349 u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
350 struct hdmi_avi_infoframe frame;
351 uint32_t offset;
352 ssize_t err;
353
354 if (!dig || !dig->afmt)
355 return;
356
357 /* Silent, r600_hdmi_enable will raise WARN for us */
358 if (!dig->afmt->enabled)
359 return;
360 offset = dig->afmt->offset;
361
362 /* disable audio prior to setting up hw */
363 dig->afmt->pin = radeon_audio_get_pin(encoder);
364 radeon_audio_enable(rdev, dig->afmt->pin, 0);
365
366 radeon_audio_set_dto(encoder, mode->clock);
367 radeon_audio_set_vbi_packet(encoder);
368
369 WREG32(AFMT_AUDIO_CRC_CONTROL + offset, 0x1000);
370
371 radeon_hdmi_set_color_depth(encoder);
Alex Deucher7b555e02014-05-28 19:14:36 -0400372
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200373 WREG32(HDMI_INFOFRAME_CONTROL0 + offset,
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200374 HDMI_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
375 HDMI_AUDIO_INFO_CONT); /* required for audio info values to be updated */
376
377 WREG32(AFMT_INFOFRAME_CONTROL0 + offset,
378 AFMT_AUDIO_INFO_UPDATE); /* required for audio info values to be updated */
379
380 WREG32(HDMI_INFOFRAME_CONTROL1 + offset,
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200381 HDMI_AUDIO_INFO_LINE(2)); /* anything other than 0 */
382
383 WREG32(HDMI_GC + offset, 0); /* unset HDMI_GC_AVMUTE */
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200384
Rafał Miłecki91a44012013-04-18 09:26:08 -0400385 WREG32(HDMI_AUDIO_PACKET_CONTROL + offset,
386 HDMI_AUDIO_DELAY_EN(1) | /* set the default audio delay */
387 HDMI_AUDIO_PACKETS_PER_LINE(3)); /* should be suffient for all audio modes and small enough for all hblanks */
388
389 WREG32(AFMT_AUDIO_PACKET_CONTROL + offset,
390 AFMT_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
391
392 /* fglrx clears sth in AFMT_AUDIO_PACKET_CONTROL2 here */
393
Slava Grigorev64424d6e2014-12-06 20:19:16 -0500394 radeon_audio_update_acr(encoder, mode->clock);
Rafał Miłecki91a44012013-04-18 09:26:08 -0400395
Rafał Miłeckif93e3fc2013-04-14 01:26:24 +0200396 WREG32(AFMT_60958_0 + offset,
397 AFMT_60958_CS_CHANNEL_NUMBER_L(1));
398
399 WREG32(AFMT_60958_1 + offset,
400 AFMT_60958_CS_CHANNEL_NUMBER_R(2));
401
402 WREG32(AFMT_60958_2 + offset,
403 AFMT_60958_CS_CHANNEL_NUMBER_2(3) |
404 AFMT_60958_CS_CHANNEL_NUMBER_3(4) |
405 AFMT_60958_CS_CHANNEL_NUMBER_4(5) |
406 AFMT_60958_CS_CHANNEL_NUMBER_5(6) |
407 AFMT_60958_CS_CHANNEL_NUMBER_6(7) |
408 AFMT_60958_CS_CHANNEL_NUMBER_7(8));
409
Slava Grigorev00a9d4b2014-12-01 18:02:57 -0500410 radeon_audio_write_speaker_allocation(encoder);
Rafał Miłeckif93e3fc2013-04-14 01:26:24 +0200411
412 WREG32(AFMT_AUDIO_PACKET_CONTROL2 + offset,
413 AFMT_AUDIO_CHANNEL_ENABLE(0xff));
414
415 /* fglrx sets 0x40 in 0x5f80 here */
Alex Deucherb5306022013-07-31 16:51:33 -0400416
Slava Grigorev88252d72014-12-02 17:27:29 -0500417 radeon_audio_select_pin(encoder);
Alex Deucher070a2e62015-01-22 10:41:55 -0500418 radeon_audio_write_sad_regs(encoder);
Slava Grigorev87654f82014-12-02 11:20:48 -0500419 radeon_audio_write_latency_fields(encoder, mode);
Alex Deucher070a2e62015-01-22 10:41:55 -0500420
Thierry Redinge3b2e032013-01-14 13:36:30 +0100421 err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
422 if (err < 0) {
423 DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
424 return;
425 }
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200426
Thierry Redinge3b2e032013-01-14 13:36:30 +0100427 err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
428 if (err < 0) {
429 DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
430 return;
431 }
432
Slava Grigorev96ea7af2014-12-05 17:59:56 -0500433 radeon_update_avi_infoframe(encoder, buffer, sizeof(buffer));
Rafał Miłecki1c3439f2012-05-06 17:29:45 +0200434
Rafał Miłeckid3418ea2013-04-18 09:23:12 -0400435 WREG32_OR(HDMI_INFOFRAME_CONTROL0 + offset,
436 HDMI_AVI_INFO_SEND | /* enable AVI info frames */
437 HDMI_AVI_INFO_CONT); /* required for audio info values to be updated */
438
439 WREG32_P(HDMI_INFOFRAME_CONTROL1 + offset,
440 HDMI_AVI_INFO_LINE(2), /* anything other than 0 */
441 ~HDMI_AVI_INFO_LINE_MASK);
442
443 WREG32_OR(AFMT_AUDIO_PACKET_CONTROL + offset,
444 AFMT_AUDIO_SAMPLE_SEND); /* send audio packets */
445
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200446 /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
447 WREG32(AFMT_RAMP_CONTROL0 + offset, 0x00FFFFFF);
448 WREG32(AFMT_RAMP_CONTROL1 + offset, 0x007FFFFF);
449 WREG32(AFMT_RAMP_CONTROL2 + offset, 0x00000001);
450 WREG32(AFMT_RAMP_CONTROL3 + offset, 0x00000001);
Alex Deucher832eafa2014-02-18 11:07:55 -0500451
452 /* enable audio after to setting up hw */
Slava Grigorev8bf59822014-12-03 15:29:53 -0500453 radeon_audio_enable(rdev, dig->afmt->pin, 0xf);
Rafał Miłeckie55d3e62012-05-06 17:29:44 +0200454}
Alex Deuchera973bea2013-04-18 11:32:16 -0400455
456void evergreen_hdmi_enable(struct drm_encoder *encoder, bool enable)
457{
Alex Deucher4adb34e2014-09-18 18:07:08 -0400458 struct drm_device *dev = encoder->dev;
459 struct radeon_device *rdev = dev->dev_private;
Alex Deuchera973bea2013-04-18 11:32:16 -0400460 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
461 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
462
Alex Deucherc2b4cacf2013-07-08 18:16:56 -0400463 if (!dig || !dig->afmt)
464 return;
465
Alex Deuchera973bea2013-04-18 11:32:16 -0400466 /* Silent, r600_hdmi_enable will raise WARN for us */
467 if (enable && dig->afmt->enabled)
468 return;
469 if (!enable && !dig->afmt->enabled)
470 return;
471
Alex Deucher4adb34e2014-09-18 18:07:08 -0400472 if (!enable && dig->afmt->pin) {
Slava Grigorev8bf59822014-12-03 15:29:53 -0500473 radeon_audio_enable(rdev, dig->afmt->pin, 0);
Alex Deucher4adb34e2014-09-18 18:07:08 -0400474 dig->afmt->pin = NULL;
475 }
476
Alex Deuchera973bea2013-04-18 11:32:16 -0400477 dig->afmt->enabled = enable;
478
479 DRM_DEBUG("%sabling HDMI interface @ 0x%04X for encoder 0x%x\n",
480 enable ? "En" : "Dis", dig->afmt->offset, radeon_encoder->encoder_id);
481}