blob: f48e944423cb1d090beea07a76ed9a39f762fe71 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnesc1c7af62009-09-10 15:28:03 -070027#include <linux/module.h>
28#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080030#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070032#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080033#include "drmP.h"
34#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070037#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100038#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039
40#include "drm_crtc_helper.h"
41
Zhenyu Wang32f9d652009-07-24 01:00:32 +080042#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
43
Jesse Barnes79e53942008-11-07 14:24:08 -080044bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080045static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020046static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +010047static void intel_crtc_update_cursor(struct drm_crtc *crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080048
49typedef struct {
50 /* given values */
51 int n;
52 int m1, m2;
53 int p1, p2;
54 /* derived values */
55 int dot;
56 int vco;
57 int m;
58 int p;
59} intel_clock_t;
60
61typedef struct {
62 int min, max;
63} intel_range_t;
64
65typedef struct {
66 int dot_limit;
67 int p2_slow, p2_fast;
68} intel_p2_t;
69
70#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
76 int, int, intel_clock_t *);
77};
Jesse Barnes79e53942008-11-07 14:24:08 -080078
79#define I8XX_DOT_MIN 25000
80#define I8XX_DOT_MAX 350000
81#define I8XX_VCO_MIN 930000
82#define I8XX_VCO_MAX 1400000
83#define I8XX_N_MIN 3
84#define I8XX_N_MAX 16
85#define I8XX_M_MIN 96
86#define I8XX_M_MAX 140
87#define I8XX_M1_MIN 18
88#define I8XX_M1_MAX 26
89#define I8XX_M2_MIN 6
90#define I8XX_M2_MAX 16
91#define I8XX_P_MIN 4
92#define I8XX_P_MAX 128
93#define I8XX_P1_MIN 2
94#define I8XX_P1_MAX 33
95#define I8XX_P1_LVDS_MIN 1
96#define I8XX_P1_LVDS_MAX 6
97#define I8XX_P2_SLOW 4
98#define I8XX_P2_FAST 2
99#define I8XX_P2_LVDS_SLOW 14
ling.ma@intel.com0c2e3952009-07-17 11:44:30 +0800100#define I8XX_P2_LVDS_FAST 7
Jesse Barnes79e53942008-11-07 14:24:08 -0800101#define I8XX_P2_SLOW_LIMIT 165000
102
103#define I9XX_DOT_MIN 20000
104#define I9XX_DOT_MAX 400000
105#define I9XX_VCO_MIN 1400000
106#define I9XX_VCO_MAX 2800000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107#define PINEVIEW_VCO_MIN 1700000
108#define PINEVIEW_VCO_MAX 3500000
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500109#define I9XX_N_MIN 1
110#define I9XX_N_MAX 6
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500111/* Pineview's Ncounter is a ring counter */
112#define PINEVIEW_N_MIN 3
113#define PINEVIEW_N_MAX 6
Jesse Barnes79e53942008-11-07 14:24:08 -0800114#define I9XX_M_MIN 70
115#define I9XX_M_MAX 120
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500116#define PINEVIEW_M_MIN 2
117#define PINEVIEW_M_MAX 256
Jesse Barnes79e53942008-11-07 14:24:08 -0800118#define I9XX_M1_MIN 10
Kristian Høgsbergf3cade52009-02-13 20:56:50 -0500119#define I9XX_M1_MAX 22
Jesse Barnes79e53942008-11-07 14:24:08 -0800120#define I9XX_M2_MIN 5
121#define I9XX_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500122/* Pineview M1 is reserved, and must be 0 */
123#define PINEVIEW_M1_MIN 0
124#define PINEVIEW_M1_MAX 0
125#define PINEVIEW_M2_MIN 0
126#define PINEVIEW_M2_MAX 254
Jesse Barnes79e53942008-11-07 14:24:08 -0800127#define I9XX_P_SDVO_DAC_MIN 5
128#define I9XX_P_SDVO_DAC_MAX 80
129#define I9XX_P_LVDS_MIN 7
130#define I9XX_P_LVDS_MAX 98
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500131#define PINEVIEW_P_LVDS_MIN 7
132#define PINEVIEW_P_LVDS_MAX 112
Jesse Barnes79e53942008-11-07 14:24:08 -0800133#define I9XX_P1_MIN 1
134#define I9XX_P1_MAX 8
135#define I9XX_P2_SDVO_DAC_SLOW 10
136#define I9XX_P2_SDVO_DAC_FAST 5
137#define I9XX_P2_SDVO_DAC_SLOW_LIMIT 200000
138#define I9XX_P2_LVDS_SLOW 14
139#define I9XX_P2_LVDS_FAST 7
140#define I9XX_P2_LVDS_SLOW_LIMIT 112000
141
Ma Ling044c7c42009-03-18 20:13:23 +0800142/*The parameter is for SDVO on G4x platform*/
143#define G4X_DOT_SDVO_MIN 25000
144#define G4X_DOT_SDVO_MAX 270000
145#define G4X_VCO_MIN 1750000
146#define G4X_VCO_MAX 3500000
147#define G4X_N_SDVO_MIN 1
148#define G4X_N_SDVO_MAX 4
149#define G4X_M_SDVO_MIN 104
150#define G4X_M_SDVO_MAX 138
151#define G4X_M1_SDVO_MIN 17
152#define G4X_M1_SDVO_MAX 23
153#define G4X_M2_SDVO_MIN 5
154#define G4X_M2_SDVO_MAX 11
155#define G4X_P_SDVO_MIN 10
156#define G4X_P_SDVO_MAX 30
157#define G4X_P1_SDVO_MIN 1
158#define G4X_P1_SDVO_MAX 3
159#define G4X_P2_SDVO_SLOW 10
160#define G4X_P2_SDVO_FAST 10
161#define G4X_P2_SDVO_LIMIT 270000
162
163/*The parameter is for HDMI_DAC on G4x platform*/
164#define G4X_DOT_HDMI_DAC_MIN 22000
165#define G4X_DOT_HDMI_DAC_MAX 400000
166#define G4X_N_HDMI_DAC_MIN 1
167#define G4X_N_HDMI_DAC_MAX 4
168#define G4X_M_HDMI_DAC_MIN 104
169#define G4X_M_HDMI_DAC_MAX 138
170#define G4X_M1_HDMI_DAC_MIN 16
171#define G4X_M1_HDMI_DAC_MAX 23
172#define G4X_M2_HDMI_DAC_MIN 5
173#define G4X_M2_HDMI_DAC_MAX 11
174#define G4X_P_HDMI_DAC_MIN 5
175#define G4X_P_HDMI_DAC_MAX 80
176#define G4X_P1_HDMI_DAC_MIN 1
177#define G4X_P1_HDMI_DAC_MAX 8
178#define G4X_P2_HDMI_DAC_SLOW 10
179#define G4X_P2_HDMI_DAC_FAST 5
180#define G4X_P2_HDMI_DAC_LIMIT 165000
181
182/*The parameter is for SINGLE_CHANNEL_LVDS on G4x platform*/
183#define G4X_DOT_SINGLE_CHANNEL_LVDS_MIN 20000
184#define G4X_DOT_SINGLE_CHANNEL_LVDS_MAX 115000
185#define G4X_N_SINGLE_CHANNEL_LVDS_MIN 1
186#define G4X_N_SINGLE_CHANNEL_LVDS_MAX 3
187#define G4X_M_SINGLE_CHANNEL_LVDS_MIN 104
188#define G4X_M_SINGLE_CHANNEL_LVDS_MAX 138
189#define G4X_M1_SINGLE_CHANNEL_LVDS_MIN 17
190#define G4X_M1_SINGLE_CHANNEL_LVDS_MAX 23
191#define G4X_M2_SINGLE_CHANNEL_LVDS_MIN 5
192#define G4X_M2_SINGLE_CHANNEL_LVDS_MAX 11
193#define G4X_P_SINGLE_CHANNEL_LVDS_MIN 28
194#define G4X_P_SINGLE_CHANNEL_LVDS_MAX 112
195#define G4X_P1_SINGLE_CHANNEL_LVDS_MIN 2
196#define G4X_P1_SINGLE_CHANNEL_LVDS_MAX 8
197#define G4X_P2_SINGLE_CHANNEL_LVDS_SLOW 14
198#define G4X_P2_SINGLE_CHANNEL_LVDS_FAST 14
199#define G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT 0
200
201/*The parameter is for DUAL_CHANNEL_LVDS on G4x platform*/
202#define G4X_DOT_DUAL_CHANNEL_LVDS_MIN 80000
203#define G4X_DOT_DUAL_CHANNEL_LVDS_MAX 224000
204#define G4X_N_DUAL_CHANNEL_LVDS_MIN 1
205#define G4X_N_DUAL_CHANNEL_LVDS_MAX 3
206#define G4X_M_DUAL_CHANNEL_LVDS_MIN 104
207#define G4X_M_DUAL_CHANNEL_LVDS_MAX 138
208#define G4X_M1_DUAL_CHANNEL_LVDS_MIN 17
209#define G4X_M1_DUAL_CHANNEL_LVDS_MAX 23
210#define G4X_M2_DUAL_CHANNEL_LVDS_MIN 5
211#define G4X_M2_DUAL_CHANNEL_LVDS_MAX 11
212#define G4X_P_DUAL_CHANNEL_LVDS_MIN 14
213#define G4X_P_DUAL_CHANNEL_LVDS_MAX 42
214#define G4X_P1_DUAL_CHANNEL_LVDS_MIN 2
215#define G4X_P1_DUAL_CHANNEL_LVDS_MAX 6
216#define G4X_P2_DUAL_CHANNEL_LVDS_SLOW 7
217#define G4X_P2_DUAL_CHANNEL_LVDS_FAST 7
218#define G4X_P2_DUAL_CHANNEL_LVDS_LIMIT 0
219
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220/*The parameter is for DISPLAY PORT on G4x platform*/
221#define G4X_DOT_DISPLAY_PORT_MIN 161670
222#define G4X_DOT_DISPLAY_PORT_MAX 227000
223#define G4X_N_DISPLAY_PORT_MIN 1
224#define G4X_N_DISPLAY_PORT_MAX 2
225#define G4X_M_DISPLAY_PORT_MIN 97
226#define G4X_M_DISPLAY_PORT_MAX 108
227#define G4X_M1_DISPLAY_PORT_MIN 0x10
228#define G4X_M1_DISPLAY_PORT_MAX 0x12
229#define G4X_M2_DISPLAY_PORT_MIN 0x05
230#define G4X_M2_DISPLAY_PORT_MAX 0x06
231#define G4X_P_DISPLAY_PORT_MIN 10
232#define G4X_P_DISPLAY_PORT_MAX 20
233#define G4X_P1_DISPLAY_PORT_MIN 1
234#define G4X_P1_DISPLAY_PORT_MAX 2
235#define G4X_P2_DISPLAY_PORT_SLOW 10
236#define G4X_P2_DISPLAY_PORT_FAST 10
237#define G4X_P2_DISPLAY_PORT_LIMIT 0
238
Eric Anholtbad720f2009-10-22 16:11:14 -0700239/* Ironlake / Sandybridge */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800240/* as we calculate clock using (register_value + 2) for
241 N/M1/M2, so here the range value for them is (actual_value-2).
242 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500243#define IRONLAKE_DOT_MIN 25000
244#define IRONLAKE_DOT_MAX 350000
245#define IRONLAKE_VCO_MIN 1760000
246#define IRONLAKE_VCO_MAX 3510000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500247#define IRONLAKE_M1_MIN 12
Zhao Yakuia59e3852010-01-06 22:05:57 +0800248#define IRONLAKE_M1_MAX 22
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500249#define IRONLAKE_M2_MIN 5
250#define IRONLAKE_M2_MAX 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500251#define IRONLAKE_P2_DOT_LIMIT 225000 /* 225Mhz */
Zhenyu Wang2c072452009-06-05 15:38:42 +0800252
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800253/* We have parameter ranges for different type of outputs. */
254
255/* DAC & HDMI Refclk 120Mhz */
256#define IRONLAKE_DAC_N_MIN 1
257#define IRONLAKE_DAC_N_MAX 5
258#define IRONLAKE_DAC_M_MIN 79
259#define IRONLAKE_DAC_M_MAX 127
260#define IRONLAKE_DAC_P_MIN 5
261#define IRONLAKE_DAC_P_MAX 80
262#define IRONLAKE_DAC_P1_MIN 1
263#define IRONLAKE_DAC_P1_MAX 8
264#define IRONLAKE_DAC_P2_SLOW 10
265#define IRONLAKE_DAC_P2_FAST 5
266
267/* LVDS single-channel 120Mhz refclk */
268#define IRONLAKE_LVDS_S_N_MIN 1
269#define IRONLAKE_LVDS_S_N_MAX 3
270#define IRONLAKE_LVDS_S_M_MIN 79
271#define IRONLAKE_LVDS_S_M_MAX 118
272#define IRONLAKE_LVDS_S_P_MIN 28
273#define IRONLAKE_LVDS_S_P_MAX 112
274#define IRONLAKE_LVDS_S_P1_MIN 2
275#define IRONLAKE_LVDS_S_P1_MAX 8
276#define IRONLAKE_LVDS_S_P2_SLOW 14
277#define IRONLAKE_LVDS_S_P2_FAST 14
278
279/* LVDS dual-channel 120Mhz refclk */
280#define IRONLAKE_LVDS_D_N_MIN 1
281#define IRONLAKE_LVDS_D_N_MAX 3
282#define IRONLAKE_LVDS_D_M_MIN 79
283#define IRONLAKE_LVDS_D_M_MAX 127
284#define IRONLAKE_LVDS_D_P_MIN 14
285#define IRONLAKE_LVDS_D_P_MAX 56
286#define IRONLAKE_LVDS_D_P1_MIN 2
287#define IRONLAKE_LVDS_D_P1_MAX 8
288#define IRONLAKE_LVDS_D_P2_SLOW 7
289#define IRONLAKE_LVDS_D_P2_FAST 7
290
291/* LVDS single-channel 100Mhz refclk */
292#define IRONLAKE_LVDS_S_SSC_N_MIN 1
293#define IRONLAKE_LVDS_S_SSC_N_MAX 2
294#define IRONLAKE_LVDS_S_SSC_M_MIN 79
295#define IRONLAKE_LVDS_S_SSC_M_MAX 126
296#define IRONLAKE_LVDS_S_SSC_P_MIN 28
297#define IRONLAKE_LVDS_S_SSC_P_MAX 112
298#define IRONLAKE_LVDS_S_SSC_P1_MIN 2
299#define IRONLAKE_LVDS_S_SSC_P1_MAX 8
300#define IRONLAKE_LVDS_S_SSC_P2_SLOW 14
301#define IRONLAKE_LVDS_S_SSC_P2_FAST 14
302
303/* LVDS dual-channel 100Mhz refclk */
304#define IRONLAKE_LVDS_D_SSC_N_MIN 1
305#define IRONLAKE_LVDS_D_SSC_N_MAX 3
306#define IRONLAKE_LVDS_D_SSC_M_MIN 79
307#define IRONLAKE_LVDS_D_SSC_M_MAX 126
308#define IRONLAKE_LVDS_D_SSC_P_MIN 14
309#define IRONLAKE_LVDS_D_SSC_P_MAX 42
310#define IRONLAKE_LVDS_D_SSC_P1_MIN 2
311#define IRONLAKE_LVDS_D_SSC_P1_MAX 6
312#define IRONLAKE_LVDS_D_SSC_P2_SLOW 7
313#define IRONLAKE_LVDS_D_SSC_P2_FAST 7
314
315/* DisplayPort */
316#define IRONLAKE_DP_N_MIN 1
317#define IRONLAKE_DP_N_MAX 2
318#define IRONLAKE_DP_M_MIN 81
319#define IRONLAKE_DP_M_MAX 90
320#define IRONLAKE_DP_P_MIN 10
321#define IRONLAKE_DP_P_MAX 20
322#define IRONLAKE_DP_P2_FAST 10
323#define IRONLAKE_DP_P2_SLOW 10
324#define IRONLAKE_DP_P2_LIMIT 0
325#define IRONLAKE_DP_P1_MIN 1
326#define IRONLAKE_DP_P1_MAX 2
Zhao Yakui45476682009-12-31 16:06:04 +0800327
Jesse Barnes2377b742010-07-07 14:06:43 -0700328/* FDI */
329#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
330
Ma Lingd4906092009-03-18 20:13:27 +0800331static bool
332intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
333 int target, int refclk, intel_clock_t *best_clock);
334static bool
335intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
336 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700338static bool
339intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
340 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800341static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500342intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
343 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Chris Wilson021357a2010-09-07 20:54:59 +0100345static inline u32 /* units of 100MHz */
346intel_fdi_link_freq(struct drm_device *dev)
347{
348 struct drm_i915_private *dev_priv = dev->dev_private;
349 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
350}
351
Keith Packarde4b36692009-06-05 19:22:17 -0700352static const intel_limit_t intel_limits_i8xx_dvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800353 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
354 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
355 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
356 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
357 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
358 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
359 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
360 .p1 = { .min = I8XX_P1_MIN, .max = I8XX_P1_MAX },
361 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
362 .p2_slow = I8XX_P2_SLOW, .p2_fast = I8XX_P2_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800363 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700364};
365
366static const intel_limit_t intel_limits_i8xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800367 .dot = { .min = I8XX_DOT_MIN, .max = I8XX_DOT_MAX },
368 .vco = { .min = I8XX_VCO_MIN, .max = I8XX_VCO_MAX },
369 .n = { .min = I8XX_N_MIN, .max = I8XX_N_MAX },
370 .m = { .min = I8XX_M_MIN, .max = I8XX_M_MAX },
371 .m1 = { .min = I8XX_M1_MIN, .max = I8XX_M1_MAX },
372 .m2 = { .min = I8XX_M2_MIN, .max = I8XX_M2_MAX },
373 .p = { .min = I8XX_P_MIN, .max = I8XX_P_MAX },
374 .p1 = { .min = I8XX_P1_LVDS_MIN, .max = I8XX_P1_LVDS_MAX },
375 .p2 = { .dot_limit = I8XX_P2_SLOW_LIMIT,
376 .p2_slow = I8XX_P2_LVDS_SLOW, .p2_fast = I8XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800377 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700378};
379
380static const intel_limit_t intel_limits_i9xx_sdvo = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800381 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
382 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
383 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
384 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
385 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
386 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
387 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
388 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
389 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
390 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800391 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700392};
393
394static const intel_limit_t intel_limits_i9xx_lvds = {
Jesse Barnes79e53942008-11-07 14:24:08 -0800395 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
396 .vco = { .min = I9XX_VCO_MIN, .max = I9XX_VCO_MAX },
397 .n = { .min = I9XX_N_MIN, .max = I9XX_N_MAX },
398 .m = { .min = I9XX_M_MIN, .max = I9XX_M_MAX },
399 .m1 = { .min = I9XX_M1_MIN, .max = I9XX_M1_MAX },
400 .m2 = { .min = I9XX_M2_MIN, .max = I9XX_M2_MAX },
401 .p = { .min = I9XX_P_LVDS_MIN, .max = I9XX_P_LVDS_MAX },
402 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
403 /* The single-channel range is 25-112Mhz, and dual-channel
404 * is 80-224Mhz. Prefer single channel as much as possible.
405 */
406 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
407 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_FAST },
Ma Lingd4906092009-03-18 20:13:27 +0800408 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700409};
410
Ma Ling044c7c42009-03-18 20:13:23 +0800411 /* below parameter and function is for G4X Chipset Family*/
Keith Packarde4b36692009-06-05 19:22:17 -0700412static const intel_limit_t intel_limits_g4x_sdvo = {
Ma Ling044c7c42009-03-18 20:13:23 +0800413 .dot = { .min = G4X_DOT_SDVO_MIN, .max = G4X_DOT_SDVO_MAX },
414 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
415 .n = { .min = G4X_N_SDVO_MIN, .max = G4X_N_SDVO_MAX },
416 .m = { .min = G4X_M_SDVO_MIN, .max = G4X_M_SDVO_MAX },
417 .m1 = { .min = G4X_M1_SDVO_MIN, .max = G4X_M1_SDVO_MAX },
418 .m2 = { .min = G4X_M2_SDVO_MIN, .max = G4X_M2_SDVO_MAX },
419 .p = { .min = G4X_P_SDVO_MIN, .max = G4X_P_SDVO_MAX },
420 .p1 = { .min = G4X_P1_SDVO_MIN, .max = G4X_P1_SDVO_MAX},
421 .p2 = { .dot_limit = G4X_P2_SDVO_LIMIT,
422 .p2_slow = G4X_P2_SDVO_SLOW,
423 .p2_fast = G4X_P2_SDVO_FAST
424 },
Ma Lingd4906092009-03-18 20:13:27 +0800425 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700426};
427
428static const intel_limit_t intel_limits_g4x_hdmi = {
Ma Ling044c7c42009-03-18 20:13:23 +0800429 .dot = { .min = G4X_DOT_HDMI_DAC_MIN, .max = G4X_DOT_HDMI_DAC_MAX },
430 .vco = { .min = G4X_VCO_MIN, .max = G4X_VCO_MAX},
431 .n = { .min = G4X_N_HDMI_DAC_MIN, .max = G4X_N_HDMI_DAC_MAX },
432 .m = { .min = G4X_M_HDMI_DAC_MIN, .max = G4X_M_HDMI_DAC_MAX },
433 .m1 = { .min = G4X_M1_HDMI_DAC_MIN, .max = G4X_M1_HDMI_DAC_MAX },
434 .m2 = { .min = G4X_M2_HDMI_DAC_MIN, .max = G4X_M2_HDMI_DAC_MAX },
435 .p = { .min = G4X_P_HDMI_DAC_MIN, .max = G4X_P_HDMI_DAC_MAX },
436 .p1 = { .min = G4X_P1_HDMI_DAC_MIN, .max = G4X_P1_HDMI_DAC_MAX},
437 .p2 = { .dot_limit = G4X_P2_HDMI_DAC_LIMIT,
438 .p2_slow = G4X_P2_HDMI_DAC_SLOW,
439 .p2_fast = G4X_P2_HDMI_DAC_FAST
440 },
Ma Lingd4906092009-03-18 20:13:27 +0800441 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700442};
443
444static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800445 .dot = { .min = G4X_DOT_SINGLE_CHANNEL_LVDS_MIN,
446 .max = G4X_DOT_SINGLE_CHANNEL_LVDS_MAX },
447 .vco = { .min = G4X_VCO_MIN,
448 .max = G4X_VCO_MAX },
449 .n = { .min = G4X_N_SINGLE_CHANNEL_LVDS_MIN,
450 .max = G4X_N_SINGLE_CHANNEL_LVDS_MAX },
451 .m = { .min = G4X_M_SINGLE_CHANNEL_LVDS_MIN,
452 .max = G4X_M_SINGLE_CHANNEL_LVDS_MAX },
453 .m1 = { .min = G4X_M1_SINGLE_CHANNEL_LVDS_MIN,
454 .max = G4X_M1_SINGLE_CHANNEL_LVDS_MAX },
455 .m2 = { .min = G4X_M2_SINGLE_CHANNEL_LVDS_MIN,
456 .max = G4X_M2_SINGLE_CHANNEL_LVDS_MAX },
457 .p = { .min = G4X_P_SINGLE_CHANNEL_LVDS_MIN,
458 .max = G4X_P_SINGLE_CHANNEL_LVDS_MAX },
459 .p1 = { .min = G4X_P1_SINGLE_CHANNEL_LVDS_MIN,
460 .max = G4X_P1_SINGLE_CHANNEL_LVDS_MAX },
461 .p2 = { .dot_limit = G4X_P2_SINGLE_CHANNEL_LVDS_LIMIT,
462 .p2_slow = G4X_P2_SINGLE_CHANNEL_LVDS_SLOW,
463 .p2_fast = G4X_P2_SINGLE_CHANNEL_LVDS_FAST
464 },
Ma Lingd4906092009-03-18 20:13:27 +0800465 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700466};
467
468static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Ma Ling044c7c42009-03-18 20:13:23 +0800469 .dot = { .min = G4X_DOT_DUAL_CHANNEL_LVDS_MIN,
470 .max = G4X_DOT_DUAL_CHANNEL_LVDS_MAX },
471 .vco = { .min = G4X_VCO_MIN,
472 .max = G4X_VCO_MAX },
473 .n = { .min = G4X_N_DUAL_CHANNEL_LVDS_MIN,
474 .max = G4X_N_DUAL_CHANNEL_LVDS_MAX },
475 .m = { .min = G4X_M_DUAL_CHANNEL_LVDS_MIN,
476 .max = G4X_M_DUAL_CHANNEL_LVDS_MAX },
477 .m1 = { .min = G4X_M1_DUAL_CHANNEL_LVDS_MIN,
478 .max = G4X_M1_DUAL_CHANNEL_LVDS_MAX },
479 .m2 = { .min = G4X_M2_DUAL_CHANNEL_LVDS_MIN,
480 .max = G4X_M2_DUAL_CHANNEL_LVDS_MAX },
481 .p = { .min = G4X_P_DUAL_CHANNEL_LVDS_MIN,
482 .max = G4X_P_DUAL_CHANNEL_LVDS_MAX },
483 .p1 = { .min = G4X_P1_DUAL_CHANNEL_LVDS_MIN,
484 .max = G4X_P1_DUAL_CHANNEL_LVDS_MAX },
485 .p2 = { .dot_limit = G4X_P2_DUAL_CHANNEL_LVDS_LIMIT,
486 .p2_slow = G4X_P2_DUAL_CHANNEL_LVDS_SLOW,
487 .p2_fast = G4X_P2_DUAL_CHANNEL_LVDS_FAST
488 },
Ma Lingd4906092009-03-18 20:13:27 +0800489 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700490};
491
492static const intel_limit_t intel_limits_g4x_display_port = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700493 .dot = { .min = G4X_DOT_DISPLAY_PORT_MIN,
494 .max = G4X_DOT_DISPLAY_PORT_MAX },
495 .vco = { .min = G4X_VCO_MIN,
496 .max = G4X_VCO_MAX},
497 .n = { .min = G4X_N_DISPLAY_PORT_MIN,
498 .max = G4X_N_DISPLAY_PORT_MAX },
499 .m = { .min = G4X_M_DISPLAY_PORT_MIN,
500 .max = G4X_M_DISPLAY_PORT_MAX },
501 .m1 = { .min = G4X_M1_DISPLAY_PORT_MIN,
502 .max = G4X_M1_DISPLAY_PORT_MAX },
503 .m2 = { .min = G4X_M2_DISPLAY_PORT_MIN,
504 .max = G4X_M2_DISPLAY_PORT_MAX },
505 .p = { .min = G4X_P_DISPLAY_PORT_MIN,
506 .max = G4X_P_DISPLAY_PORT_MAX },
507 .p1 = { .min = G4X_P1_DISPLAY_PORT_MIN,
508 .max = G4X_P1_DISPLAY_PORT_MAX},
509 .p2 = { .dot_limit = G4X_P2_DISPLAY_PORT_LIMIT,
510 .p2_slow = G4X_P2_DISPLAY_PORT_SLOW,
511 .p2_fast = G4X_P2_DISPLAY_PORT_FAST },
512 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700513};
514
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500515static const intel_limit_t intel_limits_pineview_sdvo = {
Shaohua Li21778322009-02-23 15:19:16 +0800516 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX},
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500517 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
518 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
519 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
520 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
521 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800522 .p = { .min = I9XX_P_SDVO_DAC_MIN, .max = I9XX_P_SDVO_DAC_MAX },
523 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
524 .p2 = { .dot_limit = I9XX_P2_SDVO_DAC_SLOW_LIMIT,
525 .p2_slow = I9XX_P2_SDVO_DAC_SLOW, .p2_fast = I9XX_P2_SDVO_DAC_FAST },
Shaohua Li61157072009-04-03 15:24:43 +0800526 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700527};
528
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500529static const intel_limit_t intel_limits_pineview_lvds = {
Shaohua Li21778322009-02-23 15:19:16 +0800530 .dot = { .min = I9XX_DOT_MIN, .max = I9XX_DOT_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500531 .vco = { .min = PINEVIEW_VCO_MIN, .max = PINEVIEW_VCO_MAX },
532 .n = { .min = PINEVIEW_N_MIN, .max = PINEVIEW_N_MAX },
533 .m = { .min = PINEVIEW_M_MIN, .max = PINEVIEW_M_MAX },
534 .m1 = { .min = PINEVIEW_M1_MIN, .max = PINEVIEW_M1_MAX },
535 .m2 = { .min = PINEVIEW_M2_MIN, .max = PINEVIEW_M2_MAX },
536 .p = { .min = PINEVIEW_P_LVDS_MIN, .max = PINEVIEW_P_LVDS_MAX },
Shaohua Li21778322009-02-23 15:19:16 +0800537 .p1 = { .min = I9XX_P1_MIN, .max = I9XX_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500538 /* Pineview only supports single-channel mode. */
Shaohua Li21778322009-02-23 15:19:16 +0800539 .p2 = { .dot_limit = I9XX_P2_LVDS_SLOW_LIMIT,
540 .p2_slow = I9XX_P2_LVDS_SLOW, .p2_fast = I9XX_P2_LVDS_SLOW },
Shaohua Li61157072009-04-03 15:24:43 +0800541 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700542};
543
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800544static const intel_limit_t intel_limits_ironlake_dac = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500545 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
546 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547 .n = { .min = IRONLAKE_DAC_N_MIN, .max = IRONLAKE_DAC_N_MAX },
548 .m = { .min = IRONLAKE_DAC_M_MIN, .max = IRONLAKE_DAC_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500549 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
550 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800551 .p = { .min = IRONLAKE_DAC_P_MIN, .max = IRONLAKE_DAC_P_MAX },
552 .p1 = { .min = IRONLAKE_DAC_P1_MIN, .max = IRONLAKE_DAC_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500553 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800554 .p2_slow = IRONLAKE_DAC_P2_SLOW,
555 .p2_fast = IRONLAKE_DAC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800556 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700557};
558
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800559static const intel_limit_t intel_limits_ironlake_single_lvds = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500560 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
561 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800562 .n = { .min = IRONLAKE_LVDS_S_N_MIN, .max = IRONLAKE_LVDS_S_N_MAX },
563 .m = { .min = IRONLAKE_LVDS_S_M_MIN, .max = IRONLAKE_LVDS_S_M_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500564 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
565 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800566 .p = { .min = IRONLAKE_LVDS_S_P_MIN, .max = IRONLAKE_LVDS_S_P_MAX },
567 .p1 = { .min = IRONLAKE_LVDS_S_P1_MIN, .max = IRONLAKE_LVDS_S_P1_MAX },
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500568 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800569 .p2_slow = IRONLAKE_LVDS_S_P2_SLOW,
570 .p2_fast = IRONLAKE_LVDS_S_P2_FAST },
571 .find_pll = intel_g4x_find_best_PLL,
572};
573
574static const intel_limit_t intel_limits_ironlake_dual_lvds = {
575 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
576 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
577 .n = { .min = IRONLAKE_LVDS_D_N_MIN, .max = IRONLAKE_LVDS_D_N_MAX },
578 .m = { .min = IRONLAKE_LVDS_D_M_MIN, .max = IRONLAKE_LVDS_D_M_MAX },
579 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
580 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
581 .p = { .min = IRONLAKE_LVDS_D_P_MIN, .max = IRONLAKE_LVDS_D_P_MAX },
582 .p1 = { .min = IRONLAKE_LVDS_D_P1_MIN, .max = IRONLAKE_LVDS_D_P1_MAX },
583 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
584 .p2_slow = IRONLAKE_LVDS_D_P2_SLOW,
585 .p2_fast = IRONLAKE_LVDS_D_P2_FAST },
586 .find_pll = intel_g4x_find_best_PLL,
587};
588
589static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
590 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
591 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
592 .n = { .min = IRONLAKE_LVDS_S_SSC_N_MIN, .max = IRONLAKE_LVDS_S_SSC_N_MAX },
593 .m = { .min = IRONLAKE_LVDS_S_SSC_M_MIN, .max = IRONLAKE_LVDS_S_SSC_M_MAX },
594 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
595 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
596 .p = { .min = IRONLAKE_LVDS_S_SSC_P_MIN, .max = IRONLAKE_LVDS_S_SSC_P_MAX },
597 .p1 = { .min = IRONLAKE_LVDS_S_SSC_P1_MIN,.max = IRONLAKE_LVDS_S_SSC_P1_MAX },
598 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
599 .p2_slow = IRONLAKE_LVDS_S_SSC_P2_SLOW,
600 .p2_fast = IRONLAKE_LVDS_S_SSC_P2_FAST },
601 .find_pll = intel_g4x_find_best_PLL,
602};
603
604static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
605 .dot = { .min = IRONLAKE_DOT_MIN, .max = IRONLAKE_DOT_MAX },
606 .vco = { .min = IRONLAKE_VCO_MIN, .max = IRONLAKE_VCO_MAX },
607 .n = { .min = IRONLAKE_LVDS_D_SSC_N_MIN, .max = IRONLAKE_LVDS_D_SSC_N_MAX },
608 .m = { .min = IRONLAKE_LVDS_D_SSC_M_MIN, .max = IRONLAKE_LVDS_D_SSC_M_MAX },
609 .m1 = { .min = IRONLAKE_M1_MIN, .max = IRONLAKE_M1_MAX },
610 .m2 = { .min = IRONLAKE_M2_MIN, .max = IRONLAKE_M2_MAX },
611 .p = { .min = IRONLAKE_LVDS_D_SSC_P_MIN, .max = IRONLAKE_LVDS_D_SSC_P_MAX },
612 .p1 = { .min = IRONLAKE_LVDS_D_SSC_P1_MIN,.max = IRONLAKE_LVDS_D_SSC_P1_MAX },
613 .p2 = { .dot_limit = IRONLAKE_P2_DOT_LIMIT,
614 .p2_slow = IRONLAKE_LVDS_D_SSC_P2_SLOW,
615 .p2_fast = IRONLAKE_LVDS_D_SSC_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800616 .find_pll = intel_g4x_find_best_PLL,
617};
618
619static const intel_limit_t intel_limits_ironlake_display_port = {
620 .dot = { .min = IRONLAKE_DOT_MIN,
621 .max = IRONLAKE_DOT_MAX },
622 .vco = { .min = IRONLAKE_VCO_MIN,
623 .max = IRONLAKE_VCO_MAX},
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800624 .n = { .min = IRONLAKE_DP_N_MIN,
625 .max = IRONLAKE_DP_N_MAX },
626 .m = { .min = IRONLAKE_DP_M_MIN,
627 .max = IRONLAKE_DP_M_MAX },
Zhao Yakui45476682009-12-31 16:06:04 +0800628 .m1 = { .min = IRONLAKE_M1_MIN,
629 .max = IRONLAKE_M1_MAX },
630 .m2 = { .min = IRONLAKE_M2_MIN,
631 .max = IRONLAKE_M2_MAX },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800632 .p = { .min = IRONLAKE_DP_P_MIN,
633 .max = IRONLAKE_DP_P_MAX },
634 .p1 = { .min = IRONLAKE_DP_P1_MIN,
635 .max = IRONLAKE_DP_P1_MAX},
636 .p2 = { .dot_limit = IRONLAKE_DP_P2_LIMIT,
637 .p2_slow = IRONLAKE_DP_P2_SLOW,
638 .p2_fast = IRONLAKE_DP_P2_FAST },
Zhao Yakui45476682009-12-31 16:06:04 +0800639 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800640};
641
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500642static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800643{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800644 struct drm_device *dev = crtc->dev;
645 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800646 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800647 int refclk = 120;
648
649 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
650 if (dev_priv->lvds_use_ssc && dev_priv->lvds_ssc_freq == 100)
651 refclk = 100;
652
653 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
654 LVDS_CLKB_POWER_UP) {
655 /* LVDS dual channel */
656 if (refclk == 100)
657 limit = &intel_limits_ironlake_dual_lvds_100m;
658 else
659 limit = &intel_limits_ironlake_dual_lvds;
660 } else {
661 if (refclk == 100)
662 limit = &intel_limits_ironlake_single_lvds_100m;
663 else
664 limit = &intel_limits_ironlake_single_lvds;
665 }
666 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800667 HAS_eDP)
668 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800669 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800670 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800671
672 return limit;
673}
674
Ma Ling044c7c42009-03-18 20:13:23 +0800675static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
676{
677 struct drm_device *dev = crtc->dev;
678 struct drm_i915_private *dev_priv = dev->dev_private;
679 const intel_limit_t *limit;
680
681 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
682 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
683 LVDS_CLKB_POWER_UP)
684 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700685 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800686 else
687 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700688 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800689 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
690 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700691 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800692 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700693 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700695 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800696 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700697 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800698
699 return limit;
700}
701
Jesse Barnes79e53942008-11-07 14:24:08 -0800702static const intel_limit_t *intel_limit(struct drm_crtc *crtc)
703{
704 struct drm_device *dev = crtc->dev;
705 const intel_limit_t *limit;
706
Eric Anholtbad720f2009-10-22 16:11:14 -0700707 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500708 limit = intel_ironlake_limit(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800709 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800710 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500711 } else if (IS_I9XX(dev) && !IS_PINEVIEW(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800712 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700713 limit = &intel_limits_i9xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800714 else
Keith Packarde4b36692009-06-05 19:22:17 -0700715 limit = &intel_limits_i9xx_sdvo;
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500716 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800717 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500718 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800719 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500720 limit = &intel_limits_pineview_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800721 } else {
722 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700723 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800724 else
Keith Packarde4b36692009-06-05 19:22:17 -0700725 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800726 }
727 return limit;
728}
729
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500730/* m1 is reserved as 0 in Pineview, n is a ring counter */
731static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800732{
Shaohua Li21778322009-02-23 15:19:16 +0800733 clock->m = clock->m2 + 2;
734 clock->p = clock->p1 * clock->p2;
735 clock->vco = refclk * clock->m / clock->n;
736 clock->dot = clock->vco / clock->p;
737}
738
739static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
740{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500741 if (IS_PINEVIEW(dev)) {
742 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800743 return;
744 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800745 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
746 clock->p = clock->p1 * clock->p2;
747 clock->vco = refclk * clock->m / (clock->n + 2);
748 clock->dot = clock->vco / clock->p;
749}
750
Jesse Barnes79e53942008-11-07 14:24:08 -0800751/**
752 * Returns whether any output on the specified pipe is of the specified type
753 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100754bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800755{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100756 struct drm_device *dev = crtc->dev;
757 struct drm_mode_config *mode_config = &dev->mode_config;
758 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800759
Chris Wilson4ef69c72010-09-09 15:14:28 +0100760 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
761 if (encoder->base.crtc == crtc && encoder->type == type)
762 return true;
763
764 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800765}
766
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800767#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800768/**
769 * Returns whether the given set of divisors are valid for a given refclk with
770 * the given connectors.
771 */
772
773static bool intel_PLL_is_valid(struct drm_crtc *crtc, intel_clock_t *clock)
774{
775 const intel_limit_t *limit = intel_limit (crtc);
Shaohua Li21778322009-02-23 15:19:16 +0800776 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
778 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
779 INTELPllInvalid ("p1 out of range\n");
780 if (clock->p < limit->p.min || limit->p.max < clock->p)
781 INTELPllInvalid ("p out of range\n");
782 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
783 INTELPllInvalid ("m2 out of range\n");
784 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
785 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500786 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800787 INTELPllInvalid ("m1 <= m2\n");
788 if (clock->m < limit->m.min || limit->m.max < clock->m)
789 INTELPllInvalid ("m out of range\n");
790 if (clock->n < limit->n.min || limit->n.max < clock->n)
791 INTELPllInvalid ("n out of range\n");
792 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
793 INTELPllInvalid ("vco out of range\n");
794 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
795 * connector, etc., rather than just a single range.
796 */
797 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
798 INTELPllInvalid ("dot out of range\n");
799
800 return true;
801}
802
Ma Lingd4906092009-03-18 20:13:27 +0800803static bool
804intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
805 int target, int refclk, intel_clock_t *best_clock)
806
Jesse Barnes79e53942008-11-07 14:24:08 -0800807{
808 struct drm_device *dev = crtc->dev;
809 struct drm_i915_private *dev_priv = dev->dev_private;
810 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800811 int err = target;
812
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200813 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800814 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800815 /*
816 * For LVDS, if the panel is on, just rely on its current
817 * settings for dual-channel. We haven't figured out how to
818 * reliably set up different single/dual channel state, if we
819 * even can.
820 */
821 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
822 LVDS_CLKB_POWER_UP)
823 clock.p2 = limit->p2.p2_fast;
824 else
825 clock.p2 = limit->p2.p2_slow;
826 } else {
827 if (target < limit->p2.dot_limit)
828 clock.p2 = limit->p2.p2_slow;
829 else
830 clock.p2 = limit->p2.p2_fast;
831 }
832
833 memset (best_clock, 0, sizeof (*best_clock));
834
Zhao Yakui42158662009-11-20 11:24:18 +0800835 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
836 clock.m1++) {
837 for (clock.m2 = limit->m2.min;
838 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500839 /* m1 is always 0 in Pineview */
840 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800841 break;
842 for (clock.n = limit->n.min;
843 clock.n <= limit->n.max; clock.n++) {
844 for (clock.p1 = limit->p1.min;
845 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800846 int this_err;
847
Shaohua Li21778322009-02-23 15:19:16 +0800848 intel_clock(dev, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800849
850 if (!intel_PLL_is_valid(crtc, &clock))
851 continue;
852
853 this_err = abs(clock.dot - target);
854 if (this_err < err) {
855 *best_clock = clock;
856 err = this_err;
857 }
858 }
859 }
860 }
861 }
862
863 return (err != target);
864}
865
Ma Lingd4906092009-03-18 20:13:27 +0800866static bool
867intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
868 int target, int refclk, intel_clock_t *best_clock)
869{
870 struct drm_device *dev = crtc->dev;
871 struct drm_i915_private *dev_priv = dev->dev_private;
872 intel_clock_t clock;
873 int max_n;
874 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400875 /* approximately equals target * 0.00585 */
876 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800877 found = false;
878
879 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800880 int lvds_reg;
881
Eric Anholtc619eed2010-01-28 16:45:52 -0800882 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800883 lvds_reg = PCH_LVDS;
884 else
885 lvds_reg = LVDS;
886 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800887 LVDS_CLKB_POWER_UP)
888 clock.p2 = limit->p2.p2_fast;
889 else
890 clock.p2 = limit->p2.p2_slow;
891 } else {
892 if (target < limit->p2.dot_limit)
893 clock.p2 = limit->p2.p2_slow;
894 else
895 clock.p2 = limit->p2.p2_fast;
896 }
897
898 memset(best_clock, 0, sizeof(*best_clock));
899 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200900 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800901 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200902 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800903 for (clock.m1 = limit->m1.max;
904 clock.m1 >= limit->m1.min; clock.m1--) {
905 for (clock.m2 = limit->m2.max;
906 clock.m2 >= limit->m2.min; clock.m2--) {
907 for (clock.p1 = limit->p1.max;
908 clock.p1 >= limit->p1.min; clock.p1--) {
909 int this_err;
910
Shaohua Li21778322009-02-23 15:19:16 +0800911 intel_clock(dev, refclk, &clock);
Ma Lingd4906092009-03-18 20:13:27 +0800912 if (!intel_PLL_is_valid(crtc, &clock))
913 continue;
914 this_err = abs(clock.dot - target) ;
915 if (this_err < err_most) {
916 *best_clock = clock;
917 err_most = this_err;
918 max_n = clock.n;
919 found = true;
920 }
921 }
922 }
923 }
924 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800925 return found;
926}
Ma Lingd4906092009-03-18 20:13:27 +0800927
Zhenyu Wang2c072452009-06-05 15:38:42 +0800928static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500929intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
930 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800931{
932 struct drm_device *dev = crtc->dev;
933 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800934
935 /* return directly when it is eDP */
936 if (HAS_eDP)
937 return true;
938
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800939 if (target < 200000) {
940 clock.n = 1;
941 clock.p1 = 2;
942 clock.p2 = 10;
943 clock.m1 = 12;
944 clock.m2 = 9;
945 } else {
946 clock.n = 2;
947 clock.p1 = 1;
948 clock.p2 = 10;
949 clock.m1 = 14;
950 clock.m2 = 8;
951 }
952 intel_clock(dev, refclk, &clock);
953 memcpy(best_clock, &clock, sizeof(intel_clock_t));
954 return true;
955}
956
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957/* DisplayPort has only two frequencies, 162MHz and 270MHz */
958static bool
959intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
960 int target, int refclk, intel_clock_t *best_clock)
961{
962 intel_clock_t clock;
963 if (target < 200000) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700964 clock.p1 = 2;
965 clock.p2 = 10;
Keith Packardb3d25492009-06-24 23:09:15 -0700966 clock.n = 2;
967 clock.m1 = 23;
968 clock.m2 = 8;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700969 } else {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700970 clock.p1 = 1;
971 clock.p2 = 10;
Keith Packardb3d25492009-06-24 23:09:15 -0700972 clock.n = 1;
973 clock.m1 = 14;
974 clock.m2 = 2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700975 }
Keith Packardb3d25492009-06-24 23:09:15 -0700976 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
977 clock.p = (clock.p1 * clock.p2);
978 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
Jesse Barnesfe798b972009-10-20 07:55:28 +0900979 clock.vco = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700980 memcpy(best_clock, &clock, sizeof(intel_clock_t));
981 return true;
982}
983
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700984/**
985 * intel_wait_for_vblank - wait for vblank on a given pipe
986 * @dev: drm device
987 * @pipe: pipe to wait for
988 *
989 * Wait for vblank to occur on a given pipe. Needed for various bits of
990 * mode setting code.
991 */
992void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800993{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700994 struct drm_i915_private *dev_priv = dev->dev_private;
995 int pipestat_reg = (pipe == 0 ? PIPEASTAT : PIPEBSTAT);
996
Chris Wilson300387c2010-09-05 20:25:43 +0100997 /* Clear existing vblank status. Note this will clear any other
998 * sticky status fields as well.
999 *
1000 * This races with i915_driver_irq_handler() with the result
1001 * that either function could miss a vblank event. Here it is not
1002 * fatal, as we will either wait upon the next vblank interrupt or
1003 * timeout. Generally speaking intel_wait_for_vblank() is only
1004 * called during modeset at which time the GPU should be idle and
1005 * should *not* be performing page flips and thus not waiting on
1006 * vblanks...
1007 * Currently, the result of us stealing a vblank from the irq
1008 * handler is that a single frame will be skipped during swapbuffers.
1009 */
1010 I915_WRITE(pipestat_reg,
1011 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
1012
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001013 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +01001014 if (wait_for(I915_READ(pipestat_reg) &
1015 PIPE_VBLANK_INTERRUPT_STATUS,
1016 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017 DRM_DEBUG_KMS("vblank wait timed out\n");
1018}
1019
1020/**
1021 * intel_wait_for_vblank_off - wait for vblank after disabling a pipe
1022 * @dev: drm device
1023 * @pipe: pipe to wait for
1024 *
1025 * After disabling a pipe, we can't wait for vblank in the usual way,
1026 * spinning on the vblank interrupt status bit, since we won't actually
1027 * see an interrupt when the pipe is disabled.
1028 *
1029 * So this function waits for the display line value to settle (it
1030 * usually ends up stopping at the start of the next frame).
1031 */
1032void intel_wait_for_vblank_off(struct drm_device *dev, int pipe)
1033{
1034 struct drm_i915_private *dev_priv = dev->dev_private;
1035 int pipedsl_reg = (pipe == 0 ? PIPEADSL : PIPEBDSL);
1036 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1037 u32 last_line;
1038
1039 /* Wait for the display line to settle */
1040 do {
1041 last_line = I915_READ(pipedsl_reg) & DSL_LINEMASK;
1042 mdelay(5);
1043 } while (((I915_READ(pipedsl_reg) & DSL_LINEMASK) != last_line) &&
1044 time_after(timeout, jiffies));
1045
1046 if (time_after(jiffies, timeout))
1047 DRM_DEBUG_KMS("vblank wait timed out\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08001048}
1049
Jesse Barnes80824002009-09-10 15:28:06 -07001050static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1051{
1052 struct drm_device *dev = crtc->dev;
1053 struct drm_i915_private *dev_priv = dev->dev_private;
1054 struct drm_framebuffer *fb = crtc->fb;
1055 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001056 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes80824002009-09-10 15:28:06 -07001057 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1058 int plane, i;
1059 u32 fbc_ctl, fbc_ctl2;
1060
Chris Wilsonbed4a672010-09-11 10:47:47 +01001061 if (fb->pitch == dev_priv->cfb_pitch &&
1062 obj_priv->fence_reg == dev_priv->cfb_fence &&
1063 intel_crtc->plane == dev_priv->cfb_plane &&
1064 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1065 return;
1066
1067 i8xx_disable_fbc(dev);
1068
Jesse Barnes80824002009-09-10 15:28:06 -07001069 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1070
1071 if (fb->pitch < dev_priv->cfb_pitch)
1072 dev_priv->cfb_pitch = fb->pitch;
1073
1074 /* FBC_CTL wants 64B units */
1075 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1076 dev_priv->cfb_fence = obj_priv->fence_reg;
1077 dev_priv->cfb_plane = intel_crtc->plane;
1078 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1079
1080 /* Clear old tags */
1081 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1082 I915_WRITE(FBC_TAG + (i * 4), 0);
1083
1084 /* Set it up... */
1085 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
1086 if (obj_priv->tiling_mode != I915_TILING_NONE)
1087 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1088 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1089 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1090
1091 /* enable it... */
1092 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001093 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001094 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001095 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1096 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
1097 if (obj_priv->tiling_mode != I915_TILING_NONE)
1098 fbc_ctl |= dev_priv->cfb_fence;
1099 I915_WRITE(FBC_CONTROL, fbc_ctl);
1100
Zhao Yakui28c97732009-10-09 11:39:41 +08001101 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Jesse Barnes80824002009-09-10 15:28:06 -07001102 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
1103}
1104
1105void i8xx_disable_fbc(struct drm_device *dev)
1106{
1107 struct drm_i915_private *dev_priv = dev->dev_private;
1108 u32 fbc_ctl;
1109
1110 /* Disable compression */
1111 fbc_ctl = I915_READ(FBC_CONTROL);
1112 fbc_ctl &= ~FBC_CTL_EN;
1113 I915_WRITE(FBC_CONTROL, fbc_ctl);
1114
1115 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001116 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001117 DRM_DEBUG_KMS("FBC idle timed out\n");
1118 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001119 }
Jesse Barnes80824002009-09-10 15:28:06 -07001120
Zhao Yakui28c97732009-10-09 11:39:41 +08001121 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001122}
1123
Adam Jacksonee5382a2010-04-23 11:17:39 -04001124static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001125{
Jesse Barnes80824002009-09-10 15:28:06 -07001126 struct drm_i915_private *dev_priv = dev->dev_private;
1127
1128 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1129}
1130
Jesse Barnes74dff282009-09-14 15:39:40 -07001131static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1132{
1133 struct drm_device *dev = crtc->dev;
1134 struct drm_i915_private *dev_priv = dev->dev_private;
1135 struct drm_framebuffer *fb = crtc->fb;
1136 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001137 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
Jesse Barnes74dff282009-09-14 15:39:40 -07001138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1139 int plane = (intel_crtc->plane == 0 ? DPFC_CTL_PLANEA :
1140 DPFC_CTL_PLANEB);
1141 unsigned long stall_watermark = 200;
1142 u32 dpfc_ctl;
1143
Chris Wilsonbed4a672010-09-11 10:47:47 +01001144 dpfc_ctl = I915_READ(DPFC_CONTROL);
1145 if (dpfc_ctl & DPFC_CTL_EN) {
1146 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
1147 dev_priv->cfb_fence == obj_priv->fence_reg &&
1148 dev_priv->cfb_plane == intel_crtc->plane &&
1149 dev_priv->cfb_y == crtc->y)
1150 return;
1151
1152 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1153 POSTING_READ(DPFC_CONTROL);
1154 intel_wait_for_vblank(dev, intel_crtc->pipe);
1155 }
1156
Jesse Barnes74dff282009-09-14 15:39:40 -07001157 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1158 dev_priv->cfb_fence = obj_priv->fence_reg;
1159 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001160 dev_priv->cfb_y = crtc->y;
Jesse Barnes74dff282009-09-14 15:39:40 -07001161
1162 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
1163 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1164 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1165 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1166 } else {
1167 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1168 }
1169
Jesse Barnes74dff282009-09-14 15:39:40 -07001170 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1171 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1172 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1173 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1174
1175 /* enable it... */
1176 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1177
Zhao Yakui28c97732009-10-09 11:39:41 +08001178 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001179}
1180
1181void g4x_disable_fbc(struct drm_device *dev)
1182{
1183 struct drm_i915_private *dev_priv = dev->dev_private;
1184 u32 dpfc_ctl;
1185
1186 /* Disable compression */
1187 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001188 if (dpfc_ctl & DPFC_CTL_EN) {
1189 dpfc_ctl &= ~DPFC_CTL_EN;
1190 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001191
Chris Wilsonbed4a672010-09-11 10:47:47 +01001192 DRM_DEBUG_KMS("disabled FBC\n");
1193 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001194}
1195
Adam Jacksonee5382a2010-04-23 11:17:39 -04001196static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001197{
Jesse Barnes74dff282009-09-14 15:39:40 -07001198 struct drm_i915_private *dev_priv = dev->dev_private;
1199
1200 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1201}
1202
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001203static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1204{
1205 struct drm_device *dev = crtc->dev;
1206 struct drm_i915_private *dev_priv = dev->dev_private;
1207 struct drm_framebuffer *fb = crtc->fb;
1208 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
1209 struct drm_i915_gem_object *obj_priv = to_intel_bo(intel_fb->obj);
1210 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1211 int plane = (intel_crtc->plane == 0) ? DPFC_CTL_PLANEA :
1212 DPFC_CTL_PLANEB;
1213 unsigned long stall_watermark = 200;
1214 u32 dpfc_ctl;
1215
Chris Wilsonbed4a672010-09-11 10:47:47 +01001216 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1217 if (dpfc_ctl & DPFC_CTL_EN) {
1218 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
1219 dev_priv->cfb_fence == obj_priv->fence_reg &&
1220 dev_priv->cfb_plane == intel_crtc->plane &&
1221 dev_priv->cfb_offset == obj_priv->gtt_offset &&
1222 dev_priv->cfb_y == crtc->y)
1223 return;
1224
1225 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
1226 POSTING_READ(ILK_DPFC_CONTROL);
1227 intel_wait_for_vblank(dev, intel_crtc->pipe);
1228 }
1229
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001230 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
1231 dev_priv->cfb_fence = obj_priv->fence_reg;
1232 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001233 dev_priv->cfb_offset = obj_priv->gtt_offset;
1234 dev_priv->cfb_y = crtc->y;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001235
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001236 dpfc_ctl &= DPFC_RESERVED;
1237 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
1238 if (obj_priv->tiling_mode != I915_TILING_NONE) {
1239 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1240 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1241 } else {
1242 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1243 }
1244
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001245 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1246 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1247 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1248 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
1249 I915_WRITE(ILK_FBC_RT_BASE, obj_priv->gtt_offset | ILK_FBC_RT_VALID);
1250 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001251 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001252
1253 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1254}
1255
1256void ironlake_disable_fbc(struct drm_device *dev)
1257{
1258 struct drm_i915_private *dev_priv = dev->dev_private;
1259 u32 dpfc_ctl;
1260
1261 /* Disable compression */
1262 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001263 if (dpfc_ctl & DPFC_CTL_EN) {
1264 dpfc_ctl &= ~DPFC_CTL_EN;
1265 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001266
Chris Wilsonbed4a672010-09-11 10:47:47 +01001267 DRM_DEBUG_KMS("disabled FBC\n");
1268 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001269}
1270
1271static bool ironlake_fbc_enabled(struct drm_device *dev)
1272{
1273 struct drm_i915_private *dev_priv = dev->dev_private;
1274
1275 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1276}
1277
Adam Jacksonee5382a2010-04-23 11:17:39 -04001278bool intel_fbc_enabled(struct drm_device *dev)
1279{
1280 struct drm_i915_private *dev_priv = dev->dev_private;
1281
1282 if (!dev_priv->display.fbc_enabled)
1283 return false;
1284
1285 return dev_priv->display.fbc_enabled(dev);
1286}
1287
1288void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1289{
1290 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1291
1292 if (!dev_priv->display.enable_fbc)
1293 return;
1294
1295 dev_priv->display.enable_fbc(crtc, interval);
1296}
1297
1298void intel_disable_fbc(struct drm_device *dev)
1299{
1300 struct drm_i915_private *dev_priv = dev->dev_private;
1301
1302 if (!dev_priv->display.disable_fbc)
1303 return;
1304
1305 dev_priv->display.disable_fbc(dev);
1306}
1307
Jesse Barnes80824002009-09-10 15:28:06 -07001308/**
1309 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001310 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001311 *
1312 * Set up the framebuffer compression hardware at mode set time. We
1313 * enable it if possible:
1314 * - plane A only (on pre-965)
1315 * - no pixel mulitply/line duplication
1316 * - no alpha buffer discard
1317 * - no dual wide
1318 * - framebuffer <= 2048 in width, 1536 in height
1319 *
1320 * We can't assume that any compression will take place (worst case),
1321 * so the compressed buffer has to be the same size as the uncompressed
1322 * one. It also must reside (along with the line length buffer) in
1323 * stolen memory.
1324 *
1325 * We need to enable/disable FBC on a global basis.
1326 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001327static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001328{
Jesse Barnes80824002009-09-10 15:28:06 -07001329 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001330 struct drm_crtc *crtc = NULL, *tmp_crtc;
1331 struct intel_crtc *intel_crtc;
1332 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001333 struct intel_framebuffer *intel_fb;
1334 struct drm_i915_gem_object *obj_priv;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001335
1336 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001337
1338 if (!i915_powersave)
1339 return;
1340
Adam Jacksonee5382a2010-04-23 11:17:39 -04001341 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001342 return;
1343
Jesse Barnes80824002009-09-10 15:28:06 -07001344 /*
1345 * If FBC is already on, we just have to verify that we can
1346 * keep it that way...
1347 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001348 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001349 * - changing FBC params (stride, fence, mode)
1350 * - new fb is too large to fit in compressed buffer
1351 * - going to an unsupported config (interlace, pixel multiply, etc.)
1352 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001353 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001354 if (tmp_crtc->enabled) {
1355 if (crtc) {
1356 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1357 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1358 goto out_disable;
1359 }
1360 crtc = tmp_crtc;
1361 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001362 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001363
1364 if (!crtc || crtc->fb == NULL) {
1365 DRM_DEBUG_KMS("no output, disabling\n");
1366 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001367 goto out_disable;
1368 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001369
1370 intel_crtc = to_intel_crtc(crtc);
1371 fb = crtc->fb;
1372 intel_fb = to_intel_framebuffer(fb);
1373 obj_priv = to_intel_bo(intel_fb->obj);
1374
Jesse Barnes80824002009-09-10 15:28:06 -07001375 if (intel_fb->obj->size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001376 DRM_DEBUG_KMS("framebuffer too large, disabling "
1377 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001378 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001379 goto out_disable;
1380 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001381 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1382 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001383 DRM_DEBUG_KMS("mode incompatible with compression, "
1384 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001385 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001386 goto out_disable;
1387 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001388 if ((crtc->mode.hdisplay > 2048) ||
1389 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001390 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001391 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001392 goto out_disable;
1393 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001394 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001395 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001396 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001397 goto out_disable;
1398 }
1399 if (obj_priv->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001400 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001401 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001402 goto out_disable;
1403 }
1404
Jason Wesselc924b932010-08-05 09:22:32 -05001405 /* If the kernel debugger is active, always disable compression */
1406 if (in_dbg_master())
1407 goto out_disable;
1408
Chris Wilsonbed4a672010-09-11 10:47:47 +01001409 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001410 return;
1411
1412out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001413 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001414 if (intel_fbc_enabled(dev)) {
1415 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001416 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001417 }
Jesse Barnes80824002009-09-10 15:28:06 -07001418}
1419
Chris Wilson127bd2a2010-07-23 23:32:05 +01001420int
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001421intel_pin_and_fence_fb_obj(struct drm_device *dev, struct drm_gem_object *obj)
1422{
Daniel Vetter23010e42010-03-08 13:35:02 +01001423 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001424 u32 alignment;
1425 int ret;
1426
1427 switch (obj_priv->tiling_mode) {
1428 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001429 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1430 alignment = 128 * 1024;
1431 else if (IS_I965G(dev))
1432 alignment = 4 * 1024;
1433 else
1434 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001435 break;
1436 case I915_TILING_X:
1437 /* pin() will align the object as required by fence */
1438 alignment = 0;
1439 break;
1440 case I915_TILING_Y:
1441 /* FIXME: Is this true? */
1442 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1443 return -EINVAL;
1444 default:
1445 BUG();
1446 }
1447
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001448 ret = i915_gem_object_pin(obj, alignment);
1449 if (ret != 0)
1450 return ret;
1451
1452 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1453 * fence, whereas 965+ only requires a fence if using
1454 * framebuffer compression. For simplicity, we always install
1455 * a fence as the cost is not that onerous.
1456 */
1457 if (obj_priv->fence_reg == I915_FENCE_REG_NONE &&
1458 obj_priv->tiling_mode != I915_TILING_NONE) {
1459 ret = i915_gem_object_get_fence_reg(obj);
1460 if (ret != 0) {
1461 i915_gem_object_unpin(obj);
1462 return ret;
1463 }
1464 }
1465
1466 return 0;
1467}
1468
Jesse Barnes81255562010-08-02 12:07:50 -07001469/* Assume fb object is pinned & idle & fenced and just update base pointers */
1470static int
1471intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1472 int x, int y)
1473{
1474 struct drm_device *dev = crtc->dev;
1475 struct drm_i915_private *dev_priv = dev->dev_private;
1476 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1477 struct intel_framebuffer *intel_fb;
1478 struct drm_i915_gem_object *obj_priv;
1479 struct drm_gem_object *obj;
1480 int plane = intel_crtc->plane;
1481 unsigned long Start, Offset;
1482 int dspbase = (plane == 0 ? DSPAADDR : DSPBADDR);
1483 int dspsurf = (plane == 0 ? DSPASURF : DSPBSURF);
1484 int dspstride = (plane == 0) ? DSPASTRIDE : DSPBSTRIDE;
1485 int dsptileoff = (plane == 0 ? DSPATILEOFF : DSPBTILEOFF);
1486 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1487 u32 dspcntr;
1488
1489 switch (plane) {
1490 case 0:
1491 case 1:
1492 break;
1493 default:
1494 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1495 return -EINVAL;
1496 }
1497
1498 intel_fb = to_intel_framebuffer(fb);
1499 obj = intel_fb->obj;
1500 obj_priv = to_intel_bo(obj);
1501
1502 dspcntr = I915_READ(dspcntr_reg);
1503 /* Mask out pixel format bits in case we change it */
1504 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1505 switch (fb->bits_per_pixel) {
1506 case 8:
1507 dspcntr |= DISPPLANE_8BPP;
1508 break;
1509 case 16:
1510 if (fb->depth == 15)
1511 dspcntr |= DISPPLANE_15_16BPP;
1512 else
1513 dspcntr |= DISPPLANE_16BPP;
1514 break;
1515 case 24:
1516 case 32:
1517 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1518 break;
1519 default:
1520 DRM_ERROR("Unknown color depth\n");
1521 return -EINVAL;
1522 }
1523 if (IS_I965G(dev)) {
1524 if (obj_priv->tiling_mode != I915_TILING_NONE)
1525 dspcntr |= DISPPLANE_TILED;
1526 else
1527 dspcntr &= ~DISPPLANE_TILED;
1528 }
1529
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001530 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07001531 /* must disable */
1532 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1533
1534 I915_WRITE(dspcntr_reg, dspcntr);
1535
1536 Start = obj_priv->gtt_offset;
1537 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1538
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001539 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1540 Start, Offset, x, y, fb->pitch);
Jesse Barnes81255562010-08-02 12:07:50 -07001541 I915_WRITE(dspstride, fb->pitch);
1542 if (IS_I965G(dev)) {
Jesse Barnes81255562010-08-02 12:07:50 -07001543 I915_WRITE(dspsurf, Start);
Jesse Barnes81255562010-08-02 12:07:50 -07001544 I915_WRITE(dsptileoff, (y << 16) | x);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001545 I915_WRITE(dspbase, Offset);
Jesse Barnes81255562010-08-02 12:07:50 -07001546 } else {
1547 I915_WRITE(dspbase, Start + Offset);
Jesse Barnes81255562010-08-02 12:07:50 -07001548 }
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001549 POSTING_READ(dspbase);
Jesse Barnes81255562010-08-02 12:07:50 -07001550
Chris Wilsonbed4a672010-09-11 10:47:47 +01001551 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02001552 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07001553
1554 return 0;
1555}
1556
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001557static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001558intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1559 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001560{
1561 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001562 struct drm_i915_master_private *master_priv;
1563 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1564 struct intel_framebuffer *intel_fb;
1565 struct drm_i915_gem_object *obj_priv;
1566 struct drm_gem_object *obj;
1567 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07001568 int plane = intel_crtc->plane;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001569 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001570
1571 /* no fb bound */
1572 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001573 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001574 return 0;
1575 }
1576
Jesse Barnes80824002009-09-10 15:28:06 -07001577 switch (plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001578 case 0:
1579 case 1:
1580 break;
1581 default:
Jesse Barnes80824002009-09-10 15:28:06 -07001582 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001583 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001584 }
1585
1586 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08001587 obj = intel_fb->obj;
Daniel Vetter23010e42010-03-08 13:35:02 +01001588 obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08001589
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001590 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001591 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001592 if (ret != 0) {
1593 mutex_unlock(&dev->struct_mutex);
1594 return ret;
1595 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001596
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08001597 ret = i915_gem_object_set_to_display_plane(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001598 if (ret != 0) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001599 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001600 mutex_unlock(&dev->struct_mutex);
1601 return ret;
1602 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001603
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001604 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y);
1605 if (ret) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001606 i915_gem_object_unpin(obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001607 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001608 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001609 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001610
1611 if (old_fb) {
1612 intel_fb = to_intel_framebuffer(old_fb);
Daniel Vetter23010e42010-03-08 13:35:02 +01001613 obj_priv = to_intel_bo(intel_fb->obj);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001614 i915_gem_object_unpin(intel_fb->obj);
1615 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001616
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001617 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001618
1619 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001620 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001621
1622 master_priv = dev->primary->master->driver_priv;
1623 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001624 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001625
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001626 if (pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001627 master_priv->sarea_priv->pipeB_x = x;
1628 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001629 } else {
1630 master_priv->sarea_priv->pipeA_x = x;
1631 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08001632 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001633
1634 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001635}
1636
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001637static void ironlake_set_pll_edp (struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001638{
1639 struct drm_device *dev = crtc->dev;
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641 u32 dpa_ctl;
1642
Zhao Yakui28c97732009-10-09 11:39:41 +08001643 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001644 dpa_ctl = I915_READ(DP_A);
1645 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1646
1647 if (clock < 200000) {
1648 u32 temp;
1649 dpa_ctl |= DP_PLL_FREQ_160MHZ;
1650 /* workaround for 160Mhz:
1651 1) program 0x4600c bits 15:0 = 0x8124
1652 2) program 0x46010 bit 0 = 1
1653 3) program 0x46034 bit 24 = 1
1654 4) program 0x64000 bit 14 = 1
1655 */
1656 temp = I915_READ(0x4600c);
1657 temp &= 0xffff0000;
1658 I915_WRITE(0x4600c, temp | 0x8124);
1659
1660 temp = I915_READ(0x46010);
1661 I915_WRITE(0x46010, temp | 1);
1662
1663 temp = I915_READ(0x46034);
1664 I915_WRITE(0x46034, temp | (1 << 24));
1665 } else {
1666 dpa_ctl |= DP_PLL_FREQ_270MHZ;
1667 }
1668 I915_WRITE(DP_A, dpa_ctl);
Chris Wilsond5e0d2f2010-09-10 22:33:19 +01001669 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001670
1671 udelay(500);
1672}
1673
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001674/* The FDI link training functions for ILK/Ibexpeak. */
1675static void ironlake_fdi_link_train(struct drm_crtc *crtc)
1676{
1677 struct drm_device *dev = crtc->dev;
1678 struct drm_i915_private *dev_priv = dev->dev_private;
1679 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1680 int pipe = intel_crtc->pipe;
1681 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1682 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1683 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1684 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1685 u32 temp, tries = 0;
1686
Adam Jacksone1a44742010-06-25 15:32:14 -04001687 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1688 for train result */
1689 temp = I915_READ(fdi_rx_imr_reg);
1690 temp &= ~FDI_RX_SYMBOL_LOCK;
1691 temp &= ~FDI_RX_BIT_LOCK;
1692 I915_WRITE(fdi_rx_imr_reg, temp);
1693 I915_READ(fdi_rx_imr_reg);
1694 udelay(150);
1695
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001696 /* enable CPU FDI TX and PCH FDI RX */
1697 temp = I915_READ(fdi_tx_reg);
1698 temp |= FDI_TX_ENABLE;
Adam Jackson77ffb592010-04-12 11:38:44 -04001699 temp &= ~(7 << 19);
1700 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001701 temp &= ~FDI_LINK_TRAIN_NONE;
1702 temp |= FDI_LINK_TRAIN_PATTERN_1;
1703 I915_WRITE(fdi_tx_reg, temp);
1704 I915_READ(fdi_tx_reg);
1705
1706 temp = I915_READ(fdi_rx_reg);
1707 temp &= ~FDI_LINK_TRAIN_NONE;
1708 temp |= FDI_LINK_TRAIN_PATTERN_1;
1709 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1710 I915_READ(fdi_rx_reg);
1711 udelay(150);
1712
Adam Jacksone1a44742010-06-25 15:32:14 -04001713 for (tries = 0; tries < 5; tries++) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001714 temp = I915_READ(fdi_rx_iir_reg);
1715 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1716
1717 if ((temp & FDI_RX_BIT_LOCK)) {
1718 DRM_DEBUG_KMS("FDI train 1 done.\n");
1719 I915_WRITE(fdi_rx_iir_reg,
1720 temp | FDI_RX_BIT_LOCK);
1721 break;
1722 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001723 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001724 if (tries == 5)
1725 DRM_DEBUG_KMS("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001726
1727 /* Train 2 */
1728 temp = I915_READ(fdi_tx_reg);
1729 temp &= ~FDI_LINK_TRAIN_NONE;
1730 temp |= FDI_LINK_TRAIN_PATTERN_2;
1731 I915_WRITE(fdi_tx_reg, temp);
1732
1733 temp = I915_READ(fdi_rx_reg);
1734 temp &= ~FDI_LINK_TRAIN_NONE;
1735 temp |= FDI_LINK_TRAIN_PATTERN_2;
1736 I915_WRITE(fdi_rx_reg, temp);
Chris Wilsond5e0d2f2010-09-10 22:33:19 +01001737 POSTING_READ(fdi_rx_reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001738 udelay(150);
1739
1740 tries = 0;
1741
Adam Jacksone1a44742010-06-25 15:32:14 -04001742 for (tries = 0; tries < 5; tries++) {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001743 temp = I915_READ(fdi_rx_iir_reg);
1744 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1745
1746 if (temp & FDI_RX_SYMBOL_LOCK) {
1747 I915_WRITE(fdi_rx_iir_reg,
1748 temp | FDI_RX_SYMBOL_LOCK);
1749 DRM_DEBUG_KMS("FDI train 2 done.\n");
1750 break;
1751 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001752 }
Adam Jacksone1a44742010-06-25 15:32:14 -04001753 if (tries == 5)
1754 DRM_DEBUG_KMS("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001755
1756 DRM_DEBUG_KMS("FDI train done\n");
1757}
1758
1759static int snb_b_fdi_train_param [] = {
1760 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
1761 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
1762 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
1763 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
1764};
1765
1766/* The FDI link training functions for SNB/Cougarpoint. */
1767static void gen6_fdi_link_train(struct drm_crtc *crtc)
1768{
1769 struct drm_device *dev = crtc->dev;
1770 struct drm_i915_private *dev_priv = dev->dev_private;
1771 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1772 int pipe = intel_crtc->pipe;
1773 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1774 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
1775 int fdi_rx_iir_reg = (pipe == 0) ? FDI_RXA_IIR : FDI_RXB_IIR;
1776 int fdi_rx_imr_reg = (pipe == 0) ? FDI_RXA_IMR : FDI_RXB_IMR;
1777 u32 temp, i;
1778
Adam Jacksone1a44742010-06-25 15:32:14 -04001779 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
1780 for train result */
1781 temp = I915_READ(fdi_rx_imr_reg);
1782 temp &= ~FDI_RX_SYMBOL_LOCK;
1783 temp &= ~FDI_RX_BIT_LOCK;
1784 I915_WRITE(fdi_rx_imr_reg, temp);
1785 I915_READ(fdi_rx_imr_reg);
1786 udelay(150);
1787
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001788 /* enable CPU FDI TX and PCH FDI RX */
1789 temp = I915_READ(fdi_tx_reg);
1790 temp |= FDI_TX_ENABLE;
Adam Jackson77ffb592010-04-12 11:38:44 -04001791 temp &= ~(7 << 19);
1792 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001793 temp &= ~FDI_LINK_TRAIN_NONE;
1794 temp |= FDI_LINK_TRAIN_PATTERN_1;
1795 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1796 /* SNB-B */
1797 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1798 I915_WRITE(fdi_tx_reg, temp);
1799 I915_READ(fdi_tx_reg);
1800
1801 temp = I915_READ(fdi_rx_reg);
1802 if (HAS_PCH_CPT(dev)) {
1803 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1804 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
1805 } else {
1806 temp &= ~FDI_LINK_TRAIN_NONE;
1807 temp |= FDI_LINK_TRAIN_PATTERN_1;
1808 }
1809 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENABLE);
1810 I915_READ(fdi_rx_reg);
1811 udelay(150);
1812
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001813 for (i = 0; i < 4; i++ ) {
1814 temp = I915_READ(fdi_tx_reg);
1815 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1816 temp |= snb_b_fdi_train_param[i];
1817 I915_WRITE(fdi_tx_reg, temp);
Chris Wilsond5e0d2f2010-09-10 22:33:19 +01001818 POSTING_READ(fdi_tx_reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001819 udelay(500);
1820
1821 temp = I915_READ(fdi_rx_iir_reg);
1822 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1823
1824 if (temp & FDI_RX_BIT_LOCK) {
1825 I915_WRITE(fdi_rx_iir_reg,
1826 temp | FDI_RX_BIT_LOCK);
1827 DRM_DEBUG_KMS("FDI train 1 done.\n");
1828 break;
1829 }
1830 }
1831 if (i == 4)
1832 DRM_DEBUG_KMS("FDI train 1 fail!\n");
1833
1834 /* Train 2 */
1835 temp = I915_READ(fdi_tx_reg);
1836 temp &= ~FDI_LINK_TRAIN_NONE;
1837 temp |= FDI_LINK_TRAIN_PATTERN_2;
1838 if (IS_GEN6(dev)) {
1839 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1840 /* SNB-B */
1841 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
1842 }
1843 I915_WRITE(fdi_tx_reg, temp);
1844
1845 temp = I915_READ(fdi_rx_reg);
1846 if (HAS_PCH_CPT(dev)) {
1847 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
1848 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
1849 } else {
1850 temp &= ~FDI_LINK_TRAIN_NONE;
1851 temp |= FDI_LINK_TRAIN_PATTERN_2;
1852 }
1853 I915_WRITE(fdi_rx_reg, temp);
Chris Wilsond5e0d2f2010-09-10 22:33:19 +01001854 POSTING_READ(fdi_rx_reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001855 udelay(150);
1856
1857 for (i = 0; i < 4; i++ ) {
1858 temp = I915_READ(fdi_tx_reg);
1859 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
1860 temp |= snb_b_fdi_train_param[i];
1861 I915_WRITE(fdi_tx_reg, temp);
Chris Wilsond5e0d2f2010-09-10 22:33:19 +01001862 POSTING_READ(fdi_tx_reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001863 udelay(500);
1864
1865 temp = I915_READ(fdi_rx_iir_reg);
1866 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
1867
1868 if (temp & FDI_RX_SYMBOL_LOCK) {
1869 I915_WRITE(fdi_rx_iir_reg,
1870 temp | FDI_RX_SYMBOL_LOCK);
1871 DRM_DEBUG_KMS("FDI train 2 done.\n");
1872 break;
1873 }
1874 }
1875 if (i == 4)
1876 DRM_DEBUG_KMS("FDI train 2 fail!\n");
1877
1878 DRM_DEBUG_KMS("FDI train done.\n");
1879}
1880
Jesse Barnes0e23b992010-09-10 11:10:00 -07001881static void ironlake_fdi_enable(struct drm_crtc *crtc)
1882{
1883 struct drm_device *dev = crtc->dev;
1884 struct drm_i915_private *dev_priv = dev->dev_private;
1885 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1886 int pipe = intel_crtc->pipe;
1887 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1888 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1889 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Jesse Barnesc64e3112010-09-10 11:27:03 -07001890 int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
Jesse Barnes0e23b992010-09-10 11:10:00 -07001891 u32 temp;
1892 u32 pipe_bpc;
Jesse Barnesc64e3112010-09-10 11:27:03 -07001893 u32 tx_size;
Jesse Barnes0e23b992010-09-10 11:10:00 -07001894
1895 temp = I915_READ(pipeconf_reg);
1896 pipe_bpc = temp & PIPE_BPC_MASK;
1897
Jesse Barnesc64e3112010-09-10 11:27:03 -07001898 /* Write the TU size bits so error detection works */
1899 tx_size = I915_READ(data_m1_reg) & TU_SIZE_MASK;
1900 I915_WRITE(FDI_RXA_TUSIZE1, tx_size);
1901
Jesse Barnes0e23b992010-09-10 11:10:00 -07001902 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
1903 temp = I915_READ(fdi_rx_reg);
1904 /*
1905 * make the BPC in FDI Rx be consistent with that in
1906 * pipeconf reg.
1907 */
1908 temp &= ~(0x7 << 16);
1909 temp |= (pipe_bpc << 11);
1910 temp &= ~(7 << 19);
1911 temp |= (intel_crtc->fdi_lanes - 1) << 19;
1912 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
1913 I915_READ(fdi_rx_reg);
1914 udelay(200);
1915
1916 /* Switch from Rawclk to PCDclk */
1917 temp = I915_READ(fdi_rx_reg);
1918 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
1919 I915_READ(fdi_rx_reg);
1920 udelay(200);
1921
1922 /* Enable CPU FDI TX PLL, always on for Ironlake */
1923 temp = I915_READ(fdi_tx_reg);
1924 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
1925 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
1926 I915_READ(fdi_tx_reg);
1927 udelay(100);
1928 }
1929}
1930
Jesse Barnes6be4a602010-09-10 10:26:01 -07001931static void ironlake_crtc_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08001932{
1933 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001934 struct drm_i915_private *dev_priv = dev->dev_private;
1935 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1936 int pipe = intel_crtc->pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08001937 int plane = intel_crtc->plane;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001938 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
1939 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
1940 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
1941 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
1942 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
1943 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001944 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001945 int cpu_htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
1946 int cpu_hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
1947 int cpu_hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
1948 int cpu_vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
1949 int cpu_vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
1950 int cpu_vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
1951 int trans_htot_reg = (pipe == 0) ? TRANS_HTOTAL_A : TRANS_HTOTAL_B;
1952 int trans_hblank_reg = (pipe == 0) ? TRANS_HBLANK_A : TRANS_HBLANK_B;
1953 int trans_hsync_reg = (pipe == 0) ? TRANS_HSYNC_A : TRANS_HSYNC_B;
1954 int trans_vtot_reg = (pipe == 0) ? TRANS_VTOTAL_A : TRANS_VTOTAL_B;
1955 int trans_vblank_reg = (pipe == 0) ? TRANS_VBLANK_A : TRANS_VBLANK_B;
1956 int trans_vsync_reg = (pipe == 0) ? TRANS_VSYNC_A : TRANS_VSYNC_B;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08001957 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001958 u32 temp;
Zhao Yakui8faf3b32010-01-04 16:29:31 +08001959 u32 pipe_bpc;
1960
1961 temp = I915_READ(pipeconf_reg);
1962 pipe_bpc = temp & PIPE_BPC_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08001963
Jesse Barnes6be4a602010-09-10 10:26:01 -07001964 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
1965 temp = I915_READ(PCH_LVDS);
1966 if ((temp & LVDS_PORT_EN) == 0) {
1967 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
1968 POSTING_READ(PCH_LVDS);
1969 }
1970 }
1971
Jesse Barnes0e23b992010-09-10 11:10:00 -07001972 ironlake_fdi_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07001973
1974 /* Enable panel fitting for LVDS */
1975 if (dev_priv->pch_pf_size &&
1976 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)
1977 || HAS_eDP || intel_pch_has_edp(crtc))) {
1978 /* Force use of hard-coded filter coefficients
1979 * as some pre-programmed values are broken,
1980 * e.g. x201.
1981 */
1982 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1,
1983 PF_ENABLE | PF_FILTER_MED_3x3);
1984 I915_WRITE(pipe ? PFB_WIN_POS : PFA_WIN_POS,
1985 dev_priv->pch_pf_pos);
1986 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ,
1987 dev_priv->pch_pf_size);
1988 }
1989
1990 /* Enable CPU pipe */
1991 temp = I915_READ(pipeconf_reg);
1992 if ((temp & PIPEACONF_ENABLE) == 0) {
1993 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
1994 I915_READ(pipeconf_reg);
1995 udelay(100);
1996 }
1997
1998 /* configure and enable CPU plane */
1999 temp = I915_READ(dspcntr_reg);
2000 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
2001 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
2002 /* Flush the plane changes */
2003 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2004 }
2005
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002006 /* For PCH output, training FDI link */
2007 if (IS_GEN6(dev))
2008 gen6_fdi_link_train(crtc);
2009 else
2010 ironlake_fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002011
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002012 /* enable PCH DPLL */
2013 temp = I915_READ(pch_dpll_reg);
2014 if ((temp & DPLL_VCO_ENABLE) == 0) {
2015 I915_WRITE(pch_dpll_reg, temp | DPLL_VCO_ENABLE);
2016 I915_READ(pch_dpll_reg);
Chris Wilson8c4223b2010-09-10 22:33:42 +01002017 udelay(200);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002018 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002019
2020 if (HAS_PCH_CPT(dev)) {
2021 /* Be sure PCH DPLL SEL is set */
2022 temp = I915_READ(PCH_DPLL_SEL);
2023 if (trans_dpll_sel == 0 &&
2024 (temp & TRANSA_DPLL_ENABLE) == 0)
2025 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
2026 else if (trans_dpll_sel == 1 &&
2027 (temp & TRANSB_DPLL_ENABLE) == 0)
2028 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2029 I915_WRITE(PCH_DPLL_SEL, temp);
2030 I915_READ(PCH_DPLL_SEL);
2031 }
2032 /* set transcoder timing */
2033 I915_WRITE(trans_htot_reg, I915_READ(cpu_htot_reg));
2034 I915_WRITE(trans_hblank_reg, I915_READ(cpu_hblank_reg));
2035 I915_WRITE(trans_hsync_reg, I915_READ(cpu_hsync_reg));
2036
2037 I915_WRITE(trans_vtot_reg, I915_READ(cpu_vtot_reg));
2038 I915_WRITE(trans_vblank_reg, I915_READ(cpu_vblank_reg));
2039 I915_WRITE(trans_vsync_reg, I915_READ(cpu_vsync_reg));
2040
2041 /* enable normal train */
2042 temp = I915_READ(fdi_tx_reg);
2043 temp &= ~FDI_LINK_TRAIN_NONE;
2044 I915_WRITE(fdi_tx_reg, temp | FDI_LINK_TRAIN_NONE |
2045 FDI_TX_ENHANCE_FRAME_ENABLE);
2046 I915_READ(fdi_tx_reg);
2047
2048 temp = I915_READ(fdi_rx_reg);
2049 if (HAS_PCH_CPT(dev)) {
2050 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2051 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2052 } else {
2053 temp &= ~FDI_LINK_TRAIN_NONE;
2054 temp |= FDI_LINK_TRAIN_NONE;
2055 }
2056 I915_WRITE(fdi_rx_reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2057 I915_READ(fdi_rx_reg);
2058
2059 /* wait one idle pattern time */
2060 udelay(100);
2061
2062 /* For PCH DP, enable TRANS_DP_CTL */
2063 if (HAS_PCH_CPT(dev) &&
2064 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
2065 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2066 int reg;
2067
2068 reg = I915_READ(trans_dp_ctl);
2069 reg &= ~(TRANS_DP_PORT_SEL_MASK |
2070 TRANS_DP_SYNC_MASK);
2071 reg |= (TRANS_DP_OUTPUT_ENABLE |
2072 TRANS_DP_ENH_FRAMING);
2073
2074 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
2075 reg |= TRANS_DP_HSYNC_ACTIVE_HIGH;
2076 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
2077 reg |= TRANS_DP_VSYNC_ACTIVE_HIGH;
2078
2079 switch (intel_trans_dp_port_sel(crtc)) {
2080 case PCH_DP_B:
2081 reg |= TRANS_DP_PORT_SEL_B;
2082 break;
2083 case PCH_DP_C:
2084 reg |= TRANS_DP_PORT_SEL_C;
2085 break;
2086 case PCH_DP_D:
2087 reg |= TRANS_DP_PORT_SEL_D;
2088 break;
2089 default:
2090 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
2091 reg |= TRANS_DP_PORT_SEL_B;
2092 break;
2093 }
2094
2095 I915_WRITE(trans_dp_ctl, reg);
2096 POSTING_READ(trans_dp_ctl);
2097 }
2098
2099 /* enable PCH transcoder */
2100 temp = I915_READ(transconf_reg);
2101 /*
2102 * make the BPC in transcoder be consistent with
2103 * that in pipeconf reg.
2104 */
2105 temp &= ~PIPE_BPC_MASK;
2106 temp |= pipe_bpc;
2107 I915_WRITE(transconf_reg, temp | TRANS_ENABLE);
2108 I915_READ(transconf_reg);
2109
2110 if (wait_for(I915_READ(transconf_reg) & TRANS_STATE_ENABLE, 100))
2111 DRM_ERROR("failed to enable transcoder\n");
Jesse Barnes6be4a602010-09-10 10:26:01 -07002112
2113 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002114 intel_update_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002115}
2116
2117static void ironlake_crtc_disable(struct drm_crtc *crtc)
2118{
2119 struct drm_device *dev = crtc->dev;
2120 struct drm_i915_private *dev_priv = dev->dev_private;
2121 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2122 int pipe = intel_crtc->pipe;
2123 int plane = intel_crtc->plane;
2124 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
2125 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2126 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2127 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
2128 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
2129 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
2130 int transconf_reg = (pipe == 0) ? TRANSACONF : TRANSBCONF;
2131 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
2132 u32 temp;
2133 u32 pipe_bpc;
2134
2135 temp = I915_READ(pipeconf_reg);
2136 pipe_bpc = temp & PIPE_BPC_MASK;
2137
2138 drm_vblank_off(dev, pipe);
2139 /* Disable display plane */
2140 temp = I915_READ(dspcntr_reg);
2141 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2142 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2143 /* Flush the plane changes */
2144 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2145 I915_READ(dspbase_reg);
2146 }
2147
2148 if (dev_priv->cfb_plane == plane &&
2149 dev_priv->display.disable_fbc)
2150 dev_priv->display.disable_fbc(dev);
2151
2152 /* disable cpu pipe, disable after all planes disabled */
2153 temp = I915_READ(pipeconf_reg);
2154 if ((temp & PIPEACONF_ENABLE) != 0) {
2155 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
2156
2157 /* wait for cpu pipe off, pipe state */
2158 if (wait_for((I915_READ(pipeconf_reg) & I965_PIPECONF_ACTIVE) == 0, 50))
2159 DRM_ERROR("failed to turn off cpu pipe\n");
2160 } else
2161 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
2162
Jesse Barnes6be4a602010-09-10 10:26:01 -07002163 /* Disable PF */
2164 I915_WRITE(pipe ? PFB_CTL_1 : PFA_CTL_1, 0);
2165 I915_WRITE(pipe ? PFB_WIN_SZ : PFA_WIN_SZ, 0);
2166
2167 /* disable CPU FDI tx and PCH FDI rx */
2168 temp = I915_READ(fdi_tx_reg);
2169 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_ENABLE);
2170 I915_READ(fdi_tx_reg);
2171
2172 temp = I915_READ(fdi_rx_reg);
2173 /* BPC in FDI rx is consistent with that in pipeconf */
2174 temp &= ~(0x07 << 16);
2175 temp |= (pipe_bpc << 11);
2176 I915_WRITE(fdi_rx_reg, temp & ~FDI_RX_ENABLE);
2177 I915_READ(fdi_rx_reg);
2178
2179 udelay(100);
2180
2181 /* still set train pattern 1 */
2182 temp = I915_READ(fdi_tx_reg);
2183 temp &= ~FDI_LINK_TRAIN_NONE;
2184 temp |= FDI_LINK_TRAIN_PATTERN_1;
2185 I915_WRITE(fdi_tx_reg, temp);
2186 POSTING_READ(fdi_tx_reg);
2187
2188 temp = I915_READ(fdi_rx_reg);
2189 if (HAS_PCH_CPT(dev)) {
2190 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2191 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2192 } else {
2193 temp &= ~FDI_LINK_TRAIN_NONE;
2194 temp |= FDI_LINK_TRAIN_PATTERN_1;
2195 }
2196 I915_WRITE(fdi_rx_reg, temp);
2197 POSTING_READ(fdi_rx_reg);
2198
2199 udelay(100);
2200
2201 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2202 temp = I915_READ(PCH_LVDS);
2203 I915_WRITE(PCH_LVDS, temp & ~LVDS_PORT_EN);
2204 I915_READ(PCH_LVDS);
2205 udelay(100);
2206 }
2207
2208 /* disable PCH transcoder */
2209 temp = I915_READ(transconf_reg);
2210 if ((temp & TRANS_ENABLE) != 0) {
2211 I915_WRITE(transconf_reg, temp & ~TRANS_ENABLE);
2212
2213 /* wait for PCH transcoder off, transcoder state */
2214 if (wait_for((I915_READ(transconf_reg) & TRANS_STATE_ENABLE) == 0, 50))
2215 DRM_ERROR("failed to disable transcoder\n");
2216 }
2217
2218 temp = I915_READ(transconf_reg);
2219 /* BPC in transcoder is consistent with that in pipeconf */
2220 temp &= ~PIPE_BPC_MASK;
2221 temp |= pipe_bpc;
2222 I915_WRITE(transconf_reg, temp);
2223 I915_READ(transconf_reg);
2224 udelay(100);
2225
2226 if (HAS_PCH_CPT(dev)) {
2227 /* disable TRANS_DP_CTL */
2228 int trans_dp_ctl = (pipe == 0) ? TRANS_DP_CTL_A : TRANS_DP_CTL_B;
2229 int reg;
2230
2231 reg = I915_READ(trans_dp_ctl);
2232 reg &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
2233 I915_WRITE(trans_dp_ctl, reg);
2234 POSTING_READ(trans_dp_ctl);
2235
2236 /* disable DPLL_SEL */
2237 temp = I915_READ(PCH_DPLL_SEL);
2238 if (trans_dpll_sel == 0)
2239 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
2240 else
2241 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2242 I915_WRITE(PCH_DPLL_SEL, temp);
2243 I915_READ(PCH_DPLL_SEL);
2244
2245 }
2246
2247 /* disable PCH DPLL */
2248 temp = I915_READ(pch_dpll_reg);
2249 I915_WRITE(pch_dpll_reg, temp & ~DPLL_VCO_ENABLE);
2250 I915_READ(pch_dpll_reg);
2251
2252 /* Switch from PCDclk to Rawclk */
2253 temp = I915_READ(fdi_rx_reg);
2254 temp &= ~FDI_SEL_PCDCLK;
2255 I915_WRITE(fdi_rx_reg, temp);
2256 I915_READ(fdi_rx_reg);
2257
2258 /* Disable CPU FDI TX PLL */
2259 temp = I915_READ(fdi_tx_reg);
2260 I915_WRITE(fdi_tx_reg, temp & ~FDI_TX_PLL_ENABLE);
2261 I915_READ(fdi_tx_reg);
2262 udelay(100);
2263
2264 temp = I915_READ(fdi_rx_reg);
2265 temp &= ~FDI_RX_PLL_ENABLE;
2266 I915_WRITE(fdi_rx_reg, temp);
2267 I915_READ(fdi_rx_reg);
2268
2269 /* Wait for the clocks to turn off. */
2270 udelay(100);
2271}
2272
2273static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2274{
2275 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2276 int pipe = intel_crtc->pipe;
2277 int plane = intel_crtc->plane;
2278
Zhenyu Wang2c072452009-06-05 15:38:42 +08002279 /* XXX: When our outputs are all unaware of DPMS modes other than off
2280 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2281 */
2282 switch (mode) {
2283 case DRM_MODE_DPMS_ON:
2284 case DRM_MODE_DPMS_STANDBY:
2285 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002286 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002287 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002288 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002289
Zhenyu Wang2c072452009-06-05 15:38:42 +08002290 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002291 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002292 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002293 break;
2294 }
2295}
2296
Daniel Vetter02e792f2009-09-15 22:57:34 +02002297static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2298{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002299 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002300 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002301
Chris Wilson23f09ce2010-08-12 13:53:37 +01002302 mutex_lock(&dev->struct_mutex);
2303 (void) intel_overlay_switch_off(intel_crtc->overlay, false);
2304 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002305 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002306
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002307 /* Let userspace switch the overlay on again. In most cases userspace
2308 * has to recompute where to put it anyway.
2309 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002310}
2311
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002312static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002313{
2314 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002315 struct drm_i915_private *dev_priv = dev->dev_private;
2316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2317 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002318 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08002319 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
Jesse Barnes80824002009-09-10 15:28:06 -07002320 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2321 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
Jesse Barnes79e53942008-11-07 14:24:08 -08002322 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2323 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08002324
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002325 /* Enable the DPLL */
2326 temp = I915_READ(dpll_reg);
2327 if ((temp & DPLL_VCO_ENABLE) == 0) {
2328 I915_WRITE(dpll_reg, temp);
2329 I915_READ(dpll_reg);
2330 /* Wait for the clocks to stabilize. */
2331 udelay(150);
2332 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2333 I915_READ(dpll_reg);
2334 /* Wait for the clocks to stabilize. */
2335 udelay(150);
2336 I915_WRITE(dpll_reg, temp | DPLL_VCO_ENABLE);
2337 I915_READ(dpll_reg);
2338 /* Wait for the clocks to stabilize. */
2339 udelay(150);
2340 }
2341
2342 /* Enable the pipe */
2343 temp = I915_READ(pipeconf_reg);
2344 if ((temp & PIPEACONF_ENABLE) == 0)
2345 I915_WRITE(pipeconf_reg, temp | PIPEACONF_ENABLE);
2346
2347 /* Enable the plane */
2348 temp = I915_READ(dspcntr_reg);
2349 if ((temp & DISPLAY_PLANE_ENABLE) == 0) {
2350 I915_WRITE(dspcntr_reg, temp | DISPLAY_PLANE_ENABLE);
2351 /* Flush the plane changes */
2352 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2353 }
2354
2355 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002356 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002357
2358 /* Give the overlay scaler a chance to enable if it's on this pipe */
2359 intel_crtc_dpms_overlay(intel_crtc, true);
2360}
2361
2362static void i9xx_crtc_disable(struct drm_crtc *crtc)
2363{
2364 struct drm_device *dev = crtc->dev;
2365 struct drm_i915_private *dev_priv = dev->dev_private;
2366 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2367 int pipe = intel_crtc->pipe;
2368 int plane = intel_crtc->plane;
2369 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
2370 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
2371 int dspbase_reg = (plane == 0) ? DSPAADDR : DSPBADDR;
2372 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
2373 u32 temp;
2374
2375 /* Give the overlay scaler a chance to disable if it's on this pipe */
2376 intel_crtc_dpms_overlay(intel_crtc, false);
2377 drm_vblank_off(dev, pipe);
2378
2379 if (dev_priv->cfb_plane == plane &&
2380 dev_priv->display.disable_fbc)
2381 dev_priv->display.disable_fbc(dev);
2382
2383 /* Disable display plane */
2384 temp = I915_READ(dspcntr_reg);
2385 if ((temp & DISPLAY_PLANE_ENABLE) != 0) {
2386 I915_WRITE(dspcntr_reg, temp & ~DISPLAY_PLANE_ENABLE);
2387 /* Flush the plane changes */
2388 I915_WRITE(dspbase_reg, I915_READ(dspbase_reg));
2389 I915_READ(dspbase_reg);
2390 }
2391
2392 if (!IS_I9XX(dev)) {
2393 /* Wait for vblank for the disable to take effect */
2394 intel_wait_for_vblank_off(dev, pipe);
2395 }
2396
2397 /* Don't disable pipe A or pipe A PLLs if needed */
2398 if (pipeconf_reg == PIPEACONF &&
2399 (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2400 goto skip_pipe_off;
2401
2402 /* Next, disable display pipes */
2403 temp = I915_READ(pipeconf_reg);
2404 if ((temp & PIPEACONF_ENABLE) != 0) {
2405 I915_WRITE(pipeconf_reg, temp & ~PIPEACONF_ENABLE);
2406 I915_READ(pipeconf_reg);
2407 }
2408
2409 /* Wait for vblank for the disable to take effect. */
2410 intel_wait_for_vblank_off(dev, pipe);
2411
2412 temp = I915_READ(dpll_reg);
2413 if ((temp & DPLL_VCO_ENABLE) != 0) {
2414 I915_WRITE(dpll_reg, temp & ~DPLL_VCO_ENABLE);
2415 I915_READ(dpll_reg);
2416 }
2417skip_pipe_off:
2418 /* Wait for the clocks to turn off. */
2419 udelay(150);
2420}
2421
2422static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2423{
Jesse Barnes79e53942008-11-07 14:24:08 -08002424 /* XXX: When our outputs are all unaware of DPMS modes other than off
2425 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2426 */
2427 switch (mode) {
2428 case DRM_MODE_DPMS_ON:
2429 case DRM_MODE_DPMS_STANDBY:
2430 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002431 i9xx_crtc_enable(crtc);
2432 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08002433 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002434 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002435 break;
2436 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002437}
2438
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002439/*
2440 * When we disable a pipe, we need to clear any pending scanline wait events
2441 * to avoid hanging the ring, which we assume we are waiting on.
2442 */
2443static void intel_clear_scanline_wait(struct drm_device *dev)
2444{
2445 struct drm_i915_private *dev_priv = dev->dev_private;
2446 u32 tmp;
2447
2448 if (IS_GEN2(dev))
2449 /* Can't break the hang on i8xx */
2450 return;
2451
2452 tmp = I915_READ(PRB0_CTL);
2453 if (tmp & RING_WAIT) {
2454 I915_WRITE(PRB0_CTL, tmp);
2455 POSTING_READ(PRB0_CTL);
2456 }
2457}
2458
Zhenyu Wang2c072452009-06-05 15:38:42 +08002459/**
2460 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08002461 */
2462static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2463{
2464 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07002465 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002466 struct drm_i915_master_private *master_priv;
2467 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2468 int pipe = intel_crtc->pipe;
2469 bool enabled;
2470
Chris Wilson032d2a02010-09-06 16:17:22 +01002471 if (intel_crtc->dpms_mode == mode)
2472 return;
2473
Chris Wilsondebcadd2010-08-07 11:01:33 +01002474 intel_crtc->dpms_mode = mode;
2475 intel_crtc->cursor_on = mode == DRM_MODE_DPMS_ON;
2476
2477 /* When switching on the display, ensure that SR is disabled
2478 * with multiple pipes prior to enabling to new pipe.
2479 *
2480 * When switching off the display, make sure the cursor is
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002481 * properly hidden and there are no pending waits prior to
2482 * disabling the pipe.
Chris Wilsondebcadd2010-08-07 11:01:33 +01002483 */
2484 if (mode == DRM_MODE_DPMS_ON)
2485 intel_update_watermarks(dev);
2486 else
2487 intel_crtc_update_cursor(crtc);
2488
Jesse Barnese70236a2009-09-21 10:42:27 -07002489 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08002490
Chris Wilsonbed4a672010-09-11 10:47:47 +01002491 if (mode == DRM_MODE_DPMS_ON) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01002492 intel_crtc_update_cursor(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002493 } else {
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002494 /* XXX Note that this is not a complete solution, but a hack
2495 * to avoid the most frequently hit hang.
2496 */
2497 intel_clear_scanline_wait(dev);
2498
Chris Wilsondebcadd2010-08-07 11:01:33 +01002499 intel_update_watermarks(dev);
Chris Wilson4b60e5c2010-08-08 11:53:53 +01002500 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01002501 intel_update_fbc(dev);
Daniel Vetter65655d42009-08-11 16:05:31 +02002502
Jesse Barnes79e53942008-11-07 14:24:08 -08002503 if (!dev->primary->master)
2504 return;
2505
2506 master_priv = dev->primary->master->driver_priv;
2507 if (!master_priv->sarea_priv)
2508 return;
2509
2510 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2511
2512 switch (pipe) {
2513 case 0:
2514 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2515 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2516 break;
2517 case 1:
2518 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2519 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2520 break;
2521 default:
2522 DRM_ERROR("Can't update pipe %d in SAREA\n", pipe);
2523 break;
2524 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002525}
2526
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002527/* Prepare for a mode set.
2528 *
2529 * Note we could be a lot smarter here. We need to figure out which outputs
2530 * will be enabled, which disabled (in short, how the config will changes)
2531 * and perform the minimum necessary steps to accomplish that, e.g. updating
2532 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
2533 * panel fitting is in the proper state, etc.
2534 */
2535static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002536{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002537 struct drm_device *dev = crtc->dev;
2538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2539
2540 intel_crtc->cursor_on = false;
2541 intel_crtc_update_cursor(crtc);
2542
2543 i9xx_crtc_disable(crtc);
2544 intel_clear_scanline_wait(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002545}
2546
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002547static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002548{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002549 struct drm_device *dev = crtc->dev;
2550 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2551
2552 intel_update_watermarks(dev);
2553 i9xx_crtc_enable(crtc);
2554
2555 intel_crtc->cursor_on = true;
2556 intel_crtc_update_cursor(crtc);
2557}
2558
2559static void ironlake_crtc_prepare(struct drm_crtc *crtc)
2560{
2561 struct drm_device *dev = crtc->dev;
2562 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2563
2564 intel_crtc->cursor_on = false;
2565 intel_crtc_update_cursor(crtc);
2566
2567 ironlake_crtc_disable(crtc);
2568 intel_clear_scanline_wait(dev);
2569}
2570
2571static void ironlake_crtc_commit(struct drm_crtc *crtc)
2572{
2573 struct drm_device *dev = crtc->dev;
2574 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2575
2576 intel_update_watermarks(dev);
2577 ironlake_crtc_enable(crtc);
2578
2579 intel_crtc->cursor_on = true;
2580 intel_crtc_update_cursor(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002581}
2582
2583void intel_encoder_prepare (struct drm_encoder *encoder)
2584{
2585 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2586 /* lvds has its own version of prepare see intel_lvds_prepare */
2587 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
2588}
2589
2590void intel_encoder_commit (struct drm_encoder *encoder)
2591{
2592 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
2593 /* lvds has its own version of commit see intel_lvds_commit */
2594 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
2595}
2596
Chris Wilsonea5b2132010-08-04 13:50:23 +01002597void intel_encoder_destroy(struct drm_encoder *encoder)
2598{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002599 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002600
2601 if (intel_encoder->ddc_bus)
2602 intel_i2c_destroy(intel_encoder->ddc_bus);
2603
2604 if (intel_encoder->i2c_bus)
2605 intel_i2c_destroy(intel_encoder->i2c_bus);
2606
2607 drm_encoder_cleanup(encoder);
2608 kfree(intel_encoder);
2609}
2610
Jesse Barnes79e53942008-11-07 14:24:08 -08002611static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
2612 struct drm_display_mode *mode,
2613 struct drm_display_mode *adjusted_mode)
2614{
Zhenyu Wang2c072452009-06-05 15:38:42 +08002615 struct drm_device *dev = crtc->dev;
Eric Anholtbad720f2009-10-22 16:11:14 -07002616 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08002617 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07002618 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
2619 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002620 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002621 return true;
2622}
2623
Jesse Barnese70236a2009-09-21 10:42:27 -07002624static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002625{
Jesse Barnese70236a2009-09-21 10:42:27 -07002626 return 400000;
2627}
Jesse Barnes79e53942008-11-07 14:24:08 -08002628
Jesse Barnese70236a2009-09-21 10:42:27 -07002629static int i915_get_display_clock_speed(struct drm_device *dev)
2630{
2631 return 333000;
2632}
Jesse Barnes79e53942008-11-07 14:24:08 -08002633
Jesse Barnese70236a2009-09-21 10:42:27 -07002634static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
2635{
2636 return 200000;
2637}
Jesse Barnes79e53942008-11-07 14:24:08 -08002638
Jesse Barnese70236a2009-09-21 10:42:27 -07002639static int i915gm_get_display_clock_speed(struct drm_device *dev)
2640{
2641 u16 gcfgc = 0;
2642
2643 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
2644
2645 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08002646 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07002647 else {
2648 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
2649 case GC_DISPLAY_CLOCK_333_MHZ:
2650 return 333000;
2651 default:
2652 case GC_DISPLAY_CLOCK_190_200_MHZ:
2653 return 190000;
2654 }
2655 }
2656}
Jesse Barnes79e53942008-11-07 14:24:08 -08002657
Jesse Barnese70236a2009-09-21 10:42:27 -07002658static int i865_get_display_clock_speed(struct drm_device *dev)
2659{
2660 return 266000;
2661}
2662
2663static int i855_get_display_clock_speed(struct drm_device *dev)
2664{
2665 u16 hpllcc = 0;
2666 /* Assume that the hardware is in the high speed state. This
2667 * should be the default.
2668 */
2669 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
2670 case GC_CLOCK_133_200:
2671 case GC_CLOCK_100_200:
2672 return 200000;
2673 case GC_CLOCK_166_250:
2674 return 250000;
2675 case GC_CLOCK_100_133:
2676 return 133000;
2677 }
2678
2679 /* Shouldn't happen */
2680 return 0;
2681}
2682
2683static int i830_get_display_clock_speed(struct drm_device *dev)
2684{
2685 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08002686}
2687
Jesse Barnes79e53942008-11-07 14:24:08 -08002688/**
2689 * Return the pipe currently connected to the panel fitter,
2690 * or -1 if the panel fitter is not present or not in use
2691 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002692int intel_panel_fitter_pipe (struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08002693{
2694 struct drm_i915_private *dev_priv = dev->dev_private;
2695 u32 pfit_control;
2696
2697 /* i830 doesn't have a panel fitter */
2698 if (IS_I830(dev))
2699 return -1;
2700
2701 pfit_control = I915_READ(PFIT_CONTROL);
2702
2703 /* See if the panel fitter is in use */
2704 if ((pfit_control & PFIT_ENABLE) == 0)
2705 return -1;
2706
2707 /* 965 can place panel fitter on either pipe */
2708 if (IS_I965G(dev))
2709 return (pfit_control >> 29) & 0x3;
2710
2711 /* older chips can only use pipe 1 */
2712 return 1;
2713}
2714
Zhenyu Wang2c072452009-06-05 15:38:42 +08002715struct fdi_m_n {
2716 u32 tu;
2717 u32 gmch_m;
2718 u32 gmch_n;
2719 u32 link_m;
2720 u32 link_n;
2721};
2722
2723static void
2724fdi_reduce_ratio(u32 *num, u32 *den)
2725{
2726 while (*num > 0xffffff || *den > 0xffffff) {
2727 *num >>= 1;
2728 *den >>= 1;
2729 }
2730}
2731
2732#define DATA_N 0x800000
2733#define LINK_N 0x80000
2734
2735static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002736ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
2737 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002738{
2739 u64 temp;
2740
2741 m_n->tu = 64; /* default size */
2742
2743 temp = (u64) DATA_N * pixel_clock;
2744 temp = div_u64(temp, link_clock);
Zhenyu Wang58a27472009-09-25 08:01:28 +00002745 m_n->gmch_m = div_u64(temp * bits_per_pixel, nlanes);
2746 m_n->gmch_m >>= 3; /* convert to bytes_per_pixel */
Zhenyu Wang2c072452009-06-05 15:38:42 +08002747 m_n->gmch_n = DATA_N;
2748 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
2749
2750 temp = (u64) LINK_N * pixel_clock;
2751 m_n->link_m = div_u64(temp, link_clock);
2752 m_n->link_n = LINK_N;
2753 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
2754}
2755
2756
Shaohua Li7662c8b2009-06-26 11:23:55 +08002757struct intel_watermark_params {
2758 unsigned long fifo_size;
2759 unsigned long max_wm;
2760 unsigned long default_wm;
2761 unsigned long guard_size;
2762 unsigned long cacheline_size;
2763};
2764
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002765/* Pineview has different values for various configs */
2766static struct intel_watermark_params pineview_display_wm = {
2767 PINEVIEW_DISPLAY_FIFO,
2768 PINEVIEW_MAX_WM,
2769 PINEVIEW_DFT_WM,
2770 PINEVIEW_GUARD_WM,
2771 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002772};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002773static struct intel_watermark_params pineview_display_hplloff_wm = {
2774 PINEVIEW_DISPLAY_FIFO,
2775 PINEVIEW_MAX_WM,
2776 PINEVIEW_DFT_HPLLOFF_WM,
2777 PINEVIEW_GUARD_WM,
2778 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002779};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002780static struct intel_watermark_params pineview_cursor_wm = {
2781 PINEVIEW_CURSOR_FIFO,
2782 PINEVIEW_CURSOR_MAX_WM,
2783 PINEVIEW_CURSOR_DFT_WM,
2784 PINEVIEW_CURSOR_GUARD_WM,
2785 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002786};
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002787static struct intel_watermark_params pineview_cursor_hplloff_wm = {
2788 PINEVIEW_CURSOR_FIFO,
2789 PINEVIEW_CURSOR_MAX_WM,
2790 PINEVIEW_CURSOR_DFT_WM,
2791 PINEVIEW_CURSOR_GUARD_WM,
2792 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08002793};
Jesse Barnes0e442c62009-10-19 10:09:33 +09002794static struct intel_watermark_params g4x_wm_info = {
2795 G4X_FIFO_SIZE,
2796 G4X_MAX_WM,
2797 G4X_MAX_WM,
2798 2,
2799 G4X_FIFO_LINE_SIZE,
2800};
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002801static struct intel_watermark_params g4x_cursor_wm_info = {
2802 I965_CURSOR_FIFO,
2803 I965_CURSOR_MAX_WM,
2804 I965_CURSOR_DFT_WM,
2805 2,
2806 G4X_FIFO_LINE_SIZE,
2807};
2808static struct intel_watermark_params i965_cursor_wm_info = {
2809 I965_CURSOR_FIFO,
2810 I965_CURSOR_MAX_WM,
2811 I965_CURSOR_DFT_WM,
2812 2,
2813 I915_FIFO_LINE_SIZE,
2814};
Shaohua Li7662c8b2009-06-26 11:23:55 +08002815static struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08002816 I945_FIFO_SIZE,
2817 I915_MAX_WM,
2818 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002819 2,
2820 I915_FIFO_LINE_SIZE
2821};
2822static struct intel_watermark_params i915_wm_info = {
2823 I915_FIFO_SIZE,
2824 I915_MAX_WM,
2825 1,
2826 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002827 I915_FIFO_LINE_SIZE
2828};
2829static struct intel_watermark_params i855_wm_info = {
2830 I855GM_FIFO_SIZE,
2831 I915_MAX_WM,
2832 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002833 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002834 I830_FIFO_LINE_SIZE
2835};
2836static struct intel_watermark_params i830_wm_info = {
2837 I830_FIFO_SIZE,
2838 I915_MAX_WM,
2839 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002840 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08002841 I830_FIFO_LINE_SIZE
2842};
2843
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002844static struct intel_watermark_params ironlake_display_wm_info = {
2845 ILK_DISPLAY_FIFO,
2846 ILK_DISPLAY_MAXWM,
2847 ILK_DISPLAY_DFTWM,
2848 2,
2849 ILK_FIFO_LINE_SIZE
2850};
2851
Zhao Yakuic936f442010-06-12 14:32:26 +08002852static struct intel_watermark_params ironlake_cursor_wm_info = {
2853 ILK_CURSOR_FIFO,
2854 ILK_CURSOR_MAXWM,
2855 ILK_CURSOR_DFTWM,
2856 2,
2857 ILK_FIFO_LINE_SIZE
2858};
2859
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002860static struct intel_watermark_params ironlake_display_srwm_info = {
2861 ILK_DISPLAY_SR_FIFO,
2862 ILK_DISPLAY_MAX_SRWM,
2863 ILK_DISPLAY_DFT_SRWM,
2864 2,
2865 ILK_FIFO_LINE_SIZE
2866};
2867
2868static struct intel_watermark_params ironlake_cursor_srwm_info = {
2869 ILK_CURSOR_SR_FIFO,
2870 ILK_CURSOR_MAX_SRWM,
2871 ILK_CURSOR_DFT_SRWM,
2872 2,
2873 ILK_FIFO_LINE_SIZE
2874};
2875
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002876/**
2877 * intel_calculate_wm - calculate watermark level
2878 * @clock_in_khz: pixel clock
2879 * @wm: chip FIFO params
2880 * @pixel_size: display pixel size
2881 * @latency_ns: memory latency for the platform
2882 *
2883 * Calculate the watermark level (the level at which the display plane will
2884 * start fetching from memory again). Each chip has a different display
2885 * FIFO size and allocation, so the caller needs to figure that out and pass
2886 * in the correct intel_watermark_params structure.
2887 *
2888 * As the pixel clock runs, the FIFO will be drained at a rate that depends
2889 * on the pixel size. When it reaches the watermark level, it'll start
2890 * fetching FIFO line sized based chunks from memory until the FIFO fills
2891 * past the watermark point. If the FIFO drains completely, a FIFO underrun
2892 * will occur, and a display engine hang could result.
2893 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002894static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
2895 struct intel_watermark_params *wm,
2896 int pixel_size,
2897 unsigned long latency_ns)
2898{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002899 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002900
Jesse Barnesd6604672009-09-11 12:25:56 -07002901 /*
2902 * Note: we need to make sure we don't overflow for various clock &
2903 * latency values.
2904 * clocks go from a few thousand to several hundred thousand.
2905 * latency is usually a few thousand
2906 */
2907 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
2908 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01002909 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002910
Zhao Yakui28c97732009-10-09 11:39:41 +08002911 DRM_DEBUG_KMS("FIFO entries required for mode: %d\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002912
2913 wm_size = wm->fifo_size - (entries_required + wm->guard_size);
2914
Zhao Yakui28c97732009-10-09 11:39:41 +08002915 DRM_DEBUG_KMS("FIFO watermark level: %d\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08002916
Jesse Barnes390c4dd2009-07-16 13:01:01 -07002917 /* Don't promote wm_size to unsigned... */
2918 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002919 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01002920 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002921 wm_size = wm->default_wm;
2922 return wm_size;
2923}
2924
2925struct cxsr_latency {
2926 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08002927 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002928 unsigned long fsb_freq;
2929 unsigned long mem_freq;
2930 unsigned long display_sr;
2931 unsigned long display_hpll_disable;
2932 unsigned long cursor_sr;
2933 unsigned long cursor_hpll_disable;
2934};
2935
Chris Wilson403c89f2010-08-04 15:25:31 +01002936static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08002937 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
2938 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
2939 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
2940 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
2941 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002942
Li Peng95534262010-05-18 18:58:44 +08002943 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
2944 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
2945 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
2946 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
2947 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002948
Li Peng95534262010-05-18 18:58:44 +08002949 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
2950 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
2951 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
2952 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
2953 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002954
Li Peng95534262010-05-18 18:58:44 +08002955 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
2956 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
2957 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
2958 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
2959 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002960
Li Peng95534262010-05-18 18:58:44 +08002961 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
2962 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
2963 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
2964 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
2965 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002966
Li Peng95534262010-05-18 18:58:44 +08002967 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
2968 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
2969 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
2970 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
2971 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002972};
2973
Chris Wilson403c89f2010-08-04 15:25:31 +01002974static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
2975 int is_ddr3,
2976 int fsb,
2977 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002978{
Chris Wilson403c89f2010-08-04 15:25:31 +01002979 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002980 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002981
2982 if (fsb == 0 || mem == 0)
2983 return NULL;
2984
2985 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
2986 latency = &cxsr_latency_table[i];
2987 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08002988 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302989 fsb == latency->fsb_freq && mem == latency->mem_freq)
2990 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002991 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302992
Zhao Yakui28c97732009-10-09 11:39:41 +08002993 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05302994
2995 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08002996}
2997
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002998static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002999{
3000 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003001
3002 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003003 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003004}
3005
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003006/*
3007 * Latency for FIFO fetches is dependent on several factors:
3008 * - memory configuration (speed, channels)
3009 * - chipset
3010 * - current MCH state
3011 * It can be fairly high in some situations, so here we assume a fairly
3012 * pessimal value. It's a tradeoff between extra memory fetches (if we
3013 * set this value too high, the FIFO will fetch frequently to stay full)
3014 * and power consumption (set it too low to save power and we might see
3015 * FIFO underruns and display "flicker").
3016 *
3017 * A value of 5us seems to be a good balance; safe for very low end
3018 * platforms but not overly aggressive on lower latency configs.
3019 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003020static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003021
Jesse Barnese70236a2009-09-21 10:42:27 -07003022static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003023{
3024 struct drm_i915_private *dev_priv = dev->dev_private;
3025 uint32_t dsparb = I915_READ(DSPARB);
3026 int size;
3027
Chris Wilson8de9b312010-07-19 19:59:52 +01003028 size = dsparb & 0x7f;
3029 if (plane)
3030 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003031
Zhao Yakui28c97732009-10-09 11:39:41 +08003032 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3033 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003034
3035 return size;
3036}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003037
Jesse Barnese70236a2009-09-21 10:42:27 -07003038static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3039{
3040 struct drm_i915_private *dev_priv = dev->dev_private;
3041 uint32_t dsparb = I915_READ(DSPARB);
3042 int size;
3043
Chris Wilson8de9b312010-07-19 19:59:52 +01003044 size = dsparb & 0x1ff;
3045 if (plane)
3046 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003047 size >>= 1; /* Convert to cachelines */
3048
Zhao Yakui28c97732009-10-09 11:39:41 +08003049 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3050 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003051
3052 return size;
3053}
3054
3055static int i845_get_fifo_size(struct drm_device *dev, int plane)
3056{
3057 struct drm_i915_private *dev_priv = dev->dev_private;
3058 uint32_t dsparb = I915_READ(DSPARB);
3059 int size;
3060
3061 size = dsparb & 0x7f;
3062 size >>= 2; /* Convert to cachelines */
3063
Zhao Yakui28c97732009-10-09 11:39:41 +08003064 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3065 plane ? "B" : "A",
Jesse Barnese70236a2009-09-21 10:42:27 -07003066 size);
3067
3068 return size;
3069}
3070
3071static int i830_get_fifo_size(struct drm_device *dev, int plane)
3072{
3073 struct drm_i915_private *dev_priv = dev->dev_private;
3074 uint32_t dsparb = I915_READ(DSPARB);
3075 int size;
3076
3077 size = dsparb & 0x7f;
3078 size >>= 1; /* Convert to cachelines */
3079
Zhao Yakui28c97732009-10-09 11:39:41 +08003080 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
3081 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003082
3083 return size;
3084}
3085
Zhao Yakuid4294342010-03-22 22:45:36 +08003086static void pineview_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003087 int planeb_clock, int sr_hdisplay, int unused,
3088 int pixel_size)
Zhao Yakuid4294342010-03-22 22:45:36 +08003089{
3090 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson403c89f2010-08-04 15:25:31 +01003091 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003092 u32 reg;
3093 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003094 int sr_clock;
3095
Chris Wilson403c89f2010-08-04 15:25:31 +01003096 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003097 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003098 if (!latency) {
3099 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3100 pineview_disable_cxsr(dev);
3101 return;
3102 }
3103
3104 if (!planea_clock || !planeb_clock) {
3105 sr_clock = planea_clock ? planea_clock : planeb_clock;
3106
3107 /* Display SR */
3108 wm = intel_calculate_wm(sr_clock, &pineview_display_wm,
3109 pixel_size, latency->display_sr);
3110 reg = I915_READ(DSPFW1);
3111 reg &= ~DSPFW_SR_MASK;
3112 reg |= wm << DSPFW_SR_SHIFT;
3113 I915_WRITE(DSPFW1, reg);
3114 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3115
3116 /* cursor SR */
3117 wm = intel_calculate_wm(sr_clock, &pineview_cursor_wm,
3118 pixel_size, latency->cursor_sr);
3119 reg = I915_READ(DSPFW3);
3120 reg &= ~DSPFW_CURSOR_SR_MASK;
3121 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3122 I915_WRITE(DSPFW3, reg);
3123
3124 /* Display HPLL off SR */
3125 wm = intel_calculate_wm(sr_clock, &pineview_display_hplloff_wm,
3126 pixel_size, latency->display_hpll_disable);
3127 reg = I915_READ(DSPFW3);
3128 reg &= ~DSPFW_HPLL_SR_MASK;
3129 reg |= wm & DSPFW_HPLL_SR_MASK;
3130 I915_WRITE(DSPFW3, reg);
3131
3132 /* cursor HPLL off SR */
3133 wm = intel_calculate_wm(sr_clock, &pineview_cursor_hplloff_wm,
3134 pixel_size, latency->cursor_hpll_disable);
3135 reg = I915_READ(DSPFW3);
3136 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3137 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3138 I915_WRITE(DSPFW3, reg);
3139 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3140
3141 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003142 I915_WRITE(DSPFW3,
3143 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003144 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3145 } else {
3146 pineview_disable_cxsr(dev);
3147 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3148 }
3149}
3150
Jesse Barnes0e442c62009-10-19 10:09:33 +09003151static void g4x_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003152 int planeb_clock, int sr_hdisplay, int sr_htotal,
3153 int pixel_size)
Jesse Barnes652c3932009-08-17 13:31:43 -07003154{
3155 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003156 int total_size, cacheline_size;
3157 int planea_wm, planeb_wm, cursora_wm, cursorb_wm, cursor_sr;
3158 struct intel_watermark_params planea_params, planeb_params;
3159 unsigned long line_time_us;
3160 int sr_clock, sr_entries = 0, entries_required;
Jesse Barnes652c3932009-08-17 13:31:43 -07003161
Jesse Barnes0e442c62009-10-19 10:09:33 +09003162 /* Create copies of the base settings for each pipe */
3163 planea_params = planeb_params = g4x_wm_info;
3164
3165 /* Grab a couple of global values before we overwrite them */
3166 total_size = planea_params.fifo_size;
3167 cacheline_size = planea_params.cacheline_size;
3168
3169 /*
3170 * Note: we need to make sure we don't overflow for various clock &
3171 * latency values.
3172 * clocks go from a few thousand to several hundred thousand.
3173 * latency is usually a few thousand
3174 */
3175 entries_required = ((planea_clock / 1000) * pixel_size * latency_ns) /
3176 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003177 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003178 planea_wm = entries_required + planea_params.guard_size;
3179
3180 entries_required = ((planeb_clock / 1000) * pixel_size * latency_ns) /
3181 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003182 entries_required = DIV_ROUND_UP(entries_required, G4X_FIFO_LINE_SIZE);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003183 planeb_wm = entries_required + planeb_params.guard_size;
3184
3185 cursora_wm = cursorb_wm = 16;
3186 cursor_sr = 32;
3187
3188 DRM_DEBUG("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
3189
3190 /* Calc sr entries for one plane configs */
3191 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3192 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003193 static const int sr_latency_ns = 12000;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003194
3195 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003196 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003197
3198 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003199 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3200 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003201 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003202
3203 entries_required = (((sr_latency_ns / line_time_us) +
3204 1000) / 1000) * pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003205 entries_required = DIV_ROUND_UP(entries_required,
3206 g4x_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003207 cursor_sr = entries_required + g4x_cursor_wm_info.guard_size;
3208
3209 if (cursor_sr > g4x_cursor_wm_info.max_wm)
3210 cursor_sr = g4x_cursor_wm_info.max_wm;
3211 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3212 "cursor %d\n", sr_entries, cursor_sr);
3213
Jesse Barnes0e442c62009-10-19 10:09:33 +09003214 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303215 } else {
3216 /* Turn off self refresh if both pipes are enabled */
3217 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3218 & ~FW_BLC_SELF_EN);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003219 }
3220
3221 DRM_DEBUG("Setting FIFO watermarks - A: %d, B: %d, SR %d\n",
3222 planea_wm, planeb_wm, sr_entries);
3223
3224 planea_wm &= 0x3f;
3225 planeb_wm &= 0x3f;
3226
3227 I915_WRITE(DSPFW1, (sr_entries << DSPFW_SR_SHIFT) |
3228 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
3229 (planeb_wm << DSPFW_PLANEB_SHIFT) | planea_wm);
3230 I915_WRITE(DSPFW2, (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
3231 (cursora_wm << DSPFW_CURSORA_SHIFT));
3232 /* HPLL off in SR has some issues on G4x... disable it */
3233 I915_WRITE(DSPFW3, (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
3234 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003235}
3236
Jesse Barnes1dc75462009-10-19 10:08:17 +09003237static void i965_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003238 int planeb_clock, int sr_hdisplay, int sr_htotal,
3239 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003240{
3241 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003242 unsigned long line_time_us;
3243 int sr_clock, sr_entries, srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003244 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003245
Jesse Barnes1dc75462009-10-19 10:08:17 +09003246 /* Calc sr entries for one plane configs */
3247 if (sr_hdisplay && (!planea_clock || !planeb_clock)) {
3248 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003249 static const int sr_latency_ns = 12000;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003250
3251 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003252 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003253
3254 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003255 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3256 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003257 sr_entries = DIV_ROUND_UP(sr_entries, I915_FIFO_LINE_SIZE);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003258 DRM_DEBUG("self-refresh entries: %d\n", sr_entries);
Zhao Yakui1b07e042010-06-12 14:32:24 +08003259 srwm = I965_FIFO_SIZE - sr_entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003260 if (srwm < 0)
3261 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003262 srwm &= 0x1ff;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003263
3264 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3265 pixel_size * 64;
Chris Wilson8de9b312010-07-19 19:59:52 +01003266 sr_entries = DIV_ROUND_UP(sr_entries,
3267 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003268 cursor_sr = i965_cursor_wm_info.fifo_size -
3269 (sr_entries + i965_cursor_wm_info.guard_size);
3270
3271 if (cursor_sr > i965_cursor_wm_info.max_wm)
3272 cursor_sr = i965_cursor_wm_info.max_wm;
3273
3274 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3275 "cursor %d\n", srwm, cursor_sr);
3276
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003277 if (IS_I965GM(dev))
3278 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303279 } else {
3280 /* Turn off self refresh if both pipes are enabled */
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003281 if (IS_I965GM(dev))
3282 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3283 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003284 }
3285
3286 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3287 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003288
3289 /* 965 has limitations... */
Jesse Barnes1dc75462009-10-19 10:08:17 +09003290 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) | (8 << 16) | (8 << 8) |
3291 (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003292 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003293 /* update cursor SR watermark */
3294 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003295}
3296
3297static void i9xx_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003298 int planeb_clock, int sr_hdisplay, int sr_htotal,
3299 int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003300{
3301 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003302 uint32_t fwater_lo;
3303 uint32_t fwater_hi;
3304 int total_size, cacheline_size, cwm, srwm = 1;
3305 int planea_wm, planeb_wm;
3306 struct intel_watermark_params planea_params, planeb_params;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003307 unsigned long line_time_us;
3308 int sr_clock, sr_entries = 0;
3309
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003310 /* Create copies of the base settings for each pipe */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003311 if (IS_I965GM(dev) || IS_I945GM(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003312 planea_params = planeb_params = i945_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003313 else if (IS_I9XX(dev))
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003314 planea_params = planeb_params = i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003315 else
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003316 planea_params = planeb_params = i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003317
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003318 /* Grab a couple of global values before we overwrite them */
3319 total_size = planea_params.fifo_size;
3320 cacheline_size = planea_params.cacheline_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003321
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003322 /* Update per-plane FIFO sizes */
Jesse Barnese70236a2009-09-21 10:42:27 -07003323 planea_params.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3324 planeb_params.fifo_size = dev_priv->display.get_fifo_size(dev, 1);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003325
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003326 planea_wm = intel_calculate_wm(planea_clock, &planea_params,
3327 pixel_size, latency_ns);
3328 planeb_wm = intel_calculate_wm(planeb_clock, &planeb_params,
3329 pixel_size, latency_ns);
Zhao Yakui28c97732009-10-09 11:39:41 +08003330 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003331
3332 /*
3333 * Overlay gets an aggressive default since video jitter is bad.
3334 */
3335 cwm = 2;
3336
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003337 /* Calc sr entries for one plane configs */
Jesse Barnes652c3932009-08-17 13:31:43 -07003338 if (HAS_FW_BLC(dev) && sr_hdisplay &&
3339 (!planea_clock || !planeb_clock)) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003340 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003341 static const int sr_latency_ns = 6000;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003342
Shaohua Li7662c8b2009-06-26 11:23:55 +08003343 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003344 line_time_us = ((sr_htotal * 1000) / sr_clock);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003345
3346 /* Use ns/us then divide to preserve precision */
Zhao Yakuifa143212010-06-12 14:32:23 +08003347 sr_entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3348 pixel_size * sr_hdisplay;
Chris Wilson8de9b312010-07-19 19:59:52 +01003349 sr_entries = DIV_ROUND_UP(sr_entries, cacheline_size);
Zhao Yakui28c97732009-10-09 11:39:41 +08003350 DRM_DEBUG_KMS("self-refresh entries: %d\n", sr_entries);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003351 srwm = total_size - sr_entries;
3352 if (srwm < 0)
3353 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003354
3355 if (IS_I945G(dev) || IS_I945GM(dev))
3356 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3357 else if (IS_I915GM(dev)) {
3358 /* 915M has a smaller SRWM field */
3359 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
3360 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3361 }
David John33c5fd12010-01-27 15:19:08 +05303362 } else {
3363 /* Turn off self refresh if both pipes are enabled */
Li Pengee980b82010-01-27 19:01:11 +08003364 if (IS_I945G(dev) || IS_I945GM(dev)) {
3365 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3366 & ~FW_BLC_SELF_EN);
3367 } else if (IS_I915GM(dev)) {
3368 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3369 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08003370 }
3371
Zhao Yakui28c97732009-10-09 11:39:41 +08003372 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003373 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003374
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003375 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3376 fwater_hi = (cwm & 0x1f);
3377
3378 /* Set request length to 8 cachelines per fetch */
3379 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3380 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003381
3382 I915_WRITE(FW_BLC, fwater_lo);
3383 I915_WRITE(FW_BLC2, fwater_hi);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003384}
3385
Jesse Barnese70236a2009-09-21 10:42:27 -07003386static void i830_update_wm(struct drm_device *dev, int planea_clock, int unused,
Zhao Yakuifa143212010-06-12 14:32:23 +08003387 int unused2, int unused3, int pixel_size)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003388{
3389 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf3601322009-07-22 12:54:59 -07003390 uint32_t fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003391 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003392
Jesse Barnese70236a2009-09-21 10:42:27 -07003393 i830_wm_info.fifo_size = dev_priv->display.get_fifo_size(dev, 0);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003394
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003395 planea_wm = intel_calculate_wm(planea_clock, &i830_wm_info,
3396 pixel_size, latency_ns);
Jesse Barnesf3601322009-07-22 12:54:59 -07003397 fwater_lo |= (3<<8) | planea_wm;
3398
Zhao Yakui28c97732009-10-09 11:39:41 +08003399 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003400
3401 I915_WRITE(FW_BLC, fwater_lo);
3402}
3403
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003404#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08003405#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003406
3407static void ironlake_update_wm(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003408 int planeb_clock, int sr_hdisplay, int sr_htotal,
3409 int pixel_size)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003410{
3411 struct drm_i915_private *dev_priv = dev->dev_private;
3412 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
3413 int sr_wm, cursor_wm;
3414 unsigned long line_time_us;
3415 int sr_clock, entries_required;
3416 u32 reg_value;
Zhao Yakuic936f442010-06-12 14:32:26 +08003417 int line_count;
3418 int planea_htotal = 0, planeb_htotal = 0;
3419 struct drm_crtc *crtc;
Zhao Yakuic936f442010-06-12 14:32:26 +08003420
3421 /* Need htotal for all active display plane */
3422 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003423 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3424 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
Zhao Yakuic936f442010-06-12 14:32:26 +08003425 if (intel_crtc->plane == 0)
3426 planea_htotal = crtc->mode.htotal;
3427 else
3428 planeb_htotal = crtc->mode.htotal;
3429 }
3430 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003431
3432 /* Calculate and update the watermark for plane A */
3433 if (planea_clock) {
3434 entries_required = ((planea_clock / 1000) * pixel_size *
3435 ILK_LP0_PLANE_LATENCY) / 1000;
3436 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003437 ironlake_display_wm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003438 planea_wm = entries_required +
3439 ironlake_display_wm_info.guard_size;
3440
3441 if (planea_wm > (int)ironlake_display_wm_info.max_wm)
3442 planea_wm = ironlake_display_wm_info.max_wm;
3443
Zhao Yakuic936f442010-06-12 14:32:26 +08003444 /* Use the large buffer method to calculate cursor watermark */
3445 line_time_us = (planea_htotal * 1000) / planea_clock;
3446
3447 /* Use ns/us then divide to preserve precision */
3448 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3449
3450 /* calculate the cursor watermark for cursor A */
3451 entries_required = line_count * 64 * pixel_size;
3452 entries_required = DIV_ROUND_UP(entries_required,
3453 ironlake_cursor_wm_info.cacheline_size);
3454 cursora_wm = entries_required + ironlake_cursor_wm_info.guard_size;
3455 if (cursora_wm > ironlake_cursor_wm_info.max_wm)
3456 cursora_wm = ironlake_cursor_wm_info.max_wm;
3457
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003458 reg_value = I915_READ(WM0_PIPEA_ILK);
3459 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3460 reg_value |= (planea_wm << WM0_PIPE_PLANE_SHIFT) |
3461 (cursora_wm & WM0_PIPE_CURSOR_MASK);
3462 I915_WRITE(WM0_PIPEA_ILK, reg_value);
3463 DRM_DEBUG_KMS("FIFO watermarks For pipe A - plane %d, "
3464 "cursor: %d\n", planea_wm, cursora_wm);
3465 }
3466 /* Calculate and update the watermark for plane B */
3467 if (planeb_clock) {
3468 entries_required = ((planeb_clock / 1000) * pixel_size *
3469 ILK_LP0_PLANE_LATENCY) / 1000;
3470 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003471 ironlake_display_wm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003472 planeb_wm = entries_required +
3473 ironlake_display_wm_info.guard_size;
3474
3475 if (planeb_wm > (int)ironlake_display_wm_info.max_wm)
3476 planeb_wm = ironlake_display_wm_info.max_wm;
3477
Zhao Yakuic936f442010-06-12 14:32:26 +08003478 /* Use the large buffer method to calculate cursor watermark */
3479 line_time_us = (planeb_htotal * 1000) / planeb_clock;
3480
3481 /* Use ns/us then divide to preserve precision */
3482 line_count = (ILK_LP0_CURSOR_LATENCY / line_time_us + 1000) / 1000;
3483
3484 /* calculate the cursor watermark for cursor B */
3485 entries_required = line_count * 64 * pixel_size;
3486 entries_required = DIV_ROUND_UP(entries_required,
3487 ironlake_cursor_wm_info.cacheline_size);
3488 cursorb_wm = entries_required + ironlake_cursor_wm_info.guard_size;
3489 if (cursorb_wm > ironlake_cursor_wm_info.max_wm)
3490 cursorb_wm = ironlake_cursor_wm_info.max_wm;
3491
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003492 reg_value = I915_READ(WM0_PIPEB_ILK);
3493 reg_value &= ~(WM0_PIPE_PLANE_MASK | WM0_PIPE_CURSOR_MASK);
3494 reg_value |= (planeb_wm << WM0_PIPE_PLANE_SHIFT) |
3495 (cursorb_wm & WM0_PIPE_CURSOR_MASK);
3496 I915_WRITE(WM0_PIPEB_ILK, reg_value);
3497 DRM_DEBUG_KMS("FIFO watermarks For pipe B - plane %d, "
3498 "cursor: %d\n", planeb_wm, cursorb_wm);
3499 }
3500
3501 /*
3502 * Calculate and update the self-refresh watermark only when one
3503 * display plane is used.
3504 */
3505 if (!planea_clock || !planeb_clock) {
Zhao Yakuic936f442010-06-12 14:32:26 +08003506
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003507 /* Read the self-refresh latency. The unit is 0.5us */
3508 int ilk_sr_latency = I915_READ(MLTR_ILK) & ILK_SRLT_MASK;
3509
3510 sr_clock = planea_clock ? planea_clock : planeb_clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003511 line_time_us = ((sr_htotal * 1000) / sr_clock);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003512
3513 /* Use ns/us then divide to preserve precision */
3514 line_count = ((ilk_sr_latency * 500) / line_time_us + 1000)
3515 / 1000;
3516
3517 /* calculate the self-refresh watermark for display plane */
3518 entries_required = line_count * sr_hdisplay * pixel_size;
3519 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003520 ironlake_display_srwm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003521 sr_wm = entries_required +
3522 ironlake_display_srwm_info.guard_size;
3523
3524 /* calculate the self-refresh watermark for display cursor */
3525 entries_required = line_count * pixel_size * 64;
3526 entries_required = DIV_ROUND_UP(entries_required,
Chris Wilson8de9b312010-07-19 19:59:52 +01003527 ironlake_cursor_srwm_info.cacheline_size);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003528 cursor_wm = entries_required +
3529 ironlake_cursor_srwm_info.guard_size;
3530
3531 /* configure watermark and enable self-refresh */
3532 reg_value = I915_READ(WM1_LP_ILK);
3533 reg_value &= ~(WM1_LP_LATENCY_MASK | WM1_LP_SR_MASK |
3534 WM1_LP_CURSOR_MASK);
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003535 reg_value |= (ilk_sr_latency << WM1_LP_LATENCY_SHIFT) |
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003536 (sr_wm << WM1_LP_SR_SHIFT) | cursor_wm;
3537
3538 I915_WRITE(WM1_LP_ILK, reg_value);
3539 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3540 "cursor %d\n", sr_wm, cursor_wm);
3541
3542 } else {
3543 /* Turn off self refresh if both pipes are enabled */
3544 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
3545 }
3546}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003547/**
3548 * intel_update_watermarks - update FIFO watermark values based on current modes
3549 *
3550 * Calculate watermark values for the various WM regs based on current mode
3551 * and plane configuration.
3552 *
3553 * There are several cases to deal with here:
3554 * - normal (i.e. non-self-refresh)
3555 * - self-refresh (SR) mode
3556 * - lines are large relative to FIFO size (buffer can hold up to 2)
3557 * - lines are small relative to FIFO size (buffer can hold more than 2
3558 * lines), so need to account for TLB latency
3559 *
3560 * The normal calculation is:
3561 * watermark = dotclock * bytes per pixel * latency
3562 * where latency is platform & configuration dependent (we assume pessimal
3563 * values here).
3564 *
3565 * The SR calculation is:
3566 * watermark = (trunc(latency/line time)+1) * surface width *
3567 * bytes per pixel
3568 * where
3569 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08003570 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08003571 * and latency is assumed to be high, as above.
3572 *
3573 * The final value programmed to the register should always be rounded up,
3574 * and include an extra 2 entries to account for clock crossings.
3575 *
3576 * We don't use the sprite, so we can ignore that. And on Crestline we have
3577 * to set the non-SR watermarks to 8.
3578 */
3579static void intel_update_watermarks(struct drm_device *dev)
3580{
Jesse Barnese70236a2009-09-21 10:42:27 -07003581 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003582 struct drm_crtc *crtc;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003583 int sr_hdisplay = 0;
3584 unsigned long planea_clock = 0, planeb_clock = 0, sr_clock = 0;
3585 int enabled = 0, pixel_size = 0;
Zhao Yakuifa143212010-06-12 14:32:23 +08003586 int sr_htotal = 0;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003587
Zhenyu Wangc03342f2009-09-29 11:01:23 +08003588 if (!dev_priv->display.update_wm)
3589 return;
3590
Shaohua Li7662c8b2009-06-26 11:23:55 +08003591 /* Get the clock config from both planes */
3592 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsondebcadd2010-08-07 11:01:33 +01003593 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3594 if (intel_crtc->dpms_mode == DRM_MODE_DPMS_ON) {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003595 enabled++;
3596 if (intel_crtc->plane == 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08003597 DRM_DEBUG_KMS("plane A (pipe %d) clock: %d\n",
Shaohua Li7662c8b2009-06-26 11:23:55 +08003598 intel_crtc->pipe, crtc->mode.clock);
3599 planea_clock = crtc->mode.clock;
3600 } else {
Zhao Yakui28c97732009-10-09 11:39:41 +08003601 DRM_DEBUG_KMS("plane B (pipe %d) clock: %d\n",
Shaohua Li7662c8b2009-06-26 11:23:55 +08003602 intel_crtc->pipe, crtc->mode.clock);
3603 planeb_clock = crtc->mode.clock;
3604 }
3605 sr_hdisplay = crtc->mode.hdisplay;
3606 sr_clock = crtc->mode.clock;
Zhao Yakuifa143212010-06-12 14:32:23 +08003607 sr_htotal = crtc->mode.htotal;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003608 if (crtc->fb)
3609 pixel_size = crtc->fb->bits_per_pixel / 8;
3610 else
3611 pixel_size = 4; /* by default */
3612 }
3613 }
3614
3615 if (enabled <= 0)
3616 return;
3617
Jesse Barnese70236a2009-09-21 10:42:27 -07003618 dev_priv->display.update_wm(dev, planea_clock, planeb_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +08003619 sr_hdisplay, sr_htotal, pixel_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003620}
3621
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003622static int intel_crtc_mode_set(struct drm_crtc *crtc,
3623 struct drm_display_mode *mode,
3624 struct drm_display_mode *adjusted_mode,
3625 int x, int y,
3626 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08003627{
3628 struct drm_device *dev = crtc->dev;
3629 struct drm_i915_private *dev_priv = dev->dev_private;
3630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3631 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003632 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003633 int fp_reg = (pipe == 0) ? FPA0 : FPB0;
3634 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
3635 int dpll_md_reg = (intel_crtc->pipe == 0) ? DPLL_A_MD : DPLL_B_MD;
Jesse Barnes80824002009-09-10 15:28:06 -07003636 int dspcntr_reg = (plane == 0) ? DSPACNTR : DSPBCNTR;
Jesse Barnes79e53942008-11-07 14:24:08 -08003637 int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
3638 int htot_reg = (pipe == 0) ? HTOTAL_A : HTOTAL_B;
3639 int hblank_reg = (pipe == 0) ? HBLANK_A : HBLANK_B;
3640 int hsync_reg = (pipe == 0) ? HSYNC_A : HSYNC_B;
3641 int vtot_reg = (pipe == 0) ? VTOTAL_A : VTOTAL_B;
3642 int vblank_reg = (pipe == 0) ? VBLANK_A : VBLANK_B;
3643 int vsync_reg = (pipe == 0) ? VSYNC_A : VSYNC_B;
Jesse Barnes80824002009-09-10 15:28:06 -07003644 int dspsize_reg = (plane == 0) ? DSPASIZE : DSPBSIZE;
3645 int dsppos_reg = (plane == 0) ? DSPAPOS : DSPBPOS;
Jesse Barnes79e53942008-11-07 14:24:08 -08003646 int pipesrc_reg = (pipe == 0) ? PIPEASRC : PIPEBSRC;
Eric Anholtc751ce42010-03-25 11:48:48 -07003647 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07003648 intel_clock_t clock, reduced_clock;
3649 u32 dpll = 0, fp = 0, fp2 = 0, dspcntr, pipeconf;
3650 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003651 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson8e647a22010-08-22 10:54:23 +01003652 struct intel_encoder *has_edp_encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003653 struct drm_mode_config *mode_config = &dev->mode_config;
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003654 struct drm_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08003655 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003656 int ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003657 struct fdi_m_n m_n = {0};
3658 int data_m1_reg = (pipe == 0) ? PIPEA_DATA_M1 : PIPEB_DATA_M1;
3659 int data_n1_reg = (pipe == 0) ? PIPEA_DATA_N1 : PIPEB_DATA_N1;
3660 int link_m1_reg = (pipe == 0) ? PIPEA_LINK_M1 : PIPEB_LINK_M1;
3661 int link_n1_reg = (pipe == 0) ? PIPEA_LINK_N1 : PIPEB_LINK_N1;
3662 int pch_fp_reg = (pipe == 0) ? PCH_FPA0 : PCH_FPB0;
3663 int pch_dpll_reg = (pipe == 0) ? PCH_DPLL_A : PCH_DPLL_B;
3664 int fdi_rx_reg = (pipe == 0) ? FDI_RXA_CTL : FDI_RXB_CTL;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003665 int fdi_tx_reg = (pipe == 0) ? FDI_TXA_CTL : FDI_TXB_CTL;
3666 int trans_dpll_sel = (pipe == 0) ? 0 : 1;
Zhenyu Wang541998a2009-06-05 15:38:44 +08003667 int lvds_reg = LVDS;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003668 u32 temp;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003669 int target_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -08003670
3671 drm_vblank_pre_modeset(dev, pipe);
3672
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08003673 list_for_each_entry(encoder, &mode_config->encoder_list, head) {
Chris Wilson8e647a22010-08-22 10:54:23 +01003674 struct intel_encoder *intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003675
Chris Wilson8e647a22010-08-22 10:54:23 +01003676 if (encoder->crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003677 continue;
3678
Chris Wilson4ef69c72010-09-09 15:14:28 +01003679 intel_encoder = to_intel_encoder(encoder);
Eric Anholt21d40d32010-03-25 11:11:14 -07003680 switch (intel_encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003681 case INTEL_OUTPUT_LVDS:
3682 is_lvds = true;
3683 break;
3684 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08003685 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08003686 is_sdvo = true;
Eric Anholt21d40d32010-03-25 11:11:14 -07003687 if (intel_encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08003688 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08003689 break;
3690 case INTEL_OUTPUT_DVO:
3691 is_dvo = true;
3692 break;
3693 case INTEL_OUTPUT_TVOUT:
3694 is_tv = true;
3695 break;
3696 case INTEL_OUTPUT_ANALOG:
3697 is_crt = true;
3698 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003699 case INTEL_OUTPUT_DISPLAYPORT:
3700 is_dp = true;
3701 break;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003702 case INTEL_OUTPUT_EDP:
Chris Wilson8e647a22010-08-22 10:54:23 +01003703 has_edp_encoder = intel_encoder;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003704 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08003705 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003706
Eric Anholtc751ce42010-03-25 11:48:48 -07003707 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08003708 }
3709
Eric Anholtc751ce42010-03-25 11:48:48 -07003710 if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003711 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08003712 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
3713 refclk / 1000);
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003714 } else if (IS_I9XX(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003715 refclk = 96000;
Eric Anholtbad720f2009-10-22 16:11:14 -07003716 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003717 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08003718 } else {
3719 refclk = 48000;
3720 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003721
Jesse Barnes79e53942008-11-07 14:24:08 -08003722
Ma Lingd4906092009-03-18 20:13:27 +08003723 /*
3724 * Returns a set of divisors for the desired target clock with the given
3725 * refclk, or FALSE. The returned values represent the clock equation:
3726 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
3727 */
3728 limit = intel_limit(crtc);
3729 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08003730 if (!ok) {
3731 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Chris Wilson1f803ee2009-06-06 09:45:59 +01003732 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00003733 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003734 }
3735
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01003736 /* Ensure that the cursor is valid for the new mode before changing... */
3737 intel_crtc_update_cursor(crtc);
3738
Zhao Yakuiddc90032010-01-06 22:05:56 +08003739 if (is_lvds && dev_priv->lvds_downclock_avail) {
3740 has_reduced_clock = limit->find_pll(limit, crtc,
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003741 dev_priv->lvds_downclock,
Jesse Barnes652c3932009-08-17 13:31:43 -07003742 refclk,
3743 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00003744 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
3745 /*
3746 * If the different P is found, it means that we can't
3747 * switch the display clock by using the FP0/FP1.
3748 * In such case we will disable the LVDS downclock
3749 * feature.
3750 */
3751 DRM_DEBUG_KMS("Different P is found for "
3752 "LVDS clock/downclock\n");
3753 has_reduced_clock = 0;
3754 }
Jesse Barnes652c3932009-08-17 13:31:43 -07003755 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08003756 /* SDVO TV has fixed PLL values depend on its clock range,
3757 this mirrors vbios setting. */
3758 if (is_sdvo && is_tv) {
3759 if (adjusted_mode->clock >= 100000
3760 && adjusted_mode->clock < 140500) {
3761 clock.p1 = 2;
3762 clock.p2 = 10;
3763 clock.n = 3;
3764 clock.m1 = 16;
3765 clock.m2 = 8;
3766 } else if (adjusted_mode->clock >= 140500
3767 && adjusted_mode->clock <= 200000) {
3768 clock.p1 = 1;
3769 clock.p2 = 10;
3770 clock.n = 6;
3771 clock.m1 = 12;
3772 clock.m2 = 8;
3773 }
3774 }
3775
Zhenyu Wang2c072452009-06-05 15:38:42 +08003776 /* FDI link */
Eric Anholtbad720f2009-10-22 16:11:14 -07003777 if (HAS_PCH_SPLIT(dev)) {
Adam Jackson77ffb592010-04-12 11:38:44 -04003778 int lane = 0, link_bw, bpp;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003779 /* eDP doesn't require FDI link, so just set DP M/N
3780 according to current link config */
Chris Wilson8e647a22010-08-22 10:54:23 +01003781 if (has_edp_encoder) {
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003782 target_clock = mode->clock;
Chris Wilson8e647a22010-08-22 10:54:23 +01003783 intel_edp_link_config(has_edp_encoder,
3784 &lane, &link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003785 } else {
3786 /* DP over FDI requires target mode clock
3787 instead of link clock */
3788 if (is_dp)
3789 target_clock = mode->clock;
3790 else
3791 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01003792
3793 /* FDI is a binary signal running at ~2.7GHz, encoding
3794 * each output octet as 10 bits. The actual frequency
3795 * is stored as a divider into a 100MHz clock, and the
3796 * mode pixel clock is stored in units of 1KHz.
3797 * Hence the bw of each lane in terms of the mode signal
3798 * is:
3799 */
3800 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003801 }
Zhenyu Wang58a27472009-09-25 08:01:28 +00003802
3803 /* determine panel color depth */
3804 temp = I915_READ(pipeconf_reg);
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003805 temp &= ~PIPE_BPC_MASK;
3806 if (is_lvds) {
3807 int lvds_reg = I915_READ(PCH_LVDS);
3808 /* the BPC will be 6 if it is 18-bit LVDS panel */
3809 if ((lvds_reg & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
3810 temp |= PIPE_8BPC;
3811 else
3812 temp |= PIPE_6BPC;
Chris Wilson8e647a22010-08-22 10:54:23 +01003813 } else if (has_edp_encoder || (is_dp && intel_pch_has_edp(crtc))) {
Zhenyu Wang885a5fb2010-01-12 05:38:31 +08003814 switch (dev_priv->edp_bpp/3) {
3815 case 8:
3816 temp |= PIPE_8BPC;
3817 break;
3818 case 10:
3819 temp |= PIPE_10BPC;
3820 break;
3821 case 6:
3822 temp |= PIPE_6BPC;
3823 break;
3824 case 12:
3825 temp |= PIPE_12BPC;
3826 break;
3827 }
Zhao Yakuie5a95eb2010-01-04 16:29:32 +08003828 } else
3829 temp |= PIPE_8BPC;
3830 I915_WRITE(pipeconf_reg, temp);
3831 I915_READ(pipeconf_reg);
Zhenyu Wang58a27472009-09-25 08:01:28 +00003832
3833 switch (temp & PIPE_BPC_MASK) {
3834 case PIPE_8BPC:
3835 bpp = 24;
3836 break;
3837 case PIPE_10BPC:
3838 bpp = 30;
3839 break;
3840 case PIPE_6BPC:
3841 bpp = 18;
3842 break;
3843 case PIPE_12BPC:
3844 bpp = 36;
3845 break;
3846 default:
3847 DRM_ERROR("unknown pipe bpc value\n");
3848 bpp = 24;
3849 }
3850
Adam Jackson77ffb592010-04-12 11:38:44 -04003851 if (!lane) {
3852 /*
3853 * Account for spread spectrum to avoid
3854 * oversubscribing the link. Max center spread
3855 * is 2.5%; use 5% for safety's sake.
3856 */
3857 u32 bps = target_clock * bpp * 21 / 20;
3858 lane = bps / (link_bw * 8) + 1;
3859 }
3860
3861 intel_crtc->fdi_lanes = lane;
3862
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003863 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003864 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08003865
Zhenyu Wangc038e512009-10-19 15:43:48 +08003866 /* Ironlake: try to setup display ref clock before DPLL
3867 * enabling. This is only under driver's control after
3868 * PCH B stepping, previous chipset stepping should be
3869 * ignoring this setting.
3870 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003871 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003872 temp = I915_READ(PCH_DREF_CONTROL);
3873 /* Always enable nonspread source */
3874 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
3875 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
3876 I915_WRITE(PCH_DREF_CONTROL, temp);
3877 POSTING_READ(PCH_DREF_CONTROL);
3878
3879 temp &= ~DREF_SSC_SOURCE_MASK;
3880 temp |= DREF_SSC_SOURCE_ENABLE;
3881 I915_WRITE(PCH_DREF_CONTROL, temp);
3882 POSTING_READ(PCH_DREF_CONTROL);
3883
3884 udelay(200);
3885
Chris Wilson8e647a22010-08-22 10:54:23 +01003886 if (has_edp_encoder) {
Zhenyu Wangc038e512009-10-19 15:43:48 +08003887 if (dev_priv->lvds_use_ssc) {
3888 temp |= DREF_SSC1_ENABLE;
3889 I915_WRITE(PCH_DREF_CONTROL, temp);
3890 POSTING_READ(PCH_DREF_CONTROL);
3891
3892 udelay(200);
3893
3894 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
3895 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
3896 I915_WRITE(PCH_DREF_CONTROL, temp);
3897 POSTING_READ(PCH_DREF_CONTROL);
3898 } else {
3899 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
3900 I915_WRITE(PCH_DREF_CONTROL, temp);
3901 POSTING_READ(PCH_DREF_CONTROL);
3902 }
3903 }
3904 }
3905
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003906 if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +08003907 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003908 if (has_reduced_clock)
3909 fp2 = (1 << reduced_clock.n) << 16 |
3910 reduced_clock.m1 << 8 | reduced_clock.m2;
3911 } else {
Shaohua Li21778322009-02-23 15:19:16 +08003912 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
Jesse Barnes652c3932009-08-17 13:31:43 -07003913 if (has_reduced_clock)
3914 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
3915 reduced_clock.m2;
3916 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003917
Eric Anholtbad720f2009-10-22 16:11:14 -07003918 if (!HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003919 dpll = DPLL_VGA_MODE_DIS;
3920
Jesse Barnes79e53942008-11-07 14:24:08 -08003921 if (IS_I9XX(dev)) {
3922 if (is_lvds)
3923 dpll |= DPLLB_MODE_LVDS;
3924 else
3925 dpll |= DPLLB_MODE_DAC_SERIAL;
3926 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01003927 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
3928 if (pixel_multiplier > 1) {
3929 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
3930 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
3931 else if (HAS_PCH_SPLIT(dev))
3932 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
3933 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003934 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003935 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003936 if (is_dp)
3937 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08003938
3939 /* compute bitmask from p1 value */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003940 if (IS_PINEVIEW(dev))
3941 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003942 else {
Shaohua Li21778322009-02-23 15:19:16 +08003943 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003944 /* also FPA1 */
Eric Anholtbad720f2009-10-22 16:11:14 -07003945 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08003946 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Jesse Barnes652c3932009-08-17 13:31:43 -07003947 if (IS_G4X(dev) && has_reduced_clock)
3948 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003949 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003950 switch (clock.p2) {
3951 case 5:
3952 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
3953 break;
3954 case 7:
3955 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
3956 break;
3957 case 10:
3958 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
3959 break;
3960 case 14:
3961 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
3962 break;
3963 }
Eric Anholtbad720f2009-10-22 16:11:14 -07003964 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08003965 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
3966 } else {
3967 if (is_lvds) {
3968 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3969 } else {
3970 if (clock.p1 == 2)
3971 dpll |= PLL_P1_DIVIDE_BY_TWO;
3972 else
3973 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
3974 if (clock.p2 == 4)
3975 dpll |= PLL_P2_DIVIDE_BY_4;
3976 }
3977 }
3978
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003979 if (is_sdvo && is_tv)
3980 dpll |= PLL_REF_INPUT_TVCLKINBC;
3981 else if (is_tv)
Jesse Barnes79e53942008-11-07 14:24:08 -08003982 /* XXX: just matching BIOS for now */
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003983 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
Jesse Barnes79e53942008-11-07 14:24:08 -08003984 dpll |= 3;
Eric Anholtc751ce42010-03-25 11:48:48 -07003985 else if (is_lvds && dev_priv->lvds_use_ssc && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05003986 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08003987 else
3988 dpll |= PLL_REF_INPUT_DREFCLK;
3989
3990 /* setup pipeconf */
3991 pipeconf = I915_READ(pipeconf_reg);
3992
3993 /* Set up the display plane register */
3994 dspcntr = DISPPLANE_GAMMA_ENABLE;
3995
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003996 /* Ironlake's plane is forced to pipe, bit 24 is to
Zhenyu Wang2c072452009-06-05 15:38:42 +08003997 enable color space conversion */
Eric Anholtbad720f2009-10-22 16:11:14 -07003998 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003999 if (pipe == 0)
Jesse Barnes80824002009-09-10 15:28:06 -07004000 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004001 else
4002 dspcntr |= DISPPLANE_SEL_PIPE_B;
4003 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004004
4005 if (pipe == 0 && !IS_I965G(dev)) {
4006 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4007 * core speed.
4008 *
4009 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4010 * pipe == 0 check?
4011 */
Jesse Barnese70236a2009-09-21 10:42:27 -07004012 if (mode->clock >
4013 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
Jesse Barnes79e53942008-11-07 14:24:08 -08004014 pipeconf |= PIPEACONF_DOUBLE_WIDE;
4015 else
4016 pipeconf &= ~PIPEACONF_DOUBLE_WIDE;
4017 }
4018
Linus Torvalds8d86dc62010-06-08 20:16:28 -07004019 dspcntr |= DISPLAY_PLANE_ENABLE;
4020 pipeconf |= PIPEACONF_ENABLE;
4021 dpll |= DPLL_VCO_ENABLE;
4022
4023
Jesse Barnes79e53942008-11-07 14:24:08 -08004024 /* Disable the panel fitter if it was on our pipe */
Eric Anholtbad720f2009-10-22 16:11:14 -07004025 if (!HAS_PCH_SPLIT(dev) && intel_panel_fitter_pipe(dev) == pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08004026 I915_WRITE(PFIT_CONTROL, 0);
4027
Zhao Yakui28c97732009-10-09 11:39:41 +08004028 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08004029 drm_mode_debug_printmodeline(mode);
4030
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004031 /* assign to Ironlake registers */
Eric Anholtbad720f2009-10-22 16:11:14 -07004032 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004033 fp_reg = pch_fp_reg;
4034 dpll_reg = pch_dpll_reg;
4035 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004036
Chris Wilson8e647a22010-08-22 10:54:23 +01004037 if (!has_edp_encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004038 I915_WRITE(fp_reg, fp);
4039 I915_WRITE(dpll_reg, dpll & ~DPLL_VCO_ENABLE);
4040 I915_READ(dpll_reg);
4041 udelay(150);
4042 }
4043
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004044 /* enable transcoder DPLL */
4045 if (HAS_PCH_CPT(dev)) {
4046 temp = I915_READ(PCH_DPLL_SEL);
4047 if (trans_dpll_sel == 0)
4048 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
4049 else
4050 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
4051 I915_WRITE(PCH_DPLL_SEL, temp);
4052 I915_READ(PCH_DPLL_SEL);
4053 udelay(150);
4054 }
4055
Jesse Barnes79e53942008-11-07 14:24:08 -08004056 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4057 * This is an exception to the general rule that mode_set doesn't turn
4058 * things on.
4059 */
4060 if (is_lvds) {
Zhenyu Wang541998a2009-06-05 15:38:44 +08004061 u32 lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08004062
Eric Anholtbad720f2009-10-22 16:11:14 -07004063 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang541998a2009-06-05 15:38:44 +08004064 lvds_reg = PCH_LVDS;
4065
4066 lvds = I915_READ(lvds_reg);
Adam Jackson0f3ee802010-03-31 11:41:51 -04004067 lvds |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08004068 if (pipe == 1) {
4069 if (HAS_PCH_CPT(dev))
4070 lvds |= PORT_TRANS_B_SEL_CPT;
4071 else
4072 lvds |= LVDS_PIPEB_SELECT;
4073 } else {
4074 if (HAS_PCH_CPT(dev))
4075 lvds &= ~PORT_TRANS_SEL_MASK;
4076 else
4077 lvds &= ~LVDS_PIPEB_SELECT;
4078 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08004079 /* set the corresponsding LVDS_BORDER bit */
4080 lvds |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08004081 /* Set the B0-B3 data pairs corresponding to whether we're going to
4082 * set the DPLLs for dual-channel mode or not.
4083 */
4084 if (clock.p2 == 7)
4085 lvds |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4086 else
4087 lvds &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4088
4089 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4090 * appropriately here, but we need to look more thoroughly into how
4091 * panels behave in the two modes.
4092 */
Jesse Barnes434ed092010-09-07 14:48:06 -07004093 /* set the dithering flag on non-PCH LVDS as needed */
4094 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
4095 if (dev_priv->lvds_dither)
4096 lvds |= LVDS_ENABLE_DITHER;
4097 else
4098 lvds &= ~LVDS_ENABLE_DITHER;
Zhao Yakui898822c2010-01-04 16:29:30 +08004099 }
Zhenyu Wang541998a2009-06-05 15:38:44 +08004100 I915_WRITE(lvds_reg, lvds);
4101 I915_READ(lvds_reg);
Jesse Barnes79e53942008-11-07 14:24:08 -08004102 }
Jesse Barnes434ed092010-09-07 14:48:06 -07004103
4104 /* set the dithering flag and clear for anything other than a panel. */
4105 if (HAS_PCH_SPLIT(dev)) {
4106 pipeconf &= ~PIPECONF_DITHER_EN;
4107 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
4108 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
4109 pipeconf |= PIPECONF_DITHER_EN;
4110 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
4111 }
4112 }
4113
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004114 if (is_dp)
4115 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004116 else if (HAS_PCH_SPLIT(dev)) {
4117 /* For non-DP output, clear any trans DP clock recovery setting.*/
4118 if (pipe == 0) {
4119 I915_WRITE(TRANSA_DATA_M1, 0);
4120 I915_WRITE(TRANSA_DATA_N1, 0);
4121 I915_WRITE(TRANSA_DP_LINK_M1, 0);
4122 I915_WRITE(TRANSA_DP_LINK_N1, 0);
4123 } else {
4124 I915_WRITE(TRANSB_DATA_M1, 0);
4125 I915_WRITE(TRANSB_DATA_N1, 0);
4126 I915_WRITE(TRANSB_DP_LINK_M1, 0);
4127 I915_WRITE(TRANSB_DP_LINK_N1, 0);
4128 }
4129 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004130
Chris Wilson8e647a22010-08-22 10:54:23 +01004131 if (!has_edp_encoder) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004132 I915_WRITE(fp_reg, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08004133 I915_WRITE(dpll_reg, dpll);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004134 I915_READ(dpll_reg);
4135 /* Wait for the clocks to stabilize. */
4136 udelay(150);
4137
Eric Anholtbad720f2009-10-22 16:11:14 -07004138 if (IS_I965G(dev) && !HAS_PCH_SPLIT(dev)) {
Zhao Yakuibb66c512009-09-10 15:45:49 +08004139 if (is_sdvo) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01004140 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4141 if (pixel_multiplier > 1)
4142 pixel_multiplier = (pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4143 else
4144 pixel_multiplier = 0;
4145
4146 I915_WRITE(dpll_md_reg,
4147 (0 << DPLL_MD_UDI_DIVIDER_SHIFT) |
4148 pixel_multiplier);
Zhao Yakuibb66c512009-09-10 15:45:49 +08004149 } else
4150 I915_WRITE(dpll_md_reg, 0);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004151 } else {
4152 /* write it again -- the BIOS does, after all */
4153 I915_WRITE(dpll_reg, dpll);
4154 }
4155 I915_READ(dpll_reg);
4156 /* Wait for the clocks to stabilize. */
4157 udelay(150);
Jesse Barnes79e53942008-11-07 14:24:08 -08004158 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004159
Jesse Barnes652c3932009-08-17 13:31:43 -07004160 if (is_lvds && has_reduced_clock && i915_powersave) {
4161 I915_WRITE(fp_reg + 4, fp2);
4162 intel_crtc->lowfreq_avail = true;
4163 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004164 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004165 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4166 }
4167 } else {
4168 I915_WRITE(fp_reg + 4, fp);
4169 intel_crtc->lowfreq_avail = false;
4170 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004171 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004172 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4173 }
4174 }
4175
Krzysztof Halasa734b4152010-05-25 18:41:46 +02004176 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4177 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4178 /* the chip adds 2 halflines automatically */
4179 adjusted_mode->crtc_vdisplay -= 1;
4180 adjusted_mode->crtc_vtotal -= 1;
4181 adjusted_mode->crtc_vblank_start -= 1;
4182 adjusted_mode->crtc_vblank_end -= 1;
4183 adjusted_mode->crtc_vsync_end -= 1;
4184 adjusted_mode->crtc_vsync_start -= 1;
4185 } else
4186 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4187
Jesse Barnes79e53942008-11-07 14:24:08 -08004188 I915_WRITE(htot_reg, (adjusted_mode->crtc_hdisplay - 1) |
4189 ((adjusted_mode->crtc_htotal - 1) << 16));
4190 I915_WRITE(hblank_reg, (adjusted_mode->crtc_hblank_start - 1) |
4191 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4192 I915_WRITE(hsync_reg, (adjusted_mode->crtc_hsync_start - 1) |
4193 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4194 I915_WRITE(vtot_reg, (adjusted_mode->crtc_vdisplay - 1) |
4195 ((adjusted_mode->crtc_vtotal - 1) << 16));
4196 I915_WRITE(vblank_reg, (adjusted_mode->crtc_vblank_start - 1) |
4197 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4198 I915_WRITE(vsync_reg, (adjusted_mode->crtc_vsync_start - 1) |
4199 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4200 /* pipesrc and dspsize control the size that is scaled from, which should
4201 * always be the user's requested size.
4202 */
Eric Anholtbad720f2009-10-22 16:11:14 -07004203 if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004204 I915_WRITE(dspsize_reg, ((mode->vdisplay - 1) << 16) |
4205 (mode->hdisplay - 1));
4206 I915_WRITE(dsppos_reg, 0);
4207 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004208 I915_WRITE(pipesrc_reg, ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08004209
Eric Anholtbad720f2009-10-22 16:11:14 -07004210 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004211 I915_WRITE(data_m1_reg, TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnesde9c27b2010-09-10 11:22:02 -07004212 I915_WRITE(data_n1_reg, m_n.gmch_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004213 I915_WRITE(link_m1_reg, m_n.link_m);
4214 I915_WRITE(link_n1_reg, m_n.link_n);
4215
Chris Wilson8e647a22010-08-22 10:54:23 +01004216 if (has_edp_encoder) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004217 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004218 } else {
4219 /* enable FDI RX PLL too */
4220 temp = I915_READ(fdi_rx_reg);
4221 I915_WRITE(fdi_rx_reg, temp | FDI_RX_PLL_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004222 I915_READ(fdi_rx_reg);
4223 udelay(200);
4224
4225 /* enable FDI TX PLL too */
4226 temp = I915_READ(fdi_tx_reg);
4227 I915_WRITE(fdi_tx_reg, temp | FDI_TX_PLL_ENABLE);
4228 I915_READ(fdi_tx_reg);
4229
4230 /* enable FDI RX PCDCLK */
4231 temp = I915_READ(fdi_rx_reg);
4232 I915_WRITE(fdi_rx_reg, temp | FDI_SEL_PCDCLK);
4233 I915_READ(fdi_rx_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004234 udelay(200);
4235 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004236 }
4237
Jesse Barnes79e53942008-11-07 14:24:08 -08004238 I915_WRITE(pipeconf_reg, pipeconf);
4239 I915_READ(pipeconf_reg);
4240
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004241 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004242
Eric Anholtc2416fc2009-11-05 15:30:35 -08004243 if (IS_IRONLAKE(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08004244 /* enable address swizzle for tiling buffer */
4245 temp = I915_READ(DISP_ARB_CTL);
4246 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
4247 }
4248
Jesse Barnes79e53942008-11-07 14:24:08 -08004249 I915_WRITE(dspcntr_reg, dspcntr);
4250
4251 /* Flush the plane changes */
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004252 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004253
4254 intel_update_watermarks(dev);
4255
Jesse Barnes79e53942008-11-07 14:24:08 -08004256 drm_vblank_post_modeset(dev, pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004257
Chris Wilson1f803ee2009-06-06 09:45:59 +01004258 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004259}
4260
4261/** Loads the palette/gamma unit for the CRTC with the prepared values */
4262void intel_crtc_load_lut(struct drm_crtc *crtc)
4263{
4264 struct drm_device *dev = crtc->dev;
4265 struct drm_i915_private *dev_priv = dev->dev_private;
4266 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4267 int palreg = (intel_crtc->pipe == 0) ? PALETTE_A : PALETTE_B;
4268 int i;
4269
4270 /* The clocks have to be on to load the palette. */
4271 if (!crtc->enabled)
4272 return;
4273
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004274 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07004275 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +08004276 palreg = (intel_crtc->pipe == 0) ? LGC_PALETTE_A :
4277 LGC_PALETTE_B;
4278
Jesse Barnes79e53942008-11-07 14:24:08 -08004279 for (i = 0; i < 256; i++) {
4280 I915_WRITE(palreg + 4 * i,
4281 (intel_crtc->lut_r[i] << 16) |
4282 (intel_crtc->lut_g[i] << 8) |
4283 intel_crtc->lut_b[i]);
4284 }
4285}
4286
Chris Wilson560b85b2010-08-07 11:01:38 +01004287static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
4288{
4289 struct drm_device *dev = crtc->dev;
4290 struct drm_i915_private *dev_priv = dev->dev_private;
4291 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4292 bool visible = base != 0;
4293 u32 cntl;
4294
4295 if (intel_crtc->cursor_visible == visible)
4296 return;
4297
4298 cntl = I915_READ(CURACNTR);
4299 if (visible) {
4300 /* On these chipsets we can only modify the base whilst
4301 * the cursor is disabled.
4302 */
4303 I915_WRITE(CURABASE, base);
4304
4305 cntl &= ~(CURSOR_FORMAT_MASK);
4306 /* XXX width must be 64, stride 256 => 0x00 << 28 */
4307 cntl |= CURSOR_ENABLE |
4308 CURSOR_GAMMA_ENABLE |
4309 CURSOR_FORMAT_ARGB;
4310 } else
4311 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
4312 I915_WRITE(CURACNTR, cntl);
4313
4314 intel_crtc->cursor_visible = visible;
4315}
4316
4317static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
4318{
4319 struct drm_device *dev = crtc->dev;
4320 struct drm_i915_private *dev_priv = dev->dev_private;
4321 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4322 int pipe = intel_crtc->pipe;
4323 bool visible = base != 0;
4324
4325 if (intel_crtc->cursor_visible != visible) {
4326 uint32_t cntl = I915_READ(pipe == 0 ? CURACNTR : CURBCNTR);
4327 if (base) {
4328 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
4329 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
4330 cntl |= pipe << 28; /* Connect to correct pipe */
4331 } else {
4332 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
4333 cntl |= CURSOR_MODE_DISABLE;
4334 }
4335 I915_WRITE(pipe == 0 ? CURACNTR : CURBCNTR, cntl);
4336
4337 intel_crtc->cursor_visible = visible;
4338 }
4339 /* and commit changes on next vblank */
4340 I915_WRITE(pipe == 0 ? CURABASE : CURBBASE, base);
4341}
4342
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004343/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
4344static void intel_crtc_update_cursor(struct drm_crtc *crtc)
4345{
4346 struct drm_device *dev = crtc->dev;
4347 struct drm_i915_private *dev_priv = dev->dev_private;
4348 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4349 int pipe = intel_crtc->pipe;
4350 int x = intel_crtc->cursor_x;
4351 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01004352 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004353 bool visible;
4354
4355 pos = 0;
4356
Chris Wilson87f8ebf2010-08-04 12:24:42 +01004357 if (intel_crtc->cursor_on && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004358 base = intel_crtc->cursor_addr;
4359 if (x > (int) crtc->fb->width)
4360 base = 0;
4361
4362 if (y > (int) crtc->fb->height)
4363 base = 0;
4364 } else
4365 base = 0;
4366
4367 if (x < 0) {
4368 if (x + intel_crtc->cursor_width < 0)
4369 base = 0;
4370
4371 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
4372 x = -x;
4373 }
4374 pos |= x << CURSOR_X_SHIFT;
4375
4376 if (y < 0) {
4377 if (y + intel_crtc->cursor_height < 0)
4378 base = 0;
4379
4380 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
4381 y = -y;
4382 }
4383 pos |= y << CURSOR_Y_SHIFT;
4384
4385 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01004386 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004387 return;
4388
4389 I915_WRITE(pipe == 0 ? CURAPOS : CURBPOS, pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01004390 if (IS_845G(dev) || IS_I865G(dev))
4391 i845_update_cursor(crtc, base);
4392 else
4393 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004394
4395 if (visible)
4396 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
4397}
4398
Jesse Barnes79e53942008-11-07 14:24:08 -08004399static int intel_crtc_cursor_set(struct drm_crtc *crtc,
4400 struct drm_file *file_priv,
4401 uint32_t handle,
4402 uint32_t width, uint32_t height)
4403{
4404 struct drm_device *dev = crtc->dev;
4405 struct drm_i915_private *dev_priv = dev->dev_private;
4406 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4407 struct drm_gem_object *bo;
4408 struct drm_i915_gem_object *obj_priv;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004409 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004410 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004411
Zhao Yakui28c97732009-10-09 11:39:41 +08004412 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004413
4414 /* if we want to turn off the cursor ignore width and height */
4415 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08004416 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004417 addr = 0;
4418 bo = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10004419 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004420 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08004421 }
4422
4423 /* Currently we only support 64x64 cursors */
4424 if (width != 64 || height != 64) {
4425 DRM_ERROR("we currently only support 64x64 cursors\n");
4426 return -EINVAL;
4427 }
4428
4429 bo = drm_gem_object_lookup(dev, file_priv, handle);
4430 if (!bo)
4431 return -ENOENT;
4432
Daniel Vetter23010e42010-03-08 13:35:02 +01004433 obj_priv = to_intel_bo(bo);
Jesse Barnes79e53942008-11-07 14:24:08 -08004434
4435 if (bo->size < width * height * 4) {
4436 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10004437 ret = -ENOMEM;
4438 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08004439 }
4440
Dave Airlie71acb5e2008-12-30 20:31:46 +10004441 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004442 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004443 if (!dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004444 ret = i915_gem_object_pin(bo, PAGE_SIZE);
4445 if (ret) {
4446 DRM_ERROR("failed to pin cursor bo\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004447 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004448 }
Chris Wilsone7b526b2010-06-02 08:30:48 +01004449
4450 ret = i915_gem_object_set_to_gtt_domain(bo, 0);
4451 if (ret) {
4452 DRM_ERROR("failed to move cursor bo into the GTT\n");
4453 goto fail_unpin;
4454 }
4455
Jesse Barnes79e53942008-11-07 14:24:08 -08004456 addr = obj_priv->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004457 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004458 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004459 ret = i915_gem_attach_phys_object(dev, bo,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004460 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
4461 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004462 if (ret) {
4463 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004464 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004465 }
4466 addr = obj_priv->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004467 }
4468
Jesse Barnes14b603912009-05-20 16:47:08 -04004469 if (!IS_I9XX(dev))
4470 I915_WRITE(CURSIZE, (height << 12) | width);
4471
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004472 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004473 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05004474 if (dev_priv->info->cursor_needs_physical) {
Dave Airlie71acb5e2008-12-30 20:31:46 +10004475 if (intel_crtc->cursor_bo != bo)
4476 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
4477 } else
4478 i915_gem_object_unpin(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004479 drm_gem_object_unreference(intel_crtc->cursor_bo);
4480 }
Jesse Barnes80824002009-09-10 15:28:06 -07004481
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004482 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004483
4484 intel_crtc->cursor_addr = addr;
4485 intel_crtc->cursor_bo = bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004486 intel_crtc->cursor_width = width;
4487 intel_crtc->cursor_height = height;
4488
4489 intel_crtc_update_cursor(crtc);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05004490
Jesse Barnes79e53942008-11-07 14:24:08 -08004491 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01004492fail_unpin:
4493 i915_gem_object_unpin(bo);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05004494fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10004495 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00004496fail:
4497 drm_gem_object_unreference_unlocked(bo);
Dave Airlie34b8686e2009-01-15 14:03:07 +10004498 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004499}
4500
4501static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
4502{
Jesse Barnes79e53942008-11-07 14:24:08 -08004503 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004504
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004505 intel_crtc->cursor_x = x;
4506 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07004507
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004508 intel_crtc_update_cursor(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004509
4510 return 0;
4511}
4512
4513/** Sets the color ramps on behalf of RandR */
4514void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
4515 u16 blue, int regno)
4516{
4517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4518
4519 intel_crtc->lut_r[regno] = red >> 8;
4520 intel_crtc->lut_g[regno] = green >> 8;
4521 intel_crtc->lut_b[regno] = blue >> 8;
4522}
4523
Dave Airlieb8c00ac2009-10-06 13:54:01 +10004524void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
4525 u16 *blue, int regno)
4526{
4527 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4528
4529 *red = intel_crtc->lut_r[regno] << 8;
4530 *green = intel_crtc->lut_g[regno] << 8;
4531 *blue = intel_crtc->lut_b[regno] << 8;
4532}
4533
Jesse Barnes79e53942008-11-07 14:24:08 -08004534static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01004535 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08004536{
James Simmons72034252010-08-03 01:33:19 +01004537 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08004538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08004539
James Simmons72034252010-08-03 01:33:19 +01004540 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004541 intel_crtc->lut_r[i] = red[i] >> 8;
4542 intel_crtc->lut_g[i] = green[i] >> 8;
4543 intel_crtc->lut_b[i] = blue[i] >> 8;
4544 }
4545
4546 intel_crtc_load_lut(crtc);
4547}
4548
4549/**
4550 * Get a pipe with a simple mode set on it for doing load-based monitor
4551 * detection.
4552 *
4553 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07004554 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08004555 *
Eric Anholtc751ce42010-03-25 11:48:48 -07004556 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08004557 * configured for it. In the future, it could choose to temporarily disable
4558 * some outputs to free up a pipe for its use.
4559 *
4560 * \return crtc, or NULL if no pipes are available.
4561 */
4562
4563/* VESA 640x480x72Hz mode to set on the pipe */
4564static struct drm_display_mode load_detect_mode = {
4565 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
4566 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
4567};
4568
Eric Anholt21d40d32010-03-25 11:11:14 -07004569struct drm_crtc *intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004570 struct drm_connector *connector,
Jesse Barnes79e53942008-11-07 14:24:08 -08004571 struct drm_display_mode *mode,
4572 int *dpms_mode)
4573{
4574 struct intel_crtc *intel_crtc;
4575 struct drm_crtc *possible_crtc;
4576 struct drm_crtc *supported_crtc =NULL;
Chris Wilson4ef69c72010-09-09 15:14:28 +01004577 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004578 struct drm_crtc *crtc = NULL;
4579 struct drm_device *dev = encoder->dev;
4580 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4581 struct drm_crtc_helper_funcs *crtc_funcs;
4582 int i = -1;
4583
4584 /*
4585 * Algorithm gets a little messy:
4586 * - if the connector already has an assigned crtc, use it (but make
4587 * sure it's on first)
4588 * - try to find the first unused crtc that can drive this connector,
4589 * and use that if we find one
4590 * - if there are no unused crtcs available, try to use the first
4591 * one we found that supports the connector
4592 */
4593
4594 /* See if we already have a CRTC for this connector */
4595 if (encoder->crtc) {
4596 crtc = encoder->crtc;
4597 /* Make sure the crtc and connector are running */
4598 intel_crtc = to_intel_crtc(crtc);
4599 *dpms_mode = intel_crtc->dpms_mode;
4600 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4601 crtc_funcs = crtc->helper_private;
4602 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4603 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
4604 }
4605 return crtc;
4606 }
4607
4608 /* Find an unused one (if possible) */
4609 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
4610 i++;
4611 if (!(encoder->possible_crtcs & (1 << i)))
4612 continue;
4613 if (!possible_crtc->enabled) {
4614 crtc = possible_crtc;
4615 break;
4616 }
4617 if (!supported_crtc)
4618 supported_crtc = possible_crtc;
4619 }
4620
4621 /*
4622 * If we didn't find an unused CRTC, don't use any.
4623 */
4624 if (!crtc) {
4625 return NULL;
4626 }
4627
4628 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004629 connector->encoder = encoder;
Eric Anholt21d40d32010-03-25 11:11:14 -07004630 intel_encoder->load_detect_temp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004631
4632 intel_crtc = to_intel_crtc(crtc);
4633 *dpms_mode = intel_crtc->dpms_mode;
4634
4635 if (!crtc->enabled) {
4636 if (!mode)
4637 mode = &load_detect_mode;
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05004638 drm_crtc_helper_set_mode(crtc, mode, 0, 0, crtc->fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08004639 } else {
4640 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
4641 crtc_funcs = crtc->helper_private;
4642 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
4643 }
4644
4645 /* Add this connector to the crtc */
4646 encoder_funcs->mode_set(encoder, &crtc->mode, &crtc->mode);
4647 encoder_funcs->commit(encoder);
4648 }
4649 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004650 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08004651
4652 return crtc;
4653}
4654
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004655void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
4656 struct drm_connector *connector, int dpms_mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08004657{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004658 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08004659 struct drm_device *dev = encoder->dev;
4660 struct drm_crtc *crtc = encoder->crtc;
4661 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
4662 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
4663
Eric Anholt21d40d32010-03-25 11:11:14 -07004664 if (intel_encoder->load_detect_temp) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004665 encoder->crtc = NULL;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08004666 connector->encoder = NULL;
Eric Anholt21d40d32010-03-25 11:11:14 -07004667 intel_encoder->load_detect_temp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004668 crtc->enabled = drm_helper_crtc_in_use(crtc);
4669 drm_helper_disable_unused_functions(dev);
4670 }
4671
Eric Anholtc751ce42010-03-25 11:48:48 -07004672 /* Switch crtc and encoder back off if necessary */
Jesse Barnes79e53942008-11-07 14:24:08 -08004673 if (crtc->enabled && dpms_mode != DRM_MODE_DPMS_ON) {
4674 if (encoder->crtc == crtc)
4675 encoder_funcs->dpms(encoder, dpms_mode);
4676 crtc_funcs->dpms(crtc, dpms_mode);
4677 }
4678}
4679
4680/* Returns the clock of the currently programmed mode of the given pipe. */
4681static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
4682{
4683 struct drm_i915_private *dev_priv = dev->dev_private;
4684 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4685 int pipe = intel_crtc->pipe;
4686 u32 dpll = I915_READ((pipe == 0) ? DPLL_A : DPLL_B);
4687 u32 fp;
4688 intel_clock_t clock;
4689
4690 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
4691 fp = I915_READ((pipe == 0) ? FPA0 : FPB0);
4692 else
4693 fp = I915_READ((pipe == 0) ? FPA1 : FPB1);
4694
4695 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004696 if (IS_PINEVIEW(dev)) {
4697 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
4698 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08004699 } else {
4700 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
4701 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
4702 }
4703
Jesse Barnes79e53942008-11-07 14:24:08 -08004704 if (IS_I9XX(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004705 if (IS_PINEVIEW(dev))
4706 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
4707 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08004708 else
4709 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08004710 DPLL_FPA01_P1_POST_DIV_SHIFT);
4711
4712 switch (dpll & DPLL_MODE_MASK) {
4713 case DPLLB_MODE_DAC_SERIAL:
4714 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
4715 5 : 10;
4716 break;
4717 case DPLLB_MODE_LVDS:
4718 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
4719 7 : 14;
4720 break;
4721 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08004722 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08004723 "mode\n", (int)(dpll & DPLL_MODE_MASK));
4724 return 0;
4725 }
4726
4727 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08004728 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004729 } else {
4730 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
4731
4732 if (is_lvds) {
4733 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
4734 DPLL_FPA01_P1_POST_DIV_SHIFT);
4735 clock.p2 = 14;
4736
4737 if ((dpll & PLL_REF_INPUT_MASK) ==
4738 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
4739 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08004740 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004741 } else
Shaohua Li21778322009-02-23 15:19:16 +08004742 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004743 } else {
4744 if (dpll & PLL_P1_DIVIDE_BY_TWO)
4745 clock.p1 = 2;
4746 else {
4747 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
4748 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
4749 }
4750 if (dpll & PLL_P2_DIVIDE_BY_4)
4751 clock.p2 = 4;
4752 else
4753 clock.p2 = 2;
4754
Shaohua Li21778322009-02-23 15:19:16 +08004755 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004756 }
4757 }
4758
4759 /* XXX: It would be nice to validate the clocks, but we can't reuse
4760 * i830PllIsValid() because it relies on the xf86_config connector
4761 * configuration being accurate, which it isn't necessarily.
4762 */
4763
4764 return clock.dot;
4765}
4766
4767/** Returns the currently programmed mode of the given pipe. */
4768struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
4769 struct drm_crtc *crtc)
4770{
4771 struct drm_i915_private *dev_priv = dev->dev_private;
4772 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4773 int pipe = intel_crtc->pipe;
4774 struct drm_display_mode *mode;
4775 int htot = I915_READ((pipe == 0) ? HTOTAL_A : HTOTAL_B);
4776 int hsync = I915_READ((pipe == 0) ? HSYNC_A : HSYNC_B);
4777 int vtot = I915_READ((pipe == 0) ? VTOTAL_A : VTOTAL_B);
4778 int vsync = I915_READ((pipe == 0) ? VSYNC_A : VSYNC_B);
4779
4780 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
4781 if (!mode)
4782 return NULL;
4783
4784 mode->clock = intel_crtc_clock_get(dev, crtc);
4785 mode->hdisplay = (htot & 0xffff) + 1;
4786 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
4787 mode->hsync_start = (hsync & 0xffff) + 1;
4788 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
4789 mode->vdisplay = (vtot & 0xffff) + 1;
4790 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
4791 mode->vsync_start = (vsync & 0xffff) + 1;
4792 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
4793
4794 drm_mode_set_name(mode);
4795 drm_mode_set_crtcinfo(mode, 0);
4796
4797 return mode;
4798}
4799
Jesse Barnes652c3932009-08-17 13:31:43 -07004800#define GPU_IDLE_TIMEOUT 500 /* ms */
4801
4802/* When this timer fires, we've been idle for awhile */
4803static void intel_gpu_idle_timer(unsigned long arg)
4804{
4805 struct drm_device *dev = (struct drm_device *)arg;
4806 drm_i915_private_t *dev_priv = dev->dev_private;
4807
Zhao Yakui44d98a62009-10-09 11:39:40 +08004808 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004809
4810 dev_priv->busy = false;
4811
Eric Anholt01dfba92009-09-06 15:18:53 -07004812 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004813}
4814
Jesse Barnes652c3932009-08-17 13:31:43 -07004815#define CRTC_IDLE_TIMEOUT 1000 /* ms */
4816
4817static void intel_crtc_idle_timer(unsigned long arg)
4818{
4819 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
4820 struct drm_crtc *crtc = &intel_crtc->base;
4821 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
4822
Zhao Yakui44d98a62009-10-09 11:39:40 +08004823 DRM_DEBUG_DRIVER("idle timer fired, downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004824
4825 intel_crtc->busy = false;
4826
Eric Anholt01dfba92009-09-06 15:18:53 -07004827 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07004828}
4829
Daniel Vetter3dec0092010-08-20 21:40:52 +02004830static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07004831{
4832 struct drm_device *dev = crtc->dev;
4833 drm_i915_private_t *dev_priv = dev->dev_private;
4834 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4835 int pipe = intel_crtc->pipe;
4836 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4837 int dpll = I915_READ(dpll_reg);
4838
Eric Anholtbad720f2009-10-22 16:11:14 -07004839 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004840 return;
4841
4842 if (!dev_priv->lvds_downclock_avail)
4843 return;
4844
4845 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004846 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004847
4848 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004849 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4850 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004851
4852 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
4853 I915_WRITE(dpll_reg, dpll);
4854 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004855 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004856 dpll = I915_READ(dpll_reg);
4857 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08004858 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004859
4860 /* ...and lock them again */
4861 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4862 }
4863
4864 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02004865 mod_timer(&intel_crtc->idle_timer, jiffies +
4866 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004867}
4868
4869static void intel_decrease_pllclock(struct drm_crtc *crtc)
4870{
4871 struct drm_device *dev = crtc->dev;
4872 drm_i915_private_t *dev_priv = dev->dev_private;
4873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4874 int pipe = intel_crtc->pipe;
4875 int dpll_reg = (pipe == 0) ? DPLL_A : DPLL_B;
4876 int dpll = I915_READ(dpll_reg);
4877
Eric Anholtbad720f2009-10-22 16:11:14 -07004878 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07004879 return;
4880
4881 if (!dev_priv->lvds_downclock_avail)
4882 return;
4883
4884 /*
4885 * Since this is called by a timer, we should never get here in
4886 * the manual case.
4887 */
4888 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08004889 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004890
4891 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07004892 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
4893 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07004894
4895 dpll |= DISPLAY_RATE_SELECT_FPA1;
4896 I915_WRITE(dpll_reg, dpll);
4897 dpll = I915_READ(dpll_reg);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07004898 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07004899 dpll = I915_READ(dpll_reg);
4900 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08004901 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07004902
4903 /* ...and lock them again */
4904 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
4905 }
4906
4907}
4908
4909/**
4910 * intel_idle_update - adjust clocks for idleness
4911 * @work: work struct
4912 *
4913 * Either the GPU or display (or both) went idle. Check the busy status
4914 * here and adjust the CRTC and GPU clocks as necessary.
4915 */
4916static void intel_idle_update(struct work_struct *work)
4917{
4918 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
4919 idle_work);
4920 struct drm_device *dev = dev_priv->dev;
4921 struct drm_crtc *crtc;
4922 struct intel_crtc *intel_crtc;
Li Peng45ac22c2010-06-12 23:38:35 +08004923 int enabled = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004924
4925 if (!i915_powersave)
4926 return;
4927
4928 mutex_lock(&dev->struct_mutex);
4929
Jesse Barnes7648fa92010-05-20 14:28:11 -07004930 i915_update_gfx_val(dev_priv);
4931
Jesse Barnes652c3932009-08-17 13:31:43 -07004932 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4933 /* Skip inactive CRTCs */
4934 if (!crtc->fb)
4935 continue;
4936
Li Peng45ac22c2010-06-12 23:38:35 +08004937 enabled++;
Jesse Barnes652c3932009-08-17 13:31:43 -07004938 intel_crtc = to_intel_crtc(crtc);
4939 if (!intel_crtc->busy)
4940 intel_decrease_pllclock(crtc);
4941 }
4942
Li Peng45ac22c2010-06-12 23:38:35 +08004943 if ((enabled == 1) && (IS_I945G(dev) || IS_I945GM(dev))) {
4944 DRM_DEBUG_DRIVER("enable memory self refresh on 945\n");
4945 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
4946 }
4947
Jesse Barnes652c3932009-08-17 13:31:43 -07004948 mutex_unlock(&dev->struct_mutex);
4949}
4950
4951/**
4952 * intel_mark_busy - mark the GPU and possibly the display busy
4953 * @dev: drm device
4954 * @obj: object we're operating on
4955 *
4956 * Callers can use this function to indicate that the GPU is busy processing
4957 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
4958 * buffer), we'll also mark the display as busy, so we know to increase its
4959 * clock frequency.
4960 */
4961void intel_mark_busy(struct drm_device *dev, struct drm_gem_object *obj)
4962{
4963 drm_i915_private_t *dev_priv = dev->dev_private;
4964 struct drm_crtc *crtc = NULL;
4965 struct intel_framebuffer *intel_fb;
4966 struct intel_crtc *intel_crtc;
4967
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08004968 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4969 return;
4970
Li Peng060e6452010-02-10 01:54:24 +08004971 if (!dev_priv->busy) {
4972 if (IS_I945G(dev) || IS_I945GM(dev)) {
4973 u32 fw_blc_self;
Li Pengee980b82010-01-27 19:01:11 +08004974
Li Peng060e6452010-02-10 01:54:24 +08004975 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4976 fw_blc_self = I915_READ(FW_BLC_SELF);
4977 fw_blc_self &= ~FW_BLC_SELF_EN;
4978 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
4979 }
Chris Wilson28cf7982009-11-30 01:08:56 +00004980 dev_priv->busy = true;
Li Peng060e6452010-02-10 01:54:24 +08004981 } else
Chris Wilson28cf7982009-11-30 01:08:56 +00004982 mod_timer(&dev_priv->idle_timer, jiffies +
4983 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07004984
4985 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
4986 if (!crtc->fb)
4987 continue;
4988
4989 intel_crtc = to_intel_crtc(crtc);
4990 intel_fb = to_intel_framebuffer(crtc->fb);
4991 if (intel_fb->obj == obj) {
4992 if (!intel_crtc->busy) {
Li Peng060e6452010-02-10 01:54:24 +08004993 if (IS_I945G(dev) || IS_I945GM(dev)) {
4994 u32 fw_blc_self;
4995
4996 DRM_DEBUG_DRIVER("disable memory self refresh on 945\n");
4997 fw_blc_self = I915_READ(FW_BLC_SELF);
4998 fw_blc_self &= ~FW_BLC_SELF_EN;
4999 I915_WRITE(FW_BLC_SELF, fw_blc_self | FW_BLC_SELF_EN_MASK);
5000 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005001 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005002 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07005003 intel_crtc->busy = true;
5004 } else {
5005 /* Busy -> busy, put off timer */
5006 mod_timer(&intel_crtc->idle_timer, jiffies +
5007 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5008 }
5009 }
5010 }
5011}
5012
Jesse Barnes79e53942008-11-07 14:24:08 -08005013static void intel_crtc_destroy(struct drm_crtc *crtc)
5014{
5015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005016 struct drm_device *dev = crtc->dev;
5017 struct intel_unpin_work *work;
5018 unsigned long flags;
5019
5020 spin_lock_irqsave(&dev->event_lock, flags);
5021 work = intel_crtc->unpin_work;
5022 intel_crtc->unpin_work = NULL;
5023 spin_unlock_irqrestore(&dev->event_lock, flags);
5024
5025 if (work) {
5026 cancel_work_sync(&work->work);
5027 kfree(work);
5028 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005029
5030 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02005031
Jesse Barnes79e53942008-11-07 14:24:08 -08005032 kfree(intel_crtc);
5033}
5034
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005035static void intel_unpin_work_fn(struct work_struct *__work)
5036{
5037 struct intel_unpin_work *work =
5038 container_of(__work, struct intel_unpin_work, work);
5039
5040 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005041 i915_gem_object_unpin(work->old_fb_obj);
Jesse Barnes75dfca82010-02-10 15:09:44 -08005042 drm_gem_object_unreference(work->pending_flip_obj);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005043 drm_gem_object_unreference(work->old_fb_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005044 mutex_unlock(&work->dev->struct_mutex);
5045 kfree(work);
5046}
5047
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005048static void do_intel_finish_page_flip(struct drm_device *dev,
5049 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005050{
5051 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005052 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5053 struct intel_unpin_work *work;
5054 struct drm_i915_gem_object *obj_priv;
5055 struct drm_pending_vblank_event *e;
5056 struct timeval now;
5057 unsigned long flags;
5058
5059 /* Ignore early vblank irqs */
5060 if (intel_crtc == NULL)
5061 return;
5062
5063 spin_lock_irqsave(&dev->event_lock, flags);
5064 work = intel_crtc->unpin_work;
5065 if (work == NULL || !work->pending) {
5066 spin_unlock_irqrestore(&dev->event_lock, flags);
5067 return;
5068 }
5069
5070 intel_crtc->unpin_work = NULL;
5071 drm_vblank_put(dev, intel_crtc->pipe);
5072
5073 if (work->event) {
5074 e = work->event;
5075 do_gettimeofday(&now);
5076 e->event.sequence = drm_vblank_count(dev, intel_crtc->pipe);
5077 e->event.tv_sec = now.tv_sec;
5078 e->event.tv_usec = now.tv_usec;
5079 list_add_tail(&e->base.link,
5080 &e->base.file_priv->event_list);
5081 wake_up_interruptible(&e->base.file_priv->event_wait);
5082 }
5083
5084 spin_unlock_irqrestore(&dev->event_lock, flags);
5085
Daniel Vetter23010e42010-03-08 13:35:02 +01005086 obj_priv = to_intel_bo(work->pending_flip_obj);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005087
5088 /* Initial scanout buffer will have a 0 pending flip count */
5089 if ((atomic_read(&obj_priv->pending_flip) == 0) ||
5090 atomic_dec_and_test(&obj_priv->pending_flip))
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005091 DRM_WAKEUP(&dev_priv->pending_flip_queue);
5092 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07005093
5094 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005095}
5096
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005097void intel_finish_page_flip(struct drm_device *dev, int pipe)
5098{
5099 drm_i915_private_t *dev_priv = dev->dev_private;
5100 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
5101
5102 do_intel_finish_page_flip(dev, crtc);
5103}
5104
5105void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
5106{
5107 drm_i915_private_t *dev_priv = dev->dev_private;
5108 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
5109
5110 do_intel_finish_page_flip(dev, crtc);
5111}
5112
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005113void intel_prepare_page_flip(struct drm_device *dev, int plane)
5114{
5115 drm_i915_private_t *dev_priv = dev->dev_private;
5116 struct intel_crtc *intel_crtc =
5117 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
5118 unsigned long flags;
5119
5120 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08005121 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005122 if ((++intel_crtc->unpin_work->pending) > 1)
5123 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08005124 } else {
5125 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
5126 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005127 spin_unlock_irqrestore(&dev->event_lock, flags);
5128}
5129
5130static int intel_crtc_page_flip(struct drm_crtc *crtc,
5131 struct drm_framebuffer *fb,
5132 struct drm_pending_vblank_event *event)
5133{
5134 struct drm_device *dev = crtc->dev;
5135 struct drm_i915_private *dev_priv = dev->dev_private;
5136 struct intel_framebuffer *intel_fb;
5137 struct drm_i915_gem_object *obj_priv;
5138 struct drm_gem_object *obj;
5139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5140 struct intel_unpin_work *work;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005141 unsigned long flags, offset;
Chris Wilson52e68632010-08-08 10:15:59 +01005142 int pipe = intel_crtc->pipe;
5143 u32 pf, pipesrc;
5144 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005145
5146 work = kzalloc(sizeof *work, GFP_KERNEL);
5147 if (work == NULL)
5148 return -ENOMEM;
5149
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005150 work->event = event;
5151 work->dev = crtc->dev;
5152 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005153 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005154 INIT_WORK(&work->work, intel_unpin_work_fn);
5155
5156 /* We borrow the event spin lock for protecting unpin_work */
5157 spin_lock_irqsave(&dev->event_lock, flags);
5158 if (intel_crtc->unpin_work) {
5159 spin_unlock_irqrestore(&dev->event_lock, flags);
5160 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01005161
5162 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005163 return -EBUSY;
5164 }
5165 intel_crtc->unpin_work = work;
5166 spin_unlock_irqrestore(&dev->event_lock, flags);
5167
5168 intel_fb = to_intel_framebuffer(fb);
5169 obj = intel_fb->obj;
5170
Chris Wilson468f0b42010-05-27 13:18:13 +01005171 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005172 ret = intel_pin_and_fence_fb_obj(dev, obj);
Chris Wilson96b099f2010-06-07 14:03:04 +01005173 if (ret)
5174 goto cleanup_work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005175
Jesse Barnes75dfca82010-02-10 15:09:44 -08005176 /* Reference the objects for the scheduled work. */
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005177 drm_gem_object_reference(work->old_fb_obj);
Jesse Barnes75dfca82010-02-10 15:09:44 -08005178 drm_gem_object_reference(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005179
5180 crtc->fb = fb;
Chris Wilson2dafb1e2010-06-07 14:03:05 +01005181 ret = i915_gem_object_flush_write_domain(obj);
5182 if (ret)
5183 goto cleanup_objs;
Chris Wilson96b099f2010-06-07 14:03:04 +01005184
5185 ret = drm_vblank_get(dev, intel_crtc->pipe);
5186 if (ret)
5187 goto cleanup_objs;
5188
Daniel Vetter23010e42010-03-08 13:35:02 +01005189 obj_priv = to_intel_bo(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005190 atomic_inc(&obj_priv->pending_flip);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08005191 work->pending_flip_obj = obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005192
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005193 if (IS_GEN3(dev) || IS_GEN2(dev)) {
Chris Wilson52e68632010-08-08 10:15:59 +01005194 u32 flip_mask;
5195
5196 if (intel_crtc->plane)
5197 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
5198 else
5199 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
5200
Daniel Vetter6146b3d2010-08-04 21:22:10 +02005201 BEGIN_LP_RING(2);
5202 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
5203 OUT_RING(0);
5204 ADVANCE_LP_RING();
5205 }
Jesse Barnes83f7fd02010-04-05 14:03:51 -07005206
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005207 work->enable_stall_check = true;
5208
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005209 /* Offset into the new buffer for cases of shared fbs between CRTCs */
Chris Wilson52e68632010-08-08 10:15:59 +01005210 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
Jesse Barnesbe9a3db2010-07-23 12:03:37 -07005211
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005212 BEGIN_LP_RING(4);
Chris Wilson52e68632010-08-08 10:15:59 +01005213 switch(INTEL_INFO(dev)->gen) {
5214 case 2:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005215 OUT_RING(MI_DISPLAY_FLIP |
5216 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5217 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005218 OUT_RING(obj_priv->gtt_offset + offset);
5219 OUT_RING(MI_NOOP);
5220 break;
5221
5222 case 3:
Jesse Barnes1afe3e92010-03-26 10:35:20 -07005223 OUT_RING(MI_DISPLAY_FLIP_I915 |
5224 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5225 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005226 OUT_RING(obj_priv->gtt_offset + offset);
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005227 OUT_RING(MI_NOOP);
Chris Wilson52e68632010-08-08 10:15:59 +01005228 break;
5229
5230 case 4:
5231 case 5:
5232 /* i965+ uses the linear or tiled offsets from the
5233 * Display Registers (which do not change across a page-flip)
5234 * so we need only reprogram the base address.
5235 */
Daniel Vetter69d0b962010-08-04 21:22:09 +02005236 OUT_RING(MI_DISPLAY_FLIP |
5237 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5238 OUT_RING(fb->pitch);
Chris Wilson52e68632010-08-08 10:15:59 +01005239 OUT_RING(obj_priv->gtt_offset | obj_priv->tiling_mode);
5240
5241 /* XXX Enabling the panel-fitter across page-flip is so far
5242 * untested on non-native modes, so ignore it for now.
5243 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5244 */
5245 pf = 0;
5246 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5247 OUT_RING(pf | pipesrc);
5248 break;
5249
5250 case 6:
5251 OUT_RING(MI_DISPLAY_FLIP |
5252 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
5253 OUT_RING(fb->pitch | obj_priv->tiling_mode);
5254 OUT_RING(obj_priv->gtt_offset);
5255
5256 pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
5257 pipesrc = I915_READ(pipe == 0 ? PIPEASRC : PIPEBSRC) & 0x0fff0fff;
5258 OUT_RING(pf | pipesrc);
5259 break;
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005260 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005261 ADVANCE_LP_RING();
5262
5263 mutex_unlock(&dev->struct_mutex);
5264
Jesse Barnese5510fa2010-07-01 16:48:37 -07005265 trace_i915_flip_request(intel_crtc->plane, obj);
5266
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005267 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01005268
5269cleanup_objs:
5270 drm_gem_object_unreference(work->old_fb_obj);
5271 drm_gem_object_unreference(obj);
5272cleanup_work:
5273 mutex_unlock(&dev->struct_mutex);
5274
5275 spin_lock_irqsave(&dev->event_lock, flags);
5276 intel_crtc->unpin_work = NULL;
5277 spin_unlock_irqrestore(&dev->event_lock, flags);
5278
5279 kfree(work);
5280
5281 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005282}
5283
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005284static struct drm_crtc_helper_funcs intel_helper_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005285 .dpms = intel_crtc_dpms,
5286 .mode_fixup = intel_crtc_mode_fixup,
5287 .mode_set = intel_crtc_mode_set,
5288 .mode_set_base = intel_pipe_set_base,
Jesse Barnes81255562010-08-02 12:07:50 -07005289 .mode_set_base_atomic = intel_pipe_set_base_atomic,
Dave Airlie068143d2009-10-05 09:58:02 +10005290 .load_lut = intel_crtc_load_lut,
Jesse Barnes79e53942008-11-07 14:24:08 -08005291};
5292
5293static const struct drm_crtc_funcs intel_crtc_funcs = {
5294 .cursor_set = intel_crtc_cursor_set,
5295 .cursor_move = intel_crtc_cursor_move,
5296 .gamma_set = intel_crtc_gamma_set,
5297 .set_config = drm_crtc_helper_set_config,
5298 .destroy = intel_crtc_destroy,
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005299 .page_flip = intel_crtc_page_flip,
Jesse Barnes79e53942008-11-07 14:24:08 -08005300};
5301
5302
Hannes Ederb358d0a2008-12-18 21:18:47 +01005303static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08005304{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005305 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005306 struct intel_crtc *intel_crtc;
5307 int i;
5308
5309 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
5310 if (intel_crtc == NULL)
5311 return;
5312
5313 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
5314
5315 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
5316 intel_crtc->pipe = pipe;
Shaohua Li7662c8b2009-06-26 11:23:55 +08005317 intel_crtc->plane = pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005318 for (i = 0; i < 256; i++) {
5319 intel_crtc->lut_r[i] = i;
5320 intel_crtc->lut_g[i] = i;
5321 intel_crtc->lut_b[i] = i;
5322 }
5323
Jesse Barnes80824002009-09-10 15:28:06 -07005324 /* Swap pipes & planes for FBC on pre-965 */
5325 intel_crtc->pipe = pipe;
5326 intel_crtc->plane = pipe;
5327 if (IS_MOBILE(dev) && (IS_I9XX(dev) && !IS_I965G(dev))) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005328 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07005329 intel_crtc->plane = ((pipe == 0) ? 1 : 0);
5330 }
5331
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08005332 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
5333 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
5334 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
5335 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
5336
Jesse Barnes79e53942008-11-07 14:24:08 -08005337 intel_crtc->cursor_addr = 0;
Chris Wilson032d2a02010-09-06 16:17:22 +01005338 intel_crtc->dpms_mode = -1;
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07005339
5340 if (HAS_PCH_SPLIT(dev)) {
5341 intel_helper_funcs.prepare = ironlake_crtc_prepare;
5342 intel_helper_funcs.commit = ironlake_crtc_commit;
5343 } else {
5344 intel_helper_funcs.prepare = i9xx_crtc_prepare;
5345 intel_helper_funcs.commit = i9xx_crtc_commit;
5346 }
5347
Jesse Barnes79e53942008-11-07 14:24:08 -08005348 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
5349
Jesse Barnes652c3932009-08-17 13:31:43 -07005350 intel_crtc->busy = false;
5351
5352 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
5353 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005354}
5355
Carl Worth08d7b3d2009-04-29 14:43:54 -07005356int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
5357 struct drm_file *file_priv)
5358{
5359 drm_i915_private_t *dev_priv = dev->dev_private;
5360 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02005361 struct drm_mode_object *drmmode_obj;
5362 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005363
5364 if (!dev_priv) {
5365 DRM_ERROR("called with no initialization\n");
5366 return -EINVAL;
5367 }
5368
Daniel Vetterc05422d2009-08-11 16:05:30 +02005369 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
5370 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07005371
Daniel Vetterc05422d2009-08-11 16:05:30 +02005372 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07005373 DRM_ERROR("no such CRTC id\n");
5374 return -EINVAL;
5375 }
5376
Daniel Vetterc05422d2009-08-11 16:05:30 +02005377 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
5378 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005379
Daniel Vetterc05422d2009-08-11 16:05:30 +02005380 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07005381}
5382
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08005383static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005384{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005385 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005386 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005387 int entry = 0;
5388
Chris Wilson4ef69c72010-09-09 15:14:28 +01005389 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5390 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08005391 index_mask |= (1 << entry);
5392 entry++;
5393 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01005394
Jesse Barnes79e53942008-11-07 14:24:08 -08005395 return index_mask;
5396}
5397
Jesse Barnes79e53942008-11-07 14:24:08 -08005398static void intel_setup_outputs(struct drm_device *dev)
5399{
Eric Anholt725e30a2009-01-22 13:01:02 -08005400 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005401 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005402 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005403
Zhenyu Wang541998a2009-06-05 15:38:44 +08005404 if (IS_MOBILE(dev) && !IS_I830(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005405 intel_lvds_init(dev);
5406
Eric Anholtbad720f2009-10-22 16:11:14 -07005407 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005408 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005409
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005410 if (IS_MOBILE(dev) && (I915_READ(DP_A) & DP_DETECTED))
5411 intel_dp_init(dev, DP_A);
5412
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005413 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
5414 intel_dp_init(dev, PCH_DP_D);
5415 }
5416
5417 intel_crt_init(dev);
5418
5419 if (HAS_PCH_SPLIT(dev)) {
5420 int found;
5421
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005422 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08005423 /* PCH SDVOB multiplex with HDMIB */
5424 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005425 if (!found)
5426 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005427 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
5428 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08005429 }
5430
5431 if (I915_READ(HDMIC) & PORT_DETECTED)
5432 intel_hdmi_init(dev, HDMIC);
5433
5434 if (I915_READ(HDMID) & PORT_DETECTED)
5435 intel_hdmi_init(dev, HDMID);
5436
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005437 if (I915_READ(PCH_DP_C) & DP_DETECTED)
5438 intel_dp_init(dev, PCH_DP_C);
5439
Adam Jacksoncb0953d2010-07-16 14:46:29 -04005440 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005441 intel_dp_init(dev, PCH_DP_D);
5442
Zhenyu Wang103a1962009-11-27 11:44:36 +08005443 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08005444 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08005445
Eric Anholt725e30a2009-01-22 13:01:02 -08005446 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005447 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005448 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005449 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
5450 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005451 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005452 }
Ma Ling27185ae2009-08-24 13:50:23 +08005453
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005454 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
5455 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005456 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005457 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005458 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005459
5460 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04005461
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005462 if (I915_READ(SDVOB) & SDVO_DETECTED) {
5463 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005464 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005465 }
Ma Ling27185ae2009-08-24 13:50:23 +08005466
5467 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
5468
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005469 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
5470 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08005471 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005472 }
5473 if (SUPPORTS_INTEGRATED_DP(dev)) {
5474 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005475 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005476 }
Eric Anholt725e30a2009-01-22 13:01:02 -08005477 }
Ma Ling27185ae2009-08-24 13:50:23 +08005478
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005479 if (SUPPORTS_INTEGRATED_DP(dev) &&
5480 (I915_READ(DP_D) & DP_DETECTED)) {
5481 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005482 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08005483 }
Eric Anholtbad720f2009-10-22 16:11:14 -07005484 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005485 intel_dvo_init(dev);
5486
Zhenyu Wang103a1962009-11-27 11:44:36 +08005487 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08005488 intel_tv_init(dev);
5489
Chris Wilson4ef69c72010-09-09 15:14:28 +01005490 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
5491 encoder->base.possible_crtcs = encoder->crtc_mask;
5492 encoder->base.possible_clones =
5493 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08005494 }
5495}
5496
5497static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
5498{
5499 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005500
5501 drm_framebuffer_cleanup(fb);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005502 drm_gem_object_unreference_unlocked(intel_fb->obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005503
5504 kfree(intel_fb);
5505}
5506
5507static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
5508 struct drm_file *file_priv,
5509 unsigned int *handle)
5510{
5511 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
5512 struct drm_gem_object *object = intel_fb->obj;
5513
5514 return drm_gem_handle_create(file_priv, object, handle);
5515}
5516
5517static const struct drm_framebuffer_funcs intel_fb_funcs = {
5518 .destroy = intel_user_framebuffer_destroy,
5519 .create_handle = intel_user_framebuffer_create_handle,
5520};
5521
Dave Airlie38651672010-03-30 05:34:13 +00005522int intel_framebuffer_init(struct drm_device *dev,
5523 struct intel_framebuffer *intel_fb,
5524 struct drm_mode_fb_cmd *mode_cmd,
5525 struct drm_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08005526{
Chris Wilson57cd6502010-08-08 12:34:44 +01005527 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005528 int ret;
5529
Chris Wilson57cd6502010-08-08 12:34:44 +01005530 if (obj_priv->tiling_mode == I915_TILING_Y)
5531 return -EINVAL;
5532
5533 if (mode_cmd->pitch & 63)
5534 return -EINVAL;
5535
5536 switch (mode_cmd->bpp) {
5537 case 8:
5538 case 16:
5539 case 24:
5540 case 32:
5541 break;
5542 default:
5543 return -EINVAL;
5544 }
5545
Jesse Barnes79e53942008-11-07 14:24:08 -08005546 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
5547 if (ret) {
5548 DRM_ERROR("framebuffer init failed %d\n", ret);
5549 return ret;
5550 }
5551
5552 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08005553 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08005554 return 0;
5555}
5556
Jesse Barnes79e53942008-11-07 14:24:08 -08005557static struct drm_framebuffer *
5558intel_user_framebuffer_create(struct drm_device *dev,
5559 struct drm_file *filp,
5560 struct drm_mode_fb_cmd *mode_cmd)
5561{
5562 struct drm_gem_object *obj;
Dave Airlie38651672010-03-30 05:34:13 +00005563 struct intel_framebuffer *intel_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005564 int ret;
5565
5566 obj = drm_gem_object_lookup(dev, filp, mode_cmd->handle);
5567 if (!obj)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005568 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08005569
Dave Airlie38651672010-03-30 05:34:13 +00005570 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5571 if (!intel_fb)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005572 return ERR_PTR(-ENOMEM);
Dave Airlie38651672010-03-30 05:34:13 +00005573
5574 ret = intel_framebuffer_init(dev, intel_fb,
5575 mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08005576 if (ret) {
Luca Barbieribc9025b2010-02-09 05:49:12 +00005577 drm_gem_object_unreference_unlocked(obj);
Dave Airlie38651672010-03-30 05:34:13 +00005578 kfree(intel_fb);
Chris Wilsoncce13ff2010-08-08 13:36:38 +01005579 return ERR_PTR(ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08005580 }
5581
Dave Airlie38651672010-03-30 05:34:13 +00005582 return &intel_fb->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005583}
5584
Jesse Barnes79e53942008-11-07 14:24:08 -08005585static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08005586 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00005587 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08005588};
5589
Chris Wilson9ea8d052010-01-04 18:57:56 +00005590static struct drm_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005591intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00005592{
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005593 struct drm_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005594 int ret;
5595
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005596 ctx = i915_gem_alloc_object(dev, 4096);
5597 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005598 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
5599 return NULL;
5600 }
5601
5602 mutex_lock(&dev->struct_mutex);
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005603 ret = i915_gem_object_pin(ctx, 4096);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005604 if (ret) {
5605 DRM_ERROR("failed to pin power context: %d\n", ret);
5606 goto err_unref;
5607 }
5608
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005609 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005610 if (ret) {
5611 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
5612 goto err_unpin;
5613 }
5614 mutex_unlock(&dev->struct_mutex);
5615
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005616 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00005617
5618err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005619 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005620err_unref:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005621 drm_gem_object_unreference(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005622 mutex_unlock(&dev->struct_mutex);
5623 return NULL;
5624}
5625
Jesse Barnes7648fa92010-05-20 14:28:11 -07005626bool ironlake_set_drps(struct drm_device *dev, u8 val)
5627{
5628 struct drm_i915_private *dev_priv = dev->dev_private;
5629 u16 rgvswctl;
5630
5631 rgvswctl = I915_READ16(MEMSWCTL);
5632 if (rgvswctl & MEMCTL_CMD_STS) {
5633 DRM_DEBUG("gpu busy, RCS change rejected\n");
5634 return false; /* still busy with another command */
5635 }
5636
5637 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
5638 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
5639 I915_WRITE16(MEMSWCTL, rgvswctl);
5640 POSTING_READ16(MEMSWCTL);
5641
5642 rgvswctl |= MEMCTL_CMD_STS;
5643 I915_WRITE16(MEMSWCTL, rgvswctl);
5644
5645 return true;
5646}
5647
Jesse Barnesf97108d2010-01-29 11:27:07 -08005648void ironlake_enable_drps(struct drm_device *dev)
5649{
5650 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005651 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005652 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005653
Jesse Barnesea056c12010-09-10 10:02:13 -07005654 /* Enable temp reporting */
5655 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
5656 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
5657
Jesse Barnesf97108d2010-01-29 11:27:07 -08005658 /* 100ms RC evaluation intervals */
5659 I915_WRITE(RCUPEI, 100000);
5660 I915_WRITE(RCDNEI, 100000);
5661
5662 /* Set max/min thresholds to 90ms and 80ms respectively */
5663 I915_WRITE(RCBMAXAVG, 90000);
5664 I915_WRITE(RCBMINAVG, 80000);
5665
5666 I915_WRITE(MEMIHYST, 1);
5667
5668 /* Set up min, max, and cur for interrupt handling */
5669 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
5670 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
5671 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
5672 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005673 fstart = fmax;
5674
Jesse Barnesf97108d2010-01-29 11:27:07 -08005675 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
5676 PXVFREQ_PX_SHIFT;
5677
Jesse Barnes7648fa92010-05-20 14:28:11 -07005678 dev_priv->fmax = fstart; /* IPS callback will increase this */
5679 dev_priv->fstart = fstart;
5680
5681 dev_priv->max_delay = fmax;
Jesse Barnesf97108d2010-01-29 11:27:07 -08005682 dev_priv->min_delay = fmin;
5683 dev_priv->cur_delay = fstart;
5684
Jesse Barnes7648fa92010-05-20 14:28:11 -07005685 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n", fmax, fmin,
5686 fstart);
5687
Jesse Barnesf97108d2010-01-29 11:27:07 -08005688 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
5689
5690 /*
5691 * Interrupts will be enabled in ironlake_irq_postinstall
5692 */
5693
5694 I915_WRITE(VIDSTART, vstart);
5695 POSTING_READ(VIDSTART);
5696
5697 rgvmodectl |= MEMMODE_SWMODE_EN;
5698 I915_WRITE(MEMMODECTL, rgvmodectl);
5699
Chris Wilson481b6af2010-08-23 17:43:35 +01005700 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01005701 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08005702 msleep(1);
5703
Jesse Barnes7648fa92010-05-20 14:28:11 -07005704 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005705
Jesse Barnes7648fa92010-05-20 14:28:11 -07005706 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
5707 I915_READ(0x112e0);
5708 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
5709 dev_priv->last_count2 = I915_READ(0x112f4);
5710 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005711}
5712
5713void ironlake_disable_drps(struct drm_device *dev)
5714{
5715 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07005716 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005717
5718 /* Ack interrupts, disable EFC interrupt */
5719 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
5720 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
5721 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
5722 I915_WRITE(DEIIR, DE_PCU_EVENT);
5723 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
5724
5725 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07005726 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08005727 msleep(1);
5728 rgvswctl |= MEMCTL_CMD_STS;
5729 I915_WRITE(MEMSWCTL, rgvswctl);
5730 msleep(1);
5731
5732}
5733
Jesse Barnes7648fa92010-05-20 14:28:11 -07005734static unsigned long intel_pxfreq(u32 vidfreq)
5735{
5736 unsigned long freq;
5737 int div = (vidfreq & 0x3f0000) >> 16;
5738 int post = (vidfreq & 0x3000) >> 12;
5739 int pre = (vidfreq & 0x7);
5740
5741 if (!pre)
5742 return 0;
5743
5744 freq = ((div * 133333) / ((1<<post) * pre));
5745
5746 return freq;
5747}
5748
5749void intel_init_emon(struct drm_device *dev)
5750{
5751 struct drm_i915_private *dev_priv = dev->dev_private;
5752 u32 lcfuse;
5753 u8 pxw[16];
5754 int i;
5755
5756 /* Disable to program */
5757 I915_WRITE(ECR, 0);
5758 POSTING_READ(ECR);
5759
5760 /* Program energy weights for various events */
5761 I915_WRITE(SDEW, 0x15040d00);
5762 I915_WRITE(CSIEW0, 0x007f0000);
5763 I915_WRITE(CSIEW1, 0x1e220004);
5764 I915_WRITE(CSIEW2, 0x04000004);
5765
5766 for (i = 0; i < 5; i++)
5767 I915_WRITE(PEW + (i * 4), 0);
5768 for (i = 0; i < 3; i++)
5769 I915_WRITE(DEW + (i * 4), 0);
5770
5771 /* Program P-state weights to account for frequency power adjustment */
5772 for (i = 0; i < 16; i++) {
5773 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5774 unsigned long freq = intel_pxfreq(pxvidfreq);
5775 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5776 PXVFREQ_PX_SHIFT;
5777 unsigned long val;
5778
5779 val = vid * vid;
5780 val *= (freq / 1000);
5781 val *= 255;
5782 val /= (127*127*900);
5783 if (val > 0xff)
5784 DRM_ERROR("bad pxval: %ld\n", val);
5785 pxw[i] = val;
5786 }
5787 /* Render standby states get 0 weight */
5788 pxw[14] = 0;
5789 pxw[15] = 0;
5790
5791 for (i = 0; i < 4; i++) {
5792 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5793 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5794 I915_WRITE(PXW + (i * 4), val);
5795 }
5796
5797 /* Adjust magic regs to magic values (more experimental results) */
5798 I915_WRITE(OGW0, 0);
5799 I915_WRITE(OGW1, 0);
5800 I915_WRITE(EG0, 0x00007f00);
5801 I915_WRITE(EG1, 0x0000000e);
5802 I915_WRITE(EG2, 0x000e0000);
5803 I915_WRITE(EG3, 0x68000300);
5804 I915_WRITE(EG4, 0x42000000);
5805 I915_WRITE(EG5, 0x00140031);
5806 I915_WRITE(EG6, 0);
5807 I915_WRITE(EG7, 0);
5808
5809 for (i = 0; i < 8; i++)
5810 I915_WRITE(PXWL + (i * 4), 0);
5811
5812 /* Enable PMON + select events */
5813 I915_WRITE(ECR, 0x80000019);
5814
5815 lcfuse = I915_READ(LCFUSE02);
5816
5817 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
5818}
5819
Jesse Barnes652c3932009-08-17 13:31:43 -07005820void intel_init_clock_gating(struct drm_device *dev)
5821{
5822 struct drm_i915_private *dev_priv = dev->dev_private;
5823
5824 /*
5825 * Disable clock gating reported to work incorrectly according to the
5826 * specs, but enable as much else as we can.
5827 */
Eric Anholtbad720f2009-10-22 16:11:14 -07005828 if (HAS_PCH_SPLIT(dev)) {
Eric Anholt8956c8b2010-03-18 13:21:14 -07005829 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
5830
5831 if (IS_IRONLAKE(dev)) {
5832 /* Required for FBC */
5833 dspclk_gate |= DPFDUNIT_CLOCK_GATE_DISABLE;
5834 /* Required for CxSR */
5835 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
5836
5837 I915_WRITE(PCH_3DCGDIS0,
5838 MARIUNIT_CLOCK_GATE_DISABLE |
5839 SVSMUNIT_CLOCK_GATE_DISABLE);
5840 }
5841
5842 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005843
5844 /*
5845 * According to the spec the following bits should be set in
5846 * order to enable memory self-refresh
5847 * The bit 22/21 of 0x42004
5848 * The bit 5 of 0x42020
5849 * The bit 15 of 0x45000
5850 */
5851 if (IS_IRONLAKE(dev)) {
5852 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5853 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5854 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
5855 I915_WRITE(ILK_DSPCLK_GATE,
5856 (I915_READ(ILK_DSPCLK_GATE) |
5857 ILK_DPARB_CLK_GATE));
5858 I915_WRITE(DISP_ARB_CTL,
5859 (I915_READ(DISP_ARB_CTL) |
5860 DISP_FBC_WM_DIS));
Jesse Barnesdd8849c2010-09-09 11:58:02 -07005861 I915_WRITE(WM3_LP_ILK, 0);
5862 I915_WRITE(WM2_LP_ILK, 0);
5863 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005864 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005865 /*
5866 * Based on the document from hardware guys the following bits
5867 * should be set unconditionally in order to enable FBC.
5868 * The bit 22 of 0x42000
5869 * The bit 22 of 0x42004
5870 * The bit 7,8,9 of 0x42020.
5871 */
5872 if (IS_IRONLAKE_M(dev)) {
5873 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5874 I915_READ(ILK_DISPLAY_CHICKEN1) |
5875 ILK_FBCQ_DIS);
5876 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5877 I915_READ(ILK_DISPLAY_CHICKEN2) |
5878 ILK_DPARB_GATE);
5879 I915_WRITE(ILK_DSPCLK_GATE,
5880 I915_READ(ILK_DSPCLK_GATE) |
5881 ILK_DPFC_DIS1 |
5882 ILK_DPFC_DIS2 |
5883 ILK_CLK_FBC);
5884 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005885 return;
Zhenyu Wangc03342f2009-09-29 11:01:23 +08005886 } else if (IS_G4X(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005887 uint32_t dspclk_gate;
5888 I915_WRITE(RENCLK_GATE_D1, 0);
5889 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
5890 GS_UNIT_CLOCK_GATE_DISABLE |
5891 CL_UNIT_CLOCK_GATE_DISABLE);
5892 I915_WRITE(RAMCLK_GATE_D, 0);
5893 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
5894 OVRUNIT_CLOCK_GATE_DISABLE |
5895 OVCUNIT_CLOCK_GATE_DISABLE;
5896 if (IS_GM45(dev))
5897 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
5898 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
5899 } else if (IS_I965GM(dev)) {
5900 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
5901 I915_WRITE(RENCLK_GATE_D2, 0);
5902 I915_WRITE(DSPCLK_GATE_D, 0);
5903 I915_WRITE(RAMCLK_GATE_D, 0);
5904 I915_WRITE16(DEUC, 0);
5905 } else if (IS_I965G(dev)) {
5906 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
5907 I965_RCC_CLOCK_GATE_DISABLE |
5908 I965_RCPB_CLOCK_GATE_DISABLE |
5909 I965_ISC_CLOCK_GATE_DISABLE |
5910 I965_FBC_CLOCK_GATE_DISABLE);
5911 I915_WRITE(RENCLK_GATE_D2, 0);
5912 } else if (IS_I9XX(dev)) {
5913 u32 dstate = I915_READ(D_STATE);
5914
5915 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
5916 DSTATE_DOT_CLOCK_GATING;
5917 I915_WRITE(D_STATE, dstate);
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02005918 } else if (IS_I85X(dev) || IS_I865G(dev)) {
Jesse Barnes652c3932009-08-17 13:31:43 -07005919 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
5920 } else if (IS_I830(dev)) {
5921 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
5922 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005923
5924 /*
5925 * GPU can automatically power down the render unit if given a page
5926 * to save state.
5927 */
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005928 if (IS_IRONLAKE_M(dev)) {
5929 if (dev_priv->renderctx == NULL)
5930 dev_priv->renderctx = intel_alloc_context_page(dev);
5931 if (dev_priv->renderctx) {
5932 struct drm_i915_gem_object *obj_priv;
5933 obj_priv = to_intel_bo(dev_priv->renderctx);
5934 if (obj_priv) {
5935 BEGIN_LP_RING(4);
5936 OUT_RING(MI_SET_CONTEXT);
5937 OUT_RING(obj_priv->gtt_offset |
5938 MI_MM_SPACE_GTT |
5939 MI_SAVE_EXT_STATE_EN |
5940 MI_RESTORE_EXT_STATE_EN |
5941 MI_RESTORE_INHIBIT);
5942 OUT_RING(MI_NOOP);
5943 OUT_RING(MI_FLUSH);
5944 ADVANCE_LP_RING();
5945 }
Chris Wilsonbc416062010-09-07 21:51:02 +01005946 } else
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005947 DRM_DEBUG_KMS("Failed to allocate render context."
Chris Wilsonbc416062010-09-07 21:51:02 +01005948 "Disable RC6\n");
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005949 }
5950
Andrew Lutomirski1d3c36ad2009-12-21 10:10:22 -05005951 if (I915_HAS_RC6(dev) && drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005952 struct drm_i915_gem_object *obj_priv = NULL;
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005953
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005954 if (dev_priv->pwrctx) {
Daniel Vetter23010e42010-03-08 13:35:02 +01005955 obj_priv = to_intel_bo(dev_priv->pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005956 } else {
Chris Wilson9ea8d052010-01-04 18:57:56 +00005957 struct drm_gem_object *pwrctx;
5958
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08005959 pwrctx = intel_alloc_context_page(dev);
Chris Wilson9ea8d052010-01-04 18:57:56 +00005960 if (pwrctx) {
5961 dev_priv->pwrctx = pwrctx;
Daniel Vetter23010e42010-03-08 13:35:02 +01005962 obj_priv = to_intel_bo(pwrctx);
Andrew Lutomirski7e8b60f2009-11-08 13:49:51 -05005963 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005964 }
5965
Chris Wilson9ea8d052010-01-04 18:57:56 +00005966 if (obj_priv) {
5967 I915_WRITE(PWRCTXA, obj_priv->gtt_offset | PWRCTX_EN);
5968 I915_WRITE(MCHBAR_RENDER_STANDBY,
5969 I915_READ(MCHBAR_RENDER_STANDBY) & ~RCX_SW_EXIT);
5970 }
Jesse Barnes97f5ab62009-10-08 10:16:48 -07005971 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005972}
5973
Jesse Barnese70236a2009-09-21 10:42:27 -07005974/* Set up chip specific display functions */
5975static void intel_init_display(struct drm_device *dev)
5976{
5977 struct drm_i915_private *dev_priv = dev->dev_private;
5978
5979 /* We always want a DPMS function */
Eric Anholtbad720f2009-10-22 16:11:14 -07005980 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005981 dev_priv->display.dpms = ironlake_crtc_dpms;
Jesse Barnese70236a2009-09-21 10:42:27 -07005982 else
5983 dev_priv->display.dpms = i9xx_crtc_dpms;
5984
Adam Jacksonee5382a2010-04-23 11:17:39 -04005985 if (I915_HAS_FBC(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08005986 if (IS_IRONLAKE_M(dev)) {
5987 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
5988 dev_priv->display.enable_fbc = ironlake_enable_fbc;
5989 dev_priv->display.disable_fbc = ironlake_disable_fbc;
5990 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07005991 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
5992 dev_priv->display.enable_fbc = g4x_enable_fbc;
5993 dev_priv->display.disable_fbc = g4x_disable_fbc;
Robert Hooker8d06a1e2010-03-19 15:13:27 -04005994 } else if (IS_I965GM(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07005995 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
5996 dev_priv->display.enable_fbc = i8xx_enable_fbc;
5997 dev_priv->display.disable_fbc = i8xx_disable_fbc;
5998 }
Jesse Barnes74dff282009-09-14 15:39:40 -07005999 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07006000 }
6001
6002 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006003 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07006004 dev_priv->display.get_display_clock_speed =
6005 i945_get_display_clock_speed;
6006 else if (IS_I915G(dev))
6007 dev_priv->display.get_display_clock_speed =
6008 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006009 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006010 dev_priv->display.get_display_clock_speed =
6011 i9xx_misc_get_display_clock_speed;
6012 else if (IS_I915GM(dev))
6013 dev_priv->display.get_display_clock_speed =
6014 i915gm_get_display_clock_speed;
6015 else if (IS_I865G(dev))
6016 dev_priv->display.get_display_clock_speed =
6017 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02006018 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006019 dev_priv->display.get_display_clock_speed =
6020 i855_get_display_clock_speed;
6021 else /* 852, 830 */
6022 dev_priv->display.get_display_clock_speed =
6023 i830_get_display_clock_speed;
6024
6025 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006026 if (HAS_PCH_SPLIT(dev)) {
6027 if (IS_IRONLAKE(dev)) {
6028 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
6029 dev_priv->display.update_wm = ironlake_update_wm;
6030 else {
6031 DRM_DEBUG_KMS("Failed to get proper latency. "
6032 "Disable CxSR\n");
6033 dev_priv->display.update_wm = NULL;
6034 }
6035 } else
6036 dev_priv->display.update_wm = NULL;
6037 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08006038 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08006039 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08006040 dev_priv->fsb_freq,
6041 dev_priv->mem_freq)) {
6042 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08006043 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08006044 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08006045 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08006046 dev_priv->fsb_freq, dev_priv->mem_freq);
6047 /* Disable CxSR and never update its watermark again */
6048 pineview_disable_cxsr(dev);
6049 dev_priv->display.update_wm = NULL;
6050 } else
6051 dev_priv->display.update_wm = pineview_update_wm;
6052 } else if (IS_G4X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006053 dev_priv->display.update_wm = g4x_update_wm;
6054 else if (IS_I965G(dev))
6055 dev_priv->display.update_wm = i965_update_wm;
Adam Jackson8f4695e2010-04-16 18:20:57 -04006056 else if (IS_I9XX(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07006057 dev_priv->display.update_wm = i9xx_update_wm;
6058 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04006059 } else if (IS_I85X(dev)) {
6060 dev_priv->display.update_wm = i9xx_update_wm;
6061 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07006062 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04006063 dev_priv->display.update_wm = i830_update_wm;
6064 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07006065 dev_priv->display.get_fifo_size = i845_get_fifo_size;
6066 else
6067 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07006068 }
6069}
6070
Jesse Barnesb690e962010-07-19 13:53:12 -07006071/*
6072 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
6073 * resume, or other times. This quirk makes sure that's the case for
6074 * affected systems.
6075 */
6076static void quirk_pipea_force (struct drm_device *dev)
6077{
6078 struct drm_i915_private *dev_priv = dev->dev_private;
6079
6080 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
6081 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
6082}
6083
6084struct intel_quirk {
6085 int device;
6086 int subsystem_vendor;
6087 int subsystem_device;
6088 void (*hook)(struct drm_device *dev);
6089};
6090
6091struct intel_quirk intel_quirks[] = {
6092 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
6093 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
6094 /* HP Mini needs pipe A force quirk (LP: #322104) */
6095 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
6096
6097 /* Thinkpad R31 needs pipe A force quirk */
6098 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
6099 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
6100 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
6101
6102 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
6103 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
6104 /* ThinkPad X40 needs pipe A force quirk */
6105
6106 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
6107 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
6108
6109 /* 855 & before need to leave pipe A & dpll A up */
6110 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6111 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
6112};
6113
6114static void intel_init_quirks(struct drm_device *dev)
6115{
6116 struct pci_dev *d = dev->pdev;
6117 int i;
6118
6119 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
6120 struct intel_quirk *q = &intel_quirks[i];
6121
6122 if (d->device == q->device &&
6123 (d->subsystem_vendor == q->subsystem_vendor ||
6124 q->subsystem_vendor == PCI_ANY_ID) &&
6125 (d->subsystem_device == q->subsystem_device ||
6126 q->subsystem_device == PCI_ANY_ID))
6127 q->hook(dev);
6128 }
6129}
6130
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006131/* Disable the VGA plane that we never use */
6132static void i915_disable_vga(struct drm_device *dev)
6133{
6134 struct drm_i915_private *dev_priv = dev->dev_private;
6135 u8 sr1;
6136 u32 vga_reg;
6137
6138 if (HAS_PCH_SPLIT(dev))
6139 vga_reg = CPU_VGACNTRL;
6140 else
6141 vga_reg = VGACNTRL;
6142
6143 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
6144 outb(1, VGA_SR_INDEX);
6145 sr1 = inb(VGA_SR_DATA);
6146 outb(sr1 | 1<<5, VGA_SR_DATA);
6147 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
6148 udelay(300);
6149
6150 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
6151 POSTING_READ(vga_reg);
6152}
6153
Jesse Barnes79e53942008-11-07 14:24:08 -08006154void intel_modeset_init(struct drm_device *dev)
6155{
Jesse Barnes652c3932009-08-17 13:31:43 -07006156 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006157 int i;
6158
6159 drm_mode_config_init(dev);
6160
6161 dev->mode_config.min_width = 0;
6162 dev->mode_config.min_height = 0;
6163
6164 dev->mode_config.funcs = (void *)&intel_mode_funcs;
6165
Jesse Barnesb690e962010-07-19 13:53:12 -07006166 intel_init_quirks(dev);
6167
Jesse Barnese70236a2009-09-21 10:42:27 -07006168 intel_init_display(dev);
6169
Jesse Barnes79e53942008-11-07 14:24:08 -08006170 if (IS_I965G(dev)) {
6171 dev->mode_config.max_width = 8192;
6172 dev->mode_config.max_height = 8192;
Keith Packard5e4d6fa2009-07-12 23:53:17 -07006173 } else if (IS_I9XX(dev)) {
6174 dev->mode_config.max_width = 4096;
6175 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08006176 } else {
6177 dev->mode_config.max_width = 2048;
6178 dev->mode_config.max_height = 2048;
6179 }
6180
6181 /* set memory base */
6182 if (IS_I9XX(dev))
6183 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 2);
6184 else
6185 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 0);
6186
6187 if (IS_MOBILE(dev) || IS_I9XX(dev))
Dave Airliea3524f12010-06-06 18:59:41 +10006188 dev_priv->num_pipe = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08006189 else
Dave Airliea3524f12010-06-06 18:59:41 +10006190 dev_priv->num_pipe = 1;
Zhao Yakui28c97732009-10-09 11:39:41 +08006191 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10006192 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08006193
Dave Airliea3524f12010-06-06 18:59:41 +10006194 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006195 intel_crtc_init(dev, i);
6196 }
6197
6198 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07006199
6200 intel_init_clock_gating(dev);
6201
Jesse Barnes9cce37f2010-08-13 15:11:26 -07006202 /* Just disable it once at startup */
6203 i915_disable_vga(dev);
6204
Jesse Barnes7648fa92010-05-20 14:28:11 -07006205 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08006206 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006207 intel_init_emon(dev);
6208 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08006209
Jesse Barnes652c3932009-08-17 13:31:43 -07006210 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
6211 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
6212 (unsigned long)dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02006213
6214 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006215}
6216
6217void intel_modeset_cleanup(struct drm_device *dev)
6218{
Jesse Barnes652c3932009-08-17 13:31:43 -07006219 struct drm_i915_private *dev_priv = dev->dev_private;
6220 struct drm_crtc *crtc;
6221 struct intel_crtc *intel_crtc;
6222
6223 mutex_lock(&dev->struct_mutex);
6224
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006225 drm_kms_helper_poll_fini(dev);
Dave Airlie38651672010-03-30 05:34:13 +00006226 intel_fbdev_fini(dev);
6227
Jesse Barnes652c3932009-08-17 13:31:43 -07006228 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6229 /* Skip inactive CRTCs */
6230 if (!crtc->fb)
6231 continue;
6232
6233 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02006234 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006235 }
6236
Jesse Barnese70236a2009-09-21 10:42:27 -07006237 if (dev_priv->display.disable_fbc)
6238 dev_priv->display.disable_fbc(dev);
6239
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006240 if (dev_priv->renderctx) {
6241 struct drm_i915_gem_object *obj_priv;
6242
6243 obj_priv = to_intel_bo(dev_priv->renderctx);
6244 I915_WRITE(CCID, obj_priv->gtt_offset &~ CCID_EN);
6245 I915_READ(CCID);
6246 i915_gem_object_unpin(dev_priv->renderctx);
6247 drm_gem_object_unreference(dev_priv->renderctx);
6248 }
6249
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006250 if (dev_priv->pwrctx) {
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006251 struct drm_i915_gem_object *obj_priv;
6252
Daniel Vetter23010e42010-03-08 13:35:02 +01006253 obj_priv = to_intel_bo(dev_priv->pwrctx);
Kristian Høgsbergc1b5dea2009-11-11 12:19:18 -05006254 I915_WRITE(PWRCTXA, obj_priv->gtt_offset &~ PWRCTX_EN);
6255 I915_READ(PWRCTXA);
Jesse Barnes97f5ab62009-10-08 10:16:48 -07006256 i915_gem_object_unpin(dev_priv->pwrctx);
6257 drm_gem_object_unreference(dev_priv->pwrctx);
6258 }
6259
Jesse Barnesf97108d2010-01-29 11:27:07 -08006260 if (IS_IRONLAKE_M(dev))
6261 ironlake_disable_drps(dev);
6262
Kristian Høgsberg69341a52009-11-11 12:19:17 -05006263 mutex_unlock(&dev->struct_mutex);
6264
Daniel Vetter6c0d93502010-08-20 18:26:46 +02006265 /* Disable the irq before mode object teardown, for the irq might
6266 * enqueue unpin/hotplug work. */
6267 drm_irq_uninstall(dev);
6268 cancel_work_sync(&dev_priv->hotplug_work);
6269
Daniel Vetter3dec0092010-08-20 21:40:52 +02006270 /* Shut off idle work before the crtcs get freed. */
6271 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6272 intel_crtc = to_intel_crtc(crtc);
6273 del_timer_sync(&intel_crtc->idle_timer);
6274 }
6275 del_timer_sync(&dev_priv->idle_timer);
6276 cancel_work_sync(&dev_priv->idle_work);
6277
Jesse Barnes79e53942008-11-07 14:24:08 -08006278 drm_mode_config_cleanup(dev);
6279}
6280
Dave Airlie28d52042009-09-21 14:33:58 +10006281/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08006282 * Return which encoder is currently attached for connector.
6283 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01006284struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08006285{
Chris Wilsondf0e9242010-09-09 16:20:55 +01006286 return &intel_attached_encoder(connector)->base;
6287}
Jesse Barnes79e53942008-11-07 14:24:08 -08006288
Chris Wilsondf0e9242010-09-09 16:20:55 +01006289void intel_connector_attach_encoder(struct intel_connector *connector,
6290 struct intel_encoder *encoder)
6291{
6292 connector->encoder = encoder;
6293 drm_mode_connector_attach_encoder(&connector->base,
6294 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006295}
Dave Airlie28d52042009-09-21 14:33:58 +10006296
6297/*
6298 * set vga decode state - true == enable VGA decode
6299 */
6300int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
6301{
6302 struct drm_i915_private *dev_priv = dev->dev_private;
6303 u16 gmch_ctrl;
6304
6305 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
6306 if (state)
6307 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
6308 else
6309 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
6310 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
6311 return 0;
6312}