blob: f9c1cf5362985d2d73650b9a0bfd28aae662460d [file] [log] [blame]
Thierry Redinga1702852009-03-27 00:12:24 -07001/*
Paul Gortmaker3396c782012-01-27 13:36:01 +00002 * linux/drivers/net/ethernet/ethoc.c
Thierry Redinga1702852009-03-27 00:12:24 -07003 *
4 * Copyright (C) 2007-2008 Avionic Design Development GmbH
5 * Copyright (C) 2008-2009 Avionic Design GmbH
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * Written by Thierry Reding <thierry.reding@avionic-design.de>
12 */
13
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000014#include <linux/dma-mapping.h>
Thierry Redinga1702852009-03-27 00:12:24 -070015#include <linux/etherdevice.h>
16#include <linux/crc32.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000017#include <linux/interrupt.h>
Thierry Redinga1702852009-03-27 00:12:24 -070018#include <linux/io.h>
19#include <linux/mii.h>
20#include <linux/phy.h>
21#include <linux/platform_device.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040022#include <linux/sched.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Jonas Bonne0f42582010-11-25 02:30:25 +000024#include <linux/of.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040025#include <linux/module.h>
Thierry Redinga1702852009-03-27 00:12:24 -070026#include <net/ethoc.h>
27
Thomas Chou0baa0802009-10-04 23:33:20 +000028static int buffer_size = 0x8000; /* 32 KBytes */
29module_param(buffer_size, int, 0);
30MODULE_PARM_DESC(buffer_size, "DMA buffer allocation size");
31
Thierry Redinga1702852009-03-27 00:12:24 -070032/* register offsets */
33#define MODER 0x00
34#define INT_SOURCE 0x04
35#define INT_MASK 0x08
36#define IPGT 0x0c
37#define IPGR1 0x10
38#define IPGR2 0x14
39#define PACKETLEN 0x18
40#define COLLCONF 0x1c
41#define TX_BD_NUM 0x20
42#define CTRLMODER 0x24
43#define MIIMODER 0x28
44#define MIICOMMAND 0x2c
45#define MIIADDRESS 0x30
46#define MIITX_DATA 0x34
47#define MIIRX_DATA 0x38
48#define MIISTATUS 0x3c
49#define MAC_ADDR0 0x40
50#define MAC_ADDR1 0x44
51#define ETH_HASH0 0x48
52#define ETH_HASH1 0x4c
53#define ETH_TXCTRL 0x50
Max Filippov11129092014-01-31 09:41:06 +040054#define ETH_END 0x54
Thierry Redinga1702852009-03-27 00:12:24 -070055
56/* mode register */
57#define MODER_RXEN (1 << 0) /* receive enable */
58#define MODER_TXEN (1 << 1) /* transmit enable */
59#define MODER_NOPRE (1 << 2) /* no preamble */
60#define MODER_BRO (1 << 3) /* broadcast address */
61#define MODER_IAM (1 << 4) /* individual address mode */
62#define MODER_PRO (1 << 5) /* promiscuous mode */
63#define MODER_IFG (1 << 6) /* interframe gap for incoming frames */
64#define MODER_LOOP (1 << 7) /* loopback */
65#define MODER_NBO (1 << 8) /* no back-off */
66#define MODER_EDE (1 << 9) /* excess defer enable */
67#define MODER_FULLD (1 << 10) /* full duplex */
68#define MODER_RESET (1 << 11) /* FIXME: reset (undocumented) */
69#define MODER_DCRC (1 << 12) /* delayed CRC enable */
70#define MODER_CRC (1 << 13) /* CRC enable */
71#define MODER_HUGE (1 << 14) /* huge packets enable */
72#define MODER_PAD (1 << 15) /* padding enabled */
73#define MODER_RSM (1 << 16) /* receive small packets */
74
75/* interrupt source and mask registers */
76#define INT_MASK_TXF (1 << 0) /* transmit frame */
77#define INT_MASK_TXE (1 << 1) /* transmit error */
78#define INT_MASK_RXF (1 << 2) /* receive frame */
79#define INT_MASK_RXE (1 << 3) /* receive error */
80#define INT_MASK_BUSY (1 << 4)
81#define INT_MASK_TXC (1 << 5) /* transmit control frame */
82#define INT_MASK_RXC (1 << 6) /* receive control frame */
83
84#define INT_MASK_TX (INT_MASK_TXF | INT_MASK_TXE)
85#define INT_MASK_RX (INT_MASK_RXF | INT_MASK_RXE)
86
87#define INT_MASK_ALL ( \
88 INT_MASK_TXF | INT_MASK_TXE | \
89 INT_MASK_RXF | INT_MASK_RXE | \
90 INT_MASK_TXC | INT_MASK_RXC | \
91 INT_MASK_BUSY \
92 )
93
94/* packet length register */
95#define PACKETLEN_MIN(min) (((min) & 0xffff) << 16)
96#define PACKETLEN_MAX(max) (((max) & 0xffff) << 0)
97#define PACKETLEN_MIN_MAX(min, max) (PACKETLEN_MIN(min) | \
98 PACKETLEN_MAX(max))
99
100/* transmit buffer number register */
101#define TX_BD_NUM_VAL(x) (((x) <= 0x80) ? (x) : 0x80)
102
103/* control module mode register */
104#define CTRLMODER_PASSALL (1 << 0) /* pass all receive frames */
105#define CTRLMODER_RXFLOW (1 << 1) /* receive control flow */
106#define CTRLMODER_TXFLOW (1 << 2) /* transmit control flow */
107
108/* MII mode register */
109#define MIIMODER_CLKDIV(x) ((x) & 0xfe) /* needs to be an even number */
110#define MIIMODER_NOPRE (1 << 8) /* no preamble */
111
112/* MII command register */
113#define MIICOMMAND_SCAN (1 << 0) /* scan status */
114#define MIICOMMAND_READ (1 << 1) /* read status */
115#define MIICOMMAND_WRITE (1 << 2) /* write control data */
116
117/* MII address register */
118#define MIIADDRESS_FIAD(x) (((x) & 0x1f) << 0)
119#define MIIADDRESS_RGAD(x) (((x) & 0x1f) << 8)
120#define MIIADDRESS_ADDR(phy, reg) (MIIADDRESS_FIAD(phy) | \
121 MIIADDRESS_RGAD(reg))
122
123/* MII transmit data register */
124#define MIITX_DATA_VAL(x) ((x) & 0xffff)
125
126/* MII receive data register */
127#define MIIRX_DATA_VAL(x) ((x) & 0xffff)
128
129/* MII status register */
130#define MIISTATUS_LINKFAIL (1 << 0)
131#define MIISTATUS_BUSY (1 << 1)
132#define MIISTATUS_INVALID (1 << 2)
133
134/* TX buffer descriptor */
135#define TX_BD_CS (1 << 0) /* carrier sense lost */
136#define TX_BD_DF (1 << 1) /* defer indication */
137#define TX_BD_LC (1 << 2) /* late collision */
138#define TX_BD_RL (1 << 3) /* retransmission limit */
139#define TX_BD_RETRY_MASK (0x00f0)
140#define TX_BD_RETRY(x) (((x) & 0x00f0) >> 4)
141#define TX_BD_UR (1 << 8) /* transmitter underrun */
142#define TX_BD_CRC (1 << 11) /* TX CRC enable */
143#define TX_BD_PAD (1 << 12) /* pad enable for short packets */
144#define TX_BD_WRAP (1 << 13)
145#define TX_BD_IRQ (1 << 14) /* interrupt request enable */
146#define TX_BD_READY (1 << 15) /* TX buffer ready */
147#define TX_BD_LEN(x) (((x) & 0xffff) << 16)
148#define TX_BD_LEN_MASK (0xffff << 16)
149
150#define TX_BD_STATS (TX_BD_CS | TX_BD_DF | TX_BD_LC | \
151 TX_BD_RL | TX_BD_RETRY_MASK | TX_BD_UR)
152
153/* RX buffer descriptor */
154#define RX_BD_LC (1 << 0) /* late collision */
155#define RX_BD_CRC (1 << 1) /* RX CRC error */
156#define RX_BD_SF (1 << 2) /* short frame */
157#define RX_BD_TL (1 << 3) /* too long */
158#define RX_BD_DN (1 << 4) /* dribble nibble */
159#define RX_BD_IS (1 << 5) /* invalid symbol */
160#define RX_BD_OR (1 << 6) /* receiver overrun */
161#define RX_BD_MISS (1 << 7)
162#define RX_BD_CF (1 << 8) /* control frame */
163#define RX_BD_WRAP (1 << 13)
164#define RX_BD_IRQ (1 << 14) /* interrupt request enable */
165#define RX_BD_EMPTY (1 << 15)
166#define RX_BD_LEN(x) (((x) & 0xffff) << 16)
167
168#define RX_BD_STATS (RX_BD_LC | RX_BD_CRC | RX_BD_SF | RX_BD_TL | \
169 RX_BD_DN | RX_BD_IS | RX_BD_OR | RX_BD_MISS)
170
171#define ETHOC_BUFSIZ 1536
172#define ETHOC_ZLEN 64
173#define ETHOC_BD_BASE 0x400
174#define ETHOC_TIMEOUT (HZ / 2)
175#define ETHOC_MII_TIMEOUT (1 + (HZ / 5))
176
177/**
178 * struct ethoc - driver-private device structure
179 * @iobase: pointer to I/O memory region
180 * @membase: pointer to buffer memory region
Thomas Chou0baa0802009-10-04 23:33:20 +0000181 * @dma_alloc: dma allocated buffer size
Thomas Chouee02a4e2010-05-23 16:44:02 +0000182 * @io_region_size: I/O memory region size
Max Filippovbee7bac2014-01-31 09:41:07 +0400183 * @num_bd: number of buffer descriptors
Thierry Redinga1702852009-03-27 00:12:24 -0700184 * @num_tx: number of send buffers
185 * @cur_tx: last send buffer written
186 * @dty_tx: last buffer actually sent
187 * @num_rx: number of receive buffers
188 * @cur_rx: current receive buffer
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000189 * @vma: pointer to array of virtual memory addresses for buffers
Thierry Redinga1702852009-03-27 00:12:24 -0700190 * @netdev: pointer to network device structure
191 * @napi: NAPI structure
Thierry Redinga1702852009-03-27 00:12:24 -0700192 * @msg_enable: device state flags
Thierry Redinga1702852009-03-27 00:12:24 -0700193 * @lock: device lock
194 * @phy: attached PHY
195 * @mdio: MDIO bus for PHY access
196 * @phy_id: address of attached PHY
197 */
198struct ethoc {
199 void __iomem *iobase;
200 void __iomem *membase;
Thomas Chou0baa0802009-10-04 23:33:20 +0000201 int dma_alloc;
Thomas Chouee02a4e2010-05-23 16:44:02 +0000202 resource_size_t io_region_size;
Thierry Redinga1702852009-03-27 00:12:24 -0700203
Max Filippovbee7bac2014-01-31 09:41:07 +0400204 unsigned int num_bd;
Thierry Redinga1702852009-03-27 00:12:24 -0700205 unsigned int num_tx;
206 unsigned int cur_tx;
207 unsigned int dty_tx;
208
209 unsigned int num_rx;
210 unsigned int cur_rx;
211
Barry Grussling72aa8e12013-01-27 18:44:36 +0000212 void **vma;
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000213
Thierry Redinga1702852009-03-27 00:12:24 -0700214 struct net_device *netdev;
215 struct napi_struct napi;
Thierry Redinga1702852009-03-27 00:12:24 -0700216 u32 msg_enable;
217
Thierry Redinga1702852009-03-27 00:12:24 -0700218 spinlock_t lock;
219
220 struct phy_device *phy;
221 struct mii_bus *mdio;
222 s8 phy_id;
223};
224
225/**
226 * struct ethoc_bd - buffer descriptor
227 * @stat: buffer statistics
228 * @addr: physical memory address
229 */
230struct ethoc_bd {
231 u32 stat;
232 u32 addr;
233};
234
Thomas Chou16dd18b2009-10-07 14:16:42 +0000235static inline u32 ethoc_read(struct ethoc *dev, loff_t offset)
Thierry Redinga1702852009-03-27 00:12:24 -0700236{
237 return ioread32(dev->iobase + offset);
238}
239
Thomas Chou16dd18b2009-10-07 14:16:42 +0000240static inline void ethoc_write(struct ethoc *dev, loff_t offset, u32 data)
Thierry Redinga1702852009-03-27 00:12:24 -0700241{
242 iowrite32(data, dev->iobase + offset);
243}
244
Thomas Chou16dd18b2009-10-07 14:16:42 +0000245static inline void ethoc_read_bd(struct ethoc *dev, int index,
246 struct ethoc_bd *bd)
Thierry Redinga1702852009-03-27 00:12:24 -0700247{
248 loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
249 bd->stat = ethoc_read(dev, offset + 0);
250 bd->addr = ethoc_read(dev, offset + 4);
251}
252
Thomas Chou16dd18b2009-10-07 14:16:42 +0000253static inline void ethoc_write_bd(struct ethoc *dev, int index,
Thierry Redinga1702852009-03-27 00:12:24 -0700254 const struct ethoc_bd *bd)
255{
256 loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
257 ethoc_write(dev, offset + 0, bd->stat);
258 ethoc_write(dev, offset + 4, bd->addr);
259}
260
Thomas Chou16dd18b2009-10-07 14:16:42 +0000261static inline void ethoc_enable_irq(struct ethoc *dev, u32 mask)
Thierry Redinga1702852009-03-27 00:12:24 -0700262{
263 u32 imask = ethoc_read(dev, INT_MASK);
264 imask |= mask;
265 ethoc_write(dev, INT_MASK, imask);
266}
267
Thomas Chou16dd18b2009-10-07 14:16:42 +0000268static inline void ethoc_disable_irq(struct ethoc *dev, u32 mask)
Thierry Redinga1702852009-03-27 00:12:24 -0700269{
270 u32 imask = ethoc_read(dev, INT_MASK);
271 imask &= ~mask;
272 ethoc_write(dev, INT_MASK, imask);
273}
274
Thomas Chou16dd18b2009-10-07 14:16:42 +0000275static inline void ethoc_ack_irq(struct ethoc *dev, u32 mask)
Thierry Redinga1702852009-03-27 00:12:24 -0700276{
277 ethoc_write(dev, INT_SOURCE, mask);
278}
279
Thomas Chou16dd18b2009-10-07 14:16:42 +0000280static inline void ethoc_enable_rx_and_tx(struct ethoc *dev)
Thierry Redinga1702852009-03-27 00:12:24 -0700281{
282 u32 mode = ethoc_read(dev, MODER);
283 mode |= MODER_RXEN | MODER_TXEN;
284 ethoc_write(dev, MODER, mode);
285}
286
Thomas Chou16dd18b2009-10-07 14:16:42 +0000287static inline void ethoc_disable_rx_and_tx(struct ethoc *dev)
Thierry Redinga1702852009-03-27 00:12:24 -0700288{
289 u32 mode = ethoc_read(dev, MODER);
290 mode &= ~(MODER_RXEN | MODER_TXEN);
291 ethoc_write(dev, MODER, mode);
292}
293
David S. Miller5cf3e032010-07-07 18:23:19 -0700294static int ethoc_init_ring(struct ethoc *dev, unsigned long mem_start)
Thierry Redinga1702852009-03-27 00:12:24 -0700295{
296 struct ethoc_bd bd;
297 int i;
Barry Grussling72aa8e12013-01-27 18:44:36 +0000298 void *vma;
Thierry Redinga1702852009-03-27 00:12:24 -0700299
300 dev->cur_tx = 0;
301 dev->dty_tx = 0;
302 dev->cur_rx = 0;
303
Jonas Bonnee4f56b2010-06-11 02:47:36 +0000304 ethoc_write(dev, TX_BD_NUM, dev->num_tx);
305
Thierry Redinga1702852009-03-27 00:12:24 -0700306 /* setup transmission buffers */
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000307 bd.addr = mem_start;
Thierry Redinga1702852009-03-27 00:12:24 -0700308 bd.stat = TX_BD_IRQ | TX_BD_CRC;
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000309 vma = dev->membase;
Thierry Redinga1702852009-03-27 00:12:24 -0700310
311 for (i = 0; i < dev->num_tx; i++) {
312 if (i == dev->num_tx - 1)
313 bd.stat |= TX_BD_WRAP;
314
315 ethoc_write_bd(dev, i, &bd);
316 bd.addr += ETHOC_BUFSIZ;
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000317
318 dev->vma[i] = vma;
319 vma += ETHOC_BUFSIZ;
Thierry Redinga1702852009-03-27 00:12:24 -0700320 }
321
Thierry Redinga1702852009-03-27 00:12:24 -0700322 bd.stat = RX_BD_EMPTY | RX_BD_IRQ;
323
324 for (i = 0; i < dev->num_rx; i++) {
325 if (i == dev->num_rx - 1)
326 bd.stat |= RX_BD_WRAP;
327
328 ethoc_write_bd(dev, dev->num_tx + i, &bd);
329 bd.addr += ETHOC_BUFSIZ;
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000330
331 dev->vma[dev->num_tx + i] = vma;
332 vma += ETHOC_BUFSIZ;
Thierry Redinga1702852009-03-27 00:12:24 -0700333 }
334
335 return 0;
336}
337
338static int ethoc_reset(struct ethoc *dev)
339{
340 u32 mode;
341
342 /* TODO: reset controller? */
343
344 ethoc_disable_rx_and_tx(dev);
345
346 /* TODO: setup registers */
347
348 /* enable FCS generation and automatic padding */
349 mode = ethoc_read(dev, MODER);
350 mode |= MODER_CRC | MODER_PAD;
351 ethoc_write(dev, MODER, mode);
352
353 /* set full-duplex mode */
354 mode = ethoc_read(dev, MODER);
355 mode |= MODER_FULLD;
356 ethoc_write(dev, MODER, mode);
357 ethoc_write(dev, IPGT, 0x15);
358
359 ethoc_ack_irq(dev, INT_MASK_ALL);
360 ethoc_enable_irq(dev, INT_MASK_ALL);
361 ethoc_enable_rx_and_tx(dev);
362 return 0;
363}
364
365static unsigned int ethoc_update_rx_stats(struct ethoc *dev,
366 struct ethoc_bd *bd)
367{
368 struct net_device *netdev = dev->netdev;
369 unsigned int ret = 0;
370
371 if (bd->stat & RX_BD_TL) {
372 dev_err(&netdev->dev, "RX: frame too long\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000373 netdev->stats.rx_length_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700374 ret++;
375 }
376
377 if (bd->stat & RX_BD_SF) {
378 dev_err(&netdev->dev, "RX: frame too short\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000379 netdev->stats.rx_length_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700380 ret++;
381 }
382
383 if (bd->stat & RX_BD_DN) {
384 dev_err(&netdev->dev, "RX: dribble nibble\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000385 netdev->stats.rx_frame_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700386 }
387
388 if (bd->stat & RX_BD_CRC) {
389 dev_err(&netdev->dev, "RX: wrong CRC\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000390 netdev->stats.rx_crc_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700391 ret++;
392 }
393
394 if (bd->stat & RX_BD_OR) {
395 dev_err(&netdev->dev, "RX: overrun\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000396 netdev->stats.rx_over_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700397 ret++;
398 }
399
400 if (bd->stat & RX_BD_MISS)
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000401 netdev->stats.rx_missed_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700402
403 if (bd->stat & RX_BD_LC) {
404 dev_err(&netdev->dev, "RX: late collision\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000405 netdev->stats.collisions++;
Thierry Redinga1702852009-03-27 00:12:24 -0700406 ret++;
407 }
408
409 return ret;
410}
411
412static int ethoc_rx(struct net_device *dev, int limit)
413{
414 struct ethoc *priv = netdev_priv(dev);
415 int count;
416
417 for (count = 0; count < limit; ++count) {
418 unsigned int entry;
419 struct ethoc_bd bd;
420
Jonas Bonn6a632622010-11-25 02:30:32 +0000421 entry = priv->num_tx + priv->cur_rx;
Thierry Redinga1702852009-03-27 00:12:24 -0700422 ethoc_read_bd(priv, entry, &bd);
Jonas Bonn20f70dd2010-11-25 02:30:28 +0000423 if (bd.stat & RX_BD_EMPTY) {
424 ethoc_ack_irq(priv, INT_MASK_RX);
425 /* If packet (interrupt) came in between checking
426 * BD_EMTPY and clearing the interrupt source, then we
427 * risk missing the packet as the RX interrupt won't
428 * trigger right away when we reenable it; hence, check
429 * BD_EMTPY here again to make sure there isn't such a
430 * packet waiting for us...
431 */
432 ethoc_read_bd(priv, entry, &bd);
433 if (bd.stat & RX_BD_EMPTY)
434 break;
435 }
Thierry Redinga1702852009-03-27 00:12:24 -0700436
437 if (ethoc_update_rx_stats(priv, &bd) == 0) {
438 int size = bd.stat >> 16;
Eric Dumazet89d71a62009-10-13 05:34:20 +0000439 struct sk_buff *skb;
Thomas Chou050f91d2009-10-04 23:33:19 +0000440
441 size -= 4; /* strip the CRC */
Eric Dumazet89d71a62009-10-13 05:34:20 +0000442 skb = netdev_alloc_skb_ip_align(dev, size);
Thomas Chou050f91d2009-10-04 23:33:19 +0000443
Thierry Redinga1702852009-03-27 00:12:24 -0700444 if (likely(skb)) {
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000445 void *src = priv->vma[entry];
Thierry Redinga1702852009-03-27 00:12:24 -0700446 memcpy_fromio(skb_put(skb, size), src, size);
447 skb->protocol = eth_type_trans(skb, dev);
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000448 dev->stats.rx_packets++;
449 dev->stats.rx_bytes += size;
Thierry Redinga1702852009-03-27 00:12:24 -0700450 netif_receive_skb(skb);
451 } else {
452 if (net_ratelimit())
Barry Grussling72aa8e12013-01-27 18:44:36 +0000453 dev_warn(&dev->dev,
454 "low on memory - packet dropped\n");
Thierry Redinga1702852009-03-27 00:12:24 -0700455
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000456 dev->stats.rx_dropped++;
Thierry Redinga1702852009-03-27 00:12:24 -0700457 break;
458 }
459 }
460
461 /* clear the buffer descriptor so it can be reused */
462 bd.stat &= ~RX_BD_STATS;
463 bd.stat |= RX_BD_EMPTY;
464 ethoc_write_bd(priv, entry, &bd);
Jonas Bonn6a632622010-11-25 02:30:32 +0000465 if (++priv->cur_rx == priv->num_rx)
466 priv->cur_rx = 0;
Thierry Redinga1702852009-03-27 00:12:24 -0700467 }
468
469 return count;
470}
471
Jonas Bonn4f64bcb2010-11-25 02:30:31 +0000472static void ethoc_update_tx_stats(struct ethoc *dev, struct ethoc_bd *bd)
Thierry Redinga1702852009-03-27 00:12:24 -0700473{
474 struct net_device *netdev = dev->netdev;
475
476 if (bd->stat & TX_BD_LC) {
477 dev_err(&netdev->dev, "TX: late collision\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000478 netdev->stats.tx_window_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700479 }
480
481 if (bd->stat & TX_BD_RL) {
482 dev_err(&netdev->dev, "TX: retransmit limit\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000483 netdev->stats.tx_aborted_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700484 }
485
486 if (bd->stat & TX_BD_UR) {
487 dev_err(&netdev->dev, "TX: underrun\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000488 netdev->stats.tx_fifo_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700489 }
490
491 if (bd->stat & TX_BD_CS) {
492 dev_err(&netdev->dev, "TX: carrier sense lost\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000493 netdev->stats.tx_carrier_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700494 }
495
496 if (bd->stat & TX_BD_STATS)
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000497 netdev->stats.tx_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700498
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000499 netdev->stats.collisions += (bd->stat >> 4) & 0xf;
500 netdev->stats.tx_bytes += bd->stat >> 16;
501 netdev->stats.tx_packets++;
Thierry Redinga1702852009-03-27 00:12:24 -0700502}
503
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000504static int ethoc_tx(struct net_device *dev, int limit)
Thierry Redinga1702852009-03-27 00:12:24 -0700505{
506 struct ethoc *priv = netdev_priv(dev);
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000507 int count;
508 struct ethoc_bd bd;
Thierry Redinga1702852009-03-27 00:12:24 -0700509
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000510 for (count = 0; count < limit; ++count) {
511 unsigned int entry;
Thierry Redinga1702852009-03-27 00:12:24 -0700512
Jonas Bonn6a632622010-11-25 02:30:32 +0000513 entry = priv->dty_tx & (priv->num_tx-1);
Thierry Redinga1702852009-03-27 00:12:24 -0700514
515 ethoc_read_bd(priv, entry, &bd);
Thierry Redinga1702852009-03-27 00:12:24 -0700516
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000517 if (bd.stat & TX_BD_READY || (priv->dty_tx == priv->cur_tx)) {
518 ethoc_ack_irq(priv, INT_MASK_TX);
519 /* If interrupt came in between reading in the BD
520 * and clearing the interrupt source, then we risk
521 * missing the event as the TX interrupt won't trigger
522 * right away when we reenable it; hence, check
523 * BD_EMPTY here again to make sure there isn't such an
524 * event pending...
525 */
526 ethoc_read_bd(priv, entry, &bd);
527 if (bd.stat & TX_BD_READY ||
528 (priv->dty_tx == priv->cur_tx))
529 break;
530 }
531
Jonas Bonn4f64bcb2010-11-25 02:30:31 +0000532 ethoc_update_tx_stats(priv, &bd);
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000533 priv->dty_tx++;
Thierry Redinga1702852009-03-27 00:12:24 -0700534 }
535
536 if ((priv->cur_tx - priv->dty_tx) <= (priv->num_tx / 2))
537 netif_wake_queue(dev);
538
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000539 return count;
Thierry Redinga1702852009-03-27 00:12:24 -0700540}
541
542static irqreturn_t ethoc_interrupt(int irq, void *dev_id)
543{
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000544 struct net_device *dev = dev_id;
Thierry Redinga1702852009-03-27 00:12:24 -0700545 struct ethoc *priv = netdev_priv(dev);
546 u32 pending;
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000547 u32 mask;
Thierry Redinga1702852009-03-27 00:12:24 -0700548
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000549 /* Figure out what triggered the interrupt...
550 * The tricky bit here is that the interrupt source bits get
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300551 * set in INT_SOURCE for an event regardless of whether that
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000552 * event is masked or not. Thus, in order to figure out what
553 * triggered the interrupt, we need to remove the sources
554 * for all events that are currently masked. This behaviour
555 * is not particularly well documented but reasonable...
556 */
557 mask = ethoc_read(priv, INT_MASK);
Thierry Redinga1702852009-03-27 00:12:24 -0700558 pending = ethoc_read(priv, INT_SOURCE);
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000559 pending &= mask;
560
Barry Grussling72aa8e12013-01-27 18:44:36 +0000561 if (unlikely(pending == 0))
Thierry Redinga1702852009-03-27 00:12:24 -0700562 return IRQ_NONE;
Thierry Redinga1702852009-03-27 00:12:24 -0700563
Thomas Chou50c54a52009-10-07 14:16:43 +0000564 ethoc_ack_irq(priv, pending);
Thierry Redinga1702852009-03-27 00:12:24 -0700565
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000566 /* We always handle the dropped packet interrupt */
Thierry Redinga1702852009-03-27 00:12:24 -0700567 if (pending & INT_MASK_BUSY) {
568 dev_err(&dev->dev, "packet dropped\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000569 dev->stats.rx_dropped++;
Thierry Redinga1702852009-03-27 00:12:24 -0700570 }
571
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000572 /* Handle receive/transmit event by switching to polling */
573 if (pending & (INT_MASK_TX | INT_MASK_RX)) {
574 ethoc_disable_irq(priv, INT_MASK_TX | INT_MASK_RX);
575 napi_schedule(&priv->napi);
Thierry Redinga1702852009-03-27 00:12:24 -0700576 }
577
Thierry Redinga1702852009-03-27 00:12:24 -0700578 return IRQ_HANDLED;
579}
580
581static int ethoc_get_mac_address(struct net_device *dev, void *addr)
582{
583 struct ethoc *priv = netdev_priv(dev);
584 u8 *mac = (u8 *)addr;
585 u32 reg;
586
587 reg = ethoc_read(priv, MAC_ADDR0);
588 mac[2] = (reg >> 24) & 0xff;
589 mac[3] = (reg >> 16) & 0xff;
590 mac[4] = (reg >> 8) & 0xff;
591 mac[5] = (reg >> 0) & 0xff;
592
593 reg = ethoc_read(priv, MAC_ADDR1);
594 mac[0] = (reg >> 8) & 0xff;
595 mac[1] = (reg >> 0) & 0xff;
596
597 return 0;
598}
599
600static int ethoc_poll(struct napi_struct *napi, int budget)
601{
602 struct ethoc *priv = container_of(napi, struct ethoc, napi);
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000603 int rx_work_done = 0;
604 int tx_work_done = 0;
Thierry Redinga1702852009-03-27 00:12:24 -0700605
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000606 rx_work_done = ethoc_rx(priv->netdev, budget);
607 tx_work_done = ethoc_tx(priv->netdev, budget);
608
609 if (rx_work_done < budget && tx_work_done < budget) {
Thierry Redinga1702852009-03-27 00:12:24 -0700610 napi_complete(napi);
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000611 ethoc_enable_irq(priv, INT_MASK_TX | INT_MASK_RX);
Thierry Redinga1702852009-03-27 00:12:24 -0700612 }
613
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000614 return rx_work_done;
Thierry Redinga1702852009-03-27 00:12:24 -0700615}
616
617static int ethoc_mdio_read(struct mii_bus *bus, int phy, int reg)
618{
Thierry Redinga1702852009-03-27 00:12:24 -0700619 struct ethoc *priv = bus->priv;
Jonas Bonn8dac4282010-11-25 02:30:30 +0000620 int i;
Thierry Redinga1702852009-03-27 00:12:24 -0700621
622 ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
623 ethoc_write(priv, MIICOMMAND, MIICOMMAND_READ);
624
Barry Grussling72aa8e12013-01-27 18:44:36 +0000625 for (i = 0; i < 5; i++) {
Thierry Redinga1702852009-03-27 00:12:24 -0700626 u32 status = ethoc_read(priv, MIISTATUS);
627 if (!(status & MIISTATUS_BUSY)) {
628 u32 data = ethoc_read(priv, MIIRX_DATA);
629 /* reset MII command register */
630 ethoc_write(priv, MIICOMMAND, 0);
631 return data;
632 }
Barry Grussling72aa8e12013-01-27 18:44:36 +0000633 usleep_range(100, 200);
Thierry Redinga1702852009-03-27 00:12:24 -0700634 }
635
636 return -EBUSY;
637}
638
639static int ethoc_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
640{
Thierry Redinga1702852009-03-27 00:12:24 -0700641 struct ethoc *priv = bus->priv;
Jonas Bonn8dac4282010-11-25 02:30:30 +0000642 int i;
Thierry Redinga1702852009-03-27 00:12:24 -0700643
644 ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
645 ethoc_write(priv, MIITX_DATA, val);
646 ethoc_write(priv, MIICOMMAND, MIICOMMAND_WRITE);
647
Barry Grussling72aa8e12013-01-27 18:44:36 +0000648 for (i = 0; i < 5; i++) {
Thierry Redinga1702852009-03-27 00:12:24 -0700649 u32 stat = ethoc_read(priv, MIISTATUS);
Jonas Bonnb46773d2010-06-11 02:47:39 +0000650 if (!(stat & MIISTATUS_BUSY)) {
651 /* reset MII command register */
652 ethoc_write(priv, MIICOMMAND, 0);
Thierry Redinga1702852009-03-27 00:12:24 -0700653 return 0;
Jonas Bonnb46773d2010-06-11 02:47:39 +0000654 }
Barry Grussling72aa8e12013-01-27 18:44:36 +0000655 usleep_range(100, 200);
Thierry Redinga1702852009-03-27 00:12:24 -0700656 }
657
658 return -EBUSY;
659}
660
661static int ethoc_mdio_reset(struct mii_bus *bus)
662{
663 return 0;
664}
665
666static void ethoc_mdio_poll(struct net_device *dev)
667{
668}
669
Bill Pembertona0a4efe2012-12-03 09:24:09 -0500670static int ethoc_mdio_probe(struct net_device *dev)
Thierry Redinga1702852009-03-27 00:12:24 -0700671{
672 struct ethoc *priv = netdev_priv(dev);
673 struct phy_device *phy;
Jonas Bonn637f33b82010-06-11 02:47:37 +0000674 int err;
Thierry Redinga1702852009-03-27 00:12:24 -0700675
Barry Grussling72aa8e12013-01-27 18:44:36 +0000676 if (priv->phy_id != -1)
Jonas Bonn637f33b82010-06-11 02:47:37 +0000677 phy = priv->mdio->phy_map[priv->phy_id];
Barry Grussling72aa8e12013-01-27 18:44:36 +0000678 else
Jonas Bonn637f33b82010-06-11 02:47:37 +0000679 phy = phy_find_first(priv->mdio);
Thierry Redinga1702852009-03-27 00:12:24 -0700680
681 if (!phy) {
682 dev_err(&dev->dev, "no PHY found\n");
683 return -ENXIO;
684 }
685
Florian Fainellif9a8f832013-01-14 00:52:52 +0000686 err = phy_connect_direct(dev, phy, ethoc_mdio_poll,
687 PHY_INTERFACE_MODE_GMII);
Jonas Bonn637f33b82010-06-11 02:47:37 +0000688 if (err) {
Thierry Redinga1702852009-03-27 00:12:24 -0700689 dev_err(&dev->dev, "could not attach to PHY\n");
Jonas Bonn637f33b82010-06-11 02:47:37 +0000690 return err;
Thierry Redinga1702852009-03-27 00:12:24 -0700691 }
692
693 priv->phy = phy;
694 return 0;
695}
696
697static int ethoc_open(struct net_device *dev)
698{
699 struct ethoc *priv = netdev_priv(dev);
Thierry Redinga1702852009-03-27 00:12:24 -0700700 int ret;
701
702 ret = request_irq(dev->irq, ethoc_interrupt, IRQF_SHARED,
703 dev->name, dev);
704 if (ret)
705 return ret;
706
David S. Miller5cf3e032010-07-07 18:23:19 -0700707 ethoc_init_ring(priv, dev->mem_start);
Thierry Redinga1702852009-03-27 00:12:24 -0700708 ethoc_reset(priv);
709
710 if (netif_queue_stopped(dev)) {
711 dev_dbg(&dev->dev, " resuming queue\n");
712 netif_wake_queue(dev);
713 } else {
714 dev_dbg(&dev->dev, " starting queue\n");
715 netif_start_queue(dev);
716 }
717
718 phy_start(priv->phy);
719 napi_enable(&priv->napi);
720
721 if (netif_msg_ifup(priv)) {
722 dev_info(&dev->dev, "I/O: %08lx Memory: %08lx-%08lx\n",
723 dev->base_addr, dev->mem_start, dev->mem_end);
724 }
725
726 return 0;
727}
728
729static int ethoc_stop(struct net_device *dev)
730{
731 struct ethoc *priv = netdev_priv(dev);
732
733 napi_disable(&priv->napi);
734
735 if (priv->phy)
736 phy_stop(priv->phy);
737
738 ethoc_disable_rx_and_tx(priv);
739 free_irq(dev->irq, dev);
740
741 if (!netif_queue_stopped(dev))
742 netif_stop_queue(dev);
743
744 return 0;
745}
746
747static int ethoc_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
748{
749 struct ethoc *priv = netdev_priv(dev);
750 struct mii_ioctl_data *mdio = if_mii(ifr);
751 struct phy_device *phy = NULL;
752
753 if (!netif_running(dev))
754 return -EINVAL;
755
756 if (cmd != SIOCGMIIPHY) {
757 if (mdio->phy_id >= PHY_MAX_ADDR)
758 return -ERANGE;
759
760 phy = priv->mdio->phy_map[mdio->phy_id];
761 if (!phy)
762 return -ENODEV;
763 } else {
764 phy = priv->phy;
765 }
766
Richard Cochran28b04112010-07-17 08:48:55 +0000767 return phy_mii_ioctl(phy, ifr, cmd);
Thierry Redinga1702852009-03-27 00:12:24 -0700768}
769
770static int ethoc_config(struct net_device *dev, struct ifmap *map)
771{
772 return -ENOSYS;
773}
774
Jiri Pirkoefc61a32013-01-06 03:25:45 +0000775static void ethoc_do_set_mac_address(struct net_device *dev)
Thierry Redinga1702852009-03-27 00:12:24 -0700776{
777 struct ethoc *priv = netdev_priv(dev);
Jiri Pirkoefc61a32013-01-06 03:25:45 +0000778 unsigned char *mac = dev->dev_addr;
Danny Kukawka939d2252012-02-17 05:43:29 +0000779
Thierry Redinga1702852009-03-27 00:12:24 -0700780 ethoc_write(priv, MAC_ADDR0, (mac[2] << 24) | (mac[3] << 16) |
781 (mac[4] << 8) | (mac[5] << 0));
782 ethoc_write(priv, MAC_ADDR1, (mac[0] << 8) | (mac[1] << 0));
Jiri Pirkoefc61a32013-01-06 03:25:45 +0000783}
Thierry Redinga1702852009-03-27 00:12:24 -0700784
Jiri Pirkoefc61a32013-01-06 03:25:45 +0000785static int ethoc_set_mac_address(struct net_device *dev, void *p)
786{
787 const struct sockaddr *addr = p;
Danny Kukawka939d2252012-02-17 05:43:29 +0000788
Jiri Pirkoefc61a32013-01-06 03:25:45 +0000789 if (!is_valid_ether_addr(addr->sa_data))
790 return -EADDRNOTAVAIL;
791 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
792 ethoc_do_set_mac_address(dev);
Thierry Redinga1702852009-03-27 00:12:24 -0700793 return 0;
794}
795
796static void ethoc_set_multicast_list(struct net_device *dev)
797{
798 struct ethoc *priv = netdev_priv(dev);
799 u32 mode = ethoc_read(priv, MODER);
Jiri Pirko22bedad32010-04-01 21:22:57 +0000800 struct netdev_hw_addr *ha;
Thierry Redinga1702852009-03-27 00:12:24 -0700801 u32 hash[2] = { 0, 0 };
802
803 /* set loopback mode if requested */
804 if (dev->flags & IFF_LOOPBACK)
805 mode |= MODER_LOOP;
806 else
807 mode &= ~MODER_LOOP;
808
809 /* receive broadcast frames if requested */
810 if (dev->flags & IFF_BROADCAST)
811 mode &= ~MODER_BRO;
812 else
813 mode |= MODER_BRO;
814
815 /* enable promiscuous mode if requested */
816 if (dev->flags & IFF_PROMISC)
817 mode |= MODER_PRO;
818 else
819 mode &= ~MODER_PRO;
820
821 ethoc_write(priv, MODER, mode);
822
823 /* receive multicast frames */
824 if (dev->flags & IFF_ALLMULTI) {
825 hash[0] = 0xffffffff;
826 hash[1] = 0xffffffff;
827 } else {
Jiri Pirko22bedad32010-04-01 21:22:57 +0000828 netdev_for_each_mc_addr(ha, dev) {
829 u32 crc = ether_crc(ETH_ALEN, ha->addr);
Thierry Redinga1702852009-03-27 00:12:24 -0700830 int bit = (crc >> 26) & 0x3f;
831 hash[bit >> 5] |= 1 << (bit & 0x1f);
832 }
833 }
834
835 ethoc_write(priv, ETH_HASH0, hash[0]);
836 ethoc_write(priv, ETH_HASH1, hash[1]);
837}
838
839static int ethoc_change_mtu(struct net_device *dev, int new_mtu)
840{
841 return -ENOSYS;
842}
843
844static void ethoc_tx_timeout(struct net_device *dev)
845{
846 struct ethoc *priv = netdev_priv(dev);
847 u32 pending = ethoc_read(priv, INT_SOURCE);
848 if (likely(pending))
849 ethoc_interrupt(dev->irq, dev);
850}
851
Stephen Hemminger613573252009-08-31 19:50:58 +0000852static netdev_tx_t ethoc_start_xmit(struct sk_buff *skb, struct net_device *dev)
Thierry Redinga1702852009-03-27 00:12:24 -0700853{
854 struct ethoc *priv = netdev_priv(dev);
855 struct ethoc_bd bd;
856 unsigned int entry;
857 void *dest;
858
859 if (unlikely(skb->len > ETHOC_BUFSIZ)) {
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000860 dev->stats.tx_errors++;
Patrick McHardy3790c8c2009-06-12 03:00:35 +0000861 goto out;
Thierry Redinga1702852009-03-27 00:12:24 -0700862 }
863
864 entry = priv->cur_tx % priv->num_tx;
865 spin_lock_irq(&priv->lock);
866 priv->cur_tx++;
867
868 ethoc_read_bd(priv, entry, &bd);
869 if (unlikely(skb->len < ETHOC_ZLEN))
870 bd.stat |= TX_BD_PAD;
871 else
872 bd.stat &= ~TX_BD_PAD;
873
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000874 dest = priv->vma[entry];
Thierry Redinga1702852009-03-27 00:12:24 -0700875 memcpy_toio(dest, skb->data, skb->len);
876
877 bd.stat &= ~(TX_BD_STATS | TX_BD_LEN_MASK);
878 bd.stat |= TX_BD_LEN(skb->len);
879 ethoc_write_bd(priv, entry, &bd);
880
881 bd.stat |= TX_BD_READY;
882 ethoc_write_bd(priv, entry, &bd);
883
884 if (priv->cur_tx == (priv->dty_tx + priv->num_tx)) {
885 dev_dbg(&dev->dev, "stopping queue\n");
886 netif_stop_queue(dev);
887 }
888
Thierry Redinga1702852009-03-27 00:12:24 -0700889 spin_unlock_irq(&priv->lock);
Richard Cochran68f51392011-06-12 02:19:04 +0000890 skb_tx_timestamp(skb);
Patrick McHardy3790c8c2009-06-12 03:00:35 +0000891out:
892 dev_kfree_skb(skb);
Thierry Redinga1702852009-03-27 00:12:24 -0700893 return NETDEV_TX_OK;
894}
895
Max Filippov01cd7d52014-01-31 09:41:05 +0400896static int ethoc_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
897{
898 struct ethoc *priv = netdev_priv(dev);
899 struct phy_device *phydev = priv->phy;
900
901 if (!phydev)
902 return -EOPNOTSUPP;
903
904 return phy_ethtool_gset(phydev, cmd);
905}
906
907static int ethoc_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
908{
909 struct ethoc *priv = netdev_priv(dev);
910 struct phy_device *phydev = priv->phy;
911
912 if (!phydev)
913 return -EOPNOTSUPP;
914
915 return phy_ethtool_sset(phydev, cmd);
916}
917
Max Filippov11129092014-01-31 09:41:06 +0400918static int ethoc_get_regs_len(struct net_device *netdev)
919{
920 return ETH_END;
921}
922
923static void ethoc_get_regs(struct net_device *dev, struct ethtool_regs *regs,
924 void *p)
925{
926 struct ethoc *priv = netdev_priv(dev);
927 u32 *regs_buff = p;
928 unsigned i;
929
930 regs->version = 0;
931 for (i = 0; i < ETH_END / sizeof(u32); ++i)
932 regs_buff[i] = ethoc_read(priv, i * sizeof(u32));
933}
934
Max Filippovbee7bac2014-01-31 09:41:07 +0400935static void ethoc_get_ringparam(struct net_device *dev,
936 struct ethtool_ringparam *ring)
937{
938 struct ethoc *priv = netdev_priv(dev);
939
940 ring->rx_max_pending = priv->num_bd - 1;
941 ring->rx_mini_max_pending = 0;
942 ring->rx_jumbo_max_pending = 0;
943 ring->tx_max_pending = priv->num_bd - 1;
944
945 ring->rx_pending = priv->num_rx;
946 ring->rx_mini_pending = 0;
947 ring->rx_jumbo_pending = 0;
948 ring->tx_pending = priv->num_tx;
949}
950
951static int ethoc_set_ringparam(struct net_device *dev,
952 struct ethtool_ringparam *ring)
953{
954 struct ethoc *priv = netdev_priv(dev);
955
956 if (ring->tx_pending < 1 || ring->rx_pending < 1 ||
957 ring->tx_pending + ring->rx_pending > priv->num_bd)
958 return -EINVAL;
959 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
960 return -EINVAL;
961
962 if (netif_running(dev)) {
963 netif_tx_disable(dev);
964 ethoc_disable_rx_and_tx(priv);
965 ethoc_disable_irq(priv, INT_MASK_TX | INT_MASK_RX);
966 synchronize_irq(dev->irq);
967 }
968
969 priv->num_tx = rounddown_pow_of_two(ring->tx_pending);
970 priv->num_rx = ring->rx_pending;
971 ethoc_init_ring(priv, dev->mem_start);
972
973 if (netif_running(dev)) {
974 ethoc_enable_irq(priv, INT_MASK_TX | INT_MASK_RX);
975 ethoc_enable_rx_and_tx(priv);
976 netif_wake_queue(dev);
977 }
978 return 0;
979}
980
Max Filippovfba91102014-01-31 09:41:04 +0400981const struct ethtool_ops ethoc_ethtool_ops = {
Max Filippov01cd7d52014-01-31 09:41:05 +0400982 .get_settings = ethoc_get_settings,
983 .set_settings = ethoc_set_settings,
Max Filippov11129092014-01-31 09:41:06 +0400984 .get_regs_len = ethoc_get_regs_len,
985 .get_regs = ethoc_get_regs,
Max Filippovfba91102014-01-31 09:41:04 +0400986 .get_link = ethtool_op_get_link,
Max Filippovbee7bac2014-01-31 09:41:07 +0400987 .get_ringparam = ethoc_get_ringparam,
988 .set_ringparam = ethoc_set_ringparam,
Max Filippovfba91102014-01-31 09:41:04 +0400989 .get_ts_info = ethtool_op_get_ts_info,
990};
991
Thierry Redinga1702852009-03-27 00:12:24 -0700992static const struct net_device_ops ethoc_netdev_ops = {
993 .ndo_open = ethoc_open,
994 .ndo_stop = ethoc_stop,
995 .ndo_do_ioctl = ethoc_ioctl,
996 .ndo_set_config = ethoc_config,
997 .ndo_set_mac_address = ethoc_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000998 .ndo_set_rx_mode = ethoc_set_multicast_list,
Thierry Redinga1702852009-03-27 00:12:24 -0700999 .ndo_change_mtu = ethoc_change_mtu,
1000 .ndo_tx_timeout = ethoc_tx_timeout,
Thierry Redinga1702852009-03-27 00:12:24 -07001001 .ndo_start_xmit = ethoc_start_xmit,
1002};
1003
1004/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00001005 * ethoc_probe - initialize OpenCores ethernet MAC
Thierry Redinga1702852009-03-27 00:12:24 -07001006 * pdev: platform device
1007 */
Bill Pembertona0a4efe2012-12-03 09:24:09 -05001008static int ethoc_probe(struct platform_device *pdev)
Thierry Redinga1702852009-03-27 00:12:24 -07001009{
1010 struct net_device *netdev = NULL;
1011 struct resource *res = NULL;
1012 struct resource *mmio = NULL;
1013 struct resource *mem = NULL;
1014 struct ethoc *priv = NULL;
1015 unsigned int phy;
Jonas Bonnc527f812010-06-11 02:47:34 +00001016 int num_bd;
Thierry Redinga1702852009-03-27 00:12:24 -07001017 int ret = 0;
Danny Kukawka939d2252012-02-17 05:43:29 +00001018 bool random_mac = false;
Thierry Redinga1702852009-03-27 00:12:24 -07001019
1020 /* allocate networking device */
1021 netdev = alloc_etherdev(sizeof(struct ethoc));
1022 if (!netdev) {
Thierry Redinga1702852009-03-27 00:12:24 -07001023 ret = -ENOMEM;
1024 goto out;
1025 }
1026
1027 SET_NETDEV_DEV(netdev, &pdev->dev);
1028 platform_set_drvdata(pdev, netdev);
1029
1030 /* obtain I/O memory space */
1031 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1032 if (!res) {
1033 dev_err(&pdev->dev, "cannot obtain I/O memory space\n");
1034 ret = -ENXIO;
1035 goto free;
1036 }
1037
1038 mmio = devm_request_mem_region(&pdev->dev, res->start,
Tobias Klauserd8645842010-01-15 01:48:22 -08001039 resource_size(res), res->name);
Julia Lawall463889e2009-07-27 06:13:30 +00001040 if (!mmio) {
Thierry Redinga1702852009-03-27 00:12:24 -07001041 dev_err(&pdev->dev, "cannot request I/O memory space\n");
1042 ret = -ENXIO;
1043 goto free;
1044 }
1045
1046 netdev->base_addr = mmio->start;
1047
1048 /* obtain buffer memory space */
1049 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Thomas Chou0baa0802009-10-04 23:33:20 +00001050 if (res) {
1051 mem = devm_request_mem_region(&pdev->dev, res->start,
Tobias Klauserd8645842010-01-15 01:48:22 -08001052 resource_size(res), res->name);
Thomas Chou0baa0802009-10-04 23:33:20 +00001053 if (!mem) {
1054 dev_err(&pdev->dev, "cannot request memory space\n");
1055 ret = -ENXIO;
1056 goto free;
1057 }
1058
1059 netdev->mem_start = mem->start;
1060 netdev->mem_end = mem->end;
Thierry Redinga1702852009-03-27 00:12:24 -07001061 }
1062
Thierry Redinga1702852009-03-27 00:12:24 -07001063
1064 /* obtain device IRQ number */
1065 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1066 if (!res) {
1067 dev_err(&pdev->dev, "cannot obtain IRQ\n");
1068 ret = -ENXIO;
1069 goto free;
1070 }
1071
1072 netdev->irq = res->start;
1073
1074 /* setup driver-private data */
1075 priv = netdev_priv(netdev);
1076 priv->netdev = netdev;
Thomas Chou0baa0802009-10-04 23:33:20 +00001077 priv->dma_alloc = 0;
Joe Perches28f65c112011-06-09 09:13:32 -07001078 priv->io_region_size = resource_size(mmio);
Thierry Redinga1702852009-03-27 00:12:24 -07001079
1080 priv->iobase = devm_ioremap_nocache(&pdev->dev, netdev->base_addr,
Tobias Klauserd8645842010-01-15 01:48:22 -08001081 resource_size(mmio));
Thierry Redinga1702852009-03-27 00:12:24 -07001082 if (!priv->iobase) {
1083 dev_err(&pdev->dev, "cannot remap I/O memory space\n");
1084 ret = -ENXIO;
1085 goto error;
1086 }
1087
Thomas Chou0baa0802009-10-04 23:33:20 +00001088 if (netdev->mem_end) {
1089 priv->membase = devm_ioremap_nocache(&pdev->dev,
Tobias Klauserd8645842010-01-15 01:48:22 -08001090 netdev->mem_start, resource_size(mem));
Thomas Chou0baa0802009-10-04 23:33:20 +00001091 if (!priv->membase) {
1092 dev_err(&pdev->dev, "cannot remap memory space\n");
1093 ret = -ENXIO;
1094 goto error;
1095 }
1096 } else {
1097 /* Allocate buffer memory */
Jonas Bonna71fba92010-06-11 02:47:40 +00001098 priv->membase = dmam_alloc_coherent(&pdev->dev,
Thomas Chou0baa0802009-10-04 23:33:20 +00001099 buffer_size, (void *)&netdev->mem_start,
1100 GFP_KERNEL);
1101 if (!priv->membase) {
1102 dev_err(&pdev->dev, "cannot allocate %dB buffer\n",
1103 buffer_size);
1104 ret = -ENOMEM;
1105 goto error;
1106 }
1107 netdev->mem_end = netdev->mem_start + buffer_size;
1108 priv->dma_alloc = buffer_size;
Thierry Redinga1702852009-03-27 00:12:24 -07001109 }
1110
Jonas Bonnc527f812010-06-11 02:47:34 +00001111 /* calculate the number of TX/RX buffers, maximum 128 supported */
1112 num_bd = min_t(unsigned int,
1113 128, (netdev->mem_end - netdev->mem_start + 1) / ETHOC_BUFSIZ);
Jonas Bonn6a632622010-11-25 02:30:32 +00001114 if (num_bd < 4) {
1115 ret = -ENODEV;
1116 goto error;
1117 }
Max Filippovbee7bac2014-01-31 09:41:07 +04001118 priv->num_bd = num_bd;
Jonas Bonn6a632622010-11-25 02:30:32 +00001119 /* num_tx must be a power of two */
1120 priv->num_tx = rounddown_pow_of_two(num_bd >> 1);
Jonas Bonnc527f812010-06-11 02:47:34 +00001121 priv->num_rx = num_bd - priv->num_tx;
1122
Jonas Bonn6a632622010-11-25 02:30:32 +00001123 dev_dbg(&pdev->dev, "ethoc: num_tx: %d num_rx: %d\n",
1124 priv->num_tx, priv->num_rx);
1125
Barry Grussling72aa8e12013-01-27 18:44:36 +00001126 priv->vma = devm_kzalloc(&pdev->dev, num_bd*sizeof(void *), GFP_KERNEL);
Jonas Bonnf8555ad02010-06-11 02:47:35 +00001127 if (!priv->vma) {
1128 ret = -ENOMEM;
1129 goto error;
1130 }
1131
Thierry Redinga1702852009-03-27 00:12:24 -07001132 /* Allow the platform setup code to pass in a MAC address. */
Jingoo Han420fcd82013-08-30 13:55:46 +09001133 if (dev_get_platdata(&pdev->dev)) {
1134 struct ethoc_platform_data *pdata = dev_get_platdata(&pdev->dev);
Thierry Redinga1702852009-03-27 00:12:24 -07001135 memcpy(netdev->dev_addr, pdata->hwaddr, IFHWADDRLEN);
1136 priv->phy_id = pdata->phy_id;
Jonas Bonne0f42582010-11-25 02:30:25 +00001137 } else {
1138 priv->phy_id = -1;
1139
1140#ifdef CONFIG_OF
1141 {
Barry Grussling72aa8e12013-01-27 18:44:36 +00001142 const uint8_t *mac;
Jonas Bonne0f42582010-11-25 02:30:25 +00001143
1144 mac = of_get_property(pdev->dev.of_node,
1145 "local-mac-address",
1146 NULL);
1147 if (mac)
1148 memcpy(netdev->dev_addr, mac, IFHWADDRLEN);
1149 }
1150#endif
Thierry Redinga1702852009-03-27 00:12:24 -07001151 }
1152
1153 /* Check that the given MAC address is valid. If it isn't, read the
Barry Grussling72aa8e12013-01-27 18:44:36 +00001154 * current MAC from the controller.
1155 */
Thierry Redinga1702852009-03-27 00:12:24 -07001156 if (!is_valid_ether_addr(netdev->dev_addr))
1157 ethoc_get_mac_address(netdev, netdev->dev_addr);
1158
1159 /* Check the MAC again for validity, if it still isn't choose and
Barry Grussling72aa8e12013-01-27 18:44:36 +00001160 * program a random one.
1161 */
Danny Kukawka939d2252012-02-17 05:43:29 +00001162 if (!is_valid_ether_addr(netdev->dev_addr)) {
Joe Perches7efd26d2012-07-12 19:33:06 +00001163 eth_random_addr(netdev->dev_addr);
Danny Kukawka939d2252012-02-17 05:43:29 +00001164 random_mac = true;
1165 }
Thierry Redinga1702852009-03-27 00:12:24 -07001166
Jiri Pirkoefc61a32013-01-06 03:25:45 +00001167 ethoc_do_set_mac_address(netdev);
Danny Kukawka939d2252012-02-17 05:43:29 +00001168
1169 if (random_mac)
Jiri Pirkoe41b2d72013-01-01 03:30:15 +00001170 netdev->addr_assign_type = NET_ADDR_RANDOM;
Thierry Redinga1702852009-03-27 00:12:24 -07001171
1172 /* register MII bus */
1173 priv->mdio = mdiobus_alloc();
1174 if (!priv->mdio) {
1175 ret = -ENOMEM;
1176 goto free;
1177 }
1178
1179 priv->mdio->name = "ethoc-mdio";
1180 snprintf(priv->mdio->id, MII_BUS_ID_SIZE, "%s-%d",
1181 priv->mdio->name, pdev->id);
1182 priv->mdio->read = ethoc_mdio_read;
1183 priv->mdio->write = ethoc_mdio_write;
1184 priv->mdio->reset = ethoc_mdio_reset;
1185 priv->mdio->priv = priv;
1186
1187 priv->mdio->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
1188 if (!priv->mdio->irq) {
1189 ret = -ENOMEM;
1190 goto free_mdio;
1191 }
1192
1193 for (phy = 0; phy < PHY_MAX_ADDR; phy++)
1194 priv->mdio->irq[phy] = PHY_POLL;
1195
1196 ret = mdiobus_register(priv->mdio);
1197 if (ret) {
1198 dev_err(&netdev->dev, "failed to register MDIO bus\n");
1199 goto free_mdio;
1200 }
1201
1202 ret = ethoc_mdio_probe(netdev);
1203 if (ret) {
1204 dev_err(&netdev->dev, "failed to probe MDIO bus\n");
1205 goto error;
1206 }
1207
1208 ether_setup(netdev);
1209
1210 /* setup the net_device structure */
1211 netdev->netdev_ops = &ethoc_netdev_ops;
1212 netdev->watchdog_timeo = ETHOC_TIMEOUT;
1213 netdev->features |= 0;
Max Filippovfba91102014-01-31 09:41:04 +04001214 netdev->ethtool_ops = &ethoc_ethtool_ops;
Thierry Redinga1702852009-03-27 00:12:24 -07001215
1216 /* setup NAPI */
Thierry Redinga1702852009-03-27 00:12:24 -07001217 netif_napi_add(netdev, &priv->napi, ethoc_poll, 64);
1218
Thierry Redinga1702852009-03-27 00:12:24 -07001219 spin_lock_init(&priv->lock);
1220
1221 ret = register_netdev(netdev);
1222 if (ret < 0) {
1223 dev_err(&netdev->dev, "failed to register interface\n");
Thomas Chouee02a4e2010-05-23 16:44:02 +00001224 goto error2;
Thierry Redinga1702852009-03-27 00:12:24 -07001225 }
1226
1227 goto out;
1228
Thomas Chouee02a4e2010-05-23 16:44:02 +00001229error2:
1230 netif_napi_del(&priv->napi);
Thierry Redinga1702852009-03-27 00:12:24 -07001231error:
1232 mdiobus_unregister(priv->mdio);
1233free_mdio:
1234 kfree(priv->mdio->irq);
1235 mdiobus_free(priv->mdio);
1236free:
1237 free_netdev(netdev);
1238out:
1239 return ret;
1240}
1241
1242/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00001243 * ethoc_remove - shutdown OpenCores ethernet MAC
Thierry Redinga1702852009-03-27 00:12:24 -07001244 * @pdev: platform device
1245 */
Bill Pembertona0a4efe2012-12-03 09:24:09 -05001246static int ethoc_remove(struct platform_device *pdev)
Thierry Redinga1702852009-03-27 00:12:24 -07001247{
1248 struct net_device *netdev = platform_get_drvdata(pdev);
1249 struct ethoc *priv = netdev_priv(netdev);
1250
Thierry Redinga1702852009-03-27 00:12:24 -07001251 if (netdev) {
Thomas Chouee02a4e2010-05-23 16:44:02 +00001252 netif_napi_del(&priv->napi);
Thierry Redinga1702852009-03-27 00:12:24 -07001253 phy_disconnect(priv->phy);
1254 priv->phy = NULL;
1255
1256 if (priv->mdio) {
1257 mdiobus_unregister(priv->mdio);
1258 kfree(priv->mdio->irq);
1259 mdiobus_free(priv->mdio);
1260 }
Thierry Redinga1702852009-03-27 00:12:24 -07001261 unregister_netdev(netdev);
1262 free_netdev(netdev);
1263 }
1264
1265 return 0;
1266}
1267
1268#ifdef CONFIG_PM
1269static int ethoc_suspend(struct platform_device *pdev, pm_message_t state)
1270{
1271 return -ENOSYS;
1272}
1273
1274static int ethoc_resume(struct platform_device *pdev)
1275{
1276 return -ENOSYS;
1277}
1278#else
1279# define ethoc_suspend NULL
1280# define ethoc_resume NULL
1281#endif
1282
Jonas Bonne0f42582010-11-25 02:30:25 +00001283static struct of_device_id ethoc_match[] = {
Grant Likelyc9e358d2011-01-21 09:24:48 -07001284 { .compatible = "opencores,ethoc", },
Jonas Bonne0f42582010-11-25 02:30:25 +00001285 {},
1286};
1287MODULE_DEVICE_TABLE(of, ethoc_match);
Jonas Bonne0f42582010-11-25 02:30:25 +00001288
Thierry Redinga1702852009-03-27 00:12:24 -07001289static struct platform_driver ethoc_driver = {
1290 .probe = ethoc_probe,
Bill Pembertona0a4efe2012-12-03 09:24:09 -05001291 .remove = ethoc_remove,
Thierry Redinga1702852009-03-27 00:12:24 -07001292 .suspend = ethoc_suspend,
1293 .resume = ethoc_resume,
1294 .driver = {
1295 .name = "ethoc",
Jonas Bonne0f42582010-11-25 02:30:25 +00001296 .owner = THIS_MODULE,
Jonas Bonne0f42582010-11-25 02:30:25 +00001297 .of_match_table = ethoc_match,
Thierry Redinga1702852009-03-27 00:12:24 -07001298 },
1299};
1300
Axel Lindb62f682011-11-27 16:44:17 +00001301module_platform_driver(ethoc_driver);
Thierry Redinga1702852009-03-27 00:12:24 -07001302
1303MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
1304MODULE_DESCRIPTION("OpenCores Ethernet MAC driver");
1305MODULE_LICENSE("GPL v2");
1306