blob: 0a08b1438a18a8d5d1735823872fa793375afae6 [file] [log] [blame]
Auke Kokbc7f75f2007-09-17 12:30:59 -07001/*******************************************************************************
2
3 Intel PRO/1000 Linux driver
Bruce Allanbf670442013-01-01 16:00:01 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 Linux NICS <linux.nics@intel.com>
24 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#ifndef _E1000_HW_H_
30#define _E1000_HW_H_
31
32#include <linux/types.h>
33
34struct e1000_hw;
35struct e1000_adapter;
36
37#include "defines.h"
38
Auke Kokbc7f75f2007-09-17 12:30:59 -070039enum e1e_registers {
40 E1000_CTRL = 0x00000, /* Device Control - RW */
41 E1000_STATUS = 0x00008, /* Device Status - RO */
42 E1000_EECD = 0x00010, /* EEPROM/Flash Control - RW */
43 E1000_EERD = 0x00014, /* EEPROM Read - RW */
44 E1000_CTRL_EXT = 0x00018, /* Extended Device Control - RW */
45 E1000_FLA = 0x0001C, /* Flash Access - RW */
46 E1000_MDIC = 0x00020, /* MDI Control - RW */
47 E1000_SCTL = 0x00024, /* SerDes Control - RW */
48 E1000_FCAL = 0x00028, /* Flow Control Address Low - RW */
49 E1000_FCAH = 0x0002C, /* Flow Control Address High -RW */
Bruce Allan831bd2e2010-09-22 17:16:18 +000050 E1000_FEXTNVM4 = 0x00024, /* Future Extended NVM 4 - RW */
Auke Kokbc7f75f2007-09-17 12:30:59 -070051 E1000_FEXTNVM = 0x00028, /* Future Extended NVM - RW */
52 E1000_FCT = 0x00030, /* Flow Control Type - RW */
53 E1000_VET = 0x00038, /* VLAN Ether Type - RW */
Bruce Allan62bc8132012-03-20 03:47:57 +000054 E1000_FEXTNVM3 = 0x0003C, /* Future Extended NVM 3 - RW */
Auke Kokbc7f75f2007-09-17 12:30:59 -070055 E1000_ICR = 0x000C0, /* Interrupt Cause Read - R/clr */
56 E1000_ITR = 0x000C4, /* Interrupt Throttling Rate - RW */
57 E1000_ICS = 0x000C8, /* Interrupt Cause Set - WO */
58 E1000_IMS = 0x000D0, /* Interrupt Mask Set - RW */
59 E1000_IMC = 0x000D8, /* Interrupt Mask Clear - WO */
Bruce Allan4662e822008-08-26 18:37:06 -070060 E1000_EIAC_82574 = 0x000DC, /* Ext. Interrupt Auto Clear - RW */
Auke Kokbc7f75f2007-09-17 12:30:59 -070061 E1000_IAM = 0x000E0, /* Interrupt Acknowledge Auto Mask */
Bruce Allan4662e822008-08-26 18:37:06 -070062 E1000_IVAR = 0x000E4, /* Interrupt Vector Allocation - RW */
Bruce Allanb67e1912012-12-27 08:32:33 +000063 E1000_FEXTNVM7 = 0x000E4, /* Future Extended NVM 7 - RW */
Bruce Allan4662e822008-08-26 18:37:06 -070064 E1000_EITR_82574_BASE = 0x000E8, /* Interrupt Throttling - RW */
65#define E1000_EITR_82574(_n) (E1000_EITR_82574_BASE + (_n << 2))
Bruce Allan203e4152012-12-05 08:40:59 +000066 E1000_LPIC = 0x000FC, /* Low Power Idle Control - RW */
Bruce Allanad680762008-03-28 09:15:03 -070067 E1000_RCTL = 0x00100, /* Rx Control - RW */
Auke Kokbc7f75f2007-09-17 12:30:59 -070068 E1000_FCTTV = 0x00170, /* Flow Control Transmit Timer Value - RW */
Bruce Allanad680762008-03-28 09:15:03 -070069 E1000_TXCW = 0x00178, /* Tx Configuration Word - RW */
70 E1000_RXCW = 0x00180, /* Rx Configuration Word - RO */
71 E1000_TCTL = 0x00400, /* Tx Control - RW */
72 E1000_TCTL_EXT = 0x00404, /* Extended Tx Control - RW */
73 E1000_TIPG = 0x00410, /* Tx Inter-packet gap -RW */
74 E1000_AIT = 0x00458, /* Adaptive Interframe Spacing Throttle -RW */
Auke Kokbc7f75f2007-09-17 12:30:59 -070075 E1000_LEDCTL = 0x00E00, /* LED Control - RW */
76 E1000_EXTCNF_CTRL = 0x00F00, /* Extended Configuration Control */
77 E1000_EXTCNF_SIZE = 0x00F08, /* Extended Configuration Size */
78 E1000_PHY_CTRL = 0x00F10, /* PHY Control Register in CSR */
Bruce Allan77996d12011-01-06 14:29:53 +000079#define E1000_POEMB E1000_PHY_CTRL /* PHY OEM Bits */
Auke Kokbc7f75f2007-09-17 12:30:59 -070080 E1000_PBA = 0x01000, /* Packet Buffer Allocation - RW */
81 E1000_PBS = 0x01008, /* Packet Buffer Size */
Bruce Allan94fb8482013-01-23 09:00:03 +000082 E1000_PBECCSTS = 0x0100C, /* Packet Buffer ECC Status - RW */
Auke Kokbc7f75f2007-09-17 12:30:59 -070083 E1000_EEMNGCTL = 0x01010, /* MNG EEprom Control */
84 E1000_EEWR = 0x0102C, /* EEPROM Write Register - RW */
85 E1000_FLOP = 0x0103C, /* FLASH Opcode Register */
Alexander Duyck6ea7ae12008-11-14 06:54:36 +000086 E1000_PBA_ECC = 0x01100, /* PBA ECC Register */
Auke Kokbc7f75f2007-09-17 12:30:59 -070087 E1000_ERT = 0x02008, /* Early Rx Threshold - RW */
88 E1000_FCRTL = 0x02160, /* Flow Control Receive Threshold Low - RW */
89 E1000_FCRTH = 0x02168, /* Flow Control Receive Threshold High - RW */
90 E1000_PSRCTL = 0x02170, /* Packet Split Receive Control - RW */
Bruce Allane921eb12012-11-28 09:28:37 +000091/* Convenience macros
Bruce Allan1e360522012-03-20 03:48:13 +000092 *
93 * Note: "_n" is the queue number of the register to be written to.
94 *
95 * Example usage:
96 * E1000_RDBAL(current_rx_queue)
97 */
98 E1000_RDBAL_BASE = 0x02800, /* Rx Descriptor Base Address Low - RW */
99#define E1000_RDBAL(_n) (E1000_RDBAL_BASE + (_n << 8))
100 E1000_RDBAH_BASE = 0x02804, /* Rx Descriptor Base Address High - RW */
101#define E1000_RDBAH(_n) (E1000_RDBAH_BASE + (_n << 8))
102 E1000_RDLEN_BASE = 0x02808, /* Rx Descriptor Length - RW */
103#define E1000_RDLEN(_n) (E1000_RDLEN_BASE + (_n << 8))
104 E1000_RDH_BASE = 0x02810, /* Rx Descriptor Head - RW */
105#define E1000_RDH(_n) (E1000_RDH_BASE + (_n << 8))
106 E1000_RDT_BASE = 0x02818, /* Rx Descriptor Tail - RW */
107#define E1000_RDT(_n) (E1000_RDT_BASE + (_n << 8))
Bruce Allanad680762008-03-28 09:15:03 -0700108 E1000_RDTR = 0x02820, /* Rx Delay Timer - RW */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -0700109 E1000_RXDCTL_BASE = 0x02828, /* Rx Descriptor Control - RW */
110#define E1000_RXDCTL(_n) (E1000_RXDCTL_BASE + (_n << 8))
Bruce Allanaf667a22010-12-31 06:10:01 +0000111 E1000_RADV = 0x0282C, /* Rx Interrupt Absolute Delay Timer - RW */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700112
Auke Kokbc7f75f2007-09-17 12:30:59 -0700113 E1000_KABGTXD = 0x03004, /* AFE Band Gap Transmit Ref Data */
Bruce Allan1e360522012-03-20 03:48:13 +0000114 E1000_TDBAL_BASE = 0x03800, /* Tx Descriptor Base Address Low - RW */
115#define E1000_TDBAL(_n) (E1000_TDBAL_BASE + (_n << 8))
116 E1000_TDBAH_BASE = 0x03804, /* Tx Descriptor Base Address High - RW */
117#define E1000_TDBAH(_n) (E1000_TDBAH_BASE + (_n << 8))
118 E1000_TDLEN_BASE = 0x03808, /* Tx Descriptor Length - RW */
119#define E1000_TDLEN(_n) (E1000_TDLEN_BASE + (_n << 8))
120 E1000_TDH_BASE = 0x03810, /* Tx Descriptor Head - RW */
121#define E1000_TDH(_n) (E1000_TDH_BASE + (_n << 8))
122 E1000_TDT_BASE = 0x03818, /* Tx Descriptor Tail - RW */
123#define E1000_TDT(_n) (E1000_TDT_BASE + (_n << 8))
Bruce Allanad680762008-03-28 09:15:03 -0700124 E1000_TIDV = 0x03820, /* Tx Interrupt Delay Value - RW */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -0700125 E1000_TXDCTL_BASE = 0x03828, /* Tx Descriptor Control - RW */
126#define E1000_TXDCTL(_n) (E1000_TXDCTL_BASE + (_n << 8))
Bruce Allanad680762008-03-28 09:15:03 -0700127 E1000_TADV = 0x0382C, /* Tx Interrupt Absolute Delay Val - RW */
Jeff Kirshere9ec2c02008-04-02 13:48:13 -0700128 E1000_TARC_BASE = 0x03840, /* Tx Arbitration Count (0) */
129#define E1000_TARC(_n) (E1000_TARC_BASE + (_n << 8))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700130 E1000_CRCERRS = 0x04000, /* CRC Error Count - R/clr */
131 E1000_ALGNERRC = 0x04004, /* Alignment Error Count - R/clr */
132 E1000_SYMERRS = 0x04008, /* Symbol Error Count - R/clr */
133 E1000_RXERRC = 0x0400C, /* Receive Error Count - R/clr */
134 E1000_MPC = 0x04010, /* Missed Packet Count - R/clr */
135 E1000_SCC = 0x04014, /* Single Collision Count - R/clr */
136 E1000_ECOL = 0x04018, /* Excessive Collision Count - R/clr */
137 E1000_MCC = 0x0401C, /* Multiple Collision Count - R/clr */
138 E1000_LATECOL = 0x04020, /* Late Collision Count - R/clr */
139 E1000_COLC = 0x04028, /* Collision Count - R/clr */
140 E1000_DC = 0x04030, /* Defer Count - R/clr */
Bruce Allanad680762008-03-28 09:15:03 -0700141 E1000_TNCRS = 0x04034, /* Tx-No CRS - R/clr */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700142 E1000_SEC = 0x04038, /* Sequence Error Count - R/clr */
143 E1000_CEXTERR = 0x0403C, /* Carrier Extension Error Count - R/clr */
144 E1000_RLEC = 0x04040, /* Receive Length Error Count - R/clr */
Bruce Allanad680762008-03-28 09:15:03 -0700145 E1000_XONRXC = 0x04048, /* XON Rx Count - R/clr */
146 E1000_XONTXC = 0x0404C, /* XON Tx Count - R/clr */
147 E1000_XOFFRXC = 0x04050, /* XOFF Rx Count - R/clr */
148 E1000_XOFFTXC = 0x04054, /* XOFF Tx Count - R/clr */
149 E1000_FCRUC = 0x04058, /* Flow Control Rx Unsupported Count- R/clr */
150 E1000_PRC64 = 0x0405C, /* Packets Rx (64 bytes) - R/clr */
151 E1000_PRC127 = 0x04060, /* Packets Rx (65-127 bytes) - R/clr */
152 E1000_PRC255 = 0x04064, /* Packets Rx (128-255 bytes) - R/clr */
153 E1000_PRC511 = 0x04068, /* Packets Rx (255-511 bytes) - R/clr */
154 E1000_PRC1023 = 0x0406C, /* Packets Rx (512-1023 bytes) - R/clr */
155 E1000_PRC1522 = 0x04070, /* Packets Rx (1024-1522 bytes) - R/clr */
156 E1000_GPRC = 0x04074, /* Good Packets Rx Count - R/clr */
157 E1000_BPRC = 0x04078, /* Broadcast Packets Rx Count - R/clr */
158 E1000_MPRC = 0x0407C, /* Multicast Packets Rx Count - R/clr */
159 E1000_GPTC = 0x04080, /* Good Packets Tx Count - R/clr */
160 E1000_GORCL = 0x04088, /* Good Octets Rx Count Low - R/clr */
161 E1000_GORCH = 0x0408C, /* Good Octets Rx Count High - R/clr */
162 E1000_GOTCL = 0x04090, /* Good Octets Tx Count Low - R/clr */
163 E1000_GOTCH = 0x04094, /* Good Octets Tx Count High - R/clr */
164 E1000_RNBC = 0x040A0, /* Rx No Buffers Count - R/clr */
165 E1000_RUC = 0x040A4, /* Rx Undersize Count - R/clr */
166 E1000_RFC = 0x040A8, /* Rx Fragment Count - R/clr */
167 E1000_ROC = 0x040AC, /* Rx Oversize Count - R/clr */
168 E1000_RJC = 0x040B0, /* Rx Jabber Count - R/clr */
169 E1000_MGTPRC = 0x040B4, /* Management Packets Rx Count - R/clr */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700170 E1000_MGTPDC = 0x040B8, /* Management Packets Dropped Count - R/clr */
Bruce Allanad680762008-03-28 09:15:03 -0700171 E1000_MGTPTC = 0x040BC, /* Management Packets Tx Count - R/clr */
172 E1000_TORL = 0x040C0, /* Total Octets Rx Low - R/clr */
173 E1000_TORH = 0x040C4, /* Total Octets Rx High - R/clr */
174 E1000_TOTL = 0x040C8, /* Total Octets Tx Low - R/clr */
175 E1000_TOTH = 0x040CC, /* Total Octets Tx High - R/clr */
176 E1000_TPR = 0x040D0, /* Total Packets Rx - R/clr */
177 E1000_TPT = 0x040D4, /* Total Packets Tx - R/clr */
178 E1000_PTC64 = 0x040D8, /* Packets Tx (64 bytes) - R/clr */
179 E1000_PTC127 = 0x040DC, /* Packets Tx (65-127 bytes) - R/clr */
180 E1000_PTC255 = 0x040E0, /* Packets Tx (128-255 bytes) - R/clr */
181 E1000_PTC511 = 0x040E4, /* Packets Tx (256-511 bytes) - R/clr */
182 E1000_PTC1023 = 0x040E8, /* Packets Tx (512-1023 bytes) - R/clr */
183 E1000_PTC1522 = 0x040EC, /* Packets Tx (1024-1522 Bytes) - R/clr */
184 E1000_MPTC = 0x040F0, /* Multicast Packets Tx Count - R/clr */
185 E1000_BPTC = 0x040F4, /* Broadcast Packets Tx Count - R/clr */
186 E1000_TSCTC = 0x040F8, /* TCP Segmentation Context Tx - R/clr */
187 E1000_TSCTFC = 0x040FC, /* TCP Segmentation Context Tx Fail - R/clr */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700188 E1000_IAC = 0x04100, /* Interrupt Assertion Count */
189 E1000_ICRXPTC = 0x04104, /* Irq Cause Rx Packet Timer Expire Count */
190 E1000_ICRXATC = 0x04108, /* Irq Cause Rx Abs Timer Expire Count */
191 E1000_ICTXPTC = 0x0410C, /* Irq Cause Tx Packet Timer Expire Count */
192 E1000_ICTXATC = 0x04110, /* Irq Cause Tx Abs Timer Expire Count */
193 E1000_ICTXQEC = 0x04118, /* Irq Cause Tx Queue Empty Count */
194 E1000_ICTXQMTC = 0x0411C, /* Irq Cause Tx Queue MinThreshold Count */
195 E1000_ICRXDMTC = 0x04120, /* Irq Cause Rx Desc MinThreshold Count */
196 E1000_ICRXOC = 0x04124, /* Irq Cause Receiver Overrun Count */
Bruce Allan1241f292012-12-05 06:25:42 +0000197 E1000_PCS_LCTL = 0x04208, /* PCS Link Control - RW */
198 E1000_PCS_LSTAT = 0x0420C, /* PCS Link Status - RO */
199 E1000_PCS_ANADV = 0x04218, /* AN advertisement - RW */
200 E1000_PCS_LPAB = 0x0421C, /* Link Partner Ability - RW */
Bruce Allanad680762008-03-28 09:15:03 -0700201 E1000_RXCSUM = 0x05000, /* Rx Checksum Control - RW */
Auke Kok489815c2008-02-21 15:11:07 -0800202 E1000_RFCTL = 0x05008, /* Receive Filter Control */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700203 E1000_MTA = 0x05200, /* Multicast Table Array - RW Array */
Bruce Allana4f58f52009-06-02 11:29:18 +0000204 E1000_RAL_BASE = 0x05400, /* Receive Address Low - RW */
205#define E1000_RAL(_n) (E1000_RAL_BASE + ((_n) * 8))
206#define E1000_RA (E1000_RAL(0))
207 E1000_RAH_BASE = 0x05404, /* Receive Address High - RW */
208#define E1000_RAH(_n) (E1000_RAH_BASE + ((_n) * 8))
Bruce Allan2fbe4522012-04-19 03:21:47 +0000209 E1000_SHRAL_PCH_LPT_BASE = 0x05408,
210#define E1000_SHRAL_PCH_LPT(_n) (E1000_SHRAL_PCH_LPT_BASE + ((_n) * 8))
211 E1000_SHRAH_PCH_LTP_BASE = 0x0540C,
212#define E1000_SHRAH_PCH_LPT(_n) (E1000_SHRAH_PCH_LTP_BASE + ((_n) * 8))
Bruce Allan69e1e012012-04-14 03:28:50 +0000213 E1000_SHRAL_BASE = 0x05438, /* Shared Receive Address Low - RW */
214#define E1000_SHRAL(_n) (E1000_SHRAL_BASE + ((_n) * 8))
215 E1000_SHRAH_BASE = 0x0543C, /* Shared Receive Address High - RW */
216#define E1000_SHRAH(_n) (E1000_SHRAH_BASE + ((_n) * 8))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700217 E1000_VFTA = 0x05600, /* VLAN Filter Table Array - RW Array */
218 E1000_WUC = 0x05800, /* Wakeup Control - RW */
219 E1000_WUFC = 0x05808, /* Wakeup Filter Control - RW */
220 E1000_WUS = 0x05810, /* Wakeup Status - RO */
Bruce Allan70495a52012-01-11 01:26:50 +0000221 E1000_MRQC = 0x05818, /* Multiple Receive Control - RW */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700222 E1000_MANC = 0x05820, /* Management Control - RW */
223 E1000_FFLT = 0x05F00, /* Flexible Filter Length Table - RW Array */
224 E1000_HOST_IF = 0x08800, /* Host Interface */
225
226 E1000_KMRNCTRLSTA = 0x00034, /* MAC-PHY interface - RW */
227 E1000_MANC2H = 0x05860, /* Management Control To Host - RW */
Bruce Allancd791612010-05-10 14:59:51 +0000228 E1000_MDEF_BASE = 0x05890, /* Management Decision Filters */
229#define E1000_MDEF(_n) (E1000_MDEF_BASE + ((_n) * 4))
Auke Kokbc7f75f2007-09-17 12:30:59 -0700230 E1000_SW_FW_SYNC = 0x05B5C, /* Software-Firmware Synchronization - RW */
231 E1000_GCR = 0x05B00, /* PCI-Ex Control */
Jesse Brandeburg78272bb2009-01-26 12:16:26 -0800232 E1000_GCR2 = 0x05B64, /* PCI-Ex Control #2 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700233 E1000_FACTPS = 0x05B30, /* Function Active and Power State to MNG */
234 E1000_SWSM = 0x05B50, /* SW Semaphore */
235 E1000_FWSM = 0x05B54, /* FW Semaphore */
Dave Graham23a2d1b2009-06-08 14:28:17 +0000236 E1000_SWSM2 = 0x05B58, /* Driver-only SW semaphore */
Bruce Allan70495a52012-01-11 01:26:50 +0000237 E1000_RETA_BASE = 0x05C00, /* Redirection Table - RW */
238#define E1000_RETA(_n) (E1000_RETA_BASE + ((_n) * 4))
239 E1000_RSSRK_BASE = 0x05C80, /* RSS Random Key - RW */
240#define E1000_RSSRK(_n) (E1000_RSSRK_BASE + ((_n) * 4))
Bruce Alland3738bb2010-06-16 13:27:28 +0000241 E1000_FFLT_DBG = 0x05F04, /* Debug Register */
242 E1000_PCH_RAICC_BASE = 0x05F50, /* Receive Address Initial CRC */
243#define E1000_PCH_RAICC(_n) (E1000_PCH_RAICC_BASE + ((_n) * 4))
244#define E1000_CRC_OFFSET E1000_PCH_RAICC_BASE
Auke Kok489815c2008-02-21 15:11:07 -0800245 E1000_HICR = 0x08F00, /* Host Interface Control */
Bruce Allanb67e1912012-12-27 08:32:33 +0000246 E1000_SYSTIML = 0x0B600, /* System time register Low - RO */
247 E1000_SYSTIMH = 0x0B604, /* System time register High - RO */
248 E1000_TIMINCA = 0x0B608, /* Increment attributes register - RW */
249 E1000_TSYNCTXCTL = 0x0B614, /* Tx Time Sync Control register - RW */
250 E1000_TXSTMPL = 0x0B618, /* Tx timestamp value Low - RO */
251 E1000_TXSTMPH = 0x0B61C, /* Tx timestamp value High - RO */
252 E1000_TSYNCRXCTL = 0x0B620, /* Rx Time Sync Control register - RW */
253 E1000_RXSTMPL = 0x0B624, /* Rx timestamp Low - RO */
254 E1000_RXSTMPH = 0x0B628, /* Rx timestamp High - RO */
Bruce Alland89777b2013-01-19 01:09:58 +0000255 E1000_RXMTRL = 0x0B634, /* Timesync Rx EtherType and Msg Type - RW */
256 E1000_RXUDP = 0x0B638, /* Timesync Rx UDP Port - RW */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700257};
258
Bruce Allan5eb6f3c2009-12-02 17:02:43 +0000259#define E1000_MAX_PHY_ADDR 4
Auke Kokbc7f75f2007-09-17 12:30:59 -0700260
261/* IGP01E1000 Specific Registers */
262#define IGP01E1000_PHY_PORT_CONFIG 0x10 /* Port Config */
263#define IGP01E1000_PHY_PORT_STATUS 0x11 /* Status */
264#define IGP01E1000_PHY_PORT_CTRL 0x12 /* Control */
265#define IGP01E1000_PHY_LINK_HEALTH 0x13 /* PHY Link Health */
266#define IGP02E1000_PHY_POWER_MGMT 0x19 /* Power Management */
267#define IGP01E1000_PHY_PAGE_SELECT 0x1F /* Page Select */
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700268#define BM_PHY_PAGE_SELECT 22 /* Page Select for BM */
269#define IGP_PAGE_SHIFT 5
270#define PHY_REG_MASK 0x1F
271
272#define BM_WUC_PAGE 800
273#define BM_WUC_ADDRESS_OPCODE 0x11
274#define BM_WUC_DATA_OPCODE 0x12
275#define BM_WUC_ENABLE_PAGE 769
276#define BM_WUC_ENABLE_REG 17
277#define BM_WUC_ENABLE_BIT (1 << 2)
278#define BM_WUC_HOST_WU_BIT (1 << 4)
Bruce Allan2b6b1682011-05-13 07:20:09 +0000279#define BM_WUC_ME_WU_BIT (1 << 5)
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700280
281#define BM_WUC PHY_REG(BM_WUC_PAGE, 1)
282#define BM_WUFC PHY_REG(BM_WUC_PAGE, 2)
283#define BM_WUS PHY_REG(BM_WUC_PAGE, 3)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700284
285#define IGP01E1000_PHY_PCS_INIT_REG 0x00B4
286#define IGP01E1000_PHY_POLARITY_MASK 0x0078
287
288#define IGP01E1000_PSCR_AUTO_MDIX 0x1000
289#define IGP01E1000_PSCR_FORCE_MDI_MDIX 0x2000 /* 0=MDI, 1=MDIX */
290
291#define IGP01E1000_PSCFR_SMART_SPEED 0x0080
292
293#define IGP02E1000_PM_SPD 0x0001 /* Smart Power Down */
294#define IGP02E1000_PM_D0_LPLU 0x0002 /* For D0a states */
295#define IGP02E1000_PM_D3_LPLU 0x0004 /* For all other states */
296
297#define IGP01E1000_PLHR_SS_DOWNGRADE 0x8000
298
299#define IGP01E1000_PSSR_POLARITY_REVERSED 0x0002
Alexander Duyckcbe7a812009-05-26 13:51:05 +0000300#define IGP01E1000_PSSR_MDIX 0x0800
Auke Kokbc7f75f2007-09-17 12:30:59 -0700301#define IGP01E1000_PSSR_SPEED_MASK 0xC000
302#define IGP01E1000_PSSR_SPEED_1000MBPS 0xC000
303
304#define IGP02E1000_PHY_CHANNEL_NUM 4
305#define IGP02E1000_PHY_AGC_A 0x11B1
306#define IGP02E1000_PHY_AGC_B 0x12B1
307#define IGP02E1000_PHY_AGC_C 0x14B1
308#define IGP02E1000_PHY_AGC_D 0x18B1
309
310#define IGP02E1000_AGC_LENGTH_SHIFT 9 /* Course - 15:13, Fine - 12:9 */
311#define IGP02E1000_AGC_LENGTH_MASK 0x7F
312#define IGP02E1000_AGC_RANGE 15
313
314/* manage.c */
315#define E1000_VFTA_ENTRY_SHIFT 5
316#define E1000_VFTA_ENTRY_MASK 0x7F
317#define E1000_VFTA_ENTRY_BIT_SHIFT_MASK 0x1F
318
319#define E1000_HICR_EN 0x01 /* Enable bit - RO */
Bruce Allanad680762008-03-28 09:15:03 -0700320/* Driver sets this bit when done to put command in RAM */
321#define E1000_HICR_C 0x02
Auke Kokbc7f75f2007-09-17 12:30:59 -0700322#define E1000_HICR_FW_RESET_ENABLE 0x40
323#define E1000_HICR_FW_RESET 0x80
324
325#define E1000_FWSM_MODE_MASK 0xE
326#define E1000_FWSM_MODE_SHIFT 1
327
328#define E1000_MNG_IAMT_MODE 0x3
329#define E1000_MNG_DHCP_COOKIE_LENGTH 0x10
330#define E1000_MNG_DHCP_COOKIE_OFFSET 0x6F0
331#define E1000_MNG_DHCP_COMMAND_TIMEOUT 10
332#define E1000_MNG_DHCP_TX_PAYLOAD_CMD 64
333#define E1000_MNG_DHCP_COOKIE_STATUS_PARSING 0x1
334#define E1000_MNG_DHCP_COOKIE_STATUS_VLAN 0x2
335
336/* nvm.c */
337#define E1000_STM_OPCODE 0xDB00
338
339#define E1000_KMRNCTRLSTA_OFFSET 0x001F0000
340#define E1000_KMRNCTRLSTA_OFFSET_SHIFT 16
341#define E1000_KMRNCTRLSTA_REN 0x00200000
Bruce Alland3738bb2010-06-16 13:27:28 +0000342#define E1000_KMRNCTRLSTA_CTRL_OFFSET 0x1 /* Kumeran Control */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700343#define E1000_KMRNCTRLSTA_DIAG_OFFSET 0x3 /* Kumeran Diagnostic */
Bruce Allan07818952009-12-08 07:28:01 +0000344#define E1000_KMRNCTRLSTA_TIMEOUTS 0x4 /* Kumeran Timeouts */
345#define E1000_KMRNCTRLSTA_INBAND_PARAM 0x9 /* Kumeran InBand Parameters */
Bruce Alland9b24132011-05-13 07:19:42 +0000346#define E1000_KMRNCTRLSTA_IBIST_DISABLE 0x0200 /* Kumeran IBIST Disable */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700347#define E1000_KMRNCTRLSTA_DIAG_NELPBK 0x1000 /* Nearend Loopback mode */
Bruce Allan7d3cabb2009-07-01 13:29:08 +0000348#define E1000_KMRNCTRLSTA_K1_CONFIG 0x7
Bruce Allanff847ac2010-07-27 12:28:46 +0000349#define E1000_KMRNCTRLSTA_K1_ENABLE 0x0002
Bruce Allan96f2bd12010-08-03 11:48:35 +0000350#define E1000_KMRNCTRLSTA_HD_CTRL 0x10 /* Kumeran HD Control */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700351
352#define IFE_PHY_EXTENDED_STATUS_CONTROL 0x10
353#define IFE_PHY_SPECIAL_CONTROL 0x11 /* 100BaseTx PHY Special Control */
354#define IFE_PHY_SPECIAL_CONTROL_LED 0x1B /* PHY Special and LED Control */
355#define IFE_PHY_MDIX_CONTROL 0x1C /* MDI/MDI-X Control */
356
357/* IFE PHY Extended Status Control */
358#define IFE_PESC_POLARITY_REVERSED 0x0100
359
360/* IFE PHY Special Control */
361#define IFE_PSC_AUTO_POLARITY_DISABLE 0x0010
362#define IFE_PSC_FORCE_POLARITY 0x0020
363
364/* IFE PHY Special Control and LED Control */
365#define IFE_PSCL_PROBE_MODE 0x0020
366#define IFE_PSCL_PROBE_LEDS_OFF 0x0006 /* Force LEDs 0 and 2 off */
367#define IFE_PSCL_PROBE_LEDS_ON 0x0007 /* Force LEDs 0 and 2 on */
368
369/* IFE PHY MDIX Control */
370#define IFE_PMC_MDIX_STATUS 0x0020 /* 1=MDI-X, 0=MDI */
371#define IFE_PMC_FORCE_MDIX 0x0040 /* 1=force MDI-X, 0=force MDI */
372#define IFE_PMC_AUTO_MDIX 0x0080 /* 1=enable auto MDI/MDI-X, 0=disable */
373
374#define E1000_CABLE_LENGTH_UNDEFINED 0xFF
375
376#define E1000_DEV_ID_82571EB_COPPER 0x105E
377#define E1000_DEV_ID_82571EB_FIBER 0x105F
378#define E1000_DEV_ID_82571EB_SERDES 0x1060
379#define E1000_DEV_ID_82571EB_QUAD_COPPER 0x10A4
Auke Kok040babf2007-10-31 15:22:05 -0700380#define E1000_DEV_ID_82571PT_QUAD_COPPER 0x10D5
Auke Kokbc7f75f2007-09-17 12:30:59 -0700381#define E1000_DEV_ID_82571EB_QUAD_FIBER 0x10A5
382#define E1000_DEV_ID_82571EB_QUAD_COPPER_LP 0x10BC
Auke Kok040babf2007-10-31 15:22:05 -0700383#define E1000_DEV_ID_82571EB_SERDES_DUAL 0x10D9
384#define E1000_DEV_ID_82571EB_SERDES_QUAD 0x10DA
Auke Kokbc7f75f2007-09-17 12:30:59 -0700385#define E1000_DEV_ID_82572EI_COPPER 0x107D
386#define E1000_DEV_ID_82572EI_FIBER 0x107E
387#define E1000_DEV_ID_82572EI_SERDES 0x107F
388#define E1000_DEV_ID_82572EI 0x10B9
389#define E1000_DEV_ID_82573E 0x108B
390#define E1000_DEV_ID_82573E_IAMT 0x108C
391#define E1000_DEV_ID_82573L 0x109A
Bruce Allan4662e822008-08-26 18:37:06 -0700392#define E1000_DEV_ID_82574L 0x10D3
Bruce Allanbef28b12009-03-24 23:28:02 -0700393#define E1000_DEV_ID_82574LA 0x10F6
Alexander Duyck8c81c9c2009-03-19 01:12:27 +0000394#define E1000_DEV_ID_82583V 0x150C
Auke Kokbc7f75f2007-09-17 12:30:59 -0700395
396#define E1000_DEV_ID_80003ES2LAN_COPPER_DPT 0x1096
397#define E1000_DEV_ID_80003ES2LAN_SERDES_DPT 0x1098
398#define E1000_DEV_ID_80003ES2LAN_COPPER_SPT 0x10BA
399#define E1000_DEV_ID_80003ES2LAN_SERDES_SPT 0x10BB
400
Bruce Allan9e135a22009-12-01 15:50:31 +0000401#define E1000_DEV_ID_ICH8_82567V_3 0x1501
Auke Kokbc7f75f2007-09-17 12:30:59 -0700402#define E1000_DEV_ID_ICH8_IGP_M_AMT 0x1049
403#define E1000_DEV_ID_ICH8_IGP_AMT 0x104A
404#define E1000_DEV_ID_ICH8_IGP_C 0x104B
405#define E1000_DEV_ID_ICH8_IFE 0x104C
406#define E1000_DEV_ID_ICH8_IFE_GT 0x10C4
407#define E1000_DEV_ID_ICH8_IFE_G 0x10C5
408#define E1000_DEV_ID_ICH8_IGP_M 0x104D
409#define E1000_DEV_ID_ICH9_IGP_AMT 0x10BD
Bruce Allan2f15f9d2008-08-26 18:36:36 -0700410#define E1000_DEV_ID_ICH9_BM 0x10E5
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700411#define E1000_DEV_ID_ICH9_IGP_M_AMT 0x10F5
412#define E1000_DEV_ID_ICH9_IGP_M 0x10BF
413#define E1000_DEV_ID_ICH9_IGP_M_V 0x10CB
Auke Kokbc7f75f2007-09-17 12:30:59 -0700414#define E1000_DEV_ID_ICH9_IGP_C 0x294C
415#define E1000_DEV_ID_ICH9_IFE 0x10C0
416#define E1000_DEV_ID_ICH9_IFE_GT 0x10C3
417#define E1000_DEV_ID_ICH9_IFE_G 0x10C2
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700418#define E1000_DEV_ID_ICH10_R_BM_LM 0x10CC
419#define E1000_DEV_ID_ICH10_R_BM_LF 0x10CD
420#define E1000_DEV_ID_ICH10_R_BM_V 0x10CE
Bruce Allanf4187b52008-08-26 18:36:50 -0700421#define E1000_DEV_ID_ICH10_D_BM_LM 0x10DE
422#define E1000_DEV_ID_ICH10_D_BM_LF 0x10DF
Bruce Allan10df0b92010-05-10 15:02:52 +0000423#define E1000_DEV_ID_ICH10_D_BM_V 0x1525
Bruce Allana4f58f52009-06-02 11:29:18 +0000424#define E1000_DEV_ID_PCH_M_HV_LM 0x10EA
425#define E1000_DEV_ID_PCH_M_HV_LC 0x10EB
426#define E1000_DEV_ID_PCH_D_HV_DM 0x10EF
427#define E1000_DEV_ID_PCH_D_HV_DC 0x10F0
Bruce Alland3738bb2010-06-16 13:27:28 +0000428#define E1000_DEV_ID_PCH2_LV_LM 0x1502
429#define E1000_DEV_ID_PCH2_LV_V 0x1503
Bruce Allan2fbe4522012-04-19 03:21:47 +0000430#define E1000_DEV_ID_PCH_LPT_I217_LM 0x153A
431#define E1000_DEV_ID_PCH_LPT_I217_V 0x153B
Bruce Allan16e310a2012-10-09 01:11:26 +0000432#define E1000_DEV_ID_PCH_LPTLP_I218_LM 0x155A
433#define E1000_DEV_ID_PCH_LPTLP_I218_V 0x1559
Auke Kokbc7f75f2007-09-17 12:30:59 -0700434
Bruce Allan4662e822008-08-26 18:37:06 -0700435#define E1000_REVISION_4 4
436
Auke Kokbc7f75f2007-09-17 12:30:59 -0700437#define E1000_FUNC_1 1
438
Bruce Allan608f8a02010-01-13 02:04:58 +0000439#define E1000_ALT_MAC_ADDRESS_OFFSET_LAN0 0
440#define E1000_ALT_MAC_ADDRESS_OFFSET_LAN1 3
441
Auke Kokbc7f75f2007-09-17 12:30:59 -0700442enum e1000_mac_type {
443 e1000_82571,
444 e1000_82572,
445 e1000_82573,
Bruce Allan4662e822008-08-26 18:37:06 -0700446 e1000_82574,
Alexander Duyck8c81c9c2009-03-19 01:12:27 +0000447 e1000_82583,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700448 e1000_80003es2lan,
449 e1000_ich8lan,
450 e1000_ich9lan,
Bruce Allanf4187b52008-08-26 18:36:50 -0700451 e1000_ich10lan,
Bruce Allana4f58f52009-06-02 11:29:18 +0000452 e1000_pchlan,
Bruce Alland3738bb2010-06-16 13:27:28 +0000453 e1000_pch2lan,
Bruce Allan2fbe4522012-04-19 03:21:47 +0000454 e1000_pch_lpt,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700455};
456
457enum e1000_media_type {
458 e1000_media_type_unknown = 0,
459 e1000_media_type_copper = 1,
460 e1000_media_type_fiber = 2,
461 e1000_media_type_internal_serdes = 3,
462 e1000_num_media_types
463};
464
465enum e1000_nvm_type {
466 e1000_nvm_unknown = 0,
467 e1000_nvm_none,
468 e1000_nvm_eeprom_spi,
469 e1000_nvm_flash_hw,
470 e1000_nvm_flash_sw
471};
472
473enum e1000_nvm_override {
474 e1000_nvm_override_none = 0,
475 e1000_nvm_override_spi_small,
476 e1000_nvm_override_spi_large
477};
478
479enum e1000_phy_type {
480 e1000_phy_unknown = 0,
481 e1000_phy_none,
482 e1000_phy_m88,
483 e1000_phy_igp,
484 e1000_phy_igp_2,
485 e1000_phy_gg82563,
486 e1000_phy_igp_3,
487 e1000_phy_ife,
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700488 e1000_phy_bm,
Bruce Allana4f58f52009-06-02 11:29:18 +0000489 e1000_phy_82578,
490 e1000_phy_82577,
Bruce Alland3738bb2010-06-16 13:27:28 +0000491 e1000_phy_82579,
Bruce Allan2fbe4522012-04-19 03:21:47 +0000492 e1000_phy_i217,
Auke Kokbc7f75f2007-09-17 12:30:59 -0700493};
494
495enum e1000_bus_width {
496 e1000_bus_width_unknown = 0,
497 e1000_bus_width_pcie_x1,
498 e1000_bus_width_pcie_x2,
499 e1000_bus_width_pcie_x4 = 4,
500 e1000_bus_width_32,
501 e1000_bus_width_64,
502 e1000_bus_width_reserved
503};
504
505enum e1000_1000t_rx_status {
506 e1000_1000t_rx_status_not_ok = 0,
507 e1000_1000t_rx_status_ok,
508 e1000_1000t_rx_status_undefined = 0xFF
509};
510
511enum e1000_rev_polarity{
512 e1000_rev_polarity_normal = 0,
513 e1000_rev_polarity_reversed,
514 e1000_rev_polarity_undefined = 0xFF
515};
516
Bruce Allan5c48ef3e22008-11-21 16:57:36 -0800517enum e1000_fc_mode {
Auke Kokbc7f75f2007-09-17 12:30:59 -0700518 e1000_fc_none = 0,
519 e1000_fc_rx_pause,
520 e1000_fc_tx_pause,
521 e1000_fc_full,
522 e1000_fc_default = 0xFF
523};
524
525enum e1000_ms_type {
526 e1000_ms_hw_default = 0,
527 e1000_ms_force_master,
528 e1000_ms_force_slave,
529 e1000_ms_auto
530};
531
532enum e1000_smart_speed {
533 e1000_smart_speed_default = 0,
534 e1000_smart_speed_on,
535 e1000_smart_speed_off
536};
537
dave grahamc9523372009-02-10 12:52:28 +0000538enum e1000_serdes_link_state {
539 e1000_serdes_link_down = 0,
540 e1000_serdes_link_autoneg_progress,
541 e1000_serdes_link_autoneg_complete,
542 e1000_serdes_link_forced_up
543};
544
Auke Kokbc7f75f2007-09-17 12:30:59 -0700545/* Receive Descriptor */
546struct e1000_rx_desc {
Al Viroa39fe742007-12-11 19:50:34 +0000547 __le64 buffer_addr; /* Address of the descriptor's data buffer */
548 __le16 length; /* Length of data DMAed into data buffer */
549 __le16 csum; /* Packet checksum */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700550 u8 status; /* Descriptor status */
551 u8 errors; /* Descriptor Errors */
Al Viroa39fe742007-12-11 19:50:34 +0000552 __le16 special;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700553};
554
555/* Receive Descriptor - Extended */
556union e1000_rx_desc_extended {
557 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000558 __le64 buffer_addr;
559 __le64 reserved;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700560 } read;
561 struct {
562 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000563 __le32 mrq; /* Multiple Rx Queues */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700564 union {
Al Viroa39fe742007-12-11 19:50:34 +0000565 __le32 rss; /* RSS Hash */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700566 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000567 __le16 ip_id; /* IP id */
568 __le16 csum; /* Packet Checksum */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700569 } csum_ip;
570 } hi_dword;
571 } lower;
572 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000573 __le32 status_error; /* ext status/error */
574 __le16 length;
575 __le16 vlan; /* VLAN tag */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700576 } upper;
577 } wb; /* writeback */
578};
579
580#define MAX_PS_BUFFERS 4
581/* Receive Descriptor - Packet Split */
582union e1000_rx_desc_packet_split {
583 struct {
584 /* one buffer for protocol header(s), three data buffers */
Al Viroa39fe742007-12-11 19:50:34 +0000585 __le64 buffer_addr[MAX_PS_BUFFERS];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700586 } read;
587 struct {
588 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000589 __le32 mrq; /* Multiple Rx Queues */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700590 union {
Al Viroa39fe742007-12-11 19:50:34 +0000591 __le32 rss; /* RSS Hash */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700592 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000593 __le16 ip_id; /* IP id */
594 __le16 csum; /* Packet Checksum */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700595 } csum_ip;
596 } hi_dword;
597 } lower;
598 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000599 __le32 status_error; /* ext status/error */
600 __le16 length0; /* length of buffer 0 */
601 __le16 vlan; /* VLAN tag */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700602 } middle;
603 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000604 __le16 header_status;
605 __le16 length[3]; /* length of buffers 1-3 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700606 } upper;
Al Viroa39fe742007-12-11 19:50:34 +0000607 __le64 reserved;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700608 } wb; /* writeback */
609};
610
611/* Transmit Descriptor */
612struct e1000_tx_desc {
Al Viroa39fe742007-12-11 19:50:34 +0000613 __le64 buffer_addr; /* Address of the descriptor's data buffer */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700614 union {
Al Viroa39fe742007-12-11 19:50:34 +0000615 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700616 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000617 __le16 length; /* Data buffer length */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700618 u8 cso; /* Checksum offset */
619 u8 cmd; /* Descriptor control */
620 } flags;
621 } lower;
622 union {
Al Viroa39fe742007-12-11 19:50:34 +0000623 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700624 struct {
625 u8 status; /* Descriptor status */
626 u8 css; /* Checksum start */
Al Viroa39fe742007-12-11 19:50:34 +0000627 __le16 special;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700628 } fields;
629 } upper;
630};
631
632/* Offload Context Descriptor */
633struct e1000_context_desc {
634 union {
Al Viroa39fe742007-12-11 19:50:34 +0000635 __le32 ip_config;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700636 struct {
637 u8 ipcss; /* IP checksum start */
638 u8 ipcso; /* IP checksum offset */
Al Viroa39fe742007-12-11 19:50:34 +0000639 __le16 ipcse; /* IP checksum end */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700640 } ip_fields;
641 } lower_setup;
642 union {
Al Viroa39fe742007-12-11 19:50:34 +0000643 __le32 tcp_config;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700644 struct {
645 u8 tucss; /* TCP checksum start */
646 u8 tucso; /* TCP checksum offset */
Al Viroa39fe742007-12-11 19:50:34 +0000647 __le16 tucse; /* TCP checksum end */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700648 } tcp_fields;
649 } upper_setup;
Al Viroa39fe742007-12-11 19:50:34 +0000650 __le32 cmd_and_length;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700651 union {
Al Viroa39fe742007-12-11 19:50:34 +0000652 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700653 struct {
654 u8 status; /* Descriptor status */
655 u8 hdr_len; /* Header length */
Al Viroa39fe742007-12-11 19:50:34 +0000656 __le16 mss; /* Maximum segment size */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700657 } fields;
658 } tcp_seg_setup;
659};
660
661/* Offload data descriptor */
662struct e1000_data_desc {
Al Viroa39fe742007-12-11 19:50:34 +0000663 __le64 buffer_addr; /* Address of the descriptor's buffer address */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700664 union {
Al Viroa39fe742007-12-11 19:50:34 +0000665 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700666 struct {
Al Viroa39fe742007-12-11 19:50:34 +0000667 __le16 length; /* Data buffer length */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700668 u8 typ_len_ext;
669 u8 cmd;
670 } flags;
671 } lower;
672 union {
Al Viroa39fe742007-12-11 19:50:34 +0000673 __le32 data;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700674 struct {
675 u8 status; /* Descriptor status */
676 u8 popts; /* Packet Options */
Al Viroa39fe742007-12-11 19:50:34 +0000677 __le16 special; /* */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700678 } fields;
679 } upper;
680};
681
682/* Statistics counters collected by the MAC */
683struct e1000_hw_stats {
684 u64 crcerrs;
685 u64 algnerrc;
686 u64 symerrs;
687 u64 rxerrc;
688 u64 mpc;
689 u64 scc;
690 u64 ecol;
691 u64 mcc;
692 u64 latecol;
693 u64 colc;
694 u64 dc;
695 u64 tncrs;
696 u64 sec;
697 u64 cexterr;
698 u64 rlec;
699 u64 xonrxc;
700 u64 xontxc;
701 u64 xoffrxc;
702 u64 xofftxc;
703 u64 fcruc;
704 u64 prc64;
705 u64 prc127;
706 u64 prc255;
707 u64 prc511;
708 u64 prc1023;
709 u64 prc1522;
710 u64 gprc;
711 u64 bprc;
712 u64 mprc;
713 u64 gptc;
Bruce Allan7c257692008-04-23 11:09:00 -0700714 u64 gorc;
715 u64 gotc;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700716 u64 rnbc;
717 u64 ruc;
718 u64 rfc;
719 u64 roc;
720 u64 rjc;
721 u64 mgprc;
722 u64 mgpdc;
723 u64 mgptc;
Bruce Allan7c257692008-04-23 11:09:00 -0700724 u64 tor;
725 u64 tot;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700726 u64 tpr;
727 u64 tpt;
728 u64 ptc64;
729 u64 ptc127;
730 u64 ptc255;
731 u64 ptc511;
732 u64 ptc1023;
733 u64 ptc1522;
734 u64 mptc;
735 u64 bptc;
736 u64 tsctc;
737 u64 tsctfc;
738 u64 iac;
739 u64 icrxptc;
740 u64 icrxatc;
741 u64 ictxptc;
742 u64 ictxatc;
743 u64 ictxqec;
744 u64 ictxqmtc;
745 u64 icrxdmtc;
746 u64 icrxoc;
747};
748
749struct e1000_phy_stats {
750 u32 idle_errors;
751 u32 receive_errors;
752};
753
754struct e1000_host_mng_dhcp_cookie {
755 u32 signature;
756 u8 status;
757 u8 reserved0;
758 u16 vlan_id;
759 u32 reserved1;
760 u16 reserved2;
761 u8 reserved3;
762 u8 checksum;
763};
764
765/* Host Interface "Rev 1" */
766struct e1000_host_command_header {
767 u8 command_id;
768 u8 command_length;
769 u8 command_options;
770 u8 checksum;
771};
772
773#define E1000_HI_MAX_DATA_LENGTH 252
774struct e1000_host_command_info {
775 struct e1000_host_command_header command_header;
776 u8 command_data[E1000_HI_MAX_DATA_LENGTH];
777};
778
779/* Host Interface "Rev 2" */
780struct e1000_host_mng_command_header {
781 u8 command_id;
782 u8 checksum;
783 u16 reserved1;
784 u16 reserved2;
785 u16 command_length;
786};
787
788#define E1000_HI_MAX_MNG_DATA_LENGTH 0x6F8
789struct e1000_host_mng_command_info {
790 struct e1000_host_mng_command_header command_header;
791 u8 command_data[E1000_HI_MAX_MNG_DATA_LENGTH];
792};
793
794/* Function pointers and static data for the MAC. */
795struct e1000_mac_operations {
Bruce Allana4f58f52009-06-02 11:29:18 +0000796 s32 (*id_led_init)(struct e1000_hw *);
Bruce Allandbf80dc2011-04-16 00:34:40 +0000797 s32 (*blink_led)(struct e1000_hw *);
Bruce Allan4662e822008-08-26 18:37:06 -0700798 bool (*check_mng_mode)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700799 s32 (*check_for_link)(struct e1000_hw *);
800 s32 (*cleanup_led)(struct e1000_hw *);
801 void (*clear_hw_cntrs)(struct e1000_hw *);
Bruce Allancaaddaf2009-12-01 15:46:43 +0000802 void (*clear_vfta)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700803 s32 (*get_bus_info)(struct e1000_hw *);
Bruce Allanf4d2dd42010-01-13 02:05:18 +0000804 void (*set_lan_id)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700805 s32 (*get_link_up_info)(struct e1000_hw *, u16 *, u16 *);
806 s32 (*led_on)(struct e1000_hw *);
807 s32 (*led_off)(struct e1000_hw *);
Bruce Allanab8932f2010-01-13 02:05:38 +0000808 void (*update_mc_addr_list)(struct e1000_hw *, u8 *, u32);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700809 s32 (*reset_hw)(struct e1000_hw *);
810 s32 (*init_hw)(struct e1000_hw *);
811 s32 (*setup_link)(struct e1000_hw *);
812 s32 (*setup_physical_interface)(struct e1000_hw *);
Bruce Allana4f58f52009-06-02 11:29:18 +0000813 s32 (*setup_led)(struct e1000_hw *);
Bruce Allancaaddaf2009-12-01 15:46:43 +0000814 void (*write_vfta)(struct e1000_hw *, u32, u32);
Bruce Allan57cde762012-02-22 09:02:58 +0000815 void (*config_collision_dist)(struct e1000_hw *);
Bruce Allan69e1e012012-04-14 03:28:50 +0000816 void (*rar_set)(struct e1000_hw *, u8 *, u32);
Bruce Allan608f8a02010-01-13 02:04:58 +0000817 s32 (*read_mac_addr)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700818};
819
Bruce Allane921eb12012-11-28 09:28:37 +0000820/* When to use various PHY register access functions:
Bruce Allan2b6b1682011-05-13 07:20:09 +0000821 *
822 * Func Caller
823 * Function Does Does When to use
824 * ~~~~~~~~~~~~ ~~~~~ ~~~~~~ ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
825 * X_reg L,P,A n/a for simple PHY reg accesses
826 * X_reg_locked P,A L for multiple accesses of different regs
827 * on different pages
828 * X_reg_page A L,P for multiple accesses of different regs
829 * on the same page
830 *
831 * Where X=[read|write], L=locking, P=sets page, A=register access
832 *
833 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700834struct e1000_phy_operations {
Bruce Allan94d81862009-11-20 23:25:26 +0000835 s32 (*acquire)(struct e1000_hw *);
836 s32 (*cfg_on_link_up)(struct e1000_hw *);
Bruce Allana4f58f52009-06-02 11:29:18 +0000837 s32 (*check_polarity)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700838 s32 (*check_reset_block)(struct e1000_hw *);
Bruce Allan94d81862009-11-20 23:25:26 +0000839 s32 (*commit)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700840 s32 (*force_speed_duplex)(struct e1000_hw *);
841 s32 (*get_cfg_done)(struct e1000_hw *hw);
842 s32 (*get_cable_length)(struct e1000_hw *);
Bruce Allan94d81862009-11-20 23:25:26 +0000843 s32 (*get_info)(struct e1000_hw *);
Bruce Allan2b6b1682011-05-13 07:20:09 +0000844 s32 (*set_page)(struct e1000_hw *, u16);
Bruce Allan94d81862009-11-20 23:25:26 +0000845 s32 (*read_reg)(struct e1000_hw *, u32, u16 *);
846 s32 (*read_reg_locked)(struct e1000_hw *, u32, u16 *);
Bruce Allan2b6b1682011-05-13 07:20:09 +0000847 s32 (*read_reg_page)(struct e1000_hw *, u32, u16 *);
Bruce Allan94d81862009-11-20 23:25:26 +0000848 void (*release)(struct e1000_hw *);
849 s32 (*reset)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700850 s32 (*set_d0_lplu_state)(struct e1000_hw *, bool);
851 s32 (*set_d3_lplu_state)(struct e1000_hw *, bool);
Bruce Allan94d81862009-11-20 23:25:26 +0000852 s32 (*write_reg)(struct e1000_hw *, u32, u16);
853 s32 (*write_reg_locked)(struct e1000_hw *, u32, u16);
Bruce Allan2b6b1682011-05-13 07:20:09 +0000854 s32 (*write_reg_page)(struct e1000_hw *, u32, u16);
Bruce Allan17f208d2009-12-01 15:47:22 +0000855 void (*power_up)(struct e1000_hw *);
856 void (*power_down)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700857};
858
859/* Function pointers for the NVM. */
860struct e1000_nvm_operations {
Bruce Allan94d81862009-11-20 23:25:26 +0000861 s32 (*acquire)(struct e1000_hw *);
862 s32 (*read)(struct e1000_hw *, u16, u16, u16 *);
863 void (*release)(struct e1000_hw *);
Bruce Allane85e3632012-02-22 09:03:14 +0000864 void (*reload)(struct e1000_hw *);
Bruce Allan94d81862009-11-20 23:25:26 +0000865 s32 (*update)(struct e1000_hw *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700866 s32 (*valid_led_default)(struct e1000_hw *, u16 *);
Bruce Allan94d81862009-11-20 23:25:26 +0000867 s32 (*validate)(struct e1000_hw *);
868 s32 (*write)(struct e1000_hw *, u16, u16, u16 *);
Auke Kokbc7f75f2007-09-17 12:30:59 -0700869};
870
871struct e1000_mac_info {
872 struct e1000_mac_operations ops;
Bruce Alland8d5f8a2011-02-25 07:09:37 +0000873 u8 addr[ETH_ALEN];
874 u8 perm_addr[ETH_ALEN];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700875
876 enum e1000_mac_type type;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700877
878 u32 collision_delta;
879 u32 ledctl_default;
880 u32 ledctl_mode1;
881 u32 ledctl_mode2;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700882 u32 mc_filter_type;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700883 u32 tx_packet_delta;
884 u32 txcw;
885
886 u16 current_ifs_val;
887 u16 ifs_max_val;
888 u16 ifs_min_val;
889 u16 ifs_ratio;
890 u16 ifs_step_size;
891 u16 mta_reg_count;
Bruce Allanab8932f2010-01-13 02:05:38 +0000892
893 /* Maximum size of the MTA register table in all supported adapters */
894 #define MAX_MTA_REG 128
895 u32 mta_shadow[MAX_MTA_REG];
Auke Kokbc7f75f2007-09-17 12:30:59 -0700896 u16 rar_entry_count;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700897
898 u8 forced_speed_duplex;
899
Bruce Allanf464ba82010-01-07 16:31:35 +0000900 bool adaptive_ifs;
Bruce Allana65a4a02010-05-10 15:01:51 +0000901 bool has_fwsm;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700902 bool arc_subsystem_valid;
903 bool autoneg;
904 bool autoneg_failed;
905 bool get_link_status;
906 bool in_ifs_mode;
907 bool serdes_has_link;
908 bool tx_pkt_filtering;
dave grahamc9523372009-02-10 12:52:28 +0000909 enum e1000_serdes_link_state serdes_link_state;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700910};
911
912struct e1000_phy_info {
913 struct e1000_phy_operations ops;
914
915 enum e1000_phy_type type;
916
917 enum e1000_1000t_rx_status local_rx;
918 enum e1000_1000t_rx_status remote_rx;
919 enum e1000_ms_type ms_type;
920 enum e1000_ms_type original_ms_type;
921 enum e1000_rev_polarity cable_polarity;
922 enum e1000_smart_speed smart_speed;
923
924 u32 addr;
925 u32 id;
926 u32 reset_delay_us; /* in usec */
927 u32 revision;
928
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700929 enum e1000_media_type media_type;
930
Auke Kokbc7f75f2007-09-17 12:30:59 -0700931 u16 autoneg_advertised;
932 u16 autoneg_mask;
933 u16 cable_length;
934 u16 max_cable_length;
935 u16 min_cable_length;
936
937 u8 mdix;
938
939 bool disable_polarity_correction;
940 bool is_mdix;
941 bool polarity_correction;
942 bool speed_downgraded;
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700943 bool autoneg_wait_to_complete;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700944};
945
946struct e1000_nvm_info {
947 struct e1000_nvm_operations ops;
948
949 enum e1000_nvm_type type;
950 enum e1000_nvm_override override;
951
952 u32 flash_bank_size;
953 u32 flash_base_addr;
954
955 u16 word_size;
956 u16 delay_usec;
957 u16 address_bits;
958 u16 opcode_bits;
959 u16 page_size;
960};
961
962struct e1000_bus_info {
963 enum e1000_bus_width width;
964
965 u16 func;
966};
967
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700968struct e1000_fc_info {
969 u32 high_water; /* Flow control high-water mark */
970 u32 low_water; /* Flow control low-water mark */
971 u16 pause_time; /* Flow control pause timer */
Bruce Allana3055952010-05-10 15:02:12 +0000972 u16 refresh_time; /* Flow control refresh timer */
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700973 bool send_xon; /* Flow control send XON */
974 bool strict_ieee; /* Strict IEEE mode */
Bruce Allan5c48ef3e22008-11-21 16:57:36 -0800975 enum e1000_fc_mode current_mode; /* FC mode in effect */
976 enum e1000_fc_mode requested_mode; /* FC mode requested by caller */
Jeff Kirsher318a94d2008-03-28 09:15:16 -0700977};
978
Auke Kokbc7f75f2007-09-17 12:30:59 -0700979struct e1000_dev_spec_82571 {
980 bool laa_is_present;
Dave Graham23a2d1b2009-06-08 14:28:17 +0000981 u32 smb_counter;
Auke Kokbc7f75f2007-09-17 12:30:59 -0700982};
983
Bruce Allan3421eec2009-12-08 07:28:20 +0000984struct e1000_dev_spec_80003es2lan {
985 bool mdic_wa_enable;
986};
987
Auke Kokbc7f75f2007-09-17 12:30:59 -0700988struct e1000_shadow_ram {
989 u16 value;
990 bool modified;
991};
992
993#define E1000_ICH8_SHADOW_RAM_WORDS 2048
994
995struct e1000_dev_spec_ich8lan {
996 bool kmrn_lock_loss_workaround_enabled;
997 struct e1000_shadow_ram shadow_ram[E1000_ICH8_SHADOW_RAM_WORDS];
Bruce Allan1d5846b2009-10-29 13:46:05 +0000998 bool nvm_k1_enabled;
Bruce Allane52997f2010-06-16 13:27:49 +0000999 bool eee_disable;
Bruce Allan2fbe4522012-04-19 03:21:47 +00001000 u16 eee_lp_ability;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001001};
1002
1003struct e1000_hw {
1004 struct e1000_adapter *adapter;
1005
Bruce Allanc5083cf2011-12-16 00:45:40 +00001006 void __iomem *hw_addr;
1007 void __iomem *flash_address;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001008
1009 struct e1000_mac_info mac;
Jeff Kirsher318a94d2008-03-28 09:15:16 -07001010 struct e1000_fc_info fc;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001011 struct e1000_phy_info phy;
1012 struct e1000_nvm_info nvm;
1013 struct e1000_bus_info bus;
1014 struct e1000_host_mng_dhcp_cookie mng_cookie;
1015
1016 union {
1017 struct e1000_dev_spec_82571 e82571;
Bruce Allan3421eec2009-12-08 07:28:20 +00001018 struct e1000_dev_spec_80003es2lan e80003es2lan;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001019 struct e1000_dev_spec_ich8lan ich8lan;
1020 } dev_spec;
Auke Kokbc7f75f2007-09-17 12:30:59 -07001021};
1022
Auke Kokbc7f75f2007-09-17 12:30:59 -07001023#endif