blob: 7caa875cfa36cf0f79fe3fee1f28426cc32be778 [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08003 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29#ifndef __iwl_trans_int_pcie_h__
30#define __iwl_trans_int_pcie_h__
31
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070032#include <linux/spinlock.h>
33#include <linux/interrupt.h>
34#include <linux/skbuff.h>
Johannes Berg13df1aa2012-03-06 13:31:00 -080035#include <linux/wait.h>
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070036#include <linux/pci.h>
Johannes Berg7c5ba4a2012-04-09 17:46:54 -070037#include <linux/timer.h>
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070038
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070039#include "iwl-fh.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070040#include "iwl-csr.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070041#include "iwl-trans.h"
42#include "iwl-debug.h"
43#include "iwl-io.h"
Emmanuel Grumbach02e38352012-02-09 16:08:15 +020044#include "iwl-op-mode.h"
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070045
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -070046struct iwl_host_cmd;
Emmanuel Grumbachdda61a42011-08-25 23:11:11 -070047
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070048/*This file includes the declaration that are internal to the
49 * trans_pcie layer */
50
Johannes Berg48a2d662012-03-05 11:24:39 -080051struct iwl_rx_mem_buffer {
52 dma_addr_t page_dma;
53 struct page *page;
54 struct list_head list;
55};
56
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070057/**
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -070058 * struct isr_statistics - interrupt statistics
59 *
60 */
61struct isr_statistics {
62 u32 hw;
63 u32 sw;
64 u32 err_code;
65 u32 sch;
66 u32 alive;
67 u32 rfkill;
68 u32 ctkill;
69 u32 wakeup;
70 u32 rx;
71 u32 tx;
72 u32 unhandled;
73};
74
75/**
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070076 * struct iwl_rx_queue - Rx queue
77 * @bd: driver's pointer to buffer of receive buffer descriptors (rbd)
78 * @bd_dma: bus address of buffer of receive buffer descriptors (rbd)
79 * @pool:
80 * @queue:
81 * @read: Shared index to newest available Rx buffer
82 * @write: Shared index to oldest written Rx packet
83 * @free_count: Number of pre-allocated buffers in rx_free
84 * @write_actual:
85 * @rx_free: list of free SKBs for use
86 * @rx_used: List of Rx buffers with no SKB
87 * @need_update: flag to indicate we need to update read/write index
88 * @rb_stts: driver's pointer to receive buffer status
89 * @rb_stts_dma: bus address of receive buffer status
90 * @lock:
91 *
92 * NOTE: rx_free and rx_used are used as a FIFO for iwl_rx_mem_buffers
93 */
94struct iwl_rx_queue {
95 __le32 *bd;
96 dma_addr_t bd_dma;
97 struct iwl_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
98 struct iwl_rx_mem_buffer *queue[RX_QUEUE_SIZE];
99 u32 read;
100 u32 write;
101 u32 free_count;
102 u32 write_actual;
103 struct list_head rx_free;
104 struct list_head rx_used;
105 int need_update;
106 struct iwl_rb_status *rb_stts;
107 dma_addr_t rb_stts_dma;
108 spinlock_t lock;
109};
110
Emmanuel Grumbacha72b8b02011-08-25 23:11:13 -0700111struct iwl_dma_ptr {
112 dma_addr_t dma;
113 void *addr;
114 size_t size;
115};
116
Johannes Bergbffc66c2012-03-05 11:24:42 -0800117/**
118 * iwl_queue_inc_wrap - increment queue index, wrap back to beginning
119 * @index -- current index
120 * @n_bd -- total number of entries in queue (must be power of 2)
121 */
122static inline int iwl_queue_inc_wrap(int index, int n_bd)
123{
124 return ++index & (n_bd - 1);
125}
126
127/**
128 * iwl_queue_dec_wrap - decrement queue index, wrap back to end
129 * @index -- current index
130 * @n_bd -- total number of entries in queue (must be power of 2)
131 */
132static inline int iwl_queue_dec_wrap(int index, int n_bd)
133{
134 return --index & (n_bd - 1);
135}
136
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700137struct iwl_cmd_meta {
138 /* only for SYNC commands, iff the reply skb is wanted */
139 struct iwl_host_cmd *source;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700140
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700141 DEFINE_DMA_UNMAP_ADDR(mapping);
142 DEFINE_DMA_UNMAP_LEN(len);
Johannes Bergc14c7372012-04-16 14:48:08 -0700143
144 u32 flags;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700145};
146
147/*
148 * Generic queue structure
149 *
150 * Contains common data for Rx and Tx queues.
151 *
152 * Note the difference between n_bd and n_window: the hardware
153 * always assumes 256 descriptors, so n_bd is always 256 (unless
154 * there might be HW changes in the future). For the normal TX
155 * queues, n_window, which is the size of the software queue data
156 * is also 256; however, for the command queue, n_window is only
157 * 32 since we don't need so many commands pending. Since the HW
158 * still uses 256 BDs for DMA though, n_bd stays 256. As a result,
159 * the software buffers (in the variables @meta, @txb in struct
160 * iwl_tx_queue) only have 32 entries, while the HW buffers (@tfds
161 * in the same struct) have 256.
162 * This means that we end up with the following:
163 * HW entries: | 0 | ... | N * 32 | ... | N * 32 + 31 | ... | 255 |
164 * SW entries: | 0 | ... | 31 |
165 * where N is a number between 0 and 7. This means that the SW
166 * data is a window overlayed over the HW queue.
167 */
168struct iwl_queue {
169 int n_bd; /* number of BDs in this queue */
170 int write_ptr; /* 1-st empty entry (index) host_w*/
171 int read_ptr; /* last used entry (index) host_r*/
172 /* use for monitoring and recovering the stuck queue */
173 dma_addr_t dma_addr; /* physical addr for BD's */
174 int n_window; /* safe queue window */
175 u32 id;
176 int low_mark; /* low watermark, resume queue if free
177 * space more than this */
178 int high_mark; /* high watermark, stop queue if free
179 * space less than this */
180};
181
182/**
183 * struct iwl_tx_queue - Tx Queue for DMA
184 * @q: generic Rx/Tx queue descriptor
185 * @bd: base of circular buffer of TFDs
186 * @cmd: array of command/TX buffer pointers
187 * @meta: array of meta data for each command/tx buffer
188 * @dma_addr_cmd: physical address of cmd/tx buffer array
189 * @txb: array of per-TFD driver data
Johannes Berg015c15e2012-03-05 11:24:24 -0800190 * lock: queue lock
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700191 * @time_stamp: time (in jiffies) of last read_ptr change
192 * @need_update: indicates need to update read/write index
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700193 *
194 * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame
195 * descriptors) and required locking structures.
196 */
197#define TFD_TX_CMD_SLOTS 256
198#define TFD_CMD_SLOTS 32
199
200struct iwl_tx_queue {
201 struct iwl_queue q;
202 struct iwl_tfd *tfds;
203 struct iwl_device_cmd **cmd;
204 struct iwl_cmd_meta *meta;
205 struct sk_buff **skbs;
Johannes Berg015c15e2012-03-05 11:24:24 -0800206 spinlock_t lock;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700207 struct timer_list stuck_timer;
208 struct iwl_trans_pcie *trans_pcie;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700209 u8 need_update;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700210 u8 active;
Emmanuel Grumbach522376d2011-09-06 09:31:19 -0700211};
212
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700213/**
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700214 * struct iwl_trans_pcie - PCIe transport specific data
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700215 * @rxq: all the RX queue data
216 * @rx_replenish: work that will be called when buffers need to be allocated
Emmanuel Grumbach9130bab2012-03-26 08:51:09 -0700217 * @drv - pointer to iwl_drv
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700218 * @trans: pointer to the generic transport area
Johannes Berg75595532012-03-06 13:31:01 -0800219 * @irq - the irq number for the device
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +0200220 * @irq_requested: true when the irq has been requested
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700221 * @scd_base_addr: scheduler sram base address in SRAM
222 * @scd_bc_tbls: pointer to the byte count table of the scheduler
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700223 * @kw: keep warm address
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800224 * @pci_dev: basic pci-network driver stuff
225 * @hw_base: pci hardware address support
Johannes Berg13df1aa2012-03-06 13:31:00 -0800226 * @ucode_write_complete: indicates that the ucode has been copied.
227 * @ucode_write_waitq: wait queue for uCode load
Don Fry9a716862012-03-07 09:52:32 -0800228 * @status - transport specific status flags
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800229 * @cmd_queue - command queue number
Johannes Bergb2cf4102012-04-09 17:46:51 -0700230 * @rx_buf_size_8k: 8 kB RX buffer size
231 * @rx_page_order: page order for receive buffer size
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700232 * @wd_timeout: queue watchdog timeout (jiffies)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700233 */
234struct iwl_trans_pcie {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700235 struct iwl_rx_queue rxq;
236 struct work_struct rx_replenish;
237 struct iwl_trans *trans;
Emmanuel Grumbach9130bab2012-03-26 08:51:09 -0700238 struct iwl_drv *drv;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700239
240 /* INT ICT Table */
241 __le32 *ict_tbl;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700242 dma_addr_t ict_tbl_dma;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700243 int ict_index;
244 u32 inta;
245 bool use_ict;
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +0200246 bool irq_requested;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700247 struct tasklet_struct irq_tasklet;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700248 struct isr_statistics isr_stats;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700249
Johannes Berg75595532012-03-06 13:31:01 -0800250 unsigned int irq;
Johannes Berg7b114882012-02-05 13:55:11 -0800251 spinlock_t irq_lock;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700252 u32 inta_mask;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700253 u32 scd_base_addr;
254 struct iwl_dma_ptr scd_bc_tbls;
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700255 struct iwl_dma_ptr kw;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700256
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700257 struct iwl_tx_queue *txq;
Johannes Berg9eae88f2012-03-15 13:26:52 -0700258 unsigned long queue_used[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700259 unsigned long queue_stopped[BITS_TO_LONGS(IWL_MAX_HW_QUEUES)];
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -0800260
261 /* PCI bus related data */
262 struct pci_dev *pci_dev;
263 void __iomem *hw_base;
Johannes Berg13df1aa2012-03-06 13:31:00 -0800264
265 bool ucode_write_complete;
266 wait_queue_head_t ucode_write_waitq;
Don Fry9a716862012-03-07 09:52:32 -0800267 unsigned long status;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800268 u8 cmd_queue;
Johannes Bergd663ee72012-03-10 13:00:07 -0800269 u8 n_no_reclaim_cmds;
270 u8 no_reclaim_cmds[MAX_NO_RECLAIM_CMDS];
Johannes Berg9eae88f2012-03-15 13:26:52 -0700271 u8 setup_q_to_fifo[IWL_MAX_HW_QUEUES];
272 u8 n_q_to_fifo;
Johannes Bergb2cf4102012-04-09 17:46:51 -0700273
274 bool rx_buf_size_8k;
275 u32 rx_page_order;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700276
Johannes Bergd9fb6462012-03-26 08:23:39 -0700277 const char **command_names;
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700278
279 /* queue watchdog */
280 unsigned long wd_timeout;
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700281};
282
Don Fry01d651d2012-03-23 08:34:31 -0700283/*****************************************************
284* DRIVER STATUS FUNCTIONS
285******************************************************/
286#define STATUS_HCMD_ACTIVE 0
287#define STATUS_DEVICE_ENABLED 1
288#define STATUS_TPOWER_PMI 2
289#define STATUS_INT_ENABLED 3
290
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700291#define IWL_TRANS_GET_PCIE_TRANS(_iwl_trans) \
292 ((struct iwl_trans_pcie *) ((_iwl_trans)->trans_specific))
293
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700294static inline struct iwl_trans *
295iwl_trans_pcie_get_trans(struct iwl_trans_pcie *trans_pcie)
296{
297 return container_of((void *)trans_pcie, struct iwl_trans,
298 trans_specific);
299}
300
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700301/*****************************************************
302* RX
303******************************************************/
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700304void iwl_bg_rx_replenish(struct work_struct *data);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700305void iwl_irq_tasklet(struct iwl_trans *trans);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700306void iwlagn_rx_replenish(struct iwl_trans *trans);
307void iwl_rx_queue_update_write_ptr(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700308 struct iwl_rx_queue *q);
309
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700310/*****************************************************
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700311* ICT
312******************************************************/
Emmanuel Grumbached6a3802012-01-02 16:10:08 +0200313void iwl_reset_ict(struct iwl_trans *trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700314void iwl_disable_ict(struct iwl_trans *trans);
315int iwl_alloc_isr_ict(struct iwl_trans *trans);
316void iwl_free_isr_ict(struct iwl_trans *trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700317irqreturn_t iwl_isr_ict(int irq, void *data);
318
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700319/*****************************************************
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700320* TX / HCMD
321******************************************************/
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700322void iwl_txq_update_write_ptr(struct iwl_trans *trans,
323 struct iwl_tx_queue *txq);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700324int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700325 struct iwl_tx_queue *txq,
326 dma_addr_t addr, u16 len, u8 reset);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700327int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id);
328int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd);
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700329void iwl_tx_cmd_complete(struct iwl_trans *trans,
Johannes Berg48a2d662012-03-05 11:24:39 -0800330 struct iwl_rx_cmd_buffer *rxb, int handler_status);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700331void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300332 struct iwl_tx_queue *txq,
333 u16 byte_cnt);
Johannes Berg9eae88f2012-03-15 13:26:52 -0700334void iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans, int queue);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700335void iwl_trans_set_wr_ptrs(struct iwl_trans *trans, int txq_id, u32 index);
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700336void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700337 struct iwl_tx_queue *txq,
338 int tx_fifo_id, bool active);
339void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans, int queue, int fifo,
Emmanuel Grumbach822e8b22011-11-21 13:25:31 +0200340 int sta_id, int tid, int frame_limit, u16 ssn);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700341void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700342 int index, enum dma_data_direction dma_dir);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -0700343int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
344 struct sk_buff_head *skbs);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700345int iwl_queue_space(const struct iwl_queue *q);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700346
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700347/*****************************************************
348* Error handling
349******************************************************/
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -0700350int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display);
351void iwl_dump_csr(struct iwl_trans *trans);
352
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700353/*****************************************************
354* Helpers
355******************************************************/
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700356static inline void iwl_disable_interrupts(struct iwl_trans *trans)
357{
Don Fry83626402012-03-07 09:52:37 -0800358 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
359 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700360
361 /* disable interrupts from uCode/NIC to host */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200362 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700363
364 /* acknowledge/clear/reset any interrupts still pending
365 * from uCode or flow handler (Rx/Tx DMA) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200366 iwl_write32(trans, CSR_INT, 0xffffffff);
367 iwl_write32(trans, CSR_FH_INT_STATUS, 0xffffffff);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700368 IWL_DEBUG_ISR(trans, "Disabled interrupts\n");
369}
370
371static inline void iwl_enable_interrupts(struct iwl_trans *trans)
372{
Don Fry83626402012-03-07 09:52:37 -0800373 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700374
375 IWL_DEBUG_ISR(trans, "Enabling interrupts\n");
Don Fry83626402012-03-07 09:52:37 -0800376 set_bit(STATUS_INT_ENABLED, &trans_pcie->status);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200377 iwl_write32(trans, CSR_INT_MASK, trans_pcie->inta_mask);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700378}
379
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800380static inline void iwl_enable_rfkill_int(struct iwl_trans *trans)
381{
382 IWL_DEBUG_ISR(trans, "Enabling rfkill interrupt\n");
383 iwl_write32(trans, CSR_INT_MASK, CSR_INT_BIT_RF_KILL);
384}
385
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700386static inline void iwl_wake_queue(struct iwl_trans *trans,
Johannes Bergbada9912012-03-07 09:52:39 -0800387 struct iwl_tx_queue *txq)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700388{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700389 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700390
Johannes Berg9eae88f2012-03-15 13:26:52 -0700391 if (test_and_clear_bit(txq->q.id, trans_pcie->queue_stopped)) {
392 IWL_DEBUG_TX_QUEUES(trans, "Wake hwq %d\n", txq->q.id);
393 iwl_op_mode_queue_not_full(trans->op_mode, txq->q.id);
Emmanuel Grumbach81a3de12011-11-10 06:55:24 -0800394 }
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700395}
396
397static inline void iwl_stop_queue(struct iwl_trans *trans,
Johannes Bergbada9912012-03-07 09:52:39 -0800398 struct iwl_tx_queue *txq)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700399{
Johannes Berg9eae88f2012-03-15 13:26:52 -0700400 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -0700401
Johannes Berg9eae88f2012-03-15 13:26:52 -0700402 if (!test_and_set_bit(txq->q.id, trans_pcie->queue_stopped)) {
403 iwl_op_mode_queue_full(trans->op_mode, txq->q.id);
404 IWL_DEBUG_TX_QUEUES(trans, "Stop hwq %d\n", txq->q.id);
405 } else
406 IWL_DEBUG_TX_QUEUES(trans, "hwq %d already stopped\n",
407 txq->q.id);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700408}
409
410static inline int iwl_queue_used(const struct iwl_queue *q, int i)
411{
412 return q->write_ptr >= q->read_ptr ?
413 (i >= q->read_ptr && i < q->write_ptr) :
414 !(i < q->read_ptr && i >= q->write_ptr);
415}
416
417static inline u8 get_cmd_index(struct iwl_queue *q, u32 index)
418{
419 return index & (q->n_window - 1);
420}
421
Johannes Bergd9fb6462012-03-26 08:23:39 -0700422static inline const char *
423trans_pcie_get_cmd_string(struct iwl_trans_pcie *trans_pcie, u8 cmd)
424{
425 if (!trans_pcie->command_names || !trans_pcie->command_names[cmd])
426 return "UNKNOWN";
427 return trans_pcie->command_names[cmd];
428}
429
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700430#endif /* __iwl_trans_int_pcie_h__ */