blob: 0085748ba5e420e096aa170b47c6d6e0f72988c7 [file] [log] [blame]
Jingoo Han340cba62013-06-21 16:24:54 +09001/*
Jingoo Han4b1ced82013-07-31 17:14:10 +09002 * Synopsys Designware PCIe host controller driver
Jingoo Han340cba62013-06-21 16:24:54 +09003 *
4 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * Author: Jingoo Han <jg1.han@samsung.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Jingoo Hanf342d942013-09-06 15:54:59 +090014#include <linux/irq.h>
15#include <linux/irqdomain.h>
Jingoo Han340cba62013-06-21 16:24:54 +090016#include <linux/kernel.h>
Jingoo Han340cba62013-06-21 16:24:54 +090017#include <linux/module.h>
Jingoo Hanf342d942013-09-06 15:54:59 +090018#include <linux/msi.h>
Jingoo Han340cba62013-06-21 16:24:54 +090019#include <linux/of_address.h>
Lucas Stach804f57b2014-03-05 14:25:51 +010020#include <linux/of_pci.h>
Jingoo Han340cba62013-06-21 16:24:54 +090021#include <linux/pci.h>
22#include <linux/pci_regs.h>
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +053023#include <linux/platform_device.h>
Jingoo Han340cba62013-06-21 16:24:54 +090024#include <linux/types.h>
25
Jingoo Han4b1ced82013-07-31 17:14:10 +090026#include "pcie-designware.h"
Jingoo Han340cba62013-06-21 16:24:54 +090027
28/* Synopsis specific PCIE configuration registers */
29#define PCIE_PORT_LINK_CONTROL 0x710
30#define PORT_LINK_MODE_MASK (0x3f << 16)
Jingoo Han4b1ced82013-07-31 17:14:10 +090031#define PORT_LINK_MODE_1_LANES (0x1 << 16)
32#define PORT_LINK_MODE_2_LANES (0x3 << 16)
Jingoo Han340cba62013-06-21 16:24:54 +090033#define PORT_LINK_MODE_4_LANES (0x7 << 16)
Zhou Wang5b0f0732015-05-13 14:44:34 +080034#define PORT_LINK_MODE_8_LANES (0xf << 16)
Jingoo Han340cba62013-06-21 16:24:54 +090035
36#define PCIE_LINK_WIDTH_SPEED_CONTROL 0x80C
37#define PORT_LOGIC_SPEED_CHANGE (0x1 << 17)
Zhou Wanged8b4722015-08-26 11:17:34 +080038#define PORT_LOGIC_LINK_WIDTH_MASK (0x1f << 8)
Jingoo Han4b1ced82013-07-31 17:14:10 +090039#define PORT_LOGIC_LINK_WIDTH_1_LANES (0x1 << 8)
40#define PORT_LOGIC_LINK_WIDTH_2_LANES (0x2 << 8)
41#define PORT_LOGIC_LINK_WIDTH_4_LANES (0x4 << 8)
Zhou Wang5b0f0732015-05-13 14:44:34 +080042#define PORT_LOGIC_LINK_WIDTH_8_LANES (0x8 << 8)
Jingoo Han340cba62013-06-21 16:24:54 +090043
44#define PCIE_MSI_ADDR_LO 0x820
45#define PCIE_MSI_ADDR_HI 0x824
46#define PCIE_MSI_INTR0_ENABLE 0x828
47#define PCIE_MSI_INTR0_MASK 0x82C
48#define PCIE_MSI_INTR0_STATUS 0x830
49
50#define PCIE_ATU_VIEWPORT 0x900
51#define PCIE_ATU_REGION_INBOUND (0x1 << 31)
52#define PCIE_ATU_REGION_OUTBOUND (0x0 << 31)
53#define PCIE_ATU_REGION_INDEX1 (0x1 << 0)
54#define PCIE_ATU_REGION_INDEX0 (0x0 << 0)
55#define PCIE_ATU_CR1 0x904
56#define PCIE_ATU_TYPE_MEM (0x0 << 0)
57#define PCIE_ATU_TYPE_IO (0x2 << 0)
58#define PCIE_ATU_TYPE_CFG0 (0x4 << 0)
59#define PCIE_ATU_TYPE_CFG1 (0x5 << 0)
60#define PCIE_ATU_CR2 0x908
61#define PCIE_ATU_ENABLE (0x1 << 31)
62#define PCIE_ATU_BAR_MODE_ENABLE (0x1 << 30)
63#define PCIE_ATU_LOWER_BASE 0x90C
64#define PCIE_ATU_UPPER_BASE 0x910
65#define PCIE_ATU_LIMIT 0x914
66#define PCIE_ATU_LOWER_TARGET 0x918
67#define PCIE_ATU_BUS(x) (((x) & 0xff) << 24)
68#define PCIE_ATU_DEV(x) (((x) & 0x1f) << 19)
69#define PCIE_ATU_FUNC(x) (((x) & 0x7) << 16)
70#define PCIE_ATU_UPPER_TARGET 0x91C
71
Jingoo Han4b1ced82013-07-31 17:14:10 +090072static struct hw_pci dw_pci;
Jingoo Han340cba62013-06-21 16:24:54 +090073
Bjorn Helgaas73e40852013-10-09 09:12:37 -060074static unsigned long global_io_offset;
Jingoo Han340cba62013-06-21 16:24:54 +090075
76static inline struct pcie_port *sys_to_pcie(struct pci_sys_data *sys)
77{
Lucas Stach84a263f2014-09-05 09:37:55 -060078 BUG_ON(!sys->private_data);
79
Jingoo Han340cba62013-06-21 16:24:54 +090080 return sys->private_data;
81}
82
Pratyush Ananda01ef592013-12-11 15:08:32 +053083int dw_pcie_cfg_read(void __iomem *addr, int where, int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +090084{
85 *val = readl(addr);
86
87 if (size == 1)
88 *val = (*val >> (8 * (where & 3))) & 0xff;
89 else if (size == 2)
90 *val = (*val >> (8 * (where & 3))) & 0xffff;
91 else if (size != 4)
92 return PCIBIOS_BAD_REGISTER_NUMBER;
93
94 return PCIBIOS_SUCCESSFUL;
95}
96
Pratyush Ananda01ef592013-12-11 15:08:32 +053097int dw_pcie_cfg_write(void __iomem *addr, int where, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +090098{
99 if (size == 4)
100 writel(val, addr);
101 else if (size == 2)
102 writew(val, addr + (where & 2));
103 else if (size == 1)
104 writeb(val, addr + (where & 3));
105 else
106 return PCIBIOS_BAD_REGISTER_NUMBER;
107
108 return PCIBIOS_SUCCESSFUL;
109}
110
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900111static inline void dw_pcie_readl_rc(struct pcie_port *pp, u32 reg, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900112{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900113 if (pp->ops->readl_rc)
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900114 pp->ops->readl_rc(pp, pp->dbi_base + reg, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900115 else
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900116 *val = readl(pp->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +0900117}
118
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900119static inline void dw_pcie_writel_rc(struct pcie_port *pp, u32 val, u32 reg)
Jingoo Han340cba62013-06-21 16:24:54 +0900120{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900121 if (pp->ops->writel_rc)
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900122 pp->ops->writel_rc(pp, val, pp->dbi_base + reg);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900123 else
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900124 writel(val, pp->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +0900125}
126
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600127static int dw_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
128 u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900129{
130 int ret;
131
Jingoo Han4b1ced82013-07-31 17:14:10 +0900132 if (pp->ops->rd_own_conf)
133 ret = pp->ops->rd_own_conf(pp, where, size, val);
134 else
Pratyush Ananda01ef592013-12-11 15:08:32 +0530135 ret = dw_pcie_cfg_read(pp->dbi_base + (where & ~0x3), where,
136 size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900137
Jingoo Han340cba62013-06-21 16:24:54 +0900138 return ret;
139}
140
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600141static int dw_pcie_wr_own_conf(struct pcie_port *pp, int where, int size,
142 u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900143{
144 int ret;
145
Jingoo Han4b1ced82013-07-31 17:14:10 +0900146 if (pp->ops->wr_own_conf)
147 ret = pp->ops->wr_own_conf(pp, where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900148 else
Pratyush Ananda01ef592013-12-11 15:08:32 +0530149 ret = dw_pcie_cfg_write(pp->dbi_base + (where & ~0x3), where,
150 size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900151
152 return ret;
153}
154
Jisheng Zhang63503c82015-04-30 16:22:28 +0800155static void dw_pcie_prog_outbound_atu(struct pcie_port *pp, int index,
156 int type, u64 cpu_addr, u64 pci_addr, u32 size)
157{
158 dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | index,
159 PCIE_ATU_VIEWPORT);
160 dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr), PCIE_ATU_LOWER_BASE);
161 dw_pcie_writel_rc(pp, upper_32_bits(cpu_addr), PCIE_ATU_UPPER_BASE);
162 dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr + size - 1),
163 PCIE_ATU_LIMIT);
164 dw_pcie_writel_rc(pp, lower_32_bits(pci_addr), PCIE_ATU_LOWER_TARGET);
165 dw_pcie_writel_rc(pp, upper_32_bits(pci_addr), PCIE_ATU_UPPER_TARGET);
166 dw_pcie_writel_rc(pp, type, PCIE_ATU_CR1);
167 dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
168}
169
Jingoo Hanf342d942013-09-06 15:54:59 +0900170static struct irq_chip dw_msi_irq_chip = {
171 .name = "PCI-MSI",
Thomas Gleixner280510f2014-11-23 12:23:20 +0100172 .irq_enable = pci_msi_unmask_irq,
173 .irq_disable = pci_msi_mask_irq,
174 .irq_mask = pci_msi_mask_irq,
175 .irq_unmask = pci_msi_unmask_irq,
Jingoo Hanf342d942013-09-06 15:54:59 +0900176};
177
178/* MSI int handler */
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100179irqreturn_t dw_handle_msi_irq(struct pcie_port *pp)
Jingoo Hanf342d942013-09-06 15:54:59 +0900180{
181 unsigned long val;
Pratyush Anand904d0e72013-10-09 21:32:12 +0900182 int i, pos, irq;
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100183 irqreturn_t ret = IRQ_NONE;
Jingoo Hanf342d942013-09-06 15:54:59 +0900184
185 for (i = 0; i < MAX_MSI_CTRLS; i++) {
186 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_STATUS + i * 12, 4,
187 (u32 *)&val);
188 if (val) {
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100189 ret = IRQ_HANDLED;
Jingoo Hanf342d942013-09-06 15:54:59 +0900190 pos = 0;
191 while ((pos = find_next_bit(&val, 32, pos)) != 32) {
Pratyush Anand904d0e72013-10-09 21:32:12 +0900192 irq = irq_find_mapping(pp->irq_domain,
193 i * 32 + pos);
Harro Haanca165892013-12-12 19:29:03 +0100194 dw_pcie_wr_own_conf(pp,
195 PCIE_MSI_INTR0_STATUS + i * 12,
196 4, 1 << pos);
Pratyush Anand904d0e72013-10-09 21:32:12 +0900197 generic_handle_irq(irq);
Jingoo Hanf342d942013-09-06 15:54:59 +0900198 pos++;
199 }
200 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900201 }
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100202
203 return ret;
Jingoo Hanf342d942013-09-06 15:54:59 +0900204}
205
206void dw_pcie_msi_init(struct pcie_port *pp)
207{
Lucas Stachc8947fb2015-09-18 13:58:35 -0500208 u64 msi_target;
209
Jingoo Hanf342d942013-09-06 15:54:59 +0900210 pp->msi_data = __get_free_pages(GFP_KERNEL, 0);
Lucas Stachc8947fb2015-09-18 13:58:35 -0500211 msi_target = virt_to_phys((void *)pp->msi_data);
Jingoo Hanf342d942013-09-06 15:54:59 +0900212
213 /* program the msi_data */
214 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_LO, 4,
Lucas Stachc8947fb2015-09-18 13:58:35 -0500215 (u32)(msi_target & 0xffffffff));
216 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_HI, 4,
217 (u32)(msi_target >> 32 & 0xffffffff));
Jingoo Hanf342d942013-09-06 15:54:59 +0900218}
219
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400220static void dw_pcie_msi_clear_irq(struct pcie_port *pp, int irq)
221{
222 unsigned int res, bit, val;
223
224 res = (irq / 32) * 12;
225 bit = irq % 32;
226 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
227 val &= ~(1 << bit);
228 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
229}
230
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100231static void clear_irq_range(struct pcie_port *pp, unsigned int irq_base,
Jingoo Han58275f2f2013-12-27 09:30:25 +0900232 unsigned int nvec, unsigned int pos)
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100233{
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400234 unsigned int i;
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100235
Bjorn Helgaas0b8cfb62013-12-09 15:11:25 -0700236 for (i = 0; i < nvec; i++) {
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100237 irq_set_msi_desc_off(irq_base, i, NULL);
Jingoo Han58275f2f2013-12-27 09:30:25 +0900238 /* Disable corresponding interrupt on MSI controller */
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400239 if (pp->ops->msi_clear_irq)
240 pp->ops->msi_clear_irq(pp, pos + i);
241 else
242 dw_pcie_msi_clear_irq(pp, pos + i);
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100243 }
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200244
245 bitmap_release_region(pp->msi_irq_in_use, pos, order_base_2(nvec));
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100246}
247
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400248static void dw_pcie_msi_set_irq(struct pcie_port *pp, int irq)
249{
250 unsigned int res, bit, val;
251
252 res = (irq / 32) * 12;
253 bit = irq % 32;
254 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
255 val |= 1 << bit;
256 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
257}
258
Jingoo Hanf342d942013-09-06 15:54:59 +0900259static int assign_irq(int no_irqs, struct msi_desc *desc, int *pos)
260{
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200261 int irq, pos0, i;
Jiang Liue39758e2015-07-09 16:00:43 +0800262 struct pcie_port *pp = sys_to_pcie(msi_desc_to_pci_sysdata(desc));
Jingoo Hanf342d942013-09-06 15:54:59 +0900263
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200264 pos0 = bitmap_find_free_region(pp->msi_irq_in_use, MAX_MSI_IRQS,
265 order_base_2(no_irqs));
266 if (pos0 < 0)
267 goto no_valid_irq;
Jingoo Hanf342d942013-09-06 15:54:59 +0900268
Pratyush Anand904d0e72013-10-09 21:32:12 +0900269 irq = irq_find_mapping(pp->irq_domain, pos0);
270 if (!irq)
Jingoo Hanf342d942013-09-06 15:54:59 +0900271 goto no_valid_irq;
272
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100273 /*
274 * irq_create_mapping (called from dw_pcie_host_init) pre-allocates
275 * descs so there is no need to allocate descs here. We can therefore
276 * assume that if irq_find_mapping above returns non-zero, then the
277 * descs are also successfully allocated.
278 */
279
Bjorn Helgaas0b8cfb62013-12-09 15:11:25 -0700280 for (i = 0; i < no_irqs; i++) {
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100281 if (irq_set_msi_desc_off(irq, i, desc) != 0) {
282 clear_irq_range(pp, irq, i, pos0);
283 goto no_valid_irq;
284 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900285 /*Enable corresponding interrupt in MSI interrupt controller */
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400286 if (pp->ops->msi_set_irq)
287 pp->ops->msi_set_irq(pp, pos0 + i);
288 else
289 dw_pcie_msi_set_irq(pp, pos0 + i);
Jingoo Hanf342d942013-09-06 15:54:59 +0900290 }
291
292 *pos = pos0;
Lucas Stach79707372015-09-18 13:58:35 -0500293 desc->nvec_used = no_irqs;
294 desc->msi_attrib.multiple = order_base_2(no_irqs);
295
Jingoo Hanf342d942013-09-06 15:54:59 +0900296 return irq;
297
298no_valid_irq:
299 *pos = pos0;
300 return -ENOSPC;
301}
302
Lucas Stachea643e12015-09-18 13:58:35 -0500303static void dw_msi_setup_msg(struct pcie_port *pp, unsigned int irq, u32 pos)
Jingoo Hanf342d942013-09-06 15:54:59 +0900304{
Jingoo Hanf342d942013-09-06 15:54:59 +0900305 struct msi_msg msg;
Lucas Stachc8947fb2015-09-18 13:58:35 -0500306 u64 msi_target;
Jingoo Hanf342d942013-09-06 15:54:59 +0900307
Minghuan Lian450e3442014-09-23 22:28:58 +0800308 if (pp->ops->get_msi_addr)
Lucas Stachc8947fb2015-09-18 13:58:35 -0500309 msi_target = pp->ops->get_msi_addr(pp);
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400310 else
Lucas Stachc8947fb2015-09-18 13:58:35 -0500311 msi_target = virt_to_phys((void *)pp->msi_data);
312
313 msg.address_lo = (u32)(msi_target & 0xffffffff);
314 msg.address_hi = (u32)(msi_target >> 32 & 0xffffffff);
Minghuan Lian24832b42014-09-23 22:28:59 +0800315
316 if (pp->ops->get_msi_data)
317 msg.data = pp->ops->get_msi_data(pp, pos);
318 else
319 msg.data = pos;
320
Jiang Liu83a18912014-11-09 23:10:34 +0800321 pci_write_msi_msg(irq, &msg);
Lucas Stachea643e12015-09-18 13:58:35 -0500322}
323
324static int dw_msi_setup_irq(struct msi_controller *chip, struct pci_dev *pdev,
325 struct msi_desc *desc)
326{
327 int irq, pos;
328 struct pcie_port *pp = sys_to_pcie(pdev->bus->sysdata);
329
330 if (desc->msi_attrib.is_msix)
331 return -EINVAL;
332
333 irq = assign_irq(1, desc, &pos);
334 if (irq < 0)
335 return irq;
336
337 dw_msi_setup_msg(pp, irq, pos);
Jingoo Hanf342d942013-09-06 15:54:59 +0900338
339 return 0;
340}
341
Lucas Stach79707372015-09-18 13:58:35 -0500342static int dw_msi_setup_irqs(struct msi_controller *chip, struct pci_dev *pdev,
343 int nvec, int type)
344{
345#ifdef CONFIG_PCI_MSI
346 int irq, pos;
347 struct msi_desc *desc;
348 struct pcie_port *pp = sys_to_pcie(pdev->bus->sysdata);
349
350 /* MSI-X interrupts are not supported */
351 if (type == PCI_CAP_ID_MSIX)
352 return -EINVAL;
353
354 WARN_ON(!list_is_singular(&pdev->dev.msi_list));
355 desc = list_entry(pdev->dev.msi_list.next, struct msi_desc, list);
356
357 irq = assign_irq(nvec, desc, &pos);
358 if (irq < 0)
359 return irq;
360
361 dw_msi_setup_msg(pp, irq, pos);
362
363 return 0;
364#else
365 return -EINVAL;
366#endif
367}
368
Yijing Wangc2791b82014-11-11 17:45:45 -0700369static void dw_msi_teardown_irq(struct msi_controller *chip, unsigned int irq)
Jingoo Hanf342d942013-09-06 15:54:59 +0900370{
Lucas Stach91f8ae82014-09-30 18:36:26 +0200371 struct irq_data *data = irq_get_irq_data(irq);
Jiang Liuc391f262015-06-01 16:05:41 +0800372 struct msi_desc *msi = irq_data_get_msi_desc(data);
Jiang Liue39758e2015-07-09 16:00:43 +0800373 struct pcie_port *pp = sys_to_pcie(msi_desc_to_pci_sysdata(msi));
Lucas Stach91f8ae82014-09-30 18:36:26 +0200374
375 clear_irq_range(pp, irq, 1, data->hwirq);
Jingoo Hanf342d942013-09-06 15:54:59 +0900376}
377
Yijing Wangc2791b82014-11-11 17:45:45 -0700378static struct msi_controller dw_pcie_msi_chip = {
Jingoo Hanf342d942013-09-06 15:54:59 +0900379 .setup_irq = dw_msi_setup_irq,
Lucas Stach79707372015-09-18 13:58:35 -0500380 .setup_irqs = dw_msi_setup_irqs,
Jingoo Hanf342d942013-09-06 15:54:59 +0900381 .teardown_irq = dw_msi_teardown_irq,
382};
383
Jingoo Han4b1ced82013-07-31 17:14:10 +0900384int dw_pcie_link_up(struct pcie_port *pp)
Jingoo Han340cba62013-06-21 16:24:54 +0900385{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900386 if (pp->ops->link_up)
387 return pp->ops->link_up(pp);
Jingoo Han340cba62013-06-21 16:24:54 +0900388 else
Jingoo Han340cba62013-06-21 16:24:54 +0900389 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900390}
391
Jingoo Hanf342d942013-09-06 15:54:59 +0900392static int dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
393 irq_hw_number_t hwirq)
394{
395 irq_set_chip_and_handler(irq, &dw_msi_irq_chip, handle_simple_irq);
396 irq_set_chip_data(irq, domain->host_data);
Jingoo Hanf342d942013-09-06 15:54:59 +0900397
398 return 0;
399}
400
401static const struct irq_domain_ops msi_domain_ops = {
402 .map = dw_pcie_msi_map,
403};
404
Matwey V. Kornilova43f32d2015-02-19 20:41:48 +0300405int dw_pcie_host_init(struct pcie_port *pp)
Jingoo Han340cba62013-06-21 16:24:54 +0900406{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900407 struct device_node *np = pp->dev->of_node;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530408 struct platform_device *pdev = to_platform_device(pp->dev);
Jingoo Han340cba62013-06-21 16:24:54 +0900409 struct of_pci_range range;
410 struct of_pci_range_parser parser;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530411 struct resource *cfg_res;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530412 u32 val, na, ns;
413 const __be32 *addrp;
Murali Karicherib14a3d12014-07-23 14:54:51 -0400414 int i, index, ret;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530415
416 /* Find the address cell size and the number of cells in order to get
417 * the untranslated address.
418 */
419 of_property_read_u32(np, "#address-cells", &na);
420 ns = of_n_size_cells(np);
Jingoo Hanf342d942013-09-06 15:54:59 +0900421
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530422 cfg_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "config");
423 if (cfg_res) {
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600424 pp->cfg0_size = resource_size(cfg_res)/2;
425 pp->cfg1_size = resource_size(cfg_res)/2;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530426 pp->cfg0_base = cfg_res->start;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600427 pp->cfg1_base = cfg_res->start + pp->cfg0_size;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530428
429 /* Find the untranslated configuration space address */
430 index = of_property_match_string(np, "reg-names", "config");
Fabio Estevam9f0dbe02014-09-22 14:52:07 -0600431 addrp = of_get_address(np, index, NULL, NULL);
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530432 pp->cfg0_mod_base = of_read_number(addrp, ns);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600433 pp->cfg1_mod_base = pp->cfg0_mod_base + pp->cfg0_size;
Murali Karicheri0f414212015-07-21 17:54:11 -0400434 } else if (!pp->va_cfg0_base) {
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530435 dev_err(pp->dev, "missing *config* reg space\n");
436 }
437
Jingoo Han340cba62013-06-21 16:24:54 +0900438 if (of_pci_range_parser_init(&parser, np)) {
Jingoo Han4b1ced82013-07-31 17:14:10 +0900439 dev_err(pp->dev, "missing ranges property\n");
Jingoo Han340cba62013-06-21 16:24:54 +0900440 return -EINVAL;
441 }
442
443 /* Get the I/O and memory ranges from DT */
444 for_each_of_pci_range(&parser, &range) {
445 unsigned long restype = range.flags & IORESOURCE_TYPE_BITS;
Jingoo Han2c992f32014-11-12 12:27:04 +0900446
Jingoo Han340cba62013-06-21 16:24:54 +0900447 if (restype == IORESOURCE_IO) {
448 of_pci_range_to_resource(&range, np, &pp->io);
449 pp->io.name = "I/O";
450 pp->io.start = max_t(resource_size_t,
451 PCIBIOS_MIN_IO,
452 range.pci_addr + global_io_offset);
453 pp->io.end = min_t(resource_size_t,
454 IO_SPACE_LIMIT,
455 range.pci_addr + range.size
Minghuan Lian0c61ea72014-09-23 22:28:57 +0800456 + global_io_offset - 1);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600457 pp->io_size = resource_size(&pp->io);
458 pp->io_bus_addr = range.pci_addr;
Pratyush Anandfce85912013-12-11 15:08:33 +0530459 pp->io_base = range.cpu_addr;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530460
461 /* Find the untranslated IO space address */
462 pp->io_mod_base = of_read_number(parser.range -
463 parser.np + na, ns);
Jingoo Han340cba62013-06-21 16:24:54 +0900464 }
465 if (restype == IORESOURCE_MEM) {
466 of_pci_range_to_resource(&range, np, &pp->mem);
467 pp->mem.name = "MEM";
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600468 pp->mem_size = resource_size(&pp->mem);
469 pp->mem_bus_addr = range.pci_addr;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530470
471 /* Find the untranslated MEM space address */
472 pp->mem_mod_base = of_read_number(parser.range -
473 parser.np + na, ns);
Jingoo Han340cba62013-06-21 16:24:54 +0900474 }
475 if (restype == 0) {
476 of_pci_range_to_resource(&range, np, &pp->cfg);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600477 pp->cfg0_size = resource_size(&pp->cfg)/2;
478 pp->cfg1_size = resource_size(&pp->cfg)/2;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530479 pp->cfg0_base = pp->cfg.start;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600480 pp->cfg1_base = pp->cfg.start + pp->cfg0_size;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530481
482 /* Find the untranslated configuration space address */
483 pp->cfg0_mod_base = of_read_number(parser.range -
484 parser.np + na, ns);
485 pp->cfg1_mod_base = pp->cfg0_mod_base +
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600486 pp->cfg0_size;
Jingoo Han340cba62013-06-21 16:24:54 +0900487 }
488 }
489
Lucas Stach4f2ebe02014-07-23 19:52:38 +0200490 ret = of_pci_parse_bus_range(np, &pp->busn);
491 if (ret < 0) {
492 pp->busn.name = np->name;
493 pp->busn.start = 0;
494 pp->busn.end = 0xff;
495 pp->busn.flags = IORESOURCE_BUS;
496 dev_dbg(pp->dev, "failed to parse bus-range property: %d, using default %pR\n",
497 ret, &pp->busn);
498 }
499
Jingoo Han4b1ced82013-07-31 17:14:10 +0900500 if (!pp->dbi_base) {
501 pp->dbi_base = devm_ioremap(pp->dev, pp->cfg.start,
502 resource_size(&pp->cfg));
503 if (!pp->dbi_base) {
504 dev_err(pp->dev, "error with ioremap\n");
505 return -ENOMEM;
506 }
Jingoo Han340cba62013-06-21 16:24:54 +0900507 }
Jingoo Han340cba62013-06-21 16:24:54 +0900508
Jingoo Han4b1ced82013-07-31 17:14:10 +0900509 pp->mem_base = pp->mem.start;
510
Jingoo Han4b1ced82013-07-31 17:14:10 +0900511 if (!pp->va_cfg0_base) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400512 pp->va_cfg0_base = devm_ioremap(pp->dev, pp->cfg0_base,
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600513 pp->cfg0_size);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400514 if (!pp->va_cfg0_base) {
515 dev_err(pp->dev, "error with ioremap in function\n");
516 return -ENOMEM;
517 }
Jingoo Han340cba62013-06-21 16:24:54 +0900518 }
Murali Karicherib14a3d12014-07-23 14:54:51 -0400519
Jingoo Han4b1ced82013-07-31 17:14:10 +0900520 if (!pp->va_cfg1_base) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400521 pp->va_cfg1_base = devm_ioremap(pp->dev, pp->cfg1_base,
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600522 pp->cfg1_size);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400523 if (!pp->va_cfg1_base) {
524 dev_err(pp->dev, "error with ioremap\n");
525 return -ENOMEM;
526 }
Jingoo Han4b1ced82013-07-31 17:14:10 +0900527 }
Jingoo Han340cba62013-06-21 16:24:54 +0900528
Jingoo Han4b1ced82013-07-31 17:14:10 +0900529 if (of_property_read_u32(np, "num-lanes", &pp->lanes)) {
530 dev_err(pp->dev, "Failed to parse the number of lanes\n");
531 return -EINVAL;
532 }
Jingoo Han340cba62013-06-21 16:24:54 +0900533
Jingoo Hanf342d942013-09-06 15:54:59 +0900534 if (IS_ENABLED(CONFIG_PCI_MSI)) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400535 if (!pp->ops->msi_host_init) {
536 pp->irq_domain = irq_domain_add_linear(pp->dev->of_node,
537 MAX_MSI_IRQS, &msi_domain_ops,
538 &dw_pcie_msi_chip);
539 if (!pp->irq_domain) {
540 dev_err(pp->dev, "irq domain init failed\n");
541 return -ENXIO;
542 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900543
Murali Karicherib14a3d12014-07-23 14:54:51 -0400544 for (i = 0; i < MAX_MSI_IRQS; i++)
545 irq_create_mapping(pp->irq_domain, i);
546 } else {
547 ret = pp->ops->msi_host_init(pp, &dw_pcie_msi_chip);
548 if (ret < 0)
549 return ret;
550 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900551 }
552
Jingoo Han4b1ced82013-07-31 17:14:10 +0900553 if (pp->ops->host_init)
554 pp->ops->host_init(pp);
Jingoo Han340cba62013-06-21 16:24:54 +0900555
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800556 if (!pp->ops->rd_other_conf)
557 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX1,
558 PCIE_ATU_TYPE_MEM, pp->mem_mod_base,
559 pp->mem_bus_addr, pp->mem_size);
560
Jingoo Han4b1ced82013-07-31 17:14:10 +0900561 dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0);
562
563 /* program correct class for RC */
564 dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI);
565
566 dw_pcie_rd_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, &val);
567 val |= PORT_LOGIC_SPEED_CHANGE;
568 dw_pcie_wr_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, val);
569
Yijing Wang0815f952014-11-11 15:38:07 -0700570#ifdef CONFIG_PCI_MSI
571 dw_pcie_msi_chip.dev = pp->dev;
Yijing Wang0815f952014-11-11 15:38:07 -0700572#endif
573
Jingoo Han4b1ced82013-07-31 17:14:10 +0900574 dw_pci.nr_controllers = 1;
575 dw_pci.private_data = (void **)&pp;
576
Lucas Stach804f57b2014-03-05 14:25:51 +0100577 pci_common_init_dev(pp->dev, &dw_pci);
Jingoo Han340cba62013-06-21 16:24:54 +0900578
Jingoo Han340cba62013-06-21 16:24:54 +0900579 return 0;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900580}
Jingoo Han340cba62013-06-21 16:24:54 +0900581
Jingoo Han4b1ced82013-07-31 17:14:10 +0900582static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus,
583 u32 devfn, int where, int size, u32 *val)
584{
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800585 int ret, type;
586 u32 address, busdev, cfg_size;
587 u64 cpu_addr;
588 void __iomem *va_cfg_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900589
590 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
591 PCIE_ATU_FUNC(PCI_FUNC(devfn));
592 address = where & ~0x3;
593
594 if (bus->parent->number == pp->root_bus_nr) {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800595 type = PCIE_ATU_TYPE_CFG0;
596 cpu_addr = pp->cfg0_mod_base;
597 cfg_size = pp->cfg0_size;
598 va_cfg_base = pp->va_cfg0_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900599 } else {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800600 type = PCIE_ATU_TYPE_CFG1;
601 cpu_addr = pp->cfg1_mod_base;
602 cfg_size = pp->cfg1_size;
603 va_cfg_base = pp->va_cfg1_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900604 }
605
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800606 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
607 type, cpu_addr,
608 busdev, cfg_size);
609 ret = dw_pcie_cfg_read(va_cfg_base + address, where, size, val);
610 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
611 PCIE_ATU_TYPE_IO, pp->io_mod_base,
612 pp->io_bus_addr, pp->io_size);
613
Jingoo Han340cba62013-06-21 16:24:54 +0900614 return ret;
615}
616
Jingoo Han4b1ced82013-07-31 17:14:10 +0900617static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus,
618 u32 devfn, int where, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900619{
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800620 int ret, type;
621 u32 address, busdev, cfg_size;
622 u64 cpu_addr;
623 void __iomem *va_cfg_base;
Jingoo Han340cba62013-06-21 16:24:54 +0900624
Jingoo Han4b1ced82013-07-31 17:14:10 +0900625 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
626 PCIE_ATU_FUNC(PCI_FUNC(devfn));
627 address = where & ~0x3;
Jingoo Han340cba62013-06-21 16:24:54 +0900628
Jingoo Han4b1ced82013-07-31 17:14:10 +0900629 if (bus->parent->number == pp->root_bus_nr) {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800630 type = PCIE_ATU_TYPE_CFG0;
631 cpu_addr = pp->cfg0_mod_base;
632 cfg_size = pp->cfg0_size;
633 va_cfg_base = pp->va_cfg0_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900634 } else {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800635 type = PCIE_ATU_TYPE_CFG1;
636 cpu_addr = pp->cfg1_mod_base;
637 cfg_size = pp->cfg1_size;
638 va_cfg_base = pp->va_cfg1_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900639 }
640
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800641 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
642 type, cpu_addr,
643 busdev, cfg_size);
644 ret = dw_pcie_cfg_write(va_cfg_base + address, where, size, val);
645 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
646 PCIE_ATU_TYPE_IO, pp->io_mod_base,
647 pp->io_bus_addr, pp->io_size);
648
Jingoo Han4b1ced82013-07-31 17:14:10 +0900649 return ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900650}
651
Jingoo Han4b1ced82013-07-31 17:14:10 +0900652static int dw_pcie_valid_config(struct pcie_port *pp,
653 struct pci_bus *bus, int dev)
Jingoo Han340cba62013-06-21 16:24:54 +0900654{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900655 /* If there is no link, then there is no device */
656 if (bus->number != pp->root_bus_nr) {
657 if (!dw_pcie_link_up(pp))
658 return 0;
659 }
Jingoo Han340cba62013-06-21 16:24:54 +0900660
Jingoo Han4b1ced82013-07-31 17:14:10 +0900661 /* access only one slot on each root port */
662 if (bus->number == pp->root_bus_nr && dev > 0)
663 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900664
665 /*
Jingoo Han4b1ced82013-07-31 17:14:10 +0900666 * do not read more than one device on the bus directly attached
667 * to RC's (Virtual Bridge's) DS side.
Jingoo Han340cba62013-06-21 16:24:54 +0900668 */
Jingoo Han4b1ced82013-07-31 17:14:10 +0900669 if (bus->primary == pp->root_bus_nr && dev > 0)
Jingoo Han340cba62013-06-21 16:24:54 +0900670 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900671
672 return 1;
673}
674
Jingoo Han4b1ced82013-07-31 17:14:10 +0900675static int dw_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
676 int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900677{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900678 struct pcie_port *pp = sys_to_pcie(bus->sysdata);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900679 int ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900680
Jingoo Han4b1ced82013-07-31 17:14:10 +0900681 if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0) {
682 *val = 0xffffffff;
683 return PCIBIOS_DEVICE_NOT_FOUND;
684 }
685
Jingoo Han4b1ced82013-07-31 17:14:10 +0900686 if (bus->number != pp->root_bus_nr)
Murali Karicheria1c0ae92014-07-21 12:58:41 -0400687 if (pp->ops->rd_other_conf)
688 ret = pp->ops->rd_other_conf(pp, bus, devfn,
689 where, size, val);
690 else
691 ret = dw_pcie_rd_other_conf(pp, bus, devfn,
Jingoo Han4b1ced82013-07-31 17:14:10 +0900692 where, size, val);
693 else
694 ret = dw_pcie_rd_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900695
696 return ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900697}
Jingoo Han4b1ced82013-07-31 17:14:10 +0900698
699static int dw_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
700 int where, int size, u32 val)
701{
702 struct pcie_port *pp = sys_to_pcie(bus->sysdata);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900703 int ret;
704
Jingoo Han4b1ced82013-07-31 17:14:10 +0900705 if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0)
706 return PCIBIOS_DEVICE_NOT_FOUND;
707
Jingoo Han4b1ced82013-07-31 17:14:10 +0900708 if (bus->number != pp->root_bus_nr)
Murali Karicheria1c0ae92014-07-21 12:58:41 -0400709 if (pp->ops->wr_other_conf)
710 ret = pp->ops->wr_other_conf(pp, bus, devfn,
711 where, size, val);
712 else
713 ret = dw_pcie_wr_other_conf(pp, bus, devfn,
Jingoo Han4b1ced82013-07-31 17:14:10 +0900714 where, size, val);
715 else
716 ret = dw_pcie_wr_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900717
718 return ret;
719}
720
721static struct pci_ops dw_pcie_ops = {
722 .read = dw_pcie_rd_conf,
723 .write = dw_pcie_wr_conf,
724};
725
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600726static int dw_pcie_setup(int nr, struct pci_sys_data *sys)
Jingoo Han4b1ced82013-07-31 17:14:10 +0900727{
728 struct pcie_port *pp;
729
730 pp = sys_to_pcie(sys);
731
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600732 if (global_io_offset < SZ_1M && pp->io_size > 0) {
733 sys->io_offset = global_io_offset - pp->io_bus_addr;
Pratyush Anandfce85912013-12-11 15:08:33 +0530734 pci_ioremap_io(global_io_offset, pp->io_base);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900735 global_io_offset += SZ_64K;
736 pci_add_resource_offset(&sys->resources, &pp->io,
737 sys->io_offset);
738 }
739
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600740 sys->mem_offset = pp->mem.start - pp->mem_bus_addr;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900741 pci_add_resource_offset(&sys->resources, &pp->mem, sys->mem_offset);
Lucas Stach4f2ebe02014-07-23 19:52:38 +0200742 pci_add_resource(&sys->resources, &pp->busn);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900743
744 return 1;
745}
746
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600747static struct pci_bus *dw_pcie_scan_bus(int nr, struct pci_sys_data *sys)
Jingoo Han4b1ced82013-07-31 17:14:10 +0900748{
749 struct pci_bus *bus;
750 struct pcie_port *pp = sys_to_pcie(sys);
751
Lucas Stach92483df2014-07-23 19:52:39 +0200752 pp->root_bus_nr = sys->busnr;
Lorenzo Pieralisi8953aab2015-07-29 12:33:18 +0100753
754 if (IS_ENABLED(CONFIG_PCI_MSI))
755 bus = pci_scan_root_bus_msi(pp->dev, sys->busnr, &dw_pcie_ops,
756 sys, &sys->resources,
757 &dw_pcie_msi_chip);
758 else
759 bus = pci_scan_root_bus(pp->dev, sys->busnr, &dw_pcie_ops,
760 sys, &sys->resources);
761
Lucas Stach92483df2014-07-23 19:52:39 +0200762 if (!bus)
763 return NULL;
764
Murali Karicherib14a3d12014-07-23 14:54:51 -0400765 if (bus && pp->ops->scan_bus)
766 pp->ops->scan_bus(pp);
767
Jingoo Han4b1ced82013-07-31 17:14:10 +0900768 return bus;
769}
770
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600771static int dw_pcie_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
Jingoo Han4b1ced82013-07-31 17:14:10 +0900772{
773 struct pcie_port *pp = sys_to_pcie(dev->bus->sysdata);
Lucas Stach804f57b2014-03-05 14:25:51 +0100774 int irq;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900775
Lucas Stach804f57b2014-03-05 14:25:51 +0100776 irq = of_irq_parse_and_map_pci(dev, slot, pin);
777 if (!irq)
778 irq = pp->irq;
779
780 return irq;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900781}
782
783static struct hw_pci dw_pci = {
784 .setup = dw_pcie_setup,
785 .scan = dw_pcie_scan_bus,
786 .map_irq = dw_pcie_map_irq,
787};
788
789void dw_pcie_setup_rc(struct pcie_port *pp)
790{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900791 u32 val;
792 u32 membase;
793 u32 memlimit;
794
Mohit Kumar66c5c342014-04-14 14:22:54 -0600795 /* set the number of lanes */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900796 dw_pcie_readl_rc(pp, PCIE_PORT_LINK_CONTROL, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900797 val &= ~PORT_LINK_MODE_MASK;
798 switch (pp->lanes) {
799 case 1:
800 val |= PORT_LINK_MODE_1_LANES;
801 break;
802 case 2:
803 val |= PORT_LINK_MODE_2_LANES;
804 break;
805 case 4:
806 val |= PORT_LINK_MODE_4_LANES;
807 break;
Zhou Wang5b0f0732015-05-13 14:44:34 +0800808 case 8:
809 val |= PORT_LINK_MODE_8_LANES;
810 break;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900811 }
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900812 dw_pcie_writel_rc(pp, val, PCIE_PORT_LINK_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900813
814 /* set link width speed control register */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900815 dw_pcie_readl_rc(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900816 val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
817 switch (pp->lanes) {
818 case 1:
819 val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
820 break;
821 case 2:
822 val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
823 break;
824 case 4:
825 val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
826 break;
Zhou Wang5b0f0732015-05-13 14:44:34 +0800827 case 8:
828 val |= PORT_LOGIC_LINK_WIDTH_8_LANES;
829 break;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900830 }
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900831 dw_pcie_writel_rc(pp, val, PCIE_LINK_WIDTH_SPEED_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900832
833 /* setup RC BARs */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900834 dw_pcie_writel_rc(pp, 0x00000004, PCI_BASE_ADDRESS_0);
Mohit Kumardbffdd62014-02-19 17:34:35 +0530835 dw_pcie_writel_rc(pp, 0x00000000, PCI_BASE_ADDRESS_1);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900836
837 /* setup interrupt pins */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900838 dw_pcie_readl_rc(pp, PCI_INTERRUPT_LINE, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900839 val &= 0xffff00ff;
840 val |= 0x00000100;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900841 dw_pcie_writel_rc(pp, val, PCI_INTERRUPT_LINE);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900842
843 /* setup bus numbers */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900844 dw_pcie_readl_rc(pp, PCI_PRIMARY_BUS, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900845 val &= 0xff000000;
846 val |= 0x00010100;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900847 dw_pcie_writel_rc(pp, val, PCI_PRIMARY_BUS);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900848
849 /* setup memory base, memory limit */
850 membase = ((u32)pp->mem_base & 0xfff00000) >> 16;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600851 memlimit = (pp->mem_size + (u32)pp->mem_base) & 0xfff00000;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900852 val = memlimit | membase;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900853 dw_pcie_writel_rc(pp, val, PCI_MEMORY_BASE);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900854
855 /* setup command register */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900856 dw_pcie_readl_rc(pp, PCI_COMMAND, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900857 val &= 0xffff0000;
858 val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
859 PCI_COMMAND_MASTER | PCI_COMMAND_SERR;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900860 dw_pcie_writel_rc(pp, val, PCI_COMMAND);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900861}
Jingoo Han340cba62013-06-21 16:24:54 +0900862
863MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
Jingoo Han4b1ced82013-07-31 17:14:10 +0900864MODULE_DESCRIPTION("Designware PCIe host controller driver");
Jingoo Han340cba62013-06-21 16:24:54 +0900865MODULE_LICENSE("GPL v2");