blob: 9f7e1b445e66ceb8d0d565cf2e22beca8afb3a34 [file] [log] [blame]
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001/*
2 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Thanks to Ben LaHaise for precious feedback.
Ingo Molnar9f4c8152008-01-30 13:33:41 +01004 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/highmem.h>
Ingo Molnar81922062008-01-30 13:34:04 +01006#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#include <linux/module.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01008#include <linux/sched.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01009#include <linux/mm.h>
Thomas Gleixner76ebd052008-02-09 23:24:09 +010010#include <linux/interrupt.h>
Thomas Gleixneree7ae7a2008-04-17 17:40:45 +020011#include <linux/seq_file.h>
12#include <linux/debugfs.h>
Tejun Heoe59a1bb2009-06-22 11:56:24 +090013#include <linux/pfn.h>
Tejun Heo8c4bfc62009-07-04 08:10:59 +090014#include <linux/percpu.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/gfp.h>
Matthieu Castet5bd5a452010-11-16 22:31:26 +010016#include <linux/pci.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010017
Thomas Gleixner950f9d92008-01-30 13:34:06 +010018#include <asm/e820.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/processor.h>
20#include <asm/tlbflush.h>
Dave Jonesf8af0952006-01-06 00:12:10 -080021#include <asm/sections.h>
Jeremy Fitzhardinge93dbda72009-02-26 17:35:44 -080022#include <asm/setup.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010023#include <asm/uaccess.h>
24#include <asm/pgalloc.h>
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010025#include <asm/proto.h>
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -070026#include <asm/pat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Ingo Molnar9df84992008-02-04 16:48:09 +010028/*
29 * The current flushing context - we pass it instead of 5 arguments:
30 */
Thomas Gleixner72e458d2008-02-04 16:48:07 +010031struct cpa_data {
Shaohua Lid75586a2008-08-21 10:46:06 +080032 unsigned long *vaddr;
Borislav Petkov0fd64c22013-10-31 17:25:00 +010033 pgd_t *pgd;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010034 pgprot_t mask_set;
35 pgprot_t mask_clr;
Thomas Gleixner65e074d2008-02-04 16:48:07 +010036 int numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +080037 int flags;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010038 unsigned long pfn;
Andi Kleenc9caa022008-03-12 03:53:29 +010039 unsigned force_split : 1;
Shaohua Lid75586a2008-08-21 10:46:06 +080040 int curpage;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070041 struct page **pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010042};
43
Suresh Siddhaad5ca552008-09-23 14:00:42 -070044/*
45 * Serialize cpa() (for !DEBUG_PAGEALLOC which uses large identity mappings)
46 * using cpa_lock. So that we don't allow any other cpu, with stale large tlb
47 * entries change the page attribute in parallel to some other cpu
48 * splitting a large page entry along with changing the attribute.
49 */
50static DEFINE_SPINLOCK(cpa_lock);
51
Shaohua Lid75586a2008-08-21 10:46:06 +080052#define CPA_FLUSHTLB 1
53#define CPA_ARRAY 2
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070054#define CPA_PAGES_ARRAY 4
Shaohua Lid75586a2008-08-21 10:46:06 +080055
Thomas Gleixner65280e62008-05-05 16:35:21 +020056#ifdef CONFIG_PROC_FS
Andi Kleence0c0e52008-05-02 11:46:49 +020057static unsigned long direct_pages_count[PG_LEVEL_NUM];
58
Thomas Gleixner65280e62008-05-05 16:35:21 +020059void update_page_count(int level, unsigned long pages)
Andi Kleence0c0e52008-05-02 11:46:49 +020060{
Andi Kleence0c0e52008-05-02 11:46:49 +020061 /* Protect against CPA */
Andrea Arcangelia79e53d2011-02-16 15:45:22 -080062 spin_lock(&pgd_lock);
Andi Kleence0c0e52008-05-02 11:46:49 +020063 direct_pages_count[level] += pages;
Andrea Arcangelia79e53d2011-02-16 15:45:22 -080064 spin_unlock(&pgd_lock);
Andi Kleence0c0e52008-05-02 11:46:49 +020065}
66
Thomas Gleixner65280e62008-05-05 16:35:21 +020067static void split_page_count(int level)
68{
69 direct_pages_count[level]--;
70 direct_pages_count[level - 1] += PTRS_PER_PTE;
71}
72
Alexey Dobriyane1759c22008-10-15 23:50:22 +040073void arch_report_meminfo(struct seq_file *m)
Thomas Gleixner65280e62008-05-05 16:35:21 +020074{
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000075 seq_printf(m, "DirectMap4k: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010076 direct_pages_count[PG_LEVEL_4K] << 2);
77#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000078 seq_printf(m, "DirectMap2M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010079 direct_pages_count[PG_LEVEL_2M] << 11);
80#else
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000081 seq_printf(m, "DirectMap4M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010082 direct_pages_count[PG_LEVEL_2M] << 12);
83#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020084#ifdef CONFIG_X86_64
Hugh Dickinsa06de632008-08-15 13:58:32 +010085 if (direct_gbpages)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000086 seq_printf(m, "DirectMap1G: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010087 direct_pages_count[PG_LEVEL_1G] << 20);
Thomas Gleixner65280e62008-05-05 16:35:21 +020088#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020089}
90#else
91static inline void split_page_count(int level) { }
92#endif
93
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010094#ifdef CONFIG_X86_64
95
96static inline unsigned long highmap_start_pfn(void)
97{
Alexander Duyckfc8d7822012-11-16 13:57:13 -080098 return __pa_symbol(_text) >> PAGE_SHIFT;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010099}
100
101static inline unsigned long highmap_end_pfn(void)
102{
Alexander Duyckfc8d7822012-11-16 13:57:13 -0800103 return __pa_symbol(roundup(_brk_end, PMD_SIZE)) >> PAGE_SHIFT;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100104}
105
106#endif
107
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100108#ifdef CONFIG_DEBUG_PAGEALLOC
109# define debug_pagealloc 1
110#else
111# define debug_pagealloc 0
112#endif
113
Arjan van de Vened724be2008-01-30 13:34:04 +0100114static inline int
115within(unsigned long addr, unsigned long start, unsigned long end)
Ingo Molnar687c4822008-01-30 13:34:04 +0100116{
Arjan van de Vened724be2008-01-30 13:34:04 +0100117 return addr >= start && addr < end;
118}
119
120/*
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100121 * Flushing functions
122 */
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100123
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100124/**
125 * clflush_cache_range - flush a cache range with clflush
Wanpeng Li9efc31b2012-06-10 10:50:52 +0800126 * @vaddr: virtual start address
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100127 * @size: number of bytes to flush
128 *
Ross Zwisler8b80fd82014-02-26 12:06:50 -0700129 * clflushopt is an unordered instruction which needs fencing with mfence or
130 * sfence to avoid ordering issues.
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100131 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100132void clflush_cache_range(void *vaddr, unsigned int size)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100133{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100134 void *vend = vaddr + size - 1;
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100135
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100136 mb();
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100137
138 for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size)
Ross Zwisler8b80fd82014-02-26 12:06:50 -0700139 clflushopt(vaddr);
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100140 /*
141 * Flush any possible final partial cacheline:
142 */
Ross Zwisler8b80fd82014-02-26 12:06:50 -0700143 clflushopt(vend);
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100144
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100145 mb();
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100146}
Eric Anholte517a5e2009-09-10 17:48:48 -0700147EXPORT_SYMBOL_GPL(clflush_cache_range);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100148
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100149static void __cpa_flush_all(void *arg)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100150{
Andi Kleen6bb83832008-02-04 16:48:06 +0100151 unsigned long cache = (unsigned long)arg;
152
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100153 /*
154 * Flush all to work around Errata in early athlons regarding
155 * large page flushing.
156 */
157 __flush_tlb_all();
158
venkatesh.pallipadi@intel.com0b827532009-05-22 13:23:37 -0700159 if (cache && boot_cpu_data.x86 >= 4)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100160 wbinvd();
161}
162
Andi Kleen6bb83832008-02-04 16:48:06 +0100163static void cpa_flush_all(unsigned long cache)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100164{
165 BUG_ON(irqs_disabled());
166
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200167 on_each_cpu(__cpa_flush_all, (void *) cache, 1);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100168}
169
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100170static void __cpa_flush_range(void *arg)
171{
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100172 /*
173 * We could optimize that further and do individual per page
174 * tlb invalidates for a low number of pages. Caveat: we must
175 * flush the high aliases on 64bit as well.
176 */
177 __flush_tlb_all();
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100178}
179
Andi Kleen6bb83832008-02-04 16:48:06 +0100180static void cpa_flush_range(unsigned long start, int numpages, int cache)
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100181{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100182 unsigned int i, level;
183 unsigned long addr;
184
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100185 BUG_ON(irqs_disabled());
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100186 WARN_ON(PAGE_ALIGN(start) != start);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100187
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200188 on_each_cpu(__cpa_flush_range, NULL, 1);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100189
Andi Kleen6bb83832008-02-04 16:48:06 +0100190 if (!cache)
191 return;
192
Thomas Gleixner3b233e52008-01-30 13:34:08 +0100193 /*
194 * We only need to flush on one CPU,
195 * clflush is a MESI-coherent instruction that
196 * will cause all other CPUs to flush the same
197 * cachelines:
198 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100199 for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) {
200 pte_t *pte = lookup_address(addr, &level);
201
202 /*
203 * Only flush present addresses:
204 */
Thomas Gleixner7bfb72e2008-02-04 16:48:08 +0100205 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100206 clflush_cache_range((void *) addr, PAGE_SIZE);
207 }
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100208}
209
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700210static void cpa_flush_array(unsigned long *start, int numpages, int cache,
211 int in_flags, struct page **pages)
Shaohua Lid75586a2008-08-21 10:46:06 +0800212{
213 unsigned int i, level;
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700214 unsigned long do_wbinvd = cache && numpages >= 1024; /* 4M threshold */
Shaohua Lid75586a2008-08-21 10:46:06 +0800215
216 BUG_ON(irqs_disabled());
217
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700218 on_each_cpu(__cpa_flush_all, (void *) do_wbinvd, 1);
Shaohua Lid75586a2008-08-21 10:46:06 +0800219
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700220 if (!cache || do_wbinvd)
Shaohua Lid75586a2008-08-21 10:46:06 +0800221 return;
222
Shaohua Lid75586a2008-08-21 10:46:06 +0800223 /*
224 * We only need to flush on one CPU,
225 * clflush is a MESI-coherent instruction that
226 * will cause all other CPUs to flush the same
227 * cachelines:
228 */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700229 for (i = 0; i < numpages; i++) {
230 unsigned long addr;
231 pte_t *pte;
232
233 if (in_flags & CPA_PAGES_ARRAY)
234 addr = (unsigned long)page_address(pages[i]);
235 else
236 addr = start[i];
237
238 pte = lookup_address(addr, &level);
Shaohua Lid75586a2008-08-21 10:46:06 +0800239
240 /*
241 * Only flush present addresses:
242 */
243 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700244 clflush_cache_range((void *)addr, PAGE_SIZE);
Shaohua Lid75586a2008-08-21 10:46:06 +0800245 }
246}
247
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100248/*
Arjan van de Vened724be2008-01-30 13:34:04 +0100249 * Certain areas of memory on x86 require very specific protection flags,
250 * for example the BIOS area or kernel text. Callers don't always get this
251 * right (again, ioremap() on BIOS memory is not uncommon) so this function
252 * checks and fixes these known static required protection bits.
253 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100254static inline pgprot_t static_protections(pgprot_t prot, unsigned long address,
255 unsigned long pfn)
Arjan van de Vened724be2008-01-30 13:34:04 +0100256{
257 pgprot_t forbidden = __pgprot(0);
258
Ingo Molnar687c4822008-01-30 13:34:04 +0100259 /*
Arjan van de Vened724be2008-01-30 13:34:04 +0100260 * The BIOS area between 640k and 1Mb needs to be executable for
261 * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support.
Ingo Molnar687c4822008-01-30 13:34:04 +0100262 */
Matthieu Castet5bd5a452010-11-16 22:31:26 +0100263#ifdef CONFIG_PCI_BIOS
264 if (pcibios_enabled && within(pfn, BIOS_BEGIN >> PAGE_SHIFT, BIOS_END >> PAGE_SHIFT))
Arjan van de Vened724be2008-01-30 13:34:04 +0100265 pgprot_val(forbidden) |= _PAGE_NX;
Matthieu Castet5bd5a452010-11-16 22:31:26 +0100266#endif
Arjan van de Vened724be2008-01-30 13:34:04 +0100267
268 /*
269 * The kernel text needs to be executable for obvious reasons
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100270 * Does not cover __inittext since that is gone later on. On
271 * 64bit we do not enforce !NX on the low mapping
Arjan van de Vened724be2008-01-30 13:34:04 +0100272 */
273 if (within(address, (unsigned long)_text, (unsigned long)_etext))
274 pgprot_val(forbidden) |= _PAGE_NX;
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100275
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100276 /*
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100277 * The .rodata section needs to be read-only. Using the pfn
278 * catches all aliases.
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100279 */
Alexander Duyckfc8d7822012-11-16 13:57:13 -0800280 if (within(pfn, __pa_symbol(__start_rodata) >> PAGE_SHIFT,
281 __pa_symbol(__end_rodata) >> PAGE_SHIFT))
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100282 pgprot_val(forbidden) |= _PAGE_RW;
Arjan van de Vened724be2008-01-30 13:34:04 +0100283
Suresh Siddha55ca3cc2009-10-28 18:46:57 -0800284#if defined(CONFIG_X86_64) && defined(CONFIG_DEBUG_RODATA)
Suresh Siddha74e08172009-10-14 14:46:56 -0700285 /*
Suresh Siddha502f6602009-10-28 18:46:56 -0800286 * Once the kernel maps the text as RO (kernel_set_to_readonly is set),
287 * kernel text mappings for the large page aligned text, rodata sections
288 * will be always read-only. For the kernel identity mappings covering
289 * the holes caused by this alignment can be anything that user asks.
Suresh Siddha74e08172009-10-14 14:46:56 -0700290 *
291 * This will preserve the large page mappings for kernel text/data
292 * at no extra cost.
293 */
Suresh Siddha502f6602009-10-28 18:46:56 -0800294 if (kernel_set_to_readonly &&
295 within(address, (unsigned long)_text,
Suresh Siddha281ff332010-02-18 11:51:40 -0800296 (unsigned long)__end_rodata_hpage_align)) {
297 unsigned int level;
298
299 /*
300 * Don't enforce the !RW mapping for the kernel text mapping,
301 * if the current mapping is already using small page mapping.
302 * No need to work hard to preserve large page mappings in this
303 * case.
304 *
305 * This also fixes the Linux Xen paravirt guest boot failure
306 * (because of unexpected read-only mappings for kernel identity
307 * mappings). In this paravirt guest case, the kernel text
308 * mapping and the kernel identity mapping share the same
309 * page-table pages. Thus we can't really use different
310 * protections for the kernel text and identity mappings. Also,
311 * these shared mappings are made of small page mappings.
312 * Thus this don't enforce !RW mapping for small page kernel
313 * text mapping logic will help Linux Xen parvirt guest boot
Lucas De Marchi0d2eb442011-03-17 16:24:16 -0300314 * as well.
Suresh Siddha281ff332010-02-18 11:51:40 -0800315 */
316 if (lookup_address(address, &level) && (level != PG_LEVEL_4K))
317 pgprot_val(forbidden) |= _PAGE_RW;
318 }
Suresh Siddha74e08172009-10-14 14:46:56 -0700319#endif
320
Arjan van de Vened724be2008-01-30 13:34:04 +0100321 prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden));
Ingo Molnar687c4822008-01-30 13:34:04 +0100322
323 return prot;
324}
325
Matt Fleming426e34c2013-12-06 21:13:04 +0000326/*
327 * Lookup the page table entry for a virtual address in a specific pgd.
328 * Return a pointer to the entry and the level of the mapping.
329 */
330pte_t *lookup_address_in_pgd(pgd_t *pgd, unsigned long address,
331 unsigned int *level)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100332{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 pud_t *pud;
334 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100335
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100336 *level = PG_LEVEL_NONE;
337
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 if (pgd_none(*pgd))
339 return NULL;
Ingo Molnar9df84992008-02-04 16:48:09 +0100340
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 pud = pud_offset(pgd, address);
342 if (pud_none(*pud))
343 return NULL;
Andi Kleenc2f71ee2008-02-04 16:48:09 +0100344
345 *level = PG_LEVEL_1G;
346 if (pud_large(*pud) || !pud_present(*pud))
347 return (pte_t *)pud;
348
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 pmd = pmd_offset(pud, address);
350 if (pmd_none(*pmd))
351 return NULL;
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100352
353 *level = PG_LEVEL_2M;
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100354 if (pmd_large(*pmd) || !pmd_present(*pmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 return (pte_t *)pmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100357 *level = PG_LEVEL_4K;
Ingo Molnar9df84992008-02-04 16:48:09 +0100358
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100359 return pte_offset_kernel(pmd, address);
360}
Borislav Petkov0fd64c22013-10-31 17:25:00 +0100361
362/*
363 * Lookup the page table entry for a virtual address. Return a pointer
364 * to the entry and the level of the mapping.
365 *
366 * Note: We return pud and pmd either when the entry is marked large
367 * or when the present bit is not set. Otherwise we would return a
368 * pointer to a nonexisting mapping.
369 */
370pte_t *lookup_address(unsigned long address, unsigned int *level)
371{
Matt Fleming426e34c2013-12-06 21:13:04 +0000372 return lookup_address_in_pgd(pgd_offset_k(address), address, level);
Borislav Petkov0fd64c22013-10-31 17:25:00 +0100373}
Pekka Paalanen75bb8832008-05-12 21:20:56 +0200374EXPORT_SYMBOL_GPL(lookup_address);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100375
Borislav Petkov0fd64c22013-10-31 17:25:00 +0100376static pte_t *_lookup_address_cpa(struct cpa_data *cpa, unsigned long address,
377 unsigned int *level)
378{
379 if (cpa->pgd)
Matt Fleming426e34c2013-12-06 21:13:04 +0000380 return lookup_address_in_pgd(cpa->pgd + pgd_index(address),
Borislav Petkov0fd64c22013-10-31 17:25:00 +0100381 address, level);
382
383 return lookup_address(address, level);
384}
385
Ingo Molnar9df84992008-02-04 16:48:09 +0100386/*
Dave Hansend7656532013-01-22 13:24:33 -0800387 * This is necessary because __pa() does not work on some
388 * kinds of memory, like vmalloc() or the alloc_remap()
389 * areas on 32-bit NUMA systems. The percpu areas can
390 * end up in this kind of memory, for instance.
391 *
392 * This could be optimized, but it is only intended to be
393 * used at inititalization time, and keeping it
394 * unoptimized should increase the testing coverage for
395 * the more obscure platforms.
396 */
397phys_addr_t slow_virt_to_phys(void *__virt_addr)
398{
399 unsigned long virt_addr = (unsigned long)__virt_addr;
400 phys_addr_t phys_addr;
401 unsigned long offset;
402 enum pg_level level;
403 unsigned long psize;
404 unsigned long pmask;
405 pte_t *pte;
406
407 pte = lookup_address(virt_addr, &level);
408 BUG_ON(!pte);
409 psize = page_level_size(level);
410 pmask = page_level_mask(level);
411 offset = virt_addr & ~pmask;
412 phys_addr = pte_pfn(*pte) << PAGE_SHIFT;
413 return (phys_addr | offset);
414}
415EXPORT_SYMBOL_GPL(slow_virt_to_phys);
416
417/*
Ingo Molnar9df84992008-02-04 16:48:09 +0100418 * Set the new pmd in all the pgds we know about:
419 */
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100420static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100421{
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100422 /* change init_mm */
423 set_pte_atomic(kpte, pte);
Ingo Molnar44af6c42008-01-30 13:34:03 +0100424#ifdef CONFIG_X86_32
Ingo Molnare4b71dc2008-01-30 13:34:04 +0100425 if (!SHARED_KERNEL_PMD) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100426 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427
Jeremy Fitzhardingee3ed9102008-01-30 13:34:11 +0100428 list_for_each_entry(page, &pgd_list, lru) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100429 pgd_t *pgd;
430 pud_t *pud;
431 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100432
Ingo Molnar44af6c42008-01-30 13:34:03 +0100433 pgd = (pgd_t *)page_address(page) + pgd_index(address);
434 pud = pud_offset(pgd, address);
435 pmd = pmd_offset(pud, address);
436 set_pte_atomic((pte_t *)pmd, pte);
437 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100439#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440}
441
Ingo Molnar9df84992008-02-04 16:48:09 +0100442static int
443try_preserve_large_page(pte_t *kpte, unsigned long address,
444 struct cpa_data *cpa)
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100445{
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800446 unsigned long nextpage_addr, numpages, pmask, psize, addr, pfn;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100447 pte_t new_pte, old_pte, *tmp;
matthieu castet64edc8e2010-11-16 22:30:27 +0100448 pgprot_t old_prot, new_prot, req_prot;
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100449 int i, do_split = 1;
Dave Hansenf3c4fbb2013-01-22 13:24:32 -0800450 enum pg_level level;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100451
Andi Kleenc9caa022008-03-12 03:53:29 +0100452 if (cpa->force_split)
453 return 1;
454
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800455 spin_lock(&pgd_lock);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100456 /*
457 * Check for races, another CPU might have split this page
458 * up already:
459 */
Borislav Petkov82f07122013-10-31 17:25:07 +0100460 tmp = _lookup_address_cpa(cpa, address, &level);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100461 if (tmp != kpte)
462 goto out_unlock;
463
464 switch (level) {
465 case PG_LEVEL_2M:
Andi Kleenf07333f2008-02-04 16:48:09 +0100466#ifdef CONFIG_X86_64
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100467 case PG_LEVEL_1G:
Andi Kleenf07333f2008-02-04 16:48:09 +0100468#endif
Dave Hansenf3c4fbb2013-01-22 13:24:32 -0800469 psize = page_level_size(level);
470 pmask = page_level_mask(level);
471 break;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100472 default:
Ingo Molnarbeaff632008-02-04 16:48:09 +0100473 do_split = -EINVAL;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100474 goto out_unlock;
475 }
476
477 /*
478 * Calculate the number of pages, which fit into this large
479 * page starting at address:
480 */
481 nextpage_addr = (address + psize) & pmask;
482 numpages = (nextpage_addr - address) >> PAGE_SHIFT;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100483 if (numpages < cpa->numpages)
484 cpa->numpages = numpages;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100485
486 /*
487 * We are safe now. Check whether the new pgprot is the same:
488 */
489 old_pte = *kpte;
Andrea Arcangelif76cfa32013-04-10 15:28:25 +0200490 old_prot = req_prot = pte_pgprot(old_pte);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100491
matthieu castet64edc8e2010-11-16 22:30:27 +0100492 pgprot_val(req_prot) &= ~pgprot_val(cpa->mask_clr);
493 pgprot_val(req_prot) |= pgprot_val(cpa->mask_set);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100494
495 /*
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800496 * Set the PSE and GLOBAL flags only if the PRESENT flag is
497 * set otherwise pmd_present/pmd_huge will return true even on
498 * a non present pmd. The canon_pgprot will clear _PAGE_GLOBAL
499 * for the ancient hardware that doesn't support it.
500 */
Andrea Arcangelif76cfa32013-04-10 15:28:25 +0200501 if (pgprot_val(req_prot) & _PAGE_PRESENT)
502 pgprot_val(req_prot) |= _PAGE_PSE | _PAGE_GLOBAL;
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800503 else
Andrea Arcangelif76cfa32013-04-10 15:28:25 +0200504 pgprot_val(req_prot) &= ~(_PAGE_PSE | _PAGE_GLOBAL);
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800505
Andrea Arcangelif76cfa32013-04-10 15:28:25 +0200506 req_prot = canon_pgprot(req_prot);
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800507
508 /*
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100509 * old_pte points to the large page base address. So we need
510 * to add the offset of the virtual address:
511 */
512 pfn = pte_pfn(old_pte) + ((address & (psize - 1)) >> PAGE_SHIFT);
513 cpa->pfn = pfn;
514
matthieu castet64edc8e2010-11-16 22:30:27 +0100515 new_prot = static_protections(req_prot, address, pfn);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100516
517 /*
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100518 * We need to check the full range, whether
519 * static_protection() requires a different pgprot for one of
520 * the pages in the range we try to preserve:
521 */
matthieu castet64edc8e2010-11-16 22:30:27 +0100522 addr = address & pmask;
523 pfn = pte_pfn(old_pte);
524 for (i = 0; i < (psize >> PAGE_SHIFT); i++, addr += PAGE_SIZE, pfn++) {
525 pgprot_t chk_prot = static_protections(req_prot, addr, pfn);
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100526
527 if (pgprot_val(chk_prot) != pgprot_val(new_prot))
528 goto out_unlock;
529 }
530
531 /*
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100532 * If there are no changes, return. maxpages has been updated
533 * above:
534 */
535 if (pgprot_val(new_prot) == pgprot_val(old_prot)) {
Ingo Molnarbeaff632008-02-04 16:48:09 +0100536 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100537 goto out_unlock;
538 }
539
540 /*
541 * We need to change the attributes. Check, whether we can
542 * change the large page in one go. We request a split, when
543 * the address is not aligned and the number of pages is
544 * smaller than the number of pages in the large page. Note
545 * that we limited the number of possible pages already to
546 * the number of pages in the large page.
547 */
matthieu castet64edc8e2010-11-16 22:30:27 +0100548 if (address == (address & pmask) && cpa->numpages == (psize >> PAGE_SHIFT)) {
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100549 /*
550 * The address is aligned and the number of pages
551 * covers the full page.
552 */
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800553 new_pte = pfn_pte(pte_pfn(old_pte), new_prot);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100554 __set_pmd_pte(kpte, address, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800555 cpa->flags |= CPA_FLUSHTLB;
Ingo Molnarbeaff632008-02-04 16:48:09 +0100556 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100557 }
558
559out_unlock:
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800560 spin_unlock(&pgd_lock);
Ingo Molnar9df84992008-02-04 16:48:09 +0100561
Ingo Molnarbeaff632008-02-04 16:48:09 +0100562 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100563}
564
Borislav Petkov59528862013-03-21 18:16:57 +0100565static int
Borislav Petkov82f07122013-10-31 17:25:07 +0100566__split_large_page(struct cpa_data *cpa, pte_t *kpte, unsigned long address,
567 struct page *base)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100568{
Borislav Petkov59528862013-03-21 18:16:57 +0100569 pte_t *pbase = (pte_t *)page_address(base);
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800570 unsigned long pfn, pfninc = 1;
Ingo Molnar86f03989d2008-01-30 13:34:09 +0100571 unsigned int i, level;
Wen Congyangae9aae92013-02-22 16:33:04 -0800572 pte_t *tmp;
Ingo Molnar9df84992008-02-04 16:48:09 +0100573 pgprot_t ref_prot;
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100574
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800575 spin_lock(&pgd_lock);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100576 /*
577 * Check for races, another CPU might have split this page
578 * up for us already:
579 */
Borislav Petkov82f07122013-10-31 17:25:07 +0100580 tmp = _lookup_address_cpa(cpa, address, &level);
Wen Congyangae9aae92013-02-22 16:33:04 -0800581 if (tmp != kpte) {
582 spin_unlock(&pgd_lock);
583 return 1;
584 }
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100585
Jeremy Fitzhardinge6944a9c2008-03-17 16:37:01 -0700586 paravirt_alloc_pte(&init_mm, page_to_pfn(base));
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100587 ref_prot = pte_pgprot(pte_clrhuge(*kpte));
Ingo Molnar7a5714e2009-02-20 17:44:21 +0100588 /*
589 * If we ever want to utilize the PAT bit, we need to
590 * update this function to make sure it's converted from
591 * bit 12 to bit 7 when we cross from the 2MB level to
592 * the 4K level:
593 */
594 WARN_ON_ONCE(pgprot_val(ref_prot) & _PAGE_PAT_LARGE);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100595
Andi Kleenf07333f2008-02-04 16:48:09 +0100596#ifdef CONFIG_X86_64
597 if (level == PG_LEVEL_1G) {
598 pfninc = PMD_PAGE_SIZE >> PAGE_SHIFT;
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800599 /*
600 * Set the PSE flags only if the PRESENT flag is set
601 * otherwise pmd_present/pmd_huge will return true
602 * even on a non present pmd.
603 */
604 if (pgprot_val(ref_prot) & _PAGE_PRESENT)
605 pgprot_val(ref_prot) |= _PAGE_PSE;
606 else
607 pgprot_val(ref_prot) &= ~_PAGE_PSE;
Andi Kleenf07333f2008-02-04 16:48:09 +0100608 }
609#endif
610
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100611 /*
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800612 * Set the GLOBAL flags only if the PRESENT flag is set
613 * otherwise pmd/pte_present will return true even on a non
614 * present pmd/pte. The canon_pgprot will clear _PAGE_GLOBAL
615 * for the ancient hardware that doesn't support it.
616 */
617 if (pgprot_val(ref_prot) & _PAGE_PRESENT)
618 pgprot_val(ref_prot) |= _PAGE_GLOBAL;
619 else
620 pgprot_val(ref_prot) &= ~_PAGE_GLOBAL;
621
622 /*
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100623 * Get the target pfn from the original entry:
624 */
625 pfn = pte_pfn(*kpte);
Andi Kleenf07333f2008-02-04 16:48:09 +0100626 for (i = 0; i < PTRS_PER_PTE; i++, pfn += pfninc)
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -0800627 set_pte(&pbase[i], pfn_pte(pfn, canon_pgprot(ref_prot)));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100628
Yinghai Lu8eb57792012-11-16 19:38:49 -0800629 if (pfn_range_is_mapped(PFN_DOWN(__pa(address)),
630 PFN_DOWN(__pa(address)) + 1))
Yinghai Luf361a452008-07-10 20:38:26 -0700631 split_page_count(level);
632
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100633 /*
Ingo Molnar07a66d72009-02-20 08:04:13 +0100634 * Install the new, split up pagetable.
Huang, Ying4c881ca2008-01-30 13:34:04 +0100635 *
Ingo Molnar07a66d72009-02-20 08:04:13 +0100636 * We use the standard kernel pagetable protections for the new
637 * pagetable protections, the actual ptes set above control the
638 * primary protection behavior:
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100639 */
Ingo Molnar07a66d72009-02-20 08:04:13 +0100640 __set_pmd_pte(kpte, address, mk_pte(base, __pgprot(_KERNPG_TABLE)));
Ingo Molnar211b3d02009-03-10 22:31:03 +0100641
642 /*
643 * Intel Atom errata AAH41 workaround.
644 *
645 * The real fix should be in hw or in a microcode update, but
646 * we also probabilistically try to reduce the window of having
647 * a large TLB mixed with 4K TLBs while instruction fetches are
648 * going on.
649 */
650 __flush_tlb_all();
Andrea Arcangelia79e53d2011-02-16 15:45:22 -0800651 spin_unlock(&pgd_lock);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100652
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100653 return 0;
654}
655
Borislav Petkov82f07122013-10-31 17:25:07 +0100656static int split_large_page(struct cpa_data *cpa, pte_t *kpte,
657 unsigned long address)
Wen Congyangae9aae92013-02-22 16:33:04 -0800658{
Wen Congyangae9aae92013-02-22 16:33:04 -0800659 struct page *base;
660
661 if (!debug_pagealloc)
662 spin_unlock(&cpa_lock);
663 base = alloc_pages(GFP_KERNEL | __GFP_NOTRACK, 0);
664 if (!debug_pagealloc)
665 spin_lock(&cpa_lock);
666 if (!base)
667 return -ENOMEM;
668
Borislav Petkov82f07122013-10-31 17:25:07 +0100669 if (__split_large_page(cpa, kpte, address, base))
Wen Congyangae9aae92013-02-22 16:33:04 -0800670 __free_page(base);
671
672 return 0;
673}
674
Borislav Petkov52a628f2013-10-31 17:25:06 +0100675static bool try_to_free_pte_page(pte_t *pte)
676{
677 int i;
678
679 for (i = 0; i < PTRS_PER_PTE; i++)
680 if (!pte_none(pte[i]))
681 return false;
682
683 free_page((unsigned long)pte);
684 return true;
685}
686
687static bool try_to_free_pmd_page(pmd_t *pmd)
688{
689 int i;
690
691 for (i = 0; i < PTRS_PER_PMD; i++)
692 if (!pmd_none(pmd[i]))
693 return false;
694
695 free_page((unsigned long)pmd);
696 return true;
697}
698
Borislav Petkov42a54772014-01-18 12:48:16 +0100699static bool try_to_free_pud_page(pud_t *pud)
700{
701 int i;
702
703 for (i = 0; i < PTRS_PER_PUD; i++)
704 if (!pud_none(pud[i]))
705 return false;
706
707 free_page((unsigned long)pud);
708 return true;
709}
710
Borislav Petkov52a628f2013-10-31 17:25:06 +0100711static bool unmap_pte_range(pmd_t *pmd, unsigned long start, unsigned long end)
712{
713 pte_t *pte = pte_offset_kernel(pmd, start);
714
715 while (start < end) {
716 set_pte(pte, __pte(0));
717
718 start += PAGE_SIZE;
719 pte++;
720 }
721
722 if (try_to_free_pte_page((pte_t *)pmd_page_vaddr(*pmd))) {
723 pmd_clear(pmd);
724 return true;
725 }
726 return false;
727}
728
729static void __unmap_pmd_range(pud_t *pud, pmd_t *pmd,
730 unsigned long start, unsigned long end)
731{
732 if (unmap_pte_range(pmd, start, end))
733 if (try_to_free_pmd_page((pmd_t *)pud_page_vaddr(*pud)))
734 pud_clear(pud);
735}
736
737static void unmap_pmd_range(pud_t *pud, unsigned long start, unsigned long end)
738{
739 pmd_t *pmd = pmd_offset(pud, start);
740
741 /*
742 * Not on a 2MB page boundary?
743 */
744 if (start & (PMD_SIZE - 1)) {
745 unsigned long next_page = (start + PMD_SIZE) & PMD_MASK;
746 unsigned long pre_end = min_t(unsigned long, end, next_page);
747
748 __unmap_pmd_range(pud, pmd, start, pre_end);
749
750 start = pre_end;
751 pmd++;
752 }
753
754 /*
755 * Try to unmap in 2M chunks.
756 */
757 while (end - start >= PMD_SIZE) {
758 if (pmd_large(*pmd))
759 pmd_clear(pmd);
760 else
761 __unmap_pmd_range(pud, pmd, start, start + PMD_SIZE);
762
763 start += PMD_SIZE;
764 pmd++;
765 }
766
767 /*
768 * 4K leftovers?
769 */
770 if (start < end)
771 return __unmap_pmd_range(pud, pmd, start, end);
772
773 /*
774 * Try again to free the PMD page if haven't succeeded above.
775 */
776 if (!pud_none(*pud))
777 if (try_to_free_pmd_page((pmd_t *)pud_page_vaddr(*pud)))
778 pud_clear(pud);
779}
Borislav Petkov0bb8aee2013-10-31 17:25:05 +0100780
781static void unmap_pud_range(pgd_t *pgd, unsigned long start, unsigned long end)
782{
783 pud_t *pud = pud_offset(pgd, start);
784
785 /*
786 * Not on a GB page boundary?
787 */
788 if (start & (PUD_SIZE - 1)) {
789 unsigned long next_page = (start + PUD_SIZE) & PUD_MASK;
790 unsigned long pre_end = min_t(unsigned long, end, next_page);
791
792 unmap_pmd_range(pud, start, pre_end);
793
794 start = pre_end;
795 pud++;
796 }
797
798 /*
799 * Try to unmap in 1G chunks?
800 */
801 while (end - start >= PUD_SIZE) {
802
803 if (pud_large(*pud))
804 pud_clear(pud);
805 else
806 unmap_pmd_range(pud, start, start + PUD_SIZE);
807
808 start += PUD_SIZE;
809 pud++;
810 }
811
812 /*
813 * 2M leftovers?
814 */
815 if (start < end)
816 unmap_pmd_range(pud, start, end);
817
818 /*
819 * No need to try to free the PUD page because we'll free it in
820 * populate_pgd's error path
821 */
822}
823
Borislav Petkov42a54772014-01-18 12:48:16 +0100824static void unmap_pgd_range(pgd_t *root, unsigned long addr, unsigned long end)
825{
826 pgd_t *pgd_entry = root + pgd_index(addr);
827
828 unmap_pud_range(pgd_entry, addr, end);
829
830 if (try_to_free_pud_page((pud_t *)pgd_page_vaddr(*pgd_entry)))
831 pgd_clear(pgd_entry);
832}
833
Borislav Petkovf900a4b2013-10-31 17:25:03 +0100834static int alloc_pte_page(pmd_t *pmd)
835{
836 pte_t *pte = (pte_t *)get_zeroed_page(GFP_KERNEL | __GFP_NOTRACK);
837 if (!pte)
838 return -1;
839
840 set_pmd(pmd, __pmd(__pa(pte) | _KERNPG_TABLE));
841 return 0;
842}
843
Borislav Petkov4b235382013-10-31 17:25:02 +0100844static int alloc_pmd_page(pud_t *pud)
845{
846 pmd_t *pmd = (pmd_t *)get_zeroed_page(GFP_KERNEL | __GFP_NOTRACK);
847 if (!pmd)
848 return -1;
849
850 set_pud(pud, __pud(__pa(pmd) | _KERNPG_TABLE));
851 return 0;
852}
853
Borislav Petkovc6b6f362013-10-31 17:25:04 +0100854static void populate_pte(struct cpa_data *cpa,
855 unsigned long start, unsigned long end,
856 unsigned num_pages, pmd_t *pmd, pgprot_t pgprot)
857{
858 pte_t *pte;
859
860 pte = pte_offset_kernel(pmd, start);
861
862 while (num_pages-- && start < end) {
863
864 /* deal with the NX bit */
865 if (!(pgprot_val(pgprot) & _PAGE_NX))
866 cpa->pfn &= ~_PAGE_NX;
867
868 set_pte(pte, pfn_pte(cpa->pfn >> PAGE_SHIFT, pgprot));
869
870 start += PAGE_SIZE;
871 cpa->pfn += PAGE_SIZE;
872 pte++;
873 }
874}
Borislav Petkovf900a4b2013-10-31 17:25:03 +0100875
876static int populate_pmd(struct cpa_data *cpa,
877 unsigned long start, unsigned long end,
878 unsigned num_pages, pud_t *pud, pgprot_t pgprot)
879{
880 unsigned int cur_pages = 0;
881 pmd_t *pmd;
882
883 /*
884 * Not on a 2M boundary?
885 */
886 if (start & (PMD_SIZE - 1)) {
887 unsigned long pre_end = start + (num_pages << PAGE_SHIFT);
888 unsigned long next_page = (start + PMD_SIZE) & PMD_MASK;
889
890 pre_end = min_t(unsigned long, pre_end, next_page);
891 cur_pages = (pre_end - start) >> PAGE_SHIFT;
892 cur_pages = min_t(unsigned int, num_pages, cur_pages);
893
894 /*
895 * Need a PTE page?
896 */
897 pmd = pmd_offset(pud, start);
898 if (pmd_none(*pmd))
899 if (alloc_pte_page(pmd))
900 return -1;
901
902 populate_pte(cpa, start, pre_end, cur_pages, pmd, pgprot);
903
904 start = pre_end;
905 }
906
907 /*
908 * We mapped them all?
909 */
910 if (num_pages == cur_pages)
911 return cur_pages;
912
913 while (end - start >= PMD_SIZE) {
914
915 /*
916 * We cannot use a 1G page so allocate a PMD page if needed.
917 */
918 if (pud_none(*pud))
919 if (alloc_pmd_page(pud))
920 return -1;
921
922 pmd = pmd_offset(pud, start);
923
924 set_pmd(pmd, __pmd(cpa->pfn | _PAGE_PSE | massage_pgprot(pgprot)));
925
926 start += PMD_SIZE;
927 cpa->pfn += PMD_SIZE;
928 cur_pages += PMD_SIZE >> PAGE_SHIFT;
929 }
930
931 /*
932 * Map trailing 4K pages.
933 */
934 if (start < end) {
935 pmd = pmd_offset(pud, start);
936 if (pmd_none(*pmd))
937 if (alloc_pte_page(pmd))
938 return -1;
939
940 populate_pte(cpa, start, end, num_pages - cur_pages,
941 pmd, pgprot);
942 }
943 return num_pages;
944}
Borislav Petkov4b235382013-10-31 17:25:02 +0100945
946static int populate_pud(struct cpa_data *cpa, unsigned long start, pgd_t *pgd,
947 pgprot_t pgprot)
948{
949 pud_t *pud;
950 unsigned long end;
951 int cur_pages = 0;
952
953 end = start + (cpa->numpages << PAGE_SHIFT);
954
955 /*
956 * Not on a Gb page boundary? => map everything up to it with
957 * smaller pages.
958 */
959 if (start & (PUD_SIZE - 1)) {
960 unsigned long pre_end;
961 unsigned long next_page = (start + PUD_SIZE) & PUD_MASK;
962
963 pre_end = min_t(unsigned long, end, next_page);
964 cur_pages = (pre_end - start) >> PAGE_SHIFT;
965 cur_pages = min_t(int, (int)cpa->numpages, cur_pages);
966
967 pud = pud_offset(pgd, start);
968
969 /*
970 * Need a PMD page?
971 */
972 if (pud_none(*pud))
973 if (alloc_pmd_page(pud))
974 return -1;
975
976 cur_pages = populate_pmd(cpa, start, pre_end, cur_pages,
977 pud, pgprot);
978 if (cur_pages < 0)
979 return cur_pages;
980
981 start = pre_end;
982 }
983
984 /* We mapped them all? */
985 if (cpa->numpages == cur_pages)
986 return cur_pages;
987
988 pud = pud_offset(pgd, start);
989
990 /*
991 * Map everything starting from the Gb boundary, possibly with 1G pages
992 */
993 while (end - start >= PUD_SIZE) {
994 set_pud(pud, __pud(cpa->pfn | _PAGE_PSE | massage_pgprot(pgprot)));
995
996 start += PUD_SIZE;
997 cpa->pfn += PUD_SIZE;
998 cur_pages += PUD_SIZE >> PAGE_SHIFT;
999 pud++;
1000 }
1001
1002 /* Map trailing leftover */
1003 if (start < end) {
1004 int tmp;
1005
1006 pud = pud_offset(pgd, start);
1007 if (pud_none(*pud))
1008 if (alloc_pmd_page(pud))
1009 return -1;
1010
1011 tmp = populate_pmd(cpa, start, end, cpa->numpages - cur_pages,
1012 pud, pgprot);
1013 if (tmp < 0)
1014 return cur_pages;
1015
1016 cur_pages += tmp;
1017 }
1018 return cur_pages;
1019}
Borislav Petkovf3f72962013-10-31 17:25:01 +01001020
1021/*
1022 * Restrictions for kernel page table do not necessarily apply when mapping in
1023 * an alternate PGD.
1024 */
1025static int populate_pgd(struct cpa_data *cpa, unsigned long addr)
1026{
1027 pgprot_t pgprot = __pgprot(_KERNPG_TABLE);
Borislav Petkovf3f72962013-10-31 17:25:01 +01001028 pud_t *pud = NULL; /* shut up gcc */
Borislav Petkov42a54772014-01-18 12:48:16 +01001029 pgd_t *pgd_entry;
Borislav Petkovf3f72962013-10-31 17:25:01 +01001030 int ret;
1031
1032 pgd_entry = cpa->pgd + pgd_index(addr);
1033
1034 /*
1035 * Allocate a PUD page and hand it down for mapping.
1036 */
1037 if (pgd_none(*pgd_entry)) {
1038 pud = (pud_t *)get_zeroed_page(GFP_KERNEL | __GFP_NOTRACK);
1039 if (!pud)
1040 return -1;
1041
1042 set_pgd(pgd_entry, __pgd(__pa(pud) | _KERNPG_TABLE));
Borislav Petkovf3f72962013-10-31 17:25:01 +01001043 }
1044
1045 pgprot_val(pgprot) &= ~pgprot_val(cpa->mask_clr);
1046 pgprot_val(pgprot) |= pgprot_val(cpa->mask_set);
1047
1048 ret = populate_pud(cpa, addr, pgd_entry, pgprot);
Borislav Petkov0bb8aee2013-10-31 17:25:05 +01001049 if (ret < 0) {
Borislav Petkov42a54772014-01-18 12:48:16 +01001050 unmap_pgd_range(cpa->pgd, addr,
Borislav Petkov0bb8aee2013-10-31 17:25:05 +01001051 addr + (cpa->numpages << PAGE_SHIFT));
Borislav Petkov0bb8aee2013-10-31 17:25:05 +01001052 return ret;
1053 }
Borislav Petkov42a54772014-01-18 12:48:16 +01001054
Borislav Petkovf3f72962013-10-31 17:25:01 +01001055 cpa->numpages = ret;
1056 return 0;
1057}
1058
Suresh Siddhaa1e46212009-01-20 14:20:21 -08001059static int __cpa_process_fault(struct cpa_data *cpa, unsigned long vaddr,
1060 int primary)
1061{
Borislav Petkov82f07122013-10-31 17:25:07 +01001062 if (cpa->pgd)
1063 return populate_pgd(cpa, vaddr);
1064
Suresh Siddhaa1e46212009-01-20 14:20:21 -08001065 /*
1066 * Ignore all non primary paths.
1067 */
1068 if (!primary)
1069 return 0;
1070
1071 /*
1072 * Ignore the NULL PTE for kernel identity mapping, as it is expected
1073 * to have holes.
1074 * Also set numpages to '1' indicating that we processed cpa req for
1075 * one virtual address page and its pfn. TBD: numpages can be set based
1076 * on the initial value and the level returned by lookup_address().
1077 */
1078 if (within(vaddr, PAGE_OFFSET,
1079 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT))) {
1080 cpa->numpages = 1;
1081 cpa->pfn = __pa(vaddr) >> PAGE_SHIFT;
1082 return 0;
1083 } else {
1084 WARN(1, KERN_WARNING "CPA: called for zero pte. "
1085 "vaddr = %lx cpa->vaddr = %lx\n", vaddr,
1086 *cpa->vaddr);
1087
1088 return -EFAULT;
1089 }
1090}
1091
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001092static int __change_page_attr(struct cpa_data *cpa, int primary)
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001093{
Shaohua Lid75586a2008-08-21 10:46:06 +08001094 unsigned long address;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +01001095 int do_split, err;
1096 unsigned int level;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001097 pte_t *kpte, old_pte;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001099 if (cpa->flags & CPA_PAGES_ARRAY) {
1100 struct page *page = cpa->pages[cpa->curpage];
1101 if (unlikely(PageHighMem(page)))
1102 return 0;
1103 address = (unsigned long)page_address(page);
1104 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +08001105 address = cpa->vaddr[cpa->curpage];
1106 else
1107 address = *cpa->vaddr;
Ingo Molnar97f99fe2008-01-30 13:33:55 +01001108repeat:
Borislav Petkov82f07122013-10-31 17:25:07 +01001109 kpte = _lookup_address_cpa(cpa, address, &level);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110 if (!kpte)
Suresh Siddhaa1e46212009-01-20 14:20:21 -08001111 return __cpa_process_fault(cpa, address, primary);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001112
1113 old_pte = *kpte;
Suresh Siddhaa1e46212009-01-20 14:20:21 -08001114 if (!pte_val(old_pte))
1115 return __cpa_process_fault(cpa, address, primary);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001116
Thomas Gleixner30551bb2008-01-30 13:34:04 +01001117 if (level == PG_LEVEL_4K) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001118 pte_t new_pte;
Arjan van de Ven626c2c92008-02-04 16:48:05 +01001119 pgprot_t new_prot = pte_pgprot(old_pte);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001120 unsigned long pfn = pte_pfn(old_pte);
Thomas Gleixnera72a08a2008-01-30 13:34:07 +01001121
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001122 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
1123 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Ingo Molnar86f03989d2008-01-30 13:34:09 +01001124
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001125 new_prot = static_protections(new_prot, address, pfn);
Ingo Molnar86f03989d2008-01-30 13:34:09 +01001126
Arjan van de Ven626c2c92008-02-04 16:48:05 +01001127 /*
Andrea Arcangelia8aed3e2013-02-22 15:11:51 -08001128 * Set the GLOBAL flags only if the PRESENT flag is
1129 * set otherwise pte_present will return true even on
1130 * a non present pte. The canon_pgprot will clear
1131 * _PAGE_GLOBAL for the ancient hardware that doesn't
1132 * support it.
1133 */
1134 if (pgprot_val(new_prot) & _PAGE_PRESENT)
1135 pgprot_val(new_prot) |= _PAGE_GLOBAL;
1136 else
1137 pgprot_val(new_prot) &= ~_PAGE_GLOBAL;
1138
1139 /*
Arjan van de Ven626c2c92008-02-04 16:48:05 +01001140 * We need to keep the pfn from the existing PTE,
1141 * after all we're only going to change it's attributes
1142 * not the memory it points to
1143 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001144 new_pte = pfn_pte(pfn, canon_pgprot(new_prot));
1145 cpa->pfn = pfn;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +01001146 /*
1147 * Do we really change anything ?
1148 */
1149 if (pte_val(old_pte) != pte_val(new_pte)) {
1150 set_pte_atomic(kpte, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +08001151 cpa->flags |= CPA_FLUSHTLB;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +01001152 }
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +01001153 cpa->numpages = 1;
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001154 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 }
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001156
1157 /*
1158 * Check, whether we can keep the large page intact
1159 * and just change the pte:
1160 */
Ingo Molnarbeaff632008-02-04 16:48:09 +01001161 do_split = try_preserve_large_page(kpte, address, cpa);
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001162 /*
1163 * When the range fits into the existing large page,
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +01001164 * return. cp->numpages and cpa->tlbflush have been updated in
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001165 * try_large_page:
1166 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +01001167 if (do_split <= 0)
1168 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001169
1170 /*
1171 * We have to split the large page:
1172 */
Borislav Petkov82f07122013-10-31 17:25:07 +01001173 err = split_large_page(cpa, kpte, address);
Ingo Molnar87f7f8f2008-02-04 16:48:10 +01001174 if (!err) {
Suresh Siddhaad5ca552008-09-23 14:00:42 -07001175 /*
1176 * Do a global flush tlb after splitting the large page
1177 * and before we do the actual change page attribute in the PTE.
1178 *
1179 * With out this, we violate the TLB application note, that says
1180 * "The TLBs may contain both ordinary and large-page
1181 * translations for a 4-KByte range of linear addresses. This
1182 * may occur if software modifies the paging structures so that
1183 * the page size used for the address range changes. If the two
1184 * translations differ with respect to page frame or attributes
1185 * (e.g., permissions), processor behavior is undefined and may
1186 * be implementation-specific."
1187 *
1188 * We do this global tlb flush inside the cpa_lock, so that we
1189 * don't allow any other cpu, with stale tlb entries change the
1190 * page attribute in parallel, that also falls into the
1191 * just split large page entry.
1192 */
1193 flush_tlb_all();
Ingo Molnar87f7f8f2008-02-04 16:48:10 +01001194 goto repeat;
1195 }
Ingo Molnarbeaff632008-02-04 16:48:09 +01001196
Ingo Molnar87f7f8f2008-02-04 16:48:10 +01001197 return err;
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001198}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001200static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias);
1201
1202static int cpa_process_alias(struct cpa_data *cpa)
Ingo Molnar44af6c42008-01-30 13:34:03 +01001203{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001204 struct cpa_data alias_cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +09001205 unsigned long laddr = (unsigned long)__va(cpa->pfn << PAGE_SHIFT);
Tejun Heoe933a732009-08-14 15:00:53 +09001206 unsigned long vaddr;
Tejun Heo992f4c12009-06-22 11:56:24 +09001207 int ret;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001208
Yinghai Lu8eb57792012-11-16 19:38:49 -08001209 if (!pfn_range_is_mapped(cpa->pfn, cpa->pfn + 1))
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001210 return 0;
1211
Thomas Gleixnerf34b4392008-02-15 22:17:57 +01001212 /*
1213 * No need to redo, when the primary call touched the direct
1214 * mapping already:
1215 */
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001216 if (cpa->flags & CPA_PAGES_ARRAY) {
1217 struct page *page = cpa->pages[cpa->curpage];
1218 if (unlikely(PageHighMem(page)))
1219 return 0;
1220 vaddr = (unsigned long)page_address(page);
1221 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +08001222 vaddr = cpa->vaddr[cpa->curpage];
1223 else
1224 vaddr = *cpa->vaddr;
1225
1226 if (!(within(vaddr, PAGE_OFFSET,
Suresh Siddhaa1e46212009-01-20 14:20:21 -08001227 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT)))) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001228
Thomas Gleixnerf34b4392008-02-15 22:17:57 +01001229 alias_cpa = *cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +09001230 alias_cpa.vaddr = &laddr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001231 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Shaohua Lid75586a2008-08-21 10:46:06 +08001232
Thomas Gleixnerf34b4392008-02-15 22:17:57 +01001233 ret = __change_page_attr_set_clr(&alias_cpa, 0);
Tejun Heo992f4c12009-06-22 11:56:24 +09001234 if (ret)
1235 return ret;
Thomas Gleixnerf34b4392008-02-15 22:17:57 +01001236 }
Ingo Molnar44af6c42008-01-30 13:34:03 +01001237
Arjan van de Ven488fd992008-01-30 13:34:07 +01001238#ifdef CONFIG_X86_64
Thomas Gleixner08797502008-01-30 13:34:09 +01001239 /*
Tejun Heo992f4c12009-06-22 11:56:24 +09001240 * If the primary call didn't touch the high mapping already
1241 * and the physical address is inside the kernel map, we need
Thomas Gleixner08797502008-01-30 13:34:09 +01001242 * to touch the high mapped kernel as well:
1243 */
Tejun Heo992f4c12009-06-22 11:56:24 +09001244 if (!within(vaddr, (unsigned long)_text, _brk_end) &&
1245 within(cpa->pfn, highmap_start_pfn(), highmap_end_pfn())) {
1246 unsigned long temp_cpa_vaddr = (cpa->pfn << PAGE_SHIFT) +
1247 __START_KERNEL_map - phys_base;
1248 alias_cpa = *cpa;
1249 alias_cpa.vaddr = &temp_cpa_vaddr;
1250 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Thomas Gleixner08797502008-01-30 13:34:09 +01001251
Tejun Heo992f4c12009-06-22 11:56:24 +09001252 /*
1253 * The high mapping range is imprecise, so ignore the
1254 * return value.
1255 */
1256 __change_page_attr_set_clr(&alias_cpa, 0);
1257 }
Thomas Gleixner08797502008-01-30 13:34:09 +01001258#endif
Tejun Heo992f4c12009-06-22 11:56:24 +09001259
1260 return 0;
Ingo Molnar44af6c42008-01-30 13:34:03 +01001261}
1262
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001263static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias)
Thomas Gleixnerff314522008-01-30 13:34:08 +01001264{
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001265 int ret, numpages = cpa->numpages;
Thomas Gleixnerff314522008-01-30 13:34:08 +01001266
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001267 while (numpages) {
1268 /*
1269 * Store the remaining nr of pages for the large page
1270 * preservation check.
1271 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +01001272 cpa->numpages = numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +08001273 /* for array changes, we can't use large page */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001274 if (cpa->flags & (CPA_ARRAY | CPA_PAGES_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +08001275 cpa->numpages = 1;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001276
Suresh Siddhaad5ca552008-09-23 14:00:42 -07001277 if (!debug_pagealloc)
1278 spin_lock(&cpa_lock);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001279 ret = __change_page_attr(cpa, checkalias);
Suresh Siddhaad5ca552008-09-23 14:00:42 -07001280 if (!debug_pagealloc)
1281 spin_unlock(&cpa_lock);
Thomas Gleixnerff314522008-01-30 13:34:08 +01001282 if (ret)
1283 return ret;
Thomas Gleixnerff314522008-01-30 13:34:08 +01001284
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +01001285 if (checkalias) {
1286 ret = cpa_process_alias(cpa);
1287 if (ret)
1288 return ret;
1289 }
1290
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001291 /*
1292 * Adjust the number of pages with the result of the
1293 * CPA operation. Either a large page has been
1294 * preserved or a single page update happened.
1295 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +01001296 BUG_ON(cpa->numpages > numpages);
1297 numpages -= cpa->numpages;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001298 if (cpa->flags & (CPA_PAGES_ARRAY | CPA_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +08001299 cpa->curpage++;
1300 else
1301 *cpa->vaddr += cpa->numpages * PAGE_SIZE;
1302
Thomas Gleixner65e074d2008-02-04 16:48:07 +01001303 }
Thomas Gleixnerff314522008-01-30 13:34:08 +01001304 return 0;
1305}
1306
Shaohua Lid75586a2008-08-21 10:46:06 +08001307static int change_page_attr_set_clr(unsigned long *addr, int numpages,
Andi Kleenc9caa022008-03-12 03:53:29 +01001308 pgprot_t mask_set, pgprot_t mask_clr,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001309 int force_split, int in_flag,
1310 struct page **pages)
Thomas Gleixnerff314522008-01-30 13:34:08 +01001311{
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001312 struct cpa_data cpa;
Ingo Molnarcacf8902008-08-21 13:46:33 +02001313 int ret, cache, checkalias;
Jack Steinerfa526d02009-09-03 12:56:02 -05001314 unsigned long baddr = 0;
Thomas Gleixner331e4062008-02-04 16:48:06 +01001315
Borislav Petkov82f07122013-10-31 17:25:07 +01001316 memset(&cpa, 0, sizeof(cpa));
1317
Thomas Gleixner331e4062008-02-04 16:48:06 +01001318 /*
1319 * Check, if we are requested to change a not supported
1320 * feature:
1321 */
1322 mask_set = canon_pgprot(mask_set);
1323 mask_clr = canon_pgprot(mask_clr);
Andi Kleenc9caa022008-03-12 03:53:29 +01001324 if (!pgprot_val(mask_set) && !pgprot_val(mask_clr) && !force_split)
Thomas Gleixner331e4062008-02-04 16:48:06 +01001325 return 0;
1326
Thomas Gleixner69b14152008-02-13 11:04:50 +01001327 /* Ensure we are PAGE_SIZE aligned */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001328 if (in_flag & CPA_ARRAY) {
Shaohua Lid75586a2008-08-21 10:46:06 +08001329 int i;
1330 for (i = 0; i < numpages; i++) {
1331 if (addr[i] & ~PAGE_MASK) {
1332 addr[i] &= PAGE_MASK;
1333 WARN_ON_ONCE(1);
1334 }
1335 }
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001336 } else if (!(in_flag & CPA_PAGES_ARRAY)) {
1337 /*
1338 * in_flag of CPA_PAGES_ARRAY implies it is aligned.
1339 * No need to cehck in that case
1340 */
1341 if (*addr & ~PAGE_MASK) {
1342 *addr &= PAGE_MASK;
1343 /*
1344 * People should not be passing in unaligned addresses:
1345 */
1346 WARN_ON_ONCE(1);
1347 }
Jack Steinerfa526d02009-09-03 12:56:02 -05001348 /*
1349 * Save address for cache flush. *addr is modified in the call
1350 * to __change_page_attr_set_clr() below.
1351 */
1352 baddr = *addr;
Thomas Gleixner69b14152008-02-13 11:04:50 +01001353 }
1354
Nick Piggin5843d9a2008-08-01 03:15:21 +02001355 /* Must avoid aliasing mappings in the highmem code */
1356 kmap_flush_unused();
1357
Nick Piggindb64fe02008-10-18 20:27:03 -07001358 vm_unmap_aliases();
1359
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001360 cpa.vaddr = addr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001361 cpa.pages = pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001362 cpa.numpages = numpages;
1363 cpa.mask_set = mask_set;
1364 cpa.mask_clr = mask_clr;
Shaohua Lid75586a2008-08-21 10:46:06 +08001365 cpa.flags = 0;
1366 cpa.curpage = 0;
Andi Kleenc9caa022008-03-12 03:53:29 +01001367 cpa.force_split = force_split;
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001368
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001369 if (in_flag & (CPA_ARRAY | CPA_PAGES_ARRAY))
1370 cpa.flags |= in_flag;
Shaohua Lid75586a2008-08-21 10:46:06 +08001371
Thomas Gleixneraf96e442008-02-15 21:49:46 +01001372 /* No alias checking for _NX bit modifications */
1373 checkalias = (pgprot_val(mask_set) | pgprot_val(mask_clr)) != _PAGE_NX;
1374
1375 ret = __change_page_attr_set_clr(&cpa, checkalias);
Thomas Gleixnerff314522008-01-30 13:34:08 +01001376
Thomas Gleixner57a6a462008-01-30 13:34:08 +01001377 /*
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +01001378 * Check whether we really changed something:
1379 */
Shaohua Lid75586a2008-08-21 10:46:06 +08001380 if (!(cpa.flags & CPA_FLUSHTLB))
Shaohua Li1ac2f7d2008-08-04 14:51:24 +08001381 goto out;
Ingo Molnarcacf8902008-08-21 13:46:33 +02001382
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +01001383 /*
Andi Kleen6bb83832008-02-04 16:48:06 +01001384 * No need to flush, when we did not set any of the caching
1385 * attributes:
1386 */
Juergen Grossc06814d2014-11-03 14:01:57 +01001387 cache = !!pgprot2cachemode(mask_set);
Andi Kleen6bb83832008-02-04 16:48:06 +01001388
1389 /*
Borislav Petkovb82ad3d2014-03-12 15:13:04 +01001390 * On success we use CLFLUSH, when the CPU supports it to
1391 * avoid the WBINVD. If the CPU does not support it and in the
H. Peter Anvinf026cfa2012-08-14 09:53:38 -07001392 * error case we fall back to cpa_flush_all (which uses
Borislav Petkovb82ad3d2014-03-12 15:13:04 +01001393 * WBINVD):
Thomas Gleixner57a6a462008-01-30 13:34:08 +01001394 */
H. Peter Anvinf026cfa2012-08-14 09:53:38 -07001395 if (!ret && cpu_has_clflush) {
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001396 if (cpa.flags & (CPA_PAGES_ARRAY | CPA_ARRAY)) {
1397 cpa_flush_array(addr, numpages, cache,
1398 cpa.flags, pages);
1399 } else
Jack Steinerfa526d02009-09-03 12:56:02 -05001400 cpa_flush_range(baddr, numpages, cache);
Shaohua Lid75586a2008-08-21 10:46:06 +08001401 } else
Andi Kleen6bb83832008-02-04 16:48:06 +01001402 cpa_flush_all(cache);
Ingo Molnarcacf8902008-08-21 13:46:33 +02001403
Thomas Gleixner76ebd052008-02-09 23:24:09 +01001404out:
Thomas Gleixnerff314522008-01-30 13:34:08 +01001405 return ret;
1406}
1407
Shaohua Lid75586a2008-08-21 10:46:06 +08001408static inline int change_page_attr_set(unsigned long *addr, int numpages,
1409 pgprot_t mask, int array)
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001410{
Shaohua Lid75586a2008-08-21 10:46:06 +08001411 return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0), 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001412 (array ? CPA_ARRAY : 0), NULL);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001413}
1414
Shaohua Lid75586a2008-08-21 10:46:06 +08001415static inline int change_page_attr_clear(unsigned long *addr, int numpages,
1416 pgprot_t mask, int array)
Thomas Gleixner72932c72008-01-30 13:34:08 +01001417{
Shaohua Lid75586a2008-08-21 10:46:06 +08001418 return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask, 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001419 (array ? CPA_ARRAY : 0), NULL);
Thomas Gleixner72932c72008-01-30 13:34:08 +01001420}
1421
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001422static inline int cpa_set_pages_array(struct page **pages, int numpages,
1423 pgprot_t mask)
1424{
1425 return change_page_attr_set_clr(NULL, numpages, mask, __pgprot(0), 0,
1426 CPA_PAGES_ARRAY, pages);
1427}
1428
1429static inline int cpa_clear_pages_array(struct page **pages, int numpages,
1430 pgprot_t mask)
1431{
1432 return change_page_attr_set_clr(NULL, numpages, __pgprot(0), mask, 0,
1433 CPA_PAGES_ARRAY, pages);
1434}
1435
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001436int _set_memory_uc(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001437{
Suresh Siddhade33c442008-04-25 17:07:22 -07001438 /*
1439 * for now UC MINUS. see comments in ioremap_nocache()
1440 */
Shaohua Lid75586a2008-08-21 10:46:06 +08001441 return change_page_attr_set(&addr, numpages,
Juergen Grossc06814d2014-11-03 14:01:57 +01001442 cachemode2pgprot(_PAGE_CACHE_MODE_UC_MINUS),
1443 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001444}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001445
1446int set_memory_uc(unsigned long addr, int numpages)
1447{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001448 int ret;
1449
Suresh Siddhade33c442008-04-25 17:07:22 -07001450 /*
1451 * for now UC MINUS. see comments in ioremap_nocache()
1452 */
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001453 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
1454 _PAGE_CACHE_UC_MINUS, NULL);
1455 if (ret)
1456 goto out_err;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001457
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001458 ret = _set_memory_uc(addr, numpages);
1459 if (ret)
1460 goto out_free;
1461
1462 return 0;
1463
1464out_free:
1465 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1466out_err:
1467 return ret;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001468}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001469EXPORT_SYMBOL(set_memory_uc);
1470
H Hartley Sweeten2d070ef2011-11-15 14:49:00 -08001471static int _set_memory_array(unsigned long *addr, int addrinarray,
Juergen Grossc06814d2014-11-03 14:01:57 +01001472 enum page_cache_mode new_type)
Shaohua Lid75586a2008-08-21 10:46:06 +08001473{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001474 int i, j;
1475 int ret;
1476
Shaohua Lid75586a2008-08-21 10:46:06 +08001477 /*
1478 * for now UC MINUS. see comments in ioremap_nocache()
1479 */
1480 for (i = 0; i < addrinarray; i++) {
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001481 ret = reserve_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE,
Juergen Grossc06814d2014-11-03 14:01:57 +01001482 cachemode2protval(new_type), NULL);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001483 if (ret)
1484 goto out_free;
Shaohua Lid75586a2008-08-21 10:46:06 +08001485 }
1486
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001487 ret = change_page_attr_set(addr, addrinarray,
Juergen Grossc06814d2014-11-03 14:01:57 +01001488 cachemode2pgprot(_PAGE_CACHE_MODE_UC_MINUS),
1489 1);
Pauli Nieminen4f646252010-04-01 12:45:01 +00001490
Juergen Grossc06814d2014-11-03 14:01:57 +01001491 if (!ret && new_type == _PAGE_CACHE_MODE_WC)
Pauli Nieminen4f646252010-04-01 12:45:01 +00001492 ret = change_page_attr_set_clr(addr, addrinarray,
Juergen Grossc06814d2014-11-03 14:01:57 +01001493 cachemode2pgprot(
1494 _PAGE_CACHE_MODE_WC),
Pauli Nieminen4f646252010-04-01 12:45:01 +00001495 __pgprot(_PAGE_CACHE_MASK),
1496 0, CPA_ARRAY, NULL);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001497 if (ret)
1498 goto out_free;
Rene Hermanc5e147c2008-08-22 01:02:20 +02001499
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001500 return 0;
1501
1502out_free:
1503 for (j = 0; j < i; j++)
1504 free_memtype(__pa(addr[j]), __pa(addr[j]) + PAGE_SIZE);
1505
1506 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001507}
Pauli Nieminen4f646252010-04-01 12:45:01 +00001508
1509int set_memory_array_uc(unsigned long *addr, int addrinarray)
1510{
Juergen Grossc06814d2014-11-03 14:01:57 +01001511 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_MODE_UC_MINUS);
Pauli Nieminen4f646252010-04-01 12:45:01 +00001512}
Shaohua Lid75586a2008-08-21 10:46:06 +08001513EXPORT_SYMBOL(set_memory_array_uc);
1514
Pauli Nieminen4f646252010-04-01 12:45:01 +00001515int set_memory_array_wc(unsigned long *addr, int addrinarray)
1516{
Juergen Grossc06814d2014-11-03 14:01:57 +01001517 return _set_memory_array(addr, addrinarray, _PAGE_CACHE_MODE_WC);
Pauli Nieminen4f646252010-04-01 12:45:01 +00001518}
1519EXPORT_SYMBOL(set_memory_array_wc);
1520
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001521int _set_memory_wc(unsigned long addr, int numpages)
1522{
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001523 int ret;
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001524 unsigned long addr_copy = addr;
1525
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001526 ret = change_page_attr_set(&addr, numpages,
Juergen Grossc06814d2014-11-03 14:01:57 +01001527 cachemode2pgprot(_PAGE_CACHE_MODE_UC_MINUS),
1528 0);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001529 if (!ret) {
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001530 ret = change_page_attr_set_clr(&addr_copy, numpages,
Juergen Grossc06814d2014-11-03 14:01:57 +01001531 cachemode2pgprot(
1532 _PAGE_CACHE_MODE_WC),
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001533 __pgprot(_PAGE_CACHE_MASK),
1534 0, 0, NULL);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001535 }
1536 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001537}
1538
1539int set_memory_wc(unsigned long addr, int numpages)
1540{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001541 int ret;
1542
Andreas Herrmann499f8f82008-06-10 16:06:21 +02001543 if (!pat_enabled)
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001544 return set_memory_uc(addr, numpages);
1545
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001546 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
1547 _PAGE_CACHE_WC, NULL);
1548 if (ret)
1549 goto out_err;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001550
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001551 ret = _set_memory_wc(addr, numpages);
1552 if (ret)
1553 goto out_free;
1554
1555 return 0;
1556
1557out_free:
1558 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1559out_err:
1560 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001561}
1562EXPORT_SYMBOL(set_memory_wc);
1563
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001564int _set_memory_wb(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001565{
Juergen Grossc06814d2014-11-03 14:01:57 +01001566 /* WB cache mode is hard wired to all cache attribute bits being 0 */
Shaohua Lid75586a2008-08-21 10:46:06 +08001567 return change_page_attr_clear(&addr, numpages,
1568 __pgprot(_PAGE_CACHE_MASK), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001569}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001570
1571int set_memory_wb(unsigned long addr, int numpages)
1572{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001573 int ret;
1574
1575 ret = _set_memory_wb(addr, numpages);
1576 if (ret)
1577 return ret;
1578
venkatesh.pallipadi@intel.comc15238d2008-08-20 16:45:51 -07001579 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001580 return 0;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001581}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001582EXPORT_SYMBOL(set_memory_wb);
1583
Shaohua Lid75586a2008-08-21 10:46:06 +08001584int set_memory_array_wb(unsigned long *addr, int addrinarray)
1585{
1586 int i;
venkatesh.pallipadi@intel.coma5593e02009-04-09 14:26:48 -07001587 int ret;
1588
Juergen Grossc06814d2014-11-03 14:01:57 +01001589 /* WB cache mode is hard wired to all cache attribute bits being 0 */
venkatesh.pallipadi@intel.coma5593e02009-04-09 14:26:48 -07001590 ret = change_page_attr_clear(addr, addrinarray,
1591 __pgprot(_PAGE_CACHE_MASK), 1);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001592 if (ret)
1593 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001594
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001595 for (i = 0; i < addrinarray; i++)
1596 free_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE);
Rene Hermanc5e147c2008-08-22 01:02:20 +02001597
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001598 return 0;
Shaohua Lid75586a2008-08-21 10:46:06 +08001599}
1600EXPORT_SYMBOL(set_memory_array_wb);
1601
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001602int set_memory_x(unsigned long addr, int numpages)
1603{
H. Peter Anvin583140a2009-11-13 15:28:15 -08001604 if (!(__supported_pte_mask & _PAGE_NX))
1605 return 0;
1606
Shaohua Lid75586a2008-08-21 10:46:06 +08001607 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001608}
1609EXPORT_SYMBOL(set_memory_x);
1610
1611int set_memory_nx(unsigned long addr, int numpages)
1612{
H. Peter Anvin583140a2009-11-13 15:28:15 -08001613 if (!(__supported_pte_mask & _PAGE_NX))
1614 return 0;
1615
Shaohua Lid75586a2008-08-21 10:46:06 +08001616 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001617}
1618EXPORT_SYMBOL(set_memory_nx);
1619
1620int set_memory_ro(unsigned long addr, int numpages)
1621{
Shaohua Lid75586a2008-08-21 10:46:06 +08001622 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001623}
Bruce Allana03352d2008-09-29 20:19:22 -07001624EXPORT_SYMBOL_GPL(set_memory_ro);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001625
1626int set_memory_rw(unsigned long addr, int numpages)
1627{
Shaohua Lid75586a2008-08-21 10:46:06 +08001628 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001629}
Bruce Allana03352d2008-09-29 20:19:22 -07001630EXPORT_SYMBOL_GPL(set_memory_rw);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001631
1632int set_memory_np(unsigned long addr, int numpages)
1633{
Shaohua Lid75586a2008-08-21 10:46:06 +08001634 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_PRESENT), 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001635}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001636
Andi Kleenc9caa022008-03-12 03:53:29 +01001637int set_memory_4k(unsigned long addr, int numpages)
1638{
Shaohua Lid75586a2008-08-21 10:46:06 +08001639 return change_page_attr_set_clr(&addr, numpages, __pgprot(0),
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001640 __pgprot(0), 1, 0, NULL);
Andi Kleenc9caa022008-03-12 03:53:29 +01001641}
1642
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001643int set_pages_uc(struct page *page, int numpages)
1644{
1645 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001646
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001647 return set_memory_uc(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001648}
1649EXPORT_SYMBOL(set_pages_uc);
1650
Pauli Nieminen4f646252010-04-01 12:45:01 +00001651static int _set_pages_array(struct page **pages, int addrinarray,
Juergen Grossc06814d2014-11-03 14:01:57 +01001652 enum page_cache_mode new_type)
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001653{
1654 unsigned long start;
1655 unsigned long end;
1656 int i;
1657 int free_idx;
Pauli Nieminen4f646252010-04-01 12:45:01 +00001658 int ret;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001659
1660 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001661 if (PageHighMem(pages[i]))
1662 continue;
1663 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001664 end = start + PAGE_SIZE;
Juergen Grossc06814d2014-11-03 14:01:57 +01001665 if (reserve_memtype(start, end, cachemode2protval(new_type),
1666 NULL))
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001667 goto err_out;
1668 }
1669
Pauli Nieminen4f646252010-04-01 12:45:01 +00001670 ret = cpa_set_pages_array(pages, addrinarray,
Juergen Grossc06814d2014-11-03 14:01:57 +01001671 cachemode2pgprot(_PAGE_CACHE_MODE_UC_MINUS));
1672 if (!ret && new_type == _PAGE_CACHE_MODE_WC)
Pauli Nieminen4f646252010-04-01 12:45:01 +00001673 ret = change_page_attr_set_clr(NULL, addrinarray,
Juergen Grossc06814d2014-11-03 14:01:57 +01001674 cachemode2pgprot(
1675 _PAGE_CACHE_MODE_WC),
Pauli Nieminen4f646252010-04-01 12:45:01 +00001676 __pgprot(_PAGE_CACHE_MASK),
1677 0, CPA_PAGES_ARRAY, pages);
1678 if (ret)
1679 goto err_out;
1680 return 0; /* Success */
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001681err_out:
1682 free_idx = i;
1683 for (i = 0; i < free_idx; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001684 if (PageHighMem(pages[i]))
1685 continue;
1686 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001687 end = start + PAGE_SIZE;
1688 free_memtype(start, end);
1689 }
1690 return -EINVAL;
1691}
Pauli Nieminen4f646252010-04-01 12:45:01 +00001692
1693int set_pages_array_uc(struct page **pages, int addrinarray)
1694{
Juergen Grossc06814d2014-11-03 14:01:57 +01001695 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_MODE_UC_MINUS);
Pauli Nieminen4f646252010-04-01 12:45:01 +00001696}
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001697EXPORT_SYMBOL(set_pages_array_uc);
1698
Pauli Nieminen4f646252010-04-01 12:45:01 +00001699int set_pages_array_wc(struct page **pages, int addrinarray)
1700{
Juergen Grossc06814d2014-11-03 14:01:57 +01001701 return _set_pages_array(pages, addrinarray, _PAGE_CACHE_MODE_WC);
Pauli Nieminen4f646252010-04-01 12:45:01 +00001702}
1703EXPORT_SYMBOL(set_pages_array_wc);
1704
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001705int set_pages_wb(struct page *page, int numpages)
1706{
1707 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001708
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001709 return set_memory_wb(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001710}
1711EXPORT_SYMBOL(set_pages_wb);
1712
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001713int set_pages_array_wb(struct page **pages, int addrinarray)
1714{
1715 int retval;
1716 unsigned long start;
1717 unsigned long end;
1718 int i;
1719
Juergen Grossc06814d2014-11-03 14:01:57 +01001720 /* WB cache mode is hard wired to all cache attribute bits being 0 */
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001721 retval = cpa_clear_pages_array(pages, addrinarray,
1722 __pgprot(_PAGE_CACHE_MASK));
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001723 if (retval)
1724 return retval;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001725
1726 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001727 if (PageHighMem(pages[i]))
1728 continue;
1729 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001730 end = start + PAGE_SIZE;
1731 free_memtype(start, end);
1732 }
1733
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001734 return 0;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001735}
1736EXPORT_SYMBOL(set_pages_array_wb);
1737
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001738int set_pages_x(struct page *page, int numpages)
1739{
1740 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001741
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001742 return set_memory_x(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001743}
1744EXPORT_SYMBOL(set_pages_x);
1745
1746int set_pages_nx(struct page *page, int numpages)
1747{
1748 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001749
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001750 return set_memory_nx(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001751}
1752EXPORT_SYMBOL(set_pages_nx);
1753
1754int set_pages_ro(struct page *page, int numpages)
1755{
1756 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001757
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001758 return set_memory_ro(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001759}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001760
1761int set_pages_rw(struct page *page, int numpages)
1762{
1763 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001764
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001765 return set_memory_rw(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001766}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001767
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768#ifdef CONFIG_DEBUG_PAGEALLOC
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001769
1770static int __set_pages_p(struct page *page, int numpages)
1771{
Shaohua Lid75586a2008-08-21 10:46:06 +08001772 unsigned long tempaddr = (unsigned long) page_address(page);
1773 struct cpa_data cpa = { .vaddr = &tempaddr,
Borislav Petkov82f07122013-10-31 17:25:07 +01001774 .pgd = NULL,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001775 .numpages = numpages,
1776 .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW),
Shaohua Lid75586a2008-08-21 10:46:06 +08001777 .mask_clr = __pgprot(0),
1778 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001779
Suresh Siddha55121b42008-09-23 14:00:40 -07001780 /*
1781 * No alias checking needed for setting present flag. otherwise,
1782 * we may need to break large pages for 64-bit kernel text
1783 * mappings (this adds to complexity if we want to do this from
1784 * atomic context especially). Let's keep it simple!
1785 */
1786 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001787}
1788
1789static int __set_pages_np(struct page *page, int numpages)
1790{
Shaohua Lid75586a2008-08-21 10:46:06 +08001791 unsigned long tempaddr = (unsigned long) page_address(page);
1792 struct cpa_data cpa = { .vaddr = &tempaddr,
Borislav Petkov82f07122013-10-31 17:25:07 +01001793 .pgd = NULL,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001794 .numpages = numpages,
1795 .mask_set = __pgprot(0),
Shaohua Lid75586a2008-08-21 10:46:06 +08001796 .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW),
1797 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001798
Suresh Siddha55121b42008-09-23 14:00:40 -07001799 /*
1800 * No alias checking needed for setting not present flag. otherwise,
1801 * we may need to break large pages for 64-bit kernel text
1802 * mappings (this adds to complexity if we want to do this from
1803 * atomic context especially). Let's keep it simple!
1804 */
1805 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001806}
1807
Linus Torvalds1da177e2005-04-16 15:20:36 -07001808void kernel_map_pages(struct page *page, int numpages, int enable)
1809{
1810 if (PageHighMem(page))
1811 return;
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001812 if (!enable) {
Ingo Molnarf9b84042006-06-27 02:54:49 -07001813 debug_check_no_locks_freed(page_address(page),
1814 numpages * PAGE_SIZE);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001815 }
Ingo Molnarde5097c2006-01-09 15:59:21 -08001816
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001817 /*
Ingo Molnarf8d84062008-02-13 14:09:53 +01001818 * The return value is ignored as the calls cannot fail.
Suresh Siddha55121b42008-09-23 14:00:40 -07001819 * Large pages for identity mappings are not used at boot time
1820 * and hence no memory allocations during large page split.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821 */
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001822 if (enable)
1823 __set_pages_p(page, numpages);
1824 else
1825 __set_pages_np(page, numpages);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001826
1827 /*
Ingo Molnare4b71dc2008-01-30 13:34:04 +01001828 * We should perform an IPI and flush all tlbs,
1829 * but that can deadlock->flush only current cpu:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001830 */
1831 __flush_tlb_all();
Boris Ostrovsky26564602013-04-11 13:59:52 -04001832
1833 arch_flush_lazy_mmu_mode();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834}
Rafael J. Wysocki8a235ef2008-02-20 01:47:44 +01001835
1836#ifdef CONFIG_HIBERNATION
1837
1838bool kernel_page_present(struct page *page)
1839{
1840 unsigned int level;
1841 pte_t *pte;
1842
1843 if (PageHighMem(page))
1844 return false;
1845
1846 pte = lookup_address((unsigned long)page_address(page), &level);
1847 return (pte_val(*pte) & _PAGE_PRESENT);
1848}
1849
1850#endif /* CONFIG_HIBERNATION */
1851
1852#endif /* CONFIG_DEBUG_PAGEALLOC */
Arjan van de Vend1028a12008-01-30 13:34:07 +01001853
Borislav Petkov82f07122013-10-31 17:25:07 +01001854int kernel_map_pages_in_pgd(pgd_t *pgd, u64 pfn, unsigned long address,
1855 unsigned numpages, unsigned long page_flags)
1856{
1857 int retval = -EINVAL;
1858
1859 struct cpa_data cpa = {
1860 .vaddr = &address,
1861 .pfn = pfn,
1862 .pgd = pgd,
1863 .numpages = numpages,
1864 .mask_set = __pgprot(0),
1865 .mask_clr = __pgprot(0),
1866 .flags = 0,
1867 };
1868
1869 if (!(__supported_pte_mask & _PAGE_NX))
1870 goto out;
1871
1872 if (!(page_flags & _PAGE_NX))
1873 cpa.mask_clr = __pgprot(_PAGE_NX);
1874
1875 cpa.mask_set = __pgprot(_PAGE_PRESENT | page_flags);
1876
1877 retval = __change_page_attr_set_clr(&cpa, 0);
1878 __flush_tlb_all();
1879
1880out:
1881 return retval;
1882}
1883
Borislav Petkov42a54772014-01-18 12:48:16 +01001884void kernel_unmap_pages_in_pgd(pgd_t *root, unsigned long address,
1885 unsigned numpages)
1886{
1887 unmap_pgd_range(root, address, address + (numpages << PAGE_SHIFT));
1888}
1889
Arjan van de Vend1028a12008-01-30 13:34:07 +01001890/*
1891 * The testcases use internal knowledge of the implementation that shouldn't
1892 * be exposed to the rest of the kernel. Include these directly here.
1893 */
1894#ifdef CONFIG_CPA_DEBUG
1895#include "pageattr-test.c"
1896#endif