blob: 513c53aaeab233bf5a340d758ff375166f87b51d [file] [log] [blame]
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001/*
2 * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
3 * Copyright (C) 2013, Intel Corporation
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 */
9
10#ifndef SPI_PXA2XX_H
11#define SPI_PXA2XX_H
12
Mika Westerberg59288082013-01-22 12:26:29 +020013#include <linux/atomic.h>
14#include <linux/dmaengine.h>
Mika Westerbergcd7bed02013-01-22 12:26:28 +020015#include <linux/errno.h>
16#include <linux/io.h>
17#include <linux/interrupt.h>
18#include <linux/platform_device.h>
19#include <linux/pxa2xx_ssp.h>
Mika Westerberg59288082013-01-22 12:26:29 +020020#include <linux/scatterlist.h>
21#include <linux/sizes.h>
Mika Westerbergcd7bed02013-01-22 12:26:28 +020022#include <linux/spi/spi.h>
23#include <linux/spi/pxa2xx_spi.h>
24
25struct driver_data {
26 /* Driver model hookup */
27 struct platform_device *pdev;
28
29 /* SSP Info */
30 struct ssp_device *ssp;
31
32 /* SPI framework hookup */
33 enum pxa_ssp_type ssp_type;
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +020034 struct spi_controller *master;
Mika Westerbergcd7bed02013-01-22 12:26:28 +020035
36 /* PXA hookup */
37 struct pxa2xx_spi_master *master_info;
38
Mika Westerbergcd7bed02013-01-22 12:26:28 +020039 /* SSP register addresses */
40 void __iomem *ioaddr;
Andy Shevchenko7956fad2018-04-19 19:53:32 +030041 phys_addr_t ssdr_physical;
Mika Westerbergcd7bed02013-01-22 12:26:28 +020042
43 /* SSP masks*/
44 u32 dma_cr1;
45 u32 int_cr1;
46 u32 clear_sr;
47 u32 mask_sr;
48
Mika Westerberg59288082013-01-22 12:26:29 +020049 /* DMA engine support */
Mika Westerberg59288082013-01-22 12:26:29 +020050 atomic_t dma_running;
51
Jarkko Nikulad5898e12018-04-17 17:20:02 +030052 /* Current transfer state info */
Mika Westerbergcd7bed02013-01-22 12:26:28 +020053 void *tx;
54 void *tx_end;
55 void *rx;
56 void *rx_end;
Mika Westerbergcd7bed02013-01-22 12:26:28 +020057 u8 n_bytes;
58 int (*write)(struct driver_data *drv_data);
59 int (*read)(struct driver_data *drv_data);
60 irqreturn_t (*transfer_handler)(struct driver_data *drv_data);
61 void (*cs_control)(u32 command);
Mika Westerberga0d26422013-01-22 12:26:32 +020062
63 void __iomem *lpss_base;
Mika Westerberg99f499c2016-09-26 15:19:50 +030064
65 /* GPIOs for chip selects */
66 struct gpio_desc **cs_gpiods;
Mika Westerbergcd7bed02013-01-22 12:26:28 +020067};
68
69struct chip_data {
Mika Westerbergcd7bed02013-01-22 12:26:28 +020070 u32 cr1;
Weike Chene5262d02014-11-26 02:35:10 -080071 u32 dds_rate;
Mika Westerbergcd7bed02013-01-22 12:26:28 +020072 u32 timeout;
73 u8 n_bytes;
74 u32 dma_burst_size;
75 u32 threshold;
76 u32 dma_threshold;
Mika Westerberga0d26422013-01-22 12:26:32 +020077 u16 lpss_rx_threshold;
78 u16 lpss_tx_threshold;
Mika Westerbergcd7bed02013-01-22 12:26:28 +020079 u8 enable_dma;
Mika Westerbergcd7bed02013-01-22 12:26:28 +020080 union {
Jan Kiszkac18d9252017-08-03 13:40:32 +020081 struct gpio_desc *gpiod_cs;
Mika Westerbergcd7bed02013-01-22 12:26:28 +020082 unsigned int frm;
83 };
84 int gpio_cs_inverted;
85 int (*write)(struct driver_data *drv_data);
86 int (*read)(struct driver_data *drv_data);
87 void (*cs_control)(u32 command);
88};
89
Jarkko Nikulac039dd22014-12-18 15:04:23 +020090static inline u32 pxa2xx_spi_read(const struct driver_data *drv_data,
91 unsigned reg)
92{
93 return __raw_readl(drv_data->ioaddr + reg);
94}
Mika Westerbergcd7bed02013-01-22 12:26:28 +020095
Jarkko Nikulac039dd22014-12-18 15:04:23 +020096static inline void pxa2xx_spi_write(const struct driver_data *drv_data,
97 unsigned reg, u32 val)
98{
99 __raw_writel(val, drv_data->ioaddr + reg);
100}
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200101
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200102#define DMA_ALIGNMENT 8
103
104static inline int pxa25x_ssp_comp(struct driver_data *drv_data)
105{
Weike Chene5262d02014-11-26 02:35:10 -0800106 switch (drv_data->ssp_type) {
107 case PXA25x_SSP:
108 case CE4100_SSP:
109 case QUARK_X1000_SSP:
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200110 return 1;
Weike Chene5262d02014-11-26 02:35:10 -0800111 default:
112 return 0;
113 }
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200114}
115
116static inline void write_SSSR_CS(struct driver_data *drv_data, u32 val)
117{
Weike Chene5262d02014-11-26 02:35:10 -0800118 if (drv_data->ssp_type == CE4100_SSP ||
119 drv_data->ssp_type == QUARK_X1000_SSP)
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200120 val |= pxa2xx_spi_read(drv_data, SSSR) & SSSR_ALT_FRM_MASK;
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200121
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200122 pxa2xx_spi_write(drv_data, SSSR, val);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200123}
124
125extern int pxa2xx_spi_flush(struct driver_data *drv_data);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200126
Mika Westerberg59288082013-01-22 12:26:29 +0200127#define MAX_DMA_LEN SZ_64K
128#define DEFAULT_DMA_CR1 (SSCR1_TSRE | SSCR1_RSRE | SSCR1_TRAIL)
Mika Westerberg59288082013-01-22 12:26:29 +0200129
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200130extern irqreturn_t pxa2xx_spi_dma_transfer(struct driver_data *drv_data);
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300131extern int pxa2xx_spi_dma_prepare(struct driver_data *drv_data,
132 struct spi_transfer *xfer);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200133extern void pxa2xx_spi_dma_start(struct driver_data *drv_data);
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300134extern void pxa2xx_spi_dma_stop(struct driver_data *drv_data);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200135extern int pxa2xx_spi_dma_setup(struct driver_data *drv_data);
136extern void pxa2xx_spi_dma_release(struct driver_data *drv_data);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200137extern int pxa2xx_spi_set_dma_burst_and_threshold(struct chip_data *chip,
138 struct spi_device *spi,
139 u8 bits_per_word,
140 u32 *burst_code,
141 u32 *threshold);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200142
143#endif /* SPI_PXA2XX_H */