Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs |
| 3 | * Copyright (C) 2013, Intel Corporation |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify |
| 6 | * it under the terms of the GNU General Public License version 2 as |
| 7 | * published by the Free Software Foundation. |
| 8 | */ |
| 9 | |
| 10 | #ifndef SPI_PXA2XX_H |
| 11 | #define SPI_PXA2XX_H |
| 12 | |
Mika Westerberg | 5928808 | 2013-01-22 12:26:29 +0200 | [diff] [blame] | 13 | #include <linux/atomic.h> |
| 14 | #include <linux/dmaengine.h> |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 15 | #include <linux/errno.h> |
| 16 | #include <linux/io.h> |
| 17 | #include <linux/interrupt.h> |
| 18 | #include <linux/platform_device.h> |
| 19 | #include <linux/pxa2xx_ssp.h> |
Mika Westerberg | 5928808 | 2013-01-22 12:26:29 +0200 | [diff] [blame] | 20 | #include <linux/scatterlist.h> |
| 21 | #include <linux/sizes.h> |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 22 | #include <linux/spi/spi.h> |
| 23 | #include <linux/spi/pxa2xx_spi.h> |
| 24 | |
| 25 | struct driver_data { |
| 26 | /* Driver model hookup */ |
| 27 | struct platform_device *pdev; |
| 28 | |
| 29 | /* SSP Info */ |
| 30 | struct ssp_device *ssp; |
| 31 | |
| 32 | /* SPI framework hookup */ |
| 33 | enum pxa_ssp_type ssp_type; |
Jarkko Nikula | 3cc7b0e | 2018-02-01 17:17:30 +0200 | [diff] [blame] | 34 | struct spi_controller *master; |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 35 | |
| 36 | /* PXA hookup */ |
| 37 | struct pxa2xx_spi_master *master_info; |
| 38 | |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 39 | /* SSP register addresses */ |
| 40 | void __iomem *ioaddr; |
Andy Shevchenko | 7956fad | 2018-04-19 19:53:32 +0300 | [diff] [blame] | 41 | phys_addr_t ssdr_physical; |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 42 | |
| 43 | /* SSP masks*/ |
| 44 | u32 dma_cr1; |
| 45 | u32 int_cr1; |
| 46 | u32 clear_sr; |
| 47 | u32 mask_sr; |
| 48 | |
Mika Westerberg | 5928808 | 2013-01-22 12:26:29 +0200 | [diff] [blame] | 49 | /* DMA engine support */ |
Mika Westerberg | 5928808 | 2013-01-22 12:26:29 +0200 | [diff] [blame] | 50 | atomic_t dma_running; |
| 51 | |
Jarkko Nikula | d5898e1 | 2018-04-17 17:20:02 +0300 | [diff] [blame] | 52 | /* Current transfer state info */ |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 53 | void *tx; |
| 54 | void *tx_end; |
| 55 | void *rx; |
| 56 | void *rx_end; |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 57 | u8 n_bytes; |
| 58 | int (*write)(struct driver_data *drv_data); |
| 59 | int (*read)(struct driver_data *drv_data); |
| 60 | irqreturn_t (*transfer_handler)(struct driver_data *drv_data); |
| 61 | void (*cs_control)(u32 command); |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 62 | |
| 63 | void __iomem *lpss_base; |
Mika Westerberg | 99f499c | 2016-09-26 15:19:50 +0300 | [diff] [blame] | 64 | |
| 65 | /* GPIOs for chip selects */ |
| 66 | struct gpio_desc **cs_gpiods; |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 67 | }; |
| 68 | |
| 69 | struct chip_data { |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 70 | u32 cr1; |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 71 | u32 dds_rate; |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 72 | u32 timeout; |
| 73 | u8 n_bytes; |
| 74 | u32 dma_burst_size; |
| 75 | u32 threshold; |
| 76 | u32 dma_threshold; |
Mika Westerberg | a0d2642 | 2013-01-22 12:26:32 +0200 | [diff] [blame] | 77 | u16 lpss_rx_threshold; |
| 78 | u16 lpss_tx_threshold; |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 79 | u8 enable_dma; |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 80 | union { |
Jan Kiszka | c18d925 | 2017-08-03 13:40:32 +0200 | [diff] [blame] | 81 | struct gpio_desc *gpiod_cs; |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 82 | unsigned int frm; |
| 83 | }; |
| 84 | int gpio_cs_inverted; |
| 85 | int (*write)(struct driver_data *drv_data); |
| 86 | int (*read)(struct driver_data *drv_data); |
| 87 | void (*cs_control)(u32 command); |
| 88 | }; |
| 89 | |
Jarkko Nikula | c039dd2 | 2014-12-18 15:04:23 +0200 | [diff] [blame] | 90 | static inline u32 pxa2xx_spi_read(const struct driver_data *drv_data, |
| 91 | unsigned reg) |
| 92 | { |
| 93 | return __raw_readl(drv_data->ioaddr + reg); |
| 94 | } |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 95 | |
Jarkko Nikula | c039dd2 | 2014-12-18 15:04:23 +0200 | [diff] [blame] | 96 | static inline void pxa2xx_spi_write(const struct driver_data *drv_data, |
| 97 | unsigned reg, u32 val) |
| 98 | { |
| 99 | __raw_writel(val, drv_data->ioaddr + reg); |
| 100 | } |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 101 | |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 102 | #define DMA_ALIGNMENT 8 |
| 103 | |
| 104 | static inline int pxa25x_ssp_comp(struct driver_data *drv_data) |
| 105 | { |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 106 | switch (drv_data->ssp_type) { |
| 107 | case PXA25x_SSP: |
| 108 | case CE4100_SSP: |
| 109 | case QUARK_X1000_SSP: |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 110 | return 1; |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 111 | default: |
| 112 | return 0; |
| 113 | } |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 114 | } |
| 115 | |
| 116 | static inline void write_SSSR_CS(struct driver_data *drv_data, u32 val) |
| 117 | { |
Weike Chen | e5262d0 | 2014-11-26 02:35:10 -0800 | [diff] [blame] | 118 | if (drv_data->ssp_type == CE4100_SSP || |
| 119 | drv_data->ssp_type == QUARK_X1000_SSP) |
Jarkko Nikula | c039dd2 | 2014-12-18 15:04:23 +0200 | [diff] [blame] | 120 | val |= pxa2xx_spi_read(drv_data, SSSR) & SSSR_ALT_FRM_MASK; |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 121 | |
Jarkko Nikula | c039dd2 | 2014-12-18 15:04:23 +0200 | [diff] [blame] | 122 | pxa2xx_spi_write(drv_data, SSSR, val); |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 123 | } |
| 124 | |
| 125 | extern int pxa2xx_spi_flush(struct driver_data *drv_data); |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 126 | |
Mika Westerberg | 5928808 | 2013-01-22 12:26:29 +0200 | [diff] [blame] | 127 | #define MAX_DMA_LEN SZ_64K |
| 128 | #define DEFAULT_DMA_CR1 (SSCR1_TSRE | SSCR1_RSRE | SSCR1_TRAIL) |
Mika Westerberg | 5928808 | 2013-01-22 12:26:29 +0200 | [diff] [blame] | 129 | |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 130 | extern irqreturn_t pxa2xx_spi_dma_transfer(struct driver_data *drv_data); |
Jarkko Nikula | d5898e1 | 2018-04-17 17:20:02 +0300 | [diff] [blame] | 131 | extern int pxa2xx_spi_dma_prepare(struct driver_data *drv_data, |
| 132 | struct spi_transfer *xfer); |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 133 | extern void pxa2xx_spi_dma_start(struct driver_data *drv_data); |
Jarkko Nikula | d5898e1 | 2018-04-17 17:20:02 +0300 | [diff] [blame] | 134 | extern void pxa2xx_spi_dma_stop(struct driver_data *drv_data); |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 135 | extern int pxa2xx_spi_dma_setup(struct driver_data *drv_data); |
| 136 | extern void pxa2xx_spi_dma_release(struct driver_data *drv_data); |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 137 | extern int pxa2xx_spi_set_dma_burst_and_threshold(struct chip_data *chip, |
| 138 | struct spi_device *spi, |
| 139 | u8 bits_per_word, |
| 140 | u32 *burst_code, |
| 141 | u32 *threshold); |
Mika Westerberg | cd7bed0 | 2013-01-22 12:26:28 +0200 | [diff] [blame] | 142 | |
| 143 | #endif /* SPI_PXA2XX_H */ |