blob: 1c96ce8269d4e69062a55ca9b30839c073de8ab9 [file] [log] [blame]
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -03001/*
2 * Copyright (C) 2009 Texas Instruments.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 *
Murali Karicheri85b848c2010-02-21 15:51:14 -030018 * common vpss system module platform driver for all video drivers.
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -030019 */
20#include <linux/kernel.h>
21#include <linux/sched.h>
22#include <linux/init.h>
23#include <linux/module.h>
24#include <linux/platform_device.h>
25#include <linux/spinlock.h>
26#include <linux/compiler.h>
27#include <linux/io.h>
28#include <mach/hardware.h>
29#include <media/davinci/vpss.h>
30
31MODULE_LICENSE("GPL");
32MODULE_DESCRIPTION("VPSS Driver");
33MODULE_AUTHOR("Texas Instruments");
34
35/* DM644x defines */
36#define DM644X_SBL_PCR_VPSS (4)
37
Murali Karicheri85b848c2010-02-21 15:51:14 -030038#define DM355_VPSSBL_INTSEL 0x10
39#define DM355_VPSSBL_EVTSEL 0x14
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -030040/* vpss BL register offsets */
41#define DM355_VPSSBL_CCDCMUX 0x1c
42/* vpss CLK register offsets */
43#define DM355_VPSSCLK_CLKCTRL 0x04
44/* masks and shifts */
45#define VPSS_HSSISEL_SHIFT 4
Murali Karicheri85b848c2010-02-21 15:51:14 -030046/*
47 * VDINT0 - vpss_int0, VDINT1 - vpss_int1, H3A - vpss_int4,
48 * IPIPE_INT1_SDR - vpss_int5
49 */
50#define DM355_VPSSBL_INTSEL_DEFAULT 0xff83ff10
51/* VENCINT - vpss_int8 */
52#define DM355_VPSSBL_EVTSEL_DEFAULT 0x4
53
Manjunath Hadlic1819fc2012-08-21 05:27:59 -030054#define DM365_ISP5_PCCR 0x04
55#define DM365_ISP5_PCCR_BL_CLK_ENABLE BIT(0)
56#define DM365_ISP5_PCCR_ISIF_CLK_ENABLE BIT(1)
57#define DM365_ISP5_PCCR_H3A_CLK_ENABLE BIT(2)
58#define DM365_ISP5_PCCR_RSZ_CLK_ENABLE BIT(3)
59#define DM365_ISP5_PCCR_IPIPE_CLK_ENABLE BIT(4)
60#define DM365_ISP5_PCCR_IPIPEIF_CLK_ENABLE BIT(5)
61#define DM365_ISP5_PCCR_RSV BIT(6)
62
63#define DM365_ISP5_BCR 0x08
64#define DM365_ISP5_BCR_ISIF_OUT_ENABLE BIT(1)
65
Murali Karicheri85b848c2010-02-21 15:51:14 -030066#define DM365_ISP5_INTSEL1 0x10
67#define DM365_ISP5_INTSEL2 0x14
68#define DM365_ISP5_INTSEL3 0x18
69#define DM365_ISP5_CCDCMUX 0x20
70#define DM365_ISP5_PG_FRAME_SIZE 0x28
71#define DM365_VPBE_CLK_CTRL 0x00
72/*
73 * vpss interrupts. VDINT0 - vpss_int0, VDINT1 - vpss_int1,
74 * AF - vpss_int3
75 */
76#define DM365_ISP5_INTSEL1_DEFAULT 0x0b1f0100
77/* AEW - vpss_int6, RSZ_INT_DMA - vpss_int5 */
78#define DM365_ISP5_INTSEL2_DEFAULT 0x1f0a0f1f
79/* VENC - vpss_int8 */
80#define DM365_ISP5_INTSEL3_DEFAULT 0x00000015
81
82/* masks and shifts for DM365*/
83#define DM365_CCDC_PG_VD_POL_SHIFT 0
84#define DM365_CCDC_PG_HD_POL_SHIFT 1
85
86#define CCD_SRC_SEL_MASK (BIT_MASK(5) | BIT_MASK(4))
87#define CCD_SRC_SEL_SHIFT 4
88
89/* Different SoC platforms supported by this driver */
90enum vpss_platform_type {
91 DM644X,
92 DM355,
93 DM365,
94};
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -030095
96/*
97 * vpss operations. Depends on platform. Not all functions are available
98 * on all platforms. The api, first check if a functio is available before
Uwe Kleine-Königb5950762010-11-01 15:38:34 -040099 * invoking it. In the probe, the function ptrs are initialized based on
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300100 * vpss name. vpss name can be "dm355_vpss", "dm644x_vpss" etc.
101 */
102struct vpss_hw_ops {
103 /* enable clock */
104 int (*enable_clock)(enum vpss_clock_sel clock_sel, int en);
105 /* select input to ccdc */
106 void (*select_ccdc_source)(enum vpss_ccdc_source_sel src_sel);
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200107 /* clear wbl overflow bit */
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300108 int (*clear_wbl_overflow)(enum vpss_wbl_sel wbl_sel);
109};
110
111/* vpss configuration */
112struct vpss_oper_config {
Murali Karicheri85b848c2010-02-21 15:51:14 -0300113 __iomem void *vpss_regs_base0;
114 __iomem void *vpss_regs_base1;
115 enum vpss_platform_type platform;
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300116 spinlock_t vpss_lock;
117 struct vpss_hw_ops hw_ops;
118};
119
120static struct vpss_oper_config oper_cfg;
121
122/* register access routines */
123static inline u32 bl_regr(u32 offset)
124{
Murali Karicheri85b848c2010-02-21 15:51:14 -0300125 return __raw_readl(oper_cfg.vpss_regs_base0 + offset);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300126}
127
128static inline void bl_regw(u32 val, u32 offset)
129{
Murali Karicheri85b848c2010-02-21 15:51:14 -0300130 __raw_writel(val, oper_cfg.vpss_regs_base0 + offset);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300131}
132
133static inline u32 vpss_regr(u32 offset)
134{
Murali Karicheri85b848c2010-02-21 15:51:14 -0300135 return __raw_readl(oper_cfg.vpss_regs_base1 + offset);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300136}
137
138static inline void vpss_regw(u32 val, u32 offset)
139{
Murali Karicheri85b848c2010-02-21 15:51:14 -0300140 __raw_writel(val, oper_cfg.vpss_regs_base1 + offset);
141}
142
143/* For DM365 only */
144static inline u32 isp5_read(u32 offset)
145{
146 return __raw_readl(oper_cfg.vpss_regs_base0 + offset);
147}
148
149/* For DM365 only */
150static inline void isp5_write(u32 val, u32 offset)
151{
152 __raw_writel(val, oper_cfg.vpss_regs_base0 + offset);
153}
154
155static void dm365_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
156{
157 u32 temp = isp5_read(DM365_ISP5_CCDCMUX) & ~CCD_SRC_SEL_MASK;
158
159 /* if we are using pattern generator, enable it */
160 if (src_sel == VPSS_PGLPBK || src_sel == VPSS_CCDCPG)
161 temp |= 0x08;
162
163 temp |= (src_sel << CCD_SRC_SEL_SHIFT);
164 isp5_write(temp, DM365_ISP5_CCDCMUX);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300165}
166
167static void dm355_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
168{
169 bl_regw(src_sel << VPSS_HSSISEL_SHIFT, DM355_VPSSBL_CCDCMUX);
170}
171
172int vpss_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
173{
174 if (!oper_cfg.hw_ops.select_ccdc_source)
Murali Karicheri85b848c2010-02-21 15:51:14 -0300175 return -EINVAL;
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300176
Murali Karicheri85b848c2010-02-21 15:51:14 -0300177 oper_cfg.hw_ops.select_ccdc_source(src_sel);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300178 return 0;
179}
180EXPORT_SYMBOL(vpss_select_ccdc_source);
181
182static int dm644x_clear_wbl_overflow(enum vpss_wbl_sel wbl_sel)
183{
184 u32 mask = 1, val;
185
186 if (wbl_sel < VPSS_PCR_AEW_WBL_0 ||
187 wbl_sel > VPSS_PCR_CCDC_WBL_O)
Murali Karicheri85b848c2010-02-21 15:51:14 -0300188 return -EINVAL;
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300189
190 /* writing a 0 clear the overflow */
191 mask = ~(mask << wbl_sel);
192 val = bl_regr(DM644X_SBL_PCR_VPSS) & mask;
193 bl_regw(val, DM644X_SBL_PCR_VPSS);
194 return 0;
195}
196
197int vpss_clear_wbl_overflow(enum vpss_wbl_sel wbl_sel)
198{
199 if (!oper_cfg.hw_ops.clear_wbl_overflow)
Murali Karicheri85b848c2010-02-21 15:51:14 -0300200 return -EINVAL;
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300201
202 return oper_cfg.hw_ops.clear_wbl_overflow(wbl_sel);
203}
204EXPORT_SYMBOL(vpss_clear_wbl_overflow);
205
206/*
207 * dm355_enable_clock - Enable VPSS Clock
208 * @clock_sel: CLock to be enabled/disabled
209 * @en: enable/disable flag
210 *
211 * This is called to enable or disable a vpss clock
212 */
213static int dm355_enable_clock(enum vpss_clock_sel clock_sel, int en)
214{
215 unsigned long flags;
216 u32 utemp, mask = 0x1, shift = 0;
217
218 switch (clock_sel) {
219 case VPSS_VPBE_CLOCK:
220 /* nothing since lsb */
221 break;
222 case VPSS_VENC_CLOCK_SEL:
223 shift = 2;
224 break;
225 case VPSS_CFALD_CLOCK:
226 shift = 3;
227 break;
228 case VPSS_H3A_CLOCK:
229 shift = 4;
230 break;
231 case VPSS_IPIPE_CLOCK:
232 shift = 5;
233 break;
234 case VPSS_CCDC_CLOCK:
235 shift = 6;
236 break;
237 default:
238 printk(KERN_ERR "dm355_enable_clock:"
239 " Invalid selector: %d\n", clock_sel);
Murali Karicheri85b848c2010-02-21 15:51:14 -0300240 return -EINVAL;
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300241 }
242
243 spin_lock_irqsave(&oper_cfg.vpss_lock, flags);
244 utemp = vpss_regr(DM355_VPSSCLK_CLKCTRL);
245 if (!en)
246 utemp &= ~(mask << shift);
247 else
248 utemp |= (mask << shift);
249
250 vpss_regw(utemp, DM355_VPSSCLK_CLKCTRL);
251 spin_unlock_irqrestore(&oper_cfg.vpss_lock, flags);
252 return 0;
253}
254
Murali Karicheri85b848c2010-02-21 15:51:14 -0300255static int dm365_enable_clock(enum vpss_clock_sel clock_sel, int en)
256{
257 unsigned long flags;
258 u32 utemp, mask = 0x1, shift = 0, offset = DM365_ISP5_PCCR;
259 u32 (*read)(u32 offset) = isp5_read;
260 void(*write)(u32 val, u32 offset) = isp5_write;
261
262 switch (clock_sel) {
263 case VPSS_BL_CLOCK:
264 break;
265 case VPSS_CCDC_CLOCK:
266 shift = 1;
267 break;
268 case VPSS_H3A_CLOCK:
269 shift = 2;
270 break;
271 case VPSS_RSZ_CLOCK:
272 shift = 3;
273 break;
274 case VPSS_IPIPE_CLOCK:
275 shift = 4;
276 break;
277 case VPSS_IPIPEIF_CLOCK:
278 shift = 5;
279 break;
280 case VPSS_PCLK_INTERNAL:
281 shift = 6;
282 break;
283 case VPSS_PSYNC_CLOCK_SEL:
284 shift = 7;
285 break;
286 case VPSS_VPBE_CLOCK:
287 read = vpss_regr;
288 write = vpss_regw;
289 offset = DM365_VPBE_CLK_CTRL;
290 break;
291 case VPSS_VENC_CLOCK_SEL:
292 shift = 2;
293 read = vpss_regr;
294 write = vpss_regw;
295 offset = DM365_VPBE_CLK_CTRL;
296 break;
297 case VPSS_LDC_CLOCK:
298 shift = 3;
299 read = vpss_regr;
300 write = vpss_regw;
301 offset = DM365_VPBE_CLK_CTRL;
302 break;
303 case VPSS_FDIF_CLOCK:
304 shift = 4;
305 read = vpss_regr;
306 write = vpss_regw;
307 offset = DM365_VPBE_CLK_CTRL;
308 break;
309 case VPSS_OSD_CLOCK_SEL:
310 shift = 6;
311 read = vpss_regr;
312 write = vpss_regw;
313 offset = DM365_VPBE_CLK_CTRL;
314 break;
315 case VPSS_LDC_CLOCK_SEL:
316 shift = 7;
317 read = vpss_regr;
318 write = vpss_regw;
319 offset = DM365_VPBE_CLK_CTRL;
320 break;
321 default:
322 printk(KERN_ERR "dm365_enable_clock: Invalid selector: %d\n",
323 clock_sel);
324 return -1;
325 }
326
327 spin_lock_irqsave(&oper_cfg.vpss_lock, flags);
328 utemp = read(offset);
329 if (!en) {
330 mask = ~mask;
331 utemp &= (mask << shift);
332 } else
333 utemp |= (mask << shift);
334
335 write(utemp, offset);
336 spin_unlock_irqrestore(&oper_cfg.vpss_lock, flags);
337
338 return 0;
339}
340
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300341int vpss_enable_clock(enum vpss_clock_sel clock_sel, int en)
342{
343 if (!oper_cfg.hw_ops.enable_clock)
Murali Karicheri85b848c2010-02-21 15:51:14 -0300344 return -EINVAL;
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300345
346 return oper_cfg.hw_ops.enable_clock(clock_sel, en);
347}
348EXPORT_SYMBOL(vpss_enable_clock);
349
Murali Karicheri85b848c2010-02-21 15:51:14 -0300350void dm365_vpss_set_sync_pol(struct vpss_sync_pol sync)
351{
352 int val = 0;
353 val = isp5_read(DM365_ISP5_CCDCMUX);
354
355 val |= (sync.ccdpg_hdpol << DM365_CCDC_PG_HD_POL_SHIFT);
356 val |= (sync.ccdpg_vdpol << DM365_CCDC_PG_VD_POL_SHIFT);
357
358 isp5_write(val, DM365_ISP5_CCDCMUX);
359}
360EXPORT_SYMBOL(dm365_vpss_set_sync_pol);
361
362void dm365_vpss_set_pg_frame_size(struct vpss_pg_frame_size frame_size)
363{
364 int current_reg = ((frame_size.hlpfr >> 1) - 1) << 16;
365
366 current_reg |= (frame_size.pplen - 1);
367 isp5_write(current_reg, DM365_ISP5_PG_FRAME_SIZE);
368}
369EXPORT_SYMBOL(dm365_vpss_set_pg_frame_size);
370
Lad, Prabhakara1b3a6c2012-08-14 01:23:09 -0300371static int __devinit vpss_probe(struct platform_device *pdev)
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300372{
Murali Karicheri85b848c2010-02-21 15:51:14 -0300373 struct resource *r1, *r2;
374 char *platform_name;
375 int status;
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300376
377 if (!pdev->dev.platform_data) {
378 dev_err(&pdev->dev, "no platform data\n");
379 return -ENOENT;
380 }
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300381
Murali Karicheri85b848c2010-02-21 15:51:14 -0300382 platform_name = pdev->dev.platform_data;
383 if (!strcmp(platform_name, "dm355_vpss"))
384 oper_cfg.platform = DM355;
385 else if (!strcmp(platform_name, "dm365_vpss"))
386 oper_cfg.platform = DM365;
387 else if (!strcmp(platform_name, "dm644x_vpss"))
388 oper_cfg.platform = DM644X;
389 else {
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300390 dev_err(&pdev->dev, "vpss driver not supported on"
391 " this platform\n");
392 return -ENODEV;
393 }
394
Murali Karicheri85b848c2010-02-21 15:51:14 -0300395 dev_info(&pdev->dev, "%s vpss probed\n", platform_name);
396 r1 = platform_get_resource(pdev, IORESOURCE_MEM, 0);
397 if (!r1)
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300398 return -ENOENT;
399
Murali Karicheri85b848c2010-02-21 15:51:14 -0300400 r1 = request_mem_region(r1->start, resource_size(r1), r1->name);
401 if (!r1)
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300402 return -EBUSY;
403
Murali Karicheri85b848c2010-02-21 15:51:14 -0300404 oper_cfg.vpss_regs_base0 = ioremap(r1->start, resource_size(r1));
405 if (!oper_cfg.vpss_regs_base0) {
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300406 status = -EBUSY;
407 goto fail1;
408 }
409
Murali Karicheri85b848c2010-02-21 15:51:14 -0300410 if (oper_cfg.platform == DM355 || oper_cfg.platform == DM365) {
411 r2 = platform_get_resource(pdev, IORESOURCE_MEM, 1);
412 if (!r2) {
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300413 status = -ENOENT;
414 goto fail2;
415 }
Murali Karicheri85b848c2010-02-21 15:51:14 -0300416 r2 = request_mem_region(r2->start, resource_size(r2), r2->name);
417 if (!r2) {
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300418 status = -EBUSY;
419 goto fail2;
420 }
421
Murali Karicheri85b848c2010-02-21 15:51:14 -0300422 oper_cfg.vpss_regs_base1 = ioremap(r2->start,
423 resource_size(r2));
424 if (!oper_cfg.vpss_regs_base1) {
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300425 status = -EBUSY;
426 goto fail3;
427 }
428 }
429
Murali Karicheri85b848c2010-02-21 15:51:14 -0300430 if (oper_cfg.platform == DM355) {
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300431 oper_cfg.hw_ops.enable_clock = dm355_enable_clock;
432 oper_cfg.hw_ops.select_ccdc_source = dm355_select_ccdc_source;
Murali Karicheri85b848c2010-02-21 15:51:14 -0300433 /* Setup vpss interrupts */
434 bl_regw(DM355_VPSSBL_INTSEL_DEFAULT, DM355_VPSSBL_INTSEL);
435 bl_regw(DM355_VPSSBL_EVTSEL_DEFAULT, DM355_VPSSBL_EVTSEL);
436 } else if (oper_cfg.platform == DM365) {
437 oper_cfg.hw_ops.enable_clock = dm365_enable_clock;
438 oper_cfg.hw_ops.select_ccdc_source = dm365_select_ccdc_source;
439 /* Setup vpss interrupts */
Manjunath Hadlic1819fc2012-08-21 05:27:59 -0300440 isp5_write((isp5_read(DM365_ISP5_PCCR) |
441 DM365_ISP5_PCCR_BL_CLK_ENABLE |
442 DM365_ISP5_PCCR_ISIF_CLK_ENABLE |
443 DM365_ISP5_PCCR_H3A_CLK_ENABLE |
444 DM365_ISP5_PCCR_RSZ_CLK_ENABLE |
445 DM365_ISP5_PCCR_IPIPE_CLK_ENABLE |
446 DM365_ISP5_PCCR_IPIPEIF_CLK_ENABLE |
447 DM365_ISP5_PCCR_RSV), DM365_ISP5_PCCR);
448 isp5_write((isp5_read(DM365_ISP5_BCR) |
449 DM365_ISP5_BCR_ISIF_OUT_ENABLE), DM365_ISP5_BCR);
Murali Karicheri85b848c2010-02-21 15:51:14 -0300450 isp5_write(DM365_ISP5_INTSEL1_DEFAULT, DM365_ISP5_INTSEL1);
451 isp5_write(DM365_ISP5_INTSEL2_DEFAULT, DM365_ISP5_INTSEL2);
452 isp5_write(DM365_ISP5_INTSEL3_DEFAULT, DM365_ISP5_INTSEL3);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300453 } else
454 oper_cfg.hw_ops.clear_wbl_overflow = dm644x_clear_wbl_overflow;
455
456 spin_lock_init(&oper_cfg.vpss_lock);
Murali Karicheri85b848c2010-02-21 15:51:14 -0300457 dev_info(&pdev->dev, "%s vpss probe success\n", platform_name);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300458 return 0;
459
460fail3:
Murali Karicheri85b848c2010-02-21 15:51:14 -0300461 release_mem_region(r2->start, resource_size(r2));
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300462fail2:
Murali Karicheri85b848c2010-02-21 15:51:14 -0300463 iounmap(oper_cfg.vpss_regs_base0);
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300464fail1:
Murali Karicheri85b848c2010-02-21 15:51:14 -0300465 release_mem_region(r1->start, resource_size(r1));
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300466 return status;
467}
468
Uwe Kleine-Königf68fdb92009-12-10 16:59:02 -0300469static int __devexit vpss_remove(struct platform_device *pdev)
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300470{
Murali Karicheri85b848c2010-02-21 15:51:14 -0300471 struct resource *res;
472
473 iounmap(oper_cfg.vpss_regs_base0);
474 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
475 release_mem_region(res->start, resource_size(res));
476 if (oper_cfg.platform == DM355 || oper_cfg.platform == DM365) {
477 iounmap(oper_cfg.vpss_regs_base1);
478 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
479 release_mem_region(res->start, resource_size(res));
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300480 }
481 return 0;
482}
483
Lad, Prabhakara1b3a6c2012-08-14 01:23:09 -0300484static struct platform_driver vpss_driver = {
Muralidharan Karicheri7b140b82009-06-19 09:20:16 -0300485 .driver = {
486 .name = "vpss",
487 .owner = THIS_MODULE,
488 },
489 .remove = __devexit_p(vpss_remove),
490 .probe = vpss_probe,
491};
492
493static void vpss_exit(void)
494{
495 platform_driver_unregister(&vpss_driver);
496}
497
498static int __init vpss_init(void)
499{
500 return platform_driver_register(&vpss_driver);
501}
502subsys_initcall(vpss_init);
503module_exit(vpss_exit);