blob: 6c5e585ccda99fcf83cf8d8ae5e7a7b22130e542 [file] [log] [blame]
Arend van Spriel5b435de2011-10-05 13:19:03 +02001/*
2 * Copyright (c) 2010 Broadcom Corporation
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
11 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
13 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
14 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef _BRCM_SDH_H_
18#define _BRCM_SDH_H_
19
20#include <linux/skbuff.h>
Daniel Kimc1b20532014-07-12 08:49:37 +020021#include <linux/firmware.h>
22#include "firmware.h"
Arend van Spriel5b435de2011-10-05 13:19:03 +020023
24#define SDIO_FUNC_0 0
25#define SDIO_FUNC_1 1
26#define SDIO_FUNC_2 2
27
28#define SDIOD_FBR_SIZE 0x100
29
30/* io_en */
31#define SDIO_FUNC_ENABLE_1 0x02
32#define SDIO_FUNC_ENABLE_2 0x04
33
34/* io_rdys */
35#define SDIO_FUNC_READY_1 0x02
36#define SDIO_FUNC_READY_2 0x04
37
38/* intr_status */
39#define INTR_STATUS_FUNC1 0x2
40#define INTR_STATUS_FUNC2 0x4
41
42/* Maximum number of I/O funcs */
43#define SDIOD_MAX_IOFUNCS 7
44
Franky Line9b8d912012-05-04 18:27:31 -070045/* mask of register map */
Franky Lind8b3fc52012-05-04 18:27:38 -070046#define REG_F0_REG_MASK 0x7FF
Franky Line9b8d912012-05-04 18:27:31 -070047#define REG_F1_MISC_MASK 0x1FFFF
48
Arend van Spriel5b435de2011-10-05 13:19:03 +020049/* as of sdiod rev 0, supports 3 functions */
50#define SBSDIO_NUM_FUNCTION 3
51
Franky Linba89bf12012-04-27 18:56:59 -070052/* function 0 vendor specific CCCR registers */
Piotr Haber4a3da992013-04-11 13:28:46 +020053#define SDIO_CCCR_BRCM_CARDCAP 0xf0
54#define SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT 0x02
55#define SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT 0x04
56#define SDIO_CCCR_BRCM_CARDCAP_CMD_NODEC 0x08
Piotr Haber1e9ab4d2013-04-11 13:28:52 +020057#define SDIO_CCCR_BRCM_CARDCTRL 0xf1
58#define SDIO_CCCR_BRCM_CARDCTRL_WLANRESET 0x02
Piotr Haber4a3da992013-04-11 13:28:46 +020059#define SDIO_CCCR_BRCM_SEPINT 0xf2
Franky Linba89bf12012-04-27 18:56:59 -070060
61#define SDIO_SEPINT_MASK 0x01
62#define SDIO_SEPINT_OE 0x02
63#define SDIO_SEPINT_ACT_HI 0x04
64
Arend van Spriel5b435de2011-10-05 13:19:03 +020065/* function 1 miscellaneous registers */
66
67/* sprom command and status */
68#define SBSDIO_SPROM_CS 0x10000
69/* sprom info register */
70#define SBSDIO_SPROM_INFO 0x10001
71/* sprom indirect access data byte 0 */
72#define SBSDIO_SPROM_DATA_LOW 0x10002
73/* sprom indirect access data byte 1 */
74#define SBSDIO_SPROM_DATA_HIGH 0x10003
75/* sprom indirect access addr byte 0 */
76#define SBSDIO_SPROM_ADDR_LOW 0x10004
77/* sprom indirect access addr byte 0 */
78#define SBSDIO_SPROM_ADDR_HIGH 0x10005
79/* xtal_pu (gpio) output */
80#define SBSDIO_CHIP_CTRL_DATA 0x10006
81/* xtal_pu (gpio) enable */
82#define SBSDIO_CHIP_CTRL_EN 0x10007
83/* rev < 7, watermark for sdio device */
84#define SBSDIO_WATERMARK 0x10008
85/* control busy signal generation */
86#define SBSDIO_DEVICE_CTL 0x10009
87
88/* SB Address Window Low (b15) */
89#define SBSDIO_FUNC1_SBADDRLOW 0x1000A
90/* SB Address Window Mid (b23:b16) */
91#define SBSDIO_FUNC1_SBADDRMID 0x1000B
92/* SB Address Window High (b31:b24) */
93#define SBSDIO_FUNC1_SBADDRHIGH 0x1000C
94/* Frame Control (frame term/abort) */
95#define SBSDIO_FUNC1_FRAMECTRL 0x1000D
96/* ChipClockCSR (ALP/HT ctl/status) */
97#define SBSDIO_FUNC1_CHIPCLKCSR 0x1000E
98/* SdioPullUp (on cmd, d0-d2) */
99#define SBSDIO_FUNC1_SDIOPULLUP 0x1000F
100/* Write Frame Byte Count Low */
101#define SBSDIO_FUNC1_WFRAMEBCLO 0x10019
102/* Write Frame Byte Count High */
103#define SBSDIO_FUNC1_WFRAMEBCHI 0x1001A
104/* Read Frame Byte Count Low */
105#define SBSDIO_FUNC1_RFRAMEBCLO 0x1001B
106/* Read Frame Byte Count High */
107#define SBSDIO_FUNC1_RFRAMEBCHI 0x1001C
Piotr Haber4a3da992013-04-11 13:28:46 +0200108/* MesBusyCtl (rev 11) */
109#define SBSDIO_FUNC1_MESBUSYCTRL 0x1001D
110/* Sdio Core Rev 12 */
111#define SBSDIO_FUNC1_WAKEUPCTRL 0x1001E
112#define SBSDIO_FUNC1_WCTRL_ALPWAIT_MASK 0x1
113#define SBSDIO_FUNC1_WCTRL_ALPWAIT_SHIFT 0
114#define SBSDIO_FUNC1_WCTRL_HTWAIT_MASK 0x2
115#define SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT 1
116#define SBSDIO_FUNC1_SLEEPCSR 0x1001F
117#define SBSDIO_FUNC1_SLEEPCSR_KSO_MASK 0x1
118#define SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT 0
119#define SBSDIO_FUNC1_SLEEPCSR_KSO_EN 1
120#define SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK 0x2
121#define SBSDIO_FUNC1_SLEEPCSR_DEVON_SHIFT 1
Arend van Spriel5b435de2011-10-05 13:19:03 +0200122
123#define SBSDIO_FUNC1_MISC_REG_START 0x10000 /* f1 misc register start */
Piotr Haber4a3da992013-04-11 13:28:46 +0200124#define SBSDIO_FUNC1_MISC_REG_LIMIT 0x1001F /* f1 misc register end */
Arend van Spriel5b435de2011-10-05 13:19:03 +0200125
126/* function 1 OCP space */
127
128/* sb offset addr is <= 15 bits, 32k */
129#define SBSDIO_SB_OFT_ADDR_MASK 0x07FFF
130#define SBSDIO_SB_OFT_ADDR_LIMIT 0x08000
131/* with b15, maps to 32-bit SB access */
132#define SBSDIO_SB_ACCESS_2_4B_FLAG 0x08000
133
134/* valid bits in SBSDIO_FUNC1_SBADDRxxx regs */
135
136#define SBSDIO_SBADDRLOW_MASK 0x80 /* Valid bits in SBADDRLOW */
137#define SBSDIO_SBADDRMID_MASK 0xff /* Valid bits in SBADDRMID */
138#define SBSDIO_SBADDRHIGH_MASK 0xffU /* Valid bits in SBADDRHIGH */
139/* Address bits from SBADDR regs */
140#define SBSDIO_SBWINDOW_MASK 0xffff8000
141
142#define SDIOH_READ 0 /* Read request */
143#define SDIOH_WRITE 1 /* Write request */
144
145#define SDIOH_DATA_FIX 0 /* Fixed addressing */
146#define SDIOH_DATA_INC 1 /* Incremental addressing */
147
148/* internal return code */
149#define SUCCESS 0
150#define ERROR 1
151
Franky Lin6e3c7122011-12-16 18:37:11 -0800152/* Packet alignment for most efficient SDIO (can change based on platform) */
153#define BRCMF_SDALIGN (1 << 6)
154
155/* watchdog polling interval in ms */
156#define BRCMF_WD_POLL_MS 10
157
Arend van Spriel5b435de2011-10-05 13:19:03 +0200158struct brcmf_sdreg {
159 int func;
160 int offset;
161 int value;
162};
163
Franky Lin2447ffb2011-12-16 18:37:10 -0800164struct brcmf_sdio;
165
Arend van Spriel5b435de2011-10-05 13:19:03 +0200166struct brcmf_sdio_dev {
167 struct sdio_func *func[SDIO_MAX_FUNCS];
168 u8 num_funcs; /* Supported funcs on client */
Arend van Spriel5b435de2011-10-05 13:19:03 +0200169 u32 sbwad; /* Save backplane window address */
Arend van Spriel964ec1c2013-12-12 11:58:56 +0100170 struct brcmf_sdio *bus;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200171 atomic_t suspend; /* suspend flag */
Arend van Spriel5b435de2011-10-05 13:19:03 +0200172 wait_queue_head_t request_word_wait;
Arend van Spriel5b435de2011-10-05 13:19:03 +0200173 wait_queue_head_t request_buffer_wait;
Franky Lin655713b2011-11-22 17:21:51 -0800174 struct device *dev;
Franky Lind76d1c82011-12-08 15:06:37 -0800175 struct brcmf_bus *bus_if;
Hante Meuleman668761a2013-04-12 10:55:55 +0200176 struct brcmfmac_sdio_platform_data *pdata;
177 bool oob_irq_requested;
Franky Linba89bf12012-04-27 18:56:59 -0700178 bool irq_en; /* irq enable flags */
179 spinlock_t irq_en_lock;
180 bool irq_wake; /* irq wake enable flags */
Arend van Spriel71201492013-10-15 15:44:49 +0200181 bool sg_support;
182 uint max_request_size;
183 ushort max_segment_count;
184 uint max_segment_size;
Arend van Sprielaf1fa212014-02-27 19:25:00 +0100185 uint txglomsz;
186 struct sg_table sgtable;
Daniel Kimc1b20532014-07-12 08:49:37 +0200187 char fw_name[BRCMF_FW_PATH_LEN + BRCMF_FW_NAME_LEN];
188 char nvram_name[BRCMF_FW_PATH_LEN + BRCMF_FW_NAME_LEN];
Arend van Spriel5b435de2011-10-05 13:19:03 +0200189};
190
Arend van Sprielcb7cf7b2014-01-29 15:32:19 +0100191/* sdio core registers */
192struct sdpcmd_regs {
193 u32 corecontrol; /* 0x00, rev8 */
194 u32 corestatus; /* rev8 */
195 u32 PAD[1];
196 u32 biststatus; /* rev8 */
197
198 /* PCMCIA access */
199 u16 pcmciamesportaladdr; /* 0x010, rev8 */
200 u16 PAD[1];
201 u16 pcmciamesportalmask; /* rev8 */
202 u16 PAD[1];
203 u16 pcmciawrframebc; /* rev8 */
204 u16 PAD[1];
205 u16 pcmciaunderflowtimer; /* rev8 */
206 u16 PAD[1];
207
208 /* interrupt */
209 u32 intstatus; /* 0x020, rev8 */
210 u32 hostintmask; /* rev8 */
211 u32 intmask; /* rev8 */
212 u32 sbintstatus; /* rev8 */
213 u32 sbintmask; /* rev8 */
214 u32 funcintmask; /* rev4 */
215 u32 PAD[2];
216 u32 tosbmailbox; /* 0x040, rev8 */
217 u32 tohostmailbox; /* rev8 */
218 u32 tosbmailboxdata; /* rev8 */
219 u32 tohostmailboxdata; /* rev8 */
220
221 /* synchronized access to registers in SDIO clock domain */
222 u32 sdioaccess; /* 0x050, rev8 */
223 u32 PAD[3];
224
225 /* PCMCIA frame control */
226 u8 pcmciaframectrl; /* 0x060, rev8 */
227 u8 PAD[3];
228 u8 pcmciawatermark; /* rev8 */
229 u8 PAD[155];
230
231 /* interrupt batching control */
232 u32 intrcvlazy; /* 0x100, rev8 */
233 u32 PAD[3];
234
235 /* counters */
236 u32 cmd52rd; /* 0x110, rev8 */
237 u32 cmd52wr; /* rev8 */
238 u32 cmd53rd; /* rev8 */
239 u32 cmd53wr; /* rev8 */
240 u32 abort; /* rev8 */
241 u32 datacrcerror; /* rev8 */
242 u32 rdoutofsync; /* rev8 */
243 u32 wroutofsync; /* rev8 */
244 u32 writebusy; /* rev8 */
245 u32 readwait; /* rev8 */
246 u32 readterm; /* rev8 */
247 u32 writeterm; /* rev8 */
248 u32 PAD[40];
249 u32 clockctlstatus; /* rev8 */
250 u32 PAD[7];
251
252 u32 PAD[128]; /* DMA engines */
253
254 /* SDIO/PCMCIA CIS region */
255 char cis[512]; /* 0x400-0x5ff, rev6 */
256
257 /* PCMCIA function control registers */
258 char pcmciafcr[256]; /* 0x600-6ff, rev6 */
259 u16 PAD[55];
260
261 /* PCMCIA backplane access */
262 u16 backplanecsr; /* 0x76E, rev6 */
263 u16 backplaneaddr0; /* rev6 */
264 u16 backplaneaddr1; /* rev6 */
265 u16 backplaneaddr2; /* rev6 */
266 u16 backplaneaddr3; /* rev6 */
267 u16 backplanedata0; /* rev6 */
268 u16 backplanedata1; /* rev6 */
269 u16 backplanedata2; /* rev6 */
270 u16 backplanedata3; /* rev6 */
271 u16 PAD[31];
272
273 /* sprom "size" & "blank" info */
274 u16 spromstatus; /* 0x7BE, rev2 */
275 u32 PAD[464];
276
277 u16 PAD[0x80];
278};
279
Franky Linba89bf12012-04-27 18:56:59 -0700280/* Register/deregister interrupt handler. */
Arend van Spriela39be272013-12-12 11:58:58 +0100281int brcmf_sdiod_intr_register(struct brcmf_sdio_dev *sdiodev);
282int brcmf_sdiod_intr_unregister(struct brcmf_sdio_dev *sdiodev);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200283
Franky Line9b8d912012-05-04 18:27:31 -0700284/* sdio device register access interface */
Arend van Spriela39be272013-12-12 11:58:58 +0100285u8 brcmf_sdiod_regrb(struct brcmf_sdio_dev *sdiodev, u32 addr, int *ret);
286u32 brcmf_sdiod_regrl(struct brcmf_sdio_dev *sdiodev, u32 addr, int *ret);
287void brcmf_sdiod_regwb(struct brcmf_sdio_dev *sdiodev, u32 addr, u8 data,
288 int *ret);
289void brcmf_sdiod_regwl(struct brcmf_sdio_dev *sdiodev, u32 addr, u32 data,
290 int *ret);
Franky Line9b8d912012-05-04 18:27:31 -0700291
Arend van Spriel5b435de2011-10-05 13:19:03 +0200292/* Buffer transfer to/from device (client) core via cmd53.
293 * fn: function number
Arend van Spriel5b435de2011-10-05 13:19:03 +0200294 * flags: backplane width, address increment, sync/async
295 * buf: pointer to memory data buffer
296 * nbytes: number of bytes to transfer to/from buf
297 * pkt: pointer to packet associated with buf (if any)
298 * complete: callback function for command completion (async only)
299 * handle: handle for completion callback (first arg in callback)
300 * Returns 0 or error code.
301 * NOTE: Async operation is not currently supported.
302 */
Arend van Spriela7cdd822013-12-12 11:58:59 +0100303int brcmf_sdiod_send_pkt(struct brcmf_sdio_dev *sdiodev,
304 struct sk_buff_head *pktq);
305int brcmf_sdiod_send_buf(struct brcmf_sdio_dev *sdiodev, u8 *buf, uint nbytes);
Arend van Spriel5adfeb62011-11-22 17:21:38 -0800306
Arend van Spriela7cdd822013-12-12 11:58:59 +0100307int brcmf_sdiod_recv_pkt(struct brcmf_sdio_dev *sdiodev, struct sk_buff *pkt);
308int brcmf_sdiod_recv_buf(struct brcmf_sdio_dev *sdiodev, u8 *buf, uint nbytes);
309int brcmf_sdiod_recv_chain(struct brcmf_sdio_dev *sdiodev,
310 struct sk_buff_head *pktq, uint totlen);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200311
312/* Flags bits */
313
314/* Four-byte target (backplane) width (vs. two-byte) */
315#define SDIO_REQ_4BYTE 0x1
316/* Fixed address (FIFO) (vs. incrementing address) */
317#define SDIO_REQ_FIXED 0x2
Arend van Spriel5b435de2011-10-05 13:19:03 +0200318
319/* Read/write to memory block (F1, no FIFO) via CMD53 (sync only).
320 * rw: read or write (0/1)
321 * addr: direct SDIO address
322 * buf: pointer to memory data buffer
323 * nbytes: number of bytes to transfer to/from buf
324 * Returns 0 or error code.
325 */
Arend van Spriela39be272013-12-12 11:58:58 +0100326int brcmf_sdiod_ramrw(struct brcmf_sdio_dev *sdiodev, bool write, u32 address,
327 u8 *data, uint size);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200328
329/* Issue an abort to the specified function */
Arend van Spriela39be272013-12-12 11:58:58 +0100330int brcmf_sdiod_abort(struct brcmf_sdio_dev *sdiodev, uint fn);
Arend van Spriel5b435de2011-10-05 13:19:03 +0200331
Arend van Spriel82d7f3c2013-12-12 11:59:04 +0100332struct brcmf_sdio *brcmf_sdio_probe(struct brcmf_sdio_dev *sdiodev);
Arend van Spriel9fbe2a62013-12-12 11:59:05 +0100333void brcmf_sdio_remove(struct brcmf_sdio *bus);
Arend van Spriel82d7f3c2013-12-12 11:59:04 +0100334void brcmf_sdio_isr(struct brcmf_sdio *bus);
335
336void brcmf_sdio_wd_timer(struct brcmf_sdio *bus, uint wdtick);
Franky Lin78b3f1c2013-06-18 13:29:28 +0200337
Arend van Spriel5b435de2011-10-05 13:19:03 +0200338#endif /* _BRCM_SDH_H_ */