blob: a1873b1498c9e9a37179f8295b91ccbe5a918783 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
51 int link_bw;
52 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
63 { DP_LINK_BW_1_62,
64 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65 { DP_LINK_BW_2_7,
66 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
70 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080072 { DP_LINK_BW_2_7,
73 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
86 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
87 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
89 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
91 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +020098static const int chv_rates[] = { 162000, 202500, 210000, 216000,
99 243000, 270000, 324000, 405000,
100 420000, 432000, 540000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +0200101static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300102
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700103/**
104 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
105 * @intel_dp: DP struct
106 *
107 * If a CPU or PCH DP output is attached to an eDP panel, this function
108 * will return true, and false otherwise.
109 */
110static bool is_edp(struct intel_dp *intel_dp)
111{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200112 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
113
114 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115}
116
Imre Deak68b4d822013-05-08 13:14:06 +0300117static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700118{
Imre Deak68b4d822013-05-08 13:14:06 +0300119 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
120
121 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700122}
123
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
125{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200126 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100127}
128
Chris Wilsonea5b2132010-08-04 13:50:23 +0100129static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300130static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100131static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300132static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300133static void vlv_steal_power_sequencer(struct drm_device *dev,
134 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200136static int
137intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700139 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140
141 switch (max_link_bw) {
142 case DP_LINK_BW_1_62:
143 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200144 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700146 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300147 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
148 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700149 max_link_bw = DP_LINK_BW_1_62;
150 break;
151 }
152 return max_link_bw;
153}
154
Paulo Zanonieeb63242014-05-06 14:56:50 +0300155static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
156{
157 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
158 struct drm_device *dev = intel_dig_port->base.base.dev;
159 u8 source_max, sink_max;
160
161 source_max = 4;
162 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
163 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
164 source_max = 2;
165
166 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
167
168 return min(source_max, sink_max);
169}
170
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400171/*
172 * The units on the numbers in the next two are... bizarre. Examples will
173 * make it clearer; this one parallels an example in the eDP spec.
174 *
175 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
176 *
177 * 270000 * 1 * 8 / 10 == 216000
178 *
179 * The actual data capacity of that configuration is 2.16Gbit/s, so the
180 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
181 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
182 * 119000. At 18bpp that's 2142000 kilobits per second.
183 *
184 * Thus the strange-looking division by 10 in intel_dp_link_required, to
185 * get the result in decakilobits instead of kilobits.
186 */
187
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700188static int
Keith Packardc8982612012-01-25 08:16:25 -0800189intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400191 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700192}
193
194static int
Dave Airliefe27d532010-06-30 11:46:17 +1000195intel_dp_max_data_rate(int max_link_clock, int max_lanes)
196{
197 return (max_link_clock * max_lanes * 8) / 10;
198}
199
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000200static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700201intel_dp_mode_valid(struct drm_connector *connector,
202 struct drm_display_mode *mode)
203{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100204 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300205 struct intel_connector *intel_connector = to_intel_connector(connector);
206 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100207 int target_clock = mode->clock;
208 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700209
Jani Nikuladd06f902012-10-19 14:51:50 +0300210 if (is_edp(intel_dp) && fixed_mode) {
211 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100212 return MODE_PANEL;
213
Jani Nikuladd06f902012-10-19 14:51:50 +0300214 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100215 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200216
217 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100218 }
219
Ville Syrjälä50fec212015-03-12 17:10:34 +0200220 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300221 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100222
223 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
224 mode_rate = intel_dp_link_required(target_clock, 18);
225
226 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200227 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700228
229 if (mode->clock < 10000)
230 return MODE_CLOCK_LOW;
231
Daniel Vetter0af78a22012-05-23 11:30:55 +0200232 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
233 return MODE_H_ILLEGAL;
234
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700235 return MODE_OK;
236}
237
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800238uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700239{
240 int i;
241 uint32_t v = 0;
242
243 if (src_bytes > 4)
244 src_bytes = 4;
245 for (i = 0; i < src_bytes; i++)
246 v |= ((uint32_t) src[i]) << ((3-i) * 8);
247 return v;
248}
249
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000250static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700251{
252 int i;
253 if (dst_bytes > 4)
254 dst_bytes = 4;
255 for (i = 0; i < dst_bytes; i++)
256 dst[i] = src >> ((3-i) * 8);
257}
258
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700259/* hrawclock is 1/4 the FSB frequency */
260static int
261intel_hrawclk(struct drm_device *dev)
262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
264 uint32_t clkcfg;
265
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530266 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
267 if (IS_VALLEYVIEW(dev))
268 return 200;
269
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700270 clkcfg = I915_READ(CLKCFG);
271 switch (clkcfg & CLKCFG_FSB_MASK) {
272 case CLKCFG_FSB_400:
273 return 100;
274 case CLKCFG_FSB_533:
275 return 133;
276 case CLKCFG_FSB_667:
277 return 166;
278 case CLKCFG_FSB_800:
279 return 200;
280 case CLKCFG_FSB_1067:
281 return 266;
282 case CLKCFG_FSB_1333:
283 return 333;
284 /* these two are just a guess; one of them might be right */
285 case CLKCFG_FSB_1600:
286 case CLKCFG_FSB_1600_ALT:
287 return 400;
288 default:
289 return 133;
290 }
291}
292
Jani Nikulabf13e812013-09-06 07:40:05 +0300293static void
294intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300295 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300296static void
297intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300298 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300299
Ville Syrjälä773538e82014-09-04 14:54:56 +0300300static void pps_lock(struct intel_dp *intel_dp)
301{
302 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
303 struct intel_encoder *encoder = &intel_dig_port->base;
304 struct drm_device *dev = encoder->base.dev;
305 struct drm_i915_private *dev_priv = dev->dev_private;
306 enum intel_display_power_domain power_domain;
307
308 /*
309 * See vlv_power_sequencer_reset() why we need
310 * a power domain reference here.
311 */
312 power_domain = intel_display_port_power_domain(encoder);
313 intel_display_power_get(dev_priv, power_domain);
314
315 mutex_lock(&dev_priv->pps_mutex);
316}
317
318static void pps_unlock(struct intel_dp *intel_dp)
319{
320 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
321 struct intel_encoder *encoder = &intel_dig_port->base;
322 struct drm_device *dev = encoder->base.dev;
323 struct drm_i915_private *dev_priv = dev->dev_private;
324 enum intel_display_power_domain power_domain;
325
326 mutex_unlock(&dev_priv->pps_mutex);
327
328 power_domain = intel_display_port_power_domain(encoder);
329 intel_display_power_put(dev_priv, power_domain);
330}
331
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300332static void
333vlv_power_sequencer_kick(struct intel_dp *intel_dp)
334{
335 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
336 struct drm_device *dev = intel_dig_port->base.base.dev;
337 struct drm_i915_private *dev_priv = dev->dev_private;
338 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200339 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300340 uint32_t DP;
341
342 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
343 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
344 pipe_name(pipe), port_name(intel_dig_port->port)))
345 return;
346
347 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
348 pipe_name(pipe), port_name(intel_dig_port->port));
349
350 /* Preserve the BIOS-computed detected bit. This is
351 * supposed to be read-only.
352 */
353 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
354 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
355 DP |= DP_PORT_WIDTH(1);
356 DP |= DP_LINK_TRAIN_PAT_1;
357
358 if (IS_CHERRYVIEW(dev))
359 DP |= DP_PIPE_SELECT_CHV(pipe);
360 else if (pipe == PIPE_B)
361 DP |= DP_PIPEB_SELECT;
362
Ville Syrjäläd288f652014-10-28 13:20:22 +0200363 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
364
365 /*
366 * The DPLL for the pipe must be enabled for this to work.
367 * So enable temporarily it if it's not already enabled.
368 */
369 if (!pll_enabled)
370 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
371 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
372
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300373 /*
374 * Similar magic as in intel_dp_enable_port().
375 * We _must_ do this port enable + disable trick
376 * to make this power seqeuencer lock onto the port.
377 * Otherwise even VDD force bit won't work.
378 */
379 I915_WRITE(intel_dp->output_reg, DP);
380 POSTING_READ(intel_dp->output_reg);
381
382 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
383 POSTING_READ(intel_dp->output_reg);
384
385 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
386 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200387
388 if (!pll_enabled)
389 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300390}
391
Jani Nikulabf13e812013-09-06 07:40:05 +0300392static enum pipe
393vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
394{
395 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300396 struct drm_device *dev = intel_dig_port->base.base.dev;
397 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300398 struct intel_encoder *encoder;
399 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300400 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300401
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300402 lockdep_assert_held(&dev_priv->pps_mutex);
403
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300404 /* We should never land here with regular DP ports */
405 WARN_ON(!is_edp(intel_dp));
406
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300407 if (intel_dp->pps_pipe != INVALID_PIPE)
408 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300409
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300410 /*
411 * We don't have power sequencer currently.
412 * Pick one that's not used by other ports.
413 */
414 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
415 base.head) {
416 struct intel_dp *tmp;
417
418 if (encoder->type != INTEL_OUTPUT_EDP)
419 continue;
420
421 tmp = enc_to_intel_dp(&encoder->base);
422
423 if (tmp->pps_pipe != INVALID_PIPE)
424 pipes &= ~(1 << tmp->pps_pipe);
425 }
426
427 /*
428 * Didn't find one. This should not happen since there
429 * are two power sequencers and up to two eDP ports.
430 */
431 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300432 pipe = PIPE_A;
433 else
434 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300435
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300436 vlv_steal_power_sequencer(dev, pipe);
437 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300438
439 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
440 pipe_name(intel_dp->pps_pipe),
441 port_name(intel_dig_port->port));
442
443 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300444 intel_dp_init_panel_power_sequencer(dev, intel_dp);
445 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300446
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300447 /*
448 * Even vdd force doesn't work until we've made
449 * the power sequencer lock in on the port.
450 */
451 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300452
453 return intel_dp->pps_pipe;
454}
455
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300456typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
457 enum pipe pipe);
458
459static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
460 enum pipe pipe)
461{
462 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
463}
464
465static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
466 enum pipe pipe)
467{
468 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
469}
470
471static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
472 enum pipe pipe)
473{
474 return true;
475}
476
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300477static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300478vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
479 enum port port,
480 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300481{
Jani Nikulabf13e812013-09-06 07:40:05 +0300482 enum pipe pipe;
483
Jani Nikulabf13e812013-09-06 07:40:05 +0300484 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
485 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
486 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300487
488 if (port_sel != PANEL_PORT_SELECT_VLV(port))
489 continue;
490
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300491 if (!pipe_check(dev_priv, pipe))
492 continue;
493
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300494 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300495 }
496
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300497 return INVALID_PIPE;
498}
499
500static void
501vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
502{
503 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
504 struct drm_device *dev = intel_dig_port->base.base.dev;
505 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300506 enum port port = intel_dig_port->port;
507
508 lockdep_assert_held(&dev_priv->pps_mutex);
509
510 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300511 /* first pick one where the panel is on */
512 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
513 vlv_pipe_has_pp_on);
514 /* didn't find one? pick one where vdd is on */
515 if (intel_dp->pps_pipe == INVALID_PIPE)
516 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
517 vlv_pipe_has_vdd_on);
518 /* didn't find one? pick one with just the correct port */
519 if (intel_dp->pps_pipe == INVALID_PIPE)
520 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
521 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300522
523 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
524 if (intel_dp->pps_pipe == INVALID_PIPE) {
525 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
526 port_name(port));
527 return;
528 }
529
530 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
531 port_name(port), pipe_name(intel_dp->pps_pipe));
532
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300533 intel_dp_init_panel_power_sequencer(dev, intel_dp);
534 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300535}
536
Ville Syrjälä773538e82014-09-04 14:54:56 +0300537void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
538{
539 struct drm_device *dev = dev_priv->dev;
540 struct intel_encoder *encoder;
541
542 if (WARN_ON(!IS_VALLEYVIEW(dev)))
543 return;
544
545 /*
546 * We can't grab pps_mutex here due to deadlock with power_domain
547 * mutex when power_domain functions are called while holding pps_mutex.
548 * That also means that in order to use pps_pipe the code needs to
549 * hold both a power domain reference and pps_mutex, and the power domain
550 * reference get/put must be done while _not_ holding pps_mutex.
551 * pps_{lock,unlock}() do these steps in the correct order, so one
552 * should use them always.
553 */
554
555 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
556 struct intel_dp *intel_dp;
557
558 if (encoder->type != INTEL_OUTPUT_EDP)
559 continue;
560
561 intel_dp = enc_to_intel_dp(&encoder->base);
562 intel_dp->pps_pipe = INVALID_PIPE;
563 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300564}
565
566static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
567{
568 struct drm_device *dev = intel_dp_to_dev(intel_dp);
569
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530570 if (IS_BROXTON(dev))
571 return BXT_PP_CONTROL(0);
572 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300573 return PCH_PP_CONTROL;
574 else
575 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
576}
577
578static u32 _pp_stat_reg(struct intel_dp *intel_dp)
579{
580 struct drm_device *dev = intel_dp_to_dev(intel_dp);
581
Vandana Kannanb0a08be2015-06-18 11:00:55 +0530582 if (IS_BROXTON(dev))
583 return BXT_PP_STATUS(0);
584 else if (HAS_PCH_SPLIT(dev))
Jani Nikulabf13e812013-09-06 07:40:05 +0300585 return PCH_PP_STATUS;
586 else
587 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
588}
589
Clint Taylor01527b32014-07-07 13:01:46 -0700590/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
591 This function only applicable when panel PM state is not to be tracked */
592static int edp_notify_handler(struct notifier_block *this, unsigned long code,
593 void *unused)
594{
595 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
596 edp_notifier);
597 struct drm_device *dev = intel_dp_to_dev(intel_dp);
598 struct drm_i915_private *dev_priv = dev->dev_private;
599 u32 pp_div;
600 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700601
602 if (!is_edp(intel_dp) || code != SYS_RESTART)
603 return 0;
604
Ville Syrjälä773538e82014-09-04 14:54:56 +0300605 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300606
Clint Taylor01527b32014-07-07 13:01:46 -0700607 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300608 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
609
Clint Taylor01527b32014-07-07 13:01:46 -0700610 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
611 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
612 pp_div = I915_READ(pp_div_reg);
613 pp_div &= PP_REFERENCE_DIVIDER_MASK;
614
615 /* 0x1F write to PP_DIV_REG sets max cycle delay */
616 I915_WRITE(pp_div_reg, pp_div | 0x1F);
617 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
618 msleep(intel_dp->panel_power_cycle_delay);
619 }
620
Ville Syrjälä773538e82014-09-04 14:54:56 +0300621 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300622
Clint Taylor01527b32014-07-07 13:01:46 -0700623 return 0;
624}
625
Daniel Vetter4be73782014-01-17 14:39:48 +0100626static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700627{
Paulo Zanoni30add222012-10-26 19:05:45 -0200628 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700629 struct drm_i915_private *dev_priv = dev->dev_private;
630
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300631 lockdep_assert_held(&dev_priv->pps_mutex);
632
Ville Syrjälä9a423562014-10-16 21:29:48 +0300633 if (IS_VALLEYVIEW(dev) &&
634 intel_dp->pps_pipe == INVALID_PIPE)
635 return false;
636
Jani Nikulabf13e812013-09-06 07:40:05 +0300637 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700638}
639
Daniel Vetter4be73782014-01-17 14:39:48 +0100640static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700641{
Paulo Zanoni30add222012-10-26 19:05:45 -0200642 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700643 struct drm_i915_private *dev_priv = dev->dev_private;
644
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300645 lockdep_assert_held(&dev_priv->pps_mutex);
646
Ville Syrjälä9a423562014-10-16 21:29:48 +0300647 if (IS_VALLEYVIEW(dev) &&
648 intel_dp->pps_pipe == INVALID_PIPE)
649 return false;
650
Ville Syrjälä773538e82014-09-04 14:54:56 +0300651 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700652}
653
Keith Packard9b984da2011-09-19 13:54:47 -0700654static void
655intel_dp_check_edp(struct intel_dp *intel_dp)
656{
Paulo Zanoni30add222012-10-26 19:05:45 -0200657 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700658 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700659
Keith Packard9b984da2011-09-19 13:54:47 -0700660 if (!is_edp(intel_dp))
661 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700662
Daniel Vetter4be73782014-01-17 14:39:48 +0100663 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700664 WARN(1, "eDP powered off while attempting aux channel communication.\n");
665 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300666 I915_READ(_pp_stat_reg(intel_dp)),
667 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700668 }
669}
670
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100671static uint32_t
672intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
673{
674 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
675 struct drm_device *dev = intel_dig_port->base.base.dev;
676 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300677 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100678 uint32_t status;
679 bool done;
680
Daniel Vetteref04f002012-12-01 21:03:59 +0100681#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100682 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300683 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300684 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100685 else
686 done = wait_for_atomic(C, 10) == 0;
687 if (!done)
688 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
689 has_aux_irq);
690#undef C
691
692 return status;
693}
694
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000695static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
696{
697 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
698 struct drm_device *dev = intel_dig_port->base.base.dev;
699
700 /*
701 * The clock divider is based off the hrawclk, and would like to run at
702 * 2MHz. So, take the hrawclk value and divide by 2 and use that
703 */
704 return index ? 0 : intel_hrawclk(dev) / 2;
705}
706
707static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
708{
709 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
710 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300711 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000712
713 if (index)
714 return 0;
715
716 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä05024da2015-06-03 15:45:08 +0300717 return DIV_ROUND_UP(dev_priv->cdclk_freq, 2000);
718
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000719 } else {
720 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
721 }
722}
723
724static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300725{
726 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
727 struct drm_device *dev = intel_dig_port->base.base.dev;
728 struct drm_i915_private *dev_priv = dev->dev_private;
729
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000730 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100731 if (index)
732 return 0;
Ville Syrjälä05024da2015-06-03 15:45:08 +0300733 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300734 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
735 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100736 switch (index) {
737 case 0: return 63;
738 case 1: return 72;
739 default: return 0;
740 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000741 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100742 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300743 }
744}
745
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000746static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
747{
748 return index ? 0 : 100;
749}
750
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000751static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
752{
753 /*
754 * SKL doesn't need us to program the AUX clock divider (Hardware will
755 * derive the clock from CDCLK automatically). We still implement the
756 * get_aux_clock_divider vfunc to plug-in into the existing code.
757 */
758 return index ? 0 : 1;
759}
760
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000761static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
762 bool has_aux_irq,
763 int send_bytes,
764 uint32_t aux_clock_divider)
765{
766 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
767 struct drm_device *dev = intel_dig_port->base.base.dev;
768 uint32_t precharge, timeout;
769
770 if (IS_GEN6(dev))
771 precharge = 3;
772 else
773 precharge = 5;
774
775 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
776 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
777 else
778 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
779
780 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000781 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000782 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000783 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000784 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000785 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000786 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
787 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000788 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000789}
790
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000791static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
792 bool has_aux_irq,
793 int send_bytes,
794 uint32_t unused)
795{
796 return DP_AUX_CH_CTL_SEND_BUSY |
797 DP_AUX_CH_CTL_DONE |
798 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
799 DP_AUX_CH_CTL_TIME_OUT_ERROR |
800 DP_AUX_CH_CTL_TIME_OUT_1600us |
801 DP_AUX_CH_CTL_RECEIVE_ERROR |
802 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
803 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
804}
805
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100807intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200808 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700809 uint8_t *recv, int recv_size)
810{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200811 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
812 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700813 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300814 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700815 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100816 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100817 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700818 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000819 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100820 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200821 bool vdd;
822
Ville Syrjälä773538e82014-09-04 14:54:56 +0300823 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300824
Ville Syrjälä72c35002014-08-18 22:16:00 +0300825 /*
826 * We will be called with VDD already enabled for dpcd/edid/oui reads.
827 * In such cases we want to leave VDD enabled and it's up to upper layers
828 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
829 * ourselves.
830 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300831 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100832
833 /* dp aux is extremely sensitive to irq latency, hence request the
834 * lowest possible wakeup latency and so prevent the cpu from going into
835 * deep sleep states.
836 */
837 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700838
Keith Packard9b984da2011-09-19 13:54:47 -0700839 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800840
Paulo Zanonic67a4702013-08-19 13:18:09 -0300841 intel_aux_display_runtime_get(dev_priv);
842
Jesse Barnes11bee432011-08-01 15:02:20 -0700843 /* Try to wait for any previous AUX channel activity */
844 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100845 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700846 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
847 break;
848 msleep(1);
849 }
850
851 if (try == 3) {
852 WARN(1, "dp_aux_ch not started status 0x%08x\n",
853 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100854 ret = -EBUSY;
855 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100856 }
857
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300858 /* Only 5 data registers! */
859 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
860 ret = -E2BIG;
861 goto out;
862 }
863
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000864 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000865 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
866 has_aux_irq,
867 send_bytes,
868 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000869
Chris Wilsonbc866252013-07-21 16:00:03 +0100870 /* Must try at least 3 times according to DP spec */
871 for (try = 0; try < 5; try++) {
872 /* Load the send data into the aux channel data registers */
873 for (i = 0; i < send_bytes; i += 4)
874 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800875 intel_dp_pack_aux(send + i,
876 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400877
Chris Wilsonbc866252013-07-21 16:00:03 +0100878 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000879 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100880
Chris Wilsonbc866252013-07-21 16:00:03 +0100881 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400882
Chris Wilsonbc866252013-07-21 16:00:03 +0100883 /* Clear done status and any errors */
884 I915_WRITE(ch_ctl,
885 status |
886 DP_AUX_CH_CTL_DONE |
887 DP_AUX_CH_CTL_TIME_OUT_ERROR |
888 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400889
Todd Previte74ebf292015-04-15 08:38:41 -0700890 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100891 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700892
893 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
894 * 400us delay required for errors and timeouts
895 * Timeout errors from the HW already meet this
896 * requirement so skip to next iteration
897 */
898 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
899 usleep_range(400, 500);
900 continue;
901 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100902 if (status & DP_AUX_CH_CTL_DONE)
903 break;
904 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100905 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700906 break;
907 }
908
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700909 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700910 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100911 ret = -EBUSY;
912 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700913 }
914
915 /* Check for timeout or receive error.
916 * Timeouts occur when the sink is not connected
917 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700918 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700919 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100920 ret = -EIO;
921 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700922 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700923
924 /* Timeouts occur when the device isn't connected, so they're
925 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700926 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800927 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100928 ret = -ETIMEDOUT;
929 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700930 }
931
932 /* Unload any bytes sent back from the other side */
933 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
934 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700935 if (recv_bytes > recv_size)
936 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400937
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100938 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800939 intel_dp_unpack_aux(I915_READ(ch_data + i),
940 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700941
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100942 ret = recv_bytes;
943out:
944 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300945 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100946
Jani Nikula884f19e2014-03-14 16:51:14 +0200947 if (vdd)
948 edp_panel_vdd_off(intel_dp, false);
949
Ville Syrjälä773538e82014-09-04 14:54:56 +0300950 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300951
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100952 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700953}
954
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300955#define BARE_ADDRESS_SIZE 3
956#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200957static ssize_t
958intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700959{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200960 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
961 uint8_t txbuf[20], rxbuf[20];
962 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700963 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700964
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200965 txbuf[0] = (msg->request << 4) |
966 ((msg->address >> 16) & 0xf);
967 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200968 txbuf[2] = msg->address & 0xff;
969 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300970
Jani Nikula9d1a1032014-03-14 16:51:15 +0200971 switch (msg->request & ~DP_AUX_I2C_MOT) {
972 case DP_AUX_NATIVE_WRITE:
973 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300974 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200975 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200976
Jani Nikula9d1a1032014-03-14 16:51:15 +0200977 if (WARN_ON(txsize > 20))
978 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700979
Jani Nikula9d1a1032014-03-14 16:51:15 +0200980 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700981
Jani Nikula9d1a1032014-03-14 16:51:15 +0200982 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
983 if (ret > 0) {
984 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700985
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200986 if (ret > 1) {
987 /* Number of bytes written in a short write. */
988 ret = clamp_t(int, rxbuf[1], 0, msg->size);
989 } else {
990 /* Return payload size. */
991 ret = msg->size;
992 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700993 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200994 break;
995
996 case DP_AUX_NATIVE_READ:
997 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300998 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200999 rxsize = msg->size + 1;
1000
1001 if (WARN_ON(rxsize > 20))
1002 return -E2BIG;
1003
1004 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1005 if (ret > 0) {
1006 msg->reply = rxbuf[0] >> 4;
1007 /*
1008 * Assume happy day, and copy the data. The caller is
1009 * expected to check msg->reply before touching it.
1010 *
1011 * Return payload size.
1012 */
1013 ret--;
1014 memcpy(msg->buffer, rxbuf + 1, ret);
1015 }
1016 break;
1017
1018 default:
1019 ret = -EINVAL;
1020 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001021 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001022
Jani Nikula9d1a1032014-03-14 16:51:15 +02001023 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001024}
1025
Jani Nikula9d1a1032014-03-14 16:51:15 +02001026static void
1027intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001028{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001029 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001030 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1031 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001032 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001033 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001034
Jani Nikula33ad6622014-03-14 16:51:16 +02001035 switch (port) {
1036 case PORT_A:
1037 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001038 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001039 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001040 case PORT_B:
1041 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001042 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001043 break;
1044 case PORT_C:
1045 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001046 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001047 break;
1048 case PORT_D:
1049 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001050 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001051 break;
1052 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001053 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001054 }
1055
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001056 /*
1057 * The AUX_CTL register is usually DP_CTL + 0x10.
1058 *
1059 * On Haswell and Broadwell though:
1060 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1061 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1062 *
1063 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1064 */
1065 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001066 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001067
Jani Nikula0b998362014-03-14 16:51:17 +02001068 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001069 intel_dp->aux.dev = dev->dev;
1070 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001071
Jani Nikula0b998362014-03-14 16:51:17 +02001072 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1073 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001074
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001075 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001076 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001077 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001078 name, ret);
1079 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001080 }
David Flynn8316f332010-12-08 16:10:21 +00001081
Jani Nikula0b998362014-03-14 16:51:17 +02001082 ret = sysfs_create_link(&connector->base.kdev->kobj,
1083 &intel_dp->aux.ddc.dev.kobj,
1084 intel_dp->aux.ddc.dev.kobj.name);
1085 if (ret < 0) {
1086 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001087 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001088 }
1089}
1090
Imre Deak80f65de2014-02-11 17:12:49 +02001091static void
1092intel_dp_connector_unregister(struct intel_connector *intel_connector)
1093{
1094 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1095
Dave Airlie0e32b392014-05-02 14:02:48 +10001096 if (!intel_connector->mst_port)
1097 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1098 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001099 intel_connector_unregister(intel_connector);
1100}
1101
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001102static void
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301103skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
Damien Lespiau5416d872014-11-14 17:24:33 +00001104{
1105 u32 ctrl1;
1106
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001107 memset(&pipe_config->dpll_hw_state, 0,
1108 sizeof(pipe_config->dpll_hw_state));
1109
Damien Lespiau5416d872014-11-14 17:24:33 +00001110 pipe_config->ddi_pll_sel = SKL_DPLL0;
1111 pipe_config->dpll_hw_state.cfgcr1 = 0;
1112 pipe_config->dpll_hw_state.cfgcr2 = 0;
1113
1114 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301115 switch (link_clock / 2) {
1116 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001117 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001118 SKL_DPLL0);
1119 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301120 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001121 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001122 SKL_DPLL0);
1123 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301124 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001125 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001126 SKL_DPLL0);
1127 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301128 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001129 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301130 SKL_DPLL0);
1131 break;
1132 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1133 results in CDCLK change. Need to handle the change of CDCLK by
1134 disabling pipes and re-enabling them */
1135 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001136 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301137 SKL_DPLL0);
1138 break;
1139 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001140 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301141 SKL_DPLL0);
1142 break;
1143
Damien Lespiau5416d872014-11-14 17:24:33 +00001144 }
1145 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1146}
1147
1148static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001149hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetter0e503382014-07-04 11:26:04 -03001150{
1151 switch (link_bw) {
1152 case DP_LINK_BW_1_62:
1153 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1154 break;
1155 case DP_LINK_BW_2_7:
1156 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1157 break;
1158 case DP_LINK_BW_5_4:
1159 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1160 break;
1161 }
1162}
1163
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301164static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001165intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301166{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001167 if (intel_dp->num_sink_rates) {
1168 *sink_rates = intel_dp->sink_rates;
1169 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301170 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001171
1172 *sink_rates = default_rates;
1173
1174 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301175}
1176
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301177static int
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001178intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301179{
Sonika Jindal64987fc2015-05-26 17:50:13 +05301180 if (IS_BROXTON(dev)) {
1181 *source_rates = bxt_rates;
1182 return ARRAY_SIZE(bxt_rates);
1183 } else if (IS_SKYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301184 *source_rates = skl_rates;
1185 return ARRAY_SIZE(skl_rates);
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +02001186 } else if (IS_CHERRYVIEW(dev)) {
1187 *source_rates = chv_rates;
1188 return ARRAY_SIZE(chv_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301189 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001190
1191 *source_rates = default_rates;
1192
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001193 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
1194 /* WaDisableHBR2:skl */
1195 return (DP_LINK_BW_2_7 >> 3) + 1;
1196 else if (INTEL_INFO(dev)->gen >= 8 ||
1197 (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
1198 return (DP_LINK_BW_5_4 >> 3) + 1;
1199 else
1200 return (DP_LINK_BW_2_7 >> 3) + 1;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301201}
1202
Daniel Vetter0e503382014-07-04 11:26:04 -03001203static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001204intel_dp_set_clock(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001205 struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001206{
1207 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001208 const struct dp_link_dpll *divisor = NULL;
1209 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001210
1211 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001212 divisor = gen4_dpll;
1213 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001214 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001215 divisor = pch_dpll;
1216 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001217 } else if (IS_CHERRYVIEW(dev)) {
1218 divisor = chv_dpll;
1219 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001220 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001221 divisor = vlv_dpll;
1222 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001223 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001224
1225 if (divisor && count) {
1226 for (i = 0; i < count; i++) {
1227 if (link_bw == divisor[i].link_bw) {
1228 pipe_config->dpll = divisor[i].dpll;
1229 pipe_config->clock_set = true;
1230 break;
1231 }
1232 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001233 }
1234}
1235
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001236static int intersect_rates(const int *source_rates, int source_len,
1237 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001238 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301239{
1240 int i = 0, j = 0, k = 0;
1241
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301242 while (i < source_len && j < sink_len) {
1243 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001244 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1245 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001246 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301247 ++k;
1248 ++i;
1249 ++j;
1250 } else if (source_rates[i] < sink_rates[j]) {
1251 ++i;
1252 } else {
1253 ++j;
1254 }
1255 }
1256 return k;
1257}
1258
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001259static int intel_dp_common_rates(struct intel_dp *intel_dp,
1260 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001261{
1262 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1263 const int *source_rates, *sink_rates;
1264 int source_len, sink_len;
1265
1266 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1267 source_len = intel_dp_source_rates(dev, &source_rates);
1268
1269 return intersect_rates(source_rates, source_len,
1270 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001271 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001272}
1273
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001274static void snprintf_int_array(char *str, size_t len,
1275 const int *array, int nelem)
1276{
1277 int i;
1278
1279 str[0] = '\0';
1280
1281 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001282 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001283 if (r >= len)
1284 return;
1285 str += r;
1286 len -= r;
1287 }
1288}
1289
1290static void intel_dp_print_rates(struct intel_dp *intel_dp)
1291{
1292 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1293 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001294 int source_len, sink_len, common_len;
1295 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001296 char str[128]; /* FIXME: too big for stack? */
1297
1298 if ((drm_debug & DRM_UT_KMS) == 0)
1299 return;
1300
1301 source_len = intel_dp_source_rates(dev, &source_rates);
1302 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1303 DRM_DEBUG_KMS("source rates: %s\n", str);
1304
1305 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1306 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1307 DRM_DEBUG_KMS("sink rates: %s\n", str);
1308
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001309 common_len = intel_dp_common_rates(intel_dp, common_rates);
1310 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1311 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001312}
1313
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001314static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301315{
1316 int i = 0;
1317
1318 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1319 if (find == rates[i])
1320 break;
1321
1322 return i;
1323}
1324
Ville Syrjälä50fec212015-03-12 17:10:34 +02001325int
1326intel_dp_max_link_rate(struct intel_dp *intel_dp)
1327{
1328 int rates[DP_MAX_SUPPORTED_RATES] = {};
1329 int len;
1330
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001331 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001332 if (WARN_ON(len <= 0))
1333 return 162000;
1334
1335 return rates[rate_to_index(0, rates) - 1];
1336}
1337
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001338int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1339{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001340 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001341}
1342
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001343bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001344intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001345 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001346{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001347 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001348 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001349 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001350 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001351 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001352 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001353 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001354 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001355 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001356 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001357 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001358 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301359 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001360 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001361 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001362 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1363 int common_len;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301364
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001365 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301366
1367 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001368 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301369
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001370 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001371
Imre Deakbc7d38a2013-05-16 14:40:36 +03001372 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001373 pipe_config->has_pch_encoder = true;
1374
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001375 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001376 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001377 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001378
Jani Nikuladd06f902012-10-19 14:51:50 +03001379 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1380 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1381 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001382
1383 if (INTEL_INFO(dev)->gen >= 9) {
1384 int ret;
Maarten Lankhorst86adf9d2015-06-22 09:50:32 +02001385 ret = skl_update_scaler_crtc(pipe_config, 0);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001386 if (ret)
1387 return ret;
1388 }
1389
Jesse Barnes2dd24552013-04-25 12:55:01 -07001390 if (!HAS_PCH_SPLIT(dev))
1391 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1392 intel_connector->panel.fitting_mode);
1393 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001394 intel_pch_panel_fitting(intel_crtc, pipe_config,
1395 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001396 }
1397
Daniel Vettercb1793c2012-06-04 18:39:21 +02001398 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001399 return false;
1400
Daniel Vetter083f9562012-04-20 20:23:49 +02001401 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301402 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001403 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001404 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001405
Daniel Vetter36008362013-03-27 00:44:59 +01001406 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1407 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001408 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001409 if (is_edp(intel_dp)) {
1410 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1411 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1412 dev_priv->vbt.edp_bpp);
1413 bpp = dev_priv->vbt.edp_bpp;
1414 }
1415
Jani Nikula344c5bb2014-09-09 11:25:13 +03001416 /*
1417 * Use the maximum clock and number of lanes the eDP panel
1418 * advertizes being capable of. The panels are generally
1419 * designed to support only a single clock and lane
1420 * configuration, and typically these values correspond to the
1421 * native resolution of the panel.
1422 */
1423 min_lane_count = max_lane_count;
1424 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001425 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001426
Daniel Vetter36008362013-03-27 00:44:59 +01001427 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001428 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1429 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001430
Dave Airliec6930992014-07-14 11:04:39 +10001431 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301432 for (lane_count = min_lane_count;
1433 lane_count <= max_lane_count;
1434 lane_count <<= 1) {
1435
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001436 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001437 link_avail = intel_dp_max_data_rate(link_clock,
1438 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001439
Daniel Vetter36008362013-03-27 00:44:59 +01001440 if (mode_rate <= link_avail) {
1441 goto found;
1442 }
1443 }
1444 }
1445 }
1446
1447 return false;
1448
1449found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001450 if (intel_dp->color_range_auto) {
1451 /*
1452 * See:
1453 * CEA-861-E - 5.1 Default Encoding Parameters
1454 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1455 */
Thierry Reding18316c82012-12-20 15:41:44 +01001456 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001457 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1458 else
1459 intel_dp->color_range = 0;
1460 }
1461
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001462 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001463 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001464
Daniel Vetter36008362013-03-27 00:44:59 +01001465 intel_dp->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301466
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001467 if (intel_dp->num_sink_rates) {
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001468 intel_dp->link_bw = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301469 intel_dp->rate_select =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001470 intel_dp_rate_select(intel_dp, common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001471 } else {
1472 intel_dp->link_bw =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001473 drm_dp_link_rate_to_bw_code(common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001474 intel_dp->rate_select = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301475 }
1476
Daniel Vetter657445f2013-05-04 10:09:18 +02001477 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001478 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001479
Daniel Vetter36008362013-03-27 00:44:59 +01001480 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1481 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001482 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001483 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1484 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001485
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001486 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001487 adjusted_mode->crtc_clock,
1488 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001489 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001490
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301491 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301492 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001493 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301494 intel_link_compute_m_n(bpp, lane_count,
1495 intel_connector->panel.downclock_mode->clock,
1496 pipe_config->port_clock,
1497 &pipe_config->dp_m2_n2);
1498 }
1499
Damien Lespiau5416d872014-11-14 17:24:33 +00001500 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001501 skl_edp_set_pll_config(pipe_config, common_rates[clock]);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301502 else if (IS_BROXTON(dev))
1503 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001504 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001505 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1506 else
1507 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001508
Daniel Vetter36008362013-03-27 00:44:59 +01001509 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001510}
1511
Daniel Vetter7c62a162013-06-01 17:16:20 +02001512static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001513{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001514 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1515 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1516 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001517 struct drm_i915_private *dev_priv = dev->dev_private;
1518 u32 dpa_ctl;
1519
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001520 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1521 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001522 dpa_ctl = I915_READ(DP_A);
1523 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1524
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001525 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001526 /* For a long time we've carried around a ILK-DevA w/a for the
1527 * 160MHz clock. If we're really unlucky, it's still required.
1528 */
1529 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001530 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001531 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001532 } else {
1533 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001534 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001535 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001536
Daniel Vetterea9b6002012-11-29 15:59:31 +01001537 I915_WRITE(DP_A, dpa_ctl);
1538
1539 POSTING_READ(DP_A);
1540 udelay(500);
1541}
1542
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001543static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001544{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001545 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001546 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001547 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001548 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001549 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001550 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001551
Keith Packard417e8222011-11-01 19:54:11 -07001552 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001553 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001554 *
1555 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001556 * SNB CPU
1557 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001558 * CPT PCH
1559 *
1560 * IBX PCH and CPU are the same for almost everything,
1561 * except that the CPU DP PLL is configured in this
1562 * register
1563 *
1564 * CPT PCH is quite different, having many bits moved
1565 * to the TRANS_DP_CTL register instead. That
1566 * configuration happens (oddly) in ironlake_pch_enable
1567 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001568
Keith Packard417e8222011-11-01 19:54:11 -07001569 /* Preserve the BIOS-computed detected bit. This is
1570 * supposed to be read-only.
1571 */
1572 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001573
Keith Packard417e8222011-11-01 19:54:11 -07001574 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001575 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001576 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001577
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001578 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001579 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001580
Keith Packard417e8222011-11-01 19:54:11 -07001581 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001582
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001583 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001584 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1585 intel_dp->DP |= DP_SYNC_HS_HIGH;
1586 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1587 intel_dp->DP |= DP_SYNC_VS_HIGH;
1588 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1589
Jani Nikula6aba5b62013-10-04 15:08:10 +03001590 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001591 intel_dp->DP |= DP_ENHANCED_FRAMING;
1592
Daniel Vetter7c62a162013-06-01 17:16:20 +02001593 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001594 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001595 u32 trans_dp;
1596
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001597 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001598
1599 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1600 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1601 trans_dp |= TRANS_DP_ENH_FRAMING;
1602 else
1603 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1604 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001605 } else {
Jesse Barnesb2634012013-03-28 09:55:40 -07001606 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001607 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001608
1609 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1610 intel_dp->DP |= DP_SYNC_HS_HIGH;
1611 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1612 intel_dp->DP |= DP_SYNC_VS_HIGH;
1613 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1614
Jani Nikula6aba5b62013-10-04 15:08:10 +03001615 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001616 intel_dp->DP |= DP_ENHANCED_FRAMING;
1617
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001618 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001619 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001620 else if (crtc->pipe == PIPE_B)
1621 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001622 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001623}
1624
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001625#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1626#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001627
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001628#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1629#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001630
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001631#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1632#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001633
Daniel Vetter4be73782014-01-17 14:39:48 +01001634static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001635 u32 mask,
1636 u32 value)
1637{
Paulo Zanoni30add222012-10-26 19:05:45 -02001638 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001639 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001640 u32 pp_stat_reg, pp_ctrl_reg;
1641
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001642 lockdep_assert_held(&dev_priv->pps_mutex);
1643
Jani Nikulabf13e812013-09-06 07:40:05 +03001644 pp_stat_reg = _pp_stat_reg(intel_dp);
1645 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001646
1647 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001648 mask, value,
1649 I915_READ(pp_stat_reg),
1650 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001651
Jesse Barnes453c5422013-03-28 09:55:41 -07001652 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001653 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001654 I915_READ(pp_stat_reg),
1655 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001656 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001657
1658 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001659}
1660
Daniel Vetter4be73782014-01-17 14:39:48 +01001661static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001662{
1663 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001664 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001665}
1666
Daniel Vetter4be73782014-01-17 14:39:48 +01001667static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001668{
Keith Packardbd943152011-09-18 23:09:52 -07001669 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001670 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001671}
Keith Packardbd943152011-09-18 23:09:52 -07001672
Daniel Vetter4be73782014-01-17 14:39:48 +01001673static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001674{
1675 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001676
1677 /* When we disable the VDD override bit last we have to do the manual
1678 * wait. */
1679 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1680 intel_dp->panel_power_cycle_delay);
1681
Daniel Vetter4be73782014-01-17 14:39:48 +01001682 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001683}
Keith Packardbd943152011-09-18 23:09:52 -07001684
Daniel Vetter4be73782014-01-17 14:39:48 +01001685static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001686{
1687 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1688 intel_dp->backlight_on_delay);
1689}
1690
Daniel Vetter4be73782014-01-17 14:39:48 +01001691static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001692{
1693 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1694 intel_dp->backlight_off_delay);
1695}
Keith Packard99ea7122011-11-01 19:57:50 -07001696
Keith Packard832dd3c2011-11-01 19:34:06 -07001697/* Read the current pp_control value, unlocking the register if it
1698 * is locked
1699 */
1700
Jesse Barnes453c5422013-03-28 09:55:41 -07001701static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001702{
Jesse Barnes453c5422013-03-28 09:55:41 -07001703 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1704 struct drm_i915_private *dev_priv = dev->dev_private;
1705 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001706
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001707 lockdep_assert_held(&dev_priv->pps_mutex);
1708
Jani Nikulabf13e812013-09-06 07:40:05 +03001709 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301710 if (!IS_BROXTON(dev)) {
1711 control &= ~PANEL_UNLOCK_MASK;
1712 control |= PANEL_UNLOCK_REGS;
1713 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001714 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001715}
1716
Ville Syrjälä951468f2014-09-04 14:55:31 +03001717/*
1718 * Must be paired with edp_panel_vdd_off().
1719 * Must hold pps_mutex around the whole on/off sequence.
1720 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1721 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001722static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001723{
Paulo Zanoni30add222012-10-26 19:05:45 -02001724 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001725 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1726 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001727 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001728 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001729 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001730 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001731 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001732
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001733 lockdep_assert_held(&dev_priv->pps_mutex);
1734
Keith Packard97af61f572011-09-28 16:23:51 -07001735 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001736 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001737
Egbert Eich2c623c12014-11-25 12:54:57 +01001738 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001739 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001740
Daniel Vetter4be73782014-01-17 14:39:48 +01001741 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001742 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001743
Imre Deak4e6e1a52014-03-27 17:45:11 +02001744 power_domain = intel_display_port_power_domain(intel_encoder);
1745 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001746
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001747 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1748 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001749
Daniel Vetter4be73782014-01-17 14:39:48 +01001750 if (!edp_have_panel_power(intel_dp))
1751 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001752
Jesse Barnes453c5422013-03-28 09:55:41 -07001753 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001754 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001755
Jani Nikulabf13e812013-09-06 07:40:05 +03001756 pp_stat_reg = _pp_stat_reg(intel_dp);
1757 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001758
1759 I915_WRITE(pp_ctrl_reg, pp);
1760 POSTING_READ(pp_ctrl_reg);
1761 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1762 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001763 /*
1764 * If the panel wasn't on, delay before accessing aux channel
1765 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001766 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001767 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1768 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001769 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001770 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001771
1772 return need_to_disable;
1773}
1774
Ville Syrjälä951468f2014-09-04 14:55:31 +03001775/*
1776 * Must be paired with intel_edp_panel_vdd_off() or
1777 * intel_edp_panel_off().
1778 * Nested calls to these functions are not allowed since
1779 * we drop the lock. Caller must use some higher level
1780 * locking to prevent nested calls from other threads.
1781 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001782void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001783{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001784 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001785
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001786 if (!is_edp(intel_dp))
1787 return;
1788
Ville Syrjälä773538e82014-09-04 14:54:56 +03001789 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001790 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001791 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001792
Rob Clarke2c719b2014-12-15 13:56:32 -05001793 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001794 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001795}
1796
Daniel Vetter4be73782014-01-17 14:39:48 +01001797static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001798{
Paulo Zanoni30add222012-10-26 19:05:45 -02001799 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001800 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001801 struct intel_digital_port *intel_dig_port =
1802 dp_to_dig_port(intel_dp);
1803 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1804 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001805 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001806 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001807
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001808 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001809
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001810 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001811
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001812 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001813 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001814
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001815 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1816 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001817
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001818 pp = ironlake_get_pp_control(intel_dp);
1819 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001820
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001821 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1822 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001823
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001824 I915_WRITE(pp_ctrl_reg, pp);
1825 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001826
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001827 /* Make sure sequencer is idle before allowing subsequent activity */
1828 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1829 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001830
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001831 if ((pp & POWER_TARGET_ON) == 0)
1832 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001833
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001834 power_domain = intel_display_port_power_domain(intel_encoder);
1835 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001836}
1837
Daniel Vetter4be73782014-01-17 14:39:48 +01001838static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001839{
1840 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1841 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001842
Ville Syrjälä773538e82014-09-04 14:54:56 +03001843 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001844 if (!intel_dp->want_panel_vdd)
1845 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001846 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001847}
1848
Imre Deakaba86892014-07-30 15:57:31 +03001849static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1850{
1851 unsigned long delay;
1852
1853 /*
1854 * Queue the timer to fire a long time from now (relative to the power
1855 * down delay) to keep the panel power up across a sequence of
1856 * operations.
1857 */
1858 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1859 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1860}
1861
Ville Syrjälä951468f2014-09-04 14:55:31 +03001862/*
1863 * Must be paired with edp_panel_vdd_on().
1864 * Must hold pps_mutex around the whole on/off sequence.
1865 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1866 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001867static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001868{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001869 struct drm_i915_private *dev_priv =
1870 intel_dp_to_dev(intel_dp)->dev_private;
1871
1872 lockdep_assert_held(&dev_priv->pps_mutex);
1873
Keith Packard97af61f572011-09-28 16:23:51 -07001874 if (!is_edp(intel_dp))
1875 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001876
Rob Clarke2c719b2014-12-15 13:56:32 -05001877 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001878 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001879
Keith Packardbd943152011-09-18 23:09:52 -07001880 intel_dp->want_panel_vdd = false;
1881
Imre Deakaba86892014-07-30 15:57:31 +03001882 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001883 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001884 else
1885 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001886}
1887
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001888static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001889{
Paulo Zanoni30add222012-10-26 19:05:45 -02001890 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001891 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001892 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001893 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001894
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001895 lockdep_assert_held(&dev_priv->pps_mutex);
1896
Keith Packard97af61f572011-09-28 16:23:51 -07001897 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001898 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001899
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001900 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1901 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001902
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001903 if (WARN(edp_have_panel_power(intel_dp),
1904 "eDP port %c panel power already on\n",
1905 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001906 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001907
Daniel Vetter4be73782014-01-17 14:39:48 +01001908 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001909
Jani Nikulabf13e812013-09-06 07:40:05 +03001910 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001911 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001912 if (IS_GEN5(dev)) {
1913 /* ILK workaround: disable reset around power sequence */
1914 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001915 I915_WRITE(pp_ctrl_reg, pp);
1916 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001917 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001918
Keith Packard1c0ae802011-09-19 13:59:29 -07001919 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001920 if (!IS_GEN5(dev))
1921 pp |= PANEL_POWER_RESET;
1922
Jesse Barnes453c5422013-03-28 09:55:41 -07001923 I915_WRITE(pp_ctrl_reg, pp);
1924 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001925
Daniel Vetter4be73782014-01-17 14:39:48 +01001926 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001927 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001928
Keith Packard05ce1a42011-09-29 16:33:01 -07001929 if (IS_GEN5(dev)) {
1930 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001931 I915_WRITE(pp_ctrl_reg, pp);
1932 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001933 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001934}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001935
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001936void intel_edp_panel_on(struct intel_dp *intel_dp)
1937{
1938 if (!is_edp(intel_dp))
1939 return;
1940
1941 pps_lock(intel_dp);
1942 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001943 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001944}
1945
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001946
1947static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001948{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001949 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1950 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001951 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001952 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001953 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001954 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001955 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001956
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001957 lockdep_assert_held(&dev_priv->pps_mutex);
1958
Keith Packard97af61f572011-09-28 16:23:51 -07001959 if (!is_edp(intel_dp))
1960 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001961
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001962 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1963 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001964
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001965 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1966 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001967
Jesse Barnes453c5422013-03-28 09:55:41 -07001968 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001969 /* We need to switch off panel power _and_ force vdd, for otherwise some
1970 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001971 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1972 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001973
Jani Nikulabf13e812013-09-06 07:40:05 +03001974 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001975
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001976 intel_dp->want_panel_vdd = false;
1977
Jesse Barnes453c5422013-03-28 09:55:41 -07001978 I915_WRITE(pp_ctrl_reg, pp);
1979 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001980
Paulo Zanonidce56b32013-12-19 14:29:40 -02001981 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001982 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001983
1984 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001985 power_domain = intel_display_port_power_domain(intel_encoder);
1986 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001987}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001988
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001989void intel_edp_panel_off(struct intel_dp *intel_dp)
1990{
1991 if (!is_edp(intel_dp))
1992 return;
1993
1994 pps_lock(intel_dp);
1995 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001996 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001997}
1998
Jani Nikula1250d102014-08-12 17:11:39 +03001999/* Enable backlight in the panel power control. */
2000static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002001{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002002 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2003 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002004 struct drm_i915_private *dev_priv = dev->dev_private;
2005 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002006 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002007
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002008 /*
2009 * If we enable the backlight right away following a panel power
2010 * on, we may see slight flicker as the panel syncs with the eDP
2011 * link. So delay a bit to make sure the image is solid before
2012 * allowing it to appear.
2013 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002014 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002015
Ville Syrjälä773538e82014-09-04 14:54:56 +03002016 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002017
Jesse Barnes453c5422013-03-28 09:55:41 -07002018 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002019 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002020
Jani Nikulabf13e812013-09-06 07:40:05 +03002021 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002022
2023 I915_WRITE(pp_ctrl_reg, pp);
2024 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002025
Ville Syrjälä773538e82014-09-04 14:54:56 +03002026 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002027}
2028
Jani Nikula1250d102014-08-12 17:11:39 +03002029/* Enable backlight PWM and backlight PP control. */
2030void intel_edp_backlight_on(struct intel_dp *intel_dp)
2031{
2032 if (!is_edp(intel_dp))
2033 return;
2034
2035 DRM_DEBUG_KMS("\n");
2036
2037 intel_panel_enable_backlight(intel_dp->attached_connector);
2038 _intel_edp_backlight_on(intel_dp);
2039}
2040
2041/* Disable backlight in the panel power control. */
2042static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002043{
Paulo Zanoni30add222012-10-26 19:05:45 -02002044 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002045 struct drm_i915_private *dev_priv = dev->dev_private;
2046 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002047 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002048
Keith Packardf01eca22011-09-28 16:48:10 -07002049 if (!is_edp(intel_dp))
2050 return;
2051
Ville Syrjälä773538e82014-09-04 14:54:56 +03002052 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002053
Jesse Barnes453c5422013-03-28 09:55:41 -07002054 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002055 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002056
Jani Nikulabf13e812013-09-06 07:40:05 +03002057 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002058
2059 I915_WRITE(pp_ctrl_reg, pp);
2060 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002061
Ville Syrjälä773538e82014-09-04 14:54:56 +03002062 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002063
Paulo Zanonidce56b32013-12-19 14:29:40 -02002064 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002065 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002066}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002067
Jani Nikula1250d102014-08-12 17:11:39 +03002068/* Disable backlight PP control and backlight PWM. */
2069void intel_edp_backlight_off(struct intel_dp *intel_dp)
2070{
2071 if (!is_edp(intel_dp))
2072 return;
2073
2074 DRM_DEBUG_KMS("\n");
2075
2076 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002077 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002078}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002079
Jani Nikula73580fb72014-08-12 17:11:41 +03002080/*
2081 * Hook for controlling the panel power control backlight through the bl_power
2082 * sysfs attribute. Take care to handle multiple calls.
2083 */
2084static void intel_edp_backlight_power(struct intel_connector *connector,
2085 bool enable)
2086{
2087 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002088 bool is_enabled;
2089
Ville Syrjälä773538e82014-09-04 14:54:56 +03002090 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002091 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002092 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002093
2094 if (is_enabled == enable)
2095 return;
2096
Jani Nikula23ba9372014-08-27 14:08:43 +03002097 DRM_DEBUG_KMS("panel power control backlight %s\n",
2098 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002099
2100 if (enable)
2101 _intel_edp_backlight_on(intel_dp);
2102 else
2103 _intel_edp_backlight_off(intel_dp);
2104}
2105
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002106static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002107{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002108 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2109 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2110 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002111 struct drm_i915_private *dev_priv = dev->dev_private;
2112 u32 dpa_ctl;
2113
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002114 assert_pipe_disabled(dev_priv,
2115 to_intel_crtc(crtc)->pipe);
2116
Jesse Barnesd240f202010-08-13 15:43:26 -07002117 DRM_DEBUG_KMS("\n");
2118 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002119 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2120 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2121
2122 /* We don't adjust intel_dp->DP while tearing down the link, to
2123 * facilitate link retraining (e.g. after hotplug). Hence clear all
2124 * enable bits here to ensure that we don't enable too much. */
2125 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2126 intel_dp->DP |= DP_PLL_ENABLE;
2127 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002128 POSTING_READ(DP_A);
2129 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002130}
2131
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002132static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002133{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002134 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2135 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2136 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002137 struct drm_i915_private *dev_priv = dev->dev_private;
2138 u32 dpa_ctl;
2139
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002140 assert_pipe_disabled(dev_priv,
2141 to_intel_crtc(crtc)->pipe);
2142
Jesse Barnesd240f202010-08-13 15:43:26 -07002143 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002144 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2145 "dp pll off, should be on\n");
2146 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2147
2148 /* We can't rely on the value tracked for the DP register in
2149 * intel_dp->DP because link_down must not change that (otherwise link
2150 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002151 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002152 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002153 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002154 udelay(200);
2155}
2156
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002157/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002158void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002159{
2160 int ret, i;
2161
2162 /* Should have a valid DPCD by this point */
2163 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2164 return;
2165
2166 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002167 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2168 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002169 } else {
2170 /*
2171 * When turning on, we need to retry for 1ms to give the sink
2172 * time to wake up.
2173 */
2174 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002175 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2176 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002177 if (ret == 1)
2178 break;
2179 msleep(1);
2180 }
2181 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002182
2183 if (ret != 1)
2184 DRM_DEBUG_KMS("failed to %s sink power state\n",
2185 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002186}
2187
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002188static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2189 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002190{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002191 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002192 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002193 struct drm_device *dev = encoder->base.dev;
2194 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002195 enum intel_display_power_domain power_domain;
2196 u32 tmp;
2197
2198 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002199 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002200 return false;
2201
2202 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002203
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002204 if (!(tmp & DP_PORT_EN))
2205 return false;
2206
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002207 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002208 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002209 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002210 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002211
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002212 for_each_pipe(dev_priv, p) {
2213 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2214 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2215 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002216 return true;
2217 }
2218 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002219
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002220 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2221 intel_dp->output_reg);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002222 } else if (IS_CHERRYVIEW(dev)) {
2223 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2224 } else {
2225 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002226 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002227
2228 return true;
2229}
2230
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002231static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002232 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002233{
2234 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002235 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002236 struct drm_device *dev = encoder->base.dev;
2237 struct drm_i915_private *dev_priv = dev->dev_private;
2238 enum port port = dp_to_dig_port(intel_dp)->port;
2239 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002240 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002241
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002242 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002243
2244 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002245
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002246 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002247 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2248 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2249 flags |= DRM_MODE_FLAG_PHSYNC;
2250 else
2251 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002252
Xiong Zhang63000ef2013-06-28 12:59:06 +08002253 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2254 flags |= DRM_MODE_FLAG_PVSYNC;
2255 else
2256 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002257 } else {
2258 if (tmp & DP_SYNC_HS_HIGH)
2259 flags |= DRM_MODE_FLAG_PHSYNC;
2260 else
2261 flags |= DRM_MODE_FLAG_NHSYNC;
2262
2263 if (tmp & DP_SYNC_VS_HIGH)
2264 flags |= DRM_MODE_FLAG_PVSYNC;
2265 else
2266 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002267 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002268
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002269 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002270
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002271 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2272 tmp & DP_COLOR_RANGE_16_235)
2273 pipe_config->limited_color_range = true;
2274
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002275 pipe_config->has_dp_encoder = true;
2276
2277 intel_dp_get_m_n(crtc, pipe_config);
2278
Ville Syrjälä18442d02013-09-13 16:00:08 +03002279 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002280 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2281 pipe_config->port_clock = 162000;
2282 else
2283 pipe_config->port_clock = 270000;
2284 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002285
2286 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2287 &pipe_config->dp_m_n);
2288
2289 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2290 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2291
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002292 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002293
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002294 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2295 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2296 /*
2297 * This is a big fat ugly hack.
2298 *
2299 * Some machines in UEFI boot mode provide us a VBT that has 18
2300 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2301 * unknown we fail to light up. Yet the same BIOS boots up with
2302 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2303 * max, not what it tells us to use.
2304 *
2305 * Note: This will still be broken if the eDP panel is not lit
2306 * up by the BIOS, and thus we can't get the mode at module
2307 * load.
2308 */
2309 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2310 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2311 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2312 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002313}
2314
Daniel Vettere8cb4552012-07-01 13:05:48 +02002315static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002316{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002317 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002318 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002319 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2320
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002321 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002322 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002323
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002324 if (HAS_PSR(dev) && !HAS_DDI(dev))
2325 intel_psr_disable(intel_dp);
2326
Daniel Vetter6cb49832012-05-20 17:14:50 +02002327 /* Make sure the panel is off before trying to change the mode. But also
2328 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002329 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002330 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002331 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002332 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002333
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002334 /* disable the port before the pipe on g4x */
2335 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002336 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002337}
2338
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002339static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002340{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002341 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002342 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002343
Ville Syrjälä49277c32014-03-31 18:21:26 +03002344 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002345 if (port == PORT_A)
2346 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002347}
2348
2349static void vlv_post_disable_dp(struct intel_encoder *encoder)
2350{
2351 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2352
2353 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002354}
2355
Ville Syrjälä580d3812014-04-09 13:29:00 +03002356static void chv_post_disable_dp(struct intel_encoder *encoder)
2357{
2358 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2359 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2360 struct drm_device *dev = encoder->base.dev;
2361 struct drm_i915_private *dev_priv = dev->dev_private;
2362 struct intel_crtc *intel_crtc =
2363 to_intel_crtc(encoder->base.crtc);
2364 enum dpio_channel ch = vlv_dport_to_channel(dport);
2365 enum pipe pipe = intel_crtc->pipe;
2366 u32 val;
2367
2368 intel_dp_link_down(intel_dp);
2369
Ville Syrjäläa5805162015-05-26 20:42:30 +03002370 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002371
2372 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002373 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002374 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002375 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002376
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002377 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2378 val |= CHV_PCS_REQ_SOFTRESET_EN;
2379 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2380
2381 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002382 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002383 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2384
2385 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2386 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2387 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002388
Ville Syrjäläa5805162015-05-26 20:42:30 +03002389 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002390}
2391
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002392static void
2393_intel_dp_set_link_train(struct intel_dp *intel_dp,
2394 uint32_t *DP,
2395 uint8_t dp_train_pat)
2396{
2397 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2398 struct drm_device *dev = intel_dig_port->base.base.dev;
2399 struct drm_i915_private *dev_priv = dev->dev_private;
2400 enum port port = intel_dig_port->port;
2401
2402 if (HAS_DDI(dev)) {
2403 uint32_t temp = I915_READ(DP_TP_CTL(port));
2404
2405 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2406 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2407 else
2408 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2409
2410 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2411 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2412 case DP_TRAINING_PATTERN_DISABLE:
2413 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2414
2415 break;
2416 case DP_TRAINING_PATTERN_1:
2417 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2418 break;
2419 case DP_TRAINING_PATTERN_2:
2420 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2421 break;
2422 case DP_TRAINING_PATTERN_3:
2423 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2424 break;
2425 }
2426 I915_WRITE(DP_TP_CTL(port), temp);
2427
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002428 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2429 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002430 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2431
2432 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2433 case DP_TRAINING_PATTERN_DISABLE:
2434 *DP |= DP_LINK_TRAIN_OFF_CPT;
2435 break;
2436 case DP_TRAINING_PATTERN_1:
2437 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2438 break;
2439 case DP_TRAINING_PATTERN_2:
2440 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2441 break;
2442 case DP_TRAINING_PATTERN_3:
2443 DRM_ERROR("DP training pattern 3 not supported\n");
2444 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2445 break;
2446 }
2447
2448 } else {
2449 if (IS_CHERRYVIEW(dev))
2450 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2451 else
2452 *DP &= ~DP_LINK_TRAIN_MASK;
2453
2454 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2455 case DP_TRAINING_PATTERN_DISABLE:
2456 *DP |= DP_LINK_TRAIN_OFF;
2457 break;
2458 case DP_TRAINING_PATTERN_1:
2459 *DP |= DP_LINK_TRAIN_PAT_1;
2460 break;
2461 case DP_TRAINING_PATTERN_2:
2462 *DP |= DP_LINK_TRAIN_PAT_2;
2463 break;
2464 case DP_TRAINING_PATTERN_3:
2465 if (IS_CHERRYVIEW(dev)) {
2466 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2467 } else {
2468 DRM_ERROR("DP training pattern 3 not supported\n");
2469 *DP |= DP_LINK_TRAIN_PAT_2;
2470 }
2471 break;
2472 }
2473 }
2474}
2475
2476static void intel_dp_enable_port(struct intel_dp *intel_dp)
2477{
2478 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2479 struct drm_i915_private *dev_priv = dev->dev_private;
2480
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002481 /* enable with pattern 1 (as per spec) */
2482 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2483 DP_TRAINING_PATTERN_1);
2484
2485 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2486 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002487
2488 /*
2489 * Magic for VLV/CHV. We _must_ first set up the register
2490 * without actually enabling the port, and then do another
2491 * write to enable the port. Otherwise link training will
2492 * fail when the power sequencer is freshly used for this port.
2493 */
2494 intel_dp->DP |= DP_PORT_EN;
2495
2496 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2497 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002498}
2499
Daniel Vettere8cb4552012-07-01 13:05:48 +02002500static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002501{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002502 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2503 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002504 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002505 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002506 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002507 unsigned int lane_mask = 0x0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002508
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002509 if (WARN_ON(dp_reg & DP_PORT_EN))
2510 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002511
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002512 pps_lock(intel_dp);
2513
2514 if (IS_VALLEYVIEW(dev))
2515 vlv_init_panel_power_sequencer(intel_dp);
2516
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002517 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002518
2519 edp_panel_vdd_on(intel_dp);
2520 edp_panel_on(intel_dp);
2521 edp_panel_vdd_off(intel_dp, true);
2522
2523 pps_unlock(intel_dp);
2524
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002525 if (IS_VALLEYVIEW(dev))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002526 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2527 lane_mask);
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002528
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002529 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2530 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002531 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002532 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002533
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002534 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002535 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2536 pipe_name(crtc->pipe));
2537 intel_audio_codec_enable(encoder);
2538 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002539}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002540
Jani Nikulaecff4f32013-09-06 07:38:29 +03002541static void g4x_enable_dp(struct intel_encoder *encoder)
2542{
Jani Nikula828f5c62013-09-05 16:44:45 +03002543 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2544
Jani Nikulaecff4f32013-09-06 07:38:29 +03002545 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002546 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002547}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002548
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002549static void vlv_enable_dp(struct intel_encoder *encoder)
2550{
Jani Nikula828f5c62013-09-05 16:44:45 +03002551 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2552
Daniel Vetter4be73782014-01-17 14:39:48 +01002553 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002554 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002555}
2556
Jani Nikulaecff4f32013-09-06 07:38:29 +03002557static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002558{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002559 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002560 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002561
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002562 intel_dp_prepare(encoder);
2563
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002564 /* Only ilk+ has port A */
2565 if (dport->port == PORT_A) {
2566 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002567 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002568 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002569}
2570
Ville Syrjälä83b84592014-10-16 21:29:51 +03002571static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2572{
2573 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2574 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2575 enum pipe pipe = intel_dp->pps_pipe;
2576 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2577
2578 edp_panel_vdd_off_sync(intel_dp);
2579
2580 /*
2581 * VLV seems to get confused when multiple power seqeuencers
2582 * have the same port selected (even if only one has power/vdd
2583 * enabled). The failure manifests as vlv_wait_port_ready() failing
2584 * CHV on the other hand doesn't seem to mind having the same port
2585 * selected in multiple power seqeuencers, but let's clear the
2586 * port select always when logically disconnecting a power sequencer
2587 * from a port.
2588 */
2589 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2590 pipe_name(pipe), port_name(intel_dig_port->port));
2591 I915_WRITE(pp_on_reg, 0);
2592 POSTING_READ(pp_on_reg);
2593
2594 intel_dp->pps_pipe = INVALID_PIPE;
2595}
2596
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002597static void vlv_steal_power_sequencer(struct drm_device *dev,
2598 enum pipe pipe)
2599{
2600 struct drm_i915_private *dev_priv = dev->dev_private;
2601 struct intel_encoder *encoder;
2602
2603 lockdep_assert_held(&dev_priv->pps_mutex);
2604
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002605 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2606 return;
2607
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002608 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2609 base.head) {
2610 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002611 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002612
2613 if (encoder->type != INTEL_OUTPUT_EDP)
2614 continue;
2615
2616 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002617 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002618
2619 if (intel_dp->pps_pipe != pipe)
2620 continue;
2621
2622 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002623 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002624
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002625 WARN(encoder->connectors_active,
2626 "stealing pipe %c power sequencer from active eDP port %c\n",
2627 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002628
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002629 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002630 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002631 }
2632}
2633
2634static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2635{
2636 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2637 struct intel_encoder *encoder = &intel_dig_port->base;
2638 struct drm_device *dev = encoder->base.dev;
2639 struct drm_i915_private *dev_priv = dev->dev_private;
2640 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002641
2642 lockdep_assert_held(&dev_priv->pps_mutex);
2643
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002644 if (!is_edp(intel_dp))
2645 return;
2646
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002647 if (intel_dp->pps_pipe == crtc->pipe)
2648 return;
2649
2650 /*
2651 * If another power sequencer was being used on this
2652 * port previously make sure to turn off vdd there while
2653 * we still have control of it.
2654 */
2655 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002656 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002657
2658 /*
2659 * We may be stealing the power
2660 * sequencer from another port.
2661 */
2662 vlv_steal_power_sequencer(dev, crtc->pipe);
2663
2664 /* now it's all ours */
2665 intel_dp->pps_pipe = crtc->pipe;
2666
2667 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2668 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2669
2670 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002671 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2672 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002673}
2674
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002675static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2676{
2677 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2678 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002679 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002680 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002681 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002682 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002683 int pipe = intel_crtc->pipe;
2684 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002685
Ville Syrjäläa5805162015-05-26 20:42:30 +03002686 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002687
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002688 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002689 val = 0;
2690 if (pipe)
2691 val |= (1<<21);
2692 else
2693 val &= ~(1<<21);
2694 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002695 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2696 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2697 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002698
Ville Syrjäläa5805162015-05-26 20:42:30 +03002699 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002700
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002701 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002702}
2703
Jani Nikulaecff4f32013-09-06 07:38:29 +03002704static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002705{
2706 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2707 struct drm_device *dev = encoder->base.dev;
2708 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002709 struct intel_crtc *intel_crtc =
2710 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002711 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002712 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002713
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002714 intel_dp_prepare(encoder);
2715
Jesse Barnes89b667f2013-04-18 14:51:36 -07002716 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002717 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002718 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002719 DPIO_PCS_TX_LANE2_RESET |
2720 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002721 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002722 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2723 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2724 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2725 DPIO_PCS_CLK_SOFT_RESET);
2726
2727 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002728 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2729 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2730 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002731 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002732}
2733
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002734static void chv_pre_enable_dp(struct intel_encoder *encoder)
2735{
2736 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2737 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2738 struct drm_device *dev = encoder->base.dev;
2739 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002740 struct intel_crtc *intel_crtc =
2741 to_intel_crtc(encoder->base.crtc);
2742 enum dpio_channel ch = vlv_dport_to_channel(dport);
2743 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002744 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002745 u32 val;
2746
Ville Syrjäläa5805162015-05-26 20:42:30 +03002747 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002748
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002749 /* allow hardware to manage TX FIFO reset source */
2750 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2751 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2752 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2753
2754 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2755 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2756 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2757
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002758 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002759 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002760 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002761 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002762
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002763 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2764 val |= CHV_PCS_REQ_SOFTRESET_EN;
2765 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2766
2767 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002768 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002769 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2770
2771 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2772 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2773 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002774
2775 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002776 for (i = 0; i < 4; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002777 /* Set the upar bit */
2778 data = (i == 1) ? 0x0 : 0x1;
2779 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2780 data << DPIO_UPAR_SHIFT);
2781 }
2782
2783 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002784 if (intel_crtc->config->port_clock > 270000)
2785 stagger = 0x18;
2786 else if (intel_crtc->config->port_clock > 135000)
2787 stagger = 0xd;
2788 else if (intel_crtc->config->port_clock > 67500)
2789 stagger = 0x7;
2790 else if (intel_crtc->config->port_clock > 33750)
2791 stagger = 0x4;
2792 else
2793 stagger = 0x2;
2794
2795 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2796 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2797 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2798
2799 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2800 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2801 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2802
2803 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2804 DPIO_LANESTAGGER_STRAP(stagger) |
2805 DPIO_LANESTAGGER_STRAP_OVRD |
2806 DPIO_TX1_STAGGER_MASK(0x1f) |
2807 DPIO_TX1_STAGGER_MULT(6) |
2808 DPIO_TX2_STAGGER_MULT(0));
2809
2810 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2811 DPIO_LANESTAGGER_STRAP(stagger) |
2812 DPIO_LANESTAGGER_STRAP_OVRD |
2813 DPIO_TX1_STAGGER_MASK(0x1f) |
2814 DPIO_TX1_STAGGER_MULT(7) |
2815 DPIO_TX2_STAGGER_MULT(5));
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002816
Ville Syrjäläa5805162015-05-26 20:42:30 +03002817 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002818
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002819 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002820}
2821
Ville Syrjälä9197c882014-04-09 13:29:05 +03002822static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2823{
2824 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2825 struct drm_device *dev = encoder->base.dev;
2826 struct drm_i915_private *dev_priv = dev->dev_private;
2827 struct intel_crtc *intel_crtc =
2828 to_intel_crtc(encoder->base.crtc);
2829 enum dpio_channel ch = vlv_dport_to_channel(dport);
2830 enum pipe pipe = intel_crtc->pipe;
2831 u32 val;
2832
Ville Syrjälä625695f2014-06-28 02:04:02 +03002833 intel_dp_prepare(encoder);
2834
Ville Syrjäläa5805162015-05-26 20:42:30 +03002835 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002836
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002837 /* program left/right clock distribution */
2838 if (pipe != PIPE_B) {
2839 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2840 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2841 if (ch == DPIO_CH0)
2842 val |= CHV_BUFLEFTENA1_FORCE;
2843 if (ch == DPIO_CH1)
2844 val |= CHV_BUFRIGHTENA1_FORCE;
2845 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2846 } else {
2847 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2848 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2849 if (ch == DPIO_CH0)
2850 val |= CHV_BUFLEFTENA2_FORCE;
2851 if (ch == DPIO_CH1)
2852 val |= CHV_BUFRIGHTENA2_FORCE;
2853 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2854 }
2855
Ville Syrjälä9197c882014-04-09 13:29:05 +03002856 /* program clock channel usage */
2857 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2858 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2859 if (pipe != PIPE_B)
2860 val &= ~CHV_PCS_USEDCLKCHANNEL;
2861 else
2862 val |= CHV_PCS_USEDCLKCHANNEL;
2863 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2864
2865 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2866 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2867 if (pipe != PIPE_B)
2868 val &= ~CHV_PCS_USEDCLKCHANNEL;
2869 else
2870 val |= CHV_PCS_USEDCLKCHANNEL;
2871 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2872
2873 /*
2874 * This a a bit weird since generally CL
2875 * matches the pipe, but here we need to
2876 * pick the CL based on the port.
2877 */
2878 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2879 if (pipe != PIPE_B)
2880 val &= ~CHV_CMN_USEDCLKCHANNEL;
2881 else
2882 val |= CHV_CMN_USEDCLKCHANNEL;
2883 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2884
Ville Syrjäläa5805162015-05-26 20:42:30 +03002885 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002886}
2887
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002888/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002889 * Native read with retry for link status and receiver capability reads for
2890 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002891 *
2892 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2893 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002894 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002895static ssize_t
2896intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2897 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002898{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002899 ssize_t ret;
2900 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002901
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002902 /*
2903 * Sometime we just get the same incorrect byte repeated
2904 * over the entire buffer. Doing just one throw away read
2905 * initially seems to "solve" it.
2906 */
2907 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2908
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002909 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002910 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2911 if (ret == size)
2912 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002913 msleep(1);
2914 }
2915
Jani Nikula9d1a1032014-03-14 16:51:15 +02002916 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002917}
2918
2919/*
2920 * Fetch AUX CH registers 0x202 - 0x207 which contain
2921 * link status information
2922 */
2923static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002924intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002925{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002926 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2927 DP_LANE0_1_STATUS,
2928 link_status,
2929 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002930}
2931
Paulo Zanoni11002442014-06-13 18:45:41 -03002932/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002933static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002934intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002935{
Paulo Zanoni30add222012-10-26 19:05:45 -02002936 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302937 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002938 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002939
Vandana Kannan93147262014-11-18 15:45:29 +05302940 if (IS_BROXTON(dev))
2941 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2942 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05302943 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302944 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002945 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302946 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302947 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002948 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302949 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002950 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302951 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002952 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302953 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002954}
2955
2956static uint8_t
2957intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2958{
Paulo Zanoni30add222012-10-26 19:05:45 -02002959 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002960 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002961
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002962 if (INTEL_INFO(dev)->gen >= 9) {
2963 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2964 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2965 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2966 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2967 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2968 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2969 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302970 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2971 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002972 default:
2973 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2974 }
2975 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002976 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302977 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2978 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2979 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2980 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2981 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2982 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2983 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002984 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302985 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002986 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002987 } else if (IS_VALLEYVIEW(dev)) {
2988 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302989 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2990 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2991 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2992 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2993 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2994 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2995 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002996 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302997 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002998 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002999 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08003000 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303001 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3002 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3003 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3004 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3005 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08003006 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303007 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003008 }
3009 } else {
3010 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303011 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3012 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3013 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3014 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3015 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3016 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3017 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003018 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303019 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003020 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003021 }
3022}
3023
Daniel Vetter5829975c2015-04-16 11:36:52 +02003024static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003025{
3026 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3027 struct drm_i915_private *dev_priv = dev->dev_private;
3028 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003029 struct intel_crtc *intel_crtc =
3030 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003031 unsigned long demph_reg_value, preemph_reg_value,
3032 uniqtranscale_reg_value;
3033 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003034 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003035 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003036
3037 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303038 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003039 preemph_reg_value = 0x0004000;
3040 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303041 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003042 demph_reg_value = 0x2B405555;
3043 uniqtranscale_reg_value = 0x552AB83A;
3044 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303045 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003046 demph_reg_value = 0x2B404040;
3047 uniqtranscale_reg_value = 0x5548B83A;
3048 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303049 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003050 demph_reg_value = 0x2B245555;
3051 uniqtranscale_reg_value = 0x5560B83A;
3052 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303053 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003054 demph_reg_value = 0x2B405555;
3055 uniqtranscale_reg_value = 0x5598DA3A;
3056 break;
3057 default:
3058 return 0;
3059 }
3060 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303061 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003062 preemph_reg_value = 0x0002000;
3063 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303064 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003065 demph_reg_value = 0x2B404040;
3066 uniqtranscale_reg_value = 0x5552B83A;
3067 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303068 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003069 demph_reg_value = 0x2B404848;
3070 uniqtranscale_reg_value = 0x5580B83A;
3071 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303072 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003073 demph_reg_value = 0x2B404040;
3074 uniqtranscale_reg_value = 0x55ADDA3A;
3075 break;
3076 default:
3077 return 0;
3078 }
3079 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303080 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003081 preemph_reg_value = 0x0000000;
3082 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303083 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003084 demph_reg_value = 0x2B305555;
3085 uniqtranscale_reg_value = 0x5570B83A;
3086 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303087 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003088 demph_reg_value = 0x2B2B4040;
3089 uniqtranscale_reg_value = 0x55ADDA3A;
3090 break;
3091 default:
3092 return 0;
3093 }
3094 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303095 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003096 preemph_reg_value = 0x0006000;
3097 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303098 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003099 demph_reg_value = 0x1B405555;
3100 uniqtranscale_reg_value = 0x55ADDA3A;
3101 break;
3102 default:
3103 return 0;
3104 }
3105 break;
3106 default:
3107 return 0;
3108 }
3109
Ville Syrjäläa5805162015-05-26 20:42:30 +03003110 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003111 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3112 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3113 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003114 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003115 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3116 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3117 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3118 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003119 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003120
3121 return 0;
3122}
3123
Daniel Vetter5829975c2015-04-16 11:36:52 +02003124static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003125{
3126 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3127 struct drm_i915_private *dev_priv = dev->dev_private;
3128 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3129 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003130 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003131 uint8_t train_set = intel_dp->train_set[0];
3132 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003133 enum pipe pipe = intel_crtc->pipe;
3134 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003135
3136 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303137 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003138 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303139 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003140 deemph_reg_value = 128;
3141 margin_reg_value = 52;
3142 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303143 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003144 deemph_reg_value = 128;
3145 margin_reg_value = 77;
3146 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303147 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003148 deemph_reg_value = 128;
3149 margin_reg_value = 102;
3150 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303151 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003152 deemph_reg_value = 128;
3153 margin_reg_value = 154;
3154 /* FIXME extra to set for 1200 */
3155 break;
3156 default:
3157 return 0;
3158 }
3159 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303160 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003161 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303162 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003163 deemph_reg_value = 85;
3164 margin_reg_value = 78;
3165 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303166 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003167 deemph_reg_value = 85;
3168 margin_reg_value = 116;
3169 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303170 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003171 deemph_reg_value = 85;
3172 margin_reg_value = 154;
3173 break;
3174 default:
3175 return 0;
3176 }
3177 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303178 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003179 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303180 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003181 deemph_reg_value = 64;
3182 margin_reg_value = 104;
3183 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303184 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003185 deemph_reg_value = 64;
3186 margin_reg_value = 154;
3187 break;
3188 default:
3189 return 0;
3190 }
3191 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303192 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003193 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303194 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003195 deemph_reg_value = 43;
3196 margin_reg_value = 154;
3197 break;
3198 default:
3199 return 0;
3200 }
3201 break;
3202 default:
3203 return 0;
3204 }
3205
Ville Syrjäläa5805162015-05-26 20:42:30 +03003206 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003207
3208 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003209 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3210 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003211 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3212 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003213 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3214
3215 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3216 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003217 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3218 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003219 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003220
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003221 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3222 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3223 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3224 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3225
3226 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3227 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3228 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3229 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3230
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003231 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003232 for (i = 0; i < 4; i++) {
3233 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3234 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3235 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3236 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3237 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003238
3239 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003240 for (i = 0; i < 4; i++) {
3241 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003242 val &= ~DPIO_SWING_MARGIN000_MASK;
3243 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003244 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3245 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003246
3247 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003248 for (i = 0; i < 4; i++) {
3249 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3250 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3251 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3252 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003253
3254 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303255 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003256 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303257 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003258
3259 /*
3260 * The document said it needs to set bit 27 for ch0 and bit 26
3261 * for ch1. Might be a typo in the doc.
3262 * For now, for this unique transition scale selection, set bit
3263 * 27 for ch0 and ch1.
3264 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003265 for (i = 0; i < 4; i++) {
3266 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3267 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3268 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3269 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003270
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003271 for (i = 0; i < 4; i++) {
3272 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3273 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3274 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3275 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3276 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003277 }
3278
3279 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003280 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3281 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3282 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3283
3284 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3285 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3286 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003287
3288 /* LRC Bypass */
3289 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3290 val |= DPIO_LRC_BYPASS;
3291 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3292
Ville Syrjäläa5805162015-05-26 20:42:30 +03003293 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003294
3295 return 0;
3296}
3297
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003298static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003299intel_get_adjust_train(struct intel_dp *intel_dp,
3300 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003301{
3302 uint8_t v = 0;
3303 uint8_t p = 0;
3304 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003305 uint8_t voltage_max;
3306 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003307
Jesse Barnes33a34e42010-09-08 12:42:02 -07003308 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003309 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3310 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003311
3312 if (this_v > v)
3313 v = this_v;
3314 if (this_p > p)
3315 p = this_p;
3316 }
3317
Keith Packard1a2eb462011-11-16 16:26:07 -08003318 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003319 if (v >= voltage_max)
3320 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003321
Keith Packard1a2eb462011-11-16 16:26:07 -08003322 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3323 if (p >= preemph_max)
3324 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003325
3326 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003327 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003328}
3329
3330static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003331gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003332{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003333 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003334
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003335 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303336 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003337 default:
3338 signal_levels |= DP_VOLTAGE_0_4;
3339 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303340 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003341 signal_levels |= DP_VOLTAGE_0_6;
3342 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303343 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003344 signal_levels |= DP_VOLTAGE_0_8;
3345 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303346 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003347 signal_levels |= DP_VOLTAGE_1_2;
3348 break;
3349 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003350 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303351 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003352 default:
3353 signal_levels |= DP_PRE_EMPHASIS_0;
3354 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303355 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003356 signal_levels |= DP_PRE_EMPHASIS_3_5;
3357 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303358 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003359 signal_levels |= DP_PRE_EMPHASIS_6;
3360 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303361 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003362 signal_levels |= DP_PRE_EMPHASIS_9_5;
3363 break;
3364 }
3365 return signal_levels;
3366}
3367
Zhenyu Wange3421a12010-04-08 09:43:27 +08003368/* Gen6's DP voltage swing and pre-emphasis control */
3369static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003370gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003371{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003372 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3373 DP_TRAIN_PRE_EMPHASIS_MASK);
3374 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303375 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3376 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003377 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303378 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003379 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303380 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3381 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003382 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303383 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3384 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003385 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303386 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3387 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003388 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003389 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003390 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3391 "0x%x\n", signal_levels);
3392 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003393 }
3394}
3395
Keith Packard1a2eb462011-11-16 16:26:07 -08003396/* Gen7's DP voltage swing and pre-emphasis control */
3397static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003398gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003399{
3400 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3401 DP_TRAIN_PRE_EMPHASIS_MASK);
3402 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303403 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003404 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303405 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003406 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303407 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003408 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3409
Sonika Jindalbd600182014-08-08 16:23:41 +05303410 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003411 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303412 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003413 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3414
Sonika Jindalbd600182014-08-08 16:23:41 +05303415 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003416 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303417 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003418 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3419
3420 default:
3421 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3422 "0x%x\n", signal_levels);
3423 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3424 }
3425}
3426
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003427/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3428static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003429hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003430{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003431 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3432 DP_TRAIN_PRE_EMPHASIS_MASK);
3433 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303434 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303435 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303436 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303437 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303438 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303439 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303440 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303441 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003442
Sonika Jindalbd600182014-08-08 16:23:41 +05303443 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303444 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303445 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303446 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303447 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303448 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003449
Sonika Jindalbd600182014-08-08 16:23:41 +05303450 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303451 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303452 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303453 return DDI_BUF_TRANS_SELECT(8);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303454
3455 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3456 return DDI_BUF_TRANS_SELECT(9);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003457 default:
3458 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3459 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303460 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003461 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003462}
3463
Daniel Vetter5829975c2015-04-16 11:36:52 +02003464static void bxt_signal_levels(struct intel_dp *intel_dp)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303465{
3466 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3467 enum port port = dport->port;
3468 struct drm_device *dev = dport->base.base.dev;
3469 struct intel_encoder *encoder = &dport->base;
3470 uint8_t train_set = intel_dp->train_set[0];
3471 uint32_t level = 0;
3472
3473 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3474 DP_TRAIN_PRE_EMPHASIS_MASK);
3475 switch (signal_levels) {
3476 default:
3477 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emph level\n");
3478 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3479 level = 0;
3480 break;
3481 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3482 level = 1;
3483 break;
3484 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3485 level = 2;
3486 break;
3487 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
3488 level = 3;
3489 break;
3490 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3491 level = 4;
3492 break;
3493 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3494 level = 5;
3495 break;
3496 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3497 level = 6;
3498 break;
3499 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3500 level = 7;
3501 break;
3502 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3503 level = 8;
3504 break;
3505 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3506 level = 9;
3507 break;
3508 }
3509
3510 bxt_ddi_vswing_sequence(dev, level, port, encoder->type);
3511}
3512
Paulo Zanonif0a34242012-12-06 16:51:50 -02003513/* Properly updates "DP" with the correct signal levels. */
3514static void
3515intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3516{
3517 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003518 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003519 struct drm_device *dev = intel_dig_port->base.base.dev;
3520 uint32_t signal_levels, mask;
3521 uint8_t train_set = intel_dp->train_set[0];
3522
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303523 if (IS_BROXTON(dev)) {
3524 signal_levels = 0;
Daniel Vetter5829975c2015-04-16 11:36:52 +02003525 bxt_signal_levels(intel_dp);
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303526 mask = 0;
3527 } else if (HAS_DDI(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003528 signal_levels = hsw_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003529 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003530 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003531 signal_levels = chv_signal_levels(intel_dp);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003532 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003533 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003534 signal_levels = vlv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003535 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003536 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003537 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003538 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003539 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003540 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003541 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3542 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003543 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003544 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3545 }
3546
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303547 if (mask)
3548 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3549
3550 DRM_DEBUG_KMS("Using vswing level %d\n",
3551 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3552 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3553 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3554 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003555
3556 *DP = (*DP & ~mask) | signal_levels;
3557}
3558
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003559static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003560intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003561 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003562 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003563{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003564 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3565 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003566 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003567 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3568 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003569
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003570 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003571
Jani Nikula70aff662013-09-27 15:10:44 +03003572 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003573 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003574
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003575 buf[0] = dp_train_pat;
3576 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003577 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003578 /* don't write DP_TRAINING_LANEx_SET on disable */
3579 len = 1;
3580 } else {
3581 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3582 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3583 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003584 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003585
Jani Nikula9d1a1032014-03-14 16:51:15 +02003586 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3587 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003588
3589 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003590}
3591
Jani Nikula70aff662013-09-27 15:10:44 +03003592static bool
3593intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3594 uint8_t dp_train_pat)
3595{
Mika Kahola4e96c972015-04-29 09:17:39 +03003596 if (!intel_dp->train_set_valid)
3597 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003598 intel_dp_set_signal_levels(intel_dp, DP);
3599 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3600}
3601
3602static bool
3603intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003604 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003605{
3606 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3607 struct drm_device *dev = intel_dig_port->base.base.dev;
3608 struct drm_i915_private *dev_priv = dev->dev_private;
3609 int ret;
3610
3611 intel_get_adjust_train(intel_dp, link_status);
3612 intel_dp_set_signal_levels(intel_dp, DP);
3613
3614 I915_WRITE(intel_dp->output_reg, *DP);
3615 POSTING_READ(intel_dp->output_reg);
3616
Jani Nikula9d1a1032014-03-14 16:51:15 +02003617 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3618 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003619
3620 return ret == intel_dp->lane_count;
3621}
3622
Imre Deak3ab9c632013-05-03 12:57:41 +03003623static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3624{
3625 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3626 struct drm_device *dev = intel_dig_port->base.base.dev;
3627 struct drm_i915_private *dev_priv = dev->dev_private;
3628 enum port port = intel_dig_port->port;
3629 uint32_t val;
3630
3631 if (!HAS_DDI(dev))
3632 return;
3633
3634 val = I915_READ(DP_TP_CTL(port));
3635 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3636 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3637 I915_WRITE(DP_TP_CTL(port), val);
3638
3639 /*
3640 * On PORT_A we can have only eDP in SST mode. There the only reason
3641 * we need to set idle transmission mode is to work around a HW issue
3642 * where we enable the pipe while not in idle link-training mode.
3643 * In this case there is requirement to wait for a minimum number of
3644 * idle patterns to be sent.
3645 */
3646 if (port == PORT_A)
3647 return;
3648
3649 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3650 1))
3651 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3652}
3653
Jesse Barnes33a34e42010-09-08 12:42:02 -07003654/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003655void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003656intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003657{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003658 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003659 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003660 int i;
3661 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003662 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003663 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003664 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003665
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003666 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003667 intel_ddi_prepare_link_retrain(encoder);
3668
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003669 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003670 link_config[0] = intel_dp->link_bw;
3671 link_config[1] = intel_dp->lane_count;
3672 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3673 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003674 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003675 if (intel_dp->num_sink_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303676 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
3677 &intel_dp->rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003678
3679 link_config[0] = 0;
3680 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003681 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003682
3683 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003684
Jani Nikula70aff662013-09-27 15:10:44 +03003685 /* clock recovery */
3686 if (!intel_dp_reset_link_train(intel_dp, &DP,
3687 DP_TRAINING_PATTERN_1 |
3688 DP_LINK_SCRAMBLING_DISABLE)) {
3689 DRM_ERROR("failed to enable link training\n");
3690 return;
3691 }
3692
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003693 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003694 voltage_tries = 0;
3695 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003696 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003697 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003698
Daniel Vettera7c96552012-10-18 10:15:30 +02003699 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003700 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3701 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003702 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003703 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003704
Daniel Vetter01916272012-10-18 10:15:25 +02003705 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003706 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003707 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003708 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003709
Mika Kahola4e96c972015-04-29 09:17:39 +03003710 /*
3711 * if we used previously trained voltage and pre-emphasis values
3712 * and we don't get clock recovery, reset link training values
3713 */
3714 if (intel_dp->train_set_valid) {
3715 DRM_DEBUG_KMS("clock recovery not ok, reset");
3716 /* clear the flag as we are not reusing train set */
3717 intel_dp->train_set_valid = false;
3718 if (!intel_dp_reset_link_train(intel_dp, &DP,
3719 DP_TRAINING_PATTERN_1 |
3720 DP_LINK_SCRAMBLING_DISABLE)) {
3721 DRM_ERROR("failed to enable link training\n");
3722 return;
3723 }
3724 continue;
3725 }
3726
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003727 /* Check to see if we've tried the max voltage */
3728 for (i = 0; i < intel_dp->lane_count; i++)
3729 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3730 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003731 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003732 ++loop_tries;
3733 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003734 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003735 break;
3736 }
Jani Nikula70aff662013-09-27 15:10:44 +03003737 intel_dp_reset_link_train(intel_dp, &DP,
3738 DP_TRAINING_PATTERN_1 |
3739 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003740 voltage_tries = 0;
3741 continue;
3742 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003743
3744 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003745 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003746 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003747 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003748 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003749 break;
3750 }
3751 } else
3752 voltage_tries = 0;
3753 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003754
Jani Nikula70aff662013-09-27 15:10:44 +03003755 /* Update training set as requested by target */
3756 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3757 DRM_ERROR("failed to update link training\n");
3758 break;
3759 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003760 }
3761
Jesse Barnes33a34e42010-09-08 12:42:02 -07003762 intel_dp->DP = DP;
3763}
3764
Paulo Zanonic19b0662012-10-15 15:51:41 -03003765void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003766intel_dp_complete_link_train(struct intel_dp *intel_dp)
3767{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003768 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003769 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003770 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003771 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3772
3773 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3774 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3775 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003776
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003777 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003778 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003779 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003780 DP_LINK_SCRAMBLING_DISABLE)) {
3781 DRM_ERROR("failed to start channel equalization\n");
3782 return;
3783 }
3784
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003785 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003786 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003787 channel_eq = false;
3788 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003789 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003790
Jesse Barnes37f80972011-01-05 14:45:24 -08003791 if (cr_tries > 5) {
3792 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003793 break;
3794 }
3795
Daniel Vettera7c96552012-10-18 10:15:30 +02003796 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003797 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3798 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003799 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003800 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003801
Jesse Barnes37f80972011-01-05 14:45:24 -08003802 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003803 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003804 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003805 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003806 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003807 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003808 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003809 cr_tries++;
3810 continue;
3811 }
3812
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003813 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003814 channel_eq = true;
3815 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003816 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003817
Jesse Barnes37f80972011-01-05 14:45:24 -08003818 /* Try 5 times, then try clock recovery if that fails */
3819 if (tries > 5) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003820 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003821 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003822 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003823 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003824 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003825 tries = 0;
3826 cr_tries++;
3827 continue;
3828 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003829
Jani Nikula70aff662013-09-27 15:10:44 +03003830 /* Update training set as requested by target */
3831 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3832 DRM_ERROR("failed to update link training\n");
3833 break;
3834 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003835 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003836 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003837
Imre Deak3ab9c632013-05-03 12:57:41 +03003838 intel_dp_set_idle_link_train(intel_dp);
3839
3840 intel_dp->DP = DP;
3841
Mika Kahola4e96c972015-04-29 09:17:39 +03003842 if (channel_eq) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03003843 intel_dp->train_set_valid = true;
Masanari Iida07f42252013-03-20 11:00:34 +09003844 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Mika Kahola4e96c972015-04-29 09:17:39 +03003845 }
Imre Deak3ab9c632013-05-03 12:57:41 +03003846}
3847
3848void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3849{
Jani Nikula70aff662013-09-27 15:10:44 +03003850 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003851 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003852}
3853
3854static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003855intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003856{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003857 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003858 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003859 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003860 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003861 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003862 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003863
Daniel Vetterbc76e322014-05-20 22:46:50 +02003864 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003865 return;
3866
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003867 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003868 return;
3869
Zhao Yakui28c97732009-10-09 11:39:41 +08003870 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003871
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003872 if ((IS_GEN7(dev) && port == PORT_A) ||
3873 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003874 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003875 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003876 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003877 if (IS_CHERRYVIEW(dev))
3878 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3879 else
3880 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003881 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003882 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003883 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003884 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003885
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003886 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3887 I915_WRITE(intel_dp->output_reg, DP);
3888 POSTING_READ(intel_dp->output_reg);
3889
3890 /*
3891 * HW workaround for IBX, we need to move the port
3892 * to transcoder A after disabling it to allow the
3893 * matching HDMI port to be enabled on transcoder A.
3894 */
3895 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3896 /* always enable with pattern 1 (as per spec) */
3897 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3898 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3899 I915_WRITE(intel_dp->output_reg, DP);
3900 POSTING_READ(intel_dp->output_reg);
3901
3902 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003903 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003904 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003905 }
3906
Keith Packardf01eca22011-09-28 16:48:10 -07003907 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003908}
3909
Keith Packard26d61aa2011-07-25 20:01:09 -07003910static bool
3911intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003912{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003913 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3914 struct drm_device *dev = dig_port->base.base.dev;
3915 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303916 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003917
Jani Nikula9d1a1032014-03-14 16:51:15 +02003918 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3919 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003920 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003921
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003922 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003923
Adam Jacksonedb39242012-09-18 10:58:49 -04003924 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3925 return false; /* DPCD not present */
3926
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003927 /* Check if the panel supports PSR */
3928 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003929 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003930 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3931 intel_dp->psr_dpcd,
3932 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003933 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3934 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003935 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003936 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303937
3938 if (INTEL_INFO(dev)->gen >= 9 &&
3939 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3940 uint8_t frame_sync_cap;
3941
3942 dev_priv->psr.sink_support = true;
3943 intel_dp_dpcd_read_wake(&intel_dp->aux,
3944 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3945 &frame_sync_cap, 1);
3946 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3947 /* PSR2 needs frame sync as well */
3948 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3949 DRM_DEBUG_KMS("PSR2 %s on sink",
3950 dev_priv->psr.psr2_support ? "supported" : "not supported");
3951 }
Jani Nikula50003932013-09-20 16:42:17 +03003952 }
3953
Jani Nikula7809a612014-10-29 11:03:26 +02003954 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07003955 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02003956 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3957 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07003958 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003959 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003960 } else
3961 intel_dp->use_tps3 = false;
3962
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303963 /* Intermediate frequency support */
3964 if (is_edp(intel_dp) &&
3965 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3966 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3967 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003968 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003969 int i;
3970
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303971 intel_dp_dpcd_read_wake(&intel_dp->aux,
3972 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003973 sink_rates,
3974 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003975
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003976 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3977 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003978
3979 if (val == 0)
3980 break;
3981
Sonika Jindalaf77b972015-05-07 13:59:28 +05303982 /* Value read is in kHz while drm clock is saved in deca-kHz */
3983 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003984 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003985 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303986 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003987
3988 intel_dp_print_rates(intel_dp);
3989
Adam Jacksonedb39242012-09-18 10:58:49 -04003990 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3991 DP_DWN_STRM_PORT_PRESENT))
3992 return true; /* native DP sink */
3993
3994 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3995 return true; /* no per-port downstream info */
3996
Jani Nikula9d1a1032014-03-14 16:51:15 +02003997 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3998 intel_dp->downstream_ports,
3999 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04004000 return false; /* downstream port status fetch failed */
4001
4002 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07004003}
4004
Adam Jackson0d198322012-05-14 16:05:47 -04004005static void
4006intel_dp_probe_oui(struct intel_dp *intel_dp)
4007{
4008 u8 buf[3];
4009
4010 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
4011 return;
4012
Jani Nikula9d1a1032014-03-14 16:51:15 +02004013 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04004014 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
4015 buf[0], buf[1], buf[2]);
4016
Jani Nikula9d1a1032014-03-14 16:51:15 +02004017 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04004018 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
4019 buf[0], buf[1], buf[2]);
4020}
4021
Dave Airlie0e32b392014-05-02 14:02:48 +10004022static bool
4023intel_dp_probe_mst(struct intel_dp *intel_dp)
4024{
4025 u8 buf[1];
4026
4027 if (!intel_dp->can_mst)
4028 return false;
4029
4030 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
4031 return false;
4032
Dave Airlie0e32b392014-05-02 14:02:48 +10004033 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
4034 if (buf[0] & DP_MST_CAP) {
4035 DRM_DEBUG_KMS("Sink is MST capable\n");
4036 intel_dp->is_mst = true;
4037 } else {
4038 DRM_DEBUG_KMS("Sink is not MST capable\n");
4039 intel_dp->is_mst = false;
4040 }
4041 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004042
4043 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4044 return intel_dp->is_mst;
4045}
4046
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004047int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4048{
4049 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4050 struct drm_device *dev = intel_dig_port->base.base.dev;
4051 struct intel_crtc *intel_crtc =
4052 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004053 u8 buf;
4054 int test_crc_count;
4055 int attempts = 6;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004056 int ret = 0;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004057
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004058 hsw_disable_ips(intel_crtc);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004059
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004060 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) {
4061 ret = -EIO;
4062 goto out;
4063 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004064
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004065 if (!(buf & DP_TEST_CRC_SUPPORTED)) {
4066 ret = -ENOTTY;
4067 goto out;
4068 }
4069
4070 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
4071 ret = -EIO;
4072 goto out;
4073 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004074
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004075 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004076 buf | DP_TEST_SINK_START) < 0) {
4077 ret = -EIO;
4078 goto out;
4079 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004080
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004081 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) {
4082 ret = -EIO;
4083 goto out;
4084 }
4085
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004086 test_crc_count = buf & DP_TEST_COUNT_MASK;
4087
4088 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004089 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004090 DP_TEST_SINK_MISC, &buf) < 0) {
4091 ret = -EIO;
4092 goto out;
4093 }
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004094 intel_wait_for_vblank(dev, intel_crtc->pipe);
4095 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
4096
4097 if (attempts == 0) {
Daniel Vetter90bd1f42014-11-19 11:18:47 +01004098 DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004099 ret = -ETIMEDOUT;
4100 goto out;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004101 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004102
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004103 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4104 ret = -EIO;
4105 goto out;
4106 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004107
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004108 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
4109 ret = -EIO;
4110 goto out;
4111 }
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004112 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004113 buf & ~DP_TEST_SINK_START) < 0) {
4114 ret = -EIO;
4115 goto out;
4116 }
4117out:
4118 hsw_enable_ips(intel_crtc);
4119 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004120}
4121
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004122static bool
4123intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4124{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004125 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4126 DP_DEVICE_SERVICE_IRQ_VECTOR,
4127 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004128}
4129
Dave Airlie0e32b392014-05-02 14:02:48 +10004130static bool
4131intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4132{
4133 int ret;
4134
4135 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4136 DP_SINK_COUNT_ESI,
4137 sink_irq_vector, 14);
4138 if (ret != 14)
4139 return false;
4140
4141 return true;
4142}
4143
Todd Previtec5d5ab72015-04-15 08:38:38 -07004144static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004145{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004146 uint8_t test_result = DP_TEST_ACK;
4147 return test_result;
4148}
4149
4150static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4151{
4152 uint8_t test_result = DP_TEST_NAK;
4153 return test_result;
4154}
4155
4156static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4157{
4158 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004159 struct intel_connector *intel_connector = intel_dp->attached_connector;
4160 struct drm_connector *connector = &intel_connector->base;
4161
4162 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004163 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004164 intel_dp->aux.i2c_defer_count > 6) {
4165 /* Check EDID read for NACKs, DEFERs and corruption
4166 * (DP CTS 1.2 Core r1.1)
4167 * 4.2.2.4 : Failed EDID read, I2C_NAK
4168 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4169 * 4.2.2.6 : EDID corruption detected
4170 * Use failsafe mode for all cases
4171 */
4172 if (intel_dp->aux.i2c_nack_count > 0 ||
4173 intel_dp->aux.i2c_defer_count > 0)
4174 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4175 intel_dp->aux.i2c_nack_count,
4176 intel_dp->aux.i2c_defer_count);
4177 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4178 } else {
4179 if (!drm_dp_dpcd_write(&intel_dp->aux,
4180 DP_TEST_EDID_CHECKSUM,
4181 &intel_connector->detect_edid->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004182 1))
Todd Previte559be302015-05-04 07:48:20 -07004183 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4184
4185 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4186 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4187 }
4188
4189 /* Set test active flag here so userspace doesn't interrupt things */
4190 intel_dp->compliance_test_active = 1;
4191
Todd Previtec5d5ab72015-04-15 08:38:38 -07004192 return test_result;
4193}
4194
4195static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4196{
4197 uint8_t test_result = DP_TEST_NAK;
4198 return test_result;
4199}
4200
4201static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4202{
4203 uint8_t response = DP_TEST_NAK;
4204 uint8_t rxdata = 0;
4205 int status = 0;
4206
Todd Previte559be302015-05-04 07:48:20 -07004207 intel_dp->compliance_test_active = 0;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004208 intel_dp->compliance_test_type = 0;
Todd Previte559be302015-05-04 07:48:20 -07004209 intel_dp->compliance_test_data = 0;
4210
Todd Previtec5d5ab72015-04-15 08:38:38 -07004211 intel_dp->aux.i2c_nack_count = 0;
4212 intel_dp->aux.i2c_defer_count = 0;
4213
4214 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4215 if (status <= 0) {
4216 DRM_DEBUG_KMS("Could not read test request from sink\n");
4217 goto update_status;
4218 }
4219
4220 switch (rxdata) {
4221 case DP_TEST_LINK_TRAINING:
4222 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4223 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4224 response = intel_dp_autotest_link_training(intel_dp);
4225 break;
4226 case DP_TEST_LINK_VIDEO_PATTERN:
4227 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4228 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4229 response = intel_dp_autotest_video_pattern(intel_dp);
4230 break;
4231 case DP_TEST_LINK_EDID_READ:
4232 DRM_DEBUG_KMS("EDID test requested\n");
4233 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4234 response = intel_dp_autotest_edid(intel_dp);
4235 break;
4236 case DP_TEST_LINK_PHY_TEST_PATTERN:
4237 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4238 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4239 response = intel_dp_autotest_phy_pattern(intel_dp);
4240 break;
4241 default:
4242 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4243 break;
4244 }
4245
4246update_status:
4247 status = drm_dp_dpcd_write(&intel_dp->aux,
4248 DP_TEST_RESPONSE,
4249 &response, 1);
4250 if (status <= 0)
4251 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004252}
4253
Dave Airlie0e32b392014-05-02 14:02:48 +10004254static int
4255intel_dp_check_mst_status(struct intel_dp *intel_dp)
4256{
4257 bool bret;
4258
4259 if (intel_dp->is_mst) {
4260 u8 esi[16] = { 0 };
4261 int ret = 0;
4262 int retry;
4263 bool handled;
4264 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4265go_again:
4266 if (bret == true) {
4267
4268 /* check link status - esi[10] = 0x200c */
4269 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4270 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4271 intel_dp_start_link_train(intel_dp);
4272 intel_dp_complete_link_train(intel_dp);
4273 intel_dp_stop_link_train(intel_dp);
4274 }
4275
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004276 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004277 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4278
4279 if (handled) {
4280 for (retry = 0; retry < 3; retry++) {
4281 int wret;
4282 wret = drm_dp_dpcd_write(&intel_dp->aux,
4283 DP_SINK_COUNT_ESI+1,
4284 &esi[1], 3);
4285 if (wret == 3) {
4286 break;
4287 }
4288 }
4289
4290 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4291 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004292 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004293 goto go_again;
4294 }
4295 } else
4296 ret = 0;
4297
4298 return ret;
4299 } else {
4300 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4301 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4302 intel_dp->is_mst = false;
4303 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4304 /* send a hotplug event */
4305 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4306 }
4307 }
4308 return -EINVAL;
4309}
4310
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004311/*
4312 * According to DP spec
4313 * 5.1.2:
4314 * 1. Read DPCD
4315 * 2. Configure link according to Receiver Capabilities
4316 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4317 * 4. Check link status on receipt of hot-plug interrupt
4318 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004319static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004320intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004321{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004322 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004323 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004324 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004325 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004326
Dave Airlie5b215bc2014-08-05 10:40:20 +10004327 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4328
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004329 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07004330 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004331
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004332 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004333 return;
4334
Imre Deak1a125d82014-08-18 14:42:46 +03004335 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4336 return;
4337
Keith Packard92fd8fd2011-07-25 19:50:10 -07004338 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004339 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004340 return;
4341 }
4342
Keith Packard92fd8fd2011-07-25 19:50:10 -07004343 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004344 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004345 return;
4346 }
4347
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004348 /* Try to read the source of the interrupt */
4349 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4350 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4351 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004352 drm_dp_dpcd_writeb(&intel_dp->aux,
4353 DP_DEVICE_SERVICE_IRQ_VECTOR,
4354 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004355
4356 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004357 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004358 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4359 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4360 }
4361
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004362 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004363 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03004364 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004365 intel_dp_start_link_train(intel_dp);
4366 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004367 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004368 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004369}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004370
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004371/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004372static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004373intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004374{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004375 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004376 uint8_t type;
4377
4378 if (!intel_dp_get_dpcd(intel_dp))
4379 return connector_status_disconnected;
4380
4381 /* if there's no downstream port, we're done */
4382 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004383 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004384
4385 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004386 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4387 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004388 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004389
4390 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4391 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004392 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004393
Adam Jackson23235172012-09-20 16:42:45 -04004394 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4395 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004396 }
4397
4398 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004399 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004400 return connector_status_connected;
4401
4402 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004403 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4404 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4405 if (type == DP_DS_PORT_TYPE_VGA ||
4406 type == DP_DS_PORT_TYPE_NON_EDID)
4407 return connector_status_unknown;
4408 } else {
4409 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4410 DP_DWN_STRM_PORT_TYPE_MASK;
4411 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4412 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4413 return connector_status_unknown;
4414 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004415
4416 /* Anything else is out of spec, warn and ignore */
4417 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004418 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004419}
4420
4421static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004422edp_detect(struct intel_dp *intel_dp)
4423{
4424 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4425 enum drm_connector_status status;
4426
4427 status = intel_panel_detect(dev);
4428 if (status == connector_status_unknown)
4429 status = connector_status_connected;
4430
4431 return status;
4432}
4433
4434static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004435ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004436{
Paulo Zanoni30add222012-10-26 19:05:45 -02004437 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004438 struct drm_i915_private *dev_priv = dev->dev_private;
4439 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004440
Damien Lespiau1b469632012-12-13 16:09:01 +00004441 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4442 return connector_status_disconnected;
4443
Keith Packard26d61aa2011-07-25 20:01:09 -07004444 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004445}
4446
Dave Airlie2a592be2014-09-01 16:58:12 +10004447static int g4x_digital_port_connected(struct drm_device *dev,
4448 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004449{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004450 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004451 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004452
Todd Previte232a6ee2014-01-23 00:13:41 -07004453 if (IS_VALLEYVIEW(dev)) {
4454 switch (intel_dig_port->port) {
4455 case PORT_B:
4456 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4457 break;
4458 case PORT_C:
4459 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4460 break;
4461 case PORT_D:
4462 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4463 break;
4464 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004465 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004466 }
4467 } else {
4468 switch (intel_dig_port->port) {
4469 case PORT_B:
4470 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4471 break;
4472 case PORT_C:
4473 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4474 break;
4475 case PORT_D:
4476 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4477 break;
4478 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004479 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004480 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004481 }
4482
Chris Wilson10f76a32012-05-11 18:01:32 +01004483 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004484 return 0;
4485 return 1;
4486}
4487
4488static enum drm_connector_status
4489g4x_dp_detect(struct intel_dp *intel_dp)
4490{
4491 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4492 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4493 int ret;
4494
4495 /* Can't disconnect eDP, but you can close the lid... */
4496 if (is_edp(intel_dp)) {
4497 enum drm_connector_status status;
4498
4499 status = intel_panel_detect(dev);
4500 if (status == connector_status_unknown)
4501 status = connector_status_connected;
4502 return status;
4503 }
4504
4505 ret = g4x_digital_port_connected(dev, intel_dig_port);
4506 if (ret == -EINVAL)
4507 return connector_status_unknown;
4508 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004509 return connector_status_disconnected;
4510
Keith Packard26d61aa2011-07-25 20:01:09 -07004511 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004512}
4513
Keith Packard8c241fe2011-09-28 16:38:44 -07004514static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004515intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004516{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004517 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004518
Jani Nikula9cd300e2012-10-19 14:51:52 +03004519 /* use cached edid if we have one */
4520 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004521 /* invalid edid */
4522 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004523 return NULL;
4524
Jani Nikula55e9ede2013-10-01 10:38:54 +03004525 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004526 } else
4527 return drm_get_edid(&intel_connector->base,
4528 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004529}
4530
Chris Wilsonbeb60602014-09-02 20:04:00 +01004531static void
4532intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004533{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004534 struct intel_connector *intel_connector = intel_dp->attached_connector;
4535 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004536
Chris Wilsonbeb60602014-09-02 20:04:00 +01004537 edid = intel_dp_get_edid(intel_dp);
4538 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004539
Chris Wilsonbeb60602014-09-02 20:04:00 +01004540 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4541 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4542 else
4543 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4544}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004545
Chris Wilsonbeb60602014-09-02 20:04:00 +01004546static void
4547intel_dp_unset_edid(struct intel_dp *intel_dp)
4548{
4549 struct intel_connector *intel_connector = intel_dp->attached_connector;
4550
4551 kfree(intel_connector->detect_edid);
4552 intel_connector->detect_edid = NULL;
4553
4554 intel_dp->has_audio = false;
4555}
4556
4557static enum intel_display_power_domain
4558intel_dp_power_get(struct intel_dp *dp)
4559{
4560 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4561 enum intel_display_power_domain power_domain;
4562
4563 power_domain = intel_display_port_power_domain(encoder);
4564 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4565
4566 return power_domain;
4567}
4568
4569static void
4570intel_dp_power_put(struct intel_dp *dp,
4571 enum intel_display_power_domain power_domain)
4572{
4573 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4574 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004575}
4576
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004577static enum drm_connector_status
4578intel_dp_detect(struct drm_connector *connector, bool force)
4579{
4580 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004581 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4582 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004583 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004584 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004585 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004586 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004587 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004588
Chris Wilson164c8592013-07-20 20:27:08 +01004589 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004590 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004591 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004592
Dave Airlie0e32b392014-05-02 14:02:48 +10004593 if (intel_dp->is_mst) {
4594 /* MST devices are disconnected from a monitor POV */
4595 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4596 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004597 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004598 }
4599
Chris Wilsonbeb60602014-09-02 20:04:00 +01004600 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004601
Chris Wilsond410b562014-09-02 20:03:59 +01004602 /* Can't disconnect eDP, but you can close the lid... */
4603 if (is_edp(intel_dp))
4604 status = edp_detect(intel_dp);
4605 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004606 status = ironlake_dp_detect(intel_dp);
4607 else
4608 status = g4x_dp_detect(intel_dp);
4609 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004610 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004611
Adam Jackson0d198322012-05-14 16:05:47 -04004612 intel_dp_probe_oui(intel_dp);
4613
Dave Airlie0e32b392014-05-02 14:02:48 +10004614 ret = intel_dp_probe_mst(intel_dp);
4615 if (ret) {
4616 /* if we are in MST mode then this connector
4617 won't appear connected or have anything with EDID on it */
4618 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4619 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4620 status = connector_status_disconnected;
4621 goto out;
4622 }
4623
Chris Wilsonbeb60602014-09-02 20:04:00 +01004624 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004625
Paulo Zanonid63885d2012-10-26 19:05:49 -02004626 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4627 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004628 status = connector_status_connected;
4629
Todd Previte09b1eb12015-04-20 15:27:34 -07004630 /* Try to read the source of the interrupt */
4631 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4632 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4633 /* Clear interrupt source */
4634 drm_dp_dpcd_writeb(&intel_dp->aux,
4635 DP_DEVICE_SERVICE_IRQ_VECTOR,
4636 sink_irq_vector);
4637
4638 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4639 intel_dp_handle_test_request(intel_dp);
4640 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4641 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4642 }
4643
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004644out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004645 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004646 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004647}
4648
Chris Wilsonbeb60602014-09-02 20:04:00 +01004649static void
4650intel_dp_force(struct drm_connector *connector)
4651{
4652 struct intel_dp *intel_dp = intel_attached_dp(connector);
4653 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4654 enum intel_display_power_domain power_domain;
4655
4656 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4657 connector->base.id, connector->name);
4658 intel_dp_unset_edid(intel_dp);
4659
4660 if (connector->status != connector_status_connected)
4661 return;
4662
4663 power_domain = intel_dp_power_get(intel_dp);
4664
4665 intel_dp_set_edid(intel_dp);
4666
4667 intel_dp_power_put(intel_dp, power_domain);
4668
4669 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4670 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4671}
4672
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004673static int intel_dp_get_modes(struct drm_connector *connector)
4674{
Jani Nikuladd06f902012-10-19 14:51:50 +03004675 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004676 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004677
Chris Wilsonbeb60602014-09-02 20:04:00 +01004678 edid = intel_connector->detect_edid;
4679 if (edid) {
4680 int ret = intel_connector_update_modes(connector, edid);
4681 if (ret)
4682 return ret;
4683 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004684
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004685 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004686 if (is_edp(intel_attached_dp(connector)) &&
4687 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004688 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004689
4690 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004691 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004692 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004693 drm_mode_probed_add(connector, mode);
4694 return 1;
4695 }
4696 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004697
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004698 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004699}
4700
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004701static bool
4702intel_dp_detect_audio(struct drm_connector *connector)
4703{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004704 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004705 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004706
Chris Wilsonbeb60602014-09-02 20:04:00 +01004707 edid = to_intel_connector(connector)->detect_edid;
4708 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004709 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004710
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004711 return has_audio;
4712}
4713
Chris Wilsonf6849602010-09-19 09:29:33 +01004714static int
4715intel_dp_set_property(struct drm_connector *connector,
4716 struct drm_property *property,
4717 uint64_t val)
4718{
Chris Wilsone953fd72011-02-21 22:23:52 +00004719 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004720 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004721 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4722 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004723 int ret;
4724
Rob Clark662595d2012-10-11 20:36:04 -05004725 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004726 if (ret)
4727 return ret;
4728
Chris Wilson3f43c482011-05-12 22:17:24 +01004729 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004730 int i = val;
4731 bool has_audio;
4732
4733 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004734 return 0;
4735
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004736 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004737
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004738 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004739 has_audio = intel_dp_detect_audio(connector);
4740 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004741 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004742
4743 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004744 return 0;
4745
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004746 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004747 goto done;
4748 }
4749
Chris Wilsone953fd72011-02-21 22:23:52 +00004750 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004751 bool old_auto = intel_dp->color_range_auto;
4752 uint32_t old_range = intel_dp->color_range;
4753
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004754 switch (val) {
4755 case INTEL_BROADCAST_RGB_AUTO:
4756 intel_dp->color_range_auto = true;
4757 break;
4758 case INTEL_BROADCAST_RGB_FULL:
4759 intel_dp->color_range_auto = false;
4760 intel_dp->color_range = 0;
4761 break;
4762 case INTEL_BROADCAST_RGB_LIMITED:
4763 intel_dp->color_range_auto = false;
4764 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4765 break;
4766 default:
4767 return -EINVAL;
4768 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004769
4770 if (old_auto == intel_dp->color_range_auto &&
4771 old_range == intel_dp->color_range)
4772 return 0;
4773
Chris Wilsone953fd72011-02-21 22:23:52 +00004774 goto done;
4775 }
4776
Yuly Novikov53b41832012-10-26 12:04:00 +03004777 if (is_edp(intel_dp) &&
4778 property == connector->dev->mode_config.scaling_mode_property) {
4779 if (val == DRM_MODE_SCALE_NONE) {
4780 DRM_DEBUG_KMS("no scaling not supported\n");
4781 return -EINVAL;
4782 }
4783
4784 if (intel_connector->panel.fitting_mode == val) {
4785 /* the eDP scaling property is not changed */
4786 return 0;
4787 }
4788 intel_connector->panel.fitting_mode = val;
4789
4790 goto done;
4791 }
4792
Chris Wilsonf6849602010-09-19 09:29:33 +01004793 return -EINVAL;
4794
4795done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004796 if (intel_encoder->base.crtc)
4797 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004798
4799 return 0;
4800}
4801
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004802static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004803intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004804{
Jani Nikula1d508702012-10-19 14:51:49 +03004805 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004806
Chris Wilson10e972d2014-09-04 21:43:45 +01004807 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004808
Jani Nikula9cd300e2012-10-19 14:51:52 +03004809 if (!IS_ERR_OR_NULL(intel_connector->edid))
4810 kfree(intel_connector->edid);
4811
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004812 /* Can't call is_edp() since the encoder may have been destroyed
4813 * already. */
4814 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004815 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004816
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004817 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004818 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004819}
4820
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004821void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004822{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004823 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4824 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004825
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004826 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004827 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004828 if (is_edp(intel_dp)) {
4829 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004830 /*
4831 * vdd might still be enabled do to the delayed vdd off.
4832 * Make sure vdd is actually turned off here.
4833 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004834 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004835 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004836 pps_unlock(intel_dp);
4837
Clint Taylor01527b32014-07-07 13:01:46 -07004838 if (intel_dp->edp_notifier.notifier_call) {
4839 unregister_reboot_notifier(&intel_dp->edp_notifier);
4840 intel_dp->edp_notifier.notifier_call = NULL;
4841 }
Keith Packardbd943152011-09-18 23:09:52 -07004842 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004843 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004844 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004845}
4846
Imre Deak07f9cd02014-08-18 14:42:45 +03004847static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4848{
4849 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4850
4851 if (!is_edp(intel_dp))
4852 return;
4853
Ville Syrjälä951468f2014-09-04 14:55:31 +03004854 /*
4855 * vdd might still be enabled do to the delayed vdd off.
4856 * Make sure vdd is actually turned off here.
4857 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004858 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004859 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004860 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004861 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004862}
4863
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004864static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4865{
4866 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4867 struct drm_device *dev = intel_dig_port->base.base.dev;
4868 struct drm_i915_private *dev_priv = dev->dev_private;
4869 enum intel_display_power_domain power_domain;
4870
4871 lockdep_assert_held(&dev_priv->pps_mutex);
4872
4873 if (!edp_have_panel_vdd(intel_dp))
4874 return;
4875
4876 /*
4877 * The VDD bit needs a power domain reference, so if the bit is
4878 * already enabled when we boot or resume, grab this reference and
4879 * schedule a vdd off, so we don't hold on to the reference
4880 * indefinitely.
4881 */
4882 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4883 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4884 intel_display_power_get(dev_priv, power_domain);
4885
4886 edp_panel_vdd_schedule_off(intel_dp);
4887}
4888
Imre Deak6d93c0c2014-07-31 14:03:36 +03004889static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4890{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004891 struct intel_dp *intel_dp;
4892
4893 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4894 return;
4895
4896 intel_dp = enc_to_intel_dp(encoder);
4897
4898 pps_lock(intel_dp);
4899
4900 /*
4901 * Read out the current power sequencer assignment,
4902 * in case the BIOS did something with it.
4903 */
4904 if (IS_VALLEYVIEW(encoder->dev))
4905 vlv_initial_power_sequencer_setup(intel_dp);
4906
4907 intel_edp_panel_vdd_sanitize(intel_dp);
4908
4909 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004910}
4911
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004912static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004913 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004914 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004915 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004916 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004917 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004918 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004919 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004920 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004921 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004922};
4923
4924static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4925 .get_modes = intel_dp_get_modes,
4926 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004927 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004928};
4929
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004930static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004931 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004932 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004933};
4934
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004935enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004936intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4937{
4938 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004939 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004940 struct drm_device *dev = intel_dig_port->base.base.dev;
4941 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004942 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004943 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004944
Dave Airlie0e32b392014-05-02 14:02:48 +10004945 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4946 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004947
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004948 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4949 /*
4950 * vdd off can generate a long pulse on eDP which
4951 * would require vdd on to handle it, and thus we
4952 * would end up in an endless cycle of
4953 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4954 */
4955 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4956 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004957 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004958 }
4959
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004960 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4961 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004962 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004963
Imre Deak1c767b32014-08-18 14:42:42 +03004964 power_domain = intel_display_port_power_domain(intel_encoder);
4965 intel_display_power_get(dev_priv, power_domain);
4966
Dave Airlie0e32b392014-05-02 14:02:48 +10004967 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03004968 /* indicate that we need to restart link training */
4969 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10004970
4971 if (HAS_PCH_SPLIT(dev)) {
4972 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4973 goto mst_fail;
4974 } else {
4975 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4976 goto mst_fail;
4977 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004978
4979 if (!intel_dp_get_dpcd(intel_dp)) {
4980 goto mst_fail;
4981 }
4982
4983 intel_dp_probe_oui(intel_dp);
4984
4985 if (!intel_dp_probe_mst(intel_dp))
4986 goto mst_fail;
4987
4988 } else {
4989 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004990 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004991 goto mst_fail;
4992 }
4993
4994 if (!intel_dp->is_mst) {
4995 /*
4996 * we'll check the link status via the normal hot plug path later -
4997 * but for short hpds we should check it now
4998 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004999 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10005000 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10005001 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10005002 }
5003 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005004
5005 ret = IRQ_HANDLED;
5006
Imre Deak1c767b32014-08-18 14:42:42 +03005007 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005008mst_fail:
5009 /* if we were in MST mode, and device is not there get out of MST mode */
5010 if (intel_dp->is_mst) {
5011 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5012 intel_dp->is_mst = false;
5013 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
5014 }
Imre Deak1c767b32014-08-18 14:42:42 +03005015put_power:
5016 intel_display_power_put(dev_priv, power_domain);
5017
5018 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005019}
5020
Zhenyu Wange3421a12010-04-08 09:43:27 +08005021/* Return which DP Port should be selected for Transcoder DP control */
5022int
Akshay Joshi0206e352011-08-16 15:34:10 -04005023intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08005024{
5025 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005026 struct intel_encoder *intel_encoder;
5027 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005028
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005029 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5030 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005031
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005032 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
5033 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01005034 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005035 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01005036
Zhenyu Wange3421a12010-04-08 09:43:27 +08005037 return -1;
5038}
5039
Zhao Yakui36e83a12010-06-12 14:32:21 +08005040/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005041bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005042{
5043 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005044 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005045 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005046 static const short port_mapping[] = {
5047 [PORT_B] = PORT_IDPB,
5048 [PORT_C] = PORT_IDPC,
5049 [PORT_D] = PORT_IDPD,
5050 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005051
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005052 if (port == PORT_A)
5053 return true;
5054
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005055 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005056 return false;
5057
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005058 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5059 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005060
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005061 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005062 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5063 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005064 return true;
5065 }
5066 return false;
5067}
5068
Dave Airlie0e32b392014-05-02 14:02:48 +10005069void
Chris Wilsonf6849602010-09-19 09:29:33 +01005070intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5071{
Yuly Novikov53b41832012-10-26 12:04:00 +03005072 struct intel_connector *intel_connector = to_intel_connector(connector);
5073
Chris Wilson3f43c482011-05-12 22:17:24 +01005074 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005075 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005076 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005077
5078 if (is_edp(intel_dp)) {
5079 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005080 drm_object_attach_property(
5081 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005082 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005083 DRM_MODE_SCALE_ASPECT);
5084 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005085 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005086}
5087
Imre Deakdada1a92014-01-29 13:25:41 +02005088static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5089{
5090 intel_dp->last_power_cycle = jiffies;
5091 intel_dp->last_power_on = jiffies;
5092 intel_dp->last_backlight_off = jiffies;
5093}
5094
Daniel Vetter67a54562012-10-20 20:57:45 +02005095static void
5096intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005097 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005098{
5099 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005100 struct edp_power_seq cur, vbt, spec,
5101 *final = &intel_dp->pps_delays;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305102 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5103 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg = 0;
Jesse Barnes453c5422013-03-28 09:55:41 -07005104
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005105 lockdep_assert_held(&dev_priv->pps_mutex);
5106
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005107 /* already initialized? */
5108 if (final->t11_t12 != 0)
5109 return;
5110
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305111 if (IS_BROXTON(dev)) {
5112 /*
5113 * TODO: BXT has 2 sets of PPS registers.
5114 * Correct Register for Broxton need to be identified
5115 * using VBT. hardcoding for now
5116 */
5117 pp_ctrl_reg = BXT_PP_CONTROL(0);
5118 pp_on_reg = BXT_PP_ON_DELAYS(0);
5119 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5120 } else if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005121 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005122 pp_on_reg = PCH_PP_ON_DELAYS;
5123 pp_off_reg = PCH_PP_OFF_DELAYS;
5124 pp_div_reg = PCH_PP_DIVISOR;
5125 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005126 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5127
5128 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5129 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5130 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5131 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005132 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005133
5134 /* Workaround: Need to write PP_CONTROL with the unlock key as
5135 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305136 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005137
Jesse Barnes453c5422013-03-28 09:55:41 -07005138 pp_on = I915_READ(pp_on_reg);
5139 pp_off = I915_READ(pp_off_reg);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305140 if (!IS_BROXTON(dev)) {
5141 I915_WRITE(pp_ctrl_reg, pp_ctl);
5142 pp_div = I915_READ(pp_div_reg);
5143 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005144
5145 /* Pull timing values out of registers */
5146 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5147 PANEL_POWER_UP_DELAY_SHIFT;
5148
5149 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5150 PANEL_LIGHT_ON_DELAY_SHIFT;
5151
5152 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5153 PANEL_LIGHT_OFF_DELAY_SHIFT;
5154
5155 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5156 PANEL_POWER_DOWN_DELAY_SHIFT;
5157
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305158 if (IS_BROXTON(dev)) {
5159 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
5160 BXT_POWER_CYCLE_DELAY_SHIFT;
5161 if (tmp > 0)
5162 cur.t11_t12 = (tmp - 1) * 1000;
5163 else
5164 cur.t11_t12 = 0;
5165 } else {
5166 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02005167 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305168 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005169
5170 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5171 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5172
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005173 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005174
5175 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5176 * our hw here, which are all in 100usec. */
5177 spec.t1_t3 = 210 * 10;
5178 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5179 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5180 spec.t10 = 500 * 10;
5181 /* This one is special and actually in units of 100ms, but zero
5182 * based in the hw (so we need to add 100 ms). But the sw vbt
5183 * table multiplies it with 1000 to make it in units of 100usec,
5184 * too. */
5185 spec.t11_t12 = (510 + 100) * 10;
5186
5187 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5188 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5189
5190 /* Use the max of the register settings and vbt. If both are
5191 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005192#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005193 spec.field : \
5194 max(cur.field, vbt.field))
5195 assign_final(t1_t3);
5196 assign_final(t8);
5197 assign_final(t9);
5198 assign_final(t10);
5199 assign_final(t11_t12);
5200#undef assign_final
5201
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005202#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005203 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5204 intel_dp->backlight_on_delay = get_delay(t8);
5205 intel_dp->backlight_off_delay = get_delay(t9);
5206 intel_dp->panel_power_down_delay = get_delay(t10);
5207 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5208#undef get_delay
5209
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005210 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5211 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5212 intel_dp->panel_power_cycle_delay);
5213
5214 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5215 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005216}
5217
5218static void
5219intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005220 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005221{
5222 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005223 u32 pp_on, pp_off, pp_div, port_sel = 0;
5224 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305225 int pp_on_reg, pp_off_reg, pp_div_reg = 0, pp_ctrl_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005226 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005227 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005228
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005229 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005230
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305231 if (IS_BROXTON(dev)) {
5232 /*
5233 * TODO: BXT has 2 sets of PPS registers.
5234 * Correct Register for Broxton need to be identified
5235 * using VBT. hardcoding for now
5236 */
5237 pp_ctrl_reg = BXT_PP_CONTROL(0);
5238 pp_on_reg = BXT_PP_ON_DELAYS(0);
5239 pp_off_reg = BXT_PP_OFF_DELAYS(0);
5240
5241 } else if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07005242 pp_on_reg = PCH_PP_ON_DELAYS;
5243 pp_off_reg = PCH_PP_OFF_DELAYS;
5244 pp_div_reg = PCH_PP_DIVISOR;
5245 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005246 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5247
5248 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5249 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5250 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005251 }
5252
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005253 /*
5254 * And finally store the new values in the power sequencer. The
5255 * backlight delays are set to 1 because we do manual waits on them. For
5256 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5257 * we'll end up waiting for the backlight off delay twice: once when we
5258 * do the manual sleep, and once when we disable the panel and wait for
5259 * the PP_STATUS bit to become zero.
5260 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005261 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005262 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5263 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005264 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005265 /* Compute the divisor for the pp clock, simply match the Bspec
5266 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305267 if (IS_BROXTON(dev)) {
5268 pp_div = I915_READ(pp_ctrl_reg);
5269 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
5270 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
5271 << BXT_POWER_CYCLE_DELAY_SHIFT);
5272 } else {
5273 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
5274 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
5275 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5276 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005277
5278 /* Haswell doesn't have any port selection bits for the panel
5279 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005280 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005281 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005282 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005283 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005284 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005285 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005286 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005287 }
5288
Jesse Barnes453c5422013-03-28 09:55:41 -07005289 pp_on |= port_sel;
5290
5291 I915_WRITE(pp_on_reg, pp_on);
5292 I915_WRITE(pp_off_reg, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305293 if (IS_BROXTON(dev))
5294 I915_WRITE(pp_ctrl_reg, pp_div);
5295 else
5296 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005297
Daniel Vetter67a54562012-10-20 20:57:45 +02005298 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005299 I915_READ(pp_on_reg),
5300 I915_READ(pp_off_reg),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305301 IS_BROXTON(dev) ?
5302 (I915_READ(pp_ctrl_reg) & BXT_POWER_CYCLE_DELAY_MASK) :
Jesse Barnes453c5422013-03-28 09:55:41 -07005303 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005304}
5305
Vandana Kannanb33a2812015-02-13 15:33:03 +05305306/**
5307 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5308 * @dev: DRM device
5309 * @refresh_rate: RR to be programmed
5310 *
5311 * This function gets called when refresh rate (RR) has to be changed from
5312 * one frequency to another. Switches can be between high and low RR
5313 * supported by the panel or to any other RR based on media playback (in
5314 * this case, RR value needs to be passed from user space).
5315 *
5316 * The caller of this function needs to take a lock on dev_priv->drrs.
5317 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305318static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305319{
5320 struct drm_i915_private *dev_priv = dev->dev_private;
5321 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305322 struct intel_digital_port *dig_port = NULL;
5323 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005324 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305325 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305326 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305327 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305328
5329 if (refresh_rate <= 0) {
5330 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5331 return;
5332 }
5333
Vandana Kannan96178ee2015-01-10 02:25:56 +05305334 if (intel_dp == NULL) {
5335 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305336 return;
5337 }
5338
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005339 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005340 * FIXME: This needs proper synchronization with psr state for some
5341 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005342 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305343
Vandana Kannan96178ee2015-01-10 02:25:56 +05305344 dig_port = dp_to_dig_port(intel_dp);
5345 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005346 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305347
5348 if (!intel_crtc) {
5349 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5350 return;
5351 }
5352
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005353 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305354
Vandana Kannan96178ee2015-01-10 02:25:56 +05305355 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305356 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5357 return;
5358 }
5359
Vandana Kannan96178ee2015-01-10 02:25:56 +05305360 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5361 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305362 index = DRRS_LOW_RR;
5363
Vandana Kannan96178ee2015-01-10 02:25:56 +05305364 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305365 DRM_DEBUG_KMS(
5366 "DRRS requested for previously set RR...ignoring\n");
5367 return;
5368 }
5369
5370 if (!intel_crtc->active) {
5371 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5372 return;
5373 }
5374
Durgadoss R44395bf2015-02-13 15:33:02 +05305375 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305376 switch (index) {
5377 case DRRS_HIGH_RR:
5378 intel_dp_set_m_n(intel_crtc, M1_N1);
5379 break;
5380 case DRRS_LOW_RR:
5381 intel_dp_set_m_n(intel_crtc, M2_N2);
5382 break;
5383 case DRRS_MAX_RR:
5384 default:
5385 DRM_ERROR("Unsupported refreshrate type\n");
5386 }
5387 } else if (INTEL_INFO(dev)->gen > 6) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005388 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305389 val = I915_READ(reg);
Vandana Kannana4c30b12015-02-13 15:33:00 +05305390
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305391 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305392 if (IS_VALLEYVIEW(dev))
5393 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5394 else
5395 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305396 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305397 if (IS_VALLEYVIEW(dev))
5398 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5399 else
5400 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305401 }
5402 I915_WRITE(reg, val);
5403 }
5404
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305405 dev_priv->drrs.refresh_rate_type = index;
5406
5407 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5408}
5409
Vandana Kannanb33a2812015-02-13 15:33:03 +05305410/**
5411 * intel_edp_drrs_enable - init drrs struct if supported
5412 * @intel_dp: DP struct
5413 *
5414 * Initializes frontbuffer_bits and drrs.dp
5415 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305416void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5417{
5418 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5419 struct drm_i915_private *dev_priv = dev->dev_private;
5420 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5421 struct drm_crtc *crtc = dig_port->base.base.crtc;
5422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5423
5424 if (!intel_crtc->config->has_drrs) {
5425 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5426 return;
5427 }
5428
5429 mutex_lock(&dev_priv->drrs.mutex);
5430 if (WARN_ON(dev_priv->drrs.dp)) {
5431 DRM_ERROR("DRRS already enabled\n");
5432 goto unlock;
5433 }
5434
5435 dev_priv->drrs.busy_frontbuffer_bits = 0;
5436
5437 dev_priv->drrs.dp = intel_dp;
5438
5439unlock:
5440 mutex_unlock(&dev_priv->drrs.mutex);
5441}
5442
Vandana Kannanb33a2812015-02-13 15:33:03 +05305443/**
5444 * intel_edp_drrs_disable - Disable DRRS
5445 * @intel_dp: DP struct
5446 *
5447 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305448void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5449{
5450 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5451 struct drm_i915_private *dev_priv = dev->dev_private;
5452 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5453 struct drm_crtc *crtc = dig_port->base.base.crtc;
5454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5455
5456 if (!intel_crtc->config->has_drrs)
5457 return;
5458
5459 mutex_lock(&dev_priv->drrs.mutex);
5460 if (!dev_priv->drrs.dp) {
5461 mutex_unlock(&dev_priv->drrs.mutex);
5462 return;
5463 }
5464
5465 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5466 intel_dp_set_drrs_state(dev_priv->dev,
5467 intel_dp->attached_connector->panel.
5468 fixed_mode->vrefresh);
5469
5470 dev_priv->drrs.dp = NULL;
5471 mutex_unlock(&dev_priv->drrs.mutex);
5472
5473 cancel_delayed_work_sync(&dev_priv->drrs.work);
5474}
5475
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305476static void intel_edp_drrs_downclock_work(struct work_struct *work)
5477{
5478 struct drm_i915_private *dev_priv =
5479 container_of(work, typeof(*dev_priv), drrs.work.work);
5480 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305481
Vandana Kannan96178ee2015-01-10 02:25:56 +05305482 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305483
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305484 intel_dp = dev_priv->drrs.dp;
5485
5486 if (!intel_dp)
5487 goto unlock;
5488
5489 /*
5490 * The delayed work can race with an invalidate hence we need to
5491 * recheck.
5492 */
5493
5494 if (dev_priv->drrs.busy_frontbuffer_bits)
5495 goto unlock;
5496
5497 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5498 intel_dp_set_drrs_state(dev_priv->dev,
5499 intel_dp->attached_connector->panel.
5500 downclock_mode->vrefresh);
5501
5502unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305503 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305504}
5505
Vandana Kannanb33a2812015-02-13 15:33:03 +05305506/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305507 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305508 * @dev: DRM device
5509 * @frontbuffer_bits: frontbuffer plane tracking bits
5510 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305511 * This function gets called everytime rendering on the given planes start.
5512 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305513 *
5514 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5515 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305516void intel_edp_drrs_invalidate(struct drm_device *dev,
5517 unsigned frontbuffer_bits)
5518{
5519 struct drm_i915_private *dev_priv = dev->dev_private;
5520 struct drm_crtc *crtc;
5521 enum pipe pipe;
5522
Daniel Vetter9da7d692015-04-09 16:44:15 +02005523 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305524 return;
5525
Daniel Vetter88f933a2015-04-09 16:44:16 +02005526 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305527
Vandana Kannana93fad02015-01-10 02:25:59 +05305528 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005529 if (!dev_priv->drrs.dp) {
5530 mutex_unlock(&dev_priv->drrs.mutex);
5531 return;
5532 }
5533
Vandana Kannana93fad02015-01-10 02:25:59 +05305534 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5535 pipe = to_intel_crtc(crtc)->pipe;
5536
Ramalingam C0ddfd202015-06-15 20:50:05 +05305537 /* invalidate means busy screen hence upclock */
Vandana Kannana93fad02015-01-10 02:25:59 +05305538 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
Vandana Kannana93fad02015-01-10 02:25:59 +05305539 intel_dp_set_drrs_state(dev_priv->dev,
5540 dev_priv->drrs.dp->attached_connector->panel.
5541 fixed_mode->vrefresh);
5542 }
5543
5544 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5545
5546 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5547 mutex_unlock(&dev_priv->drrs.mutex);
5548}
5549
Vandana Kannanb33a2812015-02-13 15:33:03 +05305550/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305551 * intel_edp_drrs_flush - Restart Idleness DRRS
Vandana Kannanb33a2812015-02-13 15:33:03 +05305552 * @dev: DRM device
5553 * @frontbuffer_bits: frontbuffer plane tracking bits
5554 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305555 * This function gets called every time rendering on the given planes has
5556 * completed or flip on a crtc is completed. So DRRS should be upclocked
5557 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5558 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305559 *
5560 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5561 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305562void intel_edp_drrs_flush(struct drm_device *dev,
5563 unsigned frontbuffer_bits)
5564{
5565 struct drm_i915_private *dev_priv = dev->dev_private;
5566 struct drm_crtc *crtc;
5567 enum pipe pipe;
5568
Daniel Vetter9da7d692015-04-09 16:44:15 +02005569 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305570 return;
5571
Daniel Vetter88f933a2015-04-09 16:44:16 +02005572 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305573
Vandana Kannana93fad02015-01-10 02:25:59 +05305574 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005575 if (!dev_priv->drrs.dp) {
5576 mutex_unlock(&dev_priv->drrs.mutex);
5577 return;
5578 }
5579
Vandana Kannana93fad02015-01-10 02:25:59 +05305580 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5581 pipe = to_intel_crtc(crtc)->pipe;
5582 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5583
Ramalingam C0ddfd202015-06-15 20:50:05 +05305584 /* flush means busy screen hence upclock */
5585 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5586 intel_dp_set_drrs_state(dev_priv->dev,
5587 dev_priv->drrs.dp->attached_connector->panel.
5588 fixed_mode->vrefresh);
5589
5590 /*
5591 * flush also means no more activity hence schedule downclock, if all
5592 * other fbs are quiescent too
5593 */
5594 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305595 schedule_delayed_work(&dev_priv->drrs.work,
5596 msecs_to_jiffies(1000));
5597 mutex_unlock(&dev_priv->drrs.mutex);
5598}
5599
Vandana Kannanb33a2812015-02-13 15:33:03 +05305600/**
5601 * DOC: Display Refresh Rate Switching (DRRS)
5602 *
5603 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5604 * which enables swtching between low and high refresh rates,
5605 * dynamically, based on the usage scenario. This feature is applicable
5606 * for internal panels.
5607 *
5608 * Indication that the panel supports DRRS is given by the panel EDID, which
5609 * would list multiple refresh rates for one resolution.
5610 *
5611 * DRRS is of 2 types - static and seamless.
5612 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5613 * (may appear as a blink on screen) and is used in dock-undock scenario.
5614 * Seamless DRRS involves changing RR without any visual effect to the user
5615 * and can be used during normal system usage. This is done by programming
5616 * certain registers.
5617 *
5618 * Support for static/seamless DRRS may be indicated in the VBT based on
5619 * inputs from the panel spec.
5620 *
5621 * DRRS saves power by switching to low RR based on usage scenarios.
5622 *
5623 * eDP DRRS:-
5624 * The implementation is based on frontbuffer tracking implementation.
5625 * When there is a disturbance on the screen triggered by user activity or a
5626 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5627 * When there is no movement on screen, after a timeout of 1 second, a switch
5628 * to low RR is made.
5629 * For integration with frontbuffer tracking code,
5630 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5631 *
5632 * DRRS can be further extended to support other internal panels and also
5633 * the scenario of video playback wherein RR is set based on the rate
5634 * requested by userspace.
5635 */
5636
5637/**
5638 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5639 * @intel_connector: eDP connector
5640 * @fixed_mode: preferred mode of panel
5641 *
5642 * This function is called only once at driver load to initialize basic
5643 * DRRS stuff.
5644 *
5645 * Returns:
5646 * Downclock mode if panel supports it, else return NULL.
5647 * DRRS support is determined by the presence of downclock mode (apart
5648 * from VBT setting).
5649 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305650static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305651intel_dp_drrs_init(struct intel_connector *intel_connector,
5652 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305653{
5654 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305655 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305656 struct drm_i915_private *dev_priv = dev->dev_private;
5657 struct drm_display_mode *downclock_mode = NULL;
5658
Daniel Vetter9da7d692015-04-09 16:44:15 +02005659 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5660 mutex_init(&dev_priv->drrs.mutex);
5661
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305662 if (INTEL_INFO(dev)->gen <= 6) {
5663 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5664 return NULL;
5665 }
5666
5667 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005668 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305669 return NULL;
5670 }
5671
5672 downclock_mode = intel_find_panel_downclock
5673 (dev, fixed_mode, connector);
5674
5675 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305676 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305677 return NULL;
5678 }
5679
Vandana Kannan96178ee2015-01-10 02:25:56 +05305680 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305681
Vandana Kannan96178ee2015-01-10 02:25:56 +05305682 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005683 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305684 return downclock_mode;
5685}
5686
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005687static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005688 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005689{
5690 struct drm_connector *connector = &intel_connector->base;
5691 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005692 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5693 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005694 struct drm_i915_private *dev_priv = dev->dev_private;
5695 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305696 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005697 bool has_dpcd;
5698 struct drm_display_mode *scan;
5699 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005700 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005701
5702 if (!is_edp(intel_dp))
5703 return true;
5704
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005705 pps_lock(intel_dp);
5706 intel_edp_panel_vdd_sanitize(intel_dp);
5707 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005708
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005709 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005710 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005711
5712 if (has_dpcd) {
5713 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5714 dev_priv->no_aux_handshake =
5715 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5716 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5717 } else {
5718 /* if this fails, presume the device is a ghost */
5719 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005720 return false;
5721 }
5722
5723 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005724 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005725 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005726 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005727
Daniel Vetter060c8772014-03-21 23:22:35 +01005728 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005729 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005730 if (edid) {
5731 if (drm_add_edid_modes(connector, edid)) {
5732 drm_mode_connector_update_edid_property(connector,
5733 edid);
5734 drm_edid_to_eld(connector, edid);
5735 } else {
5736 kfree(edid);
5737 edid = ERR_PTR(-EINVAL);
5738 }
5739 } else {
5740 edid = ERR_PTR(-ENOENT);
5741 }
5742 intel_connector->edid = edid;
5743
5744 /* prefer fixed mode from EDID if available */
5745 list_for_each_entry(scan, &connector->probed_modes, head) {
5746 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5747 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305748 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305749 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005750 break;
5751 }
5752 }
5753
5754 /* fallback to VBT if available for eDP */
5755 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5756 fixed_mode = drm_mode_duplicate(dev,
5757 dev_priv->vbt.lfp_lvds_vbt_mode);
5758 if (fixed_mode)
5759 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5760 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005761 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005762
Clint Taylor01527b32014-07-07 13:01:46 -07005763 if (IS_VALLEYVIEW(dev)) {
5764 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5765 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005766
5767 /*
5768 * Figure out the current pipe for the initial backlight setup.
5769 * If the current pipe isn't valid, try the PPS pipe, and if that
5770 * fails just assume pipe A.
5771 */
5772 if (IS_CHERRYVIEW(dev))
5773 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5774 else
5775 pipe = PORT_TO_PIPE(intel_dp->DP);
5776
5777 if (pipe != PIPE_A && pipe != PIPE_B)
5778 pipe = intel_dp->pps_pipe;
5779
5780 if (pipe != PIPE_A && pipe != PIPE_B)
5781 pipe = PIPE_A;
5782
5783 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5784 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005785 }
5786
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305787 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005788 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005789 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005790
5791 return true;
5792}
5793
Paulo Zanoni16c25532013-06-12 17:27:25 -03005794bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005795intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5796 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005797{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005798 struct drm_connector *connector = &intel_connector->base;
5799 struct intel_dp *intel_dp = &intel_dig_port->dp;
5800 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5801 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005802 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005803 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005804 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005805
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005806 intel_dp->pps_pipe = INVALID_PIPE;
5807
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005808 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005809 if (INTEL_INFO(dev)->gen >= 9)
5810 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5811 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005812 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5813 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5814 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5815 else if (HAS_PCH_SPLIT(dev))
5816 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5817 else
5818 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5819
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005820 if (INTEL_INFO(dev)->gen >= 9)
5821 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5822 else
5823 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005824
Daniel Vetter07679352012-09-06 22:15:42 +02005825 /* Preserve the current hw state. */
5826 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005827 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005828
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005829 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305830 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005831 else
5832 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005833
Imre Deakf7d24902013-05-08 13:14:05 +03005834 /*
5835 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5836 * for DP the encoder type can be set by the caller to
5837 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5838 */
5839 if (type == DRM_MODE_CONNECTOR_eDP)
5840 intel_encoder->type = INTEL_OUTPUT_EDP;
5841
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005842 /* eDP only on port B and/or C on vlv/chv */
5843 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5844 port != PORT_B && port != PORT_C))
5845 return false;
5846
Imre Deake7281ea2013-05-08 13:14:08 +03005847 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5848 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5849 port_name(port));
5850
Adam Jacksonb3295302010-07-16 14:46:28 -04005851 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005852 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5853
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005854 connector->interlace_allowed = true;
5855 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005856
Daniel Vetter66a92782012-07-12 20:08:18 +02005857 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005858 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005859
Chris Wilsondf0e9242010-09-09 16:20:55 +01005860 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005861 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005862
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005863 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005864 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5865 else
5866 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005867 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005868
Jani Nikula0b998362014-03-14 16:51:17 +02005869 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005870 switch (port) {
5871 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005872 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005873 break;
5874 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005875 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005876 break;
5877 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005878 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005879 break;
5880 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005881 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005882 break;
5883 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005884 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005885 }
5886
Imre Deakdada1a92014-01-29 13:25:41 +02005887 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005888 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005889 intel_dp_init_panel_power_timestamps(intel_dp);
5890 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005891 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005892 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005893 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005894 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005895 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005896
Jani Nikula9d1a1032014-03-14 16:51:15 +02005897 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005898
Dave Airlie0e32b392014-05-02 14:02:48 +10005899 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005900 if (HAS_DP_MST(dev) &&
5901 (port == PORT_B || port == PORT_C || port == PORT_D))
5902 intel_dp_mst_encoder_init(intel_dig_port,
5903 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005904
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005905 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005906 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005907 if (is_edp(intel_dp)) {
5908 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005909 /*
5910 * vdd might still be enabled do to the delayed vdd off.
5911 * Make sure vdd is actually turned off here.
5912 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005913 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005914 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005915 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005916 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005917 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005918 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005919 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005920 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005921
Chris Wilsonf6849602010-09-19 09:29:33 +01005922 intel_dp_add_properties(intel_dp, connector);
5923
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005924 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5925 * 0xd. Failure to do so will result in spurious interrupts being
5926 * generated on the port when a cable is not attached.
5927 */
5928 if (IS_G4X(dev) && !IS_GM45(dev)) {
5929 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5930 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5931 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005932
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005933 i915_debugfs_connector_add(connector);
5934
Paulo Zanoni16c25532013-06-12 17:27:25 -03005935 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005936}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005937
5938void
5939intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5940{
Dave Airlie13cf5502014-06-18 11:29:35 +10005941 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005942 struct intel_digital_port *intel_dig_port;
5943 struct intel_encoder *intel_encoder;
5944 struct drm_encoder *encoder;
5945 struct intel_connector *intel_connector;
5946
Daniel Vetterb14c5672013-09-19 12:18:32 +02005947 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005948 if (!intel_dig_port)
5949 return;
5950
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005951 intel_connector = intel_connector_alloc();
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005952 if (!intel_connector) {
5953 kfree(intel_dig_port);
5954 return;
5955 }
5956
5957 intel_encoder = &intel_dig_port->base;
5958 encoder = &intel_encoder->base;
5959
5960 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5961 DRM_MODE_ENCODER_TMDS);
5962
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005963 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005964 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005965 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005966 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005967 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005968 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005969 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005970 intel_encoder->pre_enable = chv_pre_enable_dp;
5971 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005972 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005973 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005974 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005975 intel_encoder->pre_enable = vlv_pre_enable_dp;
5976 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005977 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005978 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005979 intel_encoder->pre_enable = g4x_pre_enable_dp;
5980 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005981 if (INTEL_INFO(dev)->gen >= 5)
5982 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005983 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005984
Paulo Zanoni174edf12012-10-26 19:05:50 -02005985 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005986 intel_dig_port->dp.output_reg = output_reg;
5987
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005988 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005989 if (IS_CHERRYVIEW(dev)) {
5990 if (port == PORT_D)
5991 intel_encoder->crtc_mask = 1 << 2;
5992 else
5993 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5994 } else {
5995 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5996 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005997 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005998
Dave Airlie13cf5502014-06-18 11:29:35 +10005999 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03006000 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10006001
Paulo Zanoni15b1d172013-06-12 17:27:27 -03006002 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
6003 drm_encoder_cleanup(encoder);
6004 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03006005 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03006006 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02006007}
Dave Airlie0e32b392014-05-02 14:02:48 +10006008
6009void intel_dp_mst_suspend(struct drm_device *dev)
6010{
6011 struct drm_i915_private *dev_priv = dev->dev_private;
6012 int i;
6013
6014 /* disable MST */
6015 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006016 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006017 if (!intel_dig_port)
6018 continue;
6019
6020 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6021 if (!intel_dig_port->dp.can_mst)
6022 continue;
6023 if (intel_dig_port->dp.is_mst)
6024 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6025 }
6026 }
6027}
6028
6029void intel_dp_mst_resume(struct drm_device *dev)
6030{
6031 struct drm_i915_private *dev_priv = dev->dev_private;
6032 int i;
6033
6034 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03006035 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Dave Airlie0e32b392014-05-02 14:02:48 +10006036 if (!intel_dig_port)
6037 continue;
6038 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
6039 int ret;
6040
6041 if (!intel_dig_port->dp.can_mst)
6042 continue;
6043
6044 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
6045 if (ret != 0) {
6046 intel_dp_check_mst_status(&intel_dig_port->dp);
6047 }
6048 }
6049 }
6050}