blob: d699fc941a77a2c915f192edb38721acea390856 [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Greg Rosedc641b72013-12-18 13:45:51 +00004 * Copyright(c) 2013 - 2014 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000029#include "i40e.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000030#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000031
32static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
33 u32 td_tag)
34{
35 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
36 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
37 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
38 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
39 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
40}
41
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000042#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000043#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000044/**
45 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000046 * @fdir_data: Packet data that will be filter parameters
47 * @raw_packet: the pre-allocated packet buffer for FDir
Jeff Kirsherb40c82e62015-02-27 09:18:34 +000048 * @pf: The PF pointer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000049 * @add: True for add/update, False for remove
50 **/
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000051int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, u8 *raw_packet,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000052 struct i40e_pf *pf, bool add)
53{
54 struct i40e_filter_program_desc *fdir_desc;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000055 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000056 struct i40e_tx_desc *tx_desc;
57 struct i40e_ring *tx_ring;
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000058 unsigned int fpt, dcc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000059 struct i40e_vsi *vsi;
60 struct device *dev;
61 dma_addr_t dma;
62 u32 td_cmd = 0;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000063 u16 delay = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000064 u16 i;
65
66 /* find existing FDIR VSI */
67 vsi = NULL;
Mitch Williams505682c2014-05-20 08:01:37 +000068 for (i = 0; i < pf->num_alloc_vsi; i++)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000069 if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR)
70 vsi = pf->vsi[i];
71 if (!vsi)
72 return -ENOENT;
73
Alexander Duyck9f65e152013-09-28 06:00:58 +000074 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000075 dev = tx_ring->dev;
76
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000077 /* we need two descriptors to add/del a filter and we can wait */
78 do {
79 if (I40E_DESC_UNUSED(tx_ring) > 1)
80 break;
81 msleep_interruptible(1);
82 delay++;
83 } while (delay < I40E_FD_CLEAN_DELAY);
84
85 if (!(I40E_DESC_UNUSED(tx_ring) > 1))
86 return -EAGAIN;
87
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000088 dma = dma_map_single(dev, raw_packet,
89 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000090 if (dma_mapping_error(dev, dma))
91 goto dma_fail;
92
93 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +000094 i = tx_ring->next_to_use;
95 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000096 first = &tx_ring->tx_bi[i];
97 memset(first, 0, sizeof(struct i40e_tx_buffer));
Alexander Duyckfc4ac672013-09-28 06:00:22 +000098
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000099 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000100
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000101 fpt = (fdir_data->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
102 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000103
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000104 fpt |= (fdir_data->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT) &
105 I40E_TXD_FLTR_QW0_FLEXOFF_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000106
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000107 fpt |= (fdir_data->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) &
108 I40E_TXD_FLTR_QW0_PCTYPE_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000109
110 /* Use LAN VSI Id if not programmed by user */
111 if (fdir_data->dest_vsi == 0)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000112 fpt |= (pf->vsi[pf->lan_vsi]->id) <<
113 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000114 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000115 fpt |= ((u32)fdir_data->dest_vsi <<
116 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT) &
117 I40E_TXD_FLTR_QW0_DEST_VSI_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000118
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000119 dcc = I40E_TX_DESC_DTYPE_FILTER_PROG;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000120
121 if (add)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000122 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
123 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000124 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000125 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
126 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000127
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000128 dcc |= (fdir_data->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT) &
129 I40E_TXD_FLTR_QW1_DEST_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000130
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000131 dcc |= (fdir_data->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT) &
132 I40E_TXD_FLTR_QW1_FD_STATUS_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000133
134 if (fdir_data->cnt_index != 0) {
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000135 dcc |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
136 dcc |= ((u32)fdir_data->cnt_index <<
137 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000138 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000139 }
140
Jesse Brandeburg99753ea2014-06-04 04:22:49 +0000141 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(fpt);
142 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000143 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dcc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000144 fdir_desc->fd_id = cpu_to_le32(fdir_data->fd_id);
145
146 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000147 i = tx_ring->next_to_use;
148 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000149 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000150
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000151 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
152
153 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000154
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000155 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000156 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000157 dma_unmap_addr_set(tx_buf, dma, dma);
158
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000159 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000160 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000161
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000162 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
163 tx_buf->raw_buf = (void *)raw_packet;
164
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000165 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000166 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000167
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000168 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000169 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000170 */
171 wmb();
172
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000173 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000174 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000175
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000176 writel(tx_ring->next_to_use, tx_ring->tail);
177 return 0;
178
179dma_fail:
180 return -1;
181}
182
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000183#define IP_HEADER_OFFSET 14
184#define I40E_UDPIP_DUMMY_PACKET_LEN 42
185/**
186 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
187 * @vsi: pointer to the targeted VSI
188 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000189 * @add: true adds a filter, false removes it
190 *
191 * Returns 0 if the filters were successfully added or removed
192 **/
193static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
194 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000195 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000196{
197 struct i40e_pf *pf = vsi->back;
198 struct udphdr *udp;
199 struct iphdr *ip;
200 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000201 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000202 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000203 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
204 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
205 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
206
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000207 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
208 if (!raw_packet)
209 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000210 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
211
212 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
213 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
214 + sizeof(struct iphdr));
215
216 ip->daddr = fd_data->dst_ip[0];
217 udp->dest = fd_data->dst_port;
218 ip->saddr = fd_data->src_ip[0];
219 udp->source = fd_data->src_port;
220
Kevin Scottb2d36c02014-04-09 05:58:59 +0000221 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
222 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
223 if (ret) {
224 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000225 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
226 fd_data->pctype, fd_data->fd_id, ret);
Kevin Scottb2d36c02014-04-09 05:58:59 +0000227 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000228 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000229 if (add)
230 dev_info(&pf->pdev->dev,
231 "Filter OK for PCTYPE %d loc = %d\n",
232 fd_data->pctype, fd_data->fd_id);
233 else
234 dev_info(&pf->pdev->dev,
235 "Filter deleted for PCTYPE %d loc = %d\n",
236 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000237 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000238 return err ? -EOPNOTSUPP : 0;
239}
240
241#define I40E_TCPIP_DUMMY_PACKET_LEN 54
242/**
243 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
244 * @vsi: pointer to the targeted VSI
245 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000246 * @add: true adds a filter, false removes it
247 *
248 * Returns 0 if the filters were successfully added or removed
249 **/
250static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
251 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000252 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000253{
254 struct i40e_pf *pf = vsi->back;
255 struct tcphdr *tcp;
256 struct iphdr *ip;
257 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000258 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000259 int ret;
260 /* Dummy packet */
261 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
262 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
263 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
264 0x0, 0x72, 0, 0, 0, 0};
265
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000266 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
267 if (!raw_packet)
268 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000269 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
270
271 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
272 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
273 + sizeof(struct iphdr));
274
275 ip->daddr = fd_data->dst_ip[0];
276 tcp->dest = fd_data->dst_port;
277 ip->saddr = fd_data->src_ip[0];
278 tcp->source = fd_data->src_port;
279
280 if (add) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000281 pf->fd_tcp_rule++;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000282 if (pf->flags & I40E_FLAG_FD_ATR_ENABLED) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400283 if (I40E_DEBUG_FD & pf->hw.debug_mask)
284 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000285 pf->flags &= ~I40E_FLAG_FD_ATR_ENABLED;
286 }
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000287 } else {
288 pf->fd_tcp_rule = (pf->fd_tcp_rule > 0) ?
289 (pf->fd_tcp_rule - 1) : 0;
290 if (pf->fd_tcp_rule == 0) {
291 pf->flags |= I40E_FLAG_FD_ATR_ENABLED;
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400292 if (I40E_DEBUG_FD & pf->hw.debug_mask)
293 dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000294 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000295 }
296
Kevin Scottb2d36c02014-04-09 05:58:59 +0000297 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000298 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
299
300 if (ret) {
301 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000302 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
303 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000304 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000305 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000306 if (add)
307 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
308 fd_data->pctype, fd_data->fd_id);
309 else
310 dev_info(&pf->pdev->dev,
311 "Filter deleted for PCTYPE %d loc = %d\n",
312 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000313 }
314
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000315 return err ? -EOPNOTSUPP : 0;
316}
317
318/**
319 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
320 * a specific flow spec
321 * @vsi: pointer to the targeted VSI
322 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000323 * @add: true adds a filter, false removes it
324 *
Jean Sacren21d3efd2014-03-17 18:14:39 +0000325 * Always returns -EOPNOTSUPP
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000326 **/
327static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
328 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000329 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000330{
331 return -EOPNOTSUPP;
332}
333
334#define I40E_IP_DUMMY_PACKET_LEN 34
335/**
336 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
337 * a specific flow spec
338 * @vsi: pointer to the targeted VSI
339 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000340 * @add: true adds a filter, false removes it
341 *
342 * Returns 0 if the filters were successfully added or removed
343 **/
344static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
345 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000346 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000347{
348 struct i40e_pf *pf = vsi->back;
349 struct iphdr *ip;
350 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000351 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000352 int ret;
353 int i;
354 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
355 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
356 0, 0, 0, 0};
357
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000358 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
359 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000360 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
361 if (!raw_packet)
362 return -ENOMEM;
363 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
364 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
365
366 ip->saddr = fd_data->src_ip[0];
367 ip->daddr = fd_data->dst_ip[0];
368 ip->protocol = 0;
369
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000370 fd_data->pctype = i;
371 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
372
373 if (ret) {
374 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000375 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
376 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000377 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000378 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000379 if (add)
380 dev_info(&pf->pdev->dev,
381 "Filter OK for PCTYPE %d loc = %d\n",
382 fd_data->pctype, fd_data->fd_id);
383 else
384 dev_info(&pf->pdev->dev,
385 "Filter deleted for PCTYPE %d loc = %d\n",
386 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000387 }
388 }
389
390 return err ? -EOPNOTSUPP : 0;
391}
392
393/**
394 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
395 * @vsi: pointer to the targeted VSI
396 * @cmd: command to get or set RX flow classification rules
397 * @add: true adds a filter, false removes it
398 *
399 **/
400int i40e_add_del_fdir(struct i40e_vsi *vsi,
401 struct i40e_fdir_filter *input, bool add)
402{
403 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000404 int ret;
405
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000406 switch (input->flow_type & ~FLOW_EXT) {
407 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000408 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000409 break;
410 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000411 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000412 break;
413 case SCTP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000414 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000415 break;
416 case IPV4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000417 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000418 break;
419 case IP_USER_FLOW:
420 switch (input->ip4_proto) {
421 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000422 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000423 break;
424 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000425 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000426 break;
427 case IPPROTO_SCTP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000428 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000429 break;
430 default:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000431 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000432 break;
433 }
434 break;
435 default:
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +0000436 dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000437 input->flow_type);
438 ret = -EINVAL;
439 }
440
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000441 /* The buffer allocated here is freed by the i40e_clean_tx_ring() */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000442 return ret;
443}
444
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000445/**
446 * i40e_fd_handle_status - check the Programming Status for FD
447 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000448 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000449 * @prog_id: the id originally used for programming
450 *
451 * This is used to verify if the FD programming or invalidation
452 * requested by SW to the HW is successful or not and take actions accordingly.
453 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000454static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
455 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000456{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000457 struct i40e_pf *pf = rx_ring->vsi->back;
458 struct pci_dev *pdev = pf->pdev;
459 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000460 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000461 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000462
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000463 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000464 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
465 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
466
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400467 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000468 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
469 (I40E_DEBUG_FD & pf->hw.debug_mask))
470 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
471 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000472
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000473 /* Check if the programming error is for ATR.
474 * If so, auto disable ATR and set a state for
475 * flush in progress. Next time we come here if flush is in
476 * progress do nothing, once flush is complete the state will
477 * be cleared.
478 */
479 if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
480 return;
481
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000482 pf->fd_add_err++;
483 /* store the current atr filter count */
484 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
485
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000486 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
487 (pf->auto_disable_flags & I40E_FLAG_FD_SB_ENABLED)) {
488 pf->auto_disable_flags |= I40E_FLAG_FD_ATR_ENABLED;
489 set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
490 }
491
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000492 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000493 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000494 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000495 /* If ATR is running fcnt_prog can quickly change,
496 * if we are very close to full, it makes sense to disable
497 * FD ATR/SB and then re-enable it when there is room.
498 */
499 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000500 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000501 !(pf->auto_disable_flags &
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000502 I40E_FLAG_FD_SB_ENABLED)) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400503 if (I40E_DEBUG_FD & pf->hw.debug_mask)
504 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000505 pf->auto_disable_flags |=
506 I40E_FLAG_FD_SB_ENABLED;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000507 }
508 } else {
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000509 dev_info(&pdev->dev,
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000510 "FD filter programming failed due to incorrect filter parameters\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000511 }
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400512 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000513 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000514 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000515 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000516 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000517}
518
519/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000520 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000521 * @ring: the ring that owns the buffer
522 * @tx_buffer: the buffer to free
523 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000524static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
525 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000526{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000527 if (tx_buffer->skb) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000528 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
529 kfree(tx_buffer->raw_buf);
530 else
531 dev_kfree_skb_any(tx_buffer->skb);
532
Alexander Duycka5e9c572013-09-28 06:00:27 +0000533 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000534 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000535 dma_unmap_addr(tx_buffer, dma),
536 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000537 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000538 } else if (dma_unmap_len(tx_buffer, len)) {
539 dma_unmap_page(ring->dev,
540 dma_unmap_addr(tx_buffer, dma),
541 dma_unmap_len(tx_buffer, len),
542 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000543 }
Alexander Duycka5e9c572013-09-28 06:00:27 +0000544 tx_buffer->next_to_watch = NULL;
545 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000546 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000547 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000548}
549
550/**
551 * i40e_clean_tx_ring - Free any empty Tx buffers
552 * @tx_ring: ring to be cleaned
553 **/
554void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
555{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000556 unsigned long bi_size;
557 u16 i;
558
559 /* ring already cleared, nothing to do */
560 if (!tx_ring->tx_bi)
561 return;
562
563 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000564 for (i = 0; i < tx_ring->count; i++)
565 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000566
567 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
568 memset(tx_ring->tx_bi, 0, bi_size);
569
570 /* Zero out the descriptor ring */
571 memset(tx_ring->desc, 0, tx_ring->size);
572
573 tx_ring->next_to_use = 0;
574 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000575
576 if (!tx_ring->netdev)
577 return;
578
579 /* cleanup Tx queue statistics */
580 netdev_tx_reset_queue(netdev_get_tx_queue(tx_ring->netdev,
581 tx_ring->queue_index));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000582}
583
584/**
585 * i40e_free_tx_resources - Free Tx resources per queue
586 * @tx_ring: Tx descriptor ring for a specific queue
587 *
588 * Free all transmit software resources
589 **/
590void i40e_free_tx_resources(struct i40e_ring *tx_ring)
591{
592 i40e_clean_tx_ring(tx_ring);
593 kfree(tx_ring->tx_bi);
594 tx_ring->tx_bi = NULL;
595
596 if (tx_ring->desc) {
597 dma_free_coherent(tx_ring->dev, tx_ring->size,
598 tx_ring->desc, tx_ring->dma);
599 tx_ring->desc = NULL;
600 }
601}
602
Jesse Brandeburga68de582015-02-24 05:26:03 +0000603/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000604 * i40e_get_tx_pending - how many tx descriptors not processed
605 * @tx_ring: the ring of descriptors
606 *
607 * Since there is no access to the ring head register
608 * in XL710, we need to use our local copies
609 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400610u32 i40e_get_tx_pending(struct i40e_ring *ring)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000611{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000612 u32 head, tail;
613
614 head = i40e_get_head(ring);
615 tail = readl(ring->tail);
616
617 if (head != tail)
618 return (head < tail) ?
619 tail - head : (tail + ring->count - head);
620
621 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000622}
623
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000624#define WB_STRIDE 0x3
625
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000626/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000627 * i40e_clean_tx_irq - Reclaim resources after transmit completes
628 * @tx_ring: tx ring to clean
629 * @budget: how many cleans we're allowed
630 *
631 * Returns true if there's any budget left (e.g. the clean is finished)
632 **/
633static bool i40e_clean_tx_irq(struct i40e_ring *tx_ring, int budget)
634{
635 u16 i = tx_ring->next_to_clean;
636 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000637 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000638 struct i40e_tx_desc *tx_desc;
639 unsigned int total_packets = 0;
640 unsigned int total_bytes = 0;
641
642 tx_buf = &tx_ring->tx_bi[i];
643 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000644 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000645
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000646 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
647
Alexander Duycka5e9c572013-09-28 06:00:27 +0000648 do {
649 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000650
651 /* if next_to_watch is not set then there is no work pending */
652 if (!eop_desc)
653 break;
654
Alexander Duycka5e9c572013-09-28 06:00:27 +0000655 /* prevent any other reads prior to eop_desc */
656 read_barrier_depends();
657
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000658 /* we have caught up to head, no work left to do */
659 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000660 break;
661
Alexander Duyckc304fda2013-09-28 06:00:12 +0000662 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000663 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000664
Alexander Duycka5e9c572013-09-28 06:00:27 +0000665 /* update the statistics for this packet */
666 total_bytes += tx_buf->bytecount;
667 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000668
Alexander Duycka5e9c572013-09-28 06:00:27 +0000669 /* free the skb */
Rick Jonesa81fb042014-09-17 03:56:20 +0000670 dev_consume_skb_any(tx_buf->skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000671
Alexander Duycka5e9c572013-09-28 06:00:27 +0000672 /* unmap skb header data */
673 dma_unmap_single(tx_ring->dev,
674 dma_unmap_addr(tx_buf, dma),
675 dma_unmap_len(tx_buf, len),
676 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000677
Alexander Duycka5e9c572013-09-28 06:00:27 +0000678 /* clear tx_buffer data */
679 tx_buf->skb = NULL;
680 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000681
Alexander Duycka5e9c572013-09-28 06:00:27 +0000682 /* unmap remaining buffers */
683 while (tx_desc != eop_desc) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000684
685 tx_buf++;
686 tx_desc++;
687 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000688 if (unlikely(!i)) {
689 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000690 tx_buf = tx_ring->tx_bi;
691 tx_desc = I40E_TX_DESC(tx_ring, 0);
692 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000693
Alexander Duycka5e9c572013-09-28 06:00:27 +0000694 /* unmap any remaining paged data */
695 if (dma_unmap_len(tx_buf, len)) {
696 dma_unmap_page(tx_ring->dev,
697 dma_unmap_addr(tx_buf, dma),
698 dma_unmap_len(tx_buf, len),
699 DMA_TO_DEVICE);
700 dma_unmap_len_set(tx_buf, len, 0);
701 }
702 }
703
704 /* move us one more past the eop_desc for start of next pkt */
705 tx_buf++;
706 tx_desc++;
707 i++;
708 if (unlikely(!i)) {
709 i -= tx_ring->count;
710 tx_buf = tx_ring->tx_bi;
711 tx_desc = I40E_TX_DESC(tx_ring, 0);
712 }
713
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000714 prefetch(tx_desc);
715
Alexander Duycka5e9c572013-09-28 06:00:27 +0000716 /* update budget accounting */
717 budget--;
718 } while (likely(budget));
719
720 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000721 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000722 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000723 tx_ring->stats.bytes += total_bytes;
724 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000725 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000726 tx_ring->q_vector->tx.total_bytes += total_bytes;
727 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000728
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000729 /* check to see if there are any non-cache aligned descriptors
730 * waiting to be written back, and kick the hardware to force
731 * them to be written back in case of napi polling
732 */
733 if (budget &&
734 !((i & WB_STRIDE) == WB_STRIDE) &&
735 !test_bit(__I40E_DOWN, &tx_ring->vsi->state) &&
736 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
737 tx_ring->arm_wb = true;
738 else
739 tx_ring->arm_wb = false;
740
Alexander Duyck7070ce02013-09-28 06:00:37 +0000741 netdev_tx_completed_queue(netdev_get_tx_queue(tx_ring->netdev,
742 tx_ring->queue_index),
743 total_packets, total_bytes);
744
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000745#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
746 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
747 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
748 /* Make sure that anybody stopping the queue after this
749 * sees the new next_to_clean.
750 */
751 smp_mb();
752 if (__netif_subqueue_stopped(tx_ring->netdev,
753 tx_ring->queue_index) &&
754 !test_bit(__I40E_DOWN, &tx_ring->vsi->state)) {
755 netif_wake_subqueue(tx_ring->netdev,
756 tx_ring->queue_index);
757 ++tx_ring->tx_stats.restart_queue;
758 }
759 }
760
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000761 return !!budget;
762}
763
764/**
765 * i40e_force_wb - Arm hardware to do a wb on noncache aligned descriptors
766 * @vsi: the VSI we care about
767 * @q_vector: the vector on which to force writeback
768 *
769 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400770void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000771{
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400772 u16 flags = q_vector->tx.ring[0].flags;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000773
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400774 if (flags & I40E_TXR_FLAGS_WB_ON_ITR) {
775 u32 val;
776
777 if (q_vector->arm_wb_state)
778 return;
779
780 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK;
781
782 wr32(&vsi->back->hw,
783 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
784 vsi->base_vector - 1),
785 val);
786 q_vector->arm_wb_state = true;
787 } else if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
788 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
789 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
790 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
791 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
792 /* allow 00 to be written to the index */
793
794 wr32(&vsi->back->hw,
795 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
796 vsi->base_vector - 1), val);
797 } else {
798 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
799 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
800 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
801 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
802 /* allow 00 to be written to the index */
803
804 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
805 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000806}
807
808/**
809 * i40e_set_new_dynamic_itr - Find new ITR level
810 * @rc: structure containing ring performance data
811 *
812 * Stores a new ITR value based on packets and byte counts during
813 * the last interrupt. The advantage of per interrupt computation
814 * is faster updates and more accurate ITR for the current traffic
815 * pattern. Constants in this function were computed based on
816 * theoretical maximum wire speed and thresholds were set based on
817 * testing data as well as attempting to minimize response time
818 * while increasing bulk throughput.
819 **/
820static void i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
821{
822 enum i40e_latency_range new_latency_range = rc->latency_range;
823 u32 new_itr = rc->itr;
824 int bytes_per_int;
825
826 if (rc->total_packets == 0 || !rc->itr)
827 return;
828
829 /* simple throttlerate management
830 * 0-10MB/s lowest (100000 ints/s)
831 * 10-20MB/s low (20000 ints/s)
832 * 20-1249MB/s bulk (8000 ints/s)
833 */
834 bytes_per_int = rc->total_bytes / rc->itr;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400835 switch (new_latency_range) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000836 case I40E_LOWEST_LATENCY:
837 if (bytes_per_int > 10)
838 new_latency_range = I40E_LOW_LATENCY;
839 break;
840 case I40E_LOW_LATENCY:
841 if (bytes_per_int > 20)
842 new_latency_range = I40E_BULK_LATENCY;
843 else if (bytes_per_int <= 10)
844 new_latency_range = I40E_LOWEST_LATENCY;
845 break;
846 case I40E_BULK_LATENCY:
847 if (bytes_per_int <= 20)
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400848 new_latency_range = I40E_LOW_LATENCY;
849 break;
850 default:
851 if (bytes_per_int <= 20)
852 new_latency_range = I40E_LOW_LATENCY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000853 break;
854 }
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400855 rc->latency_range = new_latency_range;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000856
857 switch (new_latency_range) {
858 case I40E_LOWEST_LATENCY:
859 new_itr = I40E_ITR_100K;
860 break;
861 case I40E_LOW_LATENCY:
862 new_itr = I40E_ITR_20K;
863 break;
864 case I40E_BULK_LATENCY:
865 new_itr = I40E_ITR_8K;
866 break;
867 default:
868 break;
869 }
870
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400871 if (new_itr != rc->itr)
872 rc->itr = new_itr;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000873
874 rc->total_bytes = 0;
875 rc->total_packets = 0;
876}
877
878/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000879 * i40e_clean_programming_status - clean the programming status descriptor
880 * @rx_ring: the rx ring that has this descriptor
881 * @rx_desc: the rx descriptor written back by HW
882 *
883 * Flow director should handle FD_FILTER_STATUS to check its filter programming
884 * status being successful or not and take actions accordingly. FCoE should
885 * handle its context/filter programming/invalidation status and take actions.
886 *
887 **/
888static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
889 union i40e_rx_desc *rx_desc)
890{
891 u64 qw;
892 u8 id;
893
894 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
895 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
896 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
897
898 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000899 i40e_fd_handle_status(rx_ring, rx_desc, id);
Vasu Dev38e00432014-08-01 13:27:03 -0700900#ifdef I40E_FCOE
901 else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
902 (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
903 i40e_fcoe_handle_status(rx_ring, rx_desc, id);
904#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000905}
906
907/**
908 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
909 * @tx_ring: the tx ring to set up
910 *
911 * Return 0 on success, negative on error
912 **/
913int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
914{
915 struct device *dev = tx_ring->dev;
916 int bi_size;
917
918 if (!dev)
919 return -ENOMEM;
920
921 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
922 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
923 if (!tx_ring->tx_bi)
924 goto err;
925
926 /* round up to nearest 4K */
927 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000928 /* add u32 for head writeback, align after this takes care of
929 * guaranteeing this is at least one cache line in size
930 */
931 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000932 tx_ring->size = ALIGN(tx_ring->size, 4096);
933 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
934 &tx_ring->dma, GFP_KERNEL);
935 if (!tx_ring->desc) {
936 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
937 tx_ring->size);
938 goto err;
939 }
940
941 tx_ring->next_to_use = 0;
942 tx_ring->next_to_clean = 0;
943 return 0;
944
945err:
946 kfree(tx_ring->tx_bi);
947 tx_ring->tx_bi = NULL;
948 return -ENOMEM;
949}
950
951/**
952 * i40e_clean_rx_ring - Free Rx buffers
953 * @rx_ring: ring to be cleaned
954 **/
955void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
956{
957 struct device *dev = rx_ring->dev;
958 struct i40e_rx_buffer *rx_bi;
959 unsigned long bi_size;
960 u16 i;
961
962 /* ring already cleared, nothing to do */
963 if (!rx_ring->rx_bi)
964 return;
965
Mitch Williamsa132af22015-01-24 09:58:35 +0000966 if (ring_is_ps_enabled(rx_ring)) {
967 int bufsz = ALIGN(rx_ring->rx_hdr_len, 256) * rx_ring->count;
968
969 rx_bi = &rx_ring->rx_bi[0];
970 if (rx_bi->hdr_buf) {
971 dma_free_coherent(dev,
972 bufsz,
973 rx_bi->hdr_buf,
974 rx_bi->dma);
975 for (i = 0; i < rx_ring->count; i++) {
976 rx_bi = &rx_ring->rx_bi[i];
977 rx_bi->dma = 0;
Shannon Nelson37a29732015-02-27 09:15:19 +0000978 rx_bi->hdr_buf = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +0000979 }
980 }
981 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000982 /* Free all the Rx ring sk_buffs */
983 for (i = 0; i < rx_ring->count; i++) {
984 rx_bi = &rx_ring->rx_bi[i];
985 if (rx_bi->dma) {
986 dma_unmap_single(dev,
987 rx_bi->dma,
988 rx_ring->rx_buf_len,
989 DMA_FROM_DEVICE);
990 rx_bi->dma = 0;
991 }
992 if (rx_bi->skb) {
993 dev_kfree_skb(rx_bi->skb);
994 rx_bi->skb = NULL;
995 }
996 if (rx_bi->page) {
997 if (rx_bi->page_dma) {
998 dma_unmap_page(dev,
999 rx_bi->page_dma,
1000 PAGE_SIZE / 2,
1001 DMA_FROM_DEVICE);
1002 rx_bi->page_dma = 0;
1003 }
1004 __free_page(rx_bi->page);
1005 rx_bi->page = NULL;
1006 rx_bi->page_offset = 0;
1007 }
1008 }
1009
1010 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1011 memset(rx_ring->rx_bi, 0, bi_size);
1012
1013 /* Zero out the descriptor ring */
1014 memset(rx_ring->desc, 0, rx_ring->size);
1015
1016 rx_ring->next_to_clean = 0;
1017 rx_ring->next_to_use = 0;
1018}
1019
1020/**
1021 * i40e_free_rx_resources - Free Rx resources
1022 * @rx_ring: ring to clean the resources from
1023 *
1024 * Free all receive software resources
1025 **/
1026void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1027{
1028 i40e_clean_rx_ring(rx_ring);
1029 kfree(rx_ring->rx_bi);
1030 rx_ring->rx_bi = NULL;
1031
1032 if (rx_ring->desc) {
1033 dma_free_coherent(rx_ring->dev, rx_ring->size,
1034 rx_ring->desc, rx_ring->dma);
1035 rx_ring->desc = NULL;
1036 }
1037}
1038
1039/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001040 * i40e_alloc_rx_headers - allocate rx header buffers
1041 * @rx_ring: ring to alloc buffers
1042 *
1043 * Allocate rx header buffers for the entire ring. As these are static,
1044 * this is only called when setting up a new ring.
1045 **/
1046void i40e_alloc_rx_headers(struct i40e_ring *rx_ring)
1047{
1048 struct device *dev = rx_ring->dev;
1049 struct i40e_rx_buffer *rx_bi;
1050 dma_addr_t dma;
1051 void *buffer;
1052 int buf_size;
1053 int i;
1054
1055 if (rx_ring->rx_bi[0].hdr_buf)
1056 return;
1057 /* Make sure the buffers don't cross cache line boundaries. */
1058 buf_size = ALIGN(rx_ring->rx_hdr_len, 256);
1059 buffer = dma_alloc_coherent(dev, buf_size * rx_ring->count,
1060 &dma, GFP_KERNEL);
1061 if (!buffer)
1062 return;
1063 for (i = 0; i < rx_ring->count; i++) {
1064 rx_bi = &rx_ring->rx_bi[i];
1065 rx_bi->dma = dma + (i * buf_size);
1066 rx_bi->hdr_buf = buffer + (i * buf_size);
1067 }
1068}
1069
1070/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001071 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1072 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1073 *
1074 * Returns 0 on success, negative on failure
1075 **/
1076int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1077{
1078 struct device *dev = rx_ring->dev;
1079 int bi_size;
1080
1081 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1082 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1083 if (!rx_ring->rx_bi)
1084 goto err;
1085
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001086 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001087
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001088 /* Round up to nearest 4K */
1089 rx_ring->size = ring_is_16byte_desc_enabled(rx_ring)
1090 ? rx_ring->count * sizeof(union i40e_16byte_rx_desc)
1091 : rx_ring->count * sizeof(union i40e_32byte_rx_desc);
1092 rx_ring->size = ALIGN(rx_ring->size, 4096);
1093 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1094 &rx_ring->dma, GFP_KERNEL);
1095
1096 if (!rx_ring->desc) {
1097 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1098 rx_ring->size);
1099 goto err;
1100 }
1101
1102 rx_ring->next_to_clean = 0;
1103 rx_ring->next_to_use = 0;
1104
1105 return 0;
1106err:
1107 kfree(rx_ring->rx_bi);
1108 rx_ring->rx_bi = NULL;
1109 return -ENOMEM;
1110}
1111
1112/**
1113 * i40e_release_rx_desc - Store the new tail and head values
1114 * @rx_ring: ring to bump
1115 * @val: new head index
1116 **/
1117static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1118{
1119 rx_ring->next_to_use = val;
1120 /* Force memory writes to complete before letting h/w
1121 * know there are new descriptors to fetch. (Only
1122 * applicable for weak-ordered memory model archs,
1123 * such as IA-64).
1124 */
1125 wmb();
1126 writel(val, rx_ring->tail);
1127}
1128
1129/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001130 * i40e_alloc_rx_buffers_ps - Replace used receive buffers; packet split
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001131 * @rx_ring: ring to place buffers on
1132 * @cleaned_count: number of buffers to replace
1133 **/
Mitch Williamsa132af22015-01-24 09:58:35 +00001134void i40e_alloc_rx_buffers_ps(struct i40e_ring *rx_ring, u16 cleaned_count)
1135{
1136 u16 i = rx_ring->next_to_use;
1137 union i40e_rx_desc *rx_desc;
1138 struct i40e_rx_buffer *bi;
1139
1140 /* do nothing if no valid netdev defined */
1141 if (!rx_ring->netdev || !cleaned_count)
1142 return;
1143
1144 while (cleaned_count--) {
1145 rx_desc = I40E_RX_DESC(rx_ring, i);
1146 bi = &rx_ring->rx_bi[i];
1147
1148 if (bi->skb) /* desc is in use */
1149 goto no_buffers;
1150 if (!bi->page) {
1151 bi->page = alloc_page(GFP_ATOMIC);
1152 if (!bi->page) {
1153 rx_ring->rx_stats.alloc_page_failed++;
1154 goto no_buffers;
1155 }
1156 }
1157
1158 if (!bi->page_dma) {
1159 /* use a half page if we're re-using */
1160 bi->page_offset ^= PAGE_SIZE / 2;
1161 bi->page_dma = dma_map_page(rx_ring->dev,
1162 bi->page,
1163 bi->page_offset,
1164 PAGE_SIZE / 2,
1165 DMA_FROM_DEVICE);
1166 if (dma_mapping_error(rx_ring->dev,
1167 bi->page_dma)) {
1168 rx_ring->rx_stats.alloc_page_failed++;
1169 bi->page_dma = 0;
1170 goto no_buffers;
1171 }
1172 }
1173
1174 dma_sync_single_range_for_device(rx_ring->dev,
1175 bi->dma,
1176 0,
1177 rx_ring->rx_hdr_len,
1178 DMA_FROM_DEVICE);
1179 /* Refresh the desc even if buffer_addrs didn't change
1180 * because each write-back erases this info.
1181 */
1182 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1183 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1184 i++;
1185 if (i == rx_ring->count)
1186 i = 0;
1187 }
1188
1189no_buffers:
1190 if (rx_ring->next_to_use != i)
1191 i40e_release_rx_desc(rx_ring, i);
1192}
1193
1194/**
1195 * i40e_alloc_rx_buffers_1buf - Replace used receive buffers; single buffer
1196 * @rx_ring: ring to place buffers on
1197 * @cleaned_count: number of buffers to replace
1198 **/
1199void i40e_alloc_rx_buffers_1buf(struct i40e_ring *rx_ring, u16 cleaned_count)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001200{
1201 u16 i = rx_ring->next_to_use;
1202 union i40e_rx_desc *rx_desc;
1203 struct i40e_rx_buffer *bi;
1204 struct sk_buff *skb;
1205
1206 /* do nothing if no valid netdev defined */
1207 if (!rx_ring->netdev || !cleaned_count)
1208 return;
1209
1210 while (cleaned_count--) {
1211 rx_desc = I40E_RX_DESC(rx_ring, i);
1212 bi = &rx_ring->rx_bi[i];
1213 skb = bi->skb;
1214
1215 if (!skb) {
1216 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1217 rx_ring->rx_buf_len);
1218 if (!skb) {
Mitch Williams420136c2013-12-18 13:45:59 +00001219 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001220 goto no_buffers;
1221 }
1222 /* initialize queue mapping */
1223 skb_record_rx_queue(skb, rx_ring->queue_index);
1224 bi->skb = skb;
1225 }
1226
1227 if (!bi->dma) {
1228 bi->dma = dma_map_single(rx_ring->dev,
1229 skb->data,
1230 rx_ring->rx_buf_len,
1231 DMA_FROM_DEVICE);
1232 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
Mitch Williams420136c2013-12-18 13:45:59 +00001233 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001234 bi->dma = 0;
1235 goto no_buffers;
1236 }
1237 }
1238
Mitch Williamsa132af22015-01-24 09:58:35 +00001239 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1240 rx_desc->read.hdr_addr = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001241 i++;
1242 if (i == rx_ring->count)
1243 i = 0;
1244 }
1245
1246no_buffers:
1247 if (rx_ring->next_to_use != i)
1248 i40e_release_rx_desc(rx_ring, i);
1249}
1250
1251/**
1252 * i40e_receive_skb - Send a completed packet up the stack
1253 * @rx_ring: rx ring in play
1254 * @skb: packet to send up
1255 * @vlan_tag: vlan tag for packet
1256 **/
1257static void i40e_receive_skb(struct i40e_ring *rx_ring,
1258 struct sk_buff *skb, u16 vlan_tag)
1259{
1260 struct i40e_q_vector *q_vector = rx_ring->q_vector;
1261 struct i40e_vsi *vsi = rx_ring->vsi;
1262 u64 flags = vsi->back->flags;
1263
1264 if (vlan_tag & VLAN_VID_MASK)
1265 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1266
1267 if (flags & I40E_FLAG_IN_NETPOLL)
1268 netif_rx(skb);
1269 else
1270 napi_gro_receive(&q_vector->napi, skb);
1271}
1272
1273/**
1274 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1275 * @vsi: the VSI we care about
1276 * @skb: skb currently being received and modified
1277 * @rx_status: status value of last descriptor in packet
1278 * @rx_error: error value of last descriptor in packet
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001279 * @rx_ptype: ptype value of last descriptor in packet
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001280 **/
1281static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1282 struct sk_buff *skb,
1283 u32 rx_status,
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001284 u32 rx_error,
1285 u16 rx_ptype)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001286{
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001287 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(rx_ptype);
1288 bool ipv4 = false, ipv6 = false;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001289 bool ipv4_tunnel, ipv6_tunnel;
1290 __wsum rx_udp_csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001291 struct iphdr *iph;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001292 __sum16 csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001293
Anjali Singhai Jainf8faaa42015-02-24 06:58:48 +00001294 ipv4_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT4_MAC_PAY3) &&
1295 (rx_ptype <= I40E_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4);
1296 ipv6_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT6_MAC_PAY3) &&
1297 (rx_ptype <= I40E_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001298
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001299 skb->ip_summed = CHECKSUM_NONE;
1300
1301 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001302 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001303 return;
1304
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001305 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001306 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001307 return;
1308
1309 /* both known and outer_ip must be set for the below code to work */
1310 if (!(decoded.known && decoded.outer_ip))
1311 return;
1312
1313 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1314 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4)
1315 ipv4 = true;
1316 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1317 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6)
1318 ipv6 = true;
1319
1320 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001321 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1322 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001323 goto checksum_fail;
1324
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001325 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001326 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001327 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001328 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001329 return;
1330
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001331 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001332 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001333 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001334
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001335 /* handle packets that were not able to be checksummed due
1336 * to arrival speed, in this case the stack can compute
1337 * the csum.
1338 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001339 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001340 return;
1341
1342 /* If VXLAN traffic has an outer UDPv4 checksum we need to check
1343 * it in the driver, hardware does not do it for us.
1344 * Since L3L4P bit was set we assume a valid IHL value (>=5)
1345 * so the total length of IPv4 header is IHL*4 bytes
1346 * The UDP_0 bit *may* bet set if the *inner* header is UDP
1347 */
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04001348 if (!(vsi->back->flags & I40E_FLAG_OUTER_UDP_CSUM_CAPABLE) &&
1349 (ipv4_tunnel)) {
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001350 skb->transport_header = skb->mac_header +
1351 sizeof(struct ethhdr) +
1352 (ip_hdr(skb)->ihl * 4);
1353
1354 /* Add 4 bytes for VLAN tagged packets */
1355 skb->transport_header += (skb->protocol == htons(ETH_P_8021Q) ||
1356 skb->protocol == htons(ETH_P_8021AD))
1357 ? VLAN_HLEN : 0;
1358
Anjali Singhaif6385972014-12-19 02:58:11 +00001359 if ((ip_hdr(skb)->protocol == IPPROTO_UDP) &&
1360 (udp_hdr(skb)->check != 0)) {
1361 rx_udp_csum = udp_csum(skb);
1362 iph = ip_hdr(skb);
1363 csum = csum_tcpudp_magic(
1364 iph->saddr, iph->daddr,
1365 (skb->len - skb_transport_offset(skb)),
1366 IPPROTO_UDP, rx_udp_csum);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001367
Anjali Singhaif6385972014-12-19 02:58:11 +00001368 if (udp_hdr(skb)->check != csum)
1369 goto checksum_fail;
1370
1371 } /* else its GRE and so no outer UDP header */
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001372 }
1373
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001374 skb->ip_summed = CHECKSUM_UNNECESSARY;
Tom Herbertfa4ba692014-08-27 21:27:32 -07001375 skb->csum_level = ipv4_tunnel || ipv6_tunnel;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001376
1377 return;
1378
1379checksum_fail:
1380 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001381}
1382
1383/**
1384 * i40e_rx_hash - returns the hash value from the Rx descriptor
1385 * @ring: descriptor ring
1386 * @rx_desc: specific descriptor
1387 **/
1388static inline u32 i40e_rx_hash(struct i40e_ring *ring,
1389 union i40e_rx_desc *rx_desc)
1390{
Jesse Brandeburg8a494922013-11-20 10:02:49 +00001391 const __le64 rss_mask =
1392 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1393 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1394
1395 if ((ring->netdev->features & NETIF_F_RXHASH) &&
1396 (rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask)
1397 return le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1398 else
1399 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001400}
1401
1402/**
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001403 * i40e_ptype_to_hash - get a hash type
1404 * @ptype: the ptype value from the descriptor
1405 *
1406 * Returns a hash type to be used by skb_set_hash
1407 **/
1408static inline enum pkt_hash_types i40e_ptype_to_hash(u8 ptype)
1409{
1410 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1411
1412 if (!decoded.known)
1413 return PKT_HASH_TYPE_NONE;
1414
1415 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1416 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1417 return PKT_HASH_TYPE_L4;
1418 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1419 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1420 return PKT_HASH_TYPE_L3;
1421 else
1422 return PKT_HASH_TYPE_L2;
1423}
1424
1425/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001426 * i40e_clean_rx_irq_ps - Reclaim resources after receive; packet split
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001427 * @rx_ring: rx ring to clean
1428 * @budget: how many cleans we're allowed
1429 *
1430 * Returns true if there's any budget left (e.g. the clean is finished)
1431 **/
Mitch Williamsa132af22015-01-24 09:58:35 +00001432static int i40e_clean_rx_irq_ps(struct i40e_ring *rx_ring, int budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001433{
1434 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1435 u16 rx_packet_len, rx_header_len, rx_sph, rx_hbo;
1436 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
1437 const int current_node = numa_node_id();
1438 struct i40e_vsi *vsi = rx_ring->vsi;
1439 u16 i = rx_ring->next_to_clean;
1440 union i40e_rx_desc *rx_desc;
1441 u32 rx_error, rx_status;
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001442 u8 rx_ptype;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001443 u64 qword;
1444
Eric W. Biederman390f86d2014-03-14 17:59:10 -07001445 if (budget <= 0)
1446 return 0;
1447
Mitch Williamsa132af22015-01-24 09:58:35 +00001448 do {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001449 struct i40e_rx_buffer *rx_bi;
1450 struct sk_buff *skb;
1451 u16 vlan_tag;
Mitch Williamsa132af22015-01-24 09:58:35 +00001452 /* return some buffers to hardware, one at a time is too slow */
1453 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1454 i40e_alloc_rx_buffers_ps(rx_ring, cleaned_count);
1455 cleaned_count = 0;
1456 }
1457
1458 i = rx_ring->next_to_clean;
1459 rx_desc = I40E_RX_DESC(rx_ring, i);
1460 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1461 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1462 I40E_RXD_QW1_STATUS_SHIFT;
1463
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001464 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Mitch Williamsa132af22015-01-24 09:58:35 +00001465 break;
1466
1467 /* This memory barrier is needed to keep us from reading
1468 * any other fields out of the rx_desc until we know the
1469 * DD bit is set.
1470 */
Alexander Duyck67317162015-04-08 18:49:43 -07001471 dma_rmb();
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001472 if (i40e_rx_is_programming_status(qword)) {
1473 i40e_clean_programming_status(rx_ring, rx_desc);
Mitch Williamsa132af22015-01-24 09:58:35 +00001474 I40E_RX_INCREMENT(rx_ring, i);
1475 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001476 }
1477 rx_bi = &rx_ring->rx_bi[i];
1478 skb = rx_bi->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00001479 if (likely(!skb)) {
1480 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1481 rx_ring->rx_hdr_len);
Jesse Brandeburg8b6ed9c2015-03-31 00:45:01 -07001482 if (!skb) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001483 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburg8b6ed9c2015-03-31 00:45:01 -07001484 break;
1485 }
1486
Mitch Williamsa132af22015-01-24 09:58:35 +00001487 /* initialize queue mapping */
1488 skb_record_rx_queue(skb, rx_ring->queue_index);
1489 /* we are reusing so sync this buffer for CPU use */
1490 dma_sync_single_range_for_cpu(rx_ring->dev,
1491 rx_bi->dma,
1492 0,
1493 rx_ring->rx_hdr_len,
1494 DMA_FROM_DEVICE);
1495 }
Mitch Williams829af3a2013-12-18 13:46:00 +00001496 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1497 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1498 rx_header_len = (qword & I40E_RXD_QW1_LENGTH_HBUF_MASK) >>
1499 I40E_RXD_QW1_LENGTH_HBUF_SHIFT;
1500 rx_sph = (qword & I40E_RXD_QW1_LENGTH_SPH_MASK) >>
1501 I40E_RXD_QW1_LENGTH_SPH_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001502
Mitch Williams829af3a2013-12-18 13:46:00 +00001503 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1504 I40E_RXD_QW1_ERROR_SHIFT;
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001505 rx_hbo = rx_error & BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
1506 rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001507
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001508 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1509 I40E_RXD_QW1_PTYPE_SHIFT;
Mitch Williamsa132af22015-01-24 09:58:35 +00001510 prefetch(rx_bi->page);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001511 rx_bi->skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001512 cleaned_count++;
1513 if (rx_hbo || rx_sph) {
1514 int len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001515 if (rx_hbo)
1516 len = I40E_RX_HDR_SIZE;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001517 else
Mitch Williamsa132af22015-01-24 09:58:35 +00001518 len = rx_header_len;
1519 memcpy(__skb_put(skb, len), rx_bi->hdr_buf, len);
1520 } else if (skb->len == 0) {
1521 int len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001522
Mitch Williamsa132af22015-01-24 09:58:35 +00001523 len = (rx_packet_len > skb_headlen(skb) ?
1524 skb_headlen(skb) : rx_packet_len);
1525 memcpy(__skb_put(skb, len),
1526 rx_bi->page + rx_bi->page_offset,
1527 len);
1528 rx_bi->page_offset += len;
1529 rx_packet_len -= len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001530 }
1531
1532 /* Get the rest of the data if this was a header split */
Mitch Williamsa132af22015-01-24 09:58:35 +00001533 if (rx_packet_len) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001534 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1535 rx_bi->page,
1536 rx_bi->page_offset,
1537 rx_packet_len);
1538
1539 skb->len += rx_packet_len;
1540 skb->data_len += rx_packet_len;
1541 skb->truesize += rx_packet_len;
1542
1543 if ((page_count(rx_bi->page) == 1) &&
1544 (page_to_nid(rx_bi->page) == current_node))
1545 get_page(rx_bi->page);
1546 else
1547 rx_bi->page = NULL;
1548
1549 dma_unmap_page(rx_ring->dev,
1550 rx_bi->page_dma,
1551 PAGE_SIZE / 2,
1552 DMA_FROM_DEVICE);
1553 rx_bi->page_dma = 0;
1554 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001555 I40E_RX_INCREMENT(rx_ring, i);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001556
1557 if (unlikely(
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001558 !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001559 struct i40e_rx_buffer *next_buffer;
1560
1561 next_buffer = &rx_ring->rx_bi[i];
Mitch Williamsa132af22015-01-24 09:58:35 +00001562 next_buffer->skb = skb;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001563 rx_ring->rx_stats.non_eop_descs++;
Mitch Williamsa132af22015-01-24 09:58:35 +00001564 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001565 }
1566
1567 /* ERR_MASK will only have valid bits if EOP set */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001568 if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001569 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001570 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001571 }
1572
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001573 skb_set_hash(skb, i40e_rx_hash(rx_ring, rx_desc),
1574 i40e_ptype_to_hash(rx_ptype));
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001575 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1576 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1577 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1578 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1579 rx_ring->last_rx_timestamp = jiffies;
1580 }
1581
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001582 /* probably a little skewed due to removing CRC */
1583 total_rx_bytes += skb->len;
1584 total_rx_packets++;
1585
1586 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001587
1588 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1589
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001590 vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001591 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1592 : 0;
Vasu Dev38e00432014-08-01 13:27:03 -07001593#ifdef I40E_FCOE
1594 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1595 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001596 continue;
Vasu Dev38e00432014-08-01 13:27:03 -07001597 }
1598#endif
Mitch Williamsa132af22015-01-24 09:58:35 +00001599 skb_mark_napi_id(skb, &rx_ring->q_vector->napi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001600 i40e_receive_skb(rx_ring, skb, vlan_tag);
1601
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001602 rx_desc->wb.qword1.status_error_len = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001603
Mitch Williamsa132af22015-01-24 09:58:35 +00001604 } while (likely(total_rx_packets < budget));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001605
Alexander Duyck980e9b12013-09-28 06:01:03 +00001606 u64_stats_update_begin(&rx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +00001607 rx_ring->stats.packets += total_rx_packets;
1608 rx_ring->stats.bytes += total_rx_bytes;
Alexander Duyck980e9b12013-09-28 06:01:03 +00001609 u64_stats_update_end(&rx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001610 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1611 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1612
Mitch Williamsa132af22015-01-24 09:58:35 +00001613 return total_rx_packets;
1614}
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001615
Mitch Williamsa132af22015-01-24 09:58:35 +00001616/**
1617 * i40e_clean_rx_irq_1buf - Reclaim resources after receive; single buffer
1618 * @rx_ring: rx ring to clean
1619 * @budget: how many cleans we're allowed
1620 *
1621 * Returns number of packets cleaned
1622 **/
1623static int i40e_clean_rx_irq_1buf(struct i40e_ring *rx_ring, int budget)
1624{
1625 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1626 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
1627 struct i40e_vsi *vsi = rx_ring->vsi;
1628 union i40e_rx_desc *rx_desc;
1629 u32 rx_error, rx_status;
1630 u16 rx_packet_len;
1631 u8 rx_ptype;
1632 u64 qword;
1633 u16 i;
1634
1635 do {
1636 struct i40e_rx_buffer *rx_bi;
1637 struct sk_buff *skb;
1638 u16 vlan_tag;
1639 /* return some buffers to hardware, one at a time is too slow */
1640 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1641 i40e_alloc_rx_buffers_1buf(rx_ring, cleaned_count);
1642 cleaned_count = 0;
1643 }
1644
1645 i = rx_ring->next_to_clean;
1646 rx_desc = I40E_RX_DESC(rx_ring, i);
1647 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1648 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1649 I40E_RXD_QW1_STATUS_SHIFT;
1650
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001651 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Mitch Williamsa132af22015-01-24 09:58:35 +00001652 break;
1653
1654 /* This memory barrier is needed to keep us from reading
1655 * any other fields out of the rx_desc until we know the
1656 * DD bit is set.
1657 */
Alexander Duyck67317162015-04-08 18:49:43 -07001658 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00001659
1660 if (i40e_rx_is_programming_status(qword)) {
1661 i40e_clean_programming_status(rx_ring, rx_desc);
1662 I40E_RX_INCREMENT(rx_ring, i);
1663 continue;
1664 }
1665 rx_bi = &rx_ring->rx_bi[i];
1666 skb = rx_bi->skb;
1667 prefetch(skb->data);
1668
1669 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1670 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1671
1672 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1673 I40E_RXD_QW1_ERROR_SHIFT;
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001674 rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
Mitch Williamsa132af22015-01-24 09:58:35 +00001675
1676 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1677 I40E_RXD_QW1_PTYPE_SHIFT;
1678 rx_bi->skb = NULL;
1679 cleaned_count++;
1680
1681 /* Get the header and possibly the whole packet
1682 * If this is an skb from previous receive dma will be 0
1683 */
1684 skb_put(skb, rx_packet_len);
1685 dma_unmap_single(rx_ring->dev, rx_bi->dma, rx_ring->rx_buf_len,
1686 DMA_FROM_DEVICE);
1687 rx_bi->dma = 0;
1688
1689 I40E_RX_INCREMENT(rx_ring, i);
1690
1691 if (unlikely(
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001692 !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001693 rx_ring->rx_stats.non_eop_descs++;
1694 continue;
1695 }
1696
1697 /* ERR_MASK will only have valid bits if EOP set */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001698 if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001699 dev_kfree_skb_any(skb);
1700 /* TODO: shouldn't we increment a counter indicating the
1701 * drop?
1702 */
1703 continue;
1704 }
1705
1706 skb_set_hash(skb, i40e_rx_hash(rx_ring, rx_desc),
1707 i40e_ptype_to_hash(rx_ptype));
1708 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1709 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1710 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1711 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1712 rx_ring->last_rx_timestamp = jiffies;
1713 }
1714
1715 /* probably a little skewed due to removing CRC */
1716 total_rx_bytes += skb->len;
1717 total_rx_packets++;
1718
1719 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1720
1721 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1722
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001723 vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
Mitch Williamsa132af22015-01-24 09:58:35 +00001724 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1725 : 0;
1726#ifdef I40E_FCOE
1727 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1728 dev_kfree_skb_any(skb);
1729 continue;
1730 }
1731#endif
1732 i40e_receive_skb(rx_ring, skb, vlan_tag);
1733
Mitch Williamsa132af22015-01-24 09:58:35 +00001734 rx_desc->wb.qword1.status_error_len = 0;
1735 } while (likely(total_rx_packets < budget));
1736
1737 u64_stats_update_begin(&rx_ring->syncp);
1738 rx_ring->stats.packets += total_rx_packets;
1739 rx_ring->stats.bytes += total_rx_bytes;
1740 u64_stats_update_end(&rx_ring->syncp);
1741 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1742 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1743
1744 return total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001745}
1746
1747/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001748 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
1749 * @vsi: the VSI we care about
1750 * @q_vector: q_vector for which itr is being updated and interrupt enabled
1751 *
1752 **/
1753static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
1754 struct i40e_q_vector *q_vector)
1755{
1756 struct i40e_hw *hw = &vsi->back->hw;
1757 u16 old_itr;
1758 int vector;
1759 u32 val;
1760
1761 vector = (q_vector->v_idx + vsi->base_vector);
1762 if (ITR_IS_DYNAMIC(vsi->rx_itr_setting)) {
1763 old_itr = q_vector->rx.itr;
1764 i40e_set_new_dynamic_itr(&q_vector->rx);
1765 if (old_itr != q_vector->rx.itr) {
1766 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
1767 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
1768 (I40E_RX_ITR <<
1769 I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
1770 (q_vector->rx.itr <<
1771 I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
1772 } else {
1773 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
1774 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
1775 (I40E_ITR_NONE <<
1776 I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT);
1777 }
1778 if (!test_bit(__I40E_DOWN, &vsi->state))
1779 wr32(hw, I40E_PFINT_DYN_CTLN(vector - 1), val);
1780 } else {
1781 i40e_irq_dynamic_enable(vsi,
1782 q_vector->v_idx + vsi->base_vector);
1783 }
1784 if (ITR_IS_DYNAMIC(vsi->tx_itr_setting)) {
1785 old_itr = q_vector->tx.itr;
1786 i40e_set_new_dynamic_itr(&q_vector->tx);
1787 if (old_itr != q_vector->tx.itr) {
1788 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
1789 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
1790 (I40E_TX_ITR <<
1791 I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
1792 (q_vector->tx.itr <<
1793 I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
1794 } else {
1795 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
1796 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
1797 (I40E_ITR_NONE <<
1798 I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT);
1799 }
1800 if (!test_bit(__I40E_DOWN, &vsi->state))
1801 wr32(hw, I40E_PFINT_DYN_CTLN(q_vector->v_idx +
1802 vsi->base_vector - 1), val);
1803 } else {
1804 i40e_irq_dynamic_enable(vsi,
1805 q_vector->v_idx + vsi->base_vector);
1806 }
1807}
1808
1809/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001810 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
1811 * @napi: napi struct with our devices info in it
1812 * @budget: amount of work driver is allowed to do this pass, in packets
1813 *
1814 * This function will clean all queues associated with a q_vector.
1815 *
1816 * Returns the amount of work done
1817 **/
1818int i40e_napi_poll(struct napi_struct *napi, int budget)
1819{
1820 struct i40e_q_vector *q_vector =
1821 container_of(napi, struct i40e_q_vector, napi);
1822 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001823 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001824 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001825 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001826 int budget_per_ring;
Mitch Williamsa132af22015-01-24 09:58:35 +00001827 int cleaned;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001828
1829 if (test_bit(__I40E_DOWN, &vsi->state)) {
1830 napi_complete(napi);
1831 return 0;
1832 }
1833
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001834 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001835 * budget and be more aggressive about cleaning up the Tx descriptors.
1836 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001837 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001838 clean_complete &= i40e_clean_tx_irq(ring, vsi->work_limit);
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001839 arm_wb |= ring->arm_wb;
1840 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001841
1842 /* We attempt to distribute budget to each Rx queue fairly, but don't
1843 * allow the budget to go below 1 because that would exit polling early.
1844 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001845 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001846
Mitch Williamsa132af22015-01-24 09:58:35 +00001847 i40e_for_each_ring(ring, q_vector->rx) {
1848 if (ring_is_ps_enabled(ring))
1849 cleaned = i40e_clean_rx_irq_ps(ring, budget_per_ring);
1850 else
1851 cleaned = i40e_clean_rx_irq_1buf(ring, budget_per_ring);
1852 /* if we didn't clean as many as budgeted, we must be done */
1853 clean_complete &= (budget_per_ring != cleaned);
1854 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001855
1856 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001857 if (!clean_complete) {
1858 if (arm_wb)
1859 i40e_force_wb(vsi, q_vector);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001860 return budget;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001861 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001862
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04001863 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
1864 q_vector->arm_wb_state = false;
1865
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001866 /* Work is done so exit the polling mode and re-enable the interrupt */
1867 napi_complete(napi);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001868 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
1869 i40e_update_enable_itr(vsi, q_vector);
1870 } else { /* Legacy mode */
1871 struct i40e_hw *hw = &vsi->back->hw;
1872 /* We re-enable the queue 0 cause, but
1873 * don't worry about dynamic_enable
1874 * because we left it on for the other
1875 * possible interrupts during napi
1876 */
1877 u32 qval = rd32(hw, I40E_QINT_RQCTL(0)) |
1878 I40E_QINT_RQCTL_CAUSE_ENA_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001879
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001880 wr32(hw, I40E_QINT_RQCTL(0), qval);
1881 qval = rd32(hw, I40E_QINT_TQCTL(0)) |
1882 I40E_QINT_TQCTL_CAUSE_ENA_MASK;
1883 wr32(hw, I40E_QINT_TQCTL(0), qval);
1884 i40e_irq_dynamic_enable_icr0(vsi->back);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001885 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001886 return 0;
1887}
1888
1889/**
1890 * i40e_atr - Add a Flow Director ATR filter
1891 * @tx_ring: ring to add programming descriptor to
1892 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001893 * @tx_flags: send tx flags
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001894 * @protocol: wire protocol
1895 **/
1896static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001897 u32 tx_flags, __be16 protocol)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001898{
1899 struct i40e_filter_program_desc *fdir_desc;
1900 struct i40e_pf *pf = tx_ring->vsi->back;
1901 union {
1902 unsigned char *network;
1903 struct iphdr *ipv4;
1904 struct ipv6hdr *ipv6;
1905 } hdr;
1906 struct tcphdr *th;
1907 unsigned int hlen;
1908 u32 flex_ptype, dtype_cmd;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00001909 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001910
1911 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08001912 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001913 return;
1914
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00001915 if ((pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
1916 return;
1917
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001918 /* if sampling is disabled do nothing */
1919 if (!tx_ring->atr_sample_rate)
1920 return;
1921
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001922 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001923 return;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001924
1925 if (!(tx_flags & I40E_TX_FLAGS_VXLAN_TUNNEL)) {
1926 /* snag network header to get L4 type and address */
1927 hdr.network = skb_network_header(skb);
1928
1929 /* Currently only IPv4/IPv6 with TCP is supported
1930 * access ihl as u8 to avoid unaligned access on ia64
1931 */
1932 if (tx_flags & I40E_TX_FLAGS_IPV4)
1933 hlen = (hdr.network[0] & 0x0F) << 2;
1934 else if (protocol == htons(ETH_P_IPV6))
1935 hlen = sizeof(struct ipv6hdr);
1936 else
1937 return;
1938 } else {
1939 hdr.network = skb_inner_network_header(skb);
1940 hlen = skb_inner_network_header_len(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001941 }
1942
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001943 /* Currently only IPv4/IPv6 with TCP is supported
1944 * Note: tx_flags gets modified to reflect inner protocols in
1945 * tx_enable_csum function if encap is enabled.
1946 */
1947 if ((tx_flags & I40E_TX_FLAGS_IPV4) &&
1948 (hdr.ipv4->protocol != IPPROTO_TCP))
1949 return;
1950 else if ((tx_flags & I40E_TX_FLAGS_IPV6) &&
1951 (hdr.ipv6->nexthdr != IPPROTO_TCP))
1952 return;
1953
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001954 th = (struct tcphdr *)(hdr.network + hlen);
1955
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00001956 /* Due to lack of space, no more new filters can be programmed */
1957 if (th->syn && (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
1958 return;
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04001959 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) {
1960 /* HW ATR eviction will take care of removing filters on FIN
1961 * and RST packets.
1962 */
1963 if (th->fin || th->rst)
1964 return;
1965 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00001966
1967 tx_ring->atr_count++;
1968
Anjali Singhai Jaince806782014-03-06 08:59:54 +00001969 /* sample on all syn/fin/rst packets or once every atr sample rate */
1970 if (!th->fin &&
1971 !th->syn &&
1972 !th->rst &&
1973 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001974 return;
1975
1976 tx_ring->atr_count = 0;
1977
1978 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00001979 i = tx_ring->next_to_use;
1980 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
1981
1982 i++;
1983 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001984
1985 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
1986 I40E_TXD_FLTR_QW0_QINDEX_MASK;
1987 flex_ptype |= (protocol == htons(ETH_P_IP)) ?
1988 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
1989 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
1990 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
1991 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
1992
1993 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
1994
1995 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
1996
Anjali Singhai Jaince806782014-03-06 08:59:54 +00001997 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001998 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
1999 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2000 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2001 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2002
2003 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2004 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2005
2006 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2007 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2008
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002009 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -04002010 if (!(tx_flags & I40E_TX_FLAGS_VXLAN_TUNNEL))
2011 dtype_cmd |=
2012 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2013 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2014 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2015 else
2016 dtype_cmd |=
2017 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2018 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2019 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002020
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002021 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE)
2022 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2023
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002024 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002025 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002026 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002027 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002028}
2029
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002030/**
2031 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2032 * @skb: send buffer
2033 * @tx_ring: ring to send buffer on
2034 * @flags: the tx flags to be set
2035 *
2036 * Checks the skb and set up correspondingly several generic transmit flags
2037 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2038 *
2039 * Returns error code indicate the frame should be dropped upon error and the
2040 * otherwise returns 0 to indicate the flags has been set properly.
2041 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002042#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002043inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002044 struct i40e_ring *tx_ring,
2045 u32 *flags)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002046#else
2047static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2048 struct i40e_ring *tx_ring,
2049 u32 *flags)
Vasu Dev38e00432014-08-01 13:27:03 -07002050#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002051{
2052 __be16 protocol = skb->protocol;
2053 u32 tx_flags = 0;
2054
Greg Rose31eaacc2015-03-31 00:45:03 -07002055 if (protocol == htons(ETH_P_8021Q) &&
2056 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2057 /* When HW VLAN acceleration is turned off by the user the
2058 * stack sets the protocol to 8021q so that the driver
2059 * can take any steps required to support the SW only
2060 * VLAN handling. In our case the driver doesn't need
2061 * to take any further steps so just set the protocol
2062 * to the encapsulated ethertype.
2063 */
2064 skb->protocol = vlan_get_protocol(skb);
2065 goto out;
2066 }
2067
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002068 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002069 if (skb_vlan_tag_present(skb)) {
2070 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002071 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2072 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002073 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002074 struct vlan_hdr *vhdr, _vhdr;
2075 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2076 if (!vhdr)
2077 return -EINVAL;
2078
2079 protocol = vhdr->h_vlan_encapsulated_proto;
2080 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2081 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2082 }
2083
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002084 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2085 goto out;
2086
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002087 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002088 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2089 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002090 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2091 tx_flags |= (skb->priority & 0x7) <<
2092 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2093 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2094 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002095 int rc;
2096
2097 rc = skb_cow_head(skb, 0);
2098 if (rc < 0)
2099 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002100 vhdr = (struct vlan_ethhdr *)skb->data;
2101 vhdr->h_vlan_TCI = htons(tx_flags >>
2102 I40E_TX_FLAGS_VLAN_SHIFT);
2103 } else {
2104 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2105 }
2106 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002107
2108out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002109 *flags = tx_flags;
2110 return 0;
2111}
2112
2113/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002114 * i40e_tso - set up the tso context descriptor
2115 * @tx_ring: ptr to the ring to send
2116 * @skb: ptr to the skb we're sending
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002117 * @hdr_len: ptr to the size of the packet header
2118 * @cd_tunneling: ptr to context descriptor bits
2119 *
2120 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2121 **/
2122static int i40e_tso(struct i40e_ring *tx_ring, struct sk_buff *skb,
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002123 u8 *hdr_len, u64 *cd_type_cmd_tso_mss,
2124 u32 *cd_tunneling)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002125{
2126 u32 cd_cmd, cd_tso_len, cd_mss;
Francois Romieudd225bc2014-03-30 03:14:48 +00002127 struct ipv6hdr *ipv6h;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002128 struct tcphdr *tcph;
2129 struct iphdr *iph;
2130 u32 l4len;
2131 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002132
2133 if (!skb_is_gso(skb))
2134 return 0;
2135
Francois Romieudd225bc2014-03-30 03:14:48 +00002136 err = skb_cow_head(skb, 0);
2137 if (err < 0)
2138 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002139
Anjali Singhaidf230752014-12-19 02:58:16 +00002140 iph = skb->encapsulation ? inner_ip_hdr(skb) : ip_hdr(skb);
2141 ipv6h = skb->encapsulation ? inner_ipv6_hdr(skb) : ipv6_hdr(skb);
2142
2143 if (iph->version == 4) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002144 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
2145 iph->tot_len = 0;
2146 iph->check = 0;
2147 tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
2148 0, IPPROTO_TCP, 0);
Anjali Singhaidf230752014-12-19 02:58:16 +00002149 } else if (ipv6h->version == 6) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002150 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
2151 ipv6h->payload_len = 0;
2152 tcph->check = ~csum_ipv6_magic(&ipv6h->saddr, &ipv6h->daddr,
2153 0, IPPROTO_TCP, 0);
2154 }
2155
2156 l4len = skb->encapsulation ? inner_tcp_hdrlen(skb) : tcp_hdrlen(skb);
2157 *hdr_len = (skb->encapsulation
2158 ? (skb_inner_transport_header(skb) - skb->data)
2159 : skb_transport_offset(skb)) + l4len;
2160
2161 /* find the field values */
2162 cd_cmd = I40E_TX_CTX_DESC_TSO;
2163 cd_tso_len = skb->len - *hdr_len;
2164 cd_mss = skb_shinfo(skb)->gso_size;
Mitch Williams829af3a2013-12-18 13:46:00 +00002165 *cd_type_cmd_tso_mss |= ((u64)cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2166 ((u64)cd_tso_len <<
2167 I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2168 ((u64)cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002169 return 1;
2170}
2171
2172/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002173 * i40e_tsyn - set up the tsyn context descriptor
2174 * @tx_ring: ptr to the ring to send
2175 * @skb: ptr to the skb we're sending
2176 * @tx_flags: the collected send information
2177 *
2178 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2179 **/
2180static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2181 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2182{
2183 struct i40e_pf *pf;
2184
2185 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2186 return 0;
2187
2188 /* Tx timestamps cannot be sampled when doing TSO */
2189 if (tx_flags & I40E_TX_FLAGS_TSO)
2190 return 0;
2191
2192 /* only timestamp the outbound packet if the user has requested it and
2193 * we are not already transmitting a packet to be timestamped
2194 */
2195 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002196 if (!(pf->flags & I40E_FLAG_PTP))
2197 return 0;
2198
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002199 if (pf->ptp_tx &&
2200 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002201 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2202 pf->ptp_tx_skb = skb_get(skb);
2203 } else {
2204 return 0;
2205 }
2206
2207 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2208 I40E_TXD_CTX_QW1_CMD_SHIFT;
2209
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002210 return 1;
2211}
2212
2213/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002214 * i40e_tx_enable_csum - Enable Tx checksum offloads
2215 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002216 * @tx_flags: pointer to Tx flags currently set
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002217 * @td_cmd: Tx descriptor command bits to set
2218 * @td_offset: Tx descriptor header offsets to set
2219 * @cd_tunneling: ptr to context desc bits
2220 **/
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002221static void i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002222 u32 *td_cmd, u32 *td_offset,
2223 struct i40e_ring *tx_ring,
2224 u32 *cd_tunneling)
2225{
2226 struct ipv6hdr *this_ipv6_hdr;
2227 unsigned int this_tcp_hdrlen;
2228 struct iphdr *this_ip_hdr;
2229 u32 network_hdr_len;
2230 u8 l4_hdr = 0;
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04002231 struct udphdr *oudph;
2232 struct iphdr *oiph;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002233 u32 l4_tunnel = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002234
2235 if (skb->encapsulation) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002236 switch (ip_hdr(skb)->protocol) {
2237 case IPPROTO_UDP:
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04002238 oudph = udp_hdr(skb);
2239 oiph = ip_hdr(skb);
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002240 l4_tunnel = I40E_TXD_CTX_UDP_TUNNELING;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002241 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002242 break;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002243 case IPPROTO_GRE:
2244 l4_tunnel = I40E_TXD_CTX_GRE_TUNNELING;
2245 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002246 default:
2247 return;
2248 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002249 network_hdr_len = skb_inner_network_header_len(skb);
2250 this_ip_hdr = inner_ip_hdr(skb);
2251 this_ipv6_hdr = inner_ipv6_hdr(skb);
2252 this_tcp_hdrlen = inner_tcp_hdrlen(skb);
2253
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002254 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
2255 if (*tx_flags & I40E_TX_FLAGS_TSO) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002256 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV4;
2257 ip_hdr(skb)->check = 0;
2258 } else {
2259 *cd_tunneling |=
2260 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2261 }
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002262 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Anjali Singhaidf230752014-12-19 02:58:16 +00002263 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV6;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002264 if (*tx_flags & I40E_TX_FLAGS_TSO)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002265 ip_hdr(skb)->check = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002266 }
2267
2268 /* Now set the ctx descriptor fields */
2269 *cd_tunneling |= (skb_network_header_len(skb) >> 2) <<
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002270 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT |
2271 l4_tunnel |
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002272 ((skb_inner_network_offset(skb) -
2273 skb_transport_offset(skb)) >> 1) <<
2274 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
Anjali Singhaidf230752014-12-19 02:58:16 +00002275 if (this_ip_hdr->version == 6) {
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002276 *tx_flags &= ~I40E_TX_FLAGS_IPV4;
2277 *tx_flags |= I40E_TX_FLAGS_IPV6;
Anjali Singhaidf230752014-12-19 02:58:16 +00002278 }
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04002279 if ((tx_ring->flags & I40E_TXR_FLAGS_OUTER_UDP_CSUM) &&
2280 (l4_tunnel == I40E_TXD_CTX_UDP_TUNNELING) &&
2281 (*cd_tunneling & I40E_TXD_CTX_QW0_EXT_IP_MASK)) {
2282 oudph->check = ~csum_tcpudp_magic(oiph->saddr,
2283 oiph->daddr,
2284 (skb->len - skb_transport_offset(skb)),
2285 IPPROTO_UDP, 0);
2286 *cd_tunneling |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
2287 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002288 } else {
2289 network_hdr_len = skb_network_header_len(skb);
2290 this_ip_hdr = ip_hdr(skb);
2291 this_ipv6_hdr = ipv6_hdr(skb);
2292 this_tcp_hdrlen = tcp_hdrlen(skb);
2293 }
2294
2295 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002296 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002297 l4_hdr = this_ip_hdr->protocol;
2298 /* the stack computes the IP header already, the only time we
2299 * need the hardware to recompute it is in the case of TSO.
2300 */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002301 if (*tx_flags & I40E_TX_FLAGS_TSO) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002302 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4_CSUM;
2303 this_ip_hdr->check = 0;
2304 } else {
2305 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4;
2306 }
2307 /* Now set the td_offset for IP header length */
2308 *td_offset = (network_hdr_len >> 2) <<
2309 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002310 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002311 l4_hdr = this_ipv6_hdr->nexthdr;
2312 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
2313 /* Now set the td_offset for IP header length */
2314 *td_offset = (network_hdr_len >> 2) <<
2315 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
2316 }
2317 /* words in MACLEN + dwords in IPLEN + dwords in L4Len */
2318 *td_offset |= (skb_network_offset(skb) >> 1) <<
2319 I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2320
2321 /* Enable L4 checksum offloads */
2322 switch (l4_hdr) {
2323 case IPPROTO_TCP:
2324 /* enable checksum offloads */
2325 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2326 *td_offset |= (this_tcp_hdrlen >> 2) <<
2327 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2328 break;
2329 case IPPROTO_SCTP:
2330 /* enable SCTP checksum offload */
2331 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2332 *td_offset |= (sizeof(struct sctphdr) >> 2) <<
2333 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2334 break;
2335 case IPPROTO_UDP:
2336 /* enable UDP checksum offload */
2337 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2338 *td_offset |= (sizeof(struct udphdr) >> 2) <<
2339 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2340 break;
2341 default:
2342 break;
2343 }
2344}
2345
2346/**
2347 * i40e_create_tx_ctx Build the Tx context descriptor
2348 * @tx_ring: ring to create the descriptor on
2349 * @cd_type_cmd_tso_mss: Quad Word 1
2350 * @cd_tunneling: Quad Word 0 - bits 0-31
2351 * @cd_l2tag2: Quad Word 0 - bits 32-63
2352 **/
2353static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2354 const u64 cd_type_cmd_tso_mss,
2355 const u32 cd_tunneling, const u32 cd_l2tag2)
2356{
2357 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002358 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002359
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002360 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2361 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002362 return;
2363
2364 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002365 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2366
2367 i++;
2368 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002369
2370 /* cpu_to_le32 and assign to struct fields */
2371 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2372 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002373 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002374 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2375}
2376
2377/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002378 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2379 * @tx_ring: the ring to be checked
2380 * @size: the size buffer we want to assure is available
2381 *
2382 * Returns -EBUSY if a stop is needed, else 0
2383 **/
2384static inline int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
2385{
2386 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2387 /* Memory barrier before checking head and tail */
2388 smp_mb();
2389
2390 /* Check again in a case another CPU has just made room available. */
2391 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2392 return -EBUSY;
2393
2394 /* A reprieve! - use start_queue because it doesn't call schedule */
2395 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2396 ++tx_ring->tx_stats.restart_queue;
2397 return 0;
2398}
2399
2400/**
2401 * i40e_maybe_stop_tx - 1st level check for tx stop conditions
2402 * @tx_ring: the ring to be checked
2403 * @size: the size buffer we want to assure is available
2404 *
2405 * Returns 0 if stop is not needed
2406 **/
2407#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002408inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002409#else
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002410static inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002411#endif
2412{
2413 if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
2414 return 0;
2415 return __i40e_maybe_stop_tx(tx_ring, size);
2416}
2417
2418/**
Anjali Singhai71da6192015-02-21 06:42:35 +00002419 * i40e_chk_linearize - Check if there are more than 8 fragments per packet
2420 * @skb: send buffer
2421 * @tx_flags: collected send information
Anjali Singhai71da6192015-02-21 06:42:35 +00002422 *
2423 * Note: Our HW can't scatter-gather more than 8 fragments to build
2424 * a packet on the wire and so we need to figure out the cases where we
2425 * need to linearize the skb.
2426 **/
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002427static bool i40e_chk_linearize(struct sk_buff *skb, u32 tx_flags)
Anjali Singhai71da6192015-02-21 06:42:35 +00002428{
2429 struct skb_frag_struct *frag;
2430 bool linearize = false;
2431 unsigned int size = 0;
2432 u16 num_frags;
2433 u16 gso_segs;
2434
2435 num_frags = skb_shinfo(skb)->nr_frags;
2436 gso_segs = skb_shinfo(skb)->gso_segs;
2437
2438 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO)) {
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002439 u16 j = 0;
Anjali Singhai71da6192015-02-21 06:42:35 +00002440
2441 if (num_frags < (I40E_MAX_BUFFER_TXD))
2442 goto linearize_chk_done;
2443 /* try the simple math, if we have too many frags per segment */
2444 if (DIV_ROUND_UP((num_frags + gso_segs), gso_segs) >
2445 I40E_MAX_BUFFER_TXD) {
2446 linearize = true;
2447 goto linearize_chk_done;
2448 }
2449 frag = &skb_shinfo(skb)->frags[0];
Anjali Singhai71da6192015-02-21 06:42:35 +00002450 /* we might still have more fragments per segment */
2451 do {
2452 size += skb_frag_size(frag);
2453 frag++; j++;
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002454 if ((size >= skb_shinfo(skb)->gso_size) &&
2455 (j < I40E_MAX_BUFFER_TXD)) {
2456 size = (size % skb_shinfo(skb)->gso_size);
2457 j = (size) ? 1 : 0;
2458 }
Anjali Singhai71da6192015-02-21 06:42:35 +00002459 if (j == I40E_MAX_BUFFER_TXD) {
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002460 linearize = true;
2461 break;
Anjali Singhai71da6192015-02-21 06:42:35 +00002462 }
2463 num_frags--;
2464 } while (num_frags);
2465 } else {
2466 if (num_frags >= I40E_MAX_BUFFER_TXD)
2467 linearize = true;
2468 }
2469
2470linearize_chk_done:
2471 return linearize;
2472}
2473
2474/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002475 * i40e_tx_map - Build the Tx descriptor
2476 * @tx_ring: ring to send buffer on
2477 * @skb: send buffer
2478 * @first: first buffer info buffer to use
2479 * @tx_flags: collected send information
2480 * @hdr_len: size of the packet header
2481 * @td_cmd: the command field in the descriptor
2482 * @td_offset: offset for checksum or crc
2483 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002484#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002485inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002486 struct i40e_tx_buffer *first, u32 tx_flags,
2487 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002488#else
2489static inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2490 struct i40e_tx_buffer *first, u32 tx_flags,
2491 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Vasu Dev38e00432014-08-01 13:27:03 -07002492#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002493{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002494 unsigned int data_len = skb->data_len;
2495 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002496 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002497 struct i40e_tx_buffer *tx_bi;
2498 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002499 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002500 u32 td_tag = 0;
2501 dma_addr_t dma;
2502 u16 gso_segs;
2503
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002504 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2505 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2506 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2507 I40E_TX_FLAGS_VLAN_SHIFT;
2508 }
2509
Alexander Duycka5e9c572013-09-28 06:00:27 +00002510 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
2511 gso_segs = skb_shinfo(skb)->gso_segs;
2512 else
2513 gso_segs = 1;
2514
2515 /* multiply data chunks by size of headers */
2516 first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
2517 first->gso_segs = gso_segs;
2518 first->skb = skb;
2519 first->tx_flags = tx_flags;
2520
2521 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2522
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002523 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002524 tx_bi = first;
2525
2526 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
2527 if (dma_mapping_error(tx_ring->dev, dma))
2528 goto dma_error;
2529
2530 /* record length, and DMA address */
2531 dma_unmap_len_set(tx_bi, len, size);
2532 dma_unmap_addr_set(tx_bi, dma, dma);
2533
2534 tx_desc->buffer_addr = cpu_to_le64(dma);
2535
2536 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002537 tx_desc->cmd_type_offset_bsz =
2538 build_ctob(td_cmd, td_offset,
2539 I40E_MAX_DATA_PER_TXD, td_tag);
2540
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002541 tx_desc++;
2542 i++;
2543 if (i == tx_ring->count) {
2544 tx_desc = I40E_TX_DESC(tx_ring, 0);
2545 i = 0;
2546 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00002547
2548 dma += I40E_MAX_DATA_PER_TXD;
2549 size -= I40E_MAX_DATA_PER_TXD;
2550
2551 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002552 }
2553
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002554 if (likely(!data_len))
2555 break;
2556
Alexander Duycka5e9c572013-09-28 06:00:27 +00002557 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2558 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002559
2560 tx_desc++;
2561 i++;
2562 if (i == tx_ring->count) {
2563 tx_desc = I40E_TX_DESC(tx_ring, 0);
2564 i = 0;
2565 }
2566
Alexander Duycka5e9c572013-09-28 06:00:27 +00002567 size = skb_frag_size(frag);
2568 data_len -= size;
2569
2570 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2571 DMA_TO_DEVICE);
2572
2573 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002574 }
2575
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00002576 /* Place RS bit on last descriptor of any packet that spans across the
2577 * 4th descriptor (WB_STRIDE aka 0x3) in a 64B cacheline.
2578 */
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00002579 if (((i & WB_STRIDE) != WB_STRIDE) &&
2580 (first <= &tx_ring->tx_bi[i]) &&
2581 (first >= &tx_ring->tx_bi[i & ~WB_STRIDE])) {
2582 tx_desc->cmd_type_offset_bsz =
2583 build_ctob(td_cmd, td_offset, size, td_tag) |
2584 cpu_to_le64((u64)I40E_TX_DESC_CMD_EOP <<
2585 I40E_TXD_QW1_CMD_SHIFT);
2586 } else {
2587 tx_desc->cmd_type_offset_bsz =
2588 build_ctob(td_cmd, td_offset, size, td_tag) |
2589 cpu_to_le64((u64)I40E_TXD_CMD <<
2590 I40E_TXD_QW1_CMD_SHIFT);
2591 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002592
Alexander Duyck7070ce02013-09-28 06:00:37 +00002593 netdev_tx_sent_queue(netdev_get_tx_queue(tx_ring->netdev,
2594 tx_ring->queue_index),
2595 first->bytecount);
2596
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002597 /* Force memory writes to complete before letting h/w
2598 * know there are new descriptors to fetch. (Only
2599 * applicable for weak-ordered memory model archs,
2600 * such as IA-64).
2601 */
2602 wmb();
2603
Alexander Duycka5e9c572013-09-28 06:00:27 +00002604 /* set next_to_watch value indicating a packet is present */
2605 first->next_to_watch = tx_desc;
2606
2607 i++;
2608 if (i == tx_ring->count)
2609 i = 0;
2610
2611 tx_ring->next_to_use = i;
2612
Eric Dumazet4567dc12014-10-07 13:30:23 -07002613 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002614 /* notify HW of packet */
Eric Dumazet4567dc12014-10-07 13:30:23 -07002615 if (!skb->xmit_more ||
2616 netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2617 tx_ring->queue_index)))
2618 writel(i, tx_ring->tail);
Jesse Brandeburg489ce7a2015-04-27 14:57:08 -04002619 else
2620 prefetchw(tx_desc + 1);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002621
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002622 return;
2623
2624dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00002625 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002626
2627 /* clear dma mappings for failed tx_bi map */
2628 for (;;) {
2629 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00002630 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002631 if (tx_bi == first)
2632 break;
2633 if (i == 0)
2634 i = tx_ring->count;
2635 i--;
2636 }
2637
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002638 tx_ring->next_to_use = i;
2639}
2640
2641/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002642 * i40e_xmit_descriptor_count - calculate number of tx descriptors needed
2643 * @skb: send buffer
2644 * @tx_ring: ring to send buffer on
2645 *
2646 * Returns number of data descriptors needed for this skb. Returns 0 to indicate
2647 * there is not enough descriptors available in this ring since we need at least
2648 * one descriptor.
2649 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002650#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002651inline int i40e_xmit_descriptor_count(struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002652 struct i40e_ring *tx_ring)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002653#else
2654static inline int i40e_xmit_descriptor_count(struct sk_buff *skb,
2655 struct i40e_ring *tx_ring)
Vasu Dev38e00432014-08-01 13:27:03 -07002656#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002657{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002658 unsigned int f;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002659 int count = 0;
2660
2661 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2662 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002663 * + 4 desc gap to avoid the cache line where head is,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002664 * + 1 desc for context descriptor,
2665 * otherwise try next time
2666 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002667 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
2668 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Jesse Brandeburg980093e2014-05-10 04:49:12 +00002669
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002670 count += TXD_USE_COUNT(skb_headlen(skb));
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002671 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002672 tx_ring->tx_stats.tx_busy++;
2673 return 0;
2674 }
2675 return count;
2676}
2677
2678/**
2679 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2680 * @skb: send buffer
2681 * @tx_ring: ring to send buffer on
2682 *
2683 * Returns NETDEV_TX_OK if sent, else an error code
2684 **/
2685static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2686 struct i40e_ring *tx_ring)
2687{
2688 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2689 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2690 struct i40e_tx_buffer *first;
2691 u32 td_offset = 0;
2692 u32 tx_flags = 0;
2693 __be16 protocol;
2694 u32 td_cmd = 0;
2695 u8 hdr_len = 0;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002696 int tsyn;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002697 int tso;
2698 if (0 == i40e_xmit_descriptor_count(skb, tx_ring))
2699 return NETDEV_TX_BUSY;
2700
2701 /* prepare the xmit flags */
2702 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
2703 goto out_drop;
2704
2705 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04002706 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002707
2708 /* record the location of the first descriptor for this packet */
2709 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2710
2711 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002712 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002713 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002714 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002715 tx_flags |= I40E_TX_FLAGS_IPV6;
2716
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002717 tso = i40e_tso(tx_ring, skb, &hdr_len,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002718 &cd_type_cmd_tso_mss, &cd_tunneling);
2719
2720 if (tso < 0)
2721 goto out_drop;
2722 else if (tso)
2723 tx_flags |= I40E_TX_FLAGS_TSO;
2724
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002725 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
2726
2727 if (tsyn)
2728 tx_flags |= I40E_TX_FLAGS_TSYN;
2729
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002730 if (i40e_chk_linearize(skb, tx_flags))
Anjali Singhai71da6192015-02-21 06:42:35 +00002731 if (skb_linearize(skb))
2732 goto out_drop;
2733
Jakub Kicinski259afec2014-03-15 14:55:37 +00002734 skb_tx_timestamp(skb);
2735
Alexander Duyckb1941302013-09-28 06:00:32 +00002736 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002737 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2738
Alexander Duyckb1941302013-09-28 06:00:32 +00002739 /* Always offload the checksum, since it's in the data descriptor */
2740 if (skb->ip_summed == CHECKSUM_PARTIAL) {
2741 tx_flags |= I40E_TX_FLAGS_CSUM;
2742
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002743 i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002744 tx_ring, &cd_tunneling);
Alexander Duyckb1941302013-09-28 06:00:32 +00002745 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002746
2747 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2748 cd_tunneling, cd_l2tag2);
2749
2750 /* Add Flow Director ATR if it's enabled.
2751 *
2752 * NOTE: this must always be directly before the data descriptor.
2753 */
2754 i40e_atr(tx_ring, skb, tx_flags, protocol);
2755
2756 i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
2757 td_cmd, td_offset);
2758
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002759 return NETDEV_TX_OK;
2760
2761out_drop:
2762 dev_kfree_skb_any(skb);
2763 return NETDEV_TX_OK;
2764}
2765
2766/**
2767 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
2768 * @skb: send buffer
2769 * @netdev: network interface device structure
2770 *
2771 * Returns NETDEV_TX_OK if sent, else an error code
2772 **/
2773netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
2774{
2775 struct i40e_netdev_priv *np = netdev_priv(netdev);
2776 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e152013-09-28 06:00:58 +00002777 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002778
2779 /* hardware can't handle really short frames, hardware padding works
2780 * beyond this point
2781 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08002782 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
2783 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002784
2785 return i40e_xmit_frame_ring(skb, tx_ring);
2786}