blob: 7a0ddee9751a238fc0b2fe0739edb28a48fd9011 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Zhenyu Wang036a4a72009-06-08 14:40:19 +080039/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010040static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050041ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080042{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000043 if ((dev_priv->irq_mask & mask) != 0) {
44 dev_priv->irq_mask &= ~mask;
45 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000046 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080047 }
48}
49
50static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050051ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080052{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000053 if ((dev_priv->irq_mask & mask) != mask) {
54 dev_priv->irq_mask |= mask;
55 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000056 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080057 }
58}
59
Keith Packard7c463582008-11-04 02:03:27 -080060void
61i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
62{
63 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080065
66 dev_priv->pipestat[pipe] |= mask;
67 /* Enable the interrupt, clear any pending status */
68 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000069 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080070 }
71}
72
73void
74i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
75{
76 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080078
79 dev_priv->pipestat[pipe] &= ~mask;
80 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +000081 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080082 }
83}
84
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100085/**
Zhao Yakui01c66882009-10-28 05:10:00 +000086 * intel_enable_asle - enable ASLE interrupt for OpRegion
87 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +000088void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +000089{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000090 drm_i915_private_t *dev_priv = dev->dev_private;
91 unsigned long irqflags;
92
Jesse Barnes7e231dbe2012-03-28 13:39:38 -070093 /* FIXME: opregion/asle for VLV */
94 if (IS_VALLEYVIEW(dev))
95 return;
96
Chris Wilson1ec14ad2010-12-04 11:30:53 +000097 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +000098
Eric Anholtc619eed2010-01-28 16:45:52 -080099 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500100 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49ca2010-04-07 17:11:21 +0800101 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000102 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700103 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100104 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49ca2010-04-07 17:11:21 +0800105 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700106 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49ca2010-04-07 17:11:21 +0800107 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000108
109 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000110}
111
112/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700113 * i915_pipe_enabled - check if a pipe is enabled
114 * @dev: DRM device
115 * @pipe: pipe to check
116 *
117 * Reading certain registers when the pipe is disabled can hang the chip.
118 * Use this routine to make sure the PLL is running and the pipe is active
119 * before reading such registers if unsure.
120 */
121static int
122i915_pipe_enabled(struct drm_device *dev, int pipe)
123{
124 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200125 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
126 pipe);
127
128 return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700129}
130
Keith Packard42f52ef2008-10-18 19:39:29 -0700131/* Called from drm generic code, passed a 'crtc', which
132 * we use as a pipe index
133 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700134static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700135{
136 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
137 unsigned long high_frame;
138 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100139 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700140
141 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800142 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800143 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700144 return 0;
145 }
146
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800147 high_frame = PIPEFRAME(pipe);
148 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100149
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700150 /*
151 * High & low register fields aren't synchronized, so make sure
152 * we get a low value that's stable across two reads of the high
153 * register.
154 */
155 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100156 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
157 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
158 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700159 } while (high1 != high2);
160
Chris Wilson5eddb702010-09-11 13:48:45 +0100161 high1 >>= PIPE_FRAME_HIGH_SHIFT;
162 low >>= PIPE_FRAME_LOW_SHIFT;
163 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700164}
165
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700166static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800169 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800170
171 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800172 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800173 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800174 return 0;
175 }
176
177 return I915_READ(reg);
178}
179
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700180static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100181 int *vpos, int *hpos)
182{
183 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
184 u32 vbl = 0, position = 0;
185 int vbl_start, vbl_end, htotal, vtotal;
186 bool in_vbl = true;
187 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200188 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
189 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100190
191 if (!i915_pipe_enabled(dev, pipe)) {
192 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800193 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100194 return 0;
195 }
196
197 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200198 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100199
200 if (INTEL_INFO(dev)->gen >= 4) {
201 /* No obvious pixelcount register. Only query vertical
202 * scanout position from Display scan line register.
203 */
204 position = I915_READ(PIPEDSL(pipe));
205
206 /* Decode into vertical scanout position. Don't have
207 * horizontal scanout position.
208 */
209 *vpos = position & 0x1fff;
210 *hpos = 0;
211 } else {
212 /* Have access to pixelcount since start of frame.
213 * We can split this into vertical and horizontal
214 * scanout position.
215 */
216 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
217
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200218 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100219 *vpos = position / htotal;
220 *hpos = position - (*vpos * htotal);
221 }
222
223 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200224 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100225
226 /* Test position against vblank region. */
227 vbl_start = vbl & 0x1fff;
228 vbl_end = (vbl >> 16) & 0x1fff;
229
230 if ((*vpos < vbl_start) || (*vpos > vbl_end))
231 in_vbl = false;
232
233 /* Inside "upper part" of vblank area? Apply corrective offset: */
234 if (in_vbl && (*vpos >= vbl_start))
235 *vpos = *vpos - vtotal;
236
237 /* Readouts valid? */
238 if (vbl > 0)
239 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
240
241 /* In vblank? */
242 if (in_vbl)
243 ret |= DRM_SCANOUTPOS_INVBL;
244
245 return ret;
246}
247
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700248static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100249 int *max_error,
250 struct timeval *vblank_time,
251 unsigned flags)
252{
Chris Wilson4041b852011-01-22 10:07:56 +0000253 struct drm_i915_private *dev_priv = dev->dev_private;
254 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100255
Chris Wilson4041b852011-01-22 10:07:56 +0000256 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
257 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100258 return -EINVAL;
259 }
260
261 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000262 crtc = intel_get_crtc_for_pipe(dev, pipe);
263 if (crtc == NULL) {
264 DRM_ERROR("Invalid crtc %d\n", pipe);
265 return -EINVAL;
266 }
267
268 if (!crtc->enabled) {
269 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
270 return -EBUSY;
271 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100272
273 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000274 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
275 vblank_time, flags,
276 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100277}
278
Jesse Barnes5ca58282009-03-31 14:11:15 -0700279/*
280 * Handle hotplug events outside the interrupt handler proper.
281 */
282static void i915_hotplug_work_func(struct work_struct *work)
283{
284 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
285 hotplug_work);
286 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700287 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100288 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700289
Keith Packarda65e34c2011-07-25 10:04:56 -0700290 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800291 DRM_DEBUG_KMS("running encoder hotplug functions\n");
292
Chris Wilson4ef69c72010-09-09 15:14:28 +0100293 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
294 if (encoder->hot_plug)
295 encoder->hot_plug(encoder);
296
Keith Packard40ee3382011-07-28 15:31:19 -0700297 mutex_unlock(&mode_config->mutex);
298
Jesse Barnes5ca58282009-03-31 14:11:15 -0700299 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000300 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700301}
302
Daniel Vetter92703882012-08-09 16:46:01 +0200303/* defined intel_pm.c */
304extern spinlock_t mchdev_lock;
305
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200306static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800307{
308 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000309 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200310 u8 new_delay;
311 unsigned long flags;
312
313 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800314
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200315 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
316
Daniel Vetter20e4d402012-08-08 23:35:39 +0200317 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200318
Jesse Barnes7648fa92010-05-20 14:28:11 -0700319 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000320 busy_up = I915_READ(RCPREVBSYTUPAVG);
321 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800322 max_avg = I915_READ(RCBMAXAVG);
323 min_avg = I915_READ(RCBMINAVG);
324
325 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000326 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200327 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
328 new_delay = dev_priv->ips.cur_delay - 1;
329 if (new_delay < dev_priv->ips.max_delay)
330 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000331 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200332 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
333 new_delay = dev_priv->ips.cur_delay + 1;
334 if (new_delay > dev_priv->ips.min_delay)
335 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800336 }
337
Jesse Barnes7648fa92010-05-20 14:28:11 -0700338 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200339 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800340
Daniel Vetter92703882012-08-09 16:46:01 +0200341 spin_unlock_irqrestore(&mchdev_lock, flags);
342
Jesse Barnesf97108d2010-01-29 11:27:07 -0800343 return;
344}
345
Chris Wilson549f7362010-10-19 11:19:32 +0100346static void notify_ring(struct drm_device *dev,
347 struct intel_ring_buffer *ring)
348{
349 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000350
Chris Wilson475553d2011-01-20 09:52:56 +0000351 if (ring->obj == NULL)
352 return;
353
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100354 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000355
Chris Wilson549f7362010-10-19 11:19:32 +0100356 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700357 if (i915_enable_hangcheck) {
358 dev_priv->hangcheck_count = 0;
359 mod_timer(&dev_priv->hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100360 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700361 }
Chris Wilson549f7362010-10-19 11:19:32 +0100362}
363
Ben Widawsky4912d042011-04-25 11:25:20 -0700364static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800365{
Ben Widawsky4912d042011-04-25 11:25:20 -0700366 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200367 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700368 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100369 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800370
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200371 spin_lock_irq(&dev_priv->rps.lock);
372 pm_iir = dev_priv->rps.pm_iir;
373 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700374 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200375 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200376 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700377
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100378 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800379 return;
380
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700381 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100382
383 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200384 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100385 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200386 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800387
Ben Widawsky79249632012-09-07 19:43:42 -0700388 /* sysfs frequency interfaces may have snuck in while servicing the
389 * interrupt
390 */
391 if (!(new_delay > dev_priv->rps.max_delay ||
392 new_delay < dev_priv->rps.min_delay)) {
393 gen6_set_rps(dev_priv->dev, new_delay);
394 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800395
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700396 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800397}
398
Ben Widawskye3689192012-05-25 16:56:22 -0700399
400/**
401 * ivybridge_parity_work - Workqueue called when a parity error interrupt
402 * occurred.
403 * @work: workqueue struct
404 *
405 * Doesn't actually do anything except notify userspace. As a consequence of
406 * this event, userspace should try to remap the bad rows since statistically
407 * it is likely the same row is more likely to go bad again.
408 */
409static void ivybridge_parity_work(struct work_struct *work)
410{
411 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100412 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700413 u32 error_status, row, bank, subbank;
414 char *parity_event[5];
415 uint32_t misccpctl;
416 unsigned long flags;
417
418 /* We must turn off DOP level clock gating to access the L3 registers.
419 * In order to prevent a get/put style interface, acquire struct mutex
420 * any time we access those registers.
421 */
422 mutex_lock(&dev_priv->dev->struct_mutex);
423
424 misccpctl = I915_READ(GEN7_MISCCPCTL);
425 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
426 POSTING_READ(GEN7_MISCCPCTL);
427
428 error_status = I915_READ(GEN7_L3CDERRST1);
429 row = GEN7_PARITY_ERROR_ROW(error_status);
430 bank = GEN7_PARITY_ERROR_BANK(error_status);
431 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
432
433 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
434 GEN7_L3CDERRST1_ENABLE);
435 POSTING_READ(GEN7_L3CDERRST1);
436
437 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
438
439 spin_lock_irqsave(&dev_priv->irq_lock, flags);
440 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
441 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
442 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
443
444 mutex_unlock(&dev_priv->dev->struct_mutex);
445
446 parity_event[0] = "L3_PARITY_ERROR=1";
447 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
448 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
449 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
450 parity_event[4] = NULL;
451
452 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
453 KOBJ_CHANGE, parity_event);
454
455 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
456 row, bank, subbank);
457
458 kfree(parity_event[3]);
459 kfree(parity_event[2]);
460 kfree(parity_event[1]);
461}
462
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200463static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700464{
465 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
466 unsigned long flags;
467
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700468 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700469 return;
470
471 spin_lock_irqsave(&dev_priv->irq_lock, flags);
472 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
473 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
474 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
475
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100476 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700477}
478
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200479static void snb_gt_irq_handler(struct drm_device *dev,
480 struct drm_i915_private *dev_priv,
481 u32 gt_iir)
482{
483
484 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
485 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
486 notify_ring(dev, &dev_priv->ring[RCS]);
487 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
488 notify_ring(dev, &dev_priv->ring[VCS]);
489 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
490 notify_ring(dev, &dev_priv->ring[BCS]);
491
492 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
493 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
494 GT_RENDER_CS_ERROR_INTERRUPT)) {
495 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
496 i915_handle_error(dev, false);
497 }
Ben Widawskye3689192012-05-25 16:56:22 -0700498
499 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
500 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200501}
502
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100503static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
504 u32 pm_iir)
505{
506 unsigned long flags;
507
508 /*
509 * IIR bits should never already be set because IMR should
510 * prevent an interrupt from being shown in IIR. The warning
511 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200512 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100513 * type is not a problem, it displays a problem in the logic.
514 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200515 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100516 */
517
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200518 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200519 dev_priv->rps.pm_iir |= pm_iir;
520 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100521 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200522 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100523
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200524 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100525}
526
Daniel Vetterff1f5252012-10-02 15:10:55 +0200527static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700528{
529 struct drm_device *dev = (struct drm_device *) arg;
530 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
531 u32 iir, gt_iir, pm_iir;
532 irqreturn_t ret = IRQ_NONE;
533 unsigned long irqflags;
534 int pipe;
535 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700536 bool blc_event;
537
538 atomic_inc(&dev_priv->irq_received);
539
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700540 while (true) {
541 iir = I915_READ(VLV_IIR);
542 gt_iir = I915_READ(GTIIR);
543 pm_iir = I915_READ(GEN6_PMIIR);
544
545 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
546 goto out;
547
548 ret = IRQ_HANDLED;
549
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200550 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700551
552 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
553 for_each_pipe(pipe) {
554 int reg = PIPESTAT(pipe);
555 pipe_stats[pipe] = I915_READ(reg);
556
557 /*
558 * Clear the PIPE*STAT regs before the IIR
559 */
560 if (pipe_stats[pipe] & 0x8000ffff) {
561 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
562 DRM_DEBUG_DRIVER("pipe %c underrun\n",
563 pipe_name(pipe));
564 I915_WRITE(reg, pipe_stats[pipe]);
565 }
566 }
567 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
568
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700569 for_each_pipe(pipe) {
570 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
571 drm_handle_vblank(dev, pipe);
572
573 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
574 intel_prepare_page_flip(dev, pipe);
575 intel_finish_page_flip(dev, pipe);
576 }
577 }
578
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700579 /* Consume port. Then clear IIR or we'll miss events */
580 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
581 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
582
583 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
584 hotplug_status);
585 if (hotplug_status & dev_priv->hotplug_supported_mask)
586 queue_work(dev_priv->wq,
587 &dev_priv->hotplug_work);
588
589 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
590 I915_READ(PORT_HOTPLUG_STAT);
591 }
592
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700593 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
594 blc_event = true;
595
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100596 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
597 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700598
599 I915_WRITE(GTIIR, gt_iir);
600 I915_WRITE(GEN6_PMIIR, pm_iir);
601 I915_WRITE(VLV_IIR, iir);
602 }
603
604out:
605 return ret;
606}
607
Adam Jackson23e81d62012-06-06 15:45:44 -0400608static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800609{
610 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800611 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800612
Daniel Vetter76e43832012-10-12 20:14:05 +0200613 if (pch_iir & SDE_HOTPLUG_MASK)
614 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
615
Jesse Barnes776ad802011-01-04 15:09:39 -0800616 if (pch_iir & SDE_AUDIO_POWER_MASK)
617 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
618 (pch_iir & SDE_AUDIO_POWER_MASK) >>
619 SDE_AUDIO_POWER_SHIFT);
620
621 if (pch_iir & SDE_GMBUS)
622 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
623
624 if (pch_iir & SDE_AUDIO_HDCP_MASK)
625 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
626
627 if (pch_iir & SDE_AUDIO_TRANS_MASK)
628 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
629
630 if (pch_iir & SDE_POISON)
631 DRM_ERROR("PCH poison interrupt\n");
632
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800633 if (pch_iir & SDE_FDI_MASK)
634 for_each_pipe(pipe)
635 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
636 pipe_name(pipe),
637 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800638
639 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
640 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
641
642 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
643 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
644
645 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
646 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
647 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
648 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
649}
650
Adam Jackson23e81d62012-06-06 15:45:44 -0400651static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
652{
653 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
654 int pipe;
655
Daniel Vetter76e43832012-10-12 20:14:05 +0200656 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
657 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
658
Adam Jackson23e81d62012-06-06 15:45:44 -0400659 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
660 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
661 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
662 SDE_AUDIO_POWER_SHIFT_CPT);
663
664 if (pch_iir & SDE_AUX_MASK_CPT)
665 DRM_DEBUG_DRIVER("AUX channel interrupt\n");
666
667 if (pch_iir & SDE_GMBUS_CPT)
668 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
669
670 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
671 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
672
673 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
674 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
675
676 if (pch_iir & SDE_FDI_MASK_CPT)
677 for_each_pipe(pipe)
678 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
679 pipe_name(pipe),
680 I915_READ(FDI_RX_IIR(pipe)));
681}
682
Daniel Vetterff1f5252012-10-02 15:10:55 +0200683static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700684{
685 struct drm_device *dev = (struct drm_device *) arg;
686 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson0e434062012-05-09 21:45:44 +0100687 u32 de_iir, gt_iir, de_ier, pm_iir;
688 irqreturn_t ret = IRQ_NONE;
689 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700690
691 atomic_inc(&dev_priv->irq_received);
692
693 /* disable master interrupt before clearing iir */
694 de_ier = I915_READ(DEIER);
695 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100696
697 gt_iir = I915_READ(GTIIR);
698 if (gt_iir) {
699 snb_gt_irq_handler(dev, dev_priv, gt_iir);
700 I915_WRITE(GTIIR, gt_iir);
701 ret = IRQ_HANDLED;
702 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700703
704 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100705 if (de_iir) {
706 if (de_iir & DE_GSE_IVB)
707 intel_opregion_gse_intr(dev);
708
709 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +0200710 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
711 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +0100712 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
713 intel_prepare_page_flip(dev, i);
714 intel_finish_page_flip_plane(dev, i);
715 }
Chris Wilson0e434062012-05-09 21:45:44 +0100716 }
717
718 /* check event from PCH */
719 if (de_iir & DE_PCH_EVENT_IVB) {
720 u32 pch_iir = I915_READ(SDEIIR);
721
Adam Jackson23e81d62012-06-06 15:45:44 -0400722 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +0100723
724 /* clear PCH hotplug event before clear CPU irq */
725 I915_WRITE(SDEIIR, pch_iir);
726 }
727
728 I915_WRITE(DEIIR, de_iir);
729 ret = IRQ_HANDLED;
730 }
731
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700732 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100733 if (pm_iir) {
734 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
735 gen6_queue_rps_work(dev_priv, pm_iir);
736 I915_WRITE(GEN6_PMIIR, pm_iir);
737 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700738 }
739
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700740 I915_WRITE(DEIER, de_ier);
741 POSTING_READ(DEIER);
742
743 return ret;
744}
745
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200746static void ilk_gt_irq_handler(struct drm_device *dev,
747 struct drm_i915_private *dev_priv,
748 u32 gt_iir)
749{
750 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
751 notify_ring(dev, &dev_priv->ring[RCS]);
752 if (gt_iir & GT_BSD_USER_INTERRUPT)
753 notify_ring(dev, &dev_priv->ring[VCS]);
754}
755
Daniel Vetterff1f5252012-10-02 15:10:55 +0200756static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800757{
Jesse Barnes46979952011-04-07 13:53:55 -0700758 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800759 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
760 int ret = IRQ_NONE;
Daniel Vetteracd15b62012-11-30 11:24:50 +0100761 u32 de_iir, gt_iir, de_ier, pm_iir;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100762
Jesse Barnes46979952011-04-07 13:53:55 -0700763 atomic_inc(&dev_priv->irq_received);
764
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000765 /* disable master interrupt before clearing iir */
766 de_ier = I915_READ(DEIER);
767 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000768 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000769
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800770 de_iir = I915_READ(DEIIR);
771 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800772 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800773
Daniel Vetteracd15b62012-11-30 11:24:50 +0100774 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800775 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800776
Zou Nan haic7c85102010-01-15 10:29:06 +0800777 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800778
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200779 if (IS_GEN5(dev))
780 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
781 else
782 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800783
784 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100785 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800786
Daniel Vetter74d44442012-10-02 17:54:35 +0200787 if (de_iir & DE_PIPEA_VBLANK)
788 drm_handle_vblank(dev, 0);
789
790 if (de_iir & DE_PIPEB_VBLANK)
791 drm_handle_vblank(dev, 1);
792
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800793 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800794 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100795 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800796 }
797
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800798 if (de_iir & DE_PLANEB_FLIP_DONE) {
799 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100800 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800801 }
Li Pengc062df62010-01-23 00:12:58 +0800802
Zou Nan haic7c85102010-01-15 10:29:06 +0800803 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800804 if (de_iir & DE_PCH_EVENT) {
Daniel Vetteracd15b62012-11-30 11:24:50 +0100805 u32 pch_iir = I915_READ(SDEIIR);
806
Adam Jackson23e81d62012-06-06 15:45:44 -0400807 if (HAS_PCH_CPT(dev))
808 cpt_irq_handler(dev, pch_iir);
809 else
810 ibx_irq_handler(dev, pch_iir);
Daniel Vetteracd15b62012-11-30 11:24:50 +0100811
812 /* should clear PCH hotplug event before clear CPU irq */
813 I915_WRITE(SDEIIR, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800814 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800815
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200816 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
817 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800818
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100819 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
820 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800821
Zou Nan haic7c85102010-01-15 10:29:06 +0800822 I915_WRITE(GTIIR, gt_iir);
823 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700824 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800825
826done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000827 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000828 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000829
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800830 return ret;
831}
832
Jesse Barnes8a905232009-07-11 16:48:03 -0400833/**
834 * i915_error_work_func - do process context error handling work
835 * @work: work struct
836 *
837 * Fire an error uevent so userspace can see that a hang or error
838 * was detected.
839 */
840static void i915_error_work_func(struct work_struct *work)
841{
842 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
843 error_work);
844 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400845 char *error_event[] = { "ERROR=1", NULL };
846 char *reset_event[] = { "RESET=1", NULL };
847 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400848
Ben Gamarif316a422009-09-14 17:48:46 -0400849 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400850
Ben Gamariba1234d2009-09-14 17:48:47 -0400851 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100852 DRM_DEBUG_DRIVER("resetting chip\n");
853 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200854 if (!i915_reset(dev)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100855 atomic_set(&dev_priv->mm.wedged, 0);
856 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400857 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100858 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400859 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400860}
861
Daniel Vetter85f9e502012-08-31 21:42:26 +0200862/* NB: please notice the memset */
863static void i915_get_extra_instdone(struct drm_device *dev,
864 uint32_t *instdone)
865{
866 struct drm_i915_private *dev_priv = dev->dev_private;
867 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
868
869 switch(INTEL_INFO(dev)->gen) {
870 case 2:
871 case 3:
872 instdone[0] = I915_READ(INSTDONE);
873 break;
874 case 4:
875 case 5:
876 case 6:
877 instdone[0] = I915_READ(INSTDONE_I965);
878 instdone[1] = I915_READ(INSTDONE1);
879 break;
880 default:
881 WARN_ONCE(1, "Unsupported platform\n");
882 case 7:
883 instdone[0] = I915_READ(GEN7_INSTDONE_1);
884 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
885 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
886 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
887 break;
888 }
889}
890
Chris Wilson3bd3c932010-08-19 08:19:30 +0100891#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000892static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000893i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000894 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000895{
896 struct drm_i915_error_object *dst;
Chris Wilson9da3da62012-06-01 15:20:22 +0100897 int i, count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100898 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000899
Chris Wilson05394f32010-11-08 19:18:58 +0000900 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000901 return NULL;
902
Chris Wilson9da3da62012-06-01 15:20:22 +0100903 count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000904
Chris Wilson9da3da62012-06-01 15:20:22 +0100905 dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000906 if (dst == NULL)
907 return NULL;
908
Chris Wilson05394f32010-11-08 19:18:58 +0000909 reloc_offset = src->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +0100910 for (i = 0; i < count; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700911 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100912 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700913
Chris Wilsone56660d2010-08-07 11:01:26 +0100914 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000915 if (d == NULL)
916 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100917
Andrew Morton788885a2010-05-11 14:07:05 -0700918 local_irq_save(flags);
Daniel Vetter74898d72012-02-15 23:50:22 +0100919 if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
920 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +0100921 void __iomem *s;
922
923 /* Simply ignore tiling or any overlapping fence.
924 * It's part of the error state, and this hopefully
925 * captures what the GPU read.
926 */
927
928 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
929 reloc_offset);
930 memcpy_fromio(d, s, PAGE_SIZE);
931 io_mapping_unmap_atomic(s);
Chris Wilson960e3562012-11-15 11:32:23 +0000932 } else if (src->stolen) {
933 unsigned long offset;
934
935 offset = dev_priv->mm.stolen_base;
936 offset += src->stolen->start;
937 offset += i << PAGE_SHIFT;
938
939 memcpy_fromio(d, (void *)offset, PAGE_SIZE);
Chris Wilson172975aa2011-12-14 13:57:25 +0100940 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +0100941 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +0100942 void *s;
943
Chris Wilson9da3da62012-06-01 15:20:22 +0100944 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +0100945
Chris Wilson9da3da62012-06-01 15:20:22 +0100946 drm_clflush_pages(&page, 1);
947
948 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +0100949 memcpy(d, s, PAGE_SIZE);
950 kunmap_atomic(s);
951
Chris Wilson9da3da62012-06-01 15:20:22 +0100952 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +0100953 }
Andrew Morton788885a2010-05-11 14:07:05 -0700954 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100955
Chris Wilson9da3da62012-06-01 15:20:22 +0100956 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100957
958 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000959 }
Chris Wilson9da3da62012-06-01 15:20:22 +0100960 dst->page_count = count;
Chris Wilson05394f32010-11-08 19:18:58 +0000961 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000962
963 return dst;
964
965unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +0100966 while (i--)
967 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +0000968 kfree(dst);
969 return NULL;
970}
971
972static void
973i915_error_object_free(struct drm_i915_error_object *obj)
974{
975 int page;
976
977 if (obj == NULL)
978 return;
979
980 for (page = 0; page < obj->page_count; page++)
981 kfree(obj->pages[page]);
982
983 kfree(obj);
984}
985
Daniel Vetter742cbee2012-04-27 15:17:39 +0200986void
987i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +0000988{
Daniel Vetter742cbee2012-04-27 15:17:39 +0200989 struct drm_i915_error_state *error = container_of(error_ref,
990 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +0000991 int i;
992
Chris Wilson52d39a22012-02-15 11:25:37 +0000993 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
994 i915_error_object_free(error->ring[i].batchbuffer);
995 i915_error_object_free(error->ring[i].ringbuffer);
996 kfree(error->ring[i].requests);
997 }
Chris Wilsone2f973d2011-01-27 19:15:11 +0000998
Chris Wilson9df30792010-02-18 10:24:56 +0000999 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001000 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +00001001 kfree(error);
1002}
Chris Wilson1b502472012-04-24 15:47:30 +01001003static void capture_bo(struct drm_i915_error_buffer *err,
1004 struct drm_i915_gem_object *obj)
1005{
1006 err->size = obj->base.size;
1007 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001008 err->rseqno = obj->last_read_seqno;
1009 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +01001010 err->gtt_offset = obj->gtt_offset;
1011 err->read_domains = obj->base.read_domains;
1012 err->write_domain = obj->base.write_domain;
1013 err->fence_reg = obj->fence_reg;
1014 err->pinned = 0;
1015 if (obj->pin_count > 0)
1016 err->pinned = 1;
1017 if (obj->user_pin_count > 0)
1018 err->pinned = -1;
1019 err->tiling = obj->tiling_mode;
1020 err->dirty = obj->dirty;
1021 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1022 err->ring = obj->ring ? obj->ring->id : -1;
1023 err->cache_level = obj->cache_level;
1024}
Chris Wilson9df30792010-02-18 10:24:56 +00001025
Chris Wilson1b502472012-04-24 15:47:30 +01001026static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1027 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001028{
1029 struct drm_i915_gem_object *obj;
1030 int i = 0;
1031
1032 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001033 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001034 if (++i == count)
1035 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001036 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001037
Chris Wilson1b502472012-04-24 15:47:30 +01001038 return i;
1039}
1040
1041static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1042 int count, struct list_head *head)
1043{
1044 struct drm_i915_gem_object *obj;
1045 int i = 0;
1046
1047 list_for_each_entry(obj, head, gtt_list) {
1048 if (obj->pin_count == 0)
1049 continue;
1050
1051 capture_bo(err++, obj);
1052 if (++i == count)
1053 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001054 }
1055
1056 return i;
1057}
1058
Chris Wilson748ebc62010-10-24 10:28:47 +01001059static void i915_gem_record_fences(struct drm_device *dev,
1060 struct drm_i915_error_state *error)
1061{
1062 struct drm_i915_private *dev_priv = dev->dev_private;
1063 int i;
1064
1065 /* Fences */
1066 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001067 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001068 case 6:
1069 for (i = 0; i < 16; i++)
1070 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1071 break;
1072 case 5:
1073 case 4:
1074 for (i = 0; i < 16; i++)
1075 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1076 break;
1077 case 3:
1078 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1079 for (i = 0; i < 8; i++)
1080 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1081 case 2:
1082 for (i = 0; i < 8; i++)
1083 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1084 break;
1085
1086 }
1087}
1088
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001089static struct drm_i915_error_object *
1090i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1091 struct intel_ring_buffer *ring)
1092{
1093 struct drm_i915_gem_object *obj;
1094 u32 seqno;
1095
1096 if (!ring->get_seqno)
1097 return NULL;
1098
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001099 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001100 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1101 if (obj->ring != ring)
1102 continue;
1103
Chris Wilson0201f1e2012-07-20 12:41:01 +01001104 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001105 continue;
1106
1107 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1108 continue;
1109
1110 /* We need to copy these to an anonymous buffer as the simplest
1111 * method to avoid being overwritten by userspace.
1112 */
1113 return i915_error_object_create(dev_priv, obj);
1114 }
1115
1116 return NULL;
1117}
1118
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001119static void i915_record_ring_state(struct drm_device *dev,
1120 struct drm_i915_error_state *error,
1121 struct intel_ring_buffer *ring)
1122{
1123 struct drm_i915_private *dev_priv = dev->dev_private;
1124
Daniel Vetter33f3f512011-12-14 13:57:39 +01001125 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001126 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001127 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001128 error->semaphore_mboxes[ring->id][0]
1129 = I915_READ(RING_SYNC_0(ring->mmio_base));
1130 error->semaphore_mboxes[ring->id][1]
1131 = I915_READ(RING_SYNC_1(ring->mmio_base));
Chris Wilsondf2b23d2012-11-27 17:06:54 +00001132 error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1133 error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
Daniel Vetter33f3f512011-12-14 13:57:39 +01001134 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001135
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001136 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001137 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001138 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1139 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1140 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001141 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001142 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001143 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001144 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001145 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001146 error->ipeir[ring->id] = I915_READ(IPEIR);
1147 error->ipehr[ring->id] = I915_READ(IPEHR);
1148 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001149 }
1150
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001151 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001152 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001153 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001154 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001155 error->head[ring->id] = I915_READ_HEAD(ring);
1156 error->tail[ring->id] = I915_READ_TAIL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001157
1158 error->cpu_ring_head[ring->id] = ring->head;
1159 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001160}
1161
Chris Wilson52d39a22012-02-15 11:25:37 +00001162static void i915_gem_record_rings(struct drm_device *dev,
1163 struct drm_i915_error_state *error)
1164{
1165 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001166 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001167 struct drm_i915_gem_request *request;
1168 int i, count;
1169
Chris Wilsonb4519512012-05-11 14:29:30 +01001170 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001171 i915_record_ring_state(dev, error, ring);
1172
1173 error->ring[i].batchbuffer =
1174 i915_error_first_batchbuffer(dev_priv, ring);
1175
1176 error->ring[i].ringbuffer =
1177 i915_error_object_create(dev_priv, ring->obj);
1178
1179 count = 0;
1180 list_for_each_entry(request, &ring->request_list, list)
1181 count++;
1182
1183 error->ring[i].num_requests = count;
1184 error->ring[i].requests =
1185 kmalloc(count*sizeof(struct drm_i915_error_request),
1186 GFP_ATOMIC);
1187 if (error->ring[i].requests == NULL) {
1188 error->ring[i].num_requests = 0;
1189 continue;
1190 }
1191
1192 count = 0;
1193 list_for_each_entry(request, &ring->request_list, list) {
1194 struct drm_i915_error_request *erq;
1195
1196 erq = &error->ring[i].requests[count++];
1197 erq->seqno = request->seqno;
1198 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001199 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001200 }
1201 }
1202}
1203
Jesse Barnes8a905232009-07-11 16:48:03 -04001204/**
1205 * i915_capture_error_state - capture an error record for later analysis
1206 * @dev: drm device
1207 *
1208 * Should be called when an error is detected (either a hang or an error
1209 * interrupt) to capture error state from the time of the error. Fills
1210 * out a structure which becomes available in debugfs for user level tools
1211 * to pick up.
1212 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001213static void i915_capture_error_state(struct drm_device *dev)
1214{
1215 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001216 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001217 struct drm_i915_error_state *error;
1218 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001219 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001220
1221 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001222 error = dev_priv->first_error;
1223 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
1224 if (error)
1225 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001226
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001227 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001228 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001229 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001230 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1231 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001232 }
1233
Chris Wilsonb6f78332011-02-01 14:15:55 +00001234 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1235 dev->primary->index);
Chris Wilson2fa772f32010-10-01 13:23:27 +01001236
Daniel Vetter742cbee2012-04-27 15:17:39 +02001237 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001238 error->eir = I915_READ(EIR);
1239 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawskyb9a39062012-06-04 14:42:52 -07001240 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001241
1242 if (HAS_PCH_SPLIT(dev))
1243 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1244 else if (IS_VALLEYVIEW(dev))
1245 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1246 else if (IS_GEN2(dev))
1247 error->ier = I915_READ16(IER);
1248 else
1249 error->ier = I915_READ(IER);
1250
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001251 for_each_pipe(pipe)
1252 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001253
Daniel Vetter33f3f512011-12-14 13:57:39 +01001254 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001255 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001256 error->done_reg = I915_READ(DONE_REG);
1257 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001258
Ben Widawsky71e172e2012-08-20 16:15:13 -07001259 if (INTEL_INFO(dev)->gen == 7)
1260 error->err_int = I915_READ(GEN7_ERR_INT);
1261
Ben Widawsky050ee912012-08-22 11:32:15 -07001262 i915_get_extra_instdone(dev, error->extra_instdone);
1263
Chris Wilson748ebc62010-10-24 10:28:47 +01001264 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001265 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001266
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001267 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001268 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001269 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001270
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001271 i = 0;
1272 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1273 i++;
1274 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001275 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001276 if (obj->pin_count)
1277 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001278 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001279
Chris Wilson8e934db2011-01-24 12:34:00 +00001280 error->active_bo = NULL;
1281 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001282 if (i) {
1283 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001284 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001285 if (error->active_bo)
1286 error->pinned_bo =
1287 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001288 }
1289
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001290 if (error->active_bo)
1291 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001292 capture_active_bo(error->active_bo,
1293 error->active_bo_count,
1294 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001295
1296 if (error->pinned_bo)
1297 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001298 capture_pinned_bo(error->pinned_bo,
1299 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001300 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001301
Jesse Barnes8a905232009-07-11 16:48:03 -04001302 do_gettimeofday(&error->time);
1303
Chris Wilson6ef3d422010-08-04 20:26:07 +01001304 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001305 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001306
Chris Wilson9df30792010-02-18 10:24:56 +00001307 spin_lock_irqsave(&dev_priv->error_lock, flags);
1308 if (dev_priv->first_error == NULL) {
1309 dev_priv->first_error = error;
1310 error = NULL;
1311 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001312 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001313
1314 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001315 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001316}
1317
1318void i915_destroy_error_state(struct drm_device *dev)
1319{
1320 struct drm_i915_private *dev_priv = dev->dev_private;
1321 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001322 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001323
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001324 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001325 error = dev_priv->first_error;
1326 dev_priv->first_error = NULL;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001327 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001328
1329 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001330 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001331}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001332#else
1333#define i915_capture_error_state(x)
1334#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001335
Chris Wilson35aed2e2010-05-27 13:18:12 +01001336static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001337{
1338 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001339 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001340 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001341 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001342
Chris Wilson35aed2e2010-05-27 13:18:12 +01001343 if (!eir)
1344 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001345
Joe Perchesa70491c2012-03-18 13:00:11 -07001346 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001347
Ben Widawskybd9854f2012-08-23 15:18:09 -07001348 i915_get_extra_instdone(dev, instdone);
1349
Jesse Barnes8a905232009-07-11 16:48:03 -04001350 if (IS_G4X(dev)) {
1351 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1352 u32 ipeir = I915_READ(IPEIR_I965);
1353
Joe Perchesa70491c2012-03-18 13:00:11 -07001354 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1355 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001356 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1357 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001358 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001359 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001360 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001361 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001362 }
1363 if (eir & GM45_ERROR_PAGE_TABLE) {
1364 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001365 pr_err("page table error\n");
1366 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001367 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001368 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001369 }
1370 }
1371
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001372 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001373 if (eir & I915_ERROR_PAGE_TABLE) {
1374 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001375 pr_err("page table error\n");
1376 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001377 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001378 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001379 }
1380 }
1381
1382 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001383 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001384 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001385 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001386 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001387 /* pipestat has already been acked */
1388 }
1389 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001390 pr_err("instruction error\n");
1391 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001392 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1393 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001394 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001395 u32 ipeir = I915_READ(IPEIR);
1396
Joe Perchesa70491c2012-03-18 13:00:11 -07001397 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1398 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001399 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001400 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001401 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001402 } else {
1403 u32 ipeir = I915_READ(IPEIR_I965);
1404
Joe Perchesa70491c2012-03-18 13:00:11 -07001405 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1406 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001407 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001408 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001409 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001410 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001411 }
1412 }
1413
1414 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001415 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001416 eir = I915_READ(EIR);
1417 if (eir) {
1418 /*
1419 * some errors might have become stuck,
1420 * mask them.
1421 */
1422 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1423 I915_WRITE(EMR, I915_READ(EMR) | eir);
1424 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1425 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001426}
1427
1428/**
1429 * i915_handle_error - handle an error interrupt
1430 * @dev: drm device
1431 *
1432 * Do some basic checking of regsiter state at error interrupt time and
1433 * dump it to the syslog. Also call i915_capture_error_state() to make
1434 * sure we get a record and make it available in debugfs. Fire a uevent
1435 * so userspace knows something bad happened (should trigger collection
1436 * of a ring dump etc.).
1437 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001438void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001439{
1440 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001441 struct intel_ring_buffer *ring;
1442 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001443
1444 i915_capture_error_state(dev);
1445 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001446
Ben Gamariba1234d2009-09-14 17:48:47 -04001447 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001448 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001449 atomic_set(&dev_priv->mm.wedged, 1);
1450
Ben Gamari11ed50e2009-09-14 17:48:45 -04001451 /*
1452 * Wakeup waiting processes so they don't hang
1453 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001454 for_each_ring(ring, dev_priv, i)
1455 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001456 }
1457
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001458 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001459}
1460
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001461static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1462{
1463 drm_i915_private_t *dev_priv = dev->dev_private;
1464 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1465 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001466 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001467 struct intel_unpin_work *work;
1468 unsigned long flags;
1469 bool stall_detected;
1470
1471 /* Ignore early vblank irqs */
1472 if (intel_crtc == NULL)
1473 return;
1474
1475 spin_lock_irqsave(&dev->event_lock, flags);
1476 work = intel_crtc->unpin_work;
1477
1478 if (work == NULL || work->pending || !work->enable_stall_check) {
1479 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1480 spin_unlock_irqrestore(&dev->event_lock, flags);
1481 return;
1482 }
1483
1484 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001485 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001486 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001487 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001488 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1489 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001490 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001491 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001492 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001493 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001494 crtc->x * crtc->fb->bits_per_pixel/8);
1495 }
1496
1497 spin_unlock_irqrestore(&dev->event_lock, flags);
1498
1499 if (stall_detected) {
1500 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1501 intel_prepare_page_flip(dev, intel_crtc->plane);
1502 }
1503}
1504
Keith Packard42f52ef2008-10-18 19:39:29 -07001505/* Called from drm generic code, passed 'crtc' which
1506 * we use as a pipe index
1507 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001508static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001509{
1510 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001511 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001512
Chris Wilson5eddb702010-09-11 13:48:45 +01001513 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001514 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001515
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001516 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001517 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001518 i915_enable_pipestat(dev_priv, pipe,
1519 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001520 else
Keith Packard7c463582008-11-04 02:03:27 -08001521 i915_enable_pipestat(dev_priv, pipe,
1522 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001523
1524 /* maintain vblank delivery even in deep C-states */
1525 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001526 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001527 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001528
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001529 return 0;
1530}
1531
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001532static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001533{
1534 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1535 unsigned long irqflags;
1536
1537 if (!i915_pipe_enabled(dev, pipe))
1538 return -EINVAL;
1539
1540 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1541 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001542 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001543 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1544
1545 return 0;
1546}
1547
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001548static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001549{
1550 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1551 unsigned long irqflags;
1552
1553 if (!i915_pipe_enabled(dev, pipe))
1554 return -EINVAL;
1555
1556 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001557 ironlake_enable_display_irq(dev_priv,
1558 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001559 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1560
1561 return 0;
1562}
1563
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001564static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1565{
1566 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1567 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001568 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001569
1570 if (!i915_pipe_enabled(dev, pipe))
1571 return -EINVAL;
1572
1573 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001574 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001575 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001576 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001577 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001578 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001579 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001580 i915_enable_pipestat(dev_priv, pipe,
1581 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001582 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1583
1584 return 0;
1585}
1586
Keith Packard42f52ef2008-10-18 19:39:29 -07001587/* Called from drm generic code, passed 'crtc' which
1588 * we use as a pipe index
1589 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001590static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001591{
1592 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001593 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001594
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001595 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001596 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001597 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001598
Jesse Barnesf796cf82011-04-07 13:58:17 -07001599 i915_disable_pipestat(dev_priv, pipe,
1600 PIPE_VBLANK_INTERRUPT_ENABLE |
1601 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1602 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1603}
1604
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001605static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001606{
1607 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1608 unsigned long irqflags;
1609
1610 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1611 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001612 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001613 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001614}
1615
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001616static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001617{
1618 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1619 unsigned long irqflags;
1620
1621 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001622 ironlake_disable_display_irq(dev_priv,
1623 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001624 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1625}
1626
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001627static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1628{
1629 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1630 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001631 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001632
1633 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001634 i915_disable_pipestat(dev_priv, pipe,
1635 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001636 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001637 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001638 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001639 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001640 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001641 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001642 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1643}
1644
Chris Wilson893eead2010-10-27 14:44:35 +01001645static u32
1646ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001647{
Chris Wilson893eead2010-10-27 14:44:35 +01001648 return list_entry(ring->request_list.prev,
1649 struct drm_i915_gem_request, list)->seqno;
1650}
1651
1652static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1653{
1654 if (list_empty(&ring->request_list) ||
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001655 i915_seqno_passed(ring->get_seqno(ring, false),
1656 ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01001657 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001658 if (waitqueue_active(&ring->irq_queue)) {
1659 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1660 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001661 wake_up_all(&ring->irq_queue);
1662 *err = true;
1663 }
1664 return true;
1665 }
1666 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001667}
1668
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001669static bool kick_ring(struct intel_ring_buffer *ring)
1670{
1671 struct drm_device *dev = ring->dev;
1672 struct drm_i915_private *dev_priv = dev->dev_private;
1673 u32 tmp = I915_READ_CTL(ring);
1674 if (tmp & RING_WAIT) {
1675 DRM_ERROR("Kicking stuck wait on %s\n",
1676 ring->name);
1677 I915_WRITE_CTL(ring, tmp);
1678 return true;
1679 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001680 return false;
1681}
1682
Chris Wilsond1e61e72012-04-10 17:00:41 +01001683static bool i915_hangcheck_hung(struct drm_device *dev)
1684{
1685 drm_i915_private_t *dev_priv = dev->dev_private;
1686
1687 if (dev_priv->hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001688 bool hung = true;
1689
Chris Wilsond1e61e72012-04-10 17:00:41 +01001690 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1691 i915_handle_error(dev, true);
1692
1693 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001694 struct intel_ring_buffer *ring;
1695 int i;
1696
Chris Wilsond1e61e72012-04-10 17:00:41 +01001697 /* Is the chip hanging on a WAIT_FOR_EVENT?
1698 * If so we can simply poke the RB_WAIT bit
1699 * and break the hang. This should work on
1700 * all but the second generation chipsets.
1701 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001702 for_each_ring(ring, dev_priv, i)
1703 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001704 }
1705
Chris Wilsonb4519512012-05-11 14:29:30 +01001706 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001707 }
1708
1709 return false;
1710}
1711
Ben Gamarif65d9422009-09-14 17:48:44 -04001712/**
1713 * This is called when the chip hasn't reported back with completed
1714 * batchbuffers in a long time. The first time this is called we simply record
1715 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1716 * again, we assume the chip is wedged and try to fix it.
1717 */
1718void i915_hangcheck_elapsed(unsigned long data)
1719{
1720 struct drm_device *dev = (struct drm_device *)data;
1721 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001722 uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
Chris Wilsonb4519512012-05-11 14:29:30 +01001723 struct intel_ring_buffer *ring;
1724 bool err = false, idle;
1725 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01001726
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001727 if (!i915_enable_hangcheck)
1728 return;
1729
Chris Wilsonb4519512012-05-11 14:29:30 +01001730 memset(acthd, 0, sizeof(acthd));
1731 idle = true;
1732 for_each_ring(ring, dev_priv, i) {
1733 idle &= i915_hangcheck_ring_idle(ring, &err);
1734 acthd[i] = intel_ring_get_active_head(ring);
1735 }
1736
Chris Wilson893eead2010-10-27 14:44:35 +01001737 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01001738 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001739 if (err) {
1740 if (i915_hangcheck_hung(dev))
1741 return;
1742
Chris Wilson893eead2010-10-27 14:44:35 +01001743 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001744 }
1745
1746 dev_priv->hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001747 return;
1748 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001749
Ben Widawskybd9854f2012-08-23 15:18:09 -07001750 i915_get_extra_instdone(dev, instdone);
Chris Wilsonb4519512012-05-11 14:29:30 +01001751 if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
Ben Widawsky050ee912012-08-22 11:32:15 -07001752 memcmp(dev_priv->prev_instdone, instdone, sizeof(instdone)) == 0) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001753 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001754 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001755 } else {
1756 dev_priv->hangcheck_count = 0;
1757
Chris Wilsonb4519512012-05-11 14:29:30 +01001758 memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
Ben Widawsky050ee912012-08-22 11:32:15 -07001759 memcpy(dev_priv->prev_instdone, instdone, sizeof(instdone));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001760 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001761
Chris Wilson893eead2010-10-27 14:44:35 +01001762repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001763 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001764 mod_timer(&dev_priv->hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01001765 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04001766}
1767
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768/* drm_dma.h hooks
1769*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001770static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001771{
1772 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1773
Jesse Barnes46979952011-04-07 13:53:55 -07001774 atomic_set(&dev_priv->irq_received, 0);
1775
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001776 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01001777
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001778 /* XXX hotplug from PCH */
1779
1780 I915_WRITE(DEIMR, 0xffffffff);
1781 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001782 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001783
1784 /* and GT */
1785 I915_WRITE(GTIMR, 0xffffffff);
1786 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001787 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001788
1789 /* south display irq */
1790 I915_WRITE(SDEIMR, 0xffffffff);
1791 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001792 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001793}
1794
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001795static void valleyview_irq_preinstall(struct drm_device *dev)
1796{
1797 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1798 int pipe;
1799
1800 atomic_set(&dev_priv->irq_received, 0);
1801
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001802 /* VLV magic */
1803 I915_WRITE(VLV_IMR, 0);
1804 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
1805 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
1806 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
1807
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001808 /* and GT */
1809 I915_WRITE(GTIIR, I915_READ(GTIIR));
1810 I915_WRITE(GTIIR, I915_READ(GTIIR));
1811 I915_WRITE(GTIMR, 0xffffffff);
1812 I915_WRITE(GTIER, 0x0);
1813 POSTING_READ(GTIER);
1814
1815 I915_WRITE(DPINVGTT, 0xff);
1816
1817 I915_WRITE(PORT_HOTPLUG_EN, 0);
1818 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1819 for_each_pipe(pipe)
1820 I915_WRITE(PIPESTAT(pipe), 0xffff);
1821 I915_WRITE(VLV_IIR, 0xffffffff);
1822 I915_WRITE(VLV_IMR, 0xffffffff);
1823 I915_WRITE(VLV_IER, 0x0);
1824 POSTING_READ(VLV_IER);
1825}
1826
Keith Packard7fe0b972011-09-19 13:31:02 -07001827/*
1828 * Enable digital hotplug on the PCH, and configure the DP short pulse
1829 * duration to 2ms (which is the minimum in the Display Port spec)
1830 *
1831 * This register is the same on all known PCH chips.
1832 */
1833
1834static void ironlake_enable_pch_hotplug(struct drm_device *dev)
1835{
1836 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1837 u32 hotplug;
1838
1839 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1840 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1841 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1842 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1843 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1844 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1845}
1846
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001847static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001848{
1849 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1850 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001851 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1852 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001853 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001854 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001855
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001856 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001857
1858 /* should always can generate irq */
1859 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001860 I915_WRITE(DEIMR, dev_priv->irq_mask);
1861 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001862 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001863
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001864 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001865
1866 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001867 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001868
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001869 if (IS_GEN6(dev))
1870 render_irqs =
1871 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001872 GEN6_BSD_USER_INTERRUPT |
1873 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001874 else
1875 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001876 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001877 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001878 GT_BSD_USER_INTERRUPT;
1879 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001880 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001881
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001882 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001883 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1884 SDE_PORTB_HOTPLUG_CPT |
1885 SDE_PORTC_HOTPLUG_CPT |
1886 SDE_PORTD_HOTPLUG_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001887 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001888 hotplug_mask = (SDE_CRT_HOTPLUG |
1889 SDE_PORTB_HOTPLUG |
1890 SDE_PORTC_HOTPLUG |
1891 SDE_PORTD_HOTPLUG |
1892 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001893 }
1894
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001895 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001896
1897 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001898 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1899 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001900 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001901
Keith Packard7fe0b972011-09-19 13:31:02 -07001902 ironlake_enable_pch_hotplug(dev);
1903
Jesse Barnesf97108d2010-01-29 11:27:07 -08001904 if (IS_IRONLAKE_M(dev)) {
1905 /* Clear & enable PCU event interrupts */
1906 I915_WRITE(DEIIR, DE_PCU_EVENT);
1907 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1908 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1909 }
1910
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001911 return 0;
1912}
1913
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001914static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001915{
1916 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1917 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01001918 u32 display_mask =
1919 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
1920 DE_PLANEC_FLIP_DONE_IVB |
1921 DE_PLANEB_FLIP_DONE_IVB |
1922 DE_PLANEA_FLIP_DONE_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001923 u32 render_irqs;
1924 u32 hotplug_mask;
1925
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001926 dev_priv->irq_mask = ~display_mask;
1927
1928 /* should always can generate irq */
1929 I915_WRITE(DEIIR, I915_READ(DEIIR));
1930 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01001931 I915_WRITE(DEIER,
1932 display_mask |
1933 DE_PIPEC_VBLANK_IVB |
1934 DE_PIPEB_VBLANK_IVB |
1935 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001936 POSTING_READ(DEIER);
1937
Ben Widawsky15b9f802012-05-25 16:56:23 -07001938 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001939
1940 I915_WRITE(GTIIR, I915_READ(GTIIR));
1941 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1942
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001943 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07001944 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001945 I915_WRITE(GTIER, render_irqs);
1946 POSTING_READ(GTIER);
1947
1948 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1949 SDE_PORTB_HOTPLUG_CPT |
1950 SDE_PORTC_HOTPLUG_CPT |
1951 SDE_PORTD_HOTPLUG_CPT);
1952 dev_priv->pch_irq_mask = ~hotplug_mask;
1953
1954 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1955 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1956 I915_WRITE(SDEIER, hotplug_mask);
1957 POSTING_READ(SDEIER);
1958
Keith Packard7fe0b972011-09-19 13:31:02 -07001959 ironlake_enable_pch_hotplug(dev);
1960
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001961 return 0;
1962}
1963
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001964static int valleyview_irq_postinstall(struct drm_device *dev)
1965{
1966 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001967 u32 enable_mask;
1968 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001969 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07001970 u32 render_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001971 u16 msid;
1972
1973 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001974 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
1975 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
1976 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001977 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
1978
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001979 /*
1980 *Leave vblank interrupts masked initially. enable/disable will
1981 * toggle them based on usage.
1982 */
1983 dev_priv->irq_mask = (~enable_mask) |
1984 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
1985 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001986
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001987 dev_priv->pipestat[0] = 0;
1988 dev_priv->pipestat[1] = 0;
1989
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001990 /* Hack for broken MSIs on VLV */
1991 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
1992 pci_read_config_word(dev->pdev, 0x98, &msid);
1993 msid &= 0xff; /* mask out delivery bits */
1994 msid |= (1<<14);
1995 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
1996
1997 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
1998 I915_WRITE(VLV_IER, enable_mask);
1999 I915_WRITE(VLV_IIR, 0xffffffff);
2000 I915_WRITE(PIPESTAT(0), 0xffff);
2001 I915_WRITE(PIPESTAT(1), 0xffff);
2002 POSTING_READ(VLV_IER);
2003
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002004 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
2005 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2006
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002007 I915_WRITE(VLV_IIR, 0xffffffff);
2008 I915_WRITE(VLV_IIR, 0xffffffff);
2009
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002010 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002011 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002012
2013 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2014 GEN6_BLITTER_USER_INTERRUPT;
2015 I915_WRITE(GTIER, render_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002016 POSTING_READ(GTIER);
2017
2018 /* ack & enable invalid PTE error interrupts */
2019#if 0 /* FIXME: add support to irq handler for checking these bits */
2020 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2021 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2022#endif
2023
2024 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002025 /* Note HDMI and DP share bits */
2026 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2027 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2028 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2029 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2030 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2031 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302032 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002033 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302034 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002035 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2036 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2037 hotplug_en |= CRT_HOTPLUG_INT_EN;
2038 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2039 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002040
2041 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2042
2043 return 0;
2044}
2045
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002046static void valleyview_irq_uninstall(struct drm_device *dev)
2047{
2048 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2049 int pipe;
2050
2051 if (!dev_priv)
2052 return;
2053
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002054 for_each_pipe(pipe)
2055 I915_WRITE(PIPESTAT(pipe), 0xffff);
2056
2057 I915_WRITE(HWSTAM, 0xffffffff);
2058 I915_WRITE(PORT_HOTPLUG_EN, 0);
2059 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2060 for_each_pipe(pipe)
2061 I915_WRITE(PIPESTAT(pipe), 0xffff);
2062 I915_WRITE(VLV_IIR, 0xffffffff);
2063 I915_WRITE(VLV_IMR, 0xffffffff);
2064 I915_WRITE(VLV_IER, 0x0);
2065 POSTING_READ(VLV_IER);
2066}
2067
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002068static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002069{
2070 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002071
2072 if (!dev_priv)
2073 return;
2074
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002075 I915_WRITE(HWSTAM, 0xffffffff);
2076
2077 I915_WRITE(DEIMR, 0xffffffff);
2078 I915_WRITE(DEIER, 0x0);
2079 I915_WRITE(DEIIR, I915_READ(DEIIR));
2080
2081 I915_WRITE(GTIMR, 0xffffffff);
2082 I915_WRITE(GTIER, 0x0);
2083 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002084
2085 I915_WRITE(SDEIMR, 0xffffffff);
2086 I915_WRITE(SDEIER, 0x0);
2087 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002088}
2089
Chris Wilsonc2798b12012-04-22 21:13:57 +01002090static void i8xx_irq_preinstall(struct drm_device * dev)
2091{
2092 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2093 int pipe;
2094
2095 atomic_set(&dev_priv->irq_received, 0);
2096
2097 for_each_pipe(pipe)
2098 I915_WRITE(PIPESTAT(pipe), 0);
2099 I915_WRITE16(IMR, 0xffff);
2100 I915_WRITE16(IER, 0x0);
2101 POSTING_READ16(IER);
2102}
2103
2104static int i8xx_irq_postinstall(struct drm_device *dev)
2105{
2106 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2107
Chris Wilsonc2798b12012-04-22 21:13:57 +01002108 dev_priv->pipestat[0] = 0;
2109 dev_priv->pipestat[1] = 0;
2110
2111 I915_WRITE16(EMR,
2112 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2113
2114 /* Unmask the interrupts that we always want on. */
2115 dev_priv->irq_mask =
2116 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2117 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2118 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2119 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2120 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2121 I915_WRITE16(IMR, dev_priv->irq_mask);
2122
2123 I915_WRITE16(IER,
2124 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2125 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2126 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2127 I915_USER_INTERRUPT);
2128 POSTING_READ16(IER);
2129
2130 return 0;
2131}
2132
Daniel Vetterff1f5252012-10-02 15:10:55 +02002133static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002134{
2135 struct drm_device *dev = (struct drm_device *) arg;
2136 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002137 u16 iir, new_iir;
2138 u32 pipe_stats[2];
2139 unsigned long irqflags;
2140 int irq_received;
2141 int pipe;
2142 u16 flip_mask =
2143 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2144 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2145
2146 atomic_inc(&dev_priv->irq_received);
2147
2148 iir = I915_READ16(IIR);
2149 if (iir == 0)
2150 return IRQ_NONE;
2151
2152 while (iir & ~flip_mask) {
2153 /* Can't rely on pipestat interrupt bit in iir as it might
2154 * have been cleared after the pipestat interrupt was received.
2155 * It doesn't set the bit in iir again, but it still produces
2156 * interrupts (for non-MSI).
2157 */
2158 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2159 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2160 i915_handle_error(dev, false);
2161
2162 for_each_pipe(pipe) {
2163 int reg = PIPESTAT(pipe);
2164 pipe_stats[pipe] = I915_READ(reg);
2165
2166 /*
2167 * Clear the PIPE*STAT regs before the IIR
2168 */
2169 if (pipe_stats[pipe] & 0x8000ffff) {
2170 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2171 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2172 pipe_name(pipe));
2173 I915_WRITE(reg, pipe_stats[pipe]);
2174 irq_received = 1;
2175 }
2176 }
2177 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2178
2179 I915_WRITE16(IIR, iir & ~flip_mask);
2180 new_iir = I915_READ16(IIR); /* Flush posted writes */
2181
Daniel Vetterd05c6172012-04-26 23:28:09 +02002182 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002183
2184 if (iir & I915_USER_INTERRUPT)
2185 notify_ring(dev, &dev_priv->ring[RCS]);
2186
2187 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2188 drm_handle_vblank(dev, 0)) {
2189 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2190 intel_prepare_page_flip(dev, 0);
2191 intel_finish_page_flip(dev, 0);
2192 flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2193 }
2194 }
2195
2196 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2197 drm_handle_vblank(dev, 1)) {
2198 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2199 intel_prepare_page_flip(dev, 1);
2200 intel_finish_page_flip(dev, 1);
2201 flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2202 }
2203 }
2204
2205 iir = new_iir;
2206 }
2207
2208 return IRQ_HANDLED;
2209}
2210
2211static void i8xx_irq_uninstall(struct drm_device * dev)
2212{
2213 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2214 int pipe;
2215
Chris Wilsonc2798b12012-04-22 21:13:57 +01002216 for_each_pipe(pipe) {
2217 /* Clear enable bits; then clear status bits */
2218 I915_WRITE(PIPESTAT(pipe), 0);
2219 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2220 }
2221 I915_WRITE16(IMR, 0xffff);
2222 I915_WRITE16(IER, 0x0);
2223 I915_WRITE16(IIR, I915_READ16(IIR));
2224}
2225
Chris Wilsona266c7d2012-04-24 22:59:44 +01002226static void i915_irq_preinstall(struct drm_device * dev)
2227{
2228 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2229 int pipe;
2230
2231 atomic_set(&dev_priv->irq_received, 0);
2232
2233 if (I915_HAS_HOTPLUG(dev)) {
2234 I915_WRITE(PORT_HOTPLUG_EN, 0);
2235 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2236 }
2237
Chris Wilson00d98eb2012-04-24 22:59:48 +01002238 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002239 for_each_pipe(pipe)
2240 I915_WRITE(PIPESTAT(pipe), 0);
2241 I915_WRITE(IMR, 0xffffffff);
2242 I915_WRITE(IER, 0x0);
2243 POSTING_READ(IER);
2244}
2245
2246static int i915_irq_postinstall(struct drm_device *dev)
2247{
2248 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002249 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002250
Chris Wilsona266c7d2012-04-24 22:59:44 +01002251 dev_priv->pipestat[0] = 0;
2252 dev_priv->pipestat[1] = 0;
2253
Chris Wilson38bde182012-04-24 22:59:50 +01002254 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2255
2256 /* Unmask the interrupts that we always want on. */
2257 dev_priv->irq_mask =
2258 ~(I915_ASLE_INTERRUPT |
2259 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2260 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2261 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2262 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2263 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2264
2265 enable_mask =
2266 I915_ASLE_INTERRUPT |
2267 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2268 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2269 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2270 I915_USER_INTERRUPT;
2271
Chris Wilsona266c7d2012-04-24 22:59:44 +01002272 if (I915_HAS_HOTPLUG(dev)) {
2273 /* Enable in IER... */
2274 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2275 /* and unmask in IMR */
2276 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2277 }
2278
Chris Wilsona266c7d2012-04-24 22:59:44 +01002279 I915_WRITE(IMR, dev_priv->irq_mask);
2280 I915_WRITE(IER, enable_mask);
2281 POSTING_READ(IER);
2282
2283 if (I915_HAS_HOTPLUG(dev)) {
2284 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2285
Chris Wilsona266c7d2012-04-24 22:59:44 +01002286 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2287 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2288 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2289 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2290 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2291 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002292 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002293 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002294 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002295 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2296 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2297 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002298 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2299 }
2300
2301 /* Ignore TV since it's buggy */
2302
2303 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2304 }
2305
2306 intel_opregion_enable_asle(dev);
2307
2308 return 0;
2309}
2310
Daniel Vetterff1f5252012-10-02 15:10:55 +02002311static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002312{
2313 struct drm_device *dev = (struct drm_device *) arg;
2314 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002315 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002316 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002317 u32 flip_mask =
2318 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2319 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2320 u32 flip[2] = {
2321 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
2322 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
2323 };
2324 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002325
2326 atomic_inc(&dev_priv->irq_received);
2327
2328 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002329 do {
2330 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002331 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002332
2333 /* Can't rely on pipestat interrupt bit in iir as it might
2334 * have been cleared after the pipestat interrupt was received.
2335 * It doesn't set the bit in iir again, but it still produces
2336 * interrupts (for non-MSI).
2337 */
2338 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2339 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2340 i915_handle_error(dev, false);
2341
2342 for_each_pipe(pipe) {
2343 int reg = PIPESTAT(pipe);
2344 pipe_stats[pipe] = I915_READ(reg);
2345
Chris Wilson38bde182012-04-24 22:59:50 +01002346 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002347 if (pipe_stats[pipe] & 0x8000ffff) {
2348 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2349 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2350 pipe_name(pipe));
2351 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002352 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002353 }
2354 }
2355 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2356
2357 if (!irq_received)
2358 break;
2359
Chris Wilsona266c7d2012-04-24 22:59:44 +01002360 /* Consume port. Then clear IIR or we'll miss events */
2361 if ((I915_HAS_HOTPLUG(dev)) &&
2362 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2363 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2364
2365 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2366 hotplug_status);
2367 if (hotplug_status & dev_priv->hotplug_supported_mask)
2368 queue_work(dev_priv->wq,
2369 &dev_priv->hotplug_work);
2370
2371 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002372 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002373 }
2374
Chris Wilson38bde182012-04-24 22:59:50 +01002375 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002376 new_iir = I915_READ(IIR); /* Flush posted writes */
2377
Chris Wilsona266c7d2012-04-24 22:59:44 +01002378 if (iir & I915_USER_INTERRUPT)
2379 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002380
Chris Wilsona266c7d2012-04-24 22:59:44 +01002381 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002382 int plane = pipe;
2383 if (IS_MOBILE(dev))
2384 plane = !plane;
Chris Wilson8291ee92012-04-24 22:59:47 +01002385 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002386 drm_handle_vblank(dev, pipe)) {
Chris Wilson38bde182012-04-24 22:59:50 +01002387 if (iir & flip[plane]) {
2388 intel_prepare_page_flip(dev, plane);
2389 intel_finish_page_flip(dev, pipe);
2390 flip_mask &= ~flip[plane];
2391 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002392 }
2393
2394 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2395 blc_event = true;
2396 }
2397
Chris Wilsona266c7d2012-04-24 22:59:44 +01002398 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2399 intel_opregion_asle_intr(dev);
2400
2401 /* With MSI, interrupts are only generated when iir
2402 * transitions from zero to nonzero. If another bit got
2403 * set while we were handling the existing iir bits, then
2404 * we would never get another interrupt.
2405 *
2406 * This is fine on non-MSI as well, as if we hit this path
2407 * we avoid exiting the interrupt handler only to generate
2408 * another one.
2409 *
2410 * Note that for MSI this could cause a stray interrupt report
2411 * if an interrupt landed in the time between writing IIR and
2412 * the posting read. This should be rare enough to never
2413 * trigger the 99% of 100,000 interrupts test for disabling
2414 * stray interrupts.
2415 */
Chris Wilson38bde182012-04-24 22:59:50 +01002416 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002417 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002418 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002419
Daniel Vetterd05c6172012-04-26 23:28:09 +02002420 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002421
Chris Wilsona266c7d2012-04-24 22:59:44 +01002422 return ret;
2423}
2424
2425static void i915_irq_uninstall(struct drm_device * dev)
2426{
2427 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2428 int pipe;
2429
Chris Wilsona266c7d2012-04-24 22:59:44 +01002430 if (I915_HAS_HOTPLUG(dev)) {
2431 I915_WRITE(PORT_HOTPLUG_EN, 0);
2432 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2433 }
2434
Chris Wilson00d98eb2012-04-24 22:59:48 +01002435 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002436 for_each_pipe(pipe) {
2437 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002438 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002439 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2440 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002441 I915_WRITE(IMR, 0xffffffff);
2442 I915_WRITE(IER, 0x0);
2443
Chris Wilsona266c7d2012-04-24 22:59:44 +01002444 I915_WRITE(IIR, I915_READ(IIR));
2445}
2446
2447static void i965_irq_preinstall(struct drm_device * dev)
2448{
2449 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2450 int pipe;
2451
2452 atomic_set(&dev_priv->irq_received, 0);
2453
Chris Wilsonadca4732012-05-11 18:01:31 +01002454 I915_WRITE(PORT_HOTPLUG_EN, 0);
2455 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002456
2457 I915_WRITE(HWSTAM, 0xeffe);
2458 for_each_pipe(pipe)
2459 I915_WRITE(PIPESTAT(pipe), 0);
2460 I915_WRITE(IMR, 0xffffffff);
2461 I915_WRITE(IER, 0x0);
2462 POSTING_READ(IER);
2463}
2464
2465static int i965_irq_postinstall(struct drm_device *dev)
2466{
2467 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonadca4732012-05-11 18:01:31 +01002468 u32 hotplug_en;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002469 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002470 u32 error_mask;
2471
Chris Wilsona266c7d2012-04-24 22:59:44 +01002472 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002473 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002474 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002475 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2476 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2477 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2478 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2479 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2480
2481 enable_mask = ~dev_priv->irq_mask;
2482 enable_mask |= I915_USER_INTERRUPT;
2483
2484 if (IS_G4X(dev))
2485 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002486
2487 dev_priv->pipestat[0] = 0;
2488 dev_priv->pipestat[1] = 0;
2489
Chris Wilsona266c7d2012-04-24 22:59:44 +01002490 /*
2491 * Enable some error detection, note the instruction error mask
2492 * bit is reserved, so we leave it masked.
2493 */
2494 if (IS_G4X(dev)) {
2495 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2496 GM45_ERROR_MEM_PRIV |
2497 GM45_ERROR_CP_PRIV |
2498 I915_ERROR_MEMORY_REFRESH);
2499 } else {
2500 error_mask = ~(I915_ERROR_PAGE_TABLE |
2501 I915_ERROR_MEMORY_REFRESH);
2502 }
2503 I915_WRITE(EMR, error_mask);
2504
2505 I915_WRITE(IMR, dev_priv->irq_mask);
2506 I915_WRITE(IER, enable_mask);
2507 POSTING_READ(IER);
2508
Chris Wilsonadca4732012-05-11 18:01:31 +01002509 /* Note HDMI and DP share hotplug bits */
2510 hotplug_en = 0;
2511 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2512 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2513 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2514 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2515 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2516 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002517 if (IS_G4X(dev)) {
2518 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2519 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2520 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2521 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2522 } else {
2523 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2524 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2525 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2526 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2527 }
Chris Wilsonadca4732012-05-11 18:01:31 +01002528 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2529 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002530
Chris Wilsonadca4732012-05-11 18:01:31 +01002531 /* Programming the CRT detection parameters tends
2532 to generate a spurious hotplug event about three
2533 seconds later. So just do it once.
2534 */
2535 if (IS_G4X(dev))
2536 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2537 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002538 }
2539
Chris Wilsonadca4732012-05-11 18:01:31 +01002540 /* Ignore TV since it's buggy */
2541
2542 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2543
Chris Wilsona266c7d2012-04-24 22:59:44 +01002544 intel_opregion_enable_asle(dev);
2545
2546 return 0;
2547}
2548
Daniel Vetterff1f5252012-10-02 15:10:55 +02002549static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002550{
2551 struct drm_device *dev = (struct drm_device *) arg;
2552 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002553 u32 iir, new_iir;
2554 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002555 unsigned long irqflags;
2556 int irq_received;
2557 int ret = IRQ_NONE, pipe;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002558
2559 atomic_inc(&dev_priv->irq_received);
2560
2561 iir = I915_READ(IIR);
2562
Chris Wilsona266c7d2012-04-24 22:59:44 +01002563 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002564 bool blc_event = false;
2565
Chris Wilsona266c7d2012-04-24 22:59:44 +01002566 irq_received = iir != 0;
2567
2568 /* Can't rely on pipestat interrupt bit in iir as it might
2569 * have been cleared after the pipestat interrupt was received.
2570 * It doesn't set the bit in iir again, but it still produces
2571 * interrupts (for non-MSI).
2572 */
2573 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2574 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2575 i915_handle_error(dev, false);
2576
2577 for_each_pipe(pipe) {
2578 int reg = PIPESTAT(pipe);
2579 pipe_stats[pipe] = I915_READ(reg);
2580
2581 /*
2582 * Clear the PIPE*STAT regs before the IIR
2583 */
2584 if (pipe_stats[pipe] & 0x8000ffff) {
2585 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2586 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2587 pipe_name(pipe));
2588 I915_WRITE(reg, pipe_stats[pipe]);
2589 irq_received = 1;
2590 }
2591 }
2592 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2593
2594 if (!irq_received)
2595 break;
2596
2597 ret = IRQ_HANDLED;
2598
2599 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002600 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002601 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2602
2603 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2604 hotplug_status);
2605 if (hotplug_status & dev_priv->hotplug_supported_mask)
2606 queue_work(dev_priv->wq,
2607 &dev_priv->hotplug_work);
2608
2609 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2610 I915_READ(PORT_HOTPLUG_STAT);
2611 }
2612
2613 I915_WRITE(IIR, iir);
2614 new_iir = I915_READ(IIR); /* Flush posted writes */
2615
Chris Wilsona266c7d2012-04-24 22:59:44 +01002616 if (iir & I915_USER_INTERRUPT)
2617 notify_ring(dev, &dev_priv->ring[RCS]);
2618 if (iir & I915_BSD_USER_INTERRUPT)
2619 notify_ring(dev, &dev_priv->ring[VCS]);
2620
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002621 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002622 intel_prepare_page_flip(dev, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002623
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002624 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002625 intel_prepare_page_flip(dev, 1);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002626
2627 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002628 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002629 drm_handle_vblank(dev, pipe)) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002630 i915_pageflip_stall_check(dev, pipe);
2631 intel_finish_page_flip(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002632 }
2633
2634 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2635 blc_event = true;
2636 }
2637
2638
2639 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2640 intel_opregion_asle_intr(dev);
2641
2642 /* With MSI, interrupts are only generated when iir
2643 * transitions from zero to nonzero. If another bit got
2644 * set while we were handling the existing iir bits, then
2645 * we would never get another interrupt.
2646 *
2647 * This is fine on non-MSI as well, as if we hit this path
2648 * we avoid exiting the interrupt handler only to generate
2649 * another one.
2650 *
2651 * Note that for MSI this could cause a stray interrupt report
2652 * if an interrupt landed in the time between writing IIR and
2653 * the posting read. This should be rare enough to never
2654 * trigger the 99% of 100,000 interrupts test for disabling
2655 * stray interrupts.
2656 */
2657 iir = new_iir;
2658 }
2659
Daniel Vetterd05c6172012-04-26 23:28:09 +02002660 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002661
Chris Wilsona266c7d2012-04-24 22:59:44 +01002662 return ret;
2663}
2664
2665static void i965_irq_uninstall(struct drm_device * dev)
2666{
2667 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2668 int pipe;
2669
2670 if (!dev_priv)
2671 return;
2672
Chris Wilsonadca4732012-05-11 18:01:31 +01002673 I915_WRITE(PORT_HOTPLUG_EN, 0);
2674 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002675
2676 I915_WRITE(HWSTAM, 0xffffffff);
2677 for_each_pipe(pipe)
2678 I915_WRITE(PIPESTAT(pipe), 0);
2679 I915_WRITE(IMR, 0xffffffff);
2680 I915_WRITE(IER, 0x0);
2681
2682 for_each_pipe(pipe)
2683 I915_WRITE(PIPESTAT(pipe),
2684 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2685 I915_WRITE(IIR, I915_READ(IIR));
2686}
2687
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002688void intel_irq_init(struct drm_device *dev)
2689{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002690 struct drm_i915_private *dev_priv = dev->dev_private;
2691
2692 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
2693 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002694 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002695 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01002696
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002697 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2698 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002699 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002700 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2701 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2702 }
2703
Keith Packardc3613de2011-08-12 17:05:54 -07002704 if (drm_core_check_feature(dev, DRIVER_MODESET))
2705 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2706 else
2707 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002708 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2709
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002710 if (IS_VALLEYVIEW(dev)) {
2711 dev->driver->irq_handler = valleyview_irq_handler;
2712 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2713 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2714 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2715 dev->driver->enable_vblank = valleyview_enable_vblank;
2716 dev->driver->disable_vblank = valleyview_disable_vblank;
2717 } else if (IS_IVYBRIDGE(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002718 /* Share pre & uninstall handlers with ILK/SNB */
2719 dev->driver->irq_handler = ivybridge_irq_handler;
2720 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2721 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2722 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2723 dev->driver->enable_vblank = ivybridge_enable_vblank;
2724 dev->driver->disable_vblank = ivybridge_disable_vblank;
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002725 } else if (IS_HASWELL(dev)) {
2726 /* Share interrupts handling with IVB */
2727 dev->driver->irq_handler = ivybridge_irq_handler;
2728 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2729 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2730 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2731 dev->driver->enable_vblank = ivybridge_enable_vblank;
2732 dev->driver->disable_vblank = ivybridge_disable_vblank;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002733 } else if (HAS_PCH_SPLIT(dev)) {
2734 dev->driver->irq_handler = ironlake_irq_handler;
2735 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2736 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2737 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2738 dev->driver->enable_vblank = ironlake_enable_vblank;
2739 dev->driver->disable_vblank = ironlake_disable_vblank;
2740 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002741 if (INTEL_INFO(dev)->gen == 2) {
2742 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2743 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2744 dev->driver->irq_handler = i8xx_irq_handler;
2745 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002746 } else if (INTEL_INFO(dev)->gen == 3) {
2747 dev->driver->irq_preinstall = i915_irq_preinstall;
2748 dev->driver->irq_postinstall = i915_irq_postinstall;
2749 dev->driver->irq_uninstall = i915_irq_uninstall;
2750 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002751 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002752 dev->driver->irq_preinstall = i965_irq_preinstall;
2753 dev->driver->irq_postinstall = i965_irq_postinstall;
2754 dev->driver->irq_uninstall = i965_irq_uninstall;
2755 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002756 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002757 dev->driver->enable_vblank = i915_enable_vblank;
2758 dev->driver->disable_vblank = i915_disable_vblank;
2759 }
2760}