blob: d431ad7a3db92dee354c00298a637d9442c4b484 [file] [log] [blame]
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001/*
2 * This file is part of the Chelsio T4 Ethernet driver for Linux.
3 *
4 * Copyright (c) 2003-2010 Chelsio Communications, Inc. All rights reserved.
5 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
35#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
36
37#include <linux/bitmap.h>
38#include <linux/crc32.h>
39#include <linux/ctype.h>
40#include <linux/debugfs.h>
41#include <linux/err.h>
42#include <linux/etherdevice.h>
43#include <linux/firmware.h>
Jiri Pirko01789342011-08-16 06:29:00 +000044#include <linux/if.h>
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +000045#include <linux/if_vlan.h>
46#include <linux/init.h>
47#include <linux/log2.h>
48#include <linux/mdio.h>
49#include <linux/module.h>
50#include <linux/moduleparam.h>
51#include <linux/mutex.h>
52#include <linux/netdevice.h>
53#include <linux/pci.h>
54#include <linux/aer.h>
55#include <linux/rtnetlink.h>
56#include <linux/sched.h>
57#include <linux/seq_file.h>
58#include <linux/sockios.h>
59#include <linux/vmalloc.h>
60#include <linux/workqueue.h>
61#include <net/neighbour.h>
62#include <net/netevent.h>
Vipul Pandya01bcca62013-07-04 16:10:46 +053063#include <net/addrconf.h>
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +000064#include <asm/uaccess.h>
65
66#include "cxgb4.h"
67#include "t4_regs.h"
68#include "t4_msg.h"
69#include "t4fw_api.h"
70#include "l2t.h"
71
Vipul Pandya01bcca62013-07-04 16:10:46 +053072#include <../drivers/net/bonding/bonding.h>
73
74#ifdef DRV_VERSION
75#undef DRV_VERSION
76#endif
Santosh Rastapur3a7f8552013-03-14 05:08:55 +000077#define DRV_VERSION "2.0.0-ko"
78#define DRV_DESC "Chelsio T4/T5 Network Driver"
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +000079
80/*
81 * Max interrupt hold-off timer value in us. Queues fall back to this value
82 * under extreme memory pressure so it's largish to give the system time to
83 * recover.
84 */
85#define MAX_SGE_TIMERVAL 200U
86
Casey Leedom7ee9ff92010-06-25 12:11:46 +000087enum {
Vipul Pandya13ee15d2012-09-26 02:39:40 +000088 /*
89 * Physical Function provisioning constants.
90 */
91 PFRES_NVI = 4, /* # of Virtual Interfaces */
92 PFRES_NETHCTRL = 128, /* # of EQs used for ETH or CTRL Qs */
93 PFRES_NIQFLINT = 128, /* # of ingress Qs/w Free List(s)/intr
94 */
95 PFRES_NEQ = 256, /* # of egress queues */
96 PFRES_NIQ = 0, /* # of ingress queues */
97 PFRES_TC = 0, /* PCI-E traffic class */
98 PFRES_NEXACTF = 128, /* # of exact MPS filters */
99
100 PFRES_R_CAPS = FW_CMD_CAP_PF,
101 PFRES_WX_CAPS = FW_CMD_CAP_PF,
102
103#ifdef CONFIG_PCI_IOV
104 /*
105 * Virtual Function provisioning constants. We need two extra Ingress
106 * Queues with Interrupt capability to serve as the VF's Firmware
107 * Event Queue and Forwarded Interrupt Queue (when using MSI mode) --
108 * neither will have Free Lists associated with them). For each
109 * Ethernet/Control Egress Queue and for each Free List, we need an
110 * Egress Context.
111 */
Casey Leedom7ee9ff92010-06-25 12:11:46 +0000112 VFRES_NPORTS = 1, /* # of "ports" per VF */
113 VFRES_NQSETS = 2, /* # of "Queue Sets" per VF */
114
115 VFRES_NVI = VFRES_NPORTS, /* # of Virtual Interfaces */
116 VFRES_NETHCTRL = VFRES_NQSETS, /* # of EQs used for ETH or CTRL Qs */
117 VFRES_NIQFLINT = VFRES_NQSETS+2,/* # of ingress Qs/w Free List(s)/intr */
Casey Leedom7ee9ff92010-06-25 12:11:46 +0000118 VFRES_NEQ = VFRES_NQSETS*2, /* # of egress queues */
Vipul Pandya13ee15d2012-09-26 02:39:40 +0000119 VFRES_NIQ = 0, /* # of non-fl/int ingress queues */
Casey Leedom7ee9ff92010-06-25 12:11:46 +0000120 VFRES_TC = 0, /* PCI-E traffic class */
121 VFRES_NEXACTF = 16, /* # of exact MPS filters */
122
123 VFRES_R_CAPS = FW_CMD_CAP_DMAQ|FW_CMD_CAP_VF|FW_CMD_CAP_PORT,
124 VFRES_WX_CAPS = FW_CMD_CAP_DMAQ|FW_CMD_CAP_VF,
Vipul Pandya13ee15d2012-09-26 02:39:40 +0000125#endif
Casey Leedom7ee9ff92010-06-25 12:11:46 +0000126};
127
128/*
129 * Provide a Port Access Rights Mask for the specified PF/VF. This is very
130 * static and likely not to be useful in the long run. We really need to
131 * implement some form of persistent configuration which the firmware
132 * controls.
133 */
134static unsigned int pfvfres_pmask(struct adapter *adapter,
135 unsigned int pf, unsigned int vf)
136{
137 unsigned int portn, portvec;
138
139 /*
140 * Give PF's access to all of the ports.
141 */
142 if (vf == 0)
143 return FW_PFVF_CMD_PMASK_MASK;
144
145 /*
146 * For VFs, we'll assign them access to the ports based purely on the
147 * PF. We assign active ports in order, wrapping around if there are
148 * fewer active ports than PFs: e.g. active port[pf % nports].
149 * Unfortunately the adapter's port_info structs haven't been
150 * initialized yet so we have to compute this.
151 */
152 if (adapter->params.nports == 0)
153 return 0;
154
155 portn = pf % adapter->params.nports;
156 portvec = adapter->params.portvec;
157 for (;;) {
158 /*
159 * Isolate the lowest set bit in the port vector. If we're at
160 * the port number that we want, return that as the pmask.
161 * otherwise mask that bit out of the port vector and
162 * decrement our port number ...
163 */
164 unsigned int pmask = portvec ^ (portvec & (portvec-1));
165 if (portn == 0)
166 return pmask;
167 portn--;
168 portvec &= ~pmask;
169 }
170 /*NOTREACHED*/
171}
Casey Leedom7ee9ff92010-06-25 12:11:46 +0000172
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000173enum {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000174 MAX_TXQ_ENTRIES = 16384,
175 MAX_CTRL_TXQ_ENTRIES = 1024,
176 MAX_RSPQ_ENTRIES = 16384,
177 MAX_RX_BUFFERS = 16384,
178 MIN_TXQ_ENTRIES = 32,
179 MIN_CTRL_TXQ_ENTRIES = 32,
180 MIN_RSPQ_ENTRIES = 128,
181 MIN_FL_ENTRIES = 16
182};
183
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000184/* Host shadow copy of ingress filter entry. This is in host native format
185 * and doesn't match the ordering or bit order, etc. of the hardware of the
186 * firmware command. The use of bit-field structure elements is purely to
187 * remind ourselves of the field size limitations and save memory in the case
188 * where the filter table is large.
189 */
190struct filter_entry {
191 /* Administrative fields for filter.
192 */
193 u32 valid:1; /* filter allocated and valid */
194 u32 locked:1; /* filter is administratively locked */
195
196 u32 pending:1; /* filter action is pending firmware reply */
197 u32 smtidx:8; /* Source MAC Table index for smac */
198 struct l2t_entry *l2t; /* Layer Two Table entry for dmac */
199
200 /* The filter itself. Most of this is a straight copy of information
201 * provided by the extended ioctl(). Some fields are translated to
202 * internal forms -- for instance the Ingress Queue ID passed in from
203 * the ioctl() is translated into the Absolute Ingress Queue ID.
204 */
205 struct ch_filter_specification fs;
206};
207
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000208#define DFLT_MSG_ENABLE (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK | \
209 NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP |\
210 NETIF_MSG_RX_ERR | NETIF_MSG_TX_ERR)
211
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000212#define CH_DEVICE(devid, data) { PCI_VDEVICE(CHELSIO, devid), (data) }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000213
214static DEFINE_PCI_DEVICE_TABLE(cxgb4_pci_tbl) = {
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000215 CH_DEVICE(0xa000, 0), /* PE10K */
Dimitris Michailidisccea7902010-08-23 17:21:01 +0000216 CH_DEVICE(0x4001, -1),
217 CH_DEVICE(0x4002, -1),
218 CH_DEVICE(0x4003, -1),
219 CH_DEVICE(0x4004, -1),
220 CH_DEVICE(0x4005, -1),
221 CH_DEVICE(0x4006, -1),
222 CH_DEVICE(0x4007, -1),
223 CH_DEVICE(0x4008, -1),
224 CH_DEVICE(0x4009, -1),
225 CH_DEVICE(0x400a, -1),
226 CH_DEVICE(0x4401, 4),
227 CH_DEVICE(0x4402, 4),
228 CH_DEVICE(0x4403, 4),
229 CH_DEVICE(0x4404, 4),
230 CH_DEVICE(0x4405, 4),
231 CH_DEVICE(0x4406, 4),
232 CH_DEVICE(0x4407, 4),
233 CH_DEVICE(0x4408, 4),
234 CH_DEVICE(0x4409, 4),
235 CH_DEVICE(0x440a, 4),
Vipul Pandyaf637d572012-03-05 22:56:36 +0000236 CH_DEVICE(0x440d, 4),
237 CH_DEVICE(0x440e, 4),
Vipul Pandya9ef603a2013-04-29 04:04:39 +0000238 CH_DEVICE(0x5001, 4),
239 CH_DEVICE(0x5002, 4),
240 CH_DEVICE(0x5003, 4),
241 CH_DEVICE(0x5004, 4),
242 CH_DEVICE(0x5005, 4),
243 CH_DEVICE(0x5006, 4),
244 CH_DEVICE(0x5007, 4),
245 CH_DEVICE(0x5008, 4),
246 CH_DEVICE(0x5009, 4),
247 CH_DEVICE(0x500A, 4),
248 CH_DEVICE(0x500B, 4),
249 CH_DEVICE(0x500C, 4),
250 CH_DEVICE(0x500D, 4),
251 CH_DEVICE(0x500E, 4),
252 CH_DEVICE(0x500F, 4),
253 CH_DEVICE(0x5010, 4),
254 CH_DEVICE(0x5011, 4),
255 CH_DEVICE(0x5012, 4),
256 CH_DEVICE(0x5013, 4),
257 CH_DEVICE(0x5401, 4),
258 CH_DEVICE(0x5402, 4),
259 CH_DEVICE(0x5403, 4),
260 CH_DEVICE(0x5404, 4),
261 CH_DEVICE(0x5405, 4),
262 CH_DEVICE(0x5406, 4),
263 CH_DEVICE(0x5407, 4),
264 CH_DEVICE(0x5408, 4),
265 CH_DEVICE(0x5409, 4),
266 CH_DEVICE(0x540A, 4),
267 CH_DEVICE(0x540B, 4),
268 CH_DEVICE(0x540C, 4),
269 CH_DEVICE(0x540D, 4),
270 CH_DEVICE(0x540E, 4),
271 CH_DEVICE(0x540F, 4),
272 CH_DEVICE(0x5410, 4),
273 CH_DEVICE(0x5411, 4),
274 CH_DEVICE(0x5412, 4),
275 CH_DEVICE(0x5413, 4),
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000276 { 0, }
277};
278
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530279#define FW4_FNAME "cxgb4/t4fw.bin"
Santosh Rastapur0a57a532013-03-14 05:08:49 +0000280#define FW5_FNAME "cxgb4/t5fw.bin"
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530281#define FW4_CFNAME "cxgb4/t4-config.txt"
Santosh Rastapur0a57a532013-03-14 05:08:49 +0000282#define FW5_CFNAME "cxgb4/t5-config.txt"
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000283
284MODULE_DESCRIPTION(DRV_DESC);
285MODULE_AUTHOR("Chelsio Communications");
286MODULE_LICENSE("Dual BSD/GPL");
287MODULE_VERSION(DRV_VERSION);
288MODULE_DEVICE_TABLE(pci, cxgb4_pci_tbl);
Hariprasad Shenai16e47622013-12-03 17:05:58 +0530289MODULE_FIRMWARE(FW4_FNAME);
Santosh Rastapur0a57a532013-03-14 05:08:49 +0000290MODULE_FIRMWARE(FW5_FNAME);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000291
Vipul Pandya636f9d32012-09-26 02:39:39 +0000292/*
293 * Normally we're willing to become the firmware's Master PF but will be happy
294 * if another PF has already become the Master and initialized the adapter.
295 * Setting "force_init" will cause this driver to forcibly establish itself as
296 * the Master PF and initialize the adapter.
297 */
298static uint force_init;
299
300module_param(force_init, uint, 0644);
301MODULE_PARM_DESC(force_init, "Forcibly become Master PF and initialize adapter");
302
Vipul Pandya13ee15d2012-09-26 02:39:40 +0000303/*
304 * Normally if the firmware we connect to has Configuration File support, we
305 * use that and only fall back to the old Driver-based initialization if the
306 * Configuration File fails for some reason. If force_old_init is set, then
307 * we'll always use the old Driver-based initialization sequence.
308 */
309static uint force_old_init;
310
311module_param(force_old_init, uint, 0644);
312MODULE_PARM_DESC(force_old_init, "Force old initialization sequence");
313
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000314static int dflt_msg_enable = DFLT_MSG_ENABLE;
315
316module_param(dflt_msg_enable, int, 0644);
317MODULE_PARM_DESC(dflt_msg_enable, "Chelsio T4 default message enable bitmap");
318
319/*
320 * The driver uses the best interrupt scheme available on a platform in the
321 * order MSI-X, MSI, legacy INTx interrupts. This parameter determines which
322 * of these schemes the driver may consider as follows:
323 *
324 * msi = 2: choose from among all three options
325 * msi = 1: only consider MSI and INTx interrupts
326 * msi = 0: force INTx interrupts
327 */
328static int msi = 2;
329
330module_param(msi, int, 0644);
331MODULE_PARM_DESC(msi, "whether to use INTx (0), MSI (1) or MSI-X (2)");
332
333/*
334 * Queue interrupt hold-off timer values. Queues default to the first of these
335 * upon creation.
336 */
337static unsigned int intr_holdoff[SGE_NTIMERS - 1] = { 5, 10, 20, 50, 100 };
338
339module_param_array(intr_holdoff, uint, NULL, 0644);
340MODULE_PARM_DESC(intr_holdoff, "values for queue interrupt hold-off timers "
341 "0..4 in microseconds");
342
343static unsigned int intr_cnt[SGE_NCOUNTERS - 1] = { 4, 8, 16 };
344
345module_param_array(intr_cnt, uint, NULL, 0644);
346MODULE_PARM_DESC(intr_cnt,
347 "thresholds 1..3 for queue interrupt packet counters");
348
Vipul Pandya636f9d32012-09-26 02:39:39 +0000349/*
350 * Normally we tell the chip to deliver Ingress Packets into our DMA buffers
351 * offset by 2 bytes in order to have the IP headers line up on 4-byte
352 * boundaries. This is a requirement for many architectures which will throw
353 * a machine check fault if an attempt is made to access one of the 4-byte IP
354 * header fields on a non-4-byte boundary. And it's a major performance issue
355 * even on some architectures which allow it like some implementations of the
356 * x86 ISA. However, some architectures don't mind this and for some very
357 * edge-case performance sensitive applications (like forwarding large volumes
358 * of small packets), setting this DMA offset to 0 will decrease the number of
359 * PCI-E Bus transfers enough to measurably affect performance.
360 */
361static int rx_dma_offset = 2;
362
Rusty Russelleb939922011-12-19 14:08:01 +0000363static bool vf_acls;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000364
365#ifdef CONFIG_PCI_IOV
366module_param(vf_acls, bool, 0644);
367MODULE_PARM_DESC(vf_acls, "if set enable virtualization L2 ACL enforcement");
368
Santosh Rastapur7d6727c2013-03-14 05:08:56 +0000369/* Configure the number of PCI-E Virtual Function which are to be instantiated
370 * on SR-IOV Capable Physical Functions.
Santosh Rastapur0a57a532013-03-14 05:08:49 +0000371 */
Santosh Rastapur7d6727c2013-03-14 05:08:56 +0000372static unsigned int num_vf[NUM_OF_PF_WITH_SRIOV];
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000373
374module_param_array(num_vf, uint, NULL, 0644);
Santosh Rastapur7d6727c2013-03-14 05:08:56 +0000375MODULE_PARM_DESC(num_vf, "number of VFs for each of PFs 0-3");
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000376#endif
377
Vipul Pandya13ee15d2012-09-26 02:39:40 +0000378/*
379 * The filter TCAM has a fixed portion and a variable portion. The fixed
380 * portion can match on source/destination IP IPv4/IPv6 addresses and TCP/UDP
381 * ports. The variable portion is 36 bits which can include things like Exact
382 * Match MAC Index (9 bits), Ether Type (16 bits), IP Protocol (8 bits),
383 * [Inner] VLAN Tag (17 bits), etc. which, if all were somehow selected, would
384 * far exceed the 36-bit budget for this "compressed" header portion of the
385 * filter. Thus, we have a scarce resource which must be carefully managed.
386 *
387 * By default we set this up to mostly match the set of filter matching
388 * capabilities of T3 but with accommodations for some of T4's more
389 * interesting features:
390 *
391 * { IP Fragment (1), MPS Match Type (3), IP Protocol (8),
392 * [Inner] VLAN (17), Port (3), FCoE (1) }
393 */
394enum {
395 TP_VLAN_PRI_MAP_DEFAULT = HW_TPL_FR_MT_PR_IV_P_FC,
396 TP_VLAN_PRI_MAP_FIRST = FCOE_SHIFT,
397 TP_VLAN_PRI_MAP_LAST = FRAGMENTATION_SHIFT,
398};
399
400static unsigned int tp_vlan_pri_map = TP_VLAN_PRI_MAP_DEFAULT;
401
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000402module_param(tp_vlan_pri_map, uint, 0644);
403MODULE_PARM_DESC(tp_vlan_pri_map, "global compressed filter configuration");
404
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000405static struct dentry *cxgb4_debugfs_root;
406
407static LIST_HEAD(adapter_list);
408static DEFINE_MUTEX(uld_mutex);
Vipul Pandya01bcca62013-07-04 16:10:46 +0530409/* Adapter list to be accessed from atomic context */
410static LIST_HEAD(adap_rcu_list);
411static DEFINE_SPINLOCK(adap_rcu_lock);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000412static struct cxgb4_uld_info ulds[CXGB4_ULD_MAX];
413static const char *uld_str[] = { "RDMA", "iSCSI" };
414
415static void link_report(struct net_device *dev)
416{
417 if (!netif_carrier_ok(dev))
418 netdev_info(dev, "link down\n");
419 else {
420 static const char *fc[] = { "no", "Rx", "Tx", "Tx/Rx" };
421
422 const char *s = "10Mbps";
423 const struct port_info *p = netdev_priv(dev);
424
425 switch (p->link_cfg.speed) {
426 case SPEED_10000:
427 s = "10Gbps";
428 break;
429 case SPEED_1000:
430 s = "1000Mbps";
431 break;
432 case SPEED_100:
433 s = "100Mbps";
434 break;
Kumar Sanghvi72aca4b2014-02-18 17:56:08 +0530435 case 40000: /* Need a SPEED_40000 in ethtool.h */
436 s = "40Gbps";
437 break;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000438 }
439
440 netdev_info(dev, "link up, %s, full-duplex, %s PAUSE\n", s,
441 fc[p->link_cfg.fc]);
442 }
443}
444
445void t4_os_link_changed(struct adapter *adapter, int port_id, int link_stat)
446{
447 struct net_device *dev = adapter->port[port_id];
448
449 /* Skip changes from disabled ports. */
450 if (netif_running(dev) && link_stat != netif_carrier_ok(dev)) {
451 if (link_stat)
452 netif_carrier_on(dev);
453 else
454 netif_carrier_off(dev);
455
456 link_report(dev);
457 }
458}
459
460void t4_os_portmod_changed(const struct adapter *adap, int port_id)
461{
462 static const char *mod_str[] = {
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +0000463 NULL, "LR", "SR", "ER", "passive DA", "active DA", "LRM"
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000464 };
465
466 const struct net_device *dev = adap->port[port_id];
467 const struct port_info *pi = netdev_priv(dev);
468
469 if (pi->mod_type == FW_PORT_MOD_TYPE_NONE)
470 netdev_info(dev, "port module unplugged\n");
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +0000471 else if (pi->mod_type < ARRAY_SIZE(mod_str))
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000472 netdev_info(dev, "%s module inserted\n", mod_str[pi->mod_type]);
473}
474
475/*
476 * Configure the exact and hash address filters to handle a port's multicast
477 * and secondary unicast MAC addresses.
478 */
479static int set_addr_filters(const struct net_device *dev, bool sleep)
480{
481 u64 mhash = 0;
482 u64 uhash = 0;
483 bool free = true;
484 u16 filt_idx[7];
485 const u8 *addr[7];
486 int ret, naddr = 0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000487 const struct netdev_hw_addr *ha;
488 int uc_cnt = netdev_uc_count(dev);
David S. Miller4a35ecf2010-04-06 23:53:30 -0700489 int mc_cnt = netdev_mc_count(dev);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000490 const struct port_info *pi = netdev_priv(dev);
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000491 unsigned int mb = pi->adapter->fn;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000492
493 /* first do the secondary unicast addresses */
494 netdev_for_each_uc_addr(ha, dev) {
495 addr[naddr++] = ha->addr;
496 if (--uc_cnt == 0 || naddr >= ARRAY_SIZE(addr)) {
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000497 ret = t4_alloc_mac_filt(pi->adapter, mb, pi->viid, free,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000498 naddr, addr, filt_idx, &uhash, sleep);
499 if (ret < 0)
500 return ret;
501
502 free = false;
503 naddr = 0;
504 }
505 }
506
507 /* next set up the multicast addresses */
David S. Miller4a35ecf2010-04-06 23:53:30 -0700508 netdev_for_each_mc_addr(ha, dev) {
509 addr[naddr++] = ha->addr;
510 if (--mc_cnt == 0 || naddr >= ARRAY_SIZE(addr)) {
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000511 ret = t4_alloc_mac_filt(pi->adapter, mb, pi->viid, free,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000512 naddr, addr, filt_idx, &mhash, sleep);
513 if (ret < 0)
514 return ret;
515
516 free = false;
517 naddr = 0;
518 }
519 }
520
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000521 return t4_set_addr_hash(pi->adapter, mb, pi->viid, uhash != 0,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000522 uhash | mhash, sleep);
523}
524
Vipul Pandya3069ee9b2012-05-18 15:29:26 +0530525int dbfifo_int_thresh = 10; /* 10 == 640 entry threshold */
526module_param(dbfifo_int_thresh, int, 0644);
527MODULE_PARM_DESC(dbfifo_int_thresh, "doorbell fifo interrupt threshold");
528
Vipul Pandya404d9e32012-10-08 02:59:43 +0000529/*
530 * usecs to sleep while draining the dbfifo
531 */
532static int dbfifo_drain_delay = 1000;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +0530533module_param(dbfifo_drain_delay, int, 0644);
534MODULE_PARM_DESC(dbfifo_drain_delay,
535 "usecs to sleep while draining the dbfifo");
536
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000537/*
538 * Set Rx properties of a port, such as promiscruity, address filters, and MTU.
539 * If @mtu is -1 it is left unchanged.
540 */
541static int set_rxmode(struct net_device *dev, int mtu, bool sleep_ok)
542{
543 int ret;
544 struct port_info *pi = netdev_priv(dev);
545
546 ret = set_addr_filters(dev, sleep_ok);
547 if (ret == 0)
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000548 ret = t4_set_rxmode(pi->adapter, pi->adapter->fn, pi->viid, mtu,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000549 (dev->flags & IFF_PROMISC) ? 1 : 0,
Dimitris Michailidisf8f5aaf2010-05-10 15:58:07 +0000550 (dev->flags & IFF_ALLMULTI) ? 1 : 0, 1, -1,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000551 sleep_ok);
552 return ret;
553}
554
Vipul Pandya3069ee9b2012-05-18 15:29:26 +0530555static struct workqueue_struct *workq;
556
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000557/**
558 * link_start - enable a port
559 * @dev: the port to enable
560 *
561 * Performs the MAC and PHY actions needed to enable a port.
562 */
563static int link_start(struct net_device *dev)
564{
565 int ret;
566 struct port_info *pi = netdev_priv(dev);
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000567 unsigned int mb = pi->adapter->fn;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000568
569 /*
570 * We do not set address filters and promiscuity here, the stack does
571 * that step explicitly.
572 */
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000573 ret = t4_set_rxmode(pi->adapter, mb, pi->viid, dev->mtu, -1, -1, -1,
Patrick McHardyf6469682013-04-19 02:04:27 +0000574 !!(dev->features & NETIF_F_HW_VLAN_CTAG_RX), true);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000575 if (ret == 0) {
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000576 ret = t4_change_mac(pi->adapter, mb, pi->viid,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000577 pi->xact_addr_filt, dev->dev_addr, true,
Dimitris Michailidisb6bd29e2010-05-18 10:07:11 +0000578 true);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000579 if (ret >= 0) {
580 pi->xact_addr_filt = ret;
581 ret = 0;
582 }
583 }
584 if (ret == 0)
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000585 ret = t4_link_start(pi->adapter, mb, pi->tx_chan,
586 &pi->link_cfg);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000587 if (ret == 0)
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000588 ret = t4_enable_vi(pi->adapter, mb, pi->viid, true, true);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000589 return ret;
590}
591
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000592/* Clear a filter and release any of its resources that we own. This also
593 * clears the filter's "pending" status.
594 */
595static void clear_filter(struct adapter *adap, struct filter_entry *f)
596{
597 /* If the new or old filter have loopback rewriteing rules then we'll
598 * need to free any existing Layer Two Table (L2T) entries of the old
599 * filter rule. The firmware will handle freeing up any Source MAC
600 * Table (SMT) entries used for rewriting Source MAC Addresses in
601 * loopback rules.
602 */
603 if (f->l2t)
604 cxgb4_l2t_release(f->l2t);
605
606 /* The zeroing of the filter rule below clears the filter valid,
607 * pending, locked flags, l2t pointer, etc. so it's all we need for
608 * this operation.
609 */
610 memset(f, 0, sizeof(*f));
611}
612
613/* Handle a filter write/deletion reply.
614 */
615static void filter_rpl(struct adapter *adap, const struct cpl_set_tcb_rpl *rpl)
616{
617 unsigned int idx = GET_TID(rpl);
618 unsigned int nidx = idx - adap->tids.ftid_base;
619 unsigned int ret;
620 struct filter_entry *f;
621
622 if (idx >= adap->tids.ftid_base && nidx <
623 (adap->tids.nftids + adap->tids.nsftids)) {
624 idx = nidx;
625 ret = GET_TCB_COOKIE(rpl->cookie);
626 f = &adap->tids.ftid_tab[idx];
627
628 if (ret == FW_FILTER_WR_FLT_DELETED) {
629 /* Clear the filter when we get confirmation from the
630 * hardware that the filter has been deleted.
631 */
632 clear_filter(adap, f);
633 } else if (ret == FW_FILTER_WR_SMT_TBL_FULL) {
634 dev_err(adap->pdev_dev, "filter %u setup failed due to full SMT\n",
635 idx);
636 clear_filter(adap, f);
637 } else if (ret == FW_FILTER_WR_FLT_ADDED) {
638 f->smtidx = (be64_to_cpu(rpl->oldval) >> 24) & 0xff;
639 f->pending = 0; /* asynchronous setup completed */
640 f->valid = 1;
641 } else {
642 /* Something went wrong. Issue a warning about the
643 * problem and clear everything out.
644 */
645 dev_err(adap->pdev_dev, "filter %u setup failed with error %u\n",
646 idx, ret);
647 clear_filter(adap, f);
648 }
649 }
650}
651
652/* Response queue handler for the FW event queue.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000653 */
654static int fwevtq_handler(struct sge_rspq *q, const __be64 *rsp,
655 const struct pkt_gl *gl)
656{
657 u8 opcode = ((const struct rss_header *)rsp)->opcode;
658
659 rsp++; /* skip RSS header */
Vipul Pandyab407a4a2013-04-29 04:04:40 +0000660
661 /* FW can send EGR_UPDATEs encapsulated in a CPL_FW4_MSG.
662 */
663 if (unlikely(opcode == CPL_FW4_MSG &&
664 ((const struct cpl_fw4_msg *)rsp)->type == FW_TYPE_RSSCPL)) {
665 rsp++;
666 opcode = ((const struct rss_header *)rsp)->opcode;
667 rsp++;
668 if (opcode != CPL_SGE_EGR_UPDATE) {
669 dev_err(q->adap->pdev_dev, "unexpected FW4/CPL %#x on FW event queue\n"
670 , opcode);
671 goto out;
672 }
673 }
674
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000675 if (likely(opcode == CPL_SGE_EGR_UPDATE)) {
676 const struct cpl_sge_egr_update *p = (void *)rsp;
677 unsigned int qid = EGR_QID(ntohl(p->opcode_qid));
Dimitris Michailidise46dab42010-08-23 17:20:58 +0000678 struct sge_txq *txq;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000679
Dimitris Michailidise46dab42010-08-23 17:20:58 +0000680 txq = q->adap->sge.egr_map[qid - q->adap->sge.egr_start];
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000681 txq->restarts++;
Dimitris Michailidise46dab42010-08-23 17:20:58 +0000682 if ((u8 *)txq < (u8 *)q->adap->sge.ofldtxq) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000683 struct sge_eth_txq *eq;
684
685 eq = container_of(txq, struct sge_eth_txq, q);
686 netif_tx_wake_queue(eq->txq);
687 } else {
688 struct sge_ofld_txq *oq;
689
690 oq = container_of(txq, struct sge_ofld_txq, q);
691 tasklet_schedule(&oq->qresume_tsk);
692 }
693 } else if (opcode == CPL_FW6_MSG || opcode == CPL_FW4_MSG) {
694 const struct cpl_fw6_msg *p = (void *)rsp;
695
696 if (p->type == 0)
697 t4_handle_fw_rpl(q->adap, p->data);
698 } else if (opcode == CPL_L2T_WRITE_RPL) {
699 const struct cpl_l2t_write_rpl *p = (void *)rsp;
700
701 do_l2t_write_rpl(q->adap, p);
Vipul Pandyaf2b7e782012-12-10 09:30:52 +0000702 } else if (opcode == CPL_SET_TCB_RPL) {
703 const struct cpl_set_tcb_rpl *p = (void *)rsp;
704
705 filter_rpl(q->adap, p);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000706 } else
707 dev_err(q->adap->pdev_dev,
708 "unexpected CPL %#x on FW event queue\n", opcode);
Vipul Pandyab407a4a2013-04-29 04:04:40 +0000709out:
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000710 return 0;
711}
712
713/**
714 * uldrx_handler - response queue handler for ULD queues
715 * @q: the response queue that received the packet
716 * @rsp: the response queue descriptor holding the offload message
717 * @gl: the gather list of packet fragments
718 *
719 * Deliver an ingress offload packet to a ULD. All processing is done by
720 * the ULD, we just maintain statistics.
721 */
722static int uldrx_handler(struct sge_rspq *q, const __be64 *rsp,
723 const struct pkt_gl *gl)
724{
725 struct sge_ofld_rxq *rxq = container_of(q, struct sge_ofld_rxq, rspq);
726
Vipul Pandyab407a4a2013-04-29 04:04:40 +0000727 /* FW can send CPLs encapsulated in a CPL_FW4_MSG.
728 */
729 if (((const struct rss_header *)rsp)->opcode == CPL_FW4_MSG &&
730 ((const struct cpl_fw4_msg *)(rsp + 1))->type == FW_TYPE_RSSCPL)
731 rsp += 2;
732
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000733 if (ulds[q->uld].rx_handler(q->adap->uld_handle[q->uld], rsp, gl)) {
734 rxq->stats.nomem++;
735 return -1;
736 }
737 if (gl == NULL)
738 rxq->stats.imm++;
739 else if (gl == CXGB4_MSG_AN)
740 rxq->stats.an++;
741 else
742 rxq->stats.pkts++;
743 return 0;
744}
745
746static void disable_msi(struct adapter *adapter)
747{
748 if (adapter->flags & USING_MSIX) {
749 pci_disable_msix(adapter->pdev);
750 adapter->flags &= ~USING_MSIX;
751 } else if (adapter->flags & USING_MSI) {
752 pci_disable_msi(adapter->pdev);
753 adapter->flags &= ~USING_MSI;
754 }
755}
756
757/*
758 * Interrupt handler for non-data events used with MSI-X.
759 */
760static irqreturn_t t4_nondata_intr(int irq, void *cookie)
761{
762 struct adapter *adap = cookie;
763
764 u32 v = t4_read_reg(adap, MYPF_REG(PL_PF_INT_CAUSE));
765 if (v & PFSW) {
766 adap->swintr = 1;
767 t4_write_reg(adap, MYPF_REG(PL_PF_INT_CAUSE), v);
768 }
769 t4_slow_intr_handler(adap);
770 return IRQ_HANDLED;
771}
772
773/*
774 * Name the MSI-X interrupts.
775 */
776static void name_msix_vecs(struct adapter *adap)
777{
Dimitris Michailidisba278162010-12-14 21:36:50 +0000778 int i, j, msi_idx = 2, n = sizeof(adap->msix_info[0].desc);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000779
780 /* non-data interrupts */
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +0000781 snprintf(adap->msix_info[0].desc, n, "%s", adap->port[0]->name);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000782
783 /* FW events */
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +0000784 snprintf(adap->msix_info[1].desc, n, "%s-FWeventq",
785 adap->port[0]->name);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000786
787 /* Ethernet queues */
788 for_each_port(adap, j) {
789 struct net_device *d = adap->port[j];
790 const struct port_info *pi = netdev_priv(d);
791
Dimitris Michailidisba278162010-12-14 21:36:50 +0000792 for (i = 0; i < pi->nqsets; i++, msi_idx++)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000793 snprintf(adap->msix_info[msi_idx].desc, n, "%s-Rx%d",
794 d->name, i);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000795 }
796
797 /* offload queues */
Dimitris Michailidisba278162010-12-14 21:36:50 +0000798 for_each_ofldrxq(&adap->sge, i)
799 snprintf(adap->msix_info[msi_idx++].desc, n, "%s-ofld%d",
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +0000800 adap->port[0]->name, i);
Dimitris Michailidisba278162010-12-14 21:36:50 +0000801
802 for_each_rdmarxq(&adap->sge, i)
803 snprintf(adap->msix_info[msi_idx++].desc, n, "%s-rdma%d",
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +0000804 adap->port[0]->name, i);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000805}
806
807static int request_msix_queue_irqs(struct adapter *adap)
808{
809 struct sge *s = &adap->sge;
Vipul Pandya404d9e32012-10-08 02:59:43 +0000810 int err, ethqidx, ofldqidx = 0, rdmaqidx = 0, msi_index = 2;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000811
812 err = request_irq(adap->msix_info[1].vec, t4_sge_intr_msix, 0,
813 adap->msix_info[1].desc, &s->fw_evtq);
814 if (err)
815 return err;
816
817 for_each_ethrxq(s, ethqidx) {
Vipul Pandya404d9e32012-10-08 02:59:43 +0000818 err = request_irq(adap->msix_info[msi_index].vec,
819 t4_sge_intr_msix, 0,
820 adap->msix_info[msi_index].desc,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000821 &s->ethrxq[ethqidx].rspq);
822 if (err)
823 goto unwind;
Vipul Pandya404d9e32012-10-08 02:59:43 +0000824 msi_index++;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000825 }
826 for_each_ofldrxq(s, ofldqidx) {
Vipul Pandya404d9e32012-10-08 02:59:43 +0000827 err = request_irq(adap->msix_info[msi_index].vec,
828 t4_sge_intr_msix, 0,
829 adap->msix_info[msi_index].desc,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000830 &s->ofldrxq[ofldqidx].rspq);
831 if (err)
832 goto unwind;
Vipul Pandya404d9e32012-10-08 02:59:43 +0000833 msi_index++;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000834 }
835 for_each_rdmarxq(s, rdmaqidx) {
Vipul Pandya404d9e32012-10-08 02:59:43 +0000836 err = request_irq(adap->msix_info[msi_index].vec,
837 t4_sge_intr_msix, 0,
838 adap->msix_info[msi_index].desc,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000839 &s->rdmarxq[rdmaqidx].rspq);
840 if (err)
841 goto unwind;
Vipul Pandya404d9e32012-10-08 02:59:43 +0000842 msi_index++;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000843 }
844 return 0;
845
846unwind:
847 while (--rdmaqidx >= 0)
Vipul Pandya404d9e32012-10-08 02:59:43 +0000848 free_irq(adap->msix_info[--msi_index].vec,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000849 &s->rdmarxq[rdmaqidx].rspq);
850 while (--ofldqidx >= 0)
Vipul Pandya404d9e32012-10-08 02:59:43 +0000851 free_irq(adap->msix_info[--msi_index].vec,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000852 &s->ofldrxq[ofldqidx].rspq);
853 while (--ethqidx >= 0)
Vipul Pandya404d9e32012-10-08 02:59:43 +0000854 free_irq(adap->msix_info[--msi_index].vec,
855 &s->ethrxq[ethqidx].rspq);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000856 free_irq(adap->msix_info[1].vec, &s->fw_evtq);
857 return err;
858}
859
860static void free_msix_queue_irqs(struct adapter *adap)
861{
Vipul Pandya404d9e32012-10-08 02:59:43 +0000862 int i, msi_index = 2;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000863 struct sge *s = &adap->sge;
864
865 free_irq(adap->msix_info[1].vec, &s->fw_evtq);
866 for_each_ethrxq(s, i)
Vipul Pandya404d9e32012-10-08 02:59:43 +0000867 free_irq(adap->msix_info[msi_index++].vec, &s->ethrxq[i].rspq);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000868 for_each_ofldrxq(s, i)
Vipul Pandya404d9e32012-10-08 02:59:43 +0000869 free_irq(adap->msix_info[msi_index++].vec, &s->ofldrxq[i].rspq);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000870 for_each_rdmarxq(s, i)
Vipul Pandya404d9e32012-10-08 02:59:43 +0000871 free_irq(adap->msix_info[msi_index++].vec, &s->rdmarxq[i].rspq);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000872}
873
874/**
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000875 * write_rss - write the RSS table for a given port
876 * @pi: the port
877 * @queues: array of queue indices for RSS
878 *
879 * Sets up the portion of the HW RSS table for the port's VI to distribute
880 * packets to the Rx queues in @queues.
881 */
882static int write_rss(const struct port_info *pi, const u16 *queues)
883{
884 u16 *rss;
885 int i, err;
886 const struct sge_eth_rxq *q = &pi->adapter->sge.ethrxq[pi->first_qset];
887
888 rss = kmalloc(pi->rss_size * sizeof(u16), GFP_KERNEL);
889 if (!rss)
890 return -ENOMEM;
891
892 /* map the queue indices to queue ids */
893 for (i = 0; i < pi->rss_size; i++, queues++)
894 rss[i] = q[*queues].rspq.abs_id;
895
Dimitris Michailidis060e0c72010-08-02 13:19:21 +0000896 err = t4_config_rss_range(pi->adapter, pi->adapter->fn, pi->viid, 0,
897 pi->rss_size, rss, pi->rss_size);
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000898 kfree(rss);
899 return err;
900}
901
902/**
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000903 * setup_rss - configure RSS
904 * @adap: the adapter
905 *
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000906 * Sets up RSS for each port.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000907 */
908static int setup_rss(struct adapter *adap)
909{
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000910 int i, err;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000911
912 for_each_port(adap, i) {
913 const struct port_info *pi = adap2pinfo(adap, i);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000914
Dimitris Michailidis671b0062010-07-11 12:01:17 +0000915 err = write_rss(pi, pi->rss);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000916 if (err)
917 return err;
918 }
919 return 0;
920}
921
922/*
Dimitris Michailidise46dab42010-08-23 17:20:58 +0000923 * Return the channel of the ingress queue with the given qid.
924 */
925static unsigned int rxq_to_chan(const struct sge *p, unsigned int qid)
926{
927 qid -= p->ingr_start;
928 return netdev2pinfo(p->ingr_map[qid]->netdev)->tx_chan;
929}
930
931/*
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +0000932 * Wait until all NAPI handlers are descheduled.
933 */
934static void quiesce_rx(struct adapter *adap)
935{
936 int i;
937
938 for (i = 0; i < ARRAY_SIZE(adap->sge.ingr_map); i++) {
939 struct sge_rspq *q = adap->sge.ingr_map[i];
940
941 if (q && q->handler)
942 napi_disable(&q->napi);
943 }
944}
945
946/*
947 * Enable NAPI scheduling and interrupt generation for all Rx queues.
948 */
949static void enable_rx(struct adapter *adap)
950{
951 int i;
952
953 for (i = 0; i < ARRAY_SIZE(adap->sge.ingr_map); i++) {
954 struct sge_rspq *q = adap->sge.ingr_map[i];
955
956 if (!q)
957 continue;
958 if (q->handler)
959 napi_enable(&q->napi);
960 /* 0-increment GTS to start the timer and enable interrupts */
961 t4_write_reg(adap, MYPF_REG(SGE_PF_GTS),
962 SEINTARM(q->intr_params) |
963 INGRESSQID(q->cntxt_id));
964 }
965}
966
967/**
968 * setup_sge_queues - configure SGE Tx/Rx/response queues
969 * @adap: the adapter
970 *
971 * Determines how many sets of SGE queues to use and initializes them.
972 * We support multiple queue sets per port if we have MSI-X, otherwise
973 * just one queue set per port.
974 */
975static int setup_sge_queues(struct adapter *adap)
976{
977 int err, msi_idx, i, j;
978 struct sge *s = &adap->sge;
979
980 bitmap_zero(s->starving_fl, MAX_EGRQ);
981 bitmap_zero(s->txq_maperr, MAX_EGRQ);
982
983 if (adap->flags & USING_MSIX)
984 msi_idx = 1; /* vector 0 is for non-queue interrupts */
985 else {
986 err = t4_sge_alloc_rxq(adap, &s->intrq, false, adap->port[0], 0,
987 NULL, NULL);
988 if (err)
989 return err;
990 msi_idx = -((int)s->intrq.abs_id + 1);
991 }
992
993 err = t4_sge_alloc_rxq(adap, &s->fw_evtq, true, adap->port[0],
994 msi_idx, NULL, fwevtq_handler);
995 if (err) {
996freeout: t4_free_sge_resources(adap);
997 return err;
998 }
999
1000 for_each_port(adap, i) {
1001 struct net_device *dev = adap->port[i];
1002 struct port_info *pi = netdev_priv(dev);
1003 struct sge_eth_rxq *q = &s->ethrxq[pi->first_qset];
1004 struct sge_eth_txq *t = &s->ethtxq[pi->first_qset];
1005
1006 for (j = 0; j < pi->nqsets; j++, q++) {
1007 if (msi_idx > 0)
1008 msi_idx++;
1009 err = t4_sge_alloc_rxq(adap, &q->rspq, false, dev,
1010 msi_idx, &q->fl,
1011 t4_ethrx_handler);
1012 if (err)
1013 goto freeout;
1014 q->rspq.idx = j;
1015 memset(&q->stats, 0, sizeof(q->stats));
1016 }
1017 for (j = 0; j < pi->nqsets; j++, t++) {
1018 err = t4_sge_alloc_eth_txq(adap, t, dev,
1019 netdev_get_tx_queue(dev, j),
1020 s->fw_evtq.cntxt_id);
1021 if (err)
1022 goto freeout;
1023 }
1024 }
1025
1026 j = s->ofldqsets / adap->params.nports; /* ofld queues per channel */
1027 for_each_ofldrxq(s, i) {
1028 struct sge_ofld_rxq *q = &s->ofldrxq[i];
1029 struct net_device *dev = adap->port[i / j];
1030
1031 if (msi_idx > 0)
1032 msi_idx++;
1033 err = t4_sge_alloc_rxq(adap, &q->rspq, false, dev, msi_idx,
1034 &q->fl, uldrx_handler);
1035 if (err)
1036 goto freeout;
1037 memset(&q->stats, 0, sizeof(q->stats));
1038 s->ofld_rxq[i] = q->rspq.abs_id;
1039 err = t4_sge_alloc_ofld_txq(adap, &s->ofldtxq[i], dev,
1040 s->fw_evtq.cntxt_id);
1041 if (err)
1042 goto freeout;
1043 }
1044
1045 for_each_rdmarxq(s, i) {
1046 struct sge_ofld_rxq *q = &s->rdmarxq[i];
1047
1048 if (msi_idx > 0)
1049 msi_idx++;
1050 err = t4_sge_alloc_rxq(adap, &q->rspq, false, adap->port[i],
1051 msi_idx, &q->fl, uldrx_handler);
1052 if (err)
1053 goto freeout;
1054 memset(&q->stats, 0, sizeof(q->stats));
1055 s->rdma_rxq[i] = q->rspq.abs_id;
1056 }
1057
1058 for_each_port(adap, i) {
1059 /*
1060 * Note that ->rdmarxq[i].rspq.cntxt_id below is 0 if we don't
1061 * have RDMA queues, and that's the right value.
1062 */
1063 err = t4_sge_alloc_ctrl_txq(adap, &s->ctrlq[i], adap->port[i],
1064 s->fw_evtq.cntxt_id,
1065 s->rdmarxq[i].rspq.cntxt_id);
1066 if (err)
1067 goto freeout;
1068 }
1069
1070 t4_write_reg(adap, MPS_TRC_RSS_CONTROL,
1071 RSSCONTROL(netdev2pinfo(adap->port[0])->tx_chan) |
1072 QUEUENUMBER(s->ethrxq[0].rspq.abs_id));
1073 return 0;
1074}
1075
1076/*
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001077 * Allocate a chunk of memory using kmalloc or, if that fails, vmalloc.
1078 * The allocated memory is cleared.
1079 */
1080void *t4_alloc_mem(size_t size)
1081{
Joe Perches8be04b92013-06-19 12:15:53 -07001082 void *p = kzalloc(size, GFP_KERNEL | __GFP_NOWARN);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001083
1084 if (!p)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00001085 p = vzalloc(size);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001086 return p;
1087}
1088
1089/*
1090 * Free memory allocated through alloc_mem().
1091 */
stephen hemminger31b9c192010-10-18 05:39:18 +00001092static void t4_free_mem(void *addr)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001093{
1094 if (is_vmalloc_addr(addr))
1095 vfree(addr);
1096 else
1097 kfree(addr);
1098}
1099
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00001100/* Send a Work Request to write the filter at a specified index. We construct
1101 * a Firmware Filter Work Request to have the work done and put the indicated
1102 * filter into "pending" mode which will prevent any further actions against
1103 * it till we get a reply from the firmware on the completion status of the
1104 * request.
1105 */
1106static int set_filter_wr(struct adapter *adapter, int fidx)
1107{
1108 struct filter_entry *f = &adapter->tids.ftid_tab[fidx];
1109 struct sk_buff *skb;
1110 struct fw_filter_wr *fwr;
1111 unsigned int ftid;
1112
1113 /* If the new filter requires loopback Destination MAC and/or VLAN
1114 * rewriting then we need to allocate a Layer 2 Table (L2T) entry for
1115 * the filter.
1116 */
1117 if (f->fs.newdmac || f->fs.newvlan) {
1118 /* allocate L2T entry for new filter */
1119 f->l2t = t4_l2t_alloc_switching(adapter->l2t);
1120 if (f->l2t == NULL)
1121 return -EAGAIN;
1122 if (t4_l2t_set_switching(adapter, f->l2t, f->fs.vlan,
1123 f->fs.eport, f->fs.dmac)) {
1124 cxgb4_l2t_release(f->l2t);
1125 f->l2t = NULL;
1126 return -ENOMEM;
1127 }
1128 }
1129
1130 ftid = adapter->tids.ftid_base + fidx;
1131
1132 skb = alloc_skb(sizeof(*fwr), GFP_KERNEL | __GFP_NOFAIL);
1133 fwr = (struct fw_filter_wr *)__skb_put(skb, sizeof(*fwr));
1134 memset(fwr, 0, sizeof(*fwr));
1135
1136 /* It would be nice to put most of the following in t4_hw.c but most
1137 * of the work is translating the cxgbtool ch_filter_specification
1138 * into the Work Request and the definition of that structure is
1139 * currently in cxgbtool.h which isn't appropriate to pull into the
1140 * common code. We may eventually try to come up with a more neutral
1141 * filter specification structure but for now it's easiest to simply
1142 * put this fairly direct code in line ...
1143 */
1144 fwr->op_pkd = htonl(FW_WR_OP(FW_FILTER_WR));
1145 fwr->len16_pkd = htonl(FW_WR_LEN16(sizeof(*fwr)/16));
1146 fwr->tid_to_iq =
1147 htonl(V_FW_FILTER_WR_TID(ftid) |
1148 V_FW_FILTER_WR_RQTYPE(f->fs.type) |
1149 V_FW_FILTER_WR_NOREPLY(0) |
1150 V_FW_FILTER_WR_IQ(f->fs.iq));
1151 fwr->del_filter_to_l2tix =
1152 htonl(V_FW_FILTER_WR_RPTTID(f->fs.rpttid) |
1153 V_FW_FILTER_WR_DROP(f->fs.action == FILTER_DROP) |
1154 V_FW_FILTER_WR_DIRSTEER(f->fs.dirsteer) |
1155 V_FW_FILTER_WR_MASKHASH(f->fs.maskhash) |
1156 V_FW_FILTER_WR_DIRSTEERHASH(f->fs.dirsteerhash) |
1157 V_FW_FILTER_WR_LPBK(f->fs.action == FILTER_SWITCH) |
1158 V_FW_FILTER_WR_DMAC(f->fs.newdmac) |
1159 V_FW_FILTER_WR_SMAC(f->fs.newsmac) |
1160 V_FW_FILTER_WR_INSVLAN(f->fs.newvlan == VLAN_INSERT ||
1161 f->fs.newvlan == VLAN_REWRITE) |
1162 V_FW_FILTER_WR_RMVLAN(f->fs.newvlan == VLAN_REMOVE ||
1163 f->fs.newvlan == VLAN_REWRITE) |
1164 V_FW_FILTER_WR_HITCNTS(f->fs.hitcnts) |
1165 V_FW_FILTER_WR_TXCHAN(f->fs.eport) |
1166 V_FW_FILTER_WR_PRIO(f->fs.prio) |
1167 V_FW_FILTER_WR_L2TIX(f->l2t ? f->l2t->idx : 0));
1168 fwr->ethtype = htons(f->fs.val.ethtype);
1169 fwr->ethtypem = htons(f->fs.mask.ethtype);
1170 fwr->frag_to_ovlan_vldm =
1171 (V_FW_FILTER_WR_FRAG(f->fs.val.frag) |
1172 V_FW_FILTER_WR_FRAGM(f->fs.mask.frag) |
1173 V_FW_FILTER_WR_IVLAN_VLD(f->fs.val.ivlan_vld) |
1174 V_FW_FILTER_WR_OVLAN_VLD(f->fs.val.ovlan_vld) |
1175 V_FW_FILTER_WR_IVLAN_VLDM(f->fs.mask.ivlan_vld) |
1176 V_FW_FILTER_WR_OVLAN_VLDM(f->fs.mask.ovlan_vld));
1177 fwr->smac_sel = 0;
1178 fwr->rx_chan_rx_rpl_iq =
1179 htons(V_FW_FILTER_WR_RX_CHAN(0) |
1180 V_FW_FILTER_WR_RX_RPL_IQ(adapter->sge.fw_evtq.abs_id));
1181 fwr->maci_to_matchtypem =
1182 htonl(V_FW_FILTER_WR_MACI(f->fs.val.macidx) |
1183 V_FW_FILTER_WR_MACIM(f->fs.mask.macidx) |
1184 V_FW_FILTER_WR_FCOE(f->fs.val.fcoe) |
1185 V_FW_FILTER_WR_FCOEM(f->fs.mask.fcoe) |
1186 V_FW_FILTER_WR_PORT(f->fs.val.iport) |
1187 V_FW_FILTER_WR_PORTM(f->fs.mask.iport) |
1188 V_FW_FILTER_WR_MATCHTYPE(f->fs.val.matchtype) |
1189 V_FW_FILTER_WR_MATCHTYPEM(f->fs.mask.matchtype));
1190 fwr->ptcl = f->fs.val.proto;
1191 fwr->ptclm = f->fs.mask.proto;
1192 fwr->ttyp = f->fs.val.tos;
1193 fwr->ttypm = f->fs.mask.tos;
1194 fwr->ivlan = htons(f->fs.val.ivlan);
1195 fwr->ivlanm = htons(f->fs.mask.ivlan);
1196 fwr->ovlan = htons(f->fs.val.ovlan);
1197 fwr->ovlanm = htons(f->fs.mask.ovlan);
1198 memcpy(fwr->lip, f->fs.val.lip, sizeof(fwr->lip));
1199 memcpy(fwr->lipm, f->fs.mask.lip, sizeof(fwr->lipm));
1200 memcpy(fwr->fip, f->fs.val.fip, sizeof(fwr->fip));
1201 memcpy(fwr->fipm, f->fs.mask.fip, sizeof(fwr->fipm));
1202 fwr->lp = htons(f->fs.val.lport);
1203 fwr->lpm = htons(f->fs.mask.lport);
1204 fwr->fp = htons(f->fs.val.fport);
1205 fwr->fpm = htons(f->fs.mask.fport);
1206 if (f->fs.newsmac)
1207 memcpy(fwr->sma, f->fs.smac, sizeof(fwr->sma));
1208
1209 /* Mark the filter as "pending" and ship off the Filter Work Request.
1210 * When we get the Work Request Reply we'll clear the pending status.
1211 */
1212 f->pending = 1;
1213 set_wr_txq(skb, CPL_PRIORITY_CONTROL, f->fs.val.iport & 0x3);
1214 t4_ofld_send(adapter, skb);
1215 return 0;
1216}
1217
1218/* Delete the filter at a specified index.
1219 */
1220static int del_filter_wr(struct adapter *adapter, int fidx)
1221{
1222 struct filter_entry *f = &adapter->tids.ftid_tab[fidx];
1223 struct sk_buff *skb;
1224 struct fw_filter_wr *fwr;
1225 unsigned int len, ftid;
1226
1227 len = sizeof(*fwr);
1228 ftid = adapter->tids.ftid_base + fidx;
1229
1230 skb = alloc_skb(len, GFP_KERNEL | __GFP_NOFAIL);
1231 fwr = (struct fw_filter_wr *)__skb_put(skb, len);
1232 t4_mk_filtdelwr(ftid, fwr, adapter->sge.fw_evtq.abs_id);
1233
1234 /* Mark the filter as "pending" and ship off the Filter Work Request.
1235 * When we get the Work Request Reply we'll clear the pending status.
1236 */
1237 f->pending = 1;
1238 t4_mgmt_tx(adapter, skb);
1239 return 0;
1240}
1241
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001242static inline int is_offload(const struct adapter *adap)
1243{
1244 return adap->params.offload;
1245}
1246
1247/*
1248 * Implementation of ethtool operations.
1249 */
1250
1251static u32 get_msglevel(struct net_device *dev)
1252{
1253 return netdev2adap(dev)->msg_enable;
1254}
1255
1256static void set_msglevel(struct net_device *dev, u32 val)
1257{
1258 netdev2adap(dev)->msg_enable = val;
1259}
1260
1261static char stats_strings[][ETH_GSTRING_LEN] = {
1262 "TxOctetsOK ",
1263 "TxFramesOK ",
1264 "TxBroadcastFrames ",
1265 "TxMulticastFrames ",
1266 "TxUnicastFrames ",
1267 "TxErrorFrames ",
1268
1269 "TxFrames64 ",
1270 "TxFrames65To127 ",
1271 "TxFrames128To255 ",
1272 "TxFrames256To511 ",
1273 "TxFrames512To1023 ",
1274 "TxFrames1024To1518 ",
1275 "TxFrames1519ToMax ",
1276
1277 "TxFramesDropped ",
1278 "TxPauseFrames ",
1279 "TxPPP0Frames ",
1280 "TxPPP1Frames ",
1281 "TxPPP2Frames ",
1282 "TxPPP3Frames ",
1283 "TxPPP4Frames ",
1284 "TxPPP5Frames ",
1285 "TxPPP6Frames ",
1286 "TxPPP7Frames ",
1287
1288 "RxOctetsOK ",
1289 "RxFramesOK ",
1290 "RxBroadcastFrames ",
1291 "RxMulticastFrames ",
1292 "RxUnicastFrames ",
1293
1294 "RxFramesTooLong ",
1295 "RxJabberErrors ",
1296 "RxFCSErrors ",
1297 "RxLengthErrors ",
1298 "RxSymbolErrors ",
1299 "RxRuntFrames ",
1300
1301 "RxFrames64 ",
1302 "RxFrames65To127 ",
1303 "RxFrames128To255 ",
1304 "RxFrames256To511 ",
1305 "RxFrames512To1023 ",
1306 "RxFrames1024To1518 ",
1307 "RxFrames1519ToMax ",
1308
1309 "RxPauseFrames ",
1310 "RxPPP0Frames ",
1311 "RxPPP1Frames ",
1312 "RxPPP2Frames ",
1313 "RxPPP3Frames ",
1314 "RxPPP4Frames ",
1315 "RxPPP5Frames ",
1316 "RxPPP6Frames ",
1317 "RxPPP7Frames ",
1318
1319 "RxBG0FramesDropped ",
1320 "RxBG1FramesDropped ",
1321 "RxBG2FramesDropped ",
1322 "RxBG3FramesDropped ",
1323 "RxBG0FramesTrunc ",
1324 "RxBG1FramesTrunc ",
1325 "RxBG2FramesTrunc ",
1326 "RxBG3FramesTrunc ",
1327
1328 "TSO ",
1329 "TxCsumOffload ",
1330 "RxCsumGood ",
1331 "VLANextractions ",
1332 "VLANinsertions ",
Dimitris Michailidis4a6346d2010-05-10 15:58:09 +00001333 "GROpackets ",
1334 "GROmerged ",
Santosh Rastapur22adfe02013-03-14 05:08:51 +00001335 "WriteCoalSuccess ",
1336 "WriteCoalFail ",
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001337};
1338
1339static int get_sset_count(struct net_device *dev, int sset)
1340{
1341 switch (sset) {
1342 case ETH_SS_STATS:
1343 return ARRAY_SIZE(stats_strings);
1344 default:
1345 return -EOPNOTSUPP;
1346 }
1347}
1348
1349#define T4_REGMAP_SIZE (160 * 1024)
Santosh Rastapur251f9e82013-03-14 05:08:50 +00001350#define T5_REGMAP_SIZE (332 * 1024)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001351
1352static int get_regs_len(struct net_device *dev)
1353{
Santosh Rastapur251f9e82013-03-14 05:08:50 +00001354 struct adapter *adap = netdev2adap(dev);
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05301355 if (is_t4(adap->params.chip))
Santosh Rastapur251f9e82013-03-14 05:08:50 +00001356 return T4_REGMAP_SIZE;
1357 else
1358 return T5_REGMAP_SIZE;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001359}
1360
1361static int get_eeprom_len(struct net_device *dev)
1362{
1363 return EEPROMSIZE;
1364}
1365
1366static void get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
1367{
1368 struct adapter *adapter = netdev2adap(dev);
1369
Rick Jones23020ab2011-11-09 09:58:07 +00001370 strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
1371 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
1372 strlcpy(info->bus_info, pci_name(adapter->pdev),
1373 sizeof(info->bus_info));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001374
Rick Jones84b40502011-11-21 10:54:05 +00001375 if (adapter->params.fw_vers)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001376 snprintf(info->fw_version, sizeof(info->fw_version),
1377 "%u.%u.%u.%u, TP %u.%u.%u.%u",
1378 FW_HDR_FW_VER_MAJOR_GET(adapter->params.fw_vers),
1379 FW_HDR_FW_VER_MINOR_GET(adapter->params.fw_vers),
1380 FW_HDR_FW_VER_MICRO_GET(adapter->params.fw_vers),
1381 FW_HDR_FW_VER_BUILD_GET(adapter->params.fw_vers),
1382 FW_HDR_FW_VER_MAJOR_GET(adapter->params.tp_vers),
1383 FW_HDR_FW_VER_MINOR_GET(adapter->params.tp_vers),
1384 FW_HDR_FW_VER_MICRO_GET(adapter->params.tp_vers),
1385 FW_HDR_FW_VER_BUILD_GET(adapter->params.tp_vers));
1386}
1387
1388static void get_strings(struct net_device *dev, u32 stringset, u8 *data)
1389{
1390 if (stringset == ETH_SS_STATS)
1391 memcpy(data, stats_strings, sizeof(stats_strings));
1392}
1393
1394/*
1395 * port stats maintained per queue of the port. They should be in the same
1396 * order as in stats_strings above.
1397 */
1398struct queue_port_stats {
1399 u64 tso;
1400 u64 tx_csum;
1401 u64 rx_csum;
1402 u64 vlan_ex;
1403 u64 vlan_ins;
Dimitris Michailidis4a6346d2010-05-10 15:58:09 +00001404 u64 gro_pkts;
1405 u64 gro_merged;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001406};
1407
1408static void collect_sge_port_stats(const struct adapter *adap,
1409 const struct port_info *p, struct queue_port_stats *s)
1410{
1411 int i;
1412 const struct sge_eth_txq *tx = &adap->sge.ethtxq[p->first_qset];
1413 const struct sge_eth_rxq *rx = &adap->sge.ethrxq[p->first_qset];
1414
1415 memset(s, 0, sizeof(*s));
1416 for (i = 0; i < p->nqsets; i++, rx++, tx++) {
1417 s->tso += tx->tso;
1418 s->tx_csum += tx->tx_cso;
1419 s->rx_csum += rx->stats.rx_cso;
1420 s->vlan_ex += rx->stats.vlan_ex;
1421 s->vlan_ins += tx->vlan_ins;
Dimitris Michailidis4a6346d2010-05-10 15:58:09 +00001422 s->gro_pkts += rx->stats.lro_pkts;
1423 s->gro_merged += rx->stats.lro_merged;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001424 }
1425}
1426
1427static void get_stats(struct net_device *dev, struct ethtool_stats *stats,
1428 u64 *data)
1429{
1430 struct port_info *pi = netdev_priv(dev);
1431 struct adapter *adapter = pi->adapter;
Santosh Rastapur22adfe02013-03-14 05:08:51 +00001432 u32 val1, val2;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001433
1434 t4_get_port_stats(adapter, pi->tx_chan, (struct port_stats *)data);
1435
1436 data += sizeof(struct port_stats) / sizeof(u64);
1437 collect_sge_port_stats(adapter, pi, (struct queue_port_stats *)data);
Santosh Rastapur22adfe02013-03-14 05:08:51 +00001438 data += sizeof(struct queue_port_stats) / sizeof(u64);
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05301439 if (!is_t4(adapter->params.chip)) {
Santosh Rastapur22adfe02013-03-14 05:08:51 +00001440 t4_write_reg(adapter, SGE_STAT_CFG, STATSOURCE_T5(7));
1441 val1 = t4_read_reg(adapter, SGE_STAT_TOTAL);
1442 val2 = t4_read_reg(adapter, SGE_STAT_MATCH);
1443 *data = val1 - val2;
1444 data++;
1445 *data = val2;
1446 data++;
1447 } else {
1448 memset(data, 0, 2 * sizeof(u64));
1449 *data += 2;
1450 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001451}
1452
1453/*
1454 * Return a version number to identify the type of adapter. The scheme is:
1455 * - bits 0..9: chip version
1456 * - bits 10..15: chip revision
Dimitris Michailidis835bb602010-07-11 17:33:48 -07001457 * - bits 16..23: register dump version
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001458 */
1459static inline unsigned int mk_adap_vers(const struct adapter *ap)
1460{
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05301461 return CHELSIO_CHIP_VERSION(ap->params.chip) |
1462 (CHELSIO_CHIP_RELEASE(ap->params.chip) << 10) | (1 << 16);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001463}
1464
1465static void reg_block_dump(struct adapter *ap, void *buf, unsigned int start,
1466 unsigned int end)
1467{
1468 u32 *p = buf + start;
1469
1470 for ( ; start <= end; start += sizeof(u32))
1471 *p++ = t4_read_reg(ap, start);
1472}
1473
1474static void get_regs(struct net_device *dev, struct ethtool_regs *regs,
1475 void *buf)
1476{
Santosh Rastapur251f9e82013-03-14 05:08:50 +00001477 static const unsigned int t4_reg_ranges[] = {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001478 0x1008, 0x1108,
1479 0x1180, 0x11b4,
1480 0x11fc, 0x123c,
1481 0x1300, 0x173c,
1482 0x1800, 0x18fc,
1483 0x3000, 0x30d8,
1484 0x30e0, 0x5924,
1485 0x5960, 0x59d4,
1486 0x5a00, 0x5af8,
1487 0x6000, 0x6098,
1488 0x6100, 0x6150,
1489 0x6200, 0x6208,
1490 0x6240, 0x6248,
1491 0x6280, 0x6338,
1492 0x6370, 0x638c,
1493 0x6400, 0x643c,
1494 0x6500, 0x6524,
1495 0x6a00, 0x6a38,
1496 0x6a60, 0x6a78,
1497 0x6b00, 0x6b84,
1498 0x6bf0, 0x6c84,
1499 0x6cf0, 0x6d84,
1500 0x6df0, 0x6e84,
1501 0x6ef0, 0x6f84,
1502 0x6ff0, 0x7084,
1503 0x70f0, 0x7184,
1504 0x71f0, 0x7284,
1505 0x72f0, 0x7384,
1506 0x73f0, 0x7450,
1507 0x7500, 0x7530,
1508 0x7600, 0x761c,
1509 0x7680, 0x76cc,
1510 0x7700, 0x7798,
1511 0x77c0, 0x77fc,
1512 0x7900, 0x79fc,
1513 0x7b00, 0x7c38,
1514 0x7d00, 0x7efc,
1515 0x8dc0, 0x8e1c,
1516 0x8e30, 0x8e78,
1517 0x8ea0, 0x8f6c,
1518 0x8fc0, 0x9074,
1519 0x90fc, 0x90fc,
1520 0x9400, 0x9458,
1521 0x9600, 0x96bc,
1522 0x9800, 0x9808,
1523 0x9820, 0x983c,
1524 0x9850, 0x9864,
1525 0x9c00, 0x9c6c,
1526 0x9c80, 0x9cec,
1527 0x9d00, 0x9d6c,
1528 0x9d80, 0x9dec,
1529 0x9e00, 0x9e6c,
1530 0x9e80, 0x9eec,
1531 0x9f00, 0x9f6c,
1532 0x9f80, 0x9fec,
1533 0xd004, 0xd03c,
1534 0xdfc0, 0xdfe0,
1535 0xe000, 0xea7c,
1536 0xf000, 0x11190,
Dimitris Michailidis835bb602010-07-11 17:33:48 -07001537 0x19040, 0x1906c,
1538 0x19078, 0x19080,
1539 0x1908c, 0x19124,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001540 0x19150, 0x191b0,
1541 0x191d0, 0x191e8,
1542 0x19238, 0x1924c,
1543 0x193f8, 0x19474,
1544 0x19490, 0x194f8,
1545 0x19800, 0x19f30,
1546 0x1a000, 0x1a06c,
1547 0x1a0b0, 0x1a120,
1548 0x1a128, 0x1a138,
1549 0x1a190, 0x1a1c4,
1550 0x1a1fc, 0x1a1fc,
1551 0x1e040, 0x1e04c,
Dimitris Michailidis835bb602010-07-11 17:33:48 -07001552 0x1e284, 0x1e28c,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001553 0x1e2c0, 0x1e2c0,
1554 0x1e2e0, 0x1e2e0,
1555 0x1e300, 0x1e384,
1556 0x1e3c0, 0x1e3c8,
1557 0x1e440, 0x1e44c,
Dimitris Michailidis835bb602010-07-11 17:33:48 -07001558 0x1e684, 0x1e68c,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001559 0x1e6c0, 0x1e6c0,
1560 0x1e6e0, 0x1e6e0,
1561 0x1e700, 0x1e784,
1562 0x1e7c0, 0x1e7c8,
1563 0x1e840, 0x1e84c,
Dimitris Michailidis835bb602010-07-11 17:33:48 -07001564 0x1ea84, 0x1ea8c,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001565 0x1eac0, 0x1eac0,
1566 0x1eae0, 0x1eae0,
1567 0x1eb00, 0x1eb84,
1568 0x1ebc0, 0x1ebc8,
1569 0x1ec40, 0x1ec4c,
Dimitris Michailidis835bb602010-07-11 17:33:48 -07001570 0x1ee84, 0x1ee8c,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001571 0x1eec0, 0x1eec0,
1572 0x1eee0, 0x1eee0,
1573 0x1ef00, 0x1ef84,
1574 0x1efc0, 0x1efc8,
1575 0x1f040, 0x1f04c,
Dimitris Michailidis835bb602010-07-11 17:33:48 -07001576 0x1f284, 0x1f28c,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001577 0x1f2c0, 0x1f2c0,
1578 0x1f2e0, 0x1f2e0,
1579 0x1f300, 0x1f384,
1580 0x1f3c0, 0x1f3c8,
1581 0x1f440, 0x1f44c,
Dimitris Michailidis835bb602010-07-11 17:33:48 -07001582 0x1f684, 0x1f68c,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001583 0x1f6c0, 0x1f6c0,
1584 0x1f6e0, 0x1f6e0,
1585 0x1f700, 0x1f784,
1586 0x1f7c0, 0x1f7c8,
1587 0x1f840, 0x1f84c,
Dimitris Michailidis835bb602010-07-11 17:33:48 -07001588 0x1fa84, 0x1fa8c,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001589 0x1fac0, 0x1fac0,
1590 0x1fae0, 0x1fae0,
1591 0x1fb00, 0x1fb84,
1592 0x1fbc0, 0x1fbc8,
1593 0x1fc40, 0x1fc4c,
Dimitris Michailidis835bb602010-07-11 17:33:48 -07001594 0x1fe84, 0x1fe8c,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00001595 0x1fec0, 0x1fec0,
1596 0x1fee0, 0x1fee0,
1597 0x1ff00, 0x1ff84,
1598 0x1ffc0, 0x1ffc8,
1599 0x20000, 0x2002c,
1600 0x20100, 0x2013c,
1601 0x20190, 0x201c8,
1602 0x20200, 0x20318,
1603 0x20400, 0x20528,
1604 0x20540, 0x20614,
1605 0x21000, 0x21040,
1606 0x2104c, 0x21060,
1607 0x210c0, 0x210ec,
1608 0x21200, 0x21268,
1609 0x21270, 0x21284,
1610 0x212fc, 0x21388,
1611 0x21400, 0x21404,
1612 0x21500, 0x21518,
1613 0x2152c, 0x2153c,
1614 0x21550, 0x21554,
1615 0x21600, 0x21600,
1616 0x21608, 0x21628,
1617 0x21630, 0x2163c,
1618 0x21700, 0x2171c,
1619 0x21780, 0x2178c,
1620 0x21800, 0x21c38,
1621 0x21c80, 0x21d7c,
1622 0x21e00, 0x21e04,
1623 0x22000, 0x2202c,
1624 0x22100, 0x2213c,
1625 0x22190, 0x221c8,
1626 0x22200, 0x22318,
1627 0x22400, 0x22528,
1628 0x22540, 0x22614,
1629 0x23000, 0x23040,
1630 0x2304c, 0x23060,
1631 0x230c0, 0x230ec,
1632 0x23200, 0x23268,
1633 0x23270, 0x23284,
1634 0x232fc, 0x23388,
1635 0x23400, 0x23404,
1636 0x23500, 0x23518,
1637 0x2352c, 0x2353c,
1638 0x23550, 0x23554,
1639 0x23600, 0x23600,
1640 0x23608, 0x23628,
1641 0x23630, 0x2363c,
1642 0x23700, 0x2371c,
1643 0x23780, 0x2378c,
1644 0x23800, 0x23c38,
1645 0x23c80, 0x23d7c,
1646 0x23e00, 0x23e04,
1647 0x24000, 0x2402c,
1648 0x24100, 0x2413c,
1649 0x24190, 0x241c8,
1650 0x24200, 0x24318,
1651 0x24400, 0x24528,
1652 0x24540, 0x24614,
1653 0x25000, 0x25040,
1654 0x2504c, 0x25060,
1655 0x250c0, 0x250ec,
1656 0x25200, 0x25268,
1657 0x25270, 0x25284,
1658 0x252fc, 0x25388,
1659 0x25400, 0x25404,
1660 0x25500, 0x25518,
1661 0x2552c, 0x2553c,
1662 0x25550, 0x25554,
1663 0x25600, 0x25600,
1664 0x25608, 0x25628,
1665 0x25630, 0x2563c,
1666 0x25700, 0x2571c,
1667 0x25780, 0x2578c,
1668 0x25800, 0x25c38,
1669 0x25c80, 0x25d7c,
1670 0x25e00, 0x25e04,
1671 0x26000, 0x2602c,
1672 0x26100, 0x2613c,
1673 0x26190, 0x261c8,
1674 0x26200, 0x26318,
1675 0x26400, 0x26528,
1676 0x26540, 0x26614,
1677 0x27000, 0x27040,
1678 0x2704c, 0x27060,
1679 0x270c0, 0x270ec,
1680 0x27200, 0x27268,
1681 0x27270, 0x27284,
1682 0x272fc, 0x27388,
1683 0x27400, 0x27404,
1684 0x27500, 0x27518,
1685 0x2752c, 0x2753c,
1686 0x27550, 0x27554,
1687 0x27600, 0x27600,
1688 0x27608, 0x27628,
1689 0x27630, 0x2763c,
1690 0x27700, 0x2771c,
1691 0x27780, 0x2778c,
1692 0x27800, 0x27c38,
1693 0x27c80, 0x27d7c,
1694 0x27e00, 0x27e04
1695 };
1696
Santosh Rastapur251f9e82013-03-14 05:08:50 +00001697 static const unsigned int t5_reg_ranges[] = {
1698 0x1008, 0x1148,
1699 0x1180, 0x11b4,
1700 0x11fc, 0x123c,
1701 0x1280, 0x173c,
1702 0x1800, 0x18fc,
1703 0x3000, 0x3028,
1704 0x3060, 0x30d8,
1705 0x30e0, 0x30fc,
1706 0x3140, 0x357c,
1707 0x35a8, 0x35cc,
1708 0x35ec, 0x35ec,
1709 0x3600, 0x5624,
1710 0x56cc, 0x575c,
1711 0x580c, 0x5814,
1712 0x5890, 0x58bc,
1713 0x5940, 0x59dc,
1714 0x59fc, 0x5a18,
1715 0x5a60, 0x5a9c,
1716 0x5b9c, 0x5bfc,
1717 0x6000, 0x6040,
1718 0x6058, 0x614c,
1719 0x7700, 0x7798,
1720 0x77c0, 0x78fc,
1721 0x7b00, 0x7c54,
1722 0x7d00, 0x7efc,
1723 0x8dc0, 0x8de0,
1724 0x8df8, 0x8e84,
1725 0x8ea0, 0x8f84,
1726 0x8fc0, 0x90f8,
1727 0x9400, 0x9470,
1728 0x9600, 0x96f4,
1729 0x9800, 0x9808,
1730 0x9820, 0x983c,
1731 0x9850, 0x9864,
1732 0x9c00, 0x9c6c,
1733 0x9c80, 0x9cec,
1734 0x9d00, 0x9d6c,
1735 0x9d80, 0x9dec,
1736 0x9e00, 0x9e6c,
1737 0x9e80, 0x9eec,
1738 0x9f00, 0x9f6c,
1739 0x9f80, 0xa020,
1740 0xd004, 0xd03c,
1741 0xdfc0, 0xdfe0,
1742 0xe000, 0x11088,
1743 0x1109c, 0x1117c,
1744 0x11190, 0x11204,
1745 0x19040, 0x1906c,
1746 0x19078, 0x19080,
1747 0x1908c, 0x19124,
1748 0x19150, 0x191b0,
1749 0x191d0, 0x191e8,
1750 0x19238, 0x19290,
1751 0x193f8, 0x19474,
1752 0x19490, 0x194cc,
1753 0x194f0, 0x194f8,
1754 0x19c00, 0x19c60,
1755 0x19c94, 0x19e10,
1756 0x19e50, 0x19f34,
1757 0x19f40, 0x19f50,
1758 0x19f90, 0x19fe4,
1759 0x1a000, 0x1a06c,
1760 0x1a0b0, 0x1a120,
1761 0x1a128, 0x1a138,
1762 0x1a190, 0x1a1c4,
1763 0x1a1fc, 0x1a1fc,
1764 0x1e008, 0x1e00c,
1765 0x1e040, 0x1e04c,
1766 0x1e284, 0x1e290,
1767 0x1e2c0, 0x1e2c0,
1768 0x1e2e0, 0x1e2e0,
1769 0x1e300, 0x1e384,
1770 0x1e3c0, 0x1e3c8,
1771 0x1e408, 0x1e40c,
1772 0x1e440, 0x1e44c,
1773 0x1e684, 0x1e690,
1774 0x1e6c0, 0x1e6c0,
1775 0x1e6e0, 0x1e6e0,
1776 0x1e700, 0x1e784,
1777 0x1e7c0, 0x1e7c8,
1778 0x1e808, 0x1e80c,
1779 0x1e840, 0x1e84c,
1780 0x1ea84, 0x1ea90,
1781 0x1eac0, 0x1eac0,
1782 0x1eae0, 0x1eae0,
1783 0x1eb00, 0x1eb84,
1784 0x1ebc0, 0x1ebc8,
1785 0x1ec08, 0x1ec0c,
1786 0x1ec40, 0x1ec4c,
1787 0x1ee84, 0x1ee90,
1788 0x1eec0, 0x1eec0,
1789 0x1eee0, 0x1eee0,
1790 0x1ef00, 0x1ef84,
1791 0x1efc0, 0x1efc8,
1792 0x1f008, 0x1f00c,
1793 0x1f040, 0x1f04c,
1794 0x1f284, 0x1f290,
1795 0x1f2c0, 0x1f2c0,
1796 0x1f2e0, 0x1f2e0,
1797 0x1f300, 0x1f384,
1798 0x1f3c0, 0x1f3c8,
1799 0x1f408, 0x1f40c,
1800 0x1f440, 0x1f44c,
1801 0x1f684, 0x1f690,
1802 0x1f6c0, 0x1f6c0,
1803 0x1f6e0, 0x1f6e0,
1804 0x1f700, 0x1f784,
1805 0x1f7c0, 0x1f7c8,
1806 0x1f808, 0x1f80c,
1807 0x1f840, 0x1f84c,
1808 0x1fa84, 0x1fa90,
1809 0x1fac0, 0x1fac0,
1810 0x1fae0, 0x1fae0,
1811 0x1fb00, 0x1fb84,
1812 0x1fbc0, 0x1fbc8,
1813 0x1fc08, 0x1fc0c,
1814 0x1fc40, 0x1fc4c,
1815 0x1fe84, 0x1fe90,
1816 0x1fec0, 0x1fec0,
1817 0x1fee0, 0x1fee0,
1818 0x1ff00, 0x1ff84,
1819 0x1ffc0, 0x1ffc8,
1820 0x30000, 0x30030,
1821 0x30100, 0x30144,
1822 0x30190, 0x301d0,
1823 0x30200, 0x30318,
1824 0x30400, 0x3052c,
1825 0x30540, 0x3061c,
1826 0x30800, 0x30834,
1827 0x308c0, 0x30908,
1828 0x30910, 0x309ac,
1829 0x30a00, 0x30a04,
1830 0x30a0c, 0x30a2c,
1831 0x30a44, 0x30a50,
1832 0x30a74, 0x30c24,
1833 0x30d08, 0x30d14,
1834 0x30d1c, 0x30d20,
1835 0x30d3c, 0x30d50,
1836 0x31200, 0x3120c,
1837 0x31220, 0x31220,
1838 0x31240, 0x31240,
1839 0x31600, 0x31600,
1840 0x31608, 0x3160c,
1841 0x31a00, 0x31a1c,
1842 0x31e04, 0x31e20,
1843 0x31e38, 0x31e3c,
1844 0x31e80, 0x31e80,
1845 0x31e88, 0x31ea8,
1846 0x31eb0, 0x31eb4,
1847 0x31ec8, 0x31ed4,
1848 0x31fb8, 0x32004,
1849 0x32208, 0x3223c,
1850 0x32600, 0x32630,
1851 0x32a00, 0x32abc,
1852 0x32b00, 0x32b70,
1853 0x33000, 0x33048,
1854 0x33060, 0x3309c,
1855 0x330f0, 0x33148,
1856 0x33160, 0x3319c,
1857 0x331f0, 0x332e4,
1858 0x332f8, 0x333e4,
1859 0x333f8, 0x33448,
1860 0x33460, 0x3349c,
1861 0x334f0, 0x33548,
1862 0x33560, 0x3359c,
1863 0x335f0, 0x336e4,
1864 0x336f8, 0x337e4,
1865 0x337f8, 0x337fc,
1866 0x33814, 0x33814,
1867 0x3382c, 0x3382c,
1868 0x33880, 0x3388c,
1869 0x338e8, 0x338ec,
1870 0x33900, 0x33948,
1871 0x33960, 0x3399c,
1872 0x339f0, 0x33ae4,
1873 0x33af8, 0x33b10,
1874 0x33b28, 0x33b28,
1875 0x33b3c, 0x33b50,
1876 0x33bf0, 0x33c10,
1877 0x33c28, 0x33c28,
1878 0x33c3c, 0x33c50,
1879 0x33cf0, 0x33cfc,
1880 0x34000, 0x34030,
1881 0x34100, 0x34144,
1882 0x34190, 0x341d0,
1883 0x34200, 0x34318,
1884 0x34400, 0x3452c,
1885 0x34540, 0x3461c,
1886 0x34800, 0x34834,
1887 0x348c0, 0x34908,
1888 0x34910, 0x349ac,
1889 0x34a00, 0x34a04,
1890 0x34a0c, 0x34a2c,
1891 0x34a44, 0x34a50,
1892 0x34a74, 0x34c24,
1893 0x34d08, 0x34d14,
1894 0x34d1c, 0x34d20,
1895 0x34d3c, 0x34d50,
1896 0x35200, 0x3520c,
1897 0x35220, 0x35220,
1898 0x35240, 0x35240,
1899 0x35600, 0x35600,
1900 0x35608, 0x3560c,
1901 0x35a00, 0x35a1c,
1902 0x35e04, 0x35e20,
1903 0x35e38, 0x35e3c,
1904 0x35e80, 0x35e80,
1905 0x35e88, 0x35ea8,
1906 0x35eb0, 0x35eb4,
1907 0x35ec8, 0x35ed4,
1908 0x35fb8, 0x36004,
1909 0x36208, 0x3623c,
1910 0x36600, 0x36630,
1911 0x36a00, 0x36abc,
1912 0x36b00, 0x36b70,
1913 0x37000, 0x37048,
1914 0x37060, 0x3709c,
1915 0x370f0, 0x37148,
1916 0x37160, 0x3719c,
1917 0x371f0, 0x372e4,
1918 0x372f8, 0x373e4,
1919 0x373f8, 0x37448,
1920 0x37460, 0x3749c,
1921 0x374f0, 0x37548,
1922 0x37560, 0x3759c,
1923 0x375f0, 0x376e4,
1924 0x376f8, 0x377e4,
1925 0x377f8, 0x377fc,
1926 0x37814, 0x37814,
1927 0x3782c, 0x3782c,
1928 0x37880, 0x3788c,
1929 0x378e8, 0x378ec,
1930 0x37900, 0x37948,
1931 0x37960, 0x3799c,
1932 0x379f0, 0x37ae4,
1933 0x37af8, 0x37b10,
1934 0x37b28, 0x37b28,
1935 0x37b3c, 0x37b50,
1936 0x37bf0, 0x37c10,
1937 0x37c28, 0x37c28,
1938 0x37c3c, 0x37c50,
1939 0x37cf0, 0x37cfc,
1940 0x38000, 0x38030,
1941 0x38100, 0x38144,
1942 0x38190, 0x381d0,
1943 0x38200, 0x38318,
1944 0x38400, 0x3852c,
1945 0x38540, 0x3861c,
1946 0x38800, 0x38834,
1947 0x388c0, 0x38908,
1948 0x38910, 0x389ac,
1949 0x38a00, 0x38a04,
1950 0x38a0c, 0x38a2c,
1951 0x38a44, 0x38a50,
1952 0x38a74, 0x38c24,
1953 0x38d08, 0x38d14,
1954 0x38d1c, 0x38d20,
1955 0x38d3c, 0x38d50,
1956 0x39200, 0x3920c,
1957 0x39220, 0x39220,
1958 0x39240, 0x39240,
1959 0x39600, 0x39600,
1960 0x39608, 0x3960c,
1961 0x39a00, 0x39a1c,
1962 0x39e04, 0x39e20,
1963 0x39e38, 0x39e3c,
1964 0x39e80, 0x39e80,
1965 0x39e88, 0x39ea8,
1966 0x39eb0, 0x39eb4,
1967 0x39ec8, 0x39ed4,
1968 0x39fb8, 0x3a004,
1969 0x3a208, 0x3a23c,
1970 0x3a600, 0x3a630,
1971 0x3aa00, 0x3aabc,
1972 0x3ab00, 0x3ab70,
1973 0x3b000, 0x3b048,
1974 0x3b060, 0x3b09c,
1975 0x3b0f0, 0x3b148,
1976 0x3b160, 0x3b19c,
1977 0x3b1f0, 0x3b2e4,
1978 0x3b2f8, 0x3b3e4,
1979 0x3b3f8, 0x3b448,
1980 0x3b460, 0x3b49c,
1981 0x3b4f0, 0x3b548,
1982 0x3b560, 0x3b59c,
1983 0x3b5f0, 0x3b6e4,
1984 0x3b6f8, 0x3b7e4,
1985 0x3b7f8, 0x3b7fc,
1986 0x3b814, 0x3b814,
1987 0x3b82c, 0x3b82c,
1988 0x3b880, 0x3b88c,
1989 0x3b8e8, 0x3b8ec,
1990 0x3b900, 0x3b948,
1991 0x3b960, 0x3b99c,
1992 0x3b9f0, 0x3bae4,
1993 0x3baf8, 0x3bb10,
1994 0x3bb28, 0x3bb28,
1995 0x3bb3c, 0x3bb50,
1996 0x3bbf0, 0x3bc10,
1997 0x3bc28, 0x3bc28,
1998 0x3bc3c, 0x3bc50,
1999 0x3bcf0, 0x3bcfc,
2000 0x3c000, 0x3c030,
2001 0x3c100, 0x3c144,
2002 0x3c190, 0x3c1d0,
2003 0x3c200, 0x3c318,
2004 0x3c400, 0x3c52c,
2005 0x3c540, 0x3c61c,
2006 0x3c800, 0x3c834,
2007 0x3c8c0, 0x3c908,
2008 0x3c910, 0x3c9ac,
2009 0x3ca00, 0x3ca04,
2010 0x3ca0c, 0x3ca2c,
2011 0x3ca44, 0x3ca50,
2012 0x3ca74, 0x3cc24,
2013 0x3cd08, 0x3cd14,
2014 0x3cd1c, 0x3cd20,
2015 0x3cd3c, 0x3cd50,
2016 0x3d200, 0x3d20c,
2017 0x3d220, 0x3d220,
2018 0x3d240, 0x3d240,
2019 0x3d600, 0x3d600,
2020 0x3d608, 0x3d60c,
2021 0x3da00, 0x3da1c,
2022 0x3de04, 0x3de20,
2023 0x3de38, 0x3de3c,
2024 0x3de80, 0x3de80,
2025 0x3de88, 0x3dea8,
2026 0x3deb0, 0x3deb4,
2027 0x3dec8, 0x3ded4,
2028 0x3dfb8, 0x3e004,
2029 0x3e208, 0x3e23c,
2030 0x3e600, 0x3e630,
2031 0x3ea00, 0x3eabc,
2032 0x3eb00, 0x3eb70,
2033 0x3f000, 0x3f048,
2034 0x3f060, 0x3f09c,
2035 0x3f0f0, 0x3f148,
2036 0x3f160, 0x3f19c,
2037 0x3f1f0, 0x3f2e4,
2038 0x3f2f8, 0x3f3e4,
2039 0x3f3f8, 0x3f448,
2040 0x3f460, 0x3f49c,
2041 0x3f4f0, 0x3f548,
2042 0x3f560, 0x3f59c,
2043 0x3f5f0, 0x3f6e4,
2044 0x3f6f8, 0x3f7e4,
2045 0x3f7f8, 0x3f7fc,
2046 0x3f814, 0x3f814,
2047 0x3f82c, 0x3f82c,
2048 0x3f880, 0x3f88c,
2049 0x3f8e8, 0x3f8ec,
2050 0x3f900, 0x3f948,
2051 0x3f960, 0x3f99c,
2052 0x3f9f0, 0x3fae4,
2053 0x3faf8, 0x3fb10,
2054 0x3fb28, 0x3fb28,
2055 0x3fb3c, 0x3fb50,
2056 0x3fbf0, 0x3fc10,
2057 0x3fc28, 0x3fc28,
2058 0x3fc3c, 0x3fc50,
2059 0x3fcf0, 0x3fcfc,
2060 0x40000, 0x4000c,
2061 0x40040, 0x40068,
2062 0x40080, 0x40144,
2063 0x40180, 0x4018c,
2064 0x40200, 0x40298,
2065 0x402ac, 0x4033c,
2066 0x403f8, 0x403fc,
Kumar Sanghvic1f49e32014-02-18 17:56:13 +05302067 0x41304, 0x413c4,
Santosh Rastapur251f9e82013-03-14 05:08:50 +00002068 0x41400, 0x4141c,
2069 0x41480, 0x414d0,
2070 0x44000, 0x44078,
2071 0x440c0, 0x44278,
2072 0x442c0, 0x44478,
2073 0x444c0, 0x44678,
2074 0x446c0, 0x44878,
2075 0x448c0, 0x449fc,
2076 0x45000, 0x45068,
2077 0x45080, 0x45084,
2078 0x450a0, 0x450b0,
2079 0x45200, 0x45268,
2080 0x45280, 0x45284,
2081 0x452a0, 0x452b0,
2082 0x460c0, 0x460e4,
2083 0x47000, 0x4708c,
2084 0x47200, 0x47250,
2085 0x47400, 0x47420,
2086 0x47600, 0x47618,
2087 0x47800, 0x47814,
2088 0x48000, 0x4800c,
2089 0x48040, 0x48068,
2090 0x48080, 0x48144,
2091 0x48180, 0x4818c,
2092 0x48200, 0x48298,
2093 0x482ac, 0x4833c,
2094 0x483f8, 0x483fc,
Kumar Sanghvic1f49e32014-02-18 17:56:13 +05302095 0x49304, 0x493c4,
Santosh Rastapur251f9e82013-03-14 05:08:50 +00002096 0x49400, 0x4941c,
2097 0x49480, 0x494d0,
2098 0x4c000, 0x4c078,
2099 0x4c0c0, 0x4c278,
2100 0x4c2c0, 0x4c478,
2101 0x4c4c0, 0x4c678,
2102 0x4c6c0, 0x4c878,
2103 0x4c8c0, 0x4c9fc,
2104 0x4d000, 0x4d068,
2105 0x4d080, 0x4d084,
2106 0x4d0a0, 0x4d0b0,
2107 0x4d200, 0x4d268,
2108 0x4d280, 0x4d284,
2109 0x4d2a0, 0x4d2b0,
2110 0x4e0c0, 0x4e0e4,
2111 0x4f000, 0x4f08c,
2112 0x4f200, 0x4f250,
2113 0x4f400, 0x4f420,
2114 0x4f600, 0x4f618,
2115 0x4f800, 0x4f814,
2116 0x50000, 0x500cc,
2117 0x50400, 0x50400,
2118 0x50800, 0x508cc,
2119 0x50c00, 0x50c00,
2120 0x51000, 0x5101c,
2121 0x51300, 0x51308,
2122 };
2123
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002124 int i;
2125 struct adapter *ap = netdev2adap(dev);
Santosh Rastapur251f9e82013-03-14 05:08:50 +00002126 static const unsigned int *reg_ranges;
2127 int arr_size = 0, buf_size = 0;
2128
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05302129 if (is_t4(ap->params.chip)) {
Santosh Rastapur251f9e82013-03-14 05:08:50 +00002130 reg_ranges = &t4_reg_ranges[0];
2131 arr_size = ARRAY_SIZE(t4_reg_ranges);
2132 buf_size = T4_REGMAP_SIZE;
2133 } else {
2134 reg_ranges = &t5_reg_ranges[0];
2135 arr_size = ARRAY_SIZE(t5_reg_ranges);
2136 buf_size = T5_REGMAP_SIZE;
2137 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002138
2139 regs->version = mk_adap_vers(ap);
2140
Santosh Rastapur251f9e82013-03-14 05:08:50 +00002141 memset(buf, 0, buf_size);
2142 for (i = 0; i < arr_size; i += 2)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002143 reg_block_dump(ap, buf, reg_ranges[i], reg_ranges[i + 1]);
2144}
2145
2146static int restart_autoneg(struct net_device *dev)
2147{
2148 struct port_info *p = netdev_priv(dev);
2149
2150 if (!netif_running(dev))
2151 return -EAGAIN;
2152 if (p->link_cfg.autoneg != AUTONEG_ENABLE)
2153 return -EINVAL;
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00002154 t4_restart_aneg(p->adapter, p->adapter->fn, p->tx_chan);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002155 return 0;
2156}
2157
Dimitris Michailidisc5e06362011-04-08 13:06:25 -07002158static int identify_port(struct net_device *dev,
2159 enum ethtool_phys_id_state state)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002160{
Dimitris Michailidisc5e06362011-04-08 13:06:25 -07002161 unsigned int val;
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00002162 struct adapter *adap = netdev2adap(dev);
2163
Dimitris Michailidisc5e06362011-04-08 13:06:25 -07002164 if (state == ETHTOOL_ID_ACTIVE)
2165 val = 0xffff;
2166 else if (state == ETHTOOL_ID_INACTIVE)
2167 val = 0;
2168 else
2169 return -EINVAL;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002170
Dimitris Michailidisc5e06362011-04-08 13:06:25 -07002171 return t4_identify_port(adap, adap->fn, netdev2pinfo(dev)->viid, val);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002172}
2173
2174static unsigned int from_fw_linkcaps(unsigned int type, unsigned int caps)
2175{
2176 unsigned int v = 0;
2177
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00002178 if (type == FW_PORT_TYPE_BT_SGMII || type == FW_PORT_TYPE_BT_XFI ||
2179 type == FW_PORT_TYPE_BT_XAUI) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002180 v |= SUPPORTED_TP;
2181 if (caps & FW_PORT_CAP_SPEED_100M)
2182 v |= SUPPORTED_100baseT_Full;
2183 if (caps & FW_PORT_CAP_SPEED_1G)
2184 v |= SUPPORTED_1000baseT_Full;
2185 if (caps & FW_PORT_CAP_SPEED_10G)
2186 v |= SUPPORTED_10000baseT_Full;
2187 } else if (type == FW_PORT_TYPE_KX4 || type == FW_PORT_TYPE_KX) {
2188 v |= SUPPORTED_Backplane;
2189 if (caps & FW_PORT_CAP_SPEED_1G)
2190 v |= SUPPORTED_1000baseKX_Full;
2191 if (caps & FW_PORT_CAP_SPEED_10G)
2192 v |= SUPPORTED_10000baseKX4_Full;
2193 } else if (type == FW_PORT_TYPE_KR)
2194 v |= SUPPORTED_Backplane | SUPPORTED_10000baseKR_Full;
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00002195 else if (type == FW_PORT_TYPE_BP_AP)
Dimitris Michailidis7d5e77a2010-12-14 21:36:47 +00002196 v |= SUPPORTED_Backplane | SUPPORTED_10000baseR_FEC |
2197 SUPPORTED_10000baseKR_Full | SUPPORTED_1000baseKX_Full;
2198 else if (type == FW_PORT_TYPE_BP4_AP)
2199 v |= SUPPORTED_Backplane | SUPPORTED_10000baseR_FEC |
2200 SUPPORTED_10000baseKR_Full | SUPPORTED_1000baseKX_Full |
2201 SUPPORTED_10000baseKX4_Full;
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00002202 else if (type == FW_PORT_TYPE_FIBER_XFI ||
2203 type == FW_PORT_TYPE_FIBER_XAUI || type == FW_PORT_TYPE_SFP)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002204 v |= SUPPORTED_FIBRE;
Kumar Sanghvi72aca4b2014-02-18 17:56:08 +05302205 else if (type == FW_PORT_TYPE_BP40_BA)
2206 v |= SUPPORTED_40000baseSR4_Full;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002207
2208 if (caps & FW_PORT_CAP_ANEG)
2209 v |= SUPPORTED_Autoneg;
2210 return v;
2211}
2212
2213static unsigned int to_fw_linkcaps(unsigned int caps)
2214{
2215 unsigned int v = 0;
2216
2217 if (caps & ADVERTISED_100baseT_Full)
2218 v |= FW_PORT_CAP_SPEED_100M;
2219 if (caps & ADVERTISED_1000baseT_Full)
2220 v |= FW_PORT_CAP_SPEED_1G;
2221 if (caps & ADVERTISED_10000baseT_Full)
2222 v |= FW_PORT_CAP_SPEED_10G;
Kumar Sanghvi72aca4b2014-02-18 17:56:08 +05302223 if (caps & ADVERTISED_40000baseSR4_Full)
2224 v |= FW_PORT_CAP_SPEED_40G;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002225 return v;
2226}
2227
2228static int get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2229{
2230 const struct port_info *p = netdev_priv(dev);
2231
2232 if (p->port_type == FW_PORT_TYPE_BT_SGMII ||
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00002233 p->port_type == FW_PORT_TYPE_BT_XFI ||
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002234 p->port_type == FW_PORT_TYPE_BT_XAUI)
2235 cmd->port = PORT_TP;
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00002236 else if (p->port_type == FW_PORT_TYPE_FIBER_XFI ||
2237 p->port_type == FW_PORT_TYPE_FIBER_XAUI)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002238 cmd->port = PORT_FIBRE;
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00002239 else if (p->port_type == FW_PORT_TYPE_SFP) {
2240 if (p->mod_type == FW_PORT_MOD_TYPE_TWINAX_PASSIVE ||
2241 p->mod_type == FW_PORT_MOD_TYPE_TWINAX_ACTIVE)
2242 cmd->port = PORT_DA;
2243 else
2244 cmd->port = PORT_FIBRE;
2245 } else
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002246 cmd->port = PORT_OTHER;
2247
2248 if (p->mdio_addr >= 0) {
2249 cmd->phy_address = p->mdio_addr;
2250 cmd->transceiver = XCVR_EXTERNAL;
2251 cmd->mdio_support = p->port_type == FW_PORT_TYPE_BT_SGMII ?
2252 MDIO_SUPPORTS_C22 : MDIO_SUPPORTS_C45;
2253 } else {
2254 cmd->phy_address = 0; /* not really, but no better option */
2255 cmd->transceiver = XCVR_INTERNAL;
2256 cmd->mdio_support = 0;
2257 }
2258
2259 cmd->supported = from_fw_linkcaps(p->port_type, p->link_cfg.supported);
2260 cmd->advertising = from_fw_linkcaps(p->port_type,
2261 p->link_cfg.advertising);
David Decotigny70739492011-04-27 18:32:40 +00002262 ethtool_cmd_speed_set(cmd,
2263 netif_carrier_ok(dev) ? p->link_cfg.speed : 0);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002264 cmd->duplex = DUPLEX_FULL;
2265 cmd->autoneg = p->link_cfg.autoneg;
2266 cmd->maxtxpkt = 0;
2267 cmd->maxrxpkt = 0;
2268 return 0;
2269}
2270
2271static unsigned int speed_to_caps(int speed)
2272{
2273 if (speed == SPEED_100)
2274 return FW_PORT_CAP_SPEED_100M;
2275 if (speed == SPEED_1000)
2276 return FW_PORT_CAP_SPEED_1G;
2277 if (speed == SPEED_10000)
2278 return FW_PORT_CAP_SPEED_10G;
Kumar Sanghvi72aca4b2014-02-18 17:56:08 +05302279 if (speed == 40000) /* Need SPEED_40000 in ethtool.h */
2280 return FW_PORT_CAP_SPEED_40G;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002281 return 0;
2282}
2283
2284static int set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
2285{
2286 unsigned int cap;
2287 struct port_info *p = netdev_priv(dev);
2288 struct link_config *lc = &p->link_cfg;
David Decotigny25db0332011-04-27 18:32:39 +00002289 u32 speed = ethtool_cmd_speed(cmd);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002290
2291 if (cmd->duplex != DUPLEX_FULL) /* only full-duplex supported */
2292 return -EINVAL;
2293
2294 if (!(lc->supported & FW_PORT_CAP_ANEG)) {
2295 /*
2296 * PHY offers a single speed. See if that's what's
2297 * being requested.
2298 */
2299 if (cmd->autoneg == AUTONEG_DISABLE &&
David Decotigny25db0332011-04-27 18:32:39 +00002300 (lc->supported & speed_to_caps(speed)))
2301 return 0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002302 return -EINVAL;
2303 }
2304
2305 if (cmd->autoneg == AUTONEG_DISABLE) {
David Decotigny25db0332011-04-27 18:32:39 +00002306 cap = speed_to_caps(speed);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002307
Kumar Sanghvi72aca4b2014-02-18 17:56:08 +05302308 if (!(lc->supported & cap) ||
2309 (speed == SPEED_1000) ||
2310 (speed == SPEED_10000) ||
2311 (speed == 40000))
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002312 return -EINVAL;
2313 lc->requested_speed = cap;
2314 lc->advertising = 0;
2315 } else {
2316 cap = to_fw_linkcaps(cmd->advertising);
2317 if (!(lc->supported & cap))
2318 return -EINVAL;
2319 lc->requested_speed = 0;
2320 lc->advertising = cap | FW_PORT_CAP_ANEG;
2321 }
2322 lc->autoneg = cmd->autoneg;
2323
2324 if (netif_running(dev))
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00002325 return t4_link_start(p->adapter, p->adapter->fn, p->tx_chan,
2326 lc);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002327 return 0;
2328}
2329
2330static void get_pauseparam(struct net_device *dev,
2331 struct ethtool_pauseparam *epause)
2332{
2333 struct port_info *p = netdev_priv(dev);
2334
2335 epause->autoneg = (p->link_cfg.requested_fc & PAUSE_AUTONEG) != 0;
2336 epause->rx_pause = (p->link_cfg.fc & PAUSE_RX) != 0;
2337 epause->tx_pause = (p->link_cfg.fc & PAUSE_TX) != 0;
2338}
2339
2340static int set_pauseparam(struct net_device *dev,
2341 struct ethtool_pauseparam *epause)
2342{
2343 struct port_info *p = netdev_priv(dev);
2344 struct link_config *lc = &p->link_cfg;
2345
2346 if (epause->autoneg == AUTONEG_DISABLE)
2347 lc->requested_fc = 0;
2348 else if (lc->supported & FW_PORT_CAP_ANEG)
2349 lc->requested_fc = PAUSE_AUTONEG;
2350 else
2351 return -EINVAL;
2352
2353 if (epause->rx_pause)
2354 lc->requested_fc |= PAUSE_RX;
2355 if (epause->tx_pause)
2356 lc->requested_fc |= PAUSE_TX;
2357 if (netif_running(dev))
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00002358 return t4_link_start(p->adapter, p->adapter->fn, p->tx_chan,
2359 lc);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002360 return 0;
2361}
2362
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002363static void get_sge_param(struct net_device *dev, struct ethtool_ringparam *e)
2364{
2365 const struct port_info *pi = netdev_priv(dev);
2366 const struct sge *s = &pi->adapter->sge;
2367
2368 e->rx_max_pending = MAX_RX_BUFFERS;
2369 e->rx_mini_max_pending = MAX_RSPQ_ENTRIES;
2370 e->rx_jumbo_max_pending = 0;
2371 e->tx_max_pending = MAX_TXQ_ENTRIES;
2372
2373 e->rx_pending = s->ethrxq[pi->first_qset].fl.size - 8;
2374 e->rx_mini_pending = s->ethrxq[pi->first_qset].rspq.size;
2375 e->rx_jumbo_pending = 0;
2376 e->tx_pending = s->ethtxq[pi->first_qset].q.size;
2377}
2378
2379static int set_sge_param(struct net_device *dev, struct ethtool_ringparam *e)
2380{
2381 int i;
2382 const struct port_info *pi = netdev_priv(dev);
2383 struct adapter *adapter = pi->adapter;
2384 struct sge *s = &adapter->sge;
2385
2386 if (e->rx_pending > MAX_RX_BUFFERS || e->rx_jumbo_pending ||
2387 e->tx_pending > MAX_TXQ_ENTRIES ||
2388 e->rx_mini_pending > MAX_RSPQ_ENTRIES ||
2389 e->rx_mini_pending < MIN_RSPQ_ENTRIES ||
2390 e->rx_pending < MIN_FL_ENTRIES || e->tx_pending < MIN_TXQ_ENTRIES)
2391 return -EINVAL;
2392
2393 if (adapter->flags & FULL_INIT_DONE)
2394 return -EBUSY;
2395
2396 for (i = 0; i < pi->nqsets; ++i) {
2397 s->ethtxq[pi->first_qset + i].q.size = e->tx_pending;
2398 s->ethrxq[pi->first_qset + i].fl.size = e->rx_pending + 8;
2399 s->ethrxq[pi->first_qset + i].rspq.size = e->rx_mini_pending;
2400 }
2401 return 0;
2402}
2403
2404static int closest_timer(const struct sge *s, int time)
2405{
2406 int i, delta, match = 0, min_delta = INT_MAX;
2407
2408 for (i = 0; i < ARRAY_SIZE(s->timer_val); i++) {
2409 delta = time - s->timer_val[i];
2410 if (delta < 0)
2411 delta = -delta;
2412 if (delta < min_delta) {
2413 min_delta = delta;
2414 match = i;
2415 }
2416 }
2417 return match;
2418}
2419
2420static int closest_thres(const struct sge *s, int thres)
2421{
2422 int i, delta, match = 0, min_delta = INT_MAX;
2423
2424 for (i = 0; i < ARRAY_SIZE(s->counter_val); i++) {
2425 delta = thres - s->counter_val[i];
2426 if (delta < 0)
2427 delta = -delta;
2428 if (delta < min_delta) {
2429 min_delta = delta;
2430 match = i;
2431 }
2432 }
2433 return match;
2434}
2435
2436/*
2437 * Return a queue's interrupt hold-off time in us. 0 means no timer.
2438 */
2439static unsigned int qtimer_val(const struct adapter *adap,
2440 const struct sge_rspq *q)
2441{
2442 unsigned int idx = q->intr_params >> 1;
2443
2444 return idx < SGE_NTIMERS ? adap->sge.timer_val[idx] : 0;
2445}
2446
2447/**
2448 * set_rxq_intr_params - set a queue's interrupt holdoff parameters
2449 * @adap: the adapter
2450 * @q: the Rx queue
2451 * @us: the hold-off time in us, or 0 to disable timer
2452 * @cnt: the hold-off packet count, or 0 to disable counter
2453 *
2454 * Sets an Rx queue's interrupt hold-off time and packet count. At least
2455 * one of the two needs to be enabled for the queue to generate interrupts.
2456 */
2457static int set_rxq_intr_params(struct adapter *adap, struct sge_rspq *q,
2458 unsigned int us, unsigned int cnt)
2459{
2460 if ((us | cnt) == 0)
2461 cnt = 1;
2462
2463 if (cnt) {
2464 int err;
2465 u32 v, new_idx;
2466
2467 new_idx = closest_thres(&adap->sge, cnt);
2468 if (q->desc && q->pktcnt_idx != new_idx) {
2469 /* the queue has already been created, update it */
2470 v = FW_PARAMS_MNEM(FW_PARAMS_MNEM_DMAQ) |
2471 FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DMAQ_IQ_INTCNTTHRESH) |
2472 FW_PARAMS_PARAM_YZ(q->cntxt_id);
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00002473 err = t4_set_params(adap, adap->fn, adap->fn, 0, 1, &v,
2474 &new_idx);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002475 if (err)
2476 return err;
2477 }
2478 q->pktcnt_idx = new_idx;
2479 }
2480
2481 us = us == 0 ? 6 : closest_timer(&adap->sge, us);
2482 q->intr_params = QINTR_TIMER_IDX(us) | (cnt > 0 ? QINTR_CNT_EN : 0);
2483 return 0;
2484}
2485
2486static int set_coalesce(struct net_device *dev, struct ethtool_coalesce *c)
2487{
2488 const struct port_info *pi = netdev_priv(dev);
2489 struct adapter *adap = pi->adapter;
Thadeu Lima de Souza Cascardod4fc9dc2013-01-15 05:15:10 +00002490 struct sge_rspq *q;
2491 int i;
2492 int r = 0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002493
Thadeu Lima de Souza Cascardod4fc9dc2013-01-15 05:15:10 +00002494 for (i = pi->first_qset; i < pi->first_qset + pi->nqsets; i++) {
2495 q = &adap->sge.ethrxq[i].rspq;
2496 r = set_rxq_intr_params(adap, q, c->rx_coalesce_usecs,
2497 c->rx_max_coalesced_frames);
2498 if (r) {
2499 dev_err(&dev->dev, "failed to set coalesce %d\n", r);
2500 break;
2501 }
2502 }
2503 return r;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002504}
2505
2506static int get_coalesce(struct net_device *dev, struct ethtool_coalesce *c)
2507{
2508 const struct port_info *pi = netdev_priv(dev);
2509 const struct adapter *adap = pi->adapter;
2510 const struct sge_rspq *rq = &adap->sge.ethrxq[pi->first_qset].rspq;
2511
2512 c->rx_coalesce_usecs = qtimer_val(adap, rq);
2513 c->rx_max_coalesced_frames = (rq->intr_params & QINTR_CNT_EN) ?
2514 adap->sge.counter_val[rq->pktcnt_idx] : 0;
2515 return 0;
2516}
2517
Dimitris Michailidis1478b3e2010-08-23 17:20:59 +00002518/**
2519 * eeprom_ptov - translate a physical EEPROM address to virtual
2520 * @phys_addr: the physical EEPROM address
2521 * @fn: the PCI function number
2522 * @sz: size of function-specific area
2523 *
2524 * Translate a physical EEPROM address to virtual. The first 1K is
2525 * accessed through virtual addresses starting at 31K, the rest is
2526 * accessed through virtual addresses starting at 0.
2527 *
2528 * The mapping is as follows:
2529 * [0..1K) -> [31K..32K)
2530 * [1K..1K+A) -> [31K-A..31K)
2531 * [1K+A..ES) -> [0..ES-A-1K)
2532 *
2533 * where A = @fn * @sz, and ES = EEPROM size.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002534 */
Dimitris Michailidis1478b3e2010-08-23 17:20:59 +00002535static int eeprom_ptov(unsigned int phys_addr, unsigned int fn, unsigned int sz)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002536{
Dimitris Michailidis1478b3e2010-08-23 17:20:59 +00002537 fn *= sz;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002538 if (phys_addr < 1024)
2539 return phys_addr + (31 << 10);
Dimitris Michailidis1478b3e2010-08-23 17:20:59 +00002540 if (phys_addr < 1024 + fn)
2541 return 31744 - fn + phys_addr - 1024;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002542 if (phys_addr < EEPROMSIZE)
Dimitris Michailidis1478b3e2010-08-23 17:20:59 +00002543 return phys_addr - 1024 - fn;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002544 return -EINVAL;
2545}
2546
2547/*
2548 * The next two routines implement eeprom read/write from physical addresses.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002549 */
2550static int eeprom_rd_phys(struct adapter *adap, unsigned int phys_addr, u32 *v)
2551{
Dimitris Michailidis1478b3e2010-08-23 17:20:59 +00002552 int vaddr = eeprom_ptov(phys_addr, adap->fn, EEPROMPFSIZE);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002553
2554 if (vaddr >= 0)
2555 vaddr = pci_read_vpd(adap->pdev, vaddr, sizeof(u32), v);
2556 return vaddr < 0 ? vaddr : 0;
2557}
2558
2559static int eeprom_wr_phys(struct adapter *adap, unsigned int phys_addr, u32 v)
2560{
Dimitris Michailidis1478b3e2010-08-23 17:20:59 +00002561 int vaddr = eeprom_ptov(phys_addr, adap->fn, EEPROMPFSIZE);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002562
2563 if (vaddr >= 0)
2564 vaddr = pci_write_vpd(adap->pdev, vaddr, sizeof(u32), &v);
2565 return vaddr < 0 ? vaddr : 0;
2566}
2567
2568#define EEPROM_MAGIC 0x38E2F10C
2569
2570static int get_eeprom(struct net_device *dev, struct ethtool_eeprom *e,
2571 u8 *data)
2572{
2573 int i, err = 0;
2574 struct adapter *adapter = netdev2adap(dev);
2575
2576 u8 *buf = kmalloc(EEPROMSIZE, GFP_KERNEL);
2577 if (!buf)
2578 return -ENOMEM;
2579
2580 e->magic = EEPROM_MAGIC;
2581 for (i = e->offset & ~3; !err && i < e->offset + e->len; i += 4)
2582 err = eeprom_rd_phys(adapter, i, (u32 *)&buf[i]);
2583
2584 if (!err)
2585 memcpy(data, buf + e->offset, e->len);
2586 kfree(buf);
2587 return err;
2588}
2589
2590static int set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
2591 u8 *data)
2592{
2593 u8 *buf;
2594 int err = 0;
2595 u32 aligned_offset, aligned_len, *p;
2596 struct adapter *adapter = netdev2adap(dev);
2597
2598 if (eeprom->magic != EEPROM_MAGIC)
2599 return -EINVAL;
2600
2601 aligned_offset = eeprom->offset & ~3;
2602 aligned_len = (eeprom->len + (eeprom->offset & 3) + 3) & ~3;
2603
Dimitris Michailidis1478b3e2010-08-23 17:20:59 +00002604 if (adapter->fn > 0) {
2605 u32 start = 1024 + adapter->fn * EEPROMPFSIZE;
2606
2607 if (aligned_offset < start ||
2608 aligned_offset + aligned_len > start + EEPROMPFSIZE)
2609 return -EPERM;
2610 }
2611
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002612 if (aligned_offset != eeprom->offset || aligned_len != eeprom->len) {
2613 /*
2614 * RMW possibly needed for first or last words.
2615 */
2616 buf = kmalloc(aligned_len, GFP_KERNEL);
2617 if (!buf)
2618 return -ENOMEM;
2619 err = eeprom_rd_phys(adapter, aligned_offset, (u32 *)buf);
2620 if (!err && aligned_len > 4)
2621 err = eeprom_rd_phys(adapter,
2622 aligned_offset + aligned_len - 4,
2623 (u32 *)&buf[aligned_len - 4]);
2624 if (err)
2625 goto out;
2626 memcpy(buf + (eeprom->offset & 3), data, eeprom->len);
2627 } else
2628 buf = data;
2629
2630 err = t4_seeprom_wp(adapter, false);
2631 if (err)
2632 goto out;
2633
2634 for (p = (u32 *)buf; !err && aligned_len; aligned_len -= 4, p++) {
2635 err = eeprom_wr_phys(adapter, aligned_offset, *p);
2636 aligned_offset += 4;
2637 }
2638
2639 if (!err)
2640 err = t4_seeprom_wp(adapter, true);
2641out:
2642 if (buf != data)
2643 kfree(buf);
2644 return err;
2645}
2646
2647static int set_flash(struct net_device *netdev, struct ethtool_flash *ef)
2648{
2649 int ret;
2650 const struct firmware *fw;
2651 struct adapter *adap = netdev2adap(netdev);
2652
2653 ef->data[sizeof(ef->data) - 1] = '\0';
2654 ret = request_firmware(&fw, ef->data, adap->pdev_dev);
2655 if (ret < 0)
2656 return ret;
2657
2658 ret = t4_load_fw(adap, fw->data, fw->size);
2659 release_firmware(fw);
2660 if (!ret)
2661 dev_info(adap->pdev_dev, "loaded firmware %s\n", ef->data);
2662 return ret;
2663}
2664
2665#define WOL_SUPPORTED (WAKE_BCAST | WAKE_MAGIC)
2666#define BCAST_CRC 0xa0ccc1a6
2667
2668static void get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2669{
2670 wol->supported = WAKE_BCAST | WAKE_MAGIC;
2671 wol->wolopts = netdev2adap(dev)->wol;
2672 memset(&wol->sopass, 0, sizeof(wol->sopass));
2673}
2674
2675static int set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2676{
2677 int err = 0;
2678 struct port_info *pi = netdev_priv(dev);
2679
2680 if (wol->wolopts & ~WOL_SUPPORTED)
2681 return -EINVAL;
2682 t4_wol_magic_enable(pi->adapter, pi->tx_chan,
2683 (wol->wolopts & WAKE_MAGIC) ? dev->dev_addr : NULL);
2684 if (wol->wolopts & WAKE_BCAST) {
2685 err = t4_wol_pat_enable(pi->adapter, pi->tx_chan, 0xfe, ~0ULL,
2686 ~0ULL, 0, false);
2687 if (!err)
2688 err = t4_wol_pat_enable(pi->adapter, pi->tx_chan, 1,
2689 ~6ULL, ~0ULL, BCAST_CRC, true);
2690 } else
2691 t4_wol_pat_enable(pi->adapter, pi->tx_chan, 0, 0, 0, 0, false);
2692 return err;
2693}
2694
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002695static int cxgb_set_features(struct net_device *dev, netdev_features_t features)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002696{
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00002697 const struct port_info *pi = netdev_priv(dev);
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002698 netdev_features_t changed = dev->features ^ features;
Dimitris Michailidis19ecae22010-10-21 11:29:56 +00002699 int err;
Dimitris Michailidis19ecae22010-10-21 11:29:56 +00002700
Patrick McHardyf6469682013-04-19 02:04:27 +00002701 if (!(changed & NETIF_F_HW_VLAN_CTAG_RX))
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00002702 return 0;
Dimitris Michailidis19ecae22010-10-21 11:29:56 +00002703
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00002704 err = t4_set_rxmode(pi->adapter, pi->adapter->fn, pi->viid, -1,
2705 -1, -1, -1,
Patrick McHardyf6469682013-04-19 02:04:27 +00002706 !!(features & NETIF_F_HW_VLAN_CTAG_RX), true);
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00002707 if (unlikely(err))
Patrick McHardyf6469682013-04-19 02:04:27 +00002708 dev->features = features ^ NETIF_F_HW_VLAN_CTAG_RX;
Dimitris Michailidis19ecae22010-10-21 11:29:56 +00002709 return err;
Dimitris Michailidis87b6cf52010-04-27 16:22:42 -07002710}
2711
Ben Hutchings7850f632011-12-15 13:55:01 +00002712static u32 get_rss_table_size(struct net_device *dev)
Dimitris Michailidis671b0062010-07-11 12:01:17 +00002713{
2714 const struct port_info *pi = netdev_priv(dev);
Dimitris Michailidis671b0062010-07-11 12:01:17 +00002715
Ben Hutchings7850f632011-12-15 13:55:01 +00002716 return pi->rss_size;
2717}
2718
2719static int get_rss_table(struct net_device *dev, u32 *p)
2720{
2721 const struct port_info *pi = netdev_priv(dev);
2722 unsigned int n = pi->rss_size;
2723
Dimitris Michailidis671b0062010-07-11 12:01:17 +00002724 while (n--)
Ben Hutchings7850f632011-12-15 13:55:01 +00002725 p[n] = pi->rss[n];
Dimitris Michailidis671b0062010-07-11 12:01:17 +00002726 return 0;
2727}
2728
Ben Hutchings7850f632011-12-15 13:55:01 +00002729static int set_rss_table(struct net_device *dev, const u32 *p)
Dimitris Michailidis671b0062010-07-11 12:01:17 +00002730{
2731 unsigned int i;
2732 struct port_info *pi = netdev_priv(dev);
2733
Ben Hutchings7850f632011-12-15 13:55:01 +00002734 for (i = 0; i < pi->rss_size; i++)
2735 pi->rss[i] = p[i];
Dimitris Michailidis671b0062010-07-11 12:01:17 +00002736 if (pi->adapter->flags & FULL_INIT_DONE)
2737 return write_rss(pi, pi->rss);
2738 return 0;
2739}
2740
2741static int get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
Ben Hutchings815c7db2011-09-06 13:49:12 +00002742 u32 *rules)
Dimitris Michailidis671b0062010-07-11 12:01:17 +00002743{
Dimitris Michailidisf7965642010-07-11 12:01:18 +00002744 const struct port_info *pi = netdev_priv(dev);
2745
Dimitris Michailidis671b0062010-07-11 12:01:17 +00002746 switch (info->cmd) {
Dimitris Michailidisf7965642010-07-11 12:01:18 +00002747 case ETHTOOL_GRXFH: {
2748 unsigned int v = pi->rss_mode;
2749
2750 info->data = 0;
2751 switch (info->flow_type) {
2752 case TCP_V4_FLOW:
2753 if (v & FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN)
2754 info->data = RXH_IP_SRC | RXH_IP_DST |
2755 RXH_L4_B_0_1 | RXH_L4_B_2_3;
2756 else if (v & FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN)
2757 info->data = RXH_IP_SRC | RXH_IP_DST;
2758 break;
2759 case UDP_V4_FLOW:
2760 if ((v & FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN) &&
2761 (v & FW_RSS_VI_CONFIG_CMD_UDPEN))
2762 info->data = RXH_IP_SRC | RXH_IP_DST |
2763 RXH_L4_B_0_1 | RXH_L4_B_2_3;
2764 else if (v & FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN)
2765 info->data = RXH_IP_SRC | RXH_IP_DST;
2766 break;
2767 case SCTP_V4_FLOW:
2768 case AH_ESP_V4_FLOW:
2769 case IPV4_FLOW:
2770 if (v & FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN)
2771 info->data = RXH_IP_SRC | RXH_IP_DST;
2772 break;
2773 case TCP_V6_FLOW:
2774 if (v & FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN)
2775 info->data = RXH_IP_SRC | RXH_IP_DST |
2776 RXH_L4_B_0_1 | RXH_L4_B_2_3;
2777 else if (v & FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN)
2778 info->data = RXH_IP_SRC | RXH_IP_DST;
2779 break;
2780 case UDP_V6_FLOW:
2781 if ((v & FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN) &&
2782 (v & FW_RSS_VI_CONFIG_CMD_UDPEN))
2783 info->data = RXH_IP_SRC | RXH_IP_DST |
2784 RXH_L4_B_0_1 | RXH_L4_B_2_3;
2785 else if (v & FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN)
2786 info->data = RXH_IP_SRC | RXH_IP_DST;
2787 break;
2788 case SCTP_V6_FLOW:
2789 case AH_ESP_V6_FLOW:
2790 case IPV6_FLOW:
2791 if (v & FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN)
2792 info->data = RXH_IP_SRC | RXH_IP_DST;
2793 break;
2794 }
2795 return 0;
2796 }
Dimitris Michailidis671b0062010-07-11 12:01:17 +00002797 case ETHTOOL_GRXRINGS:
Dimitris Michailidisf7965642010-07-11 12:01:18 +00002798 info->data = pi->nqsets;
Dimitris Michailidis671b0062010-07-11 12:01:17 +00002799 return 0;
2800 }
2801 return -EOPNOTSUPP;
2802}
2803
stephen hemminger9b07be42012-01-04 12:59:49 +00002804static const struct ethtool_ops cxgb_ethtool_ops = {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002805 .get_settings = get_settings,
2806 .set_settings = set_settings,
2807 .get_drvinfo = get_drvinfo,
2808 .get_msglevel = get_msglevel,
2809 .set_msglevel = set_msglevel,
2810 .get_ringparam = get_sge_param,
2811 .set_ringparam = set_sge_param,
2812 .get_coalesce = get_coalesce,
2813 .set_coalesce = set_coalesce,
2814 .get_eeprom_len = get_eeprom_len,
2815 .get_eeprom = get_eeprom,
2816 .set_eeprom = set_eeprom,
2817 .get_pauseparam = get_pauseparam,
2818 .set_pauseparam = set_pauseparam,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002819 .get_link = ethtool_op_get_link,
2820 .get_strings = get_strings,
Dimitris Michailidisc5e06362011-04-08 13:06:25 -07002821 .set_phys_id = identify_port,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002822 .nway_reset = restart_autoneg,
2823 .get_sset_count = get_sset_count,
2824 .get_ethtool_stats = get_stats,
2825 .get_regs_len = get_regs_len,
2826 .get_regs = get_regs,
2827 .get_wol = get_wol,
2828 .set_wol = set_wol,
Dimitris Michailidis671b0062010-07-11 12:01:17 +00002829 .get_rxnfc = get_rxnfc,
Ben Hutchings7850f632011-12-15 13:55:01 +00002830 .get_rxfh_indir_size = get_rss_table_size,
Dimitris Michailidis671b0062010-07-11 12:01:17 +00002831 .get_rxfh_indir = get_rss_table,
2832 .set_rxfh_indir = set_rss_table,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002833 .flash_device = set_flash,
2834};
2835
2836/*
2837 * debugfs support
2838 */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002839static ssize_t mem_read(struct file *file, char __user *buf, size_t count,
2840 loff_t *ppos)
2841{
2842 loff_t pos = *ppos;
Al Viro496ad9a2013-01-23 17:07:38 -05002843 loff_t avail = file_inode(file)->i_size;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002844 unsigned int mem = (uintptr_t)file->private_data & 3;
2845 struct adapter *adap = file->private_data - mem;
2846
2847 if (pos < 0)
2848 return -EINVAL;
2849 if (pos >= avail)
2850 return 0;
2851 if (count > avail - pos)
2852 count = avail - pos;
2853
2854 while (count) {
2855 size_t len;
2856 int ret, ofst;
2857 __be32 data[16];
2858
Santosh Rastapur19dd37b2013-03-14 05:08:53 +00002859 if ((mem == MEM_MC) || (mem == MEM_MC1))
2860 ret = t4_mc_read(adap, mem % MEM_MC, pos, data, NULL);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002861 else
2862 ret = t4_edc_read(adap, mem, pos, data, NULL);
2863 if (ret)
2864 return ret;
2865
2866 ofst = pos % sizeof(data);
2867 len = min(count, sizeof(data) - ofst);
2868 if (copy_to_user(buf, (u8 *)data + ofst, len))
2869 return -EFAULT;
2870
2871 buf += len;
2872 pos += len;
2873 count -= len;
2874 }
2875 count = pos - *ppos;
2876 *ppos = pos;
2877 return count;
2878}
2879
2880static const struct file_operations mem_debugfs_fops = {
2881 .owner = THIS_MODULE,
Stephen Boyd234e3402012-04-05 14:25:11 -07002882 .open = simple_open,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002883 .read = mem_read,
Arnd Bergmann6038f372010-08-15 18:52:59 +02002884 .llseek = default_llseek,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002885};
2886
Bill Pemberton91744942012-12-03 09:23:02 -05002887static void add_debugfs_mem(struct adapter *adap, const char *name,
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00002888 unsigned int idx, unsigned int size_mb)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002889{
2890 struct dentry *de;
2891
2892 de = debugfs_create_file(name, S_IRUSR, adap->debugfs_root,
2893 (void *)adap + idx, &mem_debugfs_fops);
2894 if (de && de->d_inode)
2895 de->d_inode->i_size = size_mb << 20;
2896}
2897
Bill Pemberton91744942012-12-03 09:23:02 -05002898static int setup_debugfs(struct adapter *adap)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002899{
2900 int i;
Santosh Rastapur19dd37b2013-03-14 05:08:53 +00002901 u32 size;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002902
2903 if (IS_ERR_OR_NULL(adap->debugfs_root))
2904 return -1;
2905
2906 i = t4_read_reg(adap, MA_TARGET_MEM_ENABLE);
Santosh Rastapur19dd37b2013-03-14 05:08:53 +00002907 if (i & EDRAM0_ENABLE) {
2908 size = t4_read_reg(adap, MA_EDRAM0_BAR);
2909 add_debugfs_mem(adap, "edc0", MEM_EDC0, EDRAM_SIZE_GET(size));
2910 }
2911 if (i & EDRAM1_ENABLE) {
2912 size = t4_read_reg(adap, MA_EDRAM1_BAR);
2913 add_debugfs_mem(adap, "edc1", MEM_EDC1, EDRAM_SIZE_GET(size));
2914 }
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05302915 if (is_t4(adap->params.chip)) {
Santosh Rastapur19dd37b2013-03-14 05:08:53 +00002916 size = t4_read_reg(adap, MA_EXT_MEMORY_BAR);
2917 if (i & EXT_MEM_ENABLE)
2918 add_debugfs_mem(adap, "mc", MEM_MC,
2919 EXT_MEM_SIZE_GET(size));
2920 } else {
2921 if (i & EXT_MEM_ENABLE) {
2922 size = t4_read_reg(adap, MA_EXT_MEMORY_BAR);
2923 add_debugfs_mem(adap, "mc0", MEM_MC0,
2924 EXT_MEM_SIZE_GET(size));
2925 }
2926 if (i & EXT_MEM1_ENABLE) {
2927 size = t4_read_reg(adap, MA_EXT_MEMORY1_BAR);
2928 add_debugfs_mem(adap, "mc1", MEM_MC1,
2929 EXT_MEM_SIZE_GET(size));
2930 }
2931 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002932 if (adap->l2t)
2933 debugfs_create_file("l2t", S_IRUSR, adap->debugfs_root, adap,
2934 &t4_l2t_fops);
2935 return 0;
2936}
2937
2938/*
2939 * upper-layer driver support
2940 */
2941
2942/*
2943 * Allocate an active-open TID and set it to the supplied value.
2944 */
2945int cxgb4_alloc_atid(struct tid_info *t, void *data)
2946{
2947 int atid = -1;
2948
2949 spin_lock_bh(&t->atid_lock);
2950 if (t->afree) {
2951 union aopen_entry *p = t->afree;
2952
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00002953 atid = (p - t->atid_tab) + t->atid_base;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002954 t->afree = p->next;
2955 p->data = data;
2956 t->atids_in_use++;
2957 }
2958 spin_unlock_bh(&t->atid_lock);
2959 return atid;
2960}
2961EXPORT_SYMBOL(cxgb4_alloc_atid);
2962
2963/*
2964 * Release an active-open TID.
2965 */
2966void cxgb4_free_atid(struct tid_info *t, unsigned int atid)
2967{
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00002968 union aopen_entry *p = &t->atid_tab[atid - t->atid_base];
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00002969
2970 spin_lock_bh(&t->atid_lock);
2971 p->next = t->afree;
2972 t->afree = p;
2973 t->atids_in_use--;
2974 spin_unlock_bh(&t->atid_lock);
2975}
2976EXPORT_SYMBOL(cxgb4_free_atid);
2977
2978/*
2979 * Allocate a server TID and set it to the supplied value.
2980 */
2981int cxgb4_alloc_stid(struct tid_info *t, int family, void *data)
2982{
2983 int stid;
2984
2985 spin_lock_bh(&t->stid_lock);
2986 if (family == PF_INET) {
2987 stid = find_first_zero_bit(t->stid_bmap, t->nstids);
2988 if (stid < t->nstids)
2989 __set_bit(stid, t->stid_bmap);
2990 else
2991 stid = -1;
2992 } else {
2993 stid = bitmap_find_free_region(t->stid_bmap, t->nstids, 2);
2994 if (stid < 0)
2995 stid = -1;
2996 }
2997 if (stid >= 0) {
2998 t->stid_tab[stid].data = data;
2999 stid += t->stid_base;
Kumar Sanghvi15f63b72013-12-18 16:38:22 +05303000 /* IPv6 requires max of 520 bits or 16 cells in TCAM
3001 * This is equivalent to 4 TIDs. With CLIP enabled it
3002 * needs 2 TIDs.
3003 */
3004 if (family == PF_INET)
3005 t->stids_in_use++;
3006 else
3007 t->stids_in_use += 4;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003008 }
3009 spin_unlock_bh(&t->stid_lock);
3010 return stid;
3011}
3012EXPORT_SYMBOL(cxgb4_alloc_stid);
3013
Vipul Pandyadca4fae2012-12-10 09:30:53 +00003014/* Allocate a server filter TID and set it to the supplied value.
3015 */
3016int cxgb4_alloc_sftid(struct tid_info *t, int family, void *data)
3017{
3018 int stid;
3019
3020 spin_lock_bh(&t->stid_lock);
3021 if (family == PF_INET) {
3022 stid = find_next_zero_bit(t->stid_bmap,
3023 t->nstids + t->nsftids, t->nstids);
3024 if (stid < (t->nstids + t->nsftids))
3025 __set_bit(stid, t->stid_bmap);
3026 else
3027 stid = -1;
3028 } else {
3029 stid = -1;
3030 }
3031 if (stid >= 0) {
3032 t->stid_tab[stid].data = data;
Kumar Sanghvi470c60c2013-12-18 16:38:21 +05303033 stid -= t->nstids;
3034 stid += t->sftid_base;
Vipul Pandyadca4fae2012-12-10 09:30:53 +00003035 t->stids_in_use++;
3036 }
3037 spin_unlock_bh(&t->stid_lock);
3038 return stid;
3039}
3040EXPORT_SYMBOL(cxgb4_alloc_sftid);
3041
3042/* Release a server TID.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003043 */
3044void cxgb4_free_stid(struct tid_info *t, unsigned int stid, int family)
3045{
Kumar Sanghvi470c60c2013-12-18 16:38:21 +05303046 /* Is it a server filter TID? */
3047 if (t->nsftids && (stid >= t->sftid_base)) {
3048 stid -= t->sftid_base;
3049 stid += t->nstids;
3050 } else {
3051 stid -= t->stid_base;
3052 }
3053
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003054 spin_lock_bh(&t->stid_lock);
3055 if (family == PF_INET)
3056 __clear_bit(stid, t->stid_bmap);
3057 else
3058 bitmap_release_region(t->stid_bmap, stid, 2);
3059 t->stid_tab[stid].data = NULL;
Kumar Sanghvi15f63b72013-12-18 16:38:22 +05303060 if (family == PF_INET)
3061 t->stids_in_use--;
3062 else
3063 t->stids_in_use -= 4;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003064 spin_unlock_bh(&t->stid_lock);
3065}
3066EXPORT_SYMBOL(cxgb4_free_stid);
3067
3068/*
3069 * Populate a TID_RELEASE WR. Caller must properly size the skb.
3070 */
3071static void mk_tid_release(struct sk_buff *skb, unsigned int chan,
3072 unsigned int tid)
3073{
3074 struct cpl_tid_release *req;
3075
3076 set_wr_txq(skb, CPL_PRIORITY_SETUP, chan);
3077 req = (struct cpl_tid_release *)__skb_put(skb, sizeof(*req));
3078 INIT_TP_WR(req, tid);
3079 OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_TID_RELEASE, tid));
3080}
3081
3082/*
3083 * Queue a TID release request and if necessary schedule a work queue to
3084 * process it.
3085 */
stephen hemminger31b9c192010-10-18 05:39:18 +00003086static void cxgb4_queue_tid_release(struct tid_info *t, unsigned int chan,
3087 unsigned int tid)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003088{
3089 void **p = &t->tid_tab[tid];
3090 struct adapter *adap = container_of(t, struct adapter, tids);
3091
3092 spin_lock_bh(&adap->tid_release_lock);
3093 *p = adap->tid_release_head;
3094 /* Low 2 bits encode the Tx channel number */
3095 adap->tid_release_head = (void **)((uintptr_t)p | chan);
3096 if (!adap->tid_release_task_busy) {
3097 adap->tid_release_task_busy = true;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05303098 queue_work(workq, &adap->tid_release_task);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003099 }
3100 spin_unlock_bh(&adap->tid_release_lock);
3101}
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003102
3103/*
3104 * Process the list of pending TID release requests.
3105 */
3106static void process_tid_release_list(struct work_struct *work)
3107{
3108 struct sk_buff *skb;
3109 struct adapter *adap;
3110
3111 adap = container_of(work, struct adapter, tid_release_task);
3112
3113 spin_lock_bh(&adap->tid_release_lock);
3114 while (adap->tid_release_head) {
3115 void **p = adap->tid_release_head;
3116 unsigned int chan = (uintptr_t)p & 3;
3117 p = (void *)p - chan;
3118
3119 adap->tid_release_head = *p;
3120 *p = NULL;
3121 spin_unlock_bh(&adap->tid_release_lock);
3122
3123 while (!(skb = alloc_skb(sizeof(struct cpl_tid_release),
3124 GFP_KERNEL)))
3125 schedule_timeout_uninterruptible(1);
3126
3127 mk_tid_release(skb, chan, p - adap->tids.tid_tab);
3128 t4_ofld_send(adap, skb);
3129 spin_lock_bh(&adap->tid_release_lock);
3130 }
3131 adap->tid_release_task_busy = false;
3132 spin_unlock_bh(&adap->tid_release_lock);
3133}
3134
3135/*
3136 * Release a TID and inform HW. If we are unable to allocate the release
3137 * message we defer to a work queue.
3138 */
3139void cxgb4_remove_tid(struct tid_info *t, unsigned int chan, unsigned int tid)
3140{
3141 void *old;
3142 struct sk_buff *skb;
3143 struct adapter *adap = container_of(t, struct adapter, tids);
3144
3145 old = t->tid_tab[tid];
3146 skb = alloc_skb(sizeof(struct cpl_tid_release), GFP_ATOMIC);
3147 if (likely(skb)) {
3148 t->tid_tab[tid] = NULL;
3149 mk_tid_release(skb, chan, tid);
3150 t4_ofld_send(adap, skb);
3151 } else
3152 cxgb4_queue_tid_release(t, chan, tid);
3153 if (old)
3154 atomic_dec(&t->tids_in_use);
3155}
3156EXPORT_SYMBOL(cxgb4_remove_tid);
3157
3158/*
3159 * Allocate and initialize the TID tables. Returns 0 on success.
3160 */
3161static int tid_init(struct tid_info *t)
3162{
3163 size_t size;
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00003164 unsigned int stid_bmap_size;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003165 unsigned int natids = t->natids;
Kumar Sanghvib6f8eae2013-12-18 16:38:19 +05303166 struct adapter *adap = container_of(t, struct adapter, tids);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003167
Vipul Pandyadca4fae2012-12-10 09:30:53 +00003168 stid_bmap_size = BITS_TO_LONGS(t->nstids + t->nsftids);
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00003169 size = t->ntids * sizeof(*t->tid_tab) +
3170 natids * sizeof(*t->atid_tab) +
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003171 t->nstids * sizeof(*t->stid_tab) +
Vipul Pandyadca4fae2012-12-10 09:30:53 +00003172 t->nsftids * sizeof(*t->stid_tab) +
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00003173 stid_bmap_size * sizeof(long) +
Vipul Pandyadca4fae2012-12-10 09:30:53 +00003174 t->nftids * sizeof(*t->ftid_tab) +
3175 t->nsftids * sizeof(*t->ftid_tab);
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00003176
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003177 t->tid_tab = t4_alloc_mem(size);
3178 if (!t->tid_tab)
3179 return -ENOMEM;
3180
3181 t->atid_tab = (union aopen_entry *)&t->tid_tab[t->ntids];
3182 t->stid_tab = (struct serv_entry *)&t->atid_tab[natids];
Vipul Pandyadca4fae2012-12-10 09:30:53 +00003183 t->stid_bmap = (unsigned long *)&t->stid_tab[t->nstids + t->nsftids];
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00003184 t->ftid_tab = (struct filter_entry *)&t->stid_bmap[stid_bmap_size];
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003185 spin_lock_init(&t->stid_lock);
3186 spin_lock_init(&t->atid_lock);
3187
3188 t->stids_in_use = 0;
3189 t->afree = NULL;
3190 t->atids_in_use = 0;
3191 atomic_set(&t->tids_in_use, 0);
3192
3193 /* Setup the free list for atid_tab and clear the stid bitmap. */
3194 if (natids) {
3195 while (--natids)
3196 t->atid_tab[natids - 1].next = &t->atid_tab[natids];
3197 t->afree = t->atid_tab;
3198 }
Vipul Pandyadca4fae2012-12-10 09:30:53 +00003199 bitmap_zero(t->stid_bmap, t->nstids + t->nsftids);
Kumar Sanghvib6f8eae2013-12-18 16:38:19 +05303200 /* Reserve stid 0 for T4/T5 adapters */
3201 if (!t->stid_base &&
3202 (is_t4(adap->params.chip) || is_t5(adap->params.chip)))
3203 __set_bit(0, t->stid_bmap);
3204
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003205 return 0;
3206}
3207
Vipul Pandya01bcca62013-07-04 16:10:46 +05303208static int cxgb4_clip_get(const struct net_device *dev,
3209 const struct in6_addr *lip)
3210{
3211 struct adapter *adap;
3212 struct fw_clip_cmd c;
3213
3214 adap = netdev2adap(dev);
3215 memset(&c, 0, sizeof(c));
3216 c.op_to_write = htonl(FW_CMD_OP(FW_CLIP_CMD) |
3217 FW_CMD_REQUEST | FW_CMD_WRITE);
3218 c.alloc_to_len16 = htonl(F_FW_CLIP_CMD_ALLOC | FW_LEN16(c));
3219 *(__be64 *)&c.ip_hi = *(__be64 *)(lip->s6_addr);
3220 *(__be64 *)&c.ip_lo = *(__be64 *)(lip->s6_addr + 8);
3221 return t4_wr_mbox_meat(adap, adap->mbox, &c, sizeof(c), &c, false);
3222}
3223
3224static int cxgb4_clip_release(const struct net_device *dev,
3225 const struct in6_addr *lip)
3226{
3227 struct adapter *adap;
3228 struct fw_clip_cmd c;
3229
3230 adap = netdev2adap(dev);
3231 memset(&c, 0, sizeof(c));
3232 c.op_to_write = htonl(FW_CMD_OP(FW_CLIP_CMD) |
3233 FW_CMD_REQUEST | FW_CMD_READ);
3234 c.alloc_to_len16 = htonl(F_FW_CLIP_CMD_FREE | FW_LEN16(c));
3235 *(__be64 *)&c.ip_hi = *(__be64 *)(lip->s6_addr);
3236 *(__be64 *)&c.ip_lo = *(__be64 *)(lip->s6_addr + 8);
3237 return t4_wr_mbox_meat(adap, adap->mbox, &c, sizeof(c), &c, false);
3238}
3239
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003240/**
3241 * cxgb4_create_server - create an IP server
3242 * @dev: the device
3243 * @stid: the server TID
3244 * @sip: local IP address to bind server to
3245 * @sport: the server's TCP port
3246 * @queue: queue to direct messages from this server to
3247 *
3248 * Create an IP server for the given port and address.
3249 * Returns <0 on error and one of the %NET_XMIT_* values on success.
3250 */
3251int cxgb4_create_server(const struct net_device *dev, unsigned int stid,
Vipul Pandya793dad92012-12-10 09:30:56 +00003252 __be32 sip, __be16 sport, __be16 vlan,
3253 unsigned int queue)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003254{
3255 unsigned int chan;
3256 struct sk_buff *skb;
3257 struct adapter *adap;
3258 struct cpl_pass_open_req *req;
Vipul Pandya80f40c12013-07-04 16:10:45 +05303259 int ret;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003260
3261 skb = alloc_skb(sizeof(*req), GFP_KERNEL);
3262 if (!skb)
3263 return -ENOMEM;
3264
3265 adap = netdev2adap(dev);
3266 req = (struct cpl_pass_open_req *)__skb_put(skb, sizeof(*req));
3267 INIT_TP_WR(req, 0);
3268 OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_PASS_OPEN_REQ, stid));
3269 req->local_port = sport;
3270 req->peer_port = htons(0);
3271 req->local_ip = sip;
3272 req->peer_ip = htonl(0);
Dimitris Michailidise46dab42010-08-23 17:20:58 +00003273 chan = rxq_to_chan(&adap->sge, queue);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003274 req->opt0 = cpu_to_be64(TX_CHAN(chan));
3275 req->opt1 = cpu_to_be64(CONN_POLICY_ASK |
3276 SYN_RSS_ENABLE | SYN_RSS_QUEUE(queue));
Vipul Pandya80f40c12013-07-04 16:10:45 +05303277 ret = t4_mgmt_tx(adap, skb);
3278 return net_xmit_eval(ret);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003279}
3280EXPORT_SYMBOL(cxgb4_create_server);
3281
Vipul Pandya80f40c12013-07-04 16:10:45 +05303282/* cxgb4_create_server6 - create an IPv6 server
3283 * @dev: the device
3284 * @stid: the server TID
3285 * @sip: local IPv6 address to bind server to
3286 * @sport: the server's TCP port
3287 * @queue: queue to direct messages from this server to
3288 *
3289 * Create an IPv6 server for the given port and address.
3290 * Returns <0 on error and one of the %NET_XMIT_* values on success.
3291 */
3292int cxgb4_create_server6(const struct net_device *dev, unsigned int stid,
3293 const struct in6_addr *sip, __be16 sport,
3294 unsigned int queue)
3295{
3296 unsigned int chan;
3297 struct sk_buff *skb;
3298 struct adapter *adap;
3299 struct cpl_pass_open_req6 *req;
3300 int ret;
3301
3302 skb = alloc_skb(sizeof(*req), GFP_KERNEL);
3303 if (!skb)
3304 return -ENOMEM;
3305
3306 adap = netdev2adap(dev);
3307 req = (struct cpl_pass_open_req6 *)__skb_put(skb, sizeof(*req));
3308 INIT_TP_WR(req, 0);
3309 OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_PASS_OPEN_REQ6, stid));
3310 req->local_port = sport;
3311 req->peer_port = htons(0);
3312 req->local_ip_hi = *(__be64 *)(sip->s6_addr);
3313 req->local_ip_lo = *(__be64 *)(sip->s6_addr + 8);
3314 req->peer_ip_hi = cpu_to_be64(0);
3315 req->peer_ip_lo = cpu_to_be64(0);
3316 chan = rxq_to_chan(&adap->sge, queue);
3317 req->opt0 = cpu_to_be64(TX_CHAN(chan));
3318 req->opt1 = cpu_to_be64(CONN_POLICY_ASK |
3319 SYN_RSS_ENABLE | SYN_RSS_QUEUE(queue));
3320 ret = t4_mgmt_tx(adap, skb);
3321 return net_xmit_eval(ret);
3322}
3323EXPORT_SYMBOL(cxgb4_create_server6);
3324
3325int cxgb4_remove_server(const struct net_device *dev, unsigned int stid,
3326 unsigned int queue, bool ipv6)
3327{
3328 struct sk_buff *skb;
3329 struct adapter *adap;
3330 struct cpl_close_listsvr_req *req;
3331 int ret;
3332
3333 adap = netdev2adap(dev);
3334
3335 skb = alloc_skb(sizeof(*req), GFP_KERNEL);
3336 if (!skb)
3337 return -ENOMEM;
3338
3339 req = (struct cpl_close_listsvr_req *)__skb_put(skb, sizeof(*req));
3340 INIT_TP_WR(req, 0);
3341 OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_CLOSE_LISTSRV_REQ, stid));
3342 req->reply_ctrl = htons(NO_REPLY(0) | (ipv6 ? LISTSVR_IPV6(1) :
3343 LISTSVR_IPV6(0)) | QUEUENO(queue));
3344 ret = t4_mgmt_tx(adap, skb);
3345 return net_xmit_eval(ret);
3346}
3347EXPORT_SYMBOL(cxgb4_remove_server);
3348
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003349/**
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003350 * cxgb4_best_mtu - find the entry in the MTU table closest to an MTU
3351 * @mtus: the HW MTU table
3352 * @mtu: the target MTU
3353 * @idx: index of selected entry in the MTU table
3354 *
3355 * Returns the index and the value in the HW MTU table that is closest to
3356 * but does not exceed @mtu, unless @mtu is smaller than any value in the
3357 * table, in which case that smallest available value is selected.
3358 */
3359unsigned int cxgb4_best_mtu(const unsigned short *mtus, unsigned short mtu,
3360 unsigned int *idx)
3361{
3362 unsigned int i = 0;
3363
3364 while (i < NMTUS - 1 && mtus[i + 1] <= mtu)
3365 ++i;
3366 if (idx)
3367 *idx = i;
3368 return mtus[i];
3369}
3370EXPORT_SYMBOL(cxgb4_best_mtu);
3371
3372/**
3373 * cxgb4_port_chan - get the HW channel of a port
3374 * @dev: the net device for the port
3375 *
3376 * Return the HW Tx channel of the given port.
3377 */
3378unsigned int cxgb4_port_chan(const struct net_device *dev)
3379{
3380 return netdev2pinfo(dev)->tx_chan;
3381}
3382EXPORT_SYMBOL(cxgb4_port_chan);
3383
Vipul Pandya881806b2012-05-18 15:29:24 +05303384unsigned int cxgb4_dbfifo_count(const struct net_device *dev, int lpfifo)
3385{
3386 struct adapter *adap = netdev2adap(dev);
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00003387 u32 v1, v2, lp_count, hp_count;
Vipul Pandya881806b2012-05-18 15:29:24 +05303388
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00003389 v1 = t4_read_reg(adap, A_SGE_DBFIFO_STATUS);
3390 v2 = t4_read_reg(adap, SGE_DBFIFO_STATUS2);
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05303391 if (is_t4(adap->params.chip)) {
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00003392 lp_count = G_LP_COUNT(v1);
3393 hp_count = G_HP_COUNT(v1);
3394 } else {
3395 lp_count = G_LP_COUNT_T5(v1);
3396 hp_count = G_HP_COUNT_T5(v2);
3397 }
3398 return lpfifo ? lp_count : hp_count;
Vipul Pandya881806b2012-05-18 15:29:24 +05303399}
3400EXPORT_SYMBOL(cxgb4_dbfifo_count);
3401
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003402/**
3403 * cxgb4_port_viid - get the VI id of a port
3404 * @dev: the net device for the port
3405 *
3406 * Return the VI id of the given port.
3407 */
3408unsigned int cxgb4_port_viid(const struct net_device *dev)
3409{
3410 return netdev2pinfo(dev)->viid;
3411}
3412EXPORT_SYMBOL(cxgb4_port_viid);
3413
3414/**
3415 * cxgb4_port_idx - get the index of a port
3416 * @dev: the net device for the port
3417 *
3418 * Return the index of the given port.
3419 */
3420unsigned int cxgb4_port_idx(const struct net_device *dev)
3421{
3422 return netdev2pinfo(dev)->port_id;
3423}
3424EXPORT_SYMBOL(cxgb4_port_idx);
3425
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003426void cxgb4_get_tcp_stats(struct pci_dev *pdev, struct tp_tcp_stats *v4,
3427 struct tp_tcp_stats *v6)
3428{
3429 struct adapter *adap = pci_get_drvdata(pdev);
3430
3431 spin_lock(&adap->stats_lock);
3432 t4_tp_get_tcp_stats(adap, v4, v6);
3433 spin_unlock(&adap->stats_lock);
3434}
3435EXPORT_SYMBOL(cxgb4_get_tcp_stats);
3436
3437void cxgb4_iscsi_init(struct net_device *dev, unsigned int tag_mask,
3438 const unsigned int *pgsz_order)
3439{
3440 struct adapter *adap = netdev2adap(dev);
3441
3442 t4_write_reg(adap, ULP_RX_ISCSI_TAGMASK, tag_mask);
3443 t4_write_reg(adap, ULP_RX_ISCSI_PSZ, HPZ0(pgsz_order[0]) |
3444 HPZ1(pgsz_order[1]) | HPZ2(pgsz_order[2]) |
3445 HPZ3(pgsz_order[3]));
3446}
3447EXPORT_SYMBOL(cxgb4_iscsi_init);
3448
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05303449int cxgb4_flush_eq_cache(struct net_device *dev)
3450{
3451 struct adapter *adap = netdev2adap(dev);
3452 int ret;
3453
3454 ret = t4_fwaddrspace_write(adap, adap->mbox,
3455 0xe1000000 + A_SGE_CTXT_CMD, 0x20000000);
3456 return ret;
3457}
3458EXPORT_SYMBOL(cxgb4_flush_eq_cache);
3459
3460static int read_eq_indices(struct adapter *adap, u16 qid, u16 *pidx, u16 *cidx)
3461{
3462 u32 addr = t4_read_reg(adap, A_SGE_DBQ_CTXT_BADDR) + 24 * qid + 8;
3463 __be64 indices;
3464 int ret;
3465
3466 ret = t4_mem_win_read_len(adap, addr, (__be32 *)&indices, 8);
3467 if (!ret) {
Vipul Pandya404d9e32012-10-08 02:59:43 +00003468 *cidx = (be64_to_cpu(indices) >> 25) & 0xffff;
3469 *pidx = (be64_to_cpu(indices) >> 9) & 0xffff;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05303470 }
3471 return ret;
3472}
3473
3474int cxgb4_sync_txq_pidx(struct net_device *dev, u16 qid, u16 pidx,
3475 u16 size)
3476{
3477 struct adapter *adap = netdev2adap(dev);
3478 u16 hw_pidx, hw_cidx;
3479 int ret;
3480
3481 ret = read_eq_indices(adap, qid, &hw_pidx, &hw_cidx);
3482 if (ret)
3483 goto out;
3484
3485 if (pidx != hw_pidx) {
3486 u16 delta;
3487
3488 if (pidx >= hw_pidx)
3489 delta = pidx - hw_pidx;
3490 else
3491 delta = size - hw_pidx + pidx;
3492 wmb();
Vipul Pandya840f3002012-09-05 02:01:55 +00003493 t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL),
3494 QID(qid) | PIDX(delta));
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05303495 }
3496out:
3497 return ret;
3498}
3499EXPORT_SYMBOL(cxgb4_sync_txq_pidx);
3500
Vipul Pandya3cbdb922013-03-14 05:08:59 +00003501void cxgb4_disable_db_coalescing(struct net_device *dev)
3502{
3503 struct adapter *adap;
3504
3505 adap = netdev2adap(dev);
3506 t4_set_reg_field(adap, A_SGE_DOORBELL_CONTROL, F_NOCOALESCE,
3507 F_NOCOALESCE);
3508}
3509EXPORT_SYMBOL(cxgb4_disable_db_coalescing);
3510
3511void cxgb4_enable_db_coalescing(struct net_device *dev)
3512{
3513 struct adapter *adap;
3514
3515 adap = netdev2adap(dev);
3516 t4_set_reg_field(adap, A_SGE_DOORBELL_CONTROL, F_NOCOALESCE, 0);
3517}
3518EXPORT_SYMBOL(cxgb4_enable_db_coalescing);
3519
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003520static struct pci_driver cxgb4_driver;
3521
3522static void check_neigh_update(struct neighbour *neigh)
3523{
3524 const struct device *parent;
3525 const struct net_device *netdev = neigh->dev;
3526
3527 if (netdev->priv_flags & IFF_802_1Q_VLAN)
3528 netdev = vlan_dev_real_dev(netdev);
3529 parent = netdev->dev.parent;
3530 if (parent && parent->driver == &cxgb4_driver.driver)
3531 t4_l2t_update(dev_get_drvdata(parent), neigh);
3532}
3533
3534static int netevent_cb(struct notifier_block *nb, unsigned long event,
3535 void *data)
3536{
3537 switch (event) {
3538 case NETEVENT_NEIGH_UPDATE:
3539 check_neigh_update(data);
3540 break;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003541 case NETEVENT_REDIRECT:
3542 default:
3543 break;
3544 }
3545 return 0;
3546}
3547
3548static bool netevent_registered;
3549static struct notifier_block cxgb4_netevent_nb = {
3550 .notifier_call = netevent_cb
3551};
3552
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05303553static void drain_db_fifo(struct adapter *adap, int usecs)
3554{
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00003555 u32 v1, v2, lp_count, hp_count;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05303556
3557 do {
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00003558 v1 = t4_read_reg(adap, A_SGE_DBFIFO_STATUS);
3559 v2 = t4_read_reg(adap, SGE_DBFIFO_STATUS2);
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05303560 if (is_t4(adap->params.chip)) {
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00003561 lp_count = G_LP_COUNT(v1);
3562 hp_count = G_HP_COUNT(v1);
3563 } else {
3564 lp_count = G_LP_COUNT_T5(v1);
3565 hp_count = G_HP_COUNT_T5(v2);
3566 }
3567
3568 if (lp_count == 0 && hp_count == 0)
3569 break;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05303570 set_current_state(TASK_UNINTERRUPTIBLE);
3571 schedule_timeout(usecs_to_jiffies(usecs));
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05303572 } while (1);
3573}
3574
3575static void disable_txq_db(struct sge_txq *q)
3576{
3577 spin_lock_irq(&q->db_lock);
3578 q->db_disabled = 1;
3579 spin_unlock_irq(&q->db_lock);
3580}
3581
3582static void enable_txq_db(struct sge_txq *q)
3583{
3584 spin_lock_irq(&q->db_lock);
3585 q->db_disabled = 0;
3586 spin_unlock_irq(&q->db_lock);
3587}
3588
3589static void disable_dbs(struct adapter *adap)
3590{
3591 int i;
3592
3593 for_each_ethrxq(&adap->sge, i)
3594 disable_txq_db(&adap->sge.ethtxq[i].q);
3595 for_each_ofldrxq(&adap->sge, i)
3596 disable_txq_db(&adap->sge.ofldtxq[i].q);
3597 for_each_port(adap, i)
3598 disable_txq_db(&adap->sge.ctrlq[i].q);
3599}
3600
3601static void enable_dbs(struct adapter *adap)
3602{
3603 int i;
3604
3605 for_each_ethrxq(&adap->sge, i)
3606 enable_txq_db(&adap->sge.ethtxq[i].q);
3607 for_each_ofldrxq(&adap->sge, i)
3608 enable_txq_db(&adap->sge.ofldtxq[i].q);
3609 for_each_port(adap, i)
3610 enable_txq_db(&adap->sge.ctrlq[i].q);
3611}
3612
3613static void sync_txq_pidx(struct adapter *adap, struct sge_txq *q)
3614{
3615 u16 hw_pidx, hw_cidx;
3616 int ret;
3617
3618 spin_lock_bh(&q->db_lock);
3619 ret = read_eq_indices(adap, (u16)q->cntxt_id, &hw_pidx, &hw_cidx);
3620 if (ret)
3621 goto out;
3622 if (q->db_pidx != hw_pidx) {
3623 u16 delta;
3624
3625 if (q->db_pidx >= hw_pidx)
3626 delta = q->db_pidx - hw_pidx;
3627 else
3628 delta = q->size - hw_pidx + q->db_pidx;
3629 wmb();
Vipul Pandya840f3002012-09-05 02:01:55 +00003630 t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL),
3631 QID(q->cntxt_id) | PIDX(delta));
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05303632 }
3633out:
3634 q->db_disabled = 0;
3635 spin_unlock_bh(&q->db_lock);
3636 if (ret)
3637 CH_WARN(adap, "DB drop recovery failed.\n");
3638}
3639static void recover_all_queues(struct adapter *adap)
3640{
3641 int i;
3642
3643 for_each_ethrxq(&adap->sge, i)
3644 sync_txq_pidx(adap, &adap->sge.ethtxq[i].q);
3645 for_each_ofldrxq(&adap->sge, i)
3646 sync_txq_pidx(adap, &adap->sge.ofldtxq[i].q);
3647 for_each_port(adap, i)
3648 sync_txq_pidx(adap, &adap->sge.ctrlq[i].q);
3649}
3650
Vipul Pandya881806b2012-05-18 15:29:24 +05303651static void notify_rdma_uld(struct adapter *adap, enum cxgb4_control cmd)
3652{
3653 mutex_lock(&uld_mutex);
3654 if (adap->uld_handle[CXGB4_ULD_RDMA])
3655 ulds[CXGB4_ULD_RDMA].control(adap->uld_handle[CXGB4_ULD_RDMA],
3656 cmd);
3657 mutex_unlock(&uld_mutex);
3658}
3659
3660static void process_db_full(struct work_struct *work)
3661{
3662 struct adapter *adap;
Vipul Pandya881806b2012-05-18 15:29:24 +05303663
3664 adap = container_of(work, struct adapter, db_full_task);
3665
Vipul Pandya881806b2012-05-18 15:29:24 +05303666 notify_rdma_uld(adap, CXGB4_CONTROL_DB_FULL);
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05303667 drain_db_fifo(adap, dbfifo_drain_delay);
Vipul Pandya840f3002012-09-05 02:01:55 +00003668 t4_set_reg_field(adap, SGE_INT_ENABLE3,
3669 DBFIFO_HP_INT | DBFIFO_LP_INT,
3670 DBFIFO_HP_INT | DBFIFO_LP_INT);
Vipul Pandya881806b2012-05-18 15:29:24 +05303671 notify_rdma_uld(adap, CXGB4_CONTROL_DB_EMPTY);
Vipul Pandya881806b2012-05-18 15:29:24 +05303672}
3673
3674static void process_db_drop(struct work_struct *work)
3675{
3676 struct adapter *adap;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05303677
Vipul Pandya881806b2012-05-18 15:29:24 +05303678 adap = container_of(work, struct adapter, db_drop_task);
3679
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05303680 if (is_t4(adap->params.chip)) {
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00003681 disable_dbs(adap);
3682 notify_rdma_uld(adap, CXGB4_CONTROL_DB_DROP);
3683 drain_db_fifo(adap, 1);
3684 recover_all_queues(adap);
3685 enable_dbs(adap);
3686 } else {
3687 u32 dropped_db = t4_read_reg(adap, 0x010ac);
3688 u16 qid = (dropped_db >> 15) & 0x1ffff;
3689 u16 pidx_inc = dropped_db & 0x1fff;
3690 unsigned int s_qpp;
3691 unsigned short udb_density;
3692 unsigned long qpshift;
3693 int page;
3694 u32 udb;
3695
3696 dev_warn(adap->pdev_dev,
3697 "Dropped DB 0x%x qid %d bar2 %d coalesce %d pidx %d\n",
3698 dropped_db, qid,
3699 (dropped_db >> 14) & 1,
3700 (dropped_db >> 13) & 1,
3701 pidx_inc);
3702
3703 drain_db_fifo(adap, 1);
3704
3705 s_qpp = QUEUESPERPAGEPF1 * adap->fn;
3706 udb_density = 1 << QUEUESPERPAGEPF0_GET(t4_read_reg(adap,
3707 SGE_EGRESS_QUEUES_PER_PAGE_PF) >> s_qpp);
3708 qpshift = PAGE_SHIFT - ilog2(udb_density);
3709 udb = qid << qpshift;
3710 udb &= PAGE_MASK;
3711 page = udb / PAGE_SIZE;
3712 udb += (qid - (page * udb_density)) * 128;
3713
3714 writel(PIDX(pidx_inc), adap->bar2 + udb + 8);
3715
3716 /* Re-enable BAR2 WC */
3717 t4_set_reg_field(adap, 0x10b0, 1<<15, 1<<15);
3718 }
3719
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05303720 t4_set_reg_field(adap, A_SGE_DOORBELL_CONTROL, F_DROPPED_DB, 0);
Vipul Pandya881806b2012-05-18 15:29:24 +05303721}
3722
3723void t4_db_full(struct adapter *adap)
3724{
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05303725 if (is_t4(adap->params.chip)) {
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00003726 t4_set_reg_field(adap, SGE_INT_ENABLE3,
3727 DBFIFO_HP_INT | DBFIFO_LP_INT, 0);
3728 queue_work(workq, &adap->db_full_task);
3729 }
Vipul Pandya881806b2012-05-18 15:29:24 +05303730}
3731
3732void t4_db_dropped(struct adapter *adap)
3733{
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05303734 if (is_t4(adap->params.chip))
Santosh Rastapur2cc301d2013-03-14 05:08:52 +00003735 queue_work(workq, &adap->db_drop_task);
Vipul Pandya881806b2012-05-18 15:29:24 +05303736}
3737
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003738static void uld_attach(struct adapter *adap, unsigned int uld)
3739{
3740 void *handle;
3741 struct cxgb4_lld_info lli;
Vipul Pandyadca4fae2012-12-10 09:30:53 +00003742 unsigned short i;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003743
3744 lli.pdev = adap->pdev;
3745 lli.l2t = adap->l2t;
3746 lli.tids = &adap->tids;
3747 lli.ports = adap->port;
3748 lli.vr = &adap->vres;
3749 lli.mtus = adap->params.mtus;
3750 if (uld == CXGB4_ULD_RDMA) {
3751 lli.rxq_ids = adap->sge.rdma_rxq;
3752 lli.nrxq = adap->sge.rdmaqs;
3753 } else if (uld == CXGB4_ULD_ISCSI) {
3754 lli.rxq_ids = adap->sge.ofld_rxq;
3755 lli.nrxq = adap->sge.ofldqsets;
3756 }
3757 lli.ntxq = adap->sge.ofldqsets;
3758 lli.nchan = adap->params.nports;
3759 lli.nports = adap->params.nports;
3760 lli.wr_cred = adap->params.ofldq_wr_cred;
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05303761 lli.adapter_type = adap->params.chip;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003762 lli.iscsi_iolen = MAXRXDATA_GET(t4_read_reg(adap, TP_PARA_REG2));
3763 lli.udb_density = 1 << QUEUESPERPAGEPF0_GET(
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00003764 t4_read_reg(adap, SGE_EGRESS_QUEUES_PER_PAGE_PF) >>
3765 (adap->fn * 4));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003766 lli.ucq_density = 1 << QUEUESPERPAGEPF0_GET(
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00003767 t4_read_reg(adap, SGE_INGRESS_QUEUES_PER_PAGE_PF) >>
3768 (adap->fn * 4));
Kumar Sanghvidcf7b6f2013-12-18 16:38:23 +05303769 lli.filt_mode = adap->params.tp.vlan_pri_map;
Vipul Pandyadca4fae2012-12-10 09:30:53 +00003770 /* MODQ_REQ_MAP sets queues 0-3 to chan 0-3 */
3771 for (i = 0; i < NCHAN; i++)
3772 lli.tx_modq[i] = i;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003773 lli.gts_reg = adap->regs + MYPF_REG(SGE_PF_GTS);
3774 lli.db_reg = adap->regs + MYPF_REG(SGE_PF_KDOORBELL);
3775 lli.fw_vers = adap->params.fw_vers;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05303776 lli.dbfifo_int_thresh = dbfifo_int_thresh;
Vipul Pandyadca4fae2012-12-10 09:30:53 +00003777 lli.sge_pktshift = adap->sge.pktshift;
3778 lli.enable_fw_ofld_conn = adap->flags & FW_OFLD_CONN;
Kumar Sanghvi1ac0f092014-02-18 17:56:12 +05303779 lli.ulptx_memwrite_dsgl = adap->params.ulptx_memwrite_dsgl;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003780
3781 handle = ulds[uld].add(&lli);
3782 if (IS_ERR(handle)) {
3783 dev_warn(adap->pdev_dev,
3784 "could not attach to the %s driver, error %ld\n",
3785 uld_str[uld], PTR_ERR(handle));
3786 return;
3787 }
3788
3789 adap->uld_handle[uld] = handle;
3790
3791 if (!netevent_registered) {
3792 register_netevent_notifier(&cxgb4_netevent_nb);
3793 netevent_registered = true;
3794 }
Dimitris Michailidise29f5db2010-05-18 10:07:13 +00003795
3796 if (adap->flags & FULL_INIT_DONE)
3797 ulds[uld].state_change(handle, CXGB4_STATE_UP);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003798}
3799
3800static void attach_ulds(struct adapter *adap)
3801{
3802 unsigned int i;
3803
Vipul Pandya01bcca62013-07-04 16:10:46 +05303804 spin_lock(&adap_rcu_lock);
3805 list_add_tail_rcu(&adap->rcu_node, &adap_rcu_list);
3806 spin_unlock(&adap_rcu_lock);
3807
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003808 mutex_lock(&uld_mutex);
3809 list_add_tail(&adap->list_node, &adapter_list);
3810 for (i = 0; i < CXGB4_ULD_MAX; i++)
3811 if (ulds[i].add)
3812 uld_attach(adap, i);
3813 mutex_unlock(&uld_mutex);
3814}
3815
3816static void detach_ulds(struct adapter *adap)
3817{
3818 unsigned int i;
3819
3820 mutex_lock(&uld_mutex);
3821 list_del(&adap->list_node);
3822 for (i = 0; i < CXGB4_ULD_MAX; i++)
3823 if (adap->uld_handle[i]) {
3824 ulds[i].state_change(adap->uld_handle[i],
3825 CXGB4_STATE_DETACH);
3826 adap->uld_handle[i] = NULL;
3827 }
3828 if (netevent_registered && list_empty(&adapter_list)) {
3829 unregister_netevent_notifier(&cxgb4_netevent_nb);
3830 netevent_registered = false;
3831 }
3832 mutex_unlock(&uld_mutex);
Vipul Pandya01bcca62013-07-04 16:10:46 +05303833
3834 spin_lock(&adap_rcu_lock);
3835 list_del_rcu(&adap->rcu_node);
3836 spin_unlock(&adap_rcu_lock);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00003837}
3838
3839static void notify_ulds(struct adapter *adap, enum cxgb4_state new_state)
3840{
3841 unsigned int i;
3842
3843 mutex_lock(&uld_mutex);
3844 for (i = 0; i < CXGB4_ULD_MAX; i++)
3845 if (adap->uld_handle[i])
3846 ulds[i].state_change(adap->uld_handle[i], new_state);
3847 mutex_unlock(&uld_mutex);
3848}
3849
3850/**
3851 * cxgb4_register_uld - register an upper-layer driver
3852 * @type: the ULD type
3853 * @p: the ULD methods
3854 *
3855 * Registers an upper-layer driver with this driver and notifies the ULD
3856 * about any presently available devices that support its type. Returns
3857 * %-EBUSY if a ULD of the same type is already registered.
3858 */
3859int cxgb4_register_uld(enum cxgb4_uld type, const struct cxgb4_uld_info *p)
3860{
3861 int ret = 0;
3862 struct adapter *adap;
3863
3864 if (type >= CXGB4_ULD_MAX)
3865 return -EINVAL;
3866 mutex_lock(&uld_mutex);
3867 if (ulds[type].add) {
3868 ret = -EBUSY;
3869 goto out;
3870 }
3871 ulds[type] = *p;
3872 list_for_each_entry(adap, &adapter_list, list_node)
3873 uld_attach(adap, type);
3874out: mutex_unlock(&uld_mutex);
3875 return ret;
3876}
3877EXPORT_SYMBOL(cxgb4_register_uld);
3878
3879/**
3880 * cxgb4_unregister_uld - unregister an upper-layer driver
3881 * @type: the ULD type
3882 *
3883 * Unregisters an existing upper-layer driver.
3884 */
3885int cxgb4_unregister_uld(enum cxgb4_uld type)
3886{
3887 struct adapter *adap;
3888
3889 if (type >= CXGB4_ULD_MAX)
3890 return -EINVAL;
3891 mutex_lock(&uld_mutex);
3892 list_for_each_entry(adap, &adapter_list, list_node)
3893 adap->uld_handle[type] = NULL;
3894 ulds[type].add = NULL;
3895 mutex_unlock(&uld_mutex);
3896 return 0;
3897}
3898EXPORT_SYMBOL(cxgb4_unregister_uld);
3899
Vipul Pandya01bcca62013-07-04 16:10:46 +05303900/* Check if netdev on which event is occured belongs to us or not. Return
3901 * suceess (1) if it belongs otherwise failure (0).
3902 */
3903static int cxgb4_netdev(struct net_device *netdev)
3904{
3905 struct adapter *adap;
3906 int i;
3907
3908 spin_lock(&adap_rcu_lock);
3909 list_for_each_entry_rcu(adap, &adap_rcu_list, rcu_node)
3910 for (i = 0; i < MAX_NPORTS; i++)
3911 if (adap->port[i] == netdev) {
3912 spin_unlock(&adap_rcu_lock);
3913 return 1;
3914 }
3915 spin_unlock(&adap_rcu_lock);
3916 return 0;
3917}
3918
3919static int clip_add(struct net_device *event_dev, struct inet6_ifaddr *ifa,
3920 unsigned long event)
3921{
3922 int ret = NOTIFY_DONE;
3923
3924 rcu_read_lock();
3925 if (cxgb4_netdev(event_dev)) {
3926 switch (event) {
3927 case NETDEV_UP:
3928 ret = cxgb4_clip_get(event_dev,
3929 (const struct in6_addr *)ifa->addr.s6_addr);
3930 if (ret < 0) {
3931 rcu_read_unlock();
3932 return ret;
3933 }
3934 ret = NOTIFY_OK;
3935 break;
3936 case NETDEV_DOWN:
3937 cxgb4_clip_release(event_dev,
3938 (const struct in6_addr *)ifa->addr.s6_addr);
3939 ret = NOTIFY_OK;
3940 break;
3941 default:
3942 break;
3943 }
3944 }
3945 rcu_read_unlock();
3946 return ret;
3947}
3948
3949static int cxgb4_inet6addr_handler(struct notifier_block *this,
3950 unsigned long event, void *data)
3951{
3952 struct inet6_ifaddr *ifa = data;
3953 struct net_device *event_dev;
3954 int ret = NOTIFY_DONE;
Vipul Pandya01bcca62013-07-04 16:10:46 +05303955 struct bonding *bond = netdev_priv(ifa->idev->dev);
Veaceslav Falico9caff1e72013-09-25 09:20:14 +02003956 struct list_head *iter;
Vipul Pandya01bcca62013-07-04 16:10:46 +05303957 struct slave *slave;
3958 struct pci_dev *first_pdev = NULL;
3959
3960 if (ifa->idev->dev->priv_flags & IFF_802_1Q_VLAN) {
3961 event_dev = vlan_dev_real_dev(ifa->idev->dev);
3962 ret = clip_add(event_dev, ifa, event);
3963 } else if (ifa->idev->dev->flags & IFF_MASTER) {
3964 /* It is possible that two different adapters are bonded in one
3965 * bond. We need to find such different adapters and add clip
3966 * in all of them only once.
3967 */
3968 read_lock(&bond->lock);
Veaceslav Falico9caff1e72013-09-25 09:20:14 +02003969 bond_for_each_slave(bond, slave, iter) {
Vipul Pandya01bcca62013-07-04 16:10:46 +05303970 if (!first_pdev) {
3971 ret = clip_add(slave->dev, ifa, event);
3972 /* If clip_add is success then only initialize
3973 * first_pdev since it means it is our device
3974 */
3975 if (ret == NOTIFY_OK)
3976 first_pdev = to_pci_dev(
3977 slave->dev->dev.parent);
3978 } else if (first_pdev !=
3979 to_pci_dev(slave->dev->dev.parent))
3980 ret = clip_add(slave->dev, ifa, event);
3981 }
3982 read_unlock(&bond->lock);
3983 } else
3984 ret = clip_add(ifa->idev->dev, ifa, event);
3985
3986 return ret;
3987}
3988
3989static struct notifier_block cxgb4_inet6addr_notifier = {
3990 .notifier_call = cxgb4_inet6addr_handler
3991};
3992
3993/* Retrieves IPv6 addresses from a root device (bond, vlan) associated with
3994 * a physical device.
3995 * The physical device reference is needed to send the actul CLIP command.
3996 */
3997static int update_dev_clip(struct net_device *root_dev, struct net_device *dev)
3998{
3999 struct inet6_dev *idev = NULL;
4000 struct inet6_ifaddr *ifa;
4001 int ret = 0;
4002
4003 idev = __in6_dev_get(root_dev);
4004 if (!idev)
4005 return ret;
4006
4007 read_lock_bh(&idev->lock);
4008 list_for_each_entry(ifa, &idev->addr_list, if_list) {
4009 ret = cxgb4_clip_get(dev,
4010 (const struct in6_addr *)ifa->addr.s6_addr);
4011 if (ret < 0)
4012 break;
4013 }
4014 read_unlock_bh(&idev->lock);
4015
4016 return ret;
4017}
4018
4019static int update_root_dev_clip(struct net_device *dev)
4020{
4021 struct net_device *root_dev = NULL;
4022 int i, ret = 0;
4023
4024 /* First populate the real net device's IPv6 addresses */
4025 ret = update_dev_clip(dev, dev);
4026 if (ret)
4027 return ret;
4028
4029 /* Parse all bond and vlan devices layered on top of the physical dev */
4030 for (i = 0; i < VLAN_N_VID; i++) {
4031 root_dev = __vlan_find_dev_deep(dev, htons(ETH_P_8021Q), i);
4032 if (!root_dev)
4033 continue;
4034
4035 ret = update_dev_clip(root_dev, dev);
4036 if (ret)
4037 break;
4038 }
4039 return ret;
4040}
4041
4042static void update_clip(const struct adapter *adap)
4043{
4044 int i;
4045 struct net_device *dev;
4046 int ret;
4047
4048 rcu_read_lock();
4049
4050 for (i = 0; i < MAX_NPORTS; i++) {
4051 dev = adap->port[i];
4052 ret = 0;
4053
4054 if (dev)
4055 ret = update_root_dev_clip(dev);
4056
4057 if (ret < 0)
4058 break;
4059 }
4060 rcu_read_unlock();
4061}
4062
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004063/**
4064 * cxgb_up - enable the adapter
4065 * @adap: adapter being enabled
4066 *
4067 * Called when the first port is enabled, this function performs the
4068 * actions necessary to make an adapter operational, such as completing
4069 * the initialization of HW modules, and enabling interrupts.
4070 *
4071 * Must be called with the rtnl lock held.
4072 */
4073static int cxgb_up(struct adapter *adap)
4074{
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00004075 int err;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004076
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00004077 err = setup_sge_queues(adap);
4078 if (err)
4079 goto out;
4080 err = setup_rss(adap);
4081 if (err)
4082 goto freeq;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004083
4084 if (adap->flags & USING_MSIX) {
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00004085 name_msix_vecs(adap);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004086 err = request_irq(adap->msix_info[0].vec, t4_nondata_intr, 0,
4087 adap->msix_info[0].desc, adap);
4088 if (err)
4089 goto irq_err;
4090
4091 err = request_msix_queue_irqs(adap);
4092 if (err) {
4093 free_irq(adap->msix_info[0].vec, adap);
4094 goto irq_err;
4095 }
4096 } else {
4097 err = request_irq(adap->pdev->irq, t4_intr_handler(adap),
4098 (adap->flags & USING_MSI) ? 0 : IRQF_SHARED,
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +00004099 adap->port[0]->name, adap);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004100 if (err)
4101 goto irq_err;
4102 }
4103 enable_rx(adap);
4104 t4_sge_start(adap);
4105 t4_intr_enable(adap);
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00004106 adap->flags |= FULL_INIT_DONE;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004107 notify_ulds(adap, CXGB4_STATE_UP);
Vipul Pandya01bcca62013-07-04 16:10:46 +05304108 update_clip(adap);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004109 out:
4110 return err;
4111 irq_err:
4112 dev_err(adap->pdev_dev, "request_irq failed, err %d\n", err);
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00004113 freeq:
4114 t4_free_sge_resources(adap);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004115 goto out;
4116}
4117
4118static void cxgb_down(struct adapter *adapter)
4119{
4120 t4_intr_disable(adapter);
4121 cancel_work_sync(&adapter->tid_release_task);
Vipul Pandya881806b2012-05-18 15:29:24 +05304122 cancel_work_sync(&adapter->db_full_task);
4123 cancel_work_sync(&adapter->db_drop_task);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004124 adapter->tid_release_task_busy = false;
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00004125 adapter->tid_release_head = NULL;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004126
4127 if (adapter->flags & USING_MSIX) {
4128 free_msix_queue_irqs(adapter);
4129 free_irq(adapter->msix_info[0].vec, adapter);
4130 } else
4131 free_irq(adapter->pdev->irq, adapter);
4132 quiesce_rx(adapter);
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00004133 t4_sge_stop(adapter);
4134 t4_free_sge_resources(adapter);
4135 adapter->flags &= ~FULL_INIT_DONE;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004136}
4137
4138/*
4139 * net_device operations
4140 */
4141static int cxgb_open(struct net_device *dev)
4142{
4143 int err;
4144 struct port_info *pi = netdev_priv(dev);
4145 struct adapter *adapter = pi->adapter;
4146
Dimitris Michailidis6a3c8692011-01-19 15:29:05 +00004147 netif_carrier_off(dev);
4148
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00004149 if (!(adapter->flags & FULL_INIT_DONE)) {
4150 err = cxgb_up(adapter);
4151 if (err < 0)
4152 return err;
4153 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004154
Dimitris Michailidisf68707b2010-06-18 10:05:32 +00004155 err = link_start(dev);
4156 if (!err)
4157 netif_tx_start_all_queues(dev);
4158 return err;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004159}
4160
4161static int cxgb_close(struct net_device *dev)
4162{
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004163 struct port_info *pi = netdev_priv(dev);
4164 struct adapter *adapter = pi->adapter;
4165
4166 netif_tx_stop_all_queues(dev);
4167 netif_carrier_off(dev);
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00004168 return t4_enable_vi(adapter, adapter->fn, pi->viid, false, false);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004169}
4170
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00004171/* Return an error number if the indicated filter isn't writable ...
4172 */
4173static int writable_filter(struct filter_entry *f)
4174{
4175 if (f->locked)
4176 return -EPERM;
4177 if (f->pending)
4178 return -EBUSY;
4179
4180 return 0;
4181}
4182
4183/* Delete the filter at the specified index (if valid). The checks for all
4184 * the common problems with doing this like the filter being locked, currently
4185 * pending in another operation, etc.
4186 */
4187static int delete_filter(struct adapter *adapter, unsigned int fidx)
4188{
4189 struct filter_entry *f;
4190 int ret;
4191
Vipul Pandyadca4fae2012-12-10 09:30:53 +00004192 if (fidx >= adapter->tids.nftids + adapter->tids.nsftids)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00004193 return -EINVAL;
4194
4195 f = &adapter->tids.ftid_tab[fidx];
4196 ret = writable_filter(f);
4197 if (ret)
4198 return ret;
4199 if (f->valid)
4200 return del_filter_wr(adapter, fidx);
4201
4202 return 0;
4203}
4204
Vipul Pandyadca4fae2012-12-10 09:30:53 +00004205int cxgb4_create_server_filter(const struct net_device *dev, unsigned int stid,
Vipul Pandya793dad92012-12-10 09:30:56 +00004206 __be32 sip, __be16 sport, __be16 vlan,
4207 unsigned int queue, unsigned char port, unsigned char mask)
Vipul Pandyadca4fae2012-12-10 09:30:53 +00004208{
4209 int ret;
4210 struct filter_entry *f;
4211 struct adapter *adap;
4212 int i;
4213 u8 *val;
4214
4215 adap = netdev2adap(dev);
4216
Vipul Pandya1cab7752012-12-10 09:30:55 +00004217 /* Adjust stid to correct filter index */
Kumar Sanghvi470c60c2013-12-18 16:38:21 +05304218 stid -= adap->tids.sftid_base;
Vipul Pandya1cab7752012-12-10 09:30:55 +00004219 stid += adap->tids.nftids;
4220
Vipul Pandyadca4fae2012-12-10 09:30:53 +00004221 /* Check to make sure the filter requested is writable ...
4222 */
4223 f = &adap->tids.ftid_tab[stid];
4224 ret = writable_filter(f);
4225 if (ret)
4226 return ret;
4227
4228 /* Clear out any old resources being used by the filter before
4229 * we start constructing the new filter.
4230 */
4231 if (f->valid)
4232 clear_filter(adap, f);
4233
4234 /* Clear out filter specifications */
4235 memset(&f->fs, 0, sizeof(struct ch_filter_specification));
4236 f->fs.val.lport = cpu_to_be16(sport);
4237 f->fs.mask.lport = ~0;
4238 val = (u8 *)&sip;
Vipul Pandya793dad92012-12-10 09:30:56 +00004239 if ((val[0] | val[1] | val[2] | val[3]) != 0) {
Vipul Pandyadca4fae2012-12-10 09:30:53 +00004240 for (i = 0; i < 4; i++) {
4241 f->fs.val.lip[i] = val[i];
4242 f->fs.mask.lip[i] = ~0;
4243 }
Kumar Sanghvidcf7b6f2013-12-18 16:38:23 +05304244 if (adap->params.tp.vlan_pri_map & F_PORT) {
Vipul Pandya793dad92012-12-10 09:30:56 +00004245 f->fs.val.iport = port;
4246 f->fs.mask.iport = mask;
4247 }
4248 }
Vipul Pandyadca4fae2012-12-10 09:30:53 +00004249
Kumar Sanghvidcf7b6f2013-12-18 16:38:23 +05304250 if (adap->params.tp.vlan_pri_map & F_PROTOCOL) {
Kumar Sanghvi7c89e552013-12-18 16:38:20 +05304251 f->fs.val.proto = IPPROTO_TCP;
4252 f->fs.mask.proto = ~0;
4253 }
4254
Vipul Pandyadca4fae2012-12-10 09:30:53 +00004255 f->fs.dirsteer = 1;
4256 f->fs.iq = queue;
4257 /* Mark filter as locked */
4258 f->locked = 1;
4259 f->fs.rpttid = 1;
4260
4261 ret = set_filter_wr(adap, stid);
4262 if (ret) {
4263 clear_filter(adap, f);
4264 return ret;
4265 }
4266
4267 return 0;
4268}
4269EXPORT_SYMBOL(cxgb4_create_server_filter);
4270
4271int cxgb4_remove_server_filter(const struct net_device *dev, unsigned int stid,
4272 unsigned int queue, bool ipv6)
4273{
4274 int ret;
4275 struct filter_entry *f;
4276 struct adapter *adap;
4277
4278 adap = netdev2adap(dev);
Vipul Pandya1cab7752012-12-10 09:30:55 +00004279
4280 /* Adjust stid to correct filter index */
Kumar Sanghvi470c60c2013-12-18 16:38:21 +05304281 stid -= adap->tids.sftid_base;
Vipul Pandya1cab7752012-12-10 09:30:55 +00004282 stid += adap->tids.nftids;
4283
Vipul Pandyadca4fae2012-12-10 09:30:53 +00004284 f = &adap->tids.ftid_tab[stid];
4285 /* Unlock the filter */
4286 f->locked = 0;
4287
4288 ret = delete_filter(adap, stid);
4289 if (ret)
4290 return ret;
4291
4292 return 0;
4293}
4294EXPORT_SYMBOL(cxgb4_remove_server_filter);
4295
Dimitris Michailidisf5152c92010-07-07 16:11:25 +00004296static struct rtnl_link_stats64 *cxgb_get_stats(struct net_device *dev,
4297 struct rtnl_link_stats64 *ns)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004298{
4299 struct port_stats stats;
4300 struct port_info *p = netdev_priv(dev);
4301 struct adapter *adapter = p->adapter;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004302
Gavin Shan9fe6cb52014-01-23 12:27:35 +08004303 /* Block retrieving statistics during EEH error
4304 * recovery. Otherwise, the recovery might fail
4305 * and the PCI device will be removed permanently
4306 */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004307 spin_lock(&adapter->stats_lock);
Gavin Shan9fe6cb52014-01-23 12:27:35 +08004308 if (!netif_device_present(dev)) {
4309 spin_unlock(&adapter->stats_lock);
4310 return ns;
4311 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004312 t4_get_port_stats(adapter, p->tx_chan, &stats);
4313 spin_unlock(&adapter->stats_lock);
4314
4315 ns->tx_bytes = stats.tx_octets;
4316 ns->tx_packets = stats.tx_frames;
4317 ns->rx_bytes = stats.rx_octets;
4318 ns->rx_packets = stats.rx_frames;
4319 ns->multicast = stats.rx_mcast_frames;
4320
4321 /* detailed rx_errors */
4322 ns->rx_length_errors = stats.rx_jabber + stats.rx_too_long +
4323 stats.rx_runt;
4324 ns->rx_over_errors = 0;
4325 ns->rx_crc_errors = stats.rx_fcs_err;
4326 ns->rx_frame_errors = stats.rx_symbol_err;
4327 ns->rx_fifo_errors = stats.rx_ovflow0 + stats.rx_ovflow1 +
4328 stats.rx_ovflow2 + stats.rx_ovflow3 +
4329 stats.rx_trunc0 + stats.rx_trunc1 +
4330 stats.rx_trunc2 + stats.rx_trunc3;
4331 ns->rx_missed_errors = 0;
4332
4333 /* detailed tx_errors */
4334 ns->tx_aborted_errors = 0;
4335 ns->tx_carrier_errors = 0;
4336 ns->tx_fifo_errors = 0;
4337 ns->tx_heartbeat_errors = 0;
4338 ns->tx_window_errors = 0;
4339
4340 ns->tx_errors = stats.tx_error_frames;
4341 ns->rx_errors = stats.rx_symbol_err + stats.rx_fcs_err +
4342 ns->rx_length_errors + stats.rx_len_err + ns->rx_fifo_errors;
4343 return ns;
4344}
4345
4346static int cxgb_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
4347{
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00004348 unsigned int mbox;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004349 int ret = 0, prtad, devad;
4350 struct port_info *pi = netdev_priv(dev);
4351 struct mii_ioctl_data *data = (struct mii_ioctl_data *)&req->ifr_data;
4352
4353 switch (cmd) {
4354 case SIOCGMIIPHY:
4355 if (pi->mdio_addr < 0)
4356 return -EOPNOTSUPP;
4357 data->phy_id = pi->mdio_addr;
4358 break;
4359 case SIOCGMIIREG:
4360 case SIOCSMIIREG:
4361 if (mdio_phy_id_is_c45(data->phy_id)) {
4362 prtad = mdio_phy_id_prtad(data->phy_id);
4363 devad = mdio_phy_id_devad(data->phy_id);
4364 } else if (data->phy_id < 32) {
4365 prtad = data->phy_id;
4366 devad = 0;
4367 data->reg_num &= 0x1f;
4368 } else
4369 return -EINVAL;
4370
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00004371 mbox = pi->adapter->fn;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004372 if (cmd == SIOCGMIIREG)
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00004373 ret = t4_mdio_rd(pi->adapter, mbox, prtad, devad,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004374 data->reg_num, &data->val_out);
4375 else
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00004376 ret = t4_mdio_wr(pi->adapter, mbox, prtad, devad,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004377 data->reg_num, data->val_in);
4378 break;
4379 default:
4380 return -EOPNOTSUPP;
4381 }
4382 return ret;
4383}
4384
4385static void cxgb_set_rxmode(struct net_device *dev)
4386{
4387 /* unfortunately we can't return errors to the stack */
4388 set_rxmode(dev, -1, false);
4389}
4390
4391static int cxgb_change_mtu(struct net_device *dev, int new_mtu)
4392{
4393 int ret;
4394 struct port_info *pi = netdev_priv(dev);
4395
4396 if (new_mtu < 81 || new_mtu > MAX_MTU) /* accommodate SACK */
4397 return -EINVAL;
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00004398 ret = t4_set_rxmode(pi->adapter, pi->adapter->fn, pi->viid, new_mtu, -1,
4399 -1, -1, -1, true);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004400 if (!ret)
4401 dev->mtu = new_mtu;
4402 return ret;
4403}
4404
4405static int cxgb_set_mac_addr(struct net_device *dev, void *p)
4406{
4407 int ret;
4408 struct sockaddr *addr = p;
4409 struct port_info *pi = netdev_priv(dev);
4410
4411 if (!is_valid_ether_addr(addr->sa_data))
Danny Kukawka504f9b52012-02-21 02:07:49 +00004412 return -EADDRNOTAVAIL;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004413
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00004414 ret = t4_change_mac(pi->adapter, pi->adapter->fn, pi->viid,
4415 pi->xact_addr_filt, addr->sa_data, true, true);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004416 if (ret < 0)
4417 return ret;
4418
4419 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
4420 pi->xact_addr_filt = ret;
4421 return 0;
4422}
4423
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004424#ifdef CONFIG_NET_POLL_CONTROLLER
4425static void cxgb_netpoll(struct net_device *dev)
4426{
4427 struct port_info *pi = netdev_priv(dev);
4428 struct adapter *adap = pi->adapter;
4429
4430 if (adap->flags & USING_MSIX) {
4431 int i;
4432 struct sge_eth_rxq *rx = &adap->sge.ethrxq[pi->first_qset];
4433
4434 for (i = pi->nqsets; i; i--, rx++)
4435 t4_sge_intr_msix(0, &rx->rspq);
4436 } else
4437 t4_intr_handler(adap)(0, adap);
4438}
4439#endif
4440
4441static const struct net_device_ops cxgb4_netdev_ops = {
4442 .ndo_open = cxgb_open,
4443 .ndo_stop = cxgb_close,
4444 .ndo_start_xmit = t4_eth_xmit,
Dimitris Michailidis9be793b2010-06-18 10:05:31 +00004445 .ndo_get_stats64 = cxgb_get_stats,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004446 .ndo_set_rx_mode = cxgb_set_rxmode,
4447 .ndo_set_mac_address = cxgb_set_mac_addr,
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00004448 .ndo_set_features = cxgb_set_features,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004449 .ndo_validate_addr = eth_validate_addr,
4450 .ndo_do_ioctl = cxgb_ioctl,
4451 .ndo_change_mtu = cxgb_change_mtu,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004452#ifdef CONFIG_NET_POLL_CONTROLLER
4453 .ndo_poll_controller = cxgb_netpoll,
4454#endif
4455};
4456
4457void t4_fatal_err(struct adapter *adap)
4458{
4459 t4_set_reg_field(adap, SGE_CONTROL, GLOBALENABLE, 0);
4460 t4_intr_disable(adap);
4461 dev_alert(adap->pdev_dev, "encountered fatal error, adapter stopped\n");
4462}
4463
4464static void setup_memwin(struct adapter *adap)
4465{
Santosh Rastapur19dd37b2013-03-14 05:08:53 +00004466 u32 bar0, mem_win0_base, mem_win1_base, mem_win2_base;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004467
4468 bar0 = pci_resource_start(adap->pdev, 0); /* truncation intentional */
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05304469 if (is_t4(adap->params.chip)) {
Santosh Rastapur19dd37b2013-03-14 05:08:53 +00004470 mem_win0_base = bar0 + MEMWIN0_BASE;
4471 mem_win1_base = bar0 + MEMWIN1_BASE;
4472 mem_win2_base = bar0 + MEMWIN2_BASE;
4473 } else {
4474 /* For T5, only relative offset inside the PCIe BAR is passed */
4475 mem_win0_base = MEMWIN0_BASE;
4476 mem_win1_base = MEMWIN1_BASE_T5;
4477 mem_win2_base = MEMWIN2_BASE_T5;
4478 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004479 t4_write_reg(adap, PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_BASE_WIN, 0),
Santosh Rastapur19dd37b2013-03-14 05:08:53 +00004480 mem_win0_base | BIR(0) |
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004481 WINDOW(ilog2(MEMWIN0_APERTURE) - 10));
4482 t4_write_reg(adap, PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_BASE_WIN, 1),
Santosh Rastapur19dd37b2013-03-14 05:08:53 +00004483 mem_win1_base | BIR(0) |
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004484 WINDOW(ilog2(MEMWIN1_APERTURE) - 10));
4485 t4_write_reg(adap, PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_BASE_WIN, 2),
Santosh Rastapur19dd37b2013-03-14 05:08:53 +00004486 mem_win2_base | BIR(0) |
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004487 WINDOW(ilog2(MEMWIN2_APERTURE) - 10));
Vipul Pandya636f9d32012-09-26 02:39:39 +00004488}
4489
4490static void setup_memwin_rdma(struct adapter *adap)
4491{
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00004492 if (adap->vres.ocq.size) {
4493 unsigned int start, sz_kb;
4494
4495 start = pci_resource_start(adap->pdev, 2) +
4496 OCQ_WIN_OFFSET(adap->pdev, &adap->vres);
4497 sz_kb = roundup_pow_of_two(adap->vres.ocq.size) >> 10;
4498 t4_write_reg(adap,
4499 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_BASE_WIN, 3),
4500 start | BIR(1) | WINDOW(ilog2(sz_kb)));
4501 t4_write_reg(adap,
4502 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET, 3),
4503 adap->vres.ocq.start);
4504 t4_read_reg(adap,
4505 PCIE_MEM_ACCESS_REG(PCIE_MEM_ACCESS_OFFSET, 3));
4506 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004507}
4508
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00004509static int adap_init1(struct adapter *adap, struct fw_caps_config_cmd *c)
4510{
4511 u32 v;
4512 int ret;
4513
4514 /* get device capabilities */
4515 memset(c, 0, sizeof(*c));
4516 c->op_to_write = htonl(FW_CMD_OP(FW_CAPS_CONFIG_CMD) |
4517 FW_CMD_REQUEST | FW_CMD_READ);
Naresh Kumar Innace91a922012-11-15 22:41:17 +05304518 c->cfvalid_to_len16 = htonl(FW_LEN16(*c));
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00004519 ret = t4_wr_mbox(adap, adap->fn, c, sizeof(*c), c);
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00004520 if (ret < 0)
4521 return ret;
4522
4523 /* select capabilities we'll be using */
4524 if (c->niccaps & htons(FW_CAPS_CONFIG_NIC_VM)) {
4525 if (!vf_acls)
4526 c->niccaps ^= htons(FW_CAPS_CONFIG_NIC_VM);
4527 else
4528 c->niccaps = htons(FW_CAPS_CONFIG_NIC_VM);
4529 } else if (vf_acls) {
4530 dev_err(adap->pdev_dev, "virtualization ACLs not supported");
4531 return ret;
4532 }
4533 c->op_to_write = htonl(FW_CMD_OP(FW_CAPS_CONFIG_CMD) |
4534 FW_CMD_REQUEST | FW_CMD_WRITE);
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00004535 ret = t4_wr_mbox(adap, adap->fn, c, sizeof(*c), NULL);
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00004536 if (ret < 0)
4537 return ret;
4538
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00004539 ret = t4_config_glbl_rss(adap, adap->fn,
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00004540 FW_RSS_GLB_CONFIG_CMD_MODE_BASICVIRTUAL,
4541 FW_RSS_GLB_CONFIG_CMD_TNLMAPEN |
4542 FW_RSS_GLB_CONFIG_CMD_TNLALLLKP);
4543 if (ret < 0)
4544 return ret;
4545
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00004546 ret = t4_cfg_pfvf(adap, adap->fn, adap->fn, 0, MAX_EGRQ, 64, MAX_INGQ,
4547 0, 0, 4, 0xf, 0xf, 16, FW_CMD_CAP_PF, FW_CMD_CAP_PF);
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00004548 if (ret < 0)
4549 return ret;
4550
4551 t4_sge_init(adap);
4552
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00004553 /* tweak some settings */
4554 t4_write_reg(adap, TP_SHIFT_CNT, 0x64f8849);
4555 t4_write_reg(adap, ULP_RX_TDDP_PSZ, HPZ0(PAGE_SHIFT - 12));
4556 t4_write_reg(adap, TP_PIO_ADDR, TP_INGRESS_CONFIG);
4557 v = t4_read_reg(adap, TP_PIO_DATA);
4558 t4_write_reg(adap, TP_PIO_DATA, v & ~CSUM_HAS_PSEUDO_HDR);
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00004559
Vipul Pandyadca4fae2012-12-10 09:30:53 +00004560 /* first 4 Tx modulation queues point to consecutive Tx channels */
4561 adap->params.tp.tx_modq_map = 0xE4;
4562 t4_write_reg(adap, A_TP_TX_MOD_QUEUE_REQ_MAP,
4563 V_TX_MOD_QUEUE_REQ_MAP(adap->params.tp.tx_modq_map));
4564
4565 /* associate each Tx modulation queue with consecutive Tx channels */
4566 v = 0x84218421;
4567 t4_write_indirect(adap, TP_PIO_ADDR, TP_PIO_DATA,
4568 &v, 1, A_TP_TX_SCHED_HDR);
4569 t4_write_indirect(adap, TP_PIO_ADDR, TP_PIO_DATA,
4570 &v, 1, A_TP_TX_SCHED_FIFO);
4571 t4_write_indirect(adap, TP_PIO_ADDR, TP_PIO_DATA,
4572 &v, 1, A_TP_TX_SCHED_PCMD);
4573
4574#define T4_TX_MODQ_10G_WEIGHT_DEFAULT 16 /* in KB units */
4575 if (is_offload(adap)) {
4576 t4_write_reg(adap, A_TP_TX_MOD_QUEUE_WEIGHT0,
4577 V_TX_MODQ_WEIGHT0(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
4578 V_TX_MODQ_WEIGHT1(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
4579 V_TX_MODQ_WEIGHT2(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
4580 V_TX_MODQ_WEIGHT3(T4_TX_MODQ_10G_WEIGHT_DEFAULT));
4581 t4_write_reg(adap, A_TP_TX_MOD_CHANNEL_WEIGHT,
4582 V_TX_MODQ_WEIGHT0(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
4583 V_TX_MODQ_WEIGHT1(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
4584 V_TX_MODQ_WEIGHT2(T4_TX_MODQ_10G_WEIGHT_DEFAULT) |
4585 V_TX_MODQ_WEIGHT3(T4_TX_MODQ_10G_WEIGHT_DEFAULT));
4586 }
4587
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00004588 /* get basic stuff going */
4589 return t4_early_init(adap, adap->fn);
Dimitris Michailidis02b5fb82010-06-18 10:05:28 +00004590}
4591
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004592/*
4593 * Max # of ATIDs. The absolute HW max is 16K but we keep it lower.
4594 */
4595#define MAX_ATIDS 8192U
4596
4597/*
4598 * Phase 0 of initialization: contact FW, obtain config, perform basic init.
Vipul Pandya636f9d32012-09-26 02:39:39 +00004599 *
4600 * If the firmware we're dealing with has Configuration File support, then
4601 * we use that to perform all configuration
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004602 */
Vipul Pandya636f9d32012-09-26 02:39:39 +00004603
4604/*
4605 * Tweak configuration based on module parameters, etc. Most of these have
4606 * defaults assigned to them by Firmware Configuration Files (if we're using
4607 * them) but need to be explicitly set if we're using hard-coded
4608 * initialization. But even in the case of using Firmware Configuration
4609 * Files, we'd like to expose the ability to change these via module
4610 * parameters so these are essentially common tweaks/settings for
4611 * Configuration Files and hard-coded initialization ...
4612 */
4613static int adap_init0_tweaks(struct adapter *adapter)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004614{
Vipul Pandya636f9d32012-09-26 02:39:39 +00004615 /*
4616 * Fix up various Host-Dependent Parameters like Page Size, Cache
4617 * Line Size, etc. The firmware default is for a 4KB Page Size and
4618 * 64B Cache Line Size ...
4619 */
4620 t4_fixup_host_params(adapter, PAGE_SIZE, L1_CACHE_BYTES);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004621
Vipul Pandya636f9d32012-09-26 02:39:39 +00004622 /*
4623 * Process module parameters which affect early initialization.
4624 */
4625 if (rx_dma_offset != 2 && rx_dma_offset != 0) {
4626 dev_err(&adapter->pdev->dev,
4627 "Ignoring illegal rx_dma_offset=%d, using 2\n",
4628 rx_dma_offset);
4629 rx_dma_offset = 2;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004630 }
Vipul Pandya636f9d32012-09-26 02:39:39 +00004631 t4_set_reg_field(adapter, SGE_CONTROL,
4632 PKTSHIFT_MASK,
4633 PKTSHIFT(rx_dma_offset));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004634
Vipul Pandya636f9d32012-09-26 02:39:39 +00004635 /*
4636 * Don't include the "IP Pseudo Header" in CPL_RX_PKT checksums: Linux
4637 * adds the pseudo header itself.
4638 */
4639 t4_tp_wr_bits_indirect(adapter, TP_INGRESS_CONFIG,
4640 CSUM_HAS_PSEUDO_HDR, 0);
4641
4642 return 0;
4643}
4644
4645/*
4646 * Attempt to initialize the adapter via a Firmware Configuration File.
4647 */
4648static int adap_init0_config(struct adapter *adapter, int reset)
4649{
4650 struct fw_caps_config_cmd caps_cmd;
4651 const struct firmware *cf;
4652 unsigned long mtype = 0, maddr = 0;
4653 u32 finiver, finicsum, cfcsum;
Hariprasad Shenai16e47622013-12-03 17:05:58 +05304654 int ret;
4655 int config_issued = 0;
Santosh Rastapur0a57a532013-03-14 05:08:49 +00004656 char *fw_config_file, fw_config_file_path[256];
Hariprasad Shenai16e47622013-12-03 17:05:58 +05304657 char *config_name = NULL;
Vipul Pandya636f9d32012-09-26 02:39:39 +00004658
4659 /*
4660 * Reset device if necessary.
4661 */
4662 if (reset) {
4663 ret = t4_fw_reset(adapter, adapter->mbox,
4664 PIORSTMODE | PIORST);
4665 if (ret < 0)
4666 goto bye;
4667 }
4668
4669 /*
4670 * If we have a T4 configuration file under /lib/firmware/cxgb4/,
4671 * then use that. Otherwise, use the configuration file stored
4672 * in the adapter flash ...
4673 */
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05304674 switch (CHELSIO_CHIP_VERSION(adapter->params.chip)) {
Santosh Rastapur0a57a532013-03-14 05:08:49 +00004675 case CHELSIO_T4:
Hariprasad Shenai16e47622013-12-03 17:05:58 +05304676 fw_config_file = FW4_CFNAME;
Santosh Rastapur0a57a532013-03-14 05:08:49 +00004677 break;
4678 case CHELSIO_T5:
4679 fw_config_file = FW5_CFNAME;
4680 break;
4681 default:
4682 dev_err(adapter->pdev_dev, "Device %d is not supported\n",
4683 adapter->pdev->device);
4684 ret = -EINVAL;
4685 goto bye;
4686 }
4687
4688 ret = request_firmware(&cf, fw_config_file, adapter->pdev_dev);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004689 if (ret < 0) {
Hariprasad Shenai16e47622013-12-03 17:05:58 +05304690 config_name = "On FLASH";
Vipul Pandya636f9d32012-09-26 02:39:39 +00004691 mtype = FW_MEMTYPE_CF_FLASH;
4692 maddr = t4_flash_cfg_addr(adapter);
4693 } else {
4694 u32 params[7], val[7];
4695
Hariprasad Shenai16e47622013-12-03 17:05:58 +05304696 sprintf(fw_config_file_path,
4697 "/lib/firmware/%s", fw_config_file);
4698 config_name = fw_config_file_path;
4699
Vipul Pandya636f9d32012-09-26 02:39:39 +00004700 if (cf->size >= FLASH_CFG_MAX_SIZE)
4701 ret = -ENOMEM;
4702 else {
4703 params[0] = (FW_PARAMS_MNEM(FW_PARAMS_MNEM_DEV) |
4704 FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DEV_CF));
4705 ret = t4_query_params(adapter, adapter->mbox,
4706 adapter->fn, 0, 1, params, val);
4707 if (ret == 0) {
4708 /*
4709 * For t4_memory_write() below addresses and
4710 * sizes have to be in terms of multiples of 4
4711 * bytes. So, if the Configuration File isn't
4712 * a multiple of 4 bytes in length we'll have
4713 * to write that out separately since we can't
4714 * guarantee that the bytes following the
4715 * residual byte in the buffer returned by
4716 * request_firmware() are zeroed out ...
4717 */
4718 size_t resid = cf->size & 0x3;
4719 size_t size = cf->size & ~0x3;
4720 __be32 *data = (__be32 *)cf->data;
4721
4722 mtype = FW_PARAMS_PARAM_Y_GET(val[0]);
4723 maddr = FW_PARAMS_PARAM_Z_GET(val[0]) << 16;
4724
4725 ret = t4_memory_write(adapter, mtype, maddr,
4726 size, data);
4727 if (ret == 0 && resid != 0) {
4728 union {
4729 __be32 word;
4730 char buf[4];
4731 } last;
4732 int i;
4733
4734 last.word = data[size >> 2];
4735 for (i = resid; i < 4; i++)
4736 last.buf[i] = 0;
4737 ret = t4_memory_write(adapter, mtype,
4738 maddr + size,
4739 4, &last.word);
4740 }
4741 }
4742 }
4743
4744 release_firmware(cf);
4745 if (ret)
4746 goto bye;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004747 }
4748
Vipul Pandya636f9d32012-09-26 02:39:39 +00004749 /*
4750 * Issue a Capability Configuration command to the firmware to get it
4751 * to parse the Configuration File. We don't use t4_fw_config_file()
4752 * because we want the ability to modify various features after we've
4753 * processed the configuration file ...
4754 */
4755 memset(&caps_cmd, 0, sizeof(caps_cmd));
4756 caps_cmd.op_to_write =
4757 htonl(FW_CMD_OP(FW_CAPS_CONFIG_CMD) |
4758 FW_CMD_REQUEST |
4759 FW_CMD_READ);
Naresh Kumar Innace91a922012-11-15 22:41:17 +05304760 caps_cmd.cfvalid_to_len16 =
Vipul Pandya636f9d32012-09-26 02:39:39 +00004761 htonl(FW_CAPS_CONFIG_CMD_CFVALID |
4762 FW_CAPS_CONFIG_CMD_MEMTYPE_CF(mtype) |
4763 FW_CAPS_CONFIG_CMD_MEMADDR64K_CF(maddr >> 16) |
4764 FW_LEN16(caps_cmd));
4765 ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd, sizeof(caps_cmd),
4766 &caps_cmd);
Hariprasad Shenai16e47622013-12-03 17:05:58 +05304767
4768 /* If the CAPS_CONFIG failed with an ENOENT (for a Firmware
4769 * Configuration File in FLASH), our last gasp effort is to use the
4770 * Firmware Configuration File which is embedded in the firmware. A
4771 * very few early versions of the firmware didn't have one embedded
4772 * but we can ignore those.
4773 */
4774 if (ret == -ENOENT) {
4775 memset(&caps_cmd, 0, sizeof(caps_cmd));
4776 caps_cmd.op_to_write =
4777 htonl(FW_CMD_OP(FW_CAPS_CONFIG_CMD) |
4778 FW_CMD_REQUEST |
4779 FW_CMD_READ);
4780 caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
4781 ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd,
4782 sizeof(caps_cmd), &caps_cmd);
4783 config_name = "Firmware Default";
4784 }
4785
4786 config_issued = 1;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004787 if (ret < 0)
4788 goto bye;
4789
Vipul Pandya636f9d32012-09-26 02:39:39 +00004790 finiver = ntohl(caps_cmd.finiver);
4791 finicsum = ntohl(caps_cmd.finicsum);
4792 cfcsum = ntohl(caps_cmd.cfcsum);
4793 if (finicsum != cfcsum)
4794 dev_warn(adapter->pdev_dev, "Configuration File checksum "\
4795 "mismatch: [fini] csum=%#x, computed csum=%#x\n",
4796 finicsum, cfcsum);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004797
Vipul Pandya636f9d32012-09-26 02:39:39 +00004798 /*
Vipul Pandya636f9d32012-09-26 02:39:39 +00004799 * And now tell the firmware to use the configuration we just loaded.
4800 */
4801 caps_cmd.op_to_write =
4802 htonl(FW_CMD_OP(FW_CAPS_CONFIG_CMD) |
4803 FW_CMD_REQUEST |
4804 FW_CMD_WRITE);
Naresh Kumar Innace91a922012-11-15 22:41:17 +05304805 caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
Vipul Pandya636f9d32012-09-26 02:39:39 +00004806 ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd, sizeof(caps_cmd),
4807 NULL);
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00004808 if (ret < 0)
4809 goto bye;
4810
Vipul Pandya636f9d32012-09-26 02:39:39 +00004811 /*
4812 * Tweak configuration based on system architecture, module
4813 * parameters, etc.
4814 */
4815 ret = adap_init0_tweaks(adapter);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004816 if (ret < 0)
4817 goto bye;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004818
Vipul Pandya636f9d32012-09-26 02:39:39 +00004819 /*
4820 * And finally tell the firmware to initialize itself using the
4821 * parameters from the Configuration File.
4822 */
4823 ret = t4_fw_initialize(adapter, adapter->mbox);
4824 if (ret < 0)
4825 goto bye;
4826
4827 /*
4828 * Return successfully and note that we're operating with parameters
4829 * not supplied by the driver, rather than from hard-wired
4830 * initialization constants burried in the driver.
4831 */
4832 adapter->flags |= USING_SOFT_PARAMS;
4833 dev_info(adapter->pdev_dev, "Successfully configured using Firmware "\
Hariprasad Shenai16e47622013-12-03 17:05:58 +05304834 "Configuration File \"%s\", version %#x, computed checksum %#x\n",
4835 config_name, finiver, cfcsum);
Vipul Pandya636f9d32012-09-26 02:39:39 +00004836 return 0;
4837
4838 /*
4839 * Something bad happened. Return the error ... (If the "error"
4840 * is that there's no Configuration File on the adapter we don't
4841 * want to issue a warning since this is fairly common.)
4842 */
4843bye:
Hariprasad Shenai16e47622013-12-03 17:05:58 +05304844 if (config_issued && ret != -ENOENT)
4845 dev_warn(adapter->pdev_dev, "\"%s\" configuration file error %d\n",
4846 config_name, -ret);
Vipul Pandya636f9d32012-09-26 02:39:39 +00004847 return ret;
4848}
4849
4850/*
Vipul Pandya13ee15d2012-09-26 02:39:40 +00004851 * Attempt to initialize the adapter via hard-coded, driver supplied
4852 * parameters ...
4853 */
4854static int adap_init0_no_config(struct adapter *adapter, int reset)
4855{
4856 struct sge *s = &adapter->sge;
4857 struct fw_caps_config_cmd caps_cmd;
4858 u32 v;
4859 int i, ret;
4860
4861 /*
4862 * Reset device if necessary
4863 */
4864 if (reset) {
4865 ret = t4_fw_reset(adapter, adapter->mbox,
4866 PIORSTMODE | PIORST);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004867 if (ret < 0)
4868 goto bye;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004869 }
Dimitris Michailidisa0881ca2010-06-18 10:05:34 +00004870
Vipul Pandya13ee15d2012-09-26 02:39:40 +00004871 /*
4872 * Get device capabilities and select which we'll be using.
4873 */
4874 memset(&caps_cmd, 0, sizeof(caps_cmd));
4875 caps_cmd.op_to_write = htonl(FW_CMD_OP(FW_CAPS_CONFIG_CMD) |
4876 FW_CMD_REQUEST | FW_CMD_READ);
Naresh Kumar Innace91a922012-11-15 22:41:17 +05304877 caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
Vipul Pandya13ee15d2012-09-26 02:39:40 +00004878 ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd, sizeof(caps_cmd),
4879 &caps_cmd);
4880 if (ret < 0)
4881 goto bye;
4882
Vipul Pandya13ee15d2012-09-26 02:39:40 +00004883 if (caps_cmd.niccaps & htons(FW_CAPS_CONFIG_NIC_VM)) {
4884 if (!vf_acls)
4885 caps_cmd.niccaps ^= htons(FW_CAPS_CONFIG_NIC_VM);
4886 else
4887 caps_cmd.niccaps = htons(FW_CAPS_CONFIG_NIC_VM);
4888 } else if (vf_acls) {
4889 dev_err(adapter->pdev_dev, "virtualization ACLs not supported");
4890 goto bye;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004891 }
Vipul Pandya13ee15d2012-09-26 02:39:40 +00004892 caps_cmd.op_to_write = htonl(FW_CMD_OP(FW_CAPS_CONFIG_CMD) |
4893 FW_CMD_REQUEST | FW_CMD_WRITE);
4894 ret = t4_wr_mbox(adapter, adapter->mbox, &caps_cmd, sizeof(caps_cmd),
4895 NULL);
4896 if (ret < 0)
4897 goto bye;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004898
Vipul Pandya13ee15d2012-09-26 02:39:40 +00004899 /*
4900 * Tweak configuration based on system architecture, module
4901 * parameters, etc.
4902 */
4903 ret = adap_init0_tweaks(adapter);
4904 if (ret < 0)
4905 goto bye;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00004906
Vipul Pandya13ee15d2012-09-26 02:39:40 +00004907 /*
4908 * Select RSS Global Mode we want to use. We use "Basic Virtual"
4909 * mode which maps each Virtual Interface to its own section of
4910 * the RSS Table and we turn on all map and hash enables ...
4911 */
4912 adapter->flags |= RSS_TNLALLLOOKUP;
4913 ret = t4_config_glbl_rss(adapter, adapter->mbox,
4914 FW_RSS_GLB_CONFIG_CMD_MODE_BASICVIRTUAL,
4915 FW_RSS_GLB_CONFIG_CMD_TNLMAPEN |
4916 FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ |
4917 ((adapter->flags & RSS_TNLALLLOOKUP) ?
4918 FW_RSS_GLB_CONFIG_CMD_TNLALLLKP : 0));
4919 if (ret < 0)
4920 goto bye;
4921
4922 /*
4923 * Set up our own fundamental resource provisioning ...
4924 */
4925 ret = t4_cfg_pfvf(adapter, adapter->mbox, adapter->fn, 0,
4926 PFRES_NEQ, PFRES_NETHCTRL,
4927 PFRES_NIQFLINT, PFRES_NIQ,
4928 PFRES_TC, PFRES_NVI,
4929 FW_PFVF_CMD_CMASK_MASK,
4930 pfvfres_pmask(adapter, adapter->fn, 0),
4931 PFRES_NEXACTF,
4932 PFRES_R_CAPS, PFRES_WX_CAPS);
4933 if (ret < 0)
4934 goto bye;
4935
4936 /*
4937 * Perform low level SGE initialization. We need to do this before we
4938 * send the firmware the INITIALIZE command because that will cause
4939 * any other PF Drivers which are waiting for the Master
4940 * Initialization to proceed forward.
4941 */
4942 for (i = 0; i < SGE_NTIMERS - 1; i++)
4943 s->timer_val[i] = min(intr_holdoff[i], MAX_SGE_TIMERVAL);
4944 s->timer_val[SGE_NTIMERS - 1] = MAX_SGE_TIMERVAL;
4945 s->counter_val[0] = 1;
4946 for (i = 1; i < SGE_NCOUNTERS; i++)
4947 s->counter_val[i] = min(intr_cnt[i - 1],
4948 THRESHOLD_0_GET(THRESHOLD_0_MASK));
4949 t4_sge_init(adapter);
Casey Leedom7ee9ff92010-06-25 12:11:46 +00004950
4951#ifdef CONFIG_PCI_IOV
4952 /*
4953 * Provision resource limits for Virtual Functions. We currently
4954 * grant them all the same static resource limits except for the Port
4955 * Access Rights Mask which we're assigning based on the PF. All of
4956 * the static provisioning stuff for both the PF and VF really needs
4957 * to be managed in a persistent manner for each device which the
4958 * firmware controls.
4959 */
4960 {
4961 int pf, vf;
4962
Santosh Rastapur7d6727c2013-03-14 05:08:56 +00004963 for (pf = 0; pf < ARRAY_SIZE(num_vf); pf++) {
Casey Leedom7ee9ff92010-06-25 12:11:46 +00004964 if (num_vf[pf] <= 0)
4965 continue;
4966
4967 /* VF numbering starts at 1! */
4968 for (vf = 1; vf <= num_vf[pf]; vf++) {
Vipul Pandya13ee15d2012-09-26 02:39:40 +00004969 ret = t4_cfg_pfvf(adapter, adapter->mbox,
4970 pf, vf,
Casey Leedom7ee9ff92010-06-25 12:11:46 +00004971 VFRES_NEQ, VFRES_NETHCTRL,
4972 VFRES_NIQFLINT, VFRES_NIQ,
4973 VFRES_TC, VFRES_NVI,
Vipul Pandya1f1e4952013-01-09 07:42:49 +00004974 FW_PFVF_CMD_CMASK_MASK,
Vipul Pandya13ee15d2012-09-26 02:39:40 +00004975 pfvfres_pmask(
4976 adapter, pf, vf),
Casey Leedom7ee9ff92010-06-25 12:11:46 +00004977 VFRES_NEXACTF,
4978 VFRES_R_CAPS, VFRES_WX_CAPS);
4979 if (ret < 0)
Vipul Pandya13ee15d2012-09-26 02:39:40 +00004980 dev_warn(adapter->pdev_dev,
4981 "failed to "\
Casey Leedom7ee9ff92010-06-25 12:11:46 +00004982 "provision pf/vf=%d/%d; "
4983 "err=%d\n", pf, vf, ret);
4984 }
4985 }
4986 }
4987#endif
4988
Vipul Pandya13ee15d2012-09-26 02:39:40 +00004989 /*
4990 * Set up the default filter mode. Later we'll want to implement this
4991 * via a firmware command, etc. ... This needs to be done before the
4992 * firmare initialization command ... If the selected set of fields
4993 * isn't equal to the default value, we'll need to make sure that the
4994 * field selections will fit in the 36-bit budget.
4995 */
4996 if (tp_vlan_pri_map != TP_VLAN_PRI_MAP_DEFAULT) {
Vipul Pandya404d9e32012-10-08 02:59:43 +00004997 int j, bits = 0;
Vipul Pandya13ee15d2012-09-26 02:39:40 +00004998
Vipul Pandya404d9e32012-10-08 02:59:43 +00004999 for (j = TP_VLAN_PRI_MAP_FIRST; j <= TP_VLAN_PRI_MAP_LAST; j++)
5000 switch (tp_vlan_pri_map & (1 << j)) {
Vipul Pandya13ee15d2012-09-26 02:39:40 +00005001 case 0:
5002 /* compressed filter field not enabled */
5003 break;
5004 case FCOE_MASK:
5005 bits += 1;
5006 break;
5007 case PORT_MASK:
5008 bits += 3;
5009 break;
5010 case VNIC_ID_MASK:
5011 bits += 17;
5012 break;
5013 case VLAN_MASK:
5014 bits += 17;
5015 break;
5016 case TOS_MASK:
5017 bits += 8;
5018 break;
5019 case PROTOCOL_MASK:
5020 bits += 8;
5021 break;
5022 case ETHERTYPE_MASK:
5023 bits += 16;
5024 break;
5025 case MACMATCH_MASK:
5026 bits += 9;
5027 break;
5028 case MPSHITTYPE_MASK:
5029 bits += 3;
5030 break;
5031 case FRAGMENTATION_MASK:
5032 bits += 1;
5033 break;
5034 }
5035
5036 if (bits > 36) {
5037 dev_err(adapter->pdev_dev,
5038 "tp_vlan_pri_map=%#x needs %d bits > 36;"\
5039 " using %#x\n", tp_vlan_pri_map, bits,
5040 TP_VLAN_PRI_MAP_DEFAULT);
5041 tp_vlan_pri_map = TP_VLAN_PRI_MAP_DEFAULT;
5042 }
5043 }
5044 v = tp_vlan_pri_map;
5045 t4_write_indirect(adapter, TP_PIO_ADDR, TP_PIO_DATA,
5046 &v, 1, TP_VLAN_PRI_MAP);
5047
5048 /*
5049 * We need Five Tuple Lookup mode to be set in TP_GLOBAL_CONFIG order
5050 * to support any of the compressed filter fields above. Newer
5051 * versions of the firmware do this automatically but it doesn't hurt
5052 * to set it here. Meanwhile, we do _not_ need to set Lookup Every
5053 * Packet in TP_INGRESS_CONFIG to support matching non-TCP packets
5054 * since the firmware automatically turns this on and off when we have
5055 * a non-zero number of filters active (since it does have a
5056 * performance impact).
5057 */
5058 if (tp_vlan_pri_map)
5059 t4_set_reg_field(adapter, TP_GLOBAL_CONFIG,
5060 FIVETUPLELOOKUP_MASK,
5061 FIVETUPLELOOKUP_MASK);
5062
5063 /*
5064 * Tweak some settings.
5065 */
5066 t4_write_reg(adapter, TP_SHIFT_CNT, SYNSHIFTMAX(6) |
5067 RXTSHIFTMAXR1(4) | RXTSHIFTMAXR2(15) |
5068 PERSHIFTBACKOFFMAX(8) | PERSHIFTMAX(8) |
5069 KEEPALIVEMAXR1(4) | KEEPALIVEMAXR2(9));
5070
5071 /*
5072 * Get basic stuff going by issuing the Firmware Initialize command.
5073 * Note that this _must_ be after all PFVF commands ...
5074 */
5075 ret = t4_fw_initialize(adapter, adapter->mbox);
5076 if (ret < 0)
5077 goto bye;
5078
5079 /*
5080 * Return successfully!
5081 */
5082 dev_info(adapter->pdev_dev, "Successfully configured using built-in "\
5083 "driver parameters\n");
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005084 return 0;
5085
5086 /*
Vipul Pandya13ee15d2012-09-26 02:39:40 +00005087 * Something bad happened. Return the error ...
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005088 */
Vipul Pandya13ee15d2012-09-26 02:39:40 +00005089bye:
5090 return ret;
5091}
5092
Hariprasad Shenai16e47622013-12-03 17:05:58 +05305093static struct fw_info fw_info_array[] = {
5094 {
5095 .chip = CHELSIO_T4,
5096 .fs_name = FW4_CFNAME,
5097 .fw_mod_name = FW4_FNAME,
5098 .fw_hdr = {
5099 .chip = FW_HDR_CHIP_T4,
5100 .fw_ver = __cpu_to_be32(FW_VERSION(T4)),
5101 .intfver_nic = FW_INTFVER(T4, NIC),
5102 .intfver_vnic = FW_INTFVER(T4, VNIC),
5103 .intfver_ri = FW_INTFVER(T4, RI),
5104 .intfver_iscsi = FW_INTFVER(T4, ISCSI),
5105 .intfver_fcoe = FW_INTFVER(T4, FCOE),
5106 },
5107 }, {
5108 .chip = CHELSIO_T5,
5109 .fs_name = FW5_CFNAME,
5110 .fw_mod_name = FW5_FNAME,
5111 .fw_hdr = {
5112 .chip = FW_HDR_CHIP_T5,
5113 .fw_ver = __cpu_to_be32(FW_VERSION(T5)),
5114 .intfver_nic = FW_INTFVER(T5, NIC),
5115 .intfver_vnic = FW_INTFVER(T5, VNIC),
5116 .intfver_ri = FW_INTFVER(T5, RI),
5117 .intfver_iscsi = FW_INTFVER(T5, ISCSI),
5118 .intfver_fcoe = FW_INTFVER(T5, FCOE),
5119 },
5120 }
5121};
5122
5123static struct fw_info *find_fw_info(int chip)
5124{
5125 int i;
5126
5127 for (i = 0; i < ARRAY_SIZE(fw_info_array); i++) {
5128 if (fw_info_array[i].chip == chip)
5129 return &fw_info_array[i];
5130 }
5131 return NULL;
5132}
5133
Vipul Pandya13ee15d2012-09-26 02:39:40 +00005134/*
Vipul Pandya636f9d32012-09-26 02:39:39 +00005135 * Phase 0 of initialization: contact FW, obtain config, perform basic init.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005136 */
5137static int adap_init0(struct adapter *adap)
5138{
5139 int ret;
5140 u32 v, port_vec;
5141 enum dev_state state;
5142 u32 params[7], val[7];
Vipul Pandya9a4da2c2012-10-19 02:09:53 +00005143 struct fw_caps_config_cmd caps_cmd;
Kumar Sanghvidcf7b6f2013-12-18 16:38:23 +05305144 int reset = 1;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005145
Vipul Pandya636f9d32012-09-26 02:39:39 +00005146 /*
5147 * Contact FW, advertising Master capability (and potentially forcing
5148 * ourselves as the Master PF if our module parameter force_init is
5149 * set).
5150 */
5151 ret = t4_fw_hello(adap, adap->mbox, adap->fn,
5152 force_init ? MASTER_MUST : MASTER_MAY,
5153 &state);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005154 if (ret < 0) {
5155 dev_err(adap->pdev_dev, "could not connect to FW, error %d\n",
5156 ret);
5157 return ret;
5158 }
Vipul Pandya636f9d32012-09-26 02:39:39 +00005159 if (ret == adap->mbox)
5160 adap->flags |= MASTER_PF;
5161 if (force_init && state == DEV_STATE_INIT)
5162 state = DEV_STATE_UNINIT;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005163
Vipul Pandya636f9d32012-09-26 02:39:39 +00005164 /*
5165 * If we're the Master PF Driver and the device is uninitialized,
5166 * then let's consider upgrading the firmware ... (We always want
5167 * to check the firmware version number in order to A. get it for
5168 * later reporting and B. to warn if the currently loaded firmware
5169 * is excessively mismatched relative to the driver.)
5170 */
Hariprasad Shenai16e47622013-12-03 17:05:58 +05305171 t4_get_fw_version(adap, &adap->params.fw_vers);
5172 t4_get_tp_version(adap, &adap->params.tp_vers);
Vipul Pandya636f9d32012-09-26 02:39:39 +00005173 if ((adap->flags & MASTER_PF) && state != DEV_STATE_INIT) {
Hariprasad Shenai16e47622013-12-03 17:05:58 +05305174 struct fw_info *fw_info;
5175 struct fw_hdr *card_fw;
5176 const struct firmware *fw;
5177 const u8 *fw_data = NULL;
5178 unsigned int fw_size = 0;
5179
5180 /* This is the firmware whose headers the driver was compiled
5181 * against
5182 */
5183 fw_info = find_fw_info(CHELSIO_CHIP_VERSION(adap->params.chip));
5184 if (fw_info == NULL) {
5185 dev_err(adap->pdev_dev,
5186 "unable to get firmware info for chip %d.\n",
5187 CHELSIO_CHIP_VERSION(adap->params.chip));
5188 return -EINVAL;
Vipul Pandya636f9d32012-09-26 02:39:39 +00005189 }
Hariprasad Shenai16e47622013-12-03 17:05:58 +05305190
5191 /* allocate memory to read the header of the firmware on the
5192 * card
5193 */
5194 card_fw = t4_alloc_mem(sizeof(*card_fw));
5195
5196 /* Get FW from from /lib/firmware/ */
5197 ret = request_firmware(&fw, fw_info->fw_mod_name,
5198 adap->pdev_dev);
5199 if (ret < 0) {
5200 dev_err(adap->pdev_dev,
5201 "unable to load firmware image %s, error %d\n",
5202 fw_info->fw_mod_name, ret);
5203 } else {
5204 fw_data = fw->data;
5205 fw_size = fw->size;
5206 }
5207
5208 /* upgrade FW logic */
5209 ret = t4_prep_fw(adap, fw_info, fw_data, fw_size, card_fw,
5210 state, &reset);
5211
5212 /* Cleaning up */
5213 if (fw != NULL)
5214 release_firmware(fw);
5215 t4_free_mem(card_fw);
5216
Vipul Pandya636f9d32012-09-26 02:39:39 +00005217 if (ret < 0)
Hariprasad Shenai16e47622013-12-03 17:05:58 +05305218 goto bye;
Vipul Pandya636f9d32012-09-26 02:39:39 +00005219 }
5220
5221 /*
5222 * Grab VPD parameters. This should be done after we establish a
5223 * connection to the firmware since some of the VPD parameters
5224 * (notably the Core Clock frequency) are retrieved via requests to
5225 * the firmware. On the other hand, we need these fairly early on
5226 * so we do this right after getting ahold of the firmware.
5227 */
5228 ret = get_vpd_params(adap, &adap->params.vpd);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005229 if (ret < 0)
5230 goto bye;
5231
Vipul Pandya636f9d32012-09-26 02:39:39 +00005232 /*
Vipul Pandya13ee15d2012-09-26 02:39:40 +00005233 * Find out what ports are available to us. Note that we need to do
5234 * this before calling adap_init0_no_config() since it needs nports
5235 * and portvec ...
Vipul Pandya636f9d32012-09-26 02:39:39 +00005236 */
5237 v =
5238 FW_PARAMS_MNEM(FW_PARAMS_MNEM_DEV) |
5239 FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DEV_PORTVEC);
5240 ret = t4_query_params(adap, adap->mbox, adap->fn, 0, 1, &v, &port_vec);
5241 if (ret < 0)
5242 goto bye;
5243
5244 adap->params.nports = hweight32(port_vec);
5245 adap->params.portvec = port_vec;
5246
5247 /*
5248 * If the firmware is initialized already (and we're not forcing a
5249 * master initialization), note that we're living with existing
5250 * adapter parameters. Otherwise, it's time to try initializing the
5251 * adapter ...
5252 */
5253 if (state == DEV_STATE_INIT) {
5254 dev_info(adap->pdev_dev, "Coming up as %s: "\
5255 "Adapter already initialized\n",
5256 adap->flags & MASTER_PF ? "MASTER" : "SLAVE");
5257 adap->flags |= USING_SOFT_PARAMS;
5258 } else {
5259 dev_info(adap->pdev_dev, "Coming up as MASTER: "\
5260 "Initializing adapter\n");
Vipul Pandya636f9d32012-09-26 02:39:39 +00005261
5262 /*
5263 * If the firmware doesn't support Configuration
5264 * Files warn user and exit,
5265 */
5266 if (ret < 0)
Vipul Pandya13ee15d2012-09-26 02:39:40 +00005267 dev_warn(adap->pdev_dev, "Firmware doesn't support "
Vipul Pandya636f9d32012-09-26 02:39:39 +00005268 "configuration file.\n");
Vipul Pandya13ee15d2012-09-26 02:39:40 +00005269 if (force_old_init)
5270 ret = adap_init0_no_config(adap, reset);
Vipul Pandya636f9d32012-09-26 02:39:39 +00005271 else {
5272 /*
Vipul Pandya13ee15d2012-09-26 02:39:40 +00005273 * Find out whether we're dealing with a version of
5274 * the firmware which has configuration file support.
Vipul Pandya636f9d32012-09-26 02:39:39 +00005275 */
Vipul Pandya13ee15d2012-09-26 02:39:40 +00005276 params[0] = (FW_PARAMS_MNEM(FW_PARAMS_MNEM_DEV) |
5277 FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DEV_CF));
5278 ret = t4_query_params(adap, adap->mbox, adap->fn, 0, 1,
5279 params, val);
Vipul Pandya636f9d32012-09-26 02:39:39 +00005280
Vipul Pandya13ee15d2012-09-26 02:39:40 +00005281 /*
5282 * If the firmware doesn't support Configuration
5283 * Files, use the old Driver-based, hard-wired
5284 * initialization. Otherwise, try using the
5285 * Configuration File support and fall back to the
5286 * Driver-based initialization if there's no
5287 * Configuration File found.
5288 */
5289 if (ret < 0)
5290 ret = adap_init0_no_config(adap, reset);
5291 else {
5292 /*
5293 * The firmware provides us with a memory
5294 * buffer where we can load a Configuration
5295 * File from the host if we want to override
5296 * the Configuration File in flash.
5297 */
5298
5299 ret = adap_init0_config(adap, reset);
5300 if (ret == -ENOENT) {
5301 dev_info(adap->pdev_dev,
5302 "No Configuration File present "
Hariprasad Shenai16e47622013-12-03 17:05:58 +05305303 "on adapter. Using hard-wired "
Vipul Pandya13ee15d2012-09-26 02:39:40 +00005304 "configuration parameters.\n");
5305 ret = adap_init0_no_config(adap, reset);
5306 }
Vipul Pandya636f9d32012-09-26 02:39:39 +00005307 }
5308 }
5309 if (ret < 0) {
5310 dev_err(adap->pdev_dev,
5311 "could not initialize adapter, error %d\n",
5312 -ret);
5313 goto bye;
5314 }
5315 }
5316
5317 /*
5318 * If we're living with non-hard-coded parameters (either from a
5319 * Firmware Configuration File or values programmed by a different PF
5320 * Driver), give the SGE code a chance to pull in anything that it
5321 * needs ... Note that this must be called after we retrieve our VPD
5322 * parameters in order to know how to convert core ticks to seconds.
5323 */
5324 if (adap->flags & USING_SOFT_PARAMS) {
5325 ret = t4_sge_init(adap);
5326 if (ret < 0)
5327 goto bye;
5328 }
5329
Vipul Pandya9a4da2c2012-10-19 02:09:53 +00005330 if (is_bypass_device(adap->pdev->device))
5331 adap->params.bypass = 1;
5332
Vipul Pandya636f9d32012-09-26 02:39:39 +00005333 /*
5334 * Grab some of our basic fundamental operating parameters.
5335 */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005336#define FW_PARAM_DEV(param) \
5337 (FW_PARAMS_MNEM(FW_PARAMS_MNEM_DEV) | \
Vipul Pandya636f9d32012-09-26 02:39:39 +00005338 FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DEV_##param))
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005339
5340#define FW_PARAM_PFVF(param) \
Vipul Pandya636f9d32012-09-26 02:39:39 +00005341 FW_PARAMS_MNEM(FW_PARAMS_MNEM_PFVF) | \
5342 FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_PFVF_##param)| \
5343 FW_PARAMS_PARAM_Y(0) | \
5344 FW_PARAMS_PARAM_Z(0)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005345
Vipul Pandya636f9d32012-09-26 02:39:39 +00005346 params[0] = FW_PARAM_PFVF(EQ_START);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005347 params[1] = FW_PARAM_PFVF(L2T_START);
5348 params[2] = FW_PARAM_PFVF(L2T_END);
5349 params[3] = FW_PARAM_PFVF(FILTER_START);
5350 params[4] = FW_PARAM_PFVF(FILTER_END);
5351 params[5] = FW_PARAM_PFVF(IQFLINT_START);
Vipul Pandya636f9d32012-09-26 02:39:39 +00005352 ret = t4_query_params(adap, adap->mbox, adap->fn, 0, 6, params, val);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005353 if (ret < 0)
5354 goto bye;
Vipul Pandya636f9d32012-09-26 02:39:39 +00005355 adap->sge.egr_start = val[0];
5356 adap->l2t_start = val[1];
5357 adap->l2t_end = val[2];
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005358 adap->tids.ftid_base = val[3];
5359 adap->tids.nftids = val[4] - val[3] + 1;
5360 adap->sge.ingr_start = val[5];
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005361
Vipul Pandya636f9d32012-09-26 02:39:39 +00005362 /* query params related to active filter region */
5363 params[0] = FW_PARAM_PFVF(ACTIVE_FILTER_START);
5364 params[1] = FW_PARAM_PFVF(ACTIVE_FILTER_END);
5365 ret = t4_query_params(adap, adap->mbox, adap->fn, 0, 2, params, val);
5366 /* If Active filter size is set we enable establishing
5367 * offload connection through firmware work request
5368 */
5369 if ((val[0] != val[1]) && (ret >= 0)) {
5370 adap->flags |= FW_OFLD_CONN;
5371 adap->tids.aftid_base = val[0];
5372 adap->tids.aftid_end = val[1];
5373 }
5374
Vipul Pandyab407a4a2013-04-29 04:04:40 +00005375 /* If we're running on newer firmware, let it know that we're
5376 * prepared to deal with encapsulated CPL messages. Older
5377 * firmware won't understand this and we'll just get
5378 * unencapsulated messages ...
5379 */
5380 params[0] = FW_PARAM_PFVF(CPLFW4MSG_ENCAP);
5381 val[0] = 1;
5382 (void) t4_set_params(adap, adap->mbox, adap->fn, 0, 1, params, val);
5383
Vipul Pandya636f9d32012-09-26 02:39:39 +00005384 /*
Kumar Sanghvi1ac0f092014-02-18 17:56:12 +05305385 * Find out whether we're allowed to use the T5+ ULPTX MEMWRITE DSGL
5386 * capability. Earlier versions of the firmware didn't have the
5387 * ULPTX_MEMWRITE_DSGL so we'll interpret a query failure as no
5388 * permission to use ULPTX MEMWRITE DSGL.
5389 */
5390 if (is_t4(adap->params.chip)) {
5391 adap->params.ulptx_memwrite_dsgl = false;
5392 } else {
5393 params[0] = FW_PARAM_DEV(ULPTX_MEMWRITE_DSGL);
5394 ret = t4_query_params(adap, adap->mbox, adap->fn, 0,
5395 1, params, val);
5396 adap->params.ulptx_memwrite_dsgl = (ret == 0 && val[0] != 0);
5397 }
5398
5399 /*
Vipul Pandya636f9d32012-09-26 02:39:39 +00005400 * Get device capabilities so we can determine what resources we need
5401 * to manage.
5402 */
5403 memset(&caps_cmd, 0, sizeof(caps_cmd));
Vipul Pandya9a4da2c2012-10-19 02:09:53 +00005404 caps_cmd.op_to_write = htonl(FW_CMD_OP(FW_CAPS_CONFIG_CMD) |
Vipul Pandya13ee15d2012-09-26 02:39:40 +00005405 FW_CMD_REQUEST | FW_CMD_READ);
Naresh Kumar Innace91a922012-11-15 22:41:17 +05305406 caps_cmd.cfvalid_to_len16 = htonl(FW_LEN16(caps_cmd));
Vipul Pandya636f9d32012-09-26 02:39:39 +00005407 ret = t4_wr_mbox(adap, adap->mbox, &caps_cmd, sizeof(caps_cmd),
5408 &caps_cmd);
5409 if (ret < 0)
5410 goto bye;
5411
Vipul Pandya13ee15d2012-09-26 02:39:40 +00005412 if (caps_cmd.ofldcaps) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005413 /* query offload-related parameters */
5414 params[0] = FW_PARAM_DEV(NTID);
5415 params[1] = FW_PARAM_PFVF(SERVER_START);
5416 params[2] = FW_PARAM_PFVF(SERVER_END);
5417 params[3] = FW_PARAM_PFVF(TDDP_START);
5418 params[4] = FW_PARAM_PFVF(TDDP_END);
5419 params[5] = FW_PARAM_DEV(FLOWC_BUFFIFO_SZ);
Vipul Pandya636f9d32012-09-26 02:39:39 +00005420 ret = t4_query_params(adap, adap->mbox, adap->fn, 0, 6,
5421 params, val);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005422 if (ret < 0)
5423 goto bye;
5424 adap->tids.ntids = val[0];
5425 adap->tids.natids = min(adap->tids.ntids / 2, MAX_ATIDS);
5426 adap->tids.stid_base = val[1];
5427 adap->tids.nstids = val[2] - val[1] + 1;
Vipul Pandya636f9d32012-09-26 02:39:39 +00005428 /*
5429 * Setup server filter region. Divide the availble filter
5430 * region into two parts. Regular filters get 1/3rd and server
5431 * filters get 2/3rd part. This is only enabled if workarond
5432 * path is enabled.
5433 * 1. For regular filters.
5434 * 2. Server filter: This are special filters which are used
5435 * to redirect SYN packets to offload queue.
5436 */
5437 if (adap->flags & FW_OFLD_CONN && !is_bypass(adap)) {
5438 adap->tids.sftid_base = adap->tids.ftid_base +
5439 DIV_ROUND_UP(adap->tids.nftids, 3);
5440 adap->tids.nsftids = adap->tids.nftids -
5441 DIV_ROUND_UP(adap->tids.nftids, 3);
5442 adap->tids.nftids = adap->tids.sftid_base -
5443 adap->tids.ftid_base;
5444 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005445 adap->vres.ddp.start = val[3];
5446 adap->vres.ddp.size = val[4] - val[3] + 1;
5447 adap->params.ofldq_wr_cred = val[5];
Vipul Pandya636f9d32012-09-26 02:39:39 +00005448
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005449 adap->params.offload = 1;
5450 }
Vipul Pandya636f9d32012-09-26 02:39:39 +00005451 if (caps_cmd.rdmacaps) {
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00005452 params[0] = FW_PARAM_PFVF(STAG_START);
5453 params[1] = FW_PARAM_PFVF(STAG_END);
5454 params[2] = FW_PARAM_PFVF(RQ_START);
5455 params[3] = FW_PARAM_PFVF(RQ_END);
5456 params[4] = FW_PARAM_PFVF(PBL_START);
5457 params[5] = FW_PARAM_PFVF(PBL_END);
Vipul Pandya636f9d32012-09-26 02:39:39 +00005458 ret = t4_query_params(adap, adap->mbox, adap->fn, 0, 6,
5459 params, val);
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00005460 if (ret < 0)
5461 goto bye;
5462 adap->vres.stag.start = val[0];
5463 adap->vres.stag.size = val[1] - val[0] + 1;
5464 adap->vres.rq.start = val[2];
5465 adap->vres.rq.size = val[3] - val[2] + 1;
5466 adap->vres.pbl.start = val[4];
5467 adap->vres.pbl.size = val[5] - val[4] + 1;
5468
5469 params[0] = FW_PARAM_PFVF(SQRQ_START);
5470 params[1] = FW_PARAM_PFVF(SQRQ_END);
5471 params[2] = FW_PARAM_PFVF(CQ_START);
5472 params[3] = FW_PARAM_PFVF(CQ_END);
5473 params[4] = FW_PARAM_PFVF(OCQ_START);
5474 params[5] = FW_PARAM_PFVF(OCQ_END);
Vipul Pandya636f9d32012-09-26 02:39:39 +00005475 ret = t4_query_params(adap, 0, 0, 0, 6, params, val);
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00005476 if (ret < 0)
5477 goto bye;
5478 adap->vres.qp.start = val[0];
5479 adap->vres.qp.size = val[1] - val[0] + 1;
5480 adap->vres.cq.start = val[2];
5481 adap->vres.cq.size = val[3] - val[2] + 1;
5482 adap->vres.ocq.start = val[4];
5483 adap->vres.ocq.size = val[5] - val[4] + 1;
5484 }
Vipul Pandya636f9d32012-09-26 02:39:39 +00005485 if (caps_cmd.iscsicaps) {
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00005486 params[0] = FW_PARAM_PFVF(ISCSI_START);
5487 params[1] = FW_PARAM_PFVF(ISCSI_END);
Vipul Pandya636f9d32012-09-26 02:39:39 +00005488 ret = t4_query_params(adap, adap->mbox, adap->fn, 0, 2,
5489 params, val);
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00005490 if (ret < 0)
5491 goto bye;
5492 adap->vres.iscsi.start = val[0];
5493 adap->vres.iscsi.size = val[1] - val[0] + 1;
5494 }
5495#undef FW_PARAM_PFVF
5496#undef FW_PARAM_DEV
5497
Vipul Pandya636f9d32012-09-26 02:39:39 +00005498 /*
5499 * These are finalized by FW initialization, load their values now.
5500 */
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00005501 t4_read_mtu_tbl(adap, adap->params.mtus, NULL);
5502 t4_load_mtus(adap, adap->params.mtus, adap->params.a_wnd,
5503 adap->params.b_wnd);
5504
Kumar Sanghvidcf7b6f2013-12-18 16:38:23 +05305505 t4_init_tp_params(adap);
Vipul Pandya636f9d32012-09-26 02:39:39 +00005506 adap->flags |= FW_OK;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005507 return 0;
5508
5509 /*
Vipul Pandya636f9d32012-09-26 02:39:39 +00005510 * Something bad happened. If a command timed out or failed with EIO
5511 * FW does not operate within its spec or something catastrophic
5512 * happened to HW/FW, stop issuing commands.
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005513 */
Vipul Pandya636f9d32012-09-26 02:39:39 +00005514bye:
5515 if (ret != -ETIMEDOUT && ret != -EIO)
5516 t4_fw_bye(adap, adap->mbox);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005517 return ret;
5518}
5519
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00005520/* EEH callbacks */
5521
5522static pci_ers_result_t eeh_err_detected(struct pci_dev *pdev,
5523 pci_channel_state_t state)
5524{
5525 int i;
5526 struct adapter *adap = pci_get_drvdata(pdev);
5527
5528 if (!adap)
5529 goto out;
5530
5531 rtnl_lock();
5532 adap->flags &= ~FW_OK;
5533 notify_ulds(adap, CXGB4_STATE_START_RECOVERY);
Gavin Shan9fe6cb52014-01-23 12:27:35 +08005534 spin_lock(&adap->stats_lock);
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00005535 for_each_port(adap, i) {
5536 struct net_device *dev = adap->port[i];
5537
5538 netif_device_detach(dev);
5539 netif_carrier_off(dev);
5540 }
Gavin Shan9fe6cb52014-01-23 12:27:35 +08005541 spin_unlock(&adap->stats_lock);
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00005542 if (adap->flags & FULL_INIT_DONE)
5543 cxgb_down(adap);
5544 rtnl_unlock();
Gavin Shan144be3d2014-01-23 12:27:34 +08005545 if ((adap->flags & DEV_ENABLED)) {
5546 pci_disable_device(pdev);
5547 adap->flags &= ~DEV_ENABLED;
5548 }
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00005549out: return state == pci_channel_io_perm_failure ?
5550 PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_NEED_RESET;
5551}
5552
5553static pci_ers_result_t eeh_slot_reset(struct pci_dev *pdev)
5554{
5555 int i, ret;
5556 struct fw_caps_config_cmd c;
5557 struct adapter *adap = pci_get_drvdata(pdev);
5558
5559 if (!adap) {
5560 pci_restore_state(pdev);
5561 pci_save_state(pdev);
5562 return PCI_ERS_RESULT_RECOVERED;
5563 }
5564
Gavin Shan144be3d2014-01-23 12:27:34 +08005565 if (!(adap->flags & DEV_ENABLED)) {
5566 if (pci_enable_device(pdev)) {
5567 dev_err(&pdev->dev, "Cannot reenable PCI "
5568 "device after reset\n");
5569 return PCI_ERS_RESULT_DISCONNECT;
5570 }
5571 adap->flags |= DEV_ENABLED;
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00005572 }
5573
5574 pci_set_master(pdev);
5575 pci_restore_state(pdev);
5576 pci_save_state(pdev);
5577 pci_cleanup_aer_uncorrect_error_status(pdev);
5578
5579 if (t4_wait_dev_ready(adap) < 0)
5580 return PCI_ERS_RESULT_DISCONNECT;
Thadeu Lima de Souza Cascardo777c2302013-05-03 08:11:04 +00005581 if (t4_fw_hello(adap, adap->fn, adap->fn, MASTER_MUST, NULL) < 0)
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00005582 return PCI_ERS_RESULT_DISCONNECT;
5583 adap->flags |= FW_OK;
5584 if (adap_init1(adap, &c))
5585 return PCI_ERS_RESULT_DISCONNECT;
5586
5587 for_each_port(adap, i) {
5588 struct port_info *p = adap2pinfo(adap, i);
5589
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00005590 ret = t4_alloc_vi(adap, adap->fn, p->tx_chan, adap->fn, 0, 1,
5591 NULL, NULL);
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00005592 if (ret < 0)
5593 return PCI_ERS_RESULT_DISCONNECT;
5594 p->viid = ret;
5595 p->xact_addr_filt = -1;
5596 }
5597
5598 t4_load_mtus(adap, adap->params.mtus, adap->params.a_wnd,
5599 adap->params.b_wnd);
Dimitris Michailidis1ae970e2010-08-02 13:19:19 +00005600 setup_memwin(adap);
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00005601 if (cxgb_up(adap))
5602 return PCI_ERS_RESULT_DISCONNECT;
5603 return PCI_ERS_RESULT_RECOVERED;
5604}
5605
5606static void eeh_resume(struct pci_dev *pdev)
5607{
5608 int i;
5609 struct adapter *adap = pci_get_drvdata(pdev);
5610
5611 if (!adap)
5612 return;
5613
5614 rtnl_lock();
5615 for_each_port(adap, i) {
5616 struct net_device *dev = adap->port[i];
5617
5618 if (netif_running(dev)) {
5619 link_start(dev);
5620 cxgb_set_rxmode(dev);
5621 }
5622 netif_device_attach(dev);
5623 }
5624 rtnl_unlock();
5625}
5626
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07005627static const struct pci_error_handlers cxgb4_eeh = {
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00005628 .error_detected = eeh_err_detected,
5629 .slot_reset = eeh_slot_reset,
5630 .resume = eeh_resume,
5631};
5632
Kumar Sanghvi57d8b762014-02-18 17:56:10 +05305633static inline bool is_x_10g_port(const struct link_config *lc)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005634{
Kumar Sanghvi57d8b762014-02-18 17:56:10 +05305635 return (lc->supported & FW_PORT_CAP_SPEED_10G) != 0 ||
5636 (lc->supported & FW_PORT_CAP_SPEED_40G) != 0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005637}
5638
5639static inline void init_rspq(struct sge_rspq *q, u8 timer_idx, u8 pkt_cnt_idx,
5640 unsigned int size, unsigned int iqe_size)
5641{
5642 q->intr_params = QINTR_TIMER_IDX(timer_idx) |
5643 (pkt_cnt_idx < SGE_NCOUNTERS ? QINTR_CNT_EN : 0);
5644 q->pktcnt_idx = pkt_cnt_idx < SGE_NCOUNTERS ? pkt_cnt_idx : 0;
5645 q->iqe_len = iqe_size;
5646 q->size = size;
5647}
5648
5649/*
5650 * Perform default configuration of DMA queues depending on the number and type
5651 * of ports we found and the number of available CPUs. Most settings can be
5652 * modified by the admin prior to actual use.
5653 */
Bill Pemberton91744942012-12-03 09:23:02 -05005654static void cfg_queues(struct adapter *adap)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005655{
5656 struct sge *s = &adap->sge;
5657 int i, q10g = 0, n10g = 0, qidx = 0;
5658
5659 for_each_port(adap, i)
Kumar Sanghvi57d8b762014-02-18 17:56:10 +05305660 n10g += is_x_10g_port(&adap2pinfo(adap, i)->link_cfg);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005661
5662 /*
5663 * We default to 1 queue per non-10G port and up to # of cores queues
5664 * per 10G port.
5665 */
5666 if (n10g)
5667 q10g = (MAX_ETH_QSETS - (adap->params.nports - n10g)) / n10g;
Yuval Mintz5952dde2012-07-01 03:18:55 +00005668 if (q10g > netif_get_num_default_rss_queues())
5669 q10g = netif_get_num_default_rss_queues();
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005670
5671 for_each_port(adap, i) {
5672 struct port_info *pi = adap2pinfo(adap, i);
5673
5674 pi->first_qset = qidx;
Kumar Sanghvi57d8b762014-02-18 17:56:10 +05305675 pi->nqsets = is_x_10g_port(&pi->link_cfg) ? q10g : 1;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005676 qidx += pi->nqsets;
5677 }
5678
5679 s->ethqsets = qidx;
5680 s->max_ethqsets = qidx; /* MSI-X may lower it later */
5681
5682 if (is_offload(adap)) {
5683 /*
5684 * For offload we use 1 queue/channel if all ports are up to 1G,
5685 * otherwise we divide all available queues amongst the channels
5686 * capped by the number of available cores.
5687 */
5688 if (n10g) {
5689 i = min_t(int, ARRAY_SIZE(s->ofldrxq),
5690 num_online_cpus());
5691 s->ofldqsets = roundup(i, adap->params.nports);
5692 } else
5693 s->ofldqsets = adap->params.nports;
5694 /* For RDMA one Rx queue per channel suffices */
5695 s->rdmaqs = adap->params.nports;
5696 }
5697
5698 for (i = 0; i < ARRAY_SIZE(s->ethrxq); i++) {
5699 struct sge_eth_rxq *r = &s->ethrxq[i];
5700
5701 init_rspq(&r->rspq, 0, 0, 1024, 64);
5702 r->fl.size = 72;
5703 }
5704
5705 for (i = 0; i < ARRAY_SIZE(s->ethtxq); i++)
5706 s->ethtxq[i].q.size = 1024;
5707
5708 for (i = 0; i < ARRAY_SIZE(s->ctrlq); i++)
5709 s->ctrlq[i].q.size = 512;
5710
5711 for (i = 0; i < ARRAY_SIZE(s->ofldtxq); i++)
5712 s->ofldtxq[i].q.size = 1024;
5713
5714 for (i = 0; i < ARRAY_SIZE(s->ofldrxq); i++) {
5715 struct sge_ofld_rxq *r = &s->ofldrxq[i];
5716
5717 init_rspq(&r->rspq, 0, 0, 1024, 64);
5718 r->rspq.uld = CXGB4_ULD_ISCSI;
5719 r->fl.size = 72;
5720 }
5721
5722 for (i = 0; i < ARRAY_SIZE(s->rdmarxq); i++) {
5723 struct sge_ofld_rxq *r = &s->rdmarxq[i];
5724
5725 init_rspq(&r->rspq, 0, 0, 511, 64);
5726 r->rspq.uld = CXGB4_ULD_RDMA;
5727 r->fl.size = 72;
5728 }
5729
5730 init_rspq(&s->fw_evtq, 6, 0, 512, 64);
5731 init_rspq(&s->intrq, 6, 0, 2 * MAX_INGQ, 64);
5732}
5733
5734/*
5735 * Reduce the number of Ethernet queues across all ports to at most n.
5736 * n provides at least one queue per port.
5737 */
Bill Pemberton91744942012-12-03 09:23:02 -05005738static void reduce_ethqs(struct adapter *adap, int n)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005739{
5740 int i;
5741 struct port_info *pi;
5742
5743 while (n < adap->sge.ethqsets)
5744 for_each_port(adap, i) {
5745 pi = adap2pinfo(adap, i);
5746 if (pi->nqsets > 1) {
5747 pi->nqsets--;
5748 adap->sge.ethqsets--;
5749 if (adap->sge.ethqsets <= n)
5750 break;
5751 }
5752 }
5753
5754 n = 0;
5755 for_each_port(adap, i) {
5756 pi = adap2pinfo(adap, i);
5757 pi->first_qset = n;
5758 n += pi->nqsets;
5759 }
5760}
5761
5762/* 2 MSI-X vectors needed for the FW queue and non-data interrupts */
5763#define EXTRA_VECS 2
5764
Bill Pemberton91744942012-12-03 09:23:02 -05005765static int enable_msix(struct adapter *adap)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005766{
5767 int ofld_need = 0;
Alexander Gordeevc32ad222014-02-18 11:07:59 +01005768 int i, want, need;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005769 struct sge *s = &adap->sge;
5770 unsigned int nchan = adap->params.nports;
5771 struct msix_entry entries[MAX_INGQ + 1];
5772
5773 for (i = 0; i < ARRAY_SIZE(entries); ++i)
5774 entries[i].entry = i;
5775
5776 want = s->max_ethqsets + EXTRA_VECS;
5777 if (is_offload(adap)) {
5778 want += s->rdmaqs + s->ofldqsets;
5779 /* need nchan for each possible ULD */
5780 ofld_need = 2 * nchan;
5781 }
5782 need = adap->params.nports + EXTRA_VECS + ofld_need;
5783
Alexander Gordeevc32ad222014-02-18 11:07:59 +01005784 want = pci_enable_msix_range(adap->pdev, entries, need, want);
5785 if (want < 0)
5786 return want;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005787
Alexander Gordeevc32ad222014-02-18 11:07:59 +01005788 /*
5789 * Distribute available vectors to the various queue groups.
5790 * Every group gets its minimum requirement and NIC gets top
5791 * priority for leftovers.
5792 */
5793 i = want - EXTRA_VECS - ofld_need;
5794 if (i < s->max_ethqsets) {
5795 s->max_ethqsets = i;
5796 if (i < s->ethqsets)
5797 reduce_ethqs(adap, i);
5798 }
5799 if (is_offload(adap)) {
5800 i = want - EXTRA_VECS - s->max_ethqsets;
5801 i -= ofld_need - nchan;
5802 s->ofldqsets = (i / nchan) * nchan; /* round down */
5803 }
5804 for (i = 0; i < want; ++i)
5805 adap->msix_info[i].vec = entries[i].vector;
5806
5807 return 0;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005808}
5809
5810#undef EXTRA_VECS
5811
Bill Pemberton91744942012-12-03 09:23:02 -05005812static int init_rss(struct adapter *adap)
Dimitris Michailidis671b0062010-07-11 12:01:17 +00005813{
5814 unsigned int i, j;
5815
5816 for_each_port(adap, i) {
5817 struct port_info *pi = adap2pinfo(adap, i);
5818
5819 pi->rss = kcalloc(pi->rss_size, sizeof(u16), GFP_KERNEL);
5820 if (!pi->rss)
5821 return -ENOMEM;
5822 for (j = 0; j < pi->rss_size; j++)
Ben Hutchings278bc422011-12-15 13:56:49 +00005823 pi->rss[j] = ethtool_rxfh_indir_default(j, pi->nqsets);
Dimitris Michailidis671b0062010-07-11 12:01:17 +00005824 }
5825 return 0;
5826}
5827
Bill Pemberton91744942012-12-03 09:23:02 -05005828static void print_port_info(const struct net_device *dev)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005829{
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005830 char buf[80];
Dimitris Michailidis118969e2010-12-14 21:36:48 +00005831 char *bufp = buf;
Dimitris Michailidisf1a051b2010-05-10 15:58:08 +00005832 const char *spd = "";
Dimitris Michailidis118969e2010-12-14 21:36:48 +00005833 const struct port_info *pi = netdev_priv(dev);
5834 const struct adapter *adap = pi->adapter;
Dimitris Michailidisf1a051b2010-05-10 15:58:08 +00005835
5836 if (adap->params.pci.speed == PCI_EXP_LNKSTA_CLS_2_5GB)
5837 spd = " 2.5 GT/s";
5838 else if (adap->params.pci.speed == PCI_EXP_LNKSTA_CLS_5_0GB)
5839 spd = " 5 GT/s";
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005840
Dimitris Michailidis118969e2010-12-14 21:36:48 +00005841 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_100M)
5842 bufp += sprintf(bufp, "100/");
5843 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_1G)
5844 bufp += sprintf(bufp, "1000/");
5845 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_10G)
5846 bufp += sprintf(bufp, "10G/");
Kumar Sanghvi72aca4b2014-02-18 17:56:08 +05305847 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_40G)
5848 bufp += sprintf(bufp, "40G/");
Dimitris Michailidis118969e2010-12-14 21:36:48 +00005849 if (bufp != buf)
5850 --bufp;
Kumar Sanghvi72aca4b2014-02-18 17:56:08 +05305851 sprintf(bufp, "BASE-%s", t4_get_port_type_description(pi->port_type));
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005852
Dimitris Michailidis118969e2010-12-14 21:36:48 +00005853 netdev_info(dev, "Chelsio %s rev %d %s %sNIC PCIe x%d%s%s\n",
Santosh Rastapur0a57a532013-03-14 05:08:49 +00005854 adap->params.vpd.id,
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05305855 CHELSIO_CHIP_RELEASE(adap->params.chip), buf,
Dimitris Michailidis118969e2010-12-14 21:36:48 +00005856 is_offload(adap) ? "R" : "", adap->params.pci.width, spd,
5857 (adap->flags & USING_MSIX) ? " MSI-X" :
5858 (adap->flags & USING_MSI) ? " MSI" : "");
Kumar Sanghvia94cd702014-02-18 17:56:09 +05305859 netdev_info(dev, "S/N: %s, P/N: %s\n",
5860 adap->params.vpd.sn, adap->params.vpd.pn);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005861}
5862
Bill Pemberton91744942012-12-03 09:23:02 -05005863static void enable_pcie_relaxed_ordering(struct pci_dev *dev)
Dimitris Michailidisef306b52010-12-14 21:36:44 +00005864{
Jiang Liue5c8ae52012-08-20 13:53:19 -06005865 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_RELAX_EN);
Dimitris Michailidisef306b52010-12-14 21:36:44 +00005866}
5867
Dimitris Michailidis06546392010-07-11 12:01:16 +00005868/*
5869 * Free the following resources:
5870 * - memory used for tables
5871 * - MSI/MSI-X
5872 * - net devices
5873 * - resources FW is holding for us
5874 */
5875static void free_some_resources(struct adapter *adapter)
5876{
5877 unsigned int i;
5878
5879 t4_free_mem(adapter->l2t);
5880 t4_free_mem(adapter->tids.tid_tab);
5881 disable_msi(adapter);
5882
5883 for_each_port(adapter, i)
Dimitris Michailidis671b0062010-07-11 12:01:17 +00005884 if (adapter->port[i]) {
5885 kfree(adap2pinfo(adapter, i)->rss);
Dimitris Michailidis06546392010-07-11 12:01:16 +00005886 free_netdev(adapter->port[i]);
Dimitris Michailidis671b0062010-07-11 12:01:17 +00005887 }
Dimitris Michailidis06546392010-07-11 12:01:16 +00005888 if (adapter->flags & FW_OK)
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00005889 t4_fw_bye(adapter, adapter->fn);
Dimitris Michailidis06546392010-07-11 12:01:16 +00005890}
5891
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00005892#define TSO_FLAGS (NETIF_F_TSO | NETIF_F_TSO6 | NETIF_F_TSO_ECN)
Dimitris Michailidis35d35682010-08-02 13:19:20 +00005893#define VLAN_FEAT (NETIF_F_SG | NETIF_F_IP_CSUM | TSO_FLAGS | \
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005894 NETIF_F_IPV6_CSUM | NETIF_F_HIGHDMA)
Santosh Rastapur22adfe02013-03-14 05:08:51 +00005895#define SEGMENT_SIZE 128
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005896
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00005897static int init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005898{
Santosh Rastapur22adfe02013-03-14 05:08:51 +00005899 int func, i, err, s_qpp, qpp, num_seg;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005900 struct port_info *pi;
Michał Mirosławc8f44af2011-11-15 15:29:55 +00005901 bool highdma = false;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005902 struct adapter *adapter = NULL;
5903
5904 printk_once(KERN_INFO "%s - version %s\n", DRV_DESC, DRV_VERSION);
5905
5906 err = pci_request_regions(pdev, KBUILD_MODNAME);
5907 if (err) {
5908 /* Just info, some other driver may have claimed the device. */
5909 dev_info(&pdev->dev, "cannot obtain PCI resources\n");
5910 return err;
5911 }
5912
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00005913 /* We control everything through one PF */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005914 func = PCI_FUNC(pdev->devfn);
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00005915 if (func != ent->driver_data) {
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00005916 pci_save_state(pdev); /* to restore SR-IOV later */
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005917 goto sriov;
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00005918 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005919
5920 err = pci_enable_device(pdev);
5921 if (err) {
5922 dev_err(&pdev->dev, "cannot enable PCI device\n");
5923 goto out_release_regions;
5924 }
5925
5926 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Michał Mirosławc8f44af2011-11-15 15:29:55 +00005927 highdma = true;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005928 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
5929 if (err) {
5930 dev_err(&pdev->dev, "unable to obtain 64-bit DMA for "
5931 "coherent allocations\n");
5932 goto out_disable_device;
5933 }
5934 } else {
5935 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
5936 if (err) {
5937 dev_err(&pdev->dev, "no usable DMA configuration\n");
5938 goto out_disable_device;
5939 }
5940 }
5941
5942 pci_enable_pcie_error_reporting(pdev);
Dimitris Michailidisef306b52010-12-14 21:36:44 +00005943 enable_pcie_relaxed_ordering(pdev);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005944 pci_set_master(pdev);
5945 pci_save_state(pdev);
5946
5947 adapter = kzalloc(sizeof(*adapter), GFP_KERNEL);
5948 if (!adapter) {
5949 err = -ENOMEM;
5950 goto out_disable_device;
5951 }
5952
Gavin Shan144be3d2014-01-23 12:27:34 +08005953 /* PCI device has been enabled */
5954 adapter->flags |= DEV_ENABLED;
5955
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005956 adapter->regs = pci_ioremap_bar(pdev, 0);
5957 if (!adapter->regs) {
5958 dev_err(&pdev->dev, "cannot map device registers\n");
5959 err = -ENOMEM;
5960 goto out_free_adapter;
5961 }
5962
5963 adapter->pdev = pdev;
5964 adapter->pdev_dev = &pdev->dev;
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05305965 adapter->mbox = func;
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00005966 adapter->fn = func;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005967 adapter->msg_enable = dflt_msg_enable;
5968 memset(adapter->chan_map, 0xff, sizeof(adapter->chan_map));
5969
5970 spin_lock_init(&adapter->stats_lock);
5971 spin_lock_init(&adapter->tid_release_lock);
5972
5973 INIT_WORK(&adapter->tid_release_task, process_tid_release_list);
Vipul Pandya881806b2012-05-18 15:29:24 +05305974 INIT_WORK(&adapter->db_full_task, process_db_full);
5975 INIT_WORK(&adapter->db_drop_task, process_db_drop);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00005976
5977 err = t4_prep_adapter(adapter);
5978 if (err)
Santosh Rastapur22adfe02013-03-14 05:08:51 +00005979 goto out_unmap_bar0;
5980
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05305981 if (!is_t4(adapter->params.chip)) {
Santosh Rastapur22adfe02013-03-14 05:08:51 +00005982 s_qpp = QUEUESPERPAGEPF1 * adapter->fn;
5983 qpp = 1 << QUEUESPERPAGEPF0_GET(t4_read_reg(adapter,
5984 SGE_EGRESS_QUEUES_PER_PAGE_PF) >> s_qpp);
5985 num_seg = PAGE_SIZE / SEGMENT_SIZE;
5986
5987 /* Each segment size is 128B. Write coalescing is enabled only
5988 * when SGE_EGRESS_QUEUES_PER_PAGE_PF reg value for the
5989 * queue is less no of segments that can be accommodated in
5990 * a page size.
5991 */
5992 if (qpp > num_seg) {
5993 dev_err(&pdev->dev,
5994 "Incorrect number of egress queues per page\n");
5995 err = -EINVAL;
5996 goto out_unmap_bar0;
5997 }
5998 adapter->bar2 = ioremap_wc(pci_resource_start(pdev, 2),
5999 pci_resource_len(pdev, 2));
6000 if (!adapter->bar2) {
6001 dev_err(&pdev->dev, "cannot map device bar2 region\n");
6002 err = -ENOMEM;
6003 goto out_unmap_bar0;
6004 }
6005 }
6006
Vipul Pandya636f9d32012-09-26 02:39:39 +00006007 setup_memwin(adapter);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006008 err = adap_init0(adapter);
Vipul Pandya636f9d32012-09-26 02:39:39 +00006009 setup_memwin_rdma(adapter);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006010 if (err)
6011 goto out_unmap_bar;
6012
6013 for_each_port(adapter, i) {
6014 struct net_device *netdev;
6015
6016 netdev = alloc_etherdev_mq(sizeof(struct port_info),
6017 MAX_ETH_QSETS);
6018 if (!netdev) {
6019 err = -ENOMEM;
6020 goto out_free_dev;
6021 }
6022
6023 SET_NETDEV_DEV(netdev, &pdev->dev);
6024
6025 adapter->port[i] = netdev;
6026 pi = netdev_priv(netdev);
6027 pi->adapter = adapter;
6028 pi->xact_addr_filt = -1;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006029 pi->port_id = i;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006030 netdev->irq = pdev->irq;
6031
Michał Mirosław2ed28ba2011-04-16 13:05:08 +00006032 netdev->hw_features = NETIF_F_SG | TSO_FLAGS |
6033 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
6034 NETIF_F_RXCSUM | NETIF_F_RXHASH |
Patrick McHardyf6469682013-04-19 02:04:27 +00006035 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006036 if (highdma)
6037 netdev->hw_features |= NETIF_F_HIGHDMA;
6038 netdev->features |= netdev->hw_features;
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006039 netdev->vlan_features = netdev->features & VLAN_FEAT;
6040
Jiri Pirko01789342011-08-16 06:29:00 +00006041 netdev->priv_flags |= IFF_UNICAST_FLT;
6042
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006043 netdev->netdev_ops = &cxgb4_netdev_ops;
6044 SET_ETHTOOL_OPS(netdev, &cxgb_ethtool_ops);
6045 }
6046
6047 pci_set_drvdata(pdev, adapter);
6048
6049 if (adapter->flags & FW_OK) {
Dimitris Michailidis060e0c72010-08-02 13:19:21 +00006050 err = t4_port_init(adapter, func, func, 0);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006051 if (err)
6052 goto out_free_dev;
6053 }
6054
6055 /*
6056 * Configure queues and allocate tables now, they can be needed as
6057 * soon as the first register_netdev completes.
6058 */
6059 cfg_queues(adapter);
6060
6061 adapter->l2t = t4_init_l2t();
6062 if (!adapter->l2t) {
6063 /* We tolerate a lack of L2T, giving up some functionality */
6064 dev_warn(&pdev->dev, "could not allocate L2T, continuing\n");
6065 adapter->params.offload = 0;
6066 }
6067
6068 if (is_offload(adapter) && tid_init(&adapter->tids) < 0) {
6069 dev_warn(&pdev->dev, "could not allocate TID table, "
6070 "continuing\n");
6071 adapter->params.offload = 0;
6072 }
6073
Dimitris Michailidisf7cabcd2010-07-11 12:01:15 +00006074 /* See what interrupts we'll be using */
6075 if (msi > 1 && enable_msix(adapter) == 0)
6076 adapter->flags |= USING_MSIX;
6077 else if (msi > 0 && pci_enable_msi(pdev) == 0)
6078 adapter->flags |= USING_MSI;
6079
Dimitris Michailidis671b0062010-07-11 12:01:17 +00006080 err = init_rss(adapter);
6081 if (err)
6082 goto out_free_dev;
6083
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006084 /*
6085 * The card is now ready to go. If any errors occur during device
6086 * registration we do not fail the whole card but rather proceed only
6087 * with the ports we manage to register successfully. However we must
6088 * register at least one net device.
6089 */
6090 for_each_port(adapter, i) {
Dimitris Michailidisa57cabe2010-12-14 21:36:46 +00006091 pi = adap2pinfo(adapter, i);
6092 netif_set_real_num_tx_queues(adapter->port[i], pi->nqsets);
6093 netif_set_real_num_rx_queues(adapter->port[i], pi->nqsets);
6094
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006095 err = register_netdev(adapter->port[i]);
6096 if (err)
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +00006097 break;
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +00006098 adapter->chan_map[pi->tx_chan] = i;
6099 print_port_info(adapter->port[i]);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006100 }
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +00006101 if (i == 0) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006102 dev_err(&pdev->dev, "could not register any net devices\n");
6103 goto out_free_dev;
6104 }
Dimitris Michailidisb1a3c2b2010-12-14 21:36:51 +00006105 if (err) {
6106 dev_warn(&pdev->dev, "only %d net devices registered\n", i);
6107 err = 0;
Joe Perches6403eab2011-06-03 11:51:20 +00006108 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006109
6110 if (cxgb4_debugfs_root) {
6111 adapter->debugfs_root = debugfs_create_dir(pci_name(pdev),
6112 cxgb4_debugfs_root);
6113 setup_debugfs(adapter);
6114 }
6115
David S. Miller88c51002011-10-07 13:38:43 -04006116 /* PCIe EEH recovery on powerpc platforms needs fundamental reset */
6117 pdev->needs_freset = 1;
6118
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006119 if (is_offload(adapter))
6120 attach_ulds(adapter);
6121
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006122sriov:
6123#ifdef CONFIG_PCI_IOV
Santosh Rastapur7d6727c2013-03-14 05:08:56 +00006124 if (func < ARRAY_SIZE(num_vf) && num_vf[func] > 0)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006125 if (pci_enable_sriov(pdev, num_vf[func]) == 0)
6126 dev_info(&pdev->dev,
6127 "instantiated %u virtual functions\n",
6128 num_vf[func]);
6129#endif
6130 return 0;
6131
6132 out_free_dev:
Dimitris Michailidis06546392010-07-11 12:01:16 +00006133 free_some_resources(adapter);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006134 out_unmap_bar:
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05306135 if (!is_t4(adapter->params.chip))
Santosh Rastapur22adfe02013-03-14 05:08:51 +00006136 iounmap(adapter->bar2);
6137 out_unmap_bar0:
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006138 iounmap(adapter->regs);
6139 out_free_adapter:
6140 kfree(adapter);
6141 out_disable_device:
6142 pci_disable_pcie_error_reporting(pdev);
6143 pci_disable_device(pdev);
6144 out_release_regions:
6145 pci_release_regions(pdev);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006146 return err;
6147}
6148
Bill Pemberton91744942012-12-03 09:23:02 -05006149static void remove_one(struct pci_dev *pdev)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006150{
6151 struct adapter *adapter = pci_get_drvdata(pdev);
6152
Vipul Pandya636f9d32012-09-26 02:39:39 +00006153#ifdef CONFIG_PCI_IOV
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006154 pci_disable_sriov(pdev);
6155
Vipul Pandya636f9d32012-09-26 02:39:39 +00006156#endif
6157
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006158 if (adapter) {
6159 int i;
6160
6161 if (is_offload(adapter))
6162 detach_ulds(adapter);
6163
6164 for_each_port(adapter, i)
Dimitris Michailidis8f3a7672010-12-14 21:36:52 +00006165 if (adapter->port[i]->reg_state == NETREG_REGISTERED)
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006166 unregister_netdev(adapter->port[i]);
6167
6168 if (adapter->debugfs_root)
6169 debugfs_remove_recursive(adapter->debugfs_root);
6170
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00006171 /* If we allocated filters, free up state associated with any
6172 * valid filters ...
6173 */
6174 if (adapter->tids.ftid_tab) {
6175 struct filter_entry *f = &adapter->tids.ftid_tab[0];
Vipul Pandyadca4fae2012-12-10 09:30:53 +00006176 for (i = 0; i < (adapter->tids.nftids +
6177 adapter->tids.nsftids); i++, f++)
Vipul Pandyaf2b7e782012-12-10 09:30:52 +00006178 if (f->valid)
6179 clear_filter(adapter, f);
6180 }
6181
Dimitris Michailidisaaefae92010-05-18 10:07:12 +00006182 if (adapter->flags & FULL_INIT_DONE)
6183 cxgb_down(adapter);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006184
Dimitris Michailidis06546392010-07-11 12:01:16 +00006185 free_some_resources(adapter);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006186 iounmap(adapter->regs);
Hariprasad Shenaid14807d2013-12-03 17:05:56 +05306187 if (!is_t4(adapter->params.chip))
Santosh Rastapur22adfe02013-03-14 05:08:51 +00006188 iounmap(adapter->bar2);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006189 pci_disable_pcie_error_reporting(pdev);
Gavin Shan144be3d2014-01-23 12:27:34 +08006190 if ((adapter->flags & DEV_ENABLED)) {
6191 pci_disable_device(pdev);
6192 adapter->flags &= ~DEV_ENABLED;
6193 }
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006194 pci_release_regions(pdev);
Gavin Shan8b662fe2014-01-24 17:12:03 +08006195 kfree(adapter);
Dimitris Michailidisa069ec92010-09-30 09:17:12 +00006196 } else
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006197 pci_release_regions(pdev);
6198}
6199
6200static struct pci_driver cxgb4_driver = {
6201 .name = KBUILD_MODNAME,
6202 .id_table = cxgb4_pci_tbl,
6203 .probe = init_one,
Bill Pemberton91744942012-12-03 09:23:02 -05006204 .remove = remove_one,
Dimitris Michailidis204dc3c2010-06-18 10:05:29 +00006205 .err_handler = &cxgb4_eeh,
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006206};
6207
6208static int __init cxgb4_init_module(void)
6209{
6210 int ret;
6211
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05306212 workq = create_singlethread_workqueue("cxgb4");
6213 if (!workq)
6214 return -ENOMEM;
6215
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006216 /* Debugfs support is optional, just warn if this fails */
6217 cxgb4_debugfs_root = debugfs_create_dir(KBUILD_MODNAME, NULL);
6218 if (!cxgb4_debugfs_root)
Joe Perches428ac432013-01-06 13:34:49 +00006219 pr_warn("could not create debugfs entry, continuing\n");
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006220
6221 ret = pci_register_driver(&cxgb4_driver);
Wei Yang73a695f2013-09-15 21:53:00 +08006222 if (ret < 0) {
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006223 debugfs_remove(cxgb4_debugfs_root);
Wei Yang73a695f2013-09-15 21:53:00 +08006224 destroy_workqueue(workq);
6225 }
Vipul Pandya01bcca62013-07-04 16:10:46 +05306226
6227 register_inet6addr_notifier(&cxgb4_inet6addr_notifier);
6228
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006229 return ret;
6230}
6231
6232static void __exit cxgb4_cleanup_module(void)
6233{
Vipul Pandya01bcca62013-07-04 16:10:46 +05306234 unregister_inet6addr_notifier(&cxgb4_inet6addr_notifier);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006235 pci_unregister_driver(&cxgb4_driver);
6236 debugfs_remove(cxgb4_debugfs_root); /* NULL ok */
Vipul Pandya3069ee9b2012-05-18 15:29:26 +05306237 flush_workqueue(workq);
6238 destroy_workqueue(workq);
Dimitris Michailidisb8ff05a2010-04-01 15:28:26 +00006239}
6240
6241module_init(cxgb4_init_module);
6242module_exit(cxgb4_cleanup_module);