blob: 76683c787c52656b307c1d62afca8574202de46d [file] [log] [blame]
Anant Golea6286ee2009-05-18 15:19:01 -07001/*
2 * DaVinci Ethernet Medium Access Controller
3 *
4 * DaVinci EMAC is based upon CPPI 3.0 TI DMA engine
5 *
6 * Copyright (C) 2009 Texas Instruments.
7 *
8 * ---------------------------------------------------------------------------
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 * ---------------------------------------------------------------------------
24 * History:
25 * 0-5 A number of folks worked on this driver in bits and pieces but the major
26 * contribution came from Suraj Iyer and Anant Gole
27 * 6.0 Anant Gole - rewrote the driver as per Linux conventions
28 * 6.1 Chaithrika U S - added support for Gigabit and RMII features,
29 * PHY layer usage
30 */
31
Anant Golea6286ee2009-05-18 15:19:01 -070032#include <linux/module.h>
33#include <linux/kernel.h>
34#include <linux/sched.h>
35#include <linux/string.h>
36#include <linux/timer.h>
37#include <linux/errno.h>
38#include <linux/in.h>
39#include <linux/ioport.h>
40#include <linux/slab.h>
41#include <linux/mm.h>
42#include <linux/interrupt.h>
43#include <linux/init.h>
44#include <linux/netdevice.h>
45#include <linux/etherdevice.h>
46#include <linux/skbuff.h>
47#include <linux/ethtool.h>
48#include <linux/highmem.h>
49#include <linux/proc_fs.h>
50#include <linux/ctype.h>
Anant Golea6286ee2009-05-18 15:19:01 -070051#include <linux/spinlock.h>
52#include <linux/dma-mapping.h>
53#include <linux/clk.h>
54#include <linux/platform_device.h>
Tony Lindgrenf276c0c2015-01-28 11:33:06 -080055#include <linux/regmap.h>
Anant Golea6286ee2009-05-18 15:19:01 -070056#include <linux/semaphore.h>
57#include <linux/phy.h>
58#include <linux/bitops.h>
59#include <linux/io.h>
60#include <linux/uaccess.h>
Mark A. Greer3ba97382012-07-20 15:19:22 +000061#include <linux/pm_runtime.h>
Sriramakrishnan8ee2bf92009-11-19 15:58:25 +053062#include <linux/davinci_emac.h>
Heiko Schocher42f59962012-07-17 00:34:24 +000063#include <linux/of.h>
64#include <linux/of_address.h>
Tony Lindgrendd0df472013-12-03 15:13:02 -080065#include <linux/of_device.h>
Tony Lindgren1d82ffa2015-01-15 14:45:12 -080066#include <linux/of_mdio.h>
Heiko Schocher42f59962012-07-17 00:34:24 +000067#include <linux/of_irq.h>
68#include <linux/of_net.h>
Tony Lindgrenf276c0c2015-01-28 11:33:06 -080069#include <linux/mfd/syscon.h>
Heiko Schocher42f59962012-07-17 00:34:24 +000070
Anant Golea6286ee2009-05-18 15:19:01 -070071#include <asm/irq.h>
72#include <asm/page.h>
73
Tony Lindgren9120bd6e2015-01-28 11:33:05 -080074#include "cpsw.h"
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -040075#include "davinci_cpdma.h"
76
Anant Golea6286ee2009-05-18 15:19:01 -070077static int debug_level;
78module_param(debug_level, int, 0);
79MODULE_PARM_DESC(debug_level, "DaVinci EMAC debug level (NETIF_MSG bits)");
80
81/* Netif debug messages possible */
82#define DAVINCI_EMAC_DEBUG (NETIF_MSG_DRV | \
83 NETIF_MSG_PROBE | \
84 NETIF_MSG_LINK | \
85 NETIF_MSG_TIMER | \
86 NETIF_MSG_IFDOWN | \
87 NETIF_MSG_IFUP | \
88 NETIF_MSG_RX_ERR | \
89 NETIF_MSG_TX_ERR | \
90 NETIF_MSG_TX_QUEUED | \
91 NETIF_MSG_INTR | \
92 NETIF_MSG_TX_DONE | \
93 NETIF_MSG_RX_STATUS | \
94 NETIF_MSG_PKTDATA | \
95 NETIF_MSG_HW | \
96 NETIF_MSG_WOL)
97
98/* version info */
99#define EMAC_MAJOR_VERSION 6
100#define EMAC_MINOR_VERSION 1
101#define EMAC_MODULE_VERSION "6.1"
102MODULE_VERSION(EMAC_MODULE_VERSION);
103static const char emac_version_string[] = "TI DaVinci EMAC Linux v6.1";
104
105/* Configuration items */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300106#define EMAC_DEF_PASS_CRC (0) /* Do not pass CRC up to frames */
Anant Golea6286ee2009-05-18 15:19:01 -0700107#define EMAC_DEF_QOS_EN (0) /* EMAC proprietary QoS disabled */
108#define EMAC_DEF_NO_BUFF_CHAIN (0) /* No buffer chain */
109#define EMAC_DEF_MACCTRL_FRAME_EN (0) /* Discard Maccontrol frames */
110#define EMAC_DEF_SHORT_FRAME_EN (0) /* Discard short frames */
111#define EMAC_DEF_ERROR_FRAME_EN (0) /* Discard error frames */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300112#define EMAC_DEF_PROM_EN (0) /* Promiscuous disabled */
113#define EMAC_DEF_PROM_CH (0) /* Promiscuous channel is 0 */
Anant Golea6286ee2009-05-18 15:19:01 -0700114#define EMAC_DEF_BCAST_EN (1) /* Broadcast enabled */
115#define EMAC_DEF_BCAST_CH (0) /* Broadcast channel is 0 */
116#define EMAC_DEF_MCAST_EN (1) /* Multicast enabled */
117#define EMAC_DEF_MCAST_CH (0) /* Multicast channel is 0 */
118
119#define EMAC_DEF_TXPRIO_FIXED (1) /* TX Priority is fixed */
120#define EMAC_DEF_TXPACING_EN (0) /* TX pacing NOT supported*/
121
122#define EMAC_DEF_BUFFER_OFFSET (0) /* Buffer offset to DMA (future) */
123#define EMAC_DEF_MIN_ETHPKTSIZE (60) /* Minimum ethernet pkt size */
124#define EMAC_DEF_MAX_FRAME_SIZE (1500 + 14 + 4 + 4)
125#define EMAC_DEF_TX_CH (0) /* Default 0th channel */
126#define EMAC_DEF_RX_CH (0) /* Default 0th channel */
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -0400127#define EMAC_DEF_RX_NUM_DESC (128)
Anant Golea6286ee2009-05-18 15:19:01 -0700128#define EMAC_DEF_MAX_TX_CH (1) /* Max TX channels configured */
129#define EMAC_DEF_MAX_RX_CH (1) /* Max RX channels configured */
130#define EMAC_POLL_WEIGHT (64) /* Default NAPI poll weight */
131
132/* Buffer descriptor parameters */
133#define EMAC_DEF_TX_MAX_SERVICE (32) /* TX max service BD's */
134#define EMAC_DEF_RX_MAX_SERVICE (64) /* should = netdev->weight */
135
136/* EMAC register related defines */
137#define EMAC_ALL_MULTI_REG_VALUE (0xFFFFFFFF)
138#define EMAC_NUM_MULTICAST_BITS (64)
Anant Golea6286ee2009-05-18 15:19:01 -0700139#define EMAC_TX_CONTROL_TX_ENABLE_VAL (0x1)
140#define EMAC_RX_CONTROL_RX_ENABLE_VAL (0x1)
141#define EMAC_MAC_HOST_ERR_INTMASK_VAL (0x2)
142#define EMAC_RX_UNICAST_CLEAR_ALL (0xFF)
143#define EMAC_INT_MASK_CLEAR (0xFF)
144
145/* RX MBP register bit positions */
146#define EMAC_RXMBP_PASSCRC_MASK BIT(30)
147#define EMAC_RXMBP_QOSEN_MASK BIT(29)
148#define EMAC_RXMBP_NOCHAIN_MASK BIT(28)
149#define EMAC_RXMBP_CMFEN_MASK BIT(24)
150#define EMAC_RXMBP_CSFEN_MASK BIT(23)
151#define EMAC_RXMBP_CEFEN_MASK BIT(22)
152#define EMAC_RXMBP_CAFEN_MASK BIT(21)
153#define EMAC_RXMBP_PROMCH_SHIFT (16)
154#define EMAC_RXMBP_PROMCH_MASK (0x7 << 16)
155#define EMAC_RXMBP_BROADEN_MASK BIT(13)
156#define EMAC_RXMBP_BROADCH_SHIFT (8)
157#define EMAC_RXMBP_BROADCH_MASK (0x7 << 8)
158#define EMAC_RXMBP_MULTIEN_MASK BIT(5)
159#define EMAC_RXMBP_MULTICH_SHIFT (0)
160#define EMAC_RXMBP_MULTICH_MASK (0x7)
161#define EMAC_RXMBP_CHMASK (0x7)
162
163/* EMAC register definitions/bit maps used */
164# define EMAC_MBP_RXPROMISC (0x00200000)
165# define EMAC_MBP_PROMISCCH(ch) (((ch) & 0x7) << 16)
166# define EMAC_MBP_RXBCAST (0x00002000)
167# define EMAC_MBP_BCASTCHAN(ch) (((ch) & 0x7) << 8)
168# define EMAC_MBP_RXMCAST (0x00000020)
169# define EMAC_MBP_MCASTCHAN(ch) ((ch) & 0x7)
170
171/* EMAC mac_control register */
chaithrika@ti.com69ef9692009-10-01 10:25:19 +0000172#define EMAC_MACCONTROL_TXPTYPE BIT(9)
173#define EMAC_MACCONTROL_TXPACEEN BIT(6)
174#define EMAC_MACCONTROL_GMIIEN BIT(5)
175#define EMAC_MACCONTROL_GIGABITEN BIT(7)
176#define EMAC_MACCONTROL_FULLDUPLEXEN BIT(0)
Anant Golea6286ee2009-05-18 15:19:01 -0700177#define EMAC_MACCONTROL_RMIISPEED_MASK BIT(15)
178
179/* GIGABIT MODE related bits */
Anant Golea6286ee2009-05-18 15:19:01 -0700180#define EMAC_DM646X_MACCONTORL_GIG BIT(7)
181#define EMAC_DM646X_MACCONTORL_GIGFORCE BIT(17)
182
183/* EMAC mac_status register */
184#define EMAC_MACSTATUS_TXERRCODE_MASK (0xF00000)
185#define EMAC_MACSTATUS_TXERRCODE_SHIFT (20)
186#define EMAC_MACSTATUS_TXERRCH_MASK (0x7)
187#define EMAC_MACSTATUS_TXERRCH_SHIFT (16)
188#define EMAC_MACSTATUS_RXERRCODE_MASK (0xF000)
189#define EMAC_MACSTATUS_RXERRCODE_SHIFT (12)
190#define EMAC_MACSTATUS_RXERRCH_MASK (0x7)
191#define EMAC_MACSTATUS_RXERRCH_SHIFT (8)
192
193/* EMAC RX register masks */
194#define EMAC_RX_MAX_LEN_MASK (0xFFFF)
195#define EMAC_RX_BUFFER_OFFSET_MASK (0xFFFF)
196
197/* MAC_IN_VECTOR (0x180) register bit fields */
chaithrika@ti.com69ef9692009-10-01 10:25:19 +0000198#define EMAC_DM644X_MAC_IN_VECTOR_HOST_INT BIT(17)
199#define EMAC_DM644X_MAC_IN_VECTOR_STATPEND_INT BIT(16)
200#define EMAC_DM644X_MAC_IN_VECTOR_RX_INT_VEC BIT(8)
201#define EMAC_DM644X_MAC_IN_VECTOR_TX_INT_VEC BIT(0)
Anant Golea6286ee2009-05-18 15:19:01 -0700202
203/** NOTE:: For DM646x the IN_VECTOR has changed */
204#define EMAC_DM646X_MAC_IN_VECTOR_RX_INT_VEC BIT(EMAC_DEF_RX_CH)
205#define EMAC_DM646X_MAC_IN_VECTOR_TX_INT_VEC BIT(16 + EMAC_DEF_TX_CH)
Sriram43c2ed82009-09-24 19:15:18 +0000206#define EMAC_DM646X_MAC_IN_VECTOR_HOST_INT BIT(26)
207#define EMAC_DM646X_MAC_IN_VECTOR_STATPEND_INT BIT(27)
208
Anant Golea6286ee2009-05-18 15:19:01 -0700209/* CPPI bit positions */
210#define EMAC_CPPI_SOP_BIT BIT(31)
211#define EMAC_CPPI_EOP_BIT BIT(30)
212#define EMAC_CPPI_OWNERSHIP_BIT BIT(29)
213#define EMAC_CPPI_EOQ_BIT BIT(28)
214#define EMAC_CPPI_TEARDOWN_COMPLETE_BIT BIT(27)
215#define EMAC_CPPI_PASS_CRC_BIT BIT(26)
216#define EMAC_RX_BD_BUF_SIZE (0xFFFF)
217#define EMAC_BD_LENGTH_FOR_CACHE (16) /* only CPPI bytes */
218#define EMAC_RX_BD_PKT_LENGTH_MASK (0xFFFF)
219
220/* Max hardware defines */
221#define EMAC_MAX_TXRX_CHANNELS (8) /* Max hardware channels */
222#define EMAC_DEF_MAX_MULTICAST_ADDRESSES (64) /* Max mcast addr's */
223
224/* EMAC Peripheral Device Register Memory Layout structure */
Anant Golea6286ee2009-05-18 15:19:01 -0700225#define EMAC_MACINVECTOR 0x90
226
227#define EMAC_DM646X_MACEOIVECTOR 0x94
228
Anant Golea6286ee2009-05-18 15:19:01 -0700229#define EMAC_MACINTSTATRAW 0xB0
230#define EMAC_MACINTSTATMASKED 0xB4
231#define EMAC_MACINTMASKSET 0xB8
232#define EMAC_MACINTMASKCLEAR 0xBC
233
234#define EMAC_RXMBPENABLE 0x100
235#define EMAC_RXUNICASTSET 0x104
236#define EMAC_RXUNICASTCLEAR 0x108
237#define EMAC_RXMAXLEN 0x10C
238#define EMAC_RXBUFFEROFFSET 0x110
239#define EMAC_RXFILTERLOWTHRESH 0x114
240
241#define EMAC_MACCONTROL 0x160
242#define EMAC_MACSTATUS 0x164
243#define EMAC_EMCONTROL 0x168
244#define EMAC_FIFOCONTROL 0x16C
245#define EMAC_MACCONFIG 0x170
246#define EMAC_SOFTRESET 0x174
247#define EMAC_MACSRCADDRLO 0x1D0
248#define EMAC_MACSRCADDRHI 0x1D4
249#define EMAC_MACHASH1 0x1D8
250#define EMAC_MACHASH2 0x1DC
251#define EMAC_MACADDRLO 0x500
252#define EMAC_MACADDRHI 0x504
253#define EMAC_MACINDEX 0x508
254
Anant Golea6286ee2009-05-18 15:19:01 -0700255/* EMAC statistics registers */
256#define EMAC_RXGOODFRAMES 0x200
257#define EMAC_RXBCASTFRAMES 0x204
258#define EMAC_RXMCASTFRAMES 0x208
259#define EMAC_RXPAUSEFRAMES 0x20C
260#define EMAC_RXCRCERRORS 0x210
261#define EMAC_RXALIGNCODEERRORS 0x214
262#define EMAC_RXOVERSIZED 0x218
263#define EMAC_RXJABBER 0x21C
264#define EMAC_RXUNDERSIZED 0x220
265#define EMAC_RXFRAGMENTS 0x224
266#define EMAC_RXFILTERED 0x228
267#define EMAC_RXQOSFILTERED 0x22C
268#define EMAC_RXOCTETS 0x230
269#define EMAC_TXGOODFRAMES 0x234
270#define EMAC_TXBCASTFRAMES 0x238
271#define EMAC_TXMCASTFRAMES 0x23C
272#define EMAC_TXPAUSEFRAMES 0x240
273#define EMAC_TXDEFERRED 0x244
274#define EMAC_TXCOLLISION 0x248
275#define EMAC_TXSINGLECOLL 0x24C
276#define EMAC_TXMULTICOLL 0x250
277#define EMAC_TXEXCESSIVECOLL 0x254
278#define EMAC_TXLATECOLL 0x258
279#define EMAC_TXUNDERRUN 0x25C
280#define EMAC_TXCARRIERSENSE 0x260
281#define EMAC_TXOCTETS 0x264
282#define EMAC_NETOCTETS 0x280
283#define EMAC_RXSOFOVERRUNS 0x284
284#define EMAC_RXMOFOVERRUNS 0x288
285#define EMAC_RXDMAOVERRUNS 0x28C
286
287/* EMAC DM644x control registers */
288#define EMAC_CTRL_EWCTL (0x4)
289#define EMAC_CTRL_EWINTTCNT (0x8)
290
Sriram84da2652010-07-29 02:33:58 +0000291/* EMAC DM644x control module masks */
292#define EMAC_DM644X_EWINTCNT_MASK 0x1FFFF
293#define EMAC_DM644X_INTMIN_INTVL 0x1
294#define EMAC_DM644X_INTMAX_INTVL (EMAC_DM644X_EWINTCNT_MASK)
295
Anant Golea6286ee2009-05-18 15:19:01 -0700296/* EMAC DM646X control module registers */
Sriram84da2652010-07-29 02:33:58 +0000297#define EMAC_DM646X_CMINTCTRL 0x0C
298#define EMAC_DM646X_CMRXINTEN 0x14
299#define EMAC_DM646X_CMTXINTEN 0x18
300#define EMAC_DM646X_CMRXINTMAX 0x70
301#define EMAC_DM646X_CMTXINTMAX 0x74
302
303/* EMAC DM646X control module masks */
304#define EMAC_DM646X_INTPACEEN (0x3 << 16)
305#define EMAC_DM646X_INTPRESCALE_MASK (0x7FF << 0)
306#define EMAC_DM646X_CMINTMAX_CNT 63
307#define EMAC_DM646X_CMINTMIN_CNT 2
308#define EMAC_DM646X_CMINTMAX_INTVL (1000 / EMAC_DM646X_CMINTMIN_CNT)
309#define EMAC_DM646X_CMINTMIN_INTVL ((1000 / EMAC_DM646X_CMINTMAX_CNT) + 1)
310
Anant Golea6286ee2009-05-18 15:19:01 -0700311
312/* EMAC EOI codes for C0 */
313#define EMAC_DM646X_MAC_EOI_C0_RXEN (0x01)
314#define EMAC_DM646X_MAC_EOI_C0_TXEN (0x02)
315
Sriram0fe74632009-10-07 02:44:30 +0000316/* EMAC Stats Clear Mask */
317#define EMAC_STATS_CLR_MASK (0xFFFFFFFF)
318
Anant Golea6286ee2009-05-18 15:19:01 -0700319/* emac_priv: EMAC private data structure
320 *
321 * EMAC adapter private data structure
322 */
323struct emac_priv {
324 u32 msg_enable;
325 struct net_device *ndev;
326 struct platform_device *pdev;
327 struct napi_struct napi;
328 char mac_addr[6];
Anant Golea6286ee2009-05-18 15:19:01 -0700329 void __iomem *remap_addr;
330 u32 emac_base_phys;
331 void __iomem *emac_base;
332 void __iomem *ctrl_base;
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -0400333 struct cpdma_ctlr *dma;
334 struct cpdma_chan *txchan;
335 struct cpdma_chan *rxchan;
Anant Golea6286ee2009-05-18 15:19:01 -0700336 u32 link; /* 1=link on, 0=link off */
337 u32 speed; /* 0=Auto Neg, 1=No PHY, 10,100, 1000 - mbps */
338 u32 duplex; /* Link duplex: 0=Half, 1=Full */
339 u32 rx_buf_size;
340 u32 isr_count;
Sriram84da2652010-07-29 02:33:58 +0000341 u32 coal_intvl;
342 u32 bus_freq_mhz;
Anant Golea6286ee2009-05-18 15:19:01 -0700343 u8 rmii_en;
344 u8 version;
Anant Golea6286ee2009-05-18 15:19:01 -0700345 u32 mac_hash1;
346 u32 mac_hash2;
347 u32 multicast_hash_cnt[EMAC_NUM_MULTICAST_BITS];
348 u32 rx_addr_type;
Cyril Chemparathy5d69e002010-09-15 10:11:24 -0400349 const char *phy_id;
Heiko Schocher42f59962012-07-17 00:34:24 +0000350 struct device_node *phy_node;
Anant Golea6286ee2009-05-18 15:19:01 -0700351 spinlock_t lock;
Sriramakrishnan01a9af32009-11-19 15:58:26 +0530352 /*platform specific members*/
353 void (*int_enable) (void);
354 void (*int_disable) (void);
Anant Golea6286ee2009-05-18 15:19:01 -0700355};
356
Anant Golea6286ee2009-05-18 15:19:01 -0700357/* EMAC TX Host Error description strings */
358static char *emac_txhost_errcodes[16] = {
359 "No error", "SOP error", "Ownership bit not set in SOP buffer",
360 "Zero Next Buffer Descriptor Pointer Without EOP",
361 "Zero Buffer Pointer", "Zero Buffer Length", "Packet Length Error",
362 "Reserved", "Reserved", "Reserved", "Reserved", "Reserved",
363 "Reserved", "Reserved", "Reserved", "Reserved"
364};
365
366/* EMAC RX Host Error description strings */
367static char *emac_rxhost_errcodes[16] = {
368 "No error", "Reserved", "Ownership bit not set in input buffer",
369 "Reserved", "Zero Buffer Pointer", "Reserved", "Reserved",
370 "Reserved", "Reserved", "Reserved", "Reserved", "Reserved",
371 "Reserved", "Reserved", "Reserved", "Reserved"
372};
373
374/* Helper macros */
375#define emac_read(reg) ioread32(priv->emac_base + (reg))
376#define emac_write(reg, val) iowrite32(val, priv->emac_base + (reg))
377
378#define emac_ctrl_read(reg) ioread32((priv->ctrl_base + (reg)))
379#define emac_ctrl_write(reg, val) iowrite32(val, (priv->ctrl_base + (reg)))
380
Anant Golea6286ee2009-05-18 15:19:01 -0700381/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000382 * emac_dump_regs - Dump important EMAC registers to debug terminal
Anant Golea6286ee2009-05-18 15:19:01 -0700383 * @priv: The DaVinci EMAC private adapter structure
384 *
385 * Executes ethtool set cmd & sets phy mode
386 *
387 */
388static void emac_dump_regs(struct emac_priv *priv)
389{
390 struct device *emac_dev = &priv->ndev->dev;
391
392 /* Print important registers in EMAC */
393 dev_info(emac_dev, "EMAC Basic registers\n");
Srirame9947622010-07-29 02:34:00 +0000394 if (priv->version == EMAC_VERSION_1) {
395 dev_info(emac_dev, "EMAC: EWCTL: %08X, EWINTTCNT: %08X\n",
396 emac_ctrl_read(EMAC_CTRL_EWCTL),
397 emac_ctrl_read(EMAC_CTRL_EWINTTCNT));
398 }
Anant Golea6286ee2009-05-18 15:19:01 -0700399 dev_info(emac_dev, "EMAC: EmuControl:%08X, FifoControl: %08X\n",
400 emac_read(EMAC_EMCONTROL), emac_read(EMAC_FIFOCONTROL));
401 dev_info(emac_dev, "EMAC: MBPEnable:%08X, RXUnicastSet: %08X, "\
402 "RXMaxLen=%08X\n", emac_read(EMAC_RXMBPENABLE),
403 emac_read(EMAC_RXUNICASTSET), emac_read(EMAC_RXMAXLEN));
404 dev_info(emac_dev, "EMAC: MacControl:%08X, MacStatus: %08X, "\
405 "MacConfig=%08X\n", emac_read(EMAC_MACCONTROL),
406 emac_read(EMAC_MACSTATUS), emac_read(EMAC_MACCONFIG));
Anant Golea6286ee2009-05-18 15:19:01 -0700407 dev_info(emac_dev, "EMAC Statistics\n");
408 dev_info(emac_dev, "EMAC: rx_good_frames:%d\n",
409 emac_read(EMAC_RXGOODFRAMES));
410 dev_info(emac_dev, "EMAC: rx_broadcast_frames:%d\n",
411 emac_read(EMAC_RXBCASTFRAMES));
412 dev_info(emac_dev, "EMAC: rx_multicast_frames:%d\n",
413 emac_read(EMAC_RXMCASTFRAMES));
414 dev_info(emac_dev, "EMAC: rx_pause_frames:%d\n",
415 emac_read(EMAC_RXPAUSEFRAMES));
416 dev_info(emac_dev, "EMAC: rx_crcerrors:%d\n",
417 emac_read(EMAC_RXCRCERRORS));
418 dev_info(emac_dev, "EMAC: rx_align_code_errors:%d\n",
419 emac_read(EMAC_RXALIGNCODEERRORS));
420 dev_info(emac_dev, "EMAC: rx_oversized_frames:%d\n",
421 emac_read(EMAC_RXOVERSIZED));
422 dev_info(emac_dev, "EMAC: rx_jabber_frames:%d\n",
423 emac_read(EMAC_RXJABBER));
424 dev_info(emac_dev, "EMAC: rx_undersized_frames:%d\n",
425 emac_read(EMAC_RXUNDERSIZED));
426 dev_info(emac_dev, "EMAC: rx_fragments:%d\n",
427 emac_read(EMAC_RXFRAGMENTS));
428 dev_info(emac_dev, "EMAC: rx_filtered_frames:%d\n",
429 emac_read(EMAC_RXFILTERED));
430 dev_info(emac_dev, "EMAC: rx_qos_filtered_frames:%d\n",
431 emac_read(EMAC_RXQOSFILTERED));
432 dev_info(emac_dev, "EMAC: rx_octets:%d\n",
433 emac_read(EMAC_RXOCTETS));
434 dev_info(emac_dev, "EMAC: tx_goodframes:%d\n",
435 emac_read(EMAC_TXGOODFRAMES));
436 dev_info(emac_dev, "EMAC: tx_bcastframes:%d\n",
437 emac_read(EMAC_TXBCASTFRAMES));
438 dev_info(emac_dev, "EMAC: tx_mcastframes:%d\n",
439 emac_read(EMAC_TXMCASTFRAMES));
440 dev_info(emac_dev, "EMAC: tx_pause_frames:%d\n",
441 emac_read(EMAC_TXPAUSEFRAMES));
442 dev_info(emac_dev, "EMAC: tx_deferred_frames:%d\n",
443 emac_read(EMAC_TXDEFERRED));
444 dev_info(emac_dev, "EMAC: tx_collision_frames:%d\n",
445 emac_read(EMAC_TXCOLLISION));
446 dev_info(emac_dev, "EMAC: tx_single_coll_frames:%d\n",
447 emac_read(EMAC_TXSINGLECOLL));
448 dev_info(emac_dev, "EMAC: tx_mult_coll_frames:%d\n",
449 emac_read(EMAC_TXMULTICOLL));
450 dev_info(emac_dev, "EMAC: tx_excessive_collisions:%d\n",
451 emac_read(EMAC_TXEXCESSIVECOLL));
452 dev_info(emac_dev, "EMAC: tx_late_collisions:%d\n",
453 emac_read(EMAC_TXLATECOLL));
454 dev_info(emac_dev, "EMAC: tx_underrun:%d\n",
455 emac_read(EMAC_TXUNDERRUN));
456 dev_info(emac_dev, "EMAC: tx_carrier_sense_errors:%d\n",
457 emac_read(EMAC_TXCARRIERSENSE));
458 dev_info(emac_dev, "EMAC: tx_octets:%d\n",
459 emac_read(EMAC_TXOCTETS));
460 dev_info(emac_dev, "EMAC: net_octets:%d\n",
461 emac_read(EMAC_NETOCTETS));
462 dev_info(emac_dev, "EMAC: rx_sof_overruns:%d\n",
463 emac_read(EMAC_RXSOFOVERRUNS));
464 dev_info(emac_dev, "EMAC: rx_mof_overruns:%d\n",
465 emac_read(EMAC_RXMOFOVERRUNS));
466 dev_info(emac_dev, "EMAC: rx_dma_overruns:%d\n",
467 emac_read(EMAC_RXDMAOVERRUNS));
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -0400468
469 cpdma_ctlr_dump(priv->dma);
Anant Golea6286ee2009-05-18 15:19:01 -0700470}
471
Anant Golea6286ee2009-05-18 15:19:01 -0700472/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000473 * emac_get_drvinfo - Get EMAC driver information
Anant Golea6286ee2009-05-18 15:19:01 -0700474 * @ndev: The DaVinci EMAC network adapter
475 * @info: ethtool info structure containing name and version
476 *
477 * Returns EMAC driver information (name and version)
478 *
479 */
480static void emac_get_drvinfo(struct net_device *ndev,
481 struct ethtool_drvinfo *info)
482{
Jiri Pirko7826d432013-01-06 00:44:26 +0000483 strlcpy(info->driver, emac_version_string, sizeof(info->driver));
484 strlcpy(info->version, EMAC_MODULE_VERSION, sizeof(info->version));
Anant Golea6286ee2009-05-18 15:19:01 -0700485}
486
487/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000488 * emac_get_settings - Get EMAC settings
Anant Golea6286ee2009-05-18 15:19:01 -0700489 * @ndev: The DaVinci EMAC network adapter
490 * @ecmd: ethtool command
491 *
492 * Executes ethool get command
493 *
494 */
495static int emac_get_settings(struct net_device *ndev,
496 struct ethtool_cmd *ecmd)
497{
Philippe Reynesc3321772016-07-02 00:02:34 +0200498 if (ndev->phydev)
499 return phy_ethtool_gset(ndev->phydev, ecmd);
Anant Golea6286ee2009-05-18 15:19:01 -0700500 else
501 return -EOPNOTSUPP;
502
503}
504
505/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000506 * emac_set_settings - Set EMAC settings
Anant Golea6286ee2009-05-18 15:19:01 -0700507 * @ndev: The DaVinci EMAC network adapter
508 * @ecmd: ethtool command
509 *
510 * Executes ethool set command
511 *
512 */
513static int emac_set_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
514{
Philippe Reynesc3321772016-07-02 00:02:34 +0200515 if (ndev->phydev)
516 return phy_ethtool_sset(ndev->phydev, ecmd);
Anant Golea6286ee2009-05-18 15:19:01 -0700517 else
518 return -EOPNOTSUPP;
519
520}
521
522/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000523 * emac_get_coalesce - Get interrupt coalesce settings for this device
Sriram84da2652010-07-29 02:33:58 +0000524 * @ndev : The DaVinci EMAC network adapter
525 * @coal : ethtool coalesce settings structure
526 *
527 * Fetch the current interrupt coalesce settings
528 *
529 */
530static int emac_get_coalesce(struct net_device *ndev,
531 struct ethtool_coalesce *coal)
532{
533 struct emac_priv *priv = netdev_priv(ndev);
534
535 coal->rx_coalesce_usecs = priv->coal_intvl;
536 return 0;
537
538}
539
540/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000541 * emac_set_coalesce - Set interrupt coalesce settings for this device
Sriram84da2652010-07-29 02:33:58 +0000542 * @ndev : The DaVinci EMAC network adapter
543 * @coal : ethtool coalesce settings structure
544 *
545 * Set interrupt coalesce parameters
546 *
547 */
548static int emac_set_coalesce(struct net_device *ndev,
549 struct ethtool_coalesce *coal)
550{
551 struct emac_priv *priv = netdev_priv(ndev);
552 u32 int_ctrl, num_interrupts = 0;
553 u32 prescale = 0, addnl_dvdr = 1, coal_intvl = 0;
554
555 if (!coal->rx_coalesce_usecs)
556 return -EINVAL;
557
558 coal_intvl = coal->rx_coalesce_usecs;
559
560 switch (priv->version) {
561 case EMAC_VERSION_2:
562 int_ctrl = emac_ctrl_read(EMAC_DM646X_CMINTCTRL);
563 prescale = priv->bus_freq_mhz * 4;
564
565 if (coal_intvl < EMAC_DM646X_CMINTMIN_INTVL)
566 coal_intvl = EMAC_DM646X_CMINTMIN_INTVL;
567
568 if (coal_intvl > EMAC_DM646X_CMINTMAX_INTVL) {
569 /*
570 * Interrupt pacer works with 4us Pulse, we can
571 * throttle further by dilating the 4us pulse.
572 */
573 addnl_dvdr = EMAC_DM646X_INTPRESCALE_MASK / prescale;
574
575 if (addnl_dvdr > 1) {
576 prescale *= addnl_dvdr;
577 if (coal_intvl > (EMAC_DM646X_CMINTMAX_INTVL
578 * addnl_dvdr))
579 coal_intvl = (EMAC_DM646X_CMINTMAX_INTVL
580 * addnl_dvdr);
581 } else {
582 addnl_dvdr = 1;
583 coal_intvl = EMAC_DM646X_CMINTMAX_INTVL;
584 }
585 }
586
587 num_interrupts = (1000 * addnl_dvdr) / coal_intvl;
588
589 int_ctrl |= EMAC_DM646X_INTPACEEN;
590 int_ctrl &= (~EMAC_DM646X_INTPRESCALE_MASK);
591 int_ctrl |= (prescale & EMAC_DM646X_INTPRESCALE_MASK);
592 emac_ctrl_write(EMAC_DM646X_CMINTCTRL, int_ctrl);
593
594 emac_ctrl_write(EMAC_DM646X_CMRXINTMAX, num_interrupts);
595 emac_ctrl_write(EMAC_DM646X_CMTXINTMAX, num_interrupts);
596
597 break;
598 default:
599 int_ctrl = emac_ctrl_read(EMAC_CTRL_EWINTTCNT);
600 int_ctrl &= (~EMAC_DM644X_EWINTCNT_MASK);
601 prescale = coal_intvl * priv->bus_freq_mhz;
602 if (prescale > EMAC_DM644X_EWINTCNT_MASK) {
603 prescale = EMAC_DM644X_EWINTCNT_MASK;
604 coal_intvl = prescale / priv->bus_freq_mhz;
605 }
606 emac_ctrl_write(EMAC_CTRL_EWINTTCNT, (int_ctrl | prescale));
607
608 break;
609 }
610
611 printk(KERN_INFO"Set coalesce to %d usecs.\n", coal_intvl);
612 priv->coal_intvl = coal_intvl;
613
614 return 0;
615
616}
617
618
Ben Hutchings1aa8b472012-07-10 10:56:59 +0000619/* ethtool_ops: DaVinci EMAC Ethtool structure
Anant Golea6286ee2009-05-18 15:19:01 -0700620 *
621 * Ethtool support for EMAC adapter
Anant Golea6286ee2009-05-18 15:19:01 -0700622 */
623static const struct ethtool_ops ethtool_ops = {
624 .get_drvinfo = emac_get_drvinfo,
625 .get_settings = emac_get_settings,
626 .set_settings = emac_set_settings,
627 .get_link = ethtool_op_get_link,
Sriram84da2652010-07-29 02:33:58 +0000628 .get_coalesce = emac_get_coalesce,
629 .set_coalesce = emac_set_coalesce,
Richard Cochran1fa68be2012-04-03 22:59:24 +0000630 .get_ts_info = ethtool_op_get_ts_info,
Anant Golea6286ee2009-05-18 15:19:01 -0700631};
632
633/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000634 * emac_update_phystatus - Update Phy status
Anant Golea6286ee2009-05-18 15:19:01 -0700635 * @priv: The DaVinci EMAC private adapter structure
636 *
637 * Updates phy status and takes action for network queue if required
638 * based upon link status
639 *
640 */
641static void emac_update_phystatus(struct emac_priv *priv)
642{
643 u32 mac_control;
644 u32 new_duplex;
645 u32 cur_duplex;
646 struct net_device *ndev = priv->ndev;
647
648 mac_control = emac_read(EMAC_MACCONTROL);
649 cur_duplex = (mac_control & EMAC_MACCONTROL_FULLDUPLEXEN) ?
650 DUPLEX_FULL : DUPLEX_HALF;
Philippe Reynesc3321772016-07-02 00:02:34 +0200651 if (ndev->phydev)
652 new_duplex = ndev->phydev->duplex;
Anant Golea6286ee2009-05-18 15:19:01 -0700653 else
654 new_duplex = DUPLEX_FULL;
655
656 /* We get called only if link has changed (speed/duplex/status) */
657 if ((priv->link) && (new_duplex != cur_duplex)) {
658 priv->duplex = new_duplex;
659 if (DUPLEX_FULL == priv->duplex)
660 mac_control |= (EMAC_MACCONTROL_FULLDUPLEXEN);
661 else
662 mac_control &= ~(EMAC_MACCONTROL_FULLDUPLEXEN);
663 }
664
665 if (priv->speed == SPEED_1000 && (priv->version == EMAC_VERSION_2)) {
666 mac_control = emac_read(EMAC_MACCONTROL);
chaithrika@ti.com69ef9692009-10-01 10:25:19 +0000667 mac_control |= (EMAC_DM646X_MACCONTORL_GIG |
Anant Golea6286ee2009-05-18 15:19:01 -0700668 EMAC_DM646X_MACCONTORL_GIGFORCE);
669 } else {
670 /* Clear the GIG bit and GIGFORCE bit */
671 mac_control &= ~(EMAC_DM646X_MACCONTORL_GIGFORCE |
672 EMAC_DM646X_MACCONTORL_GIG);
673
674 if (priv->rmii_en && (priv->speed == SPEED_100))
675 mac_control |= EMAC_MACCONTROL_RMIISPEED_MASK;
676 else
677 mac_control &= ~EMAC_MACCONTROL_RMIISPEED_MASK;
678 }
679
680 /* Update mac_control if changed */
681 emac_write(EMAC_MACCONTROL, mac_control);
682
683 if (priv->link) {
684 /* link ON */
685 if (!netif_carrier_ok(ndev))
686 netif_carrier_on(ndev);
687 /* reactivate the transmit queue if it is stopped */
688 if (netif_running(ndev) && netif_queue_stopped(ndev))
689 netif_wake_queue(ndev);
690 } else {
691 /* link OFF */
692 if (netif_carrier_ok(ndev))
693 netif_carrier_off(ndev);
694 if (!netif_queue_stopped(ndev))
695 netif_stop_queue(ndev);
696 }
697}
698
699/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000700 * hash_get - Calculate hash value from mac address
Anant Golea6286ee2009-05-18 15:19:01 -0700701 * @addr: mac address to delete from hash table
702 *
703 * Calculates hash value from mac address
704 *
705 */
706static u32 hash_get(u8 *addr)
707{
708 u32 hash;
709 u8 tmpval;
710 int cnt;
711 hash = 0;
712
713 for (cnt = 0; cnt < 2; cnt++) {
714 tmpval = *addr++;
715 hash ^= (tmpval >> 2) ^ (tmpval << 4);
716 tmpval = *addr++;
717 hash ^= (tmpval >> 4) ^ (tmpval << 2);
718 tmpval = *addr++;
719 hash ^= (tmpval >> 6) ^ (tmpval);
720 }
721
722 return hash & 0x3F;
723}
724
725/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000726 * hash_add - Hash function to add mac addr from hash table
Anant Golea6286ee2009-05-18 15:19:01 -0700727 * @priv: The DaVinci EMAC private adapter structure
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000728 * @mac_addr: mac address to delete from hash table
Anant Golea6286ee2009-05-18 15:19:01 -0700729 *
730 * Adds mac address to the internal hash table
731 *
732 */
733static int hash_add(struct emac_priv *priv, u8 *mac_addr)
734{
735 struct device *emac_dev = &priv->ndev->dev;
736 u32 rc = 0;
737 u32 hash_bit;
738 u32 hash_value = hash_get(mac_addr);
739
740 if (hash_value >= EMAC_NUM_MULTICAST_BITS) {
741 if (netif_msg_drv(priv)) {
742 dev_err(emac_dev, "DaVinci EMAC: hash_add(): Invalid "\
743 "Hash %08x, should not be greater than %08x",
744 hash_value, (EMAC_NUM_MULTICAST_BITS - 1));
745 }
746 return -1;
747 }
748
749 /* set the hash bit only if not previously set */
750 if (priv->multicast_hash_cnt[hash_value] == 0) {
751 rc = 1; /* hash value changed */
752 if (hash_value < 32) {
753 hash_bit = BIT(hash_value);
754 priv->mac_hash1 |= hash_bit;
755 } else {
756 hash_bit = BIT((hash_value - 32));
757 priv->mac_hash2 |= hash_bit;
758 }
759 }
760
761 /* incr counter for num of mcast addr's mapped to "this" hash bit */
762 ++priv->multicast_hash_cnt[hash_value];
763
764 return rc;
765}
766
767/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000768 * hash_del - Hash function to delete mac addr from hash table
Anant Golea6286ee2009-05-18 15:19:01 -0700769 * @priv: The DaVinci EMAC private adapter structure
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000770 * @mac_addr: mac address to delete from hash table
Anant Golea6286ee2009-05-18 15:19:01 -0700771 *
772 * Removes mac address from the internal hash table
773 *
774 */
775static int hash_del(struct emac_priv *priv, u8 *mac_addr)
776{
777 u32 hash_value;
778 u32 hash_bit;
779
780 hash_value = hash_get(mac_addr);
781 if (priv->multicast_hash_cnt[hash_value] > 0) {
782 /* dec cntr for num of mcast addr's mapped to this hash bit */
783 --priv->multicast_hash_cnt[hash_value];
784 }
785
786 /* if counter still > 0, at least one multicast address refers
787 * to this hash bit. so return 0 */
788 if (priv->multicast_hash_cnt[hash_value] > 0)
789 return 0;
790
791 if (hash_value < 32) {
792 hash_bit = BIT(hash_value);
793 priv->mac_hash1 &= ~hash_bit;
794 } else {
795 hash_bit = BIT((hash_value - 32));
796 priv->mac_hash2 &= ~hash_bit;
797 }
798
799 /* return 1 to indicate change in mac_hash registers reqd */
800 return 1;
801}
802
803/* EMAC multicast operation */
804#define EMAC_MULTICAST_ADD 0
805#define EMAC_MULTICAST_DEL 1
806#define EMAC_ALL_MULTI_SET 2
807#define EMAC_ALL_MULTI_CLR 3
808
809/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000810 * emac_add_mcast - Set multicast address in the EMAC adapter (Internal)
Anant Golea6286ee2009-05-18 15:19:01 -0700811 * @priv: The DaVinci EMAC private adapter structure
812 * @action: multicast operation to perform
813 * mac_addr: mac address to set
814 *
815 * Set multicast addresses in EMAC adapter - internal function
816 *
817 */
818static void emac_add_mcast(struct emac_priv *priv, u32 action, u8 *mac_addr)
819{
820 struct device *emac_dev = &priv->ndev->dev;
821 int update = -1;
822
823 switch (action) {
824 case EMAC_MULTICAST_ADD:
825 update = hash_add(priv, mac_addr);
826 break;
827 case EMAC_MULTICAST_DEL:
828 update = hash_del(priv, mac_addr);
829 break;
830 case EMAC_ALL_MULTI_SET:
831 update = 1;
832 priv->mac_hash1 = EMAC_ALL_MULTI_REG_VALUE;
833 priv->mac_hash2 = EMAC_ALL_MULTI_REG_VALUE;
834 break;
835 case EMAC_ALL_MULTI_CLR:
836 update = 1;
837 priv->mac_hash1 = 0;
838 priv->mac_hash2 = 0;
839 memset(&(priv->multicast_hash_cnt[0]), 0,
840 sizeof(priv->multicast_hash_cnt[0]) *
841 EMAC_NUM_MULTICAST_BITS);
842 break;
843 default:
844 if (netif_msg_drv(priv))
845 dev_err(emac_dev, "DaVinci EMAC: add_mcast"\
846 ": bad operation %d", action);
847 break;
848 }
849
850 /* write to the hardware only if the register status chances */
851 if (update > 0) {
852 emac_write(EMAC_MACHASH1, priv->mac_hash1);
853 emac_write(EMAC_MACHASH2, priv->mac_hash2);
854 }
855}
856
857/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000858 * emac_dev_mcast_set - Set multicast address in the EMAC adapter
Anant Golea6286ee2009-05-18 15:19:01 -0700859 * @ndev: The DaVinci EMAC network adapter
860 *
861 * Set multicast addresses in EMAC adapter
862 *
863 */
864static void emac_dev_mcast_set(struct net_device *ndev)
865{
866 u32 mbp_enable;
867 struct emac_priv *priv = netdev_priv(ndev);
868
869 mbp_enable = emac_read(EMAC_RXMBPENABLE);
870 if (ndev->flags & IFF_PROMISC) {
871 mbp_enable &= (~EMAC_MBP_PROMISCCH(EMAC_DEF_PROM_CH));
872 mbp_enable |= (EMAC_MBP_RXPROMISC);
873 } else {
874 mbp_enable = (mbp_enable & ~EMAC_MBP_RXPROMISC);
875 if ((ndev->flags & IFF_ALLMULTI) ||
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000876 netdev_mc_count(ndev) > EMAC_DEF_MAX_MULTICAST_ADDRESSES) {
Anant Golea6286ee2009-05-18 15:19:01 -0700877 mbp_enable = (mbp_enable | EMAC_MBP_RXMCAST);
878 emac_add_mcast(priv, EMAC_ALL_MULTI_SET, NULL);
Mariusz Ceierd69e0f72013-10-21 19:45:04 +0200879 } else if (!netdev_mc_empty(ndev)) {
Jiri Pirko22bedad32010-04-01 21:22:57 +0000880 struct netdev_hw_addr *ha;
881
Anant Golea6286ee2009-05-18 15:19:01 -0700882 mbp_enable = (mbp_enable | EMAC_MBP_RXMCAST);
883 emac_add_mcast(priv, EMAC_ALL_MULTI_CLR, NULL);
884 /* program multicast address list into EMAC hardware */
Jiri Pirko22bedad32010-04-01 21:22:57 +0000885 netdev_for_each_mc_addr(ha, ndev) {
Anant Golea6286ee2009-05-18 15:19:01 -0700886 emac_add_mcast(priv, EMAC_MULTICAST_ADD,
Jiri Pirko22bedad32010-04-01 21:22:57 +0000887 (u8 *) ha->addr);
Anant Golea6286ee2009-05-18 15:19:01 -0700888 }
889 } else {
890 mbp_enable = (mbp_enable & ~EMAC_MBP_RXMCAST);
891 emac_add_mcast(priv, EMAC_ALL_MULTI_CLR, NULL);
892 }
893 }
894 /* Set mbp config register */
895 emac_write(EMAC_RXMBPENABLE, mbp_enable);
896}
897
898/*************************************************************************
899 * EMAC Hardware manipulation
900 *************************************************************************/
901
902/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000903 * emac_int_disable - Disable EMAC module interrupt (from adapter)
Anant Golea6286ee2009-05-18 15:19:01 -0700904 * @priv: The DaVinci EMAC private adapter structure
905 *
906 * Disable EMAC interrupt on the adapter
907 *
908 */
909static void emac_int_disable(struct emac_priv *priv)
910{
911 if (priv->version == EMAC_VERSION_2) {
912 unsigned long flags;
913
914 local_irq_save(flags);
915
916 /* Program C0_Int_En to zero to turn off
917 * interrupts to the CPU */
918 emac_ctrl_write(EMAC_DM646X_CMRXINTEN, 0x0);
919 emac_ctrl_write(EMAC_DM646X_CMTXINTEN, 0x0);
920 /* NOTE: Rx Threshold and Misc interrupts are not disabled */
Sriramakrishnan01a9af32009-11-19 15:58:26 +0530921 if (priv->int_disable)
922 priv->int_disable();
Anant Golea6286ee2009-05-18 15:19:01 -0700923
Tony Lindgrencd2d6d32015-01-15 14:45:09 -0800924 /* NOTE: Rx Threshold and Misc interrupts are not enabled */
925
926 /* ack rxen only then a new pulse will be generated */
927 emac_write(EMAC_DM646X_MACEOIVECTOR,
928 EMAC_DM646X_MAC_EOI_C0_RXEN);
929
930 /* ack txen- only then a new pulse will be generated */
931 emac_write(EMAC_DM646X_MACEOIVECTOR,
932 EMAC_DM646X_MAC_EOI_C0_TXEN);
933
Anant Golea6286ee2009-05-18 15:19:01 -0700934 local_irq_restore(flags);
935
936 } else {
937 /* Set DM644x control registers for interrupt control */
938 emac_ctrl_write(EMAC_CTRL_EWCTL, 0x0);
939 }
940}
941
942/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000943 * emac_int_enable - Enable EMAC module interrupt (from adapter)
Anant Golea6286ee2009-05-18 15:19:01 -0700944 * @priv: The DaVinci EMAC private adapter structure
945 *
946 * Enable EMAC interrupt on the adapter
947 *
948 */
949static void emac_int_enable(struct emac_priv *priv)
950{
951 if (priv->version == EMAC_VERSION_2) {
Sriramakrishnan01a9af32009-11-19 15:58:26 +0530952 if (priv->int_enable)
953 priv->int_enable();
954
Anant Golea6286ee2009-05-18 15:19:01 -0700955 emac_ctrl_write(EMAC_DM646X_CMRXINTEN, 0xff);
956 emac_ctrl_write(EMAC_DM646X_CMTXINTEN, 0xff);
957
958 /* In addition to turning on interrupt Enable, we need
959 * ack by writing appropriate values to the EOI
960 * register */
961
962 /* NOTE: Rx Threshold and Misc interrupts are not enabled */
Anant Golea6286ee2009-05-18 15:19:01 -0700963 } else {
964 /* Set DM644x control registers for interrupt control */
965 emac_ctrl_write(EMAC_CTRL_EWCTL, 0x1);
966 }
967}
968
969/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000970 * emac_irq - EMAC interrupt handler
Anant Golea6286ee2009-05-18 15:19:01 -0700971 * @irq: interrupt number
972 * @dev_id: EMAC network adapter data structure ptr
973 *
974 * EMAC Interrupt handler - we only schedule NAPI and not process any packets
975 * here. EVen the interrupt status is checked (TX/RX/Err) in NAPI poll function
976 *
977 * Returns interrupt handled condition
978 */
979static irqreturn_t emac_irq(int irq, void *dev_id)
980{
981 struct net_device *ndev = (struct net_device *)dev_id;
982 struct emac_priv *priv = netdev_priv(ndev);
983
984 ++priv->isr_count;
985 if (likely(netif_running(priv->ndev))) {
986 emac_int_disable(priv);
987 napi_schedule(&priv->napi);
988 } else {
989 /* we are closing down, so dont process anything */
990 }
991 return IRQ_HANDLED;
992}
993
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -0400994static struct sk_buff *emac_rx_alloc(struct emac_priv *priv)
995{
Pradeep A. Dalvidae2e9f2012-02-06 11:16:13 +0000996 struct sk_buff *skb = netdev_alloc_skb(priv->ndev, priv->rx_buf_size);
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -0400997 if (WARN_ON(!skb))
998 return NULL;
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -0400999 skb_reserve(skb, NET_IP_ALIGN);
1000 return skb;
1001}
1002
1003static void emac_rx_handler(void *token, int len, int status)
1004{
1005 struct sk_buff *skb = token;
1006 struct net_device *ndev = skb->dev;
1007 struct emac_priv *priv = netdev_priv(ndev);
1008 struct device *emac_dev = &ndev->dev;
1009 int ret;
1010
1011 /* free and bail if we are shutting down */
Christian Riesch5d697032012-02-23 01:14:17 +00001012 if (unlikely(!netif_running(ndev))) {
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001013 dev_kfree_skb_any(skb);
1014 return;
1015 }
1016
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001017 /* recycle on receive error */
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001018 if (status < 0) {
1019 ndev->stats.rx_errors++;
1020 goto recycle;
1021 }
1022
1023 /* feed received packet up the stack */
1024 skb_put(skb, len);
1025 skb->protocol = eth_type_trans(skb, ndev);
1026 netif_receive_skb(skb);
1027 ndev->stats.rx_bytes += len;
1028 ndev->stats.rx_packets++;
1029
1030 /* alloc a new packet for receive */
1031 skb = emac_rx_alloc(priv);
1032 if (!skb) {
1033 if (netif_msg_rx_err(priv) && net_ratelimit())
1034 dev_err(emac_dev, "failed rx buffer alloc\n");
1035 return;
1036 }
1037
1038recycle:
1039 ret = cpdma_chan_submit(priv->rxchan, skb, skb->data,
Sebastian Siewioraef614e2013-04-23 07:31:38 +00001040 skb_tailroom(skb), 0);
Christian Riesch5d697032012-02-23 01:14:17 +00001041
1042 WARN_ON(ret == -ENOMEM);
1043 if (unlikely(ret < 0))
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001044 dev_kfree_skb_any(skb);
1045}
1046
1047static void emac_tx_handler(void *token, int len, int status)
1048{
1049 struct sk_buff *skb = token;
1050 struct net_device *ndev = skb->dev;
Sascha Hauer86d8c072012-01-03 05:27:47 +00001051
Mugunthan V Nfae50822013-01-17 06:31:34 +00001052 /* Check whether the queue is stopped due to stalled tx dma, if the
1053 * queue is stopped then start the queue as we have free desc for tx
1054 */
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001055 if (unlikely(netif_queue_stopped(ndev)))
Mugunthan V N7e51cde2013-03-27 04:42:00 +00001056 netif_wake_queue(ndev);
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001057 ndev->stats.tx_packets++;
1058 ndev->stats.tx_bytes += len;
1059 dev_kfree_skb_any(skb);
1060}
1061
Anant Golea6286ee2009-05-18 15:19:01 -07001062/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00001063 * emac_dev_xmit - EMAC Transmit function
Anant Golea6286ee2009-05-18 15:19:01 -07001064 * @skb: SKB pointer
1065 * @ndev: The DaVinci EMAC network adapter
1066 *
1067 * Called by the system to transmit a packet - we queue the packet in
1068 * EMAC hardware transmit queue
1069 *
1070 * Returns success(NETDEV_TX_OK) or error code (typically out of desc's)
1071 */
1072static int emac_dev_xmit(struct sk_buff *skb, struct net_device *ndev)
1073{
1074 struct device *emac_dev = &ndev->dev;
1075 int ret_code;
Anant Golea6286ee2009-05-18 15:19:01 -07001076 struct emac_priv *priv = netdev_priv(ndev);
1077
1078 /* If no link, return */
1079 if (unlikely(!priv->link)) {
1080 if (netif_msg_tx_err(priv) && net_ratelimit())
1081 dev_err(emac_dev, "DaVinci EMAC: No link to transmit");
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001082 goto fail_tx;
Anant Golea6286ee2009-05-18 15:19:01 -07001083 }
1084
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001085 ret_code = skb_padto(skb, EMAC_DEF_MIN_ETHPKTSIZE);
1086 if (unlikely(ret_code < 0)) {
1087 if (netif_msg_tx_err(priv) && net_ratelimit())
1088 dev_err(emac_dev, "DaVinci EMAC: packet pad failed");
1089 goto fail_tx;
1090 }
1091
Richard Cochran5bf0c192011-06-19 03:31:45 +00001092 skb_tx_timestamp(skb);
1093
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001094 ret_code = cpdma_chan_submit(priv->txchan, skb, skb->data, skb->len,
Sebastian Siewioraef614e2013-04-23 07:31:38 +00001095 0);
Anant Golea6286ee2009-05-18 15:19:01 -07001096 if (unlikely(ret_code != 0)) {
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001097 if (netif_msg_tx_err(priv) && net_ratelimit())
1098 dev_err(emac_dev, "DaVinci EMAC: desc submit failed");
1099 goto fail_tx;
Anant Golea6286ee2009-05-18 15:19:01 -07001100 }
1101
Mugunthan V Nfae50822013-01-17 06:31:34 +00001102 /* If there is no more tx desc left free then we need to
1103 * tell the kernel to stop sending us tx frames.
1104 */
Mugunthan V N75b9b612013-03-15 04:10:16 +00001105 if (unlikely(!cpdma_check_free_tx_desc(priv->txchan)))
Sascha Hauer86d8c072012-01-03 05:27:47 +00001106 netif_stop_queue(ndev);
1107
Anant Golea6286ee2009-05-18 15:19:01 -07001108 return NETDEV_TX_OK;
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001109
1110fail_tx:
1111 ndev->stats.tx_dropped++;
1112 netif_stop_queue(ndev);
1113 return NETDEV_TX_BUSY;
Anant Golea6286ee2009-05-18 15:19:01 -07001114}
1115
1116/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00001117 * emac_dev_tx_timeout - EMAC Transmit timeout function
Anant Golea6286ee2009-05-18 15:19:01 -07001118 * @ndev: The DaVinci EMAC network adapter
1119 *
1120 * Called when system detects that a skb timeout period has expired
1121 * potentially due to a fault in the adapter in not being able to send
1122 * it out on the wire. We teardown the TX channel assuming a hardware
1123 * error and re-initialize the TX channel for hardware operation
1124 *
1125 */
1126static void emac_dev_tx_timeout(struct net_device *ndev)
1127{
1128 struct emac_priv *priv = netdev_priv(ndev);
1129 struct device *emac_dev = &ndev->dev;
1130
1131 if (netif_msg_tx_err(priv))
1132 dev_err(emac_dev, "DaVinci EMAC: xmit timeout, restarting TX");
1133
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001134 emac_dump_regs(priv);
1135
Kulikov Vasiliy78e8c532010-07-05 02:13:26 +00001136 ndev->stats.tx_errors++;
Anant Golea6286ee2009-05-18 15:19:01 -07001137 emac_int_disable(priv);
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001138 cpdma_chan_stop(priv->txchan);
1139 cpdma_chan_start(priv->txchan);
Anant Golea6286ee2009-05-18 15:19:01 -07001140 emac_int_enable(priv);
1141}
1142
1143/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00001144 * emac_set_type0addr - Set EMAC Type0 mac address
Anant Golea6286ee2009-05-18 15:19:01 -07001145 * @priv: The DaVinci EMAC private adapter structure
1146 * @ch: RX channel number
1147 * @mac_addr: MAC address to set in device
1148 *
1149 * Called internally to set Type0 mac address of the adapter (Device)
1150 *
1151 * Returns success (0) or appropriate error code (none as of now)
1152 */
1153static void emac_set_type0addr(struct emac_priv *priv, u32 ch, char *mac_addr)
1154{
1155 u32 val;
1156 val = ((mac_addr[5] << 8) | (mac_addr[4]));
1157 emac_write(EMAC_MACSRCADDRLO, val);
1158
1159 val = ((mac_addr[3] << 24) | (mac_addr[2] << 16) | \
1160 (mac_addr[1] << 8) | (mac_addr[0]));
1161 emac_write(EMAC_MACSRCADDRHI, val);
1162 val = emac_read(EMAC_RXUNICASTSET);
1163 val |= BIT(ch);
1164 emac_write(EMAC_RXUNICASTSET, val);
1165 val = emac_read(EMAC_RXUNICASTCLEAR);
1166 val &= ~BIT(ch);
1167 emac_write(EMAC_RXUNICASTCLEAR, val);
1168}
1169
1170/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00001171 * emac_set_type1addr - Set EMAC Type1 mac address
Anant Golea6286ee2009-05-18 15:19:01 -07001172 * @priv: The DaVinci EMAC private adapter structure
1173 * @ch: RX channel number
1174 * @mac_addr: MAC address to set in device
1175 *
1176 * Called internally to set Type1 mac address of the adapter (Device)
1177 *
1178 * Returns success (0) or appropriate error code (none as of now)
1179 */
1180static void emac_set_type1addr(struct emac_priv *priv, u32 ch, char *mac_addr)
1181{
1182 u32 val;
1183 emac_write(EMAC_MACINDEX, ch);
1184 val = ((mac_addr[5] << 8) | mac_addr[4]);
1185 emac_write(EMAC_MACADDRLO, val);
1186 val = ((mac_addr[3] << 24) | (mac_addr[2] << 16) | \
1187 (mac_addr[1] << 8) | (mac_addr[0]));
1188 emac_write(EMAC_MACADDRHI, val);
1189 emac_set_type0addr(priv, ch, mac_addr);
1190}
1191
1192/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00001193 * emac_set_type2addr - Set EMAC Type2 mac address
Anant Golea6286ee2009-05-18 15:19:01 -07001194 * @priv: The DaVinci EMAC private adapter structure
1195 * @ch: RX channel number
1196 * @mac_addr: MAC address to set in device
1197 * @index: index into RX address entries
1198 * @match: match parameter for RX address matching logic
1199 *
1200 * Called internally to set Type2 mac address of the adapter (Device)
1201 *
1202 * Returns success (0) or appropriate error code (none as of now)
1203 */
1204static void emac_set_type2addr(struct emac_priv *priv, u32 ch,
1205 char *mac_addr, int index, int match)
1206{
1207 u32 val;
1208 emac_write(EMAC_MACINDEX, index);
1209 val = ((mac_addr[3] << 24) | (mac_addr[2] << 16) | \
1210 (mac_addr[1] << 8) | (mac_addr[0]));
1211 emac_write(EMAC_MACADDRHI, val);
1212 val = ((mac_addr[5] << 8) | mac_addr[4] | ((ch & 0x7) << 16) | \
1213 (match << 19) | BIT(20));
1214 emac_write(EMAC_MACADDRLO, val);
1215 emac_set_type0addr(priv, ch, mac_addr);
1216}
1217
1218/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00001219 * emac_setmac - Set mac address in the adapter (internal function)
Anant Golea6286ee2009-05-18 15:19:01 -07001220 * @priv: The DaVinci EMAC private adapter structure
1221 * @ch: RX channel number
1222 * @mac_addr: MAC address to set in device
1223 *
1224 * Called internally to set the mac address of the adapter (Device)
1225 *
1226 * Returns success (0) or appropriate error code (none as of now)
1227 */
1228static void emac_setmac(struct emac_priv *priv, u32 ch, char *mac_addr)
1229{
1230 struct device *emac_dev = &priv->ndev->dev;
1231
1232 if (priv->rx_addr_type == 0) {
1233 emac_set_type0addr(priv, ch, mac_addr);
1234 } else if (priv->rx_addr_type == 1) {
1235 u32 cnt;
1236 for (cnt = 0; cnt < EMAC_MAX_TXRX_CHANNELS; cnt++)
1237 emac_set_type1addr(priv, ch, mac_addr);
1238 } else if (priv->rx_addr_type == 2) {
1239 emac_set_type2addr(priv, ch, mac_addr, ch, 1);
1240 emac_set_type0addr(priv, ch, mac_addr);
1241 } else {
1242 if (netif_msg_drv(priv))
1243 dev_err(emac_dev, "DaVinci EMAC: Wrong addressing\n");
1244 }
1245}
1246
1247/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00001248 * emac_dev_setmac_addr - Set mac address in the adapter
Anant Golea6286ee2009-05-18 15:19:01 -07001249 * @ndev: The DaVinci EMAC network adapter
1250 * @addr: MAC address to set in device
1251 *
1252 * Called by the system to set the mac address of the adapter (Device)
1253 *
1254 * Returns success (0) or appropriate error code (none as of now)
1255 */
1256static int emac_dev_setmac_addr(struct net_device *ndev, void *addr)
1257{
1258 struct emac_priv *priv = netdev_priv(ndev);
Anant Golea6286ee2009-05-18 15:19:01 -07001259 struct device *emac_dev = &priv->ndev->dev;
1260 struct sockaddr *sa = addr;
Anant Golea6286ee2009-05-18 15:19:01 -07001261
Pablo Bitton64c81652009-07-07 19:11:10 -07001262 if (!is_valid_ether_addr(sa->sa_data))
Danny Kukawka504f9b52012-02-21 02:07:49 +00001263 return -EADDRNOTAVAIL;
Pablo Bitton64c81652009-07-07 19:11:10 -07001264
Anant Golea6286ee2009-05-18 15:19:01 -07001265 /* Store mac addr in priv and rx channel and set it in EMAC hw */
1266 memcpy(priv->mac_addr, sa->sa_data, ndev->addr_len);
Anant Golea6286ee2009-05-18 15:19:01 -07001267 memcpy(ndev->dev_addr, sa->sa_data, ndev->addr_len);
Pablo Bitton64c81652009-07-07 19:11:10 -07001268
Pablo Bitton64c81652009-07-07 19:11:10 -07001269 /* MAC address is configured only after the interface is enabled. */
1270 if (netif_running(ndev)) {
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001271 emac_setmac(priv, EMAC_DEF_RX_CH, priv->mac_addr);
Pablo Bitton64c81652009-07-07 19:11:10 -07001272 }
Anant Golea6286ee2009-05-18 15:19:01 -07001273
1274 if (netif_msg_drv(priv))
Chaithrika U S5c726162009-06-03 21:54:29 -07001275 dev_notice(emac_dev, "DaVinci EMAC: emac_dev_setmac_addr %pM\n",
1276 priv->mac_addr);
Anant Golea6286ee2009-05-18 15:19:01 -07001277
1278 return 0;
1279}
1280
1281/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00001282 * emac_hw_enable - Enable EMAC hardware for packet transmission/reception
Anant Golea6286ee2009-05-18 15:19:01 -07001283 * @priv: The DaVinci EMAC private adapter structure
1284 *
1285 * Enables EMAC hardware for packet processing - enables PHY, enables RX
1286 * for packet reception and enables device interrupts and then NAPI
1287 *
1288 * Returns success (0) or appropriate error code (none right now)
1289 */
1290static int emac_hw_enable(struct emac_priv *priv)
1291{
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001292 u32 val, mbp_enable, mac_control;
Anant Golea6286ee2009-05-18 15:19:01 -07001293
1294 /* Soft reset */
1295 emac_write(EMAC_SOFTRESET, 1);
1296 while (emac_read(EMAC_SOFTRESET))
1297 cpu_relax();
1298
1299 /* Disable interrupt & Set pacing for more interrupts initially */
1300 emac_int_disable(priv);
1301
1302 /* Full duplex enable bit set when auto negotiation happens */
1303 mac_control =
1304 (((EMAC_DEF_TXPRIO_FIXED) ? (EMAC_MACCONTROL_TXPTYPE) : 0x0) |
1305 ((priv->speed == 1000) ? EMAC_MACCONTROL_GIGABITEN : 0x0) |
1306 ((EMAC_DEF_TXPACING_EN) ? (EMAC_MACCONTROL_TXPACEEN) : 0x0) |
1307 ((priv->duplex == DUPLEX_FULL) ? 0x1 : 0));
1308 emac_write(EMAC_MACCONTROL, mac_control);
1309
1310 mbp_enable =
1311 (((EMAC_DEF_PASS_CRC) ? (EMAC_RXMBP_PASSCRC_MASK) : 0x0) |
1312 ((EMAC_DEF_QOS_EN) ? (EMAC_RXMBP_QOSEN_MASK) : 0x0) |
1313 ((EMAC_DEF_NO_BUFF_CHAIN) ? (EMAC_RXMBP_NOCHAIN_MASK) : 0x0) |
1314 ((EMAC_DEF_MACCTRL_FRAME_EN) ? (EMAC_RXMBP_CMFEN_MASK) : 0x0) |
1315 ((EMAC_DEF_SHORT_FRAME_EN) ? (EMAC_RXMBP_CSFEN_MASK) : 0x0) |
1316 ((EMAC_DEF_ERROR_FRAME_EN) ? (EMAC_RXMBP_CEFEN_MASK) : 0x0) |
1317 ((EMAC_DEF_PROM_EN) ? (EMAC_RXMBP_CAFEN_MASK) : 0x0) |
1318 ((EMAC_DEF_PROM_CH & EMAC_RXMBP_CHMASK) << \
1319 EMAC_RXMBP_PROMCH_SHIFT) |
1320 ((EMAC_DEF_BCAST_EN) ? (EMAC_RXMBP_BROADEN_MASK) : 0x0) |
1321 ((EMAC_DEF_BCAST_CH & EMAC_RXMBP_CHMASK) << \
1322 EMAC_RXMBP_BROADCH_SHIFT) |
1323 ((EMAC_DEF_MCAST_EN) ? (EMAC_RXMBP_MULTIEN_MASK) : 0x0) |
1324 ((EMAC_DEF_MCAST_CH & EMAC_RXMBP_CHMASK) << \
1325 EMAC_RXMBP_MULTICH_SHIFT));
1326 emac_write(EMAC_RXMBPENABLE, mbp_enable);
1327 emac_write(EMAC_RXMAXLEN, (EMAC_DEF_MAX_FRAME_SIZE &
1328 EMAC_RX_MAX_LEN_MASK));
1329 emac_write(EMAC_RXBUFFEROFFSET, (EMAC_DEF_BUFFER_OFFSET &
1330 EMAC_RX_BUFFER_OFFSET_MASK));
1331 emac_write(EMAC_RXFILTERLOWTHRESH, 0);
1332 emac_write(EMAC_RXUNICASTCLEAR, EMAC_RX_UNICAST_CLEAR_ALL);
1333 priv->rx_addr_type = (emac_read(EMAC_MACCONFIG) >> 8) & 0xFF;
1334
Anant Golea6286ee2009-05-18 15:19:01 -07001335 emac_write(EMAC_MACINTMASKSET, EMAC_MAC_HOST_ERR_INTMASK_VAL);
1336
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001337 emac_setmac(priv, EMAC_DEF_RX_CH, priv->mac_addr);
Anant Golea6286ee2009-05-18 15:19:01 -07001338
1339 /* Enable MII */
1340 val = emac_read(EMAC_MACCONTROL);
chaithrika@ti.com69ef9692009-10-01 10:25:19 +00001341 val |= (EMAC_MACCONTROL_GMIIEN);
Anant Golea6286ee2009-05-18 15:19:01 -07001342 emac_write(EMAC_MACCONTROL, val);
1343
1344 /* Enable NAPI and interrupts */
1345 napi_enable(&priv->napi);
1346 emac_int_enable(priv);
1347 return 0;
1348
1349}
1350
1351/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00001352 * emac_poll - EMAC NAPI Poll function
Anant Golea6286ee2009-05-18 15:19:01 -07001353 * @ndev: The DaVinci EMAC network adapter
1354 * @budget: Number of receive packets to process (as told by NAPI layer)
1355 *
1356 * NAPI Poll function implemented to process packets as per budget. We check
1357 * the type of interrupt on the device and accordingly call the TX or RX
1358 * packet processing functions. We follow the budget for RX processing and
1359 * also put a cap on number of TX pkts processed through config param. The
1360 * NAPI schedule function is called if more packets pending.
1361 *
1362 * Returns number of packets received (in most cases; else TX pkts - rarely)
1363 */
1364static int emac_poll(struct napi_struct *napi, int budget)
1365{
1366 unsigned int mask;
1367 struct emac_priv *priv = container_of(napi, struct emac_priv, napi);
1368 struct net_device *ndev = priv->ndev;
1369 struct device *emac_dev = &ndev->dev;
1370 u32 status = 0;
Sriram3725b1f2010-07-29 02:33:59 +00001371 u32 num_tx_pkts = 0, num_rx_pkts = 0;
Anant Golea6286ee2009-05-18 15:19:01 -07001372
Anant Golea6286ee2009-05-18 15:19:01 -07001373 /* Check interrupt vectors and call packet processing */
1374 status = emac_read(EMAC_MACINVECTOR);
1375
1376 mask = EMAC_DM644X_MAC_IN_VECTOR_TX_INT_VEC;
1377
1378 if (priv->version == EMAC_VERSION_2)
1379 mask = EMAC_DM646X_MAC_IN_VECTOR_TX_INT_VEC;
1380
1381 if (status & mask) {
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001382 num_tx_pkts = cpdma_chan_process(priv->txchan,
1383 EMAC_DEF_TX_MAX_SERVICE);
Anant Golea6286ee2009-05-18 15:19:01 -07001384 } /* TX processing */
1385
Anant Golea6286ee2009-05-18 15:19:01 -07001386 mask = EMAC_DM644X_MAC_IN_VECTOR_RX_INT_VEC;
1387
1388 if (priv->version == EMAC_VERSION_2)
1389 mask = EMAC_DM646X_MAC_IN_VECTOR_RX_INT_VEC;
1390
1391 if (status & mask) {
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001392 num_rx_pkts = cpdma_chan_process(priv->rxchan, budget);
Anant Golea6286ee2009-05-18 15:19:01 -07001393 } /* RX processing */
1394
Sriram43c2ed82009-09-24 19:15:18 +00001395 mask = EMAC_DM644X_MAC_IN_VECTOR_HOST_INT;
1396 if (priv->version == EMAC_VERSION_2)
1397 mask = EMAC_DM646X_MAC_IN_VECTOR_HOST_INT;
1398
1399 if (unlikely(status & mask)) {
Anant Golea6286ee2009-05-18 15:19:01 -07001400 u32 ch, cause;
1401 dev_err(emac_dev, "DaVinci EMAC: Fatal Hardware Error\n");
1402 netif_stop_queue(ndev);
1403 napi_disable(&priv->napi);
1404
1405 status = emac_read(EMAC_MACSTATUS);
1406 cause = ((status & EMAC_MACSTATUS_TXERRCODE_MASK) >>
1407 EMAC_MACSTATUS_TXERRCODE_SHIFT);
1408 if (cause) {
1409 ch = ((status & EMAC_MACSTATUS_TXERRCH_MASK) >>
1410 EMAC_MACSTATUS_TXERRCH_SHIFT);
1411 if (net_ratelimit()) {
1412 dev_err(emac_dev, "TX Host error %s on ch=%d\n",
1413 &emac_txhost_errcodes[cause][0], ch);
1414 }
1415 }
1416 cause = ((status & EMAC_MACSTATUS_RXERRCODE_MASK) >>
1417 EMAC_MACSTATUS_RXERRCODE_SHIFT);
1418 if (cause) {
1419 ch = ((status & EMAC_MACSTATUS_RXERRCH_MASK) >>
1420 EMAC_MACSTATUS_RXERRCH_SHIFT);
1421 if (netif_msg_hw(priv) && net_ratelimit())
1422 dev_err(emac_dev, "RX Host error %s on ch=%d\n",
1423 &emac_rxhost_errcodes[cause][0], ch);
1424 }
Sriram3725b1f2010-07-29 02:33:59 +00001425 } else if (num_rx_pkts < budget) {
1426 napi_complete(napi);
1427 emac_int_enable(priv);
1428 }
Anant Golea6286ee2009-05-18 15:19:01 -07001429
Sriram3725b1f2010-07-29 02:33:59 +00001430 return num_rx_pkts;
Anant Golea6286ee2009-05-18 15:19:01 -07001431}
1432
1433#ifdef CONFIG_NET_POLL_CONTROLLER
1434/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00001435 * emac_poll_controller - EMAC Poll controller function
Anant Golea6286ee2009-05-18 15:19:01 -07001436 * @ndev: The DaVinci EMAC network adapter
1437 *
1438 * Polled functionality used by netconsole and others in non interrupt mode
1439 *
1440 */
Wei Yongjune052a582013-03-20 05:01:45 +00001441static void emac_poll_controller(struct net_device *ndev)
Anant Golea6286ee2009-05-18 15:19:01 -07001442{
1443 struct emac_priv *priv = netdev_priv(ndev);
1444
1445 emac_int_disable(priv);
Tonyliuc8ee5532009-11-04 05:45:02 -08001446 emac_irq(ndev->irq, ndev);
Anant Golea6286ee2009-05-18 15:19:01 -07001447 emac_int_enable(priv);
1448}
1449#endif
1450
Anant Golea6286ee2009-05-18 15:19:01 -07001451static void emac_adjust_link(struct net_device *ndev)
1452{
1453 struct emac_priv *priv = netdev_priv(ndev);
Philippe Reynesc3321772016-07-02 00:02:34 +02001454 struct phy_device *phydev = ndev->phydev;
Anant Golea6286ee2009-05-18 15:19:01 -07001455 unsigned long flags;
1456 int new_state = 0;
1457
1458 spin_lock_irqsave(&priv->lock, flags);
1459
1460 if (phydev->link) {
1461 /* check the mode of operation - full/half duplex */
1462 if (phydev->duplex != priv->duplex) {
1463 new_state = 1;
1464 priv->duplex = phydev->duplex;
1465 }
1466 if (phydev->speed != priv->speed) {
1467 new_state = 1;
1468 priv->speed = phydev->speed;
1469 }
1470 if (!priv->link) {
1471 new_state = 1;
1472 priv->link = 1;
1473 }
1474
1475 } else if (priv->link) {
1476 new_state = 1;
1477 priv->link = 0;
1478 priv->speed = 0;
1479 priv->duplex = ~0;
1480 }
1481 if (new_state) {
1482 emac_update_phystatus(priv);
Philippe Reynesc3321772016-07-02 00:02:34 +02001483 phy_print_status(ndev->phydev);
Anant Golea6286ee2009-05-18 15:19:01 -07001484 }
1485
1486 spin_unlock_irqrestore(&priv->lock, flags);
1487}
1488
1489/*************************************************************************
1490 * Linux Driver Model
1491 *************************************************************************/
1492
1493/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00001494 * emac_devioctl - EMAC adapter ioctl
Anant Golea6286ee2009-05-18 15:19:01 -07001495 * @ndev: The DaVinci EMAC network adapter
1496 * @ifrq: request parameter
1497 * @cmd: command parameter
1498 *
1499 * EMAC driver ioctl function
1500 *
1501 * Returns success(0) or appropriate error code
1502 */
1503static int emac_devioctl(struct net_device *ndev, struct ifreq *ifrq, int cmd)
1504{
Anant Golea6286ee2009-05-18 15:19:01 -07001505 if (!(netif_running(ndev)))
1506 return -EINVAL;
1507
1508 /* TODO: Add phy read and write and private statistics get feature */
1509
Philippe Reynesc3321772016-07-02 00:02:34 +02001510 if (ndev->phydev)
1511 return phy_mii_ioctl(ndev->phydev, ifrq, cmd);
Neil Armstrong62522ef2016-04-25 19:41:38 +02001512 else
1513 return -EOPNOTSUPP;
Anant Golea6286ee2009-05-18 15:19:01 -07001514}
1515
Cyril Chemparathy5d69e002010-09-15 10:11:24 -04001516static int match_first_device(struct device *dev, void *data)
1517{
Anatolij Gustschin1ab8be42012-04-23 12:06:43 +00001518 return !strncmp(dev_name(dev), "davinci_mdio", 12);
Cyril Chemparathy5d69e002010-09-15 10:11:24 -04001519}
1520
Anant Golea6286ee2009-05-18 15:19:01 -07001521/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00001522 * emac_dev_open - EMAC device open
Anant Golea6286ee2009-05-18 15:19:01 -07001523 * @ndev: The DaVinci EMAC network adapter
1524 *
1525 * Called when system wants to start the interface. We init TX/RX channels
1526 * and enable the hardware for packet reception/transmission and start the
1527 * network queue.
1528 *
1529 * Returns 0 for a successful open, or appropriate error code
1530 */
1531static int emac_dev_open(struct net_device *ndev)
1532{
1533 struct device *emac_dev = &ndev->dev;
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001534 u32 cnt;
Anant Golea6286ee2009-05-18 15:19:01 -07001535 struct resource *res;
Christian Riesch33b71072014-03-24 13:46:26 +01001536 int q, m, ret;
Christian Rieschcd11cf52014-03-24 13:46:27 +01001537 int res_num = 0, irq_num = 0;
Anant Golea6286ee2009-05-18 15:19:01 -07001538 int i = 0;
Anant Golea6286ee2009-05-18 15:19:01 -07001539 struct emac_priv *priv = netdev_priv(ndev);
Philippe Reynesc3321772016-07-02 00:02:34 +02001540 struct phy_device *phydev = NULL;
Anant Golea6286ee2009-05-18 15:19:01 -07001541
Tony Lindgrenb5133e72015-01-15 14:45:10 -08001542 ret = pm_runtime_get_sync(&priv->pdev->dev);
1543 if (ret < 0) {
1544 pm_runtime_put_noidle(&priv->pdev->dev);
1545 dev_err(&priv->pdev->dev, "%s: failed to get_sync(%d)\n",
1546 __func__, ret);
1547 return ret;
1548 }
Mark A. Greer3ba97382012-07-20 15:19:22 +00001549
Anant Golea6286ee2009-05-18 15:19:01 -07001550 netif_carrier_off(ndev);
Dan Carpenter4d27b872010-03-02 21:07:24 +00001551 for (cnt = 0; cnt < ETH_ALEN; cnt++)
Anant Golea6286ee2009-05-18 15:19:01 -07001552 ndev->dev_addr[cnt] = priv->mac_addr[cnt];
1553
1554 /* Configuration items */
1555 priv->rx_buf_size = EMAC_DEF_MAX_FRAME_SIZE + NET_IP_ALIGN;
1556
Anant Golea6286ee2009-05-18 15:19:01 -07001557 priv->mac_hash1 = 0;
1558 priv->mac_hash2 = 0;
1559 emac_write(EMAC_MACHASH1, 0);
1560 emac_write(EMAC_MACHASH2, 0);
1561
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001562 for (i = 0; i < EMAC_DEF_RX_NUM_DESC; i++) {
1563 struct sk_buff *skb = emac_rx_alloc(priv);
1564
1565 if (!skb)
1566 break;
1567
1568 ret = cpdma_chan_submit(priv->rxchan, skb, skb->data,
Sebastian Siewioraef614e2013-04-23 07:31:38 +00001569 skb_tailroom(skb), 0);
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001570 if (WARN_ON(ret < 0))
1571 break;
Anant Golea6286ee2009-05-18 15:19:01 -07001572 }
1573
1574 /* Request IRQ */
Christian Rieschcd11cf52014-03-24 13:46:27 +01001575 while ((res = platform_get_resource(priv->pdev, IORESOURCE_IRQ,
1576 res_num))) {
1577 for (irq_num = res->start; irq_num <= res->end; irq_num++) {
Christian Rieschcd11cf52014-03-24 13:46:27 +01001578 if (request_irq(irq_num, emac_irq, 0, ndev->name,
1579 ndev)) {
1580 dev_err(emac_dev,
1581 "DaVinci EMAC: request_irq() failed\n");
1582 ret = -EBUSY;
Anant Golea6286ee2009-05-18 15:19:01 -07001583
Anant Golea6286ee2009-05-18 15:19:01 -07001584 goto rollback;
Christian Rieschcd11cf52014-03-24 13:46:27 +01001585 }
Anant Golea6286ee2009-05-18 15:19:01 -07001586 }
Christian Rieschcd11cf52014-03-24 13:46:27 +01001587 res_num++;
Anant Golea6286ee2009-05-18 15:19:01 -07001588 }
Christian Rieschcd11cf52014-03-24 13:46:27 +01001589 /* prepare counters for rollback in case of an error */
1590 res_num--;
1591 irq_num--;
Anant Golea6286ee2009-05-18 15:19:01 -07001592
1593 /* Start/Enable EMAC hardware */
1594 emac_hw_enable(priv);
1595
Sriram84da2652010-07-29 02:33:58 +00001596 /* Enable Interrupt pacing if configured */
1597 if (priv->coal_intvl != 0) {
1598 struct ethtool_coalesce coal;
1599
1600 coal.rx_coalesce_usecs = (priv->coal_intvl << 4);
1601 emac_set_coalesce(ndev, &coal);
1602 }
1603
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001604 cpdma_ctlr_start(priv->dma);
1605
Tony Lindgren1d82ffa2015-01-15 14:45:12 -08001606 if (priv->phy_node) {
Philippe Reynesc3321772016-07-02 00:02:34 +02001607 phydev = of_phy_connect(ndev, priv->phy_node,
1608 &emac_adjust_link, 0, 0);
1609 if (!phydev) {
Tony Lindgren1d82ffa2015-01-15 14:45:12 -08001610 dev_err(emac_dev, "could not connect to phy %s\n",
1611 priv->phy_node->full_name);
1612 ret = -ENODEV;
1613 goto err;
1614 }
1615 }
1616
Cyril Chemparathy5d69e002010-09-15 10:11:24 -04001617 /* use the first phy on the bus if pdata did not give us a phy id */
Philippe Reynesc3321772016-07-02 00:02:34 +02001618 if (!phydev && !priv->phy_id) {
Cyril Chemparathy5d69e002010-09-15 10:11:24 -04001619 struct device *phy;
Anant Golea6286ee2009-05-18 15:19:01 -07001620
Cyril Chemparathy5d69e002010-09-15 10:11:24 -04001621 phy = bus_find_device(&mdio_bus_type, NULL, NULL,
1622 match_first_device);
1623 if (phy)
1624 priv->phy_id = dev_name(phy);
1625 }
Anant Golea6286ee2009-05-18 15:19:01 -07001626
Philippe Reynesc3321772016-07-02 00:02:34 +02001627 if (!phydev && priv->phy_id && *priv->phy_id) {
1628 phydev = phy_connect(ndev, priv->phy_id,
1629 &emac_adjust_link,
1630 PHY_INTERFACE_MODE_MII);
Anant Golea6286ee2009-05-18 15:19:01 -07001631
Philippe Reynesc3321772016-07-02 00:02:34 +02001632 if (IS_ERR(phydev)) {
Cyril Chemparathy5d69e002010-09-15 10:11:24 -04001633 dev_err(emac_dev, "could not connect to phy %s\n",
1634 priv->phy_id);
Philippe Reynesc3321772016-07-02 00:02:34 +02001635 ret = PTR_ERR(phydev);
Mark A. Greer3ba97382012-07-20 15:19:22 +00001636 goto err;
Anant Golea6286ee2009-05-18 15:19:01 -07001637 }
1638
1639 priv->link = 0;
1640 priv->speed = 0;
1641 priv->duplex = ~0;
1642
Philippe Reynesc3321772016-07-02 00:02:34 +02001643 phy_attached_info(phydev);
Tony Lindgren1d82ffa2015-01-15 14:45:12 -08001644 }
1645
Philippe Reynesc3321772016-07-02 00:02:34 +02001646 if (!phydev) {
Anant Golea6286ee2009-05-18 15:19:01 -07001647 /* No PHY , fix the link, speed and duplex settings */
Cyril Chemparathy5d69e002010-09-15 10:11:24 -04001648 dev_notice(emac_dev, "no phy, defaulting to 100/full\n");
Anant Golea6286ee2009-05-18 15:19:01 -07001649 priv->link = 1;
1650 priv->speed = SPEED_100;
1651 priv->duplex = DUPLEX_FULL;
1652 emac_update_phystatus(priv);
1653 }
1654
1655 if (!netif_running(ndev)) /* debug only - to avoid compiler warning */
1656 emac_dump_regs(priv);
1657
1658 if (netif_msg_drv(priv))
1659 dev_notice(emac_dev, "DaVinci EMAC: Opened %s\n", ndev->name);
1660
Philippe Reynesc3321772016-07-02 00:02:34 +02001661 if (phydev)
1662 phy_start(phydev);
Anant Golea6286ee2009-05-18 15:19:01 -07001663
1664 return 0;
1665
Mark A. Greer3ba97382012-07-20 15:19:22 +00001666err:
Christian Rieschcd11cf52014-03-24 13:46:27 +01001667 emac_int_disable(priv);
1668 napi_disable(&priv->napi);
1669
1670rollback:
1671 for (q = res_num; q >= 0; q--) {
1672 res = platform_get_resource(priv->pdev, IORESOURCE_IRQ, q);
1673 /* at the first iteration, irq_num is already set to the
1674 * right value
1675 */
1676 if (q != res_num)
1677 irq_num = res->end;
1678
1679 for (m = irq_num; m >= res->start; m--)
1680 free_irq(m, ndev);
1681 }
1682 cpdma_ctlr_stop(priv->dma);
Mark A. Greer3ba97382012-07-20 15:19:22 +00001683 pm_runtime_put(&priv->pdev->dev);
1684 return ret;
Anant Golea6286ee2009-05-18 15:19:01 -07001685}
1686
1687/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00001688 * emac_dev_stop - EMAC device stop
Anant Golea6286ee2009-05-18 15:19:01 -07001689 * @ndev: The DaVinci EMAC network adapter
1690 *
1691 * Called when system wants to stop or down the interface. We stop the network
1692 * queue, disable interrupts and cleanup TX/RX channels.
1693 *
1694 * We return the statistics in net_device_stats structure pulled from emac
1695 */
1696static int emac_dev_stop(struct net_device *ndev)
1697{
Christian Riesch33b71072014-03-24 13:46:26 +01001698 struct resource *res;
1699 int i = 0;
1700 int irq_num;
Anant Golea6286ee2009-05-18 15:19:01 -07001701 struct emac_priv *priv = netdev_priv(ndev);
1702 struct device *emac_dev = &ndev->dev;
1703
1704 /* inform the upper layers. */
1705 netif_stop_queue(ndev);
1706 napi_disable(&priv->napi);
1707
1708 netif_carrier_off(ndev);
1709 emac_int_disable(priv);
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001710 cpdma_ctlr_stop(priv->dma);
Anant Golea6286ee2009-05-18 15:19:01 -07001711 emac_write(EMAC_SOFTRESET, 1);
1712
Philippe Reynesc3321772016-07-02 00:02:34 +02001713 if (ndev->phydev)
1714 phy_disconnect(ndev->phydev);
Anant Golea6286ee2009-05-18 15:19:01 -07001715
Christian Riesch33b71072014-03-24 13:46:26 +01001716 /* Free IRQ */
1717 while ((res = platform_get_resource(priv->pdev, IORESOURCE_IRQ, i))) {
1718 for (irq_num = res->start; irq_num <= res->end; irq_num++)
1719 free_irq(irq_num, priv->ndev);
1720 i++;
1721 }
1722
Anant Golea6286ee2009-05-18 15:19:01 -07001723 if (netif_msg_drv(priv))
1724 dev_notice(emac_dev, "DaVinci EMAC: %s stopped\n", ndev->name);
1725
Mark A. Greer3ba97382012-07-20 15:19:22 +00001726 pm_runtime_put(&priv->pdev->dev);
Anant Golea6286ee2009-05-18 15:19:01 -07001727 return 0;
1728}
1729
1730/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00001731 * emac_dev_getnetstats - EMAC get statistics function
Anant Golea6286ee2009-05-18 15:19:01 -07001732 * @ndev: The DaVinci EMAC network adapter
1733 *
1734 * Called when system wants to get statistics from the device.
1735 *
1736 * We return the statistics in net_device_stats structure pulled from emac
1737 */
1738static struct net_device_stats *emac_dev_getnetstats(struct net_device *ndev)
1739{
1740 struct emac_priv *priv = netdev_priv(ndev);
Sriram0fe74632009-10-07 02:44:30 +00001741 u32 mac_control;
1742 u32 stats_clear_mask;
Tony Lindgrenb5133e72015-01-15 14:45:10 -08001743 int err;
1744
1745 err = pm_runtime_get_sync(&priv->pdev->dev);
1746 if (err < 0) {
1747 pm_runtime_put_noidle(&priv->pdev->dev);
1748 dev_err(&priv->pdev->dev, "%s: failed to get_sync(%d)\n",
1749 __func__, err);
1750 return &ndev->stats;
1751 }
Anant Golea6286ee2009-05-18 15:19:01 -07001752
1753 /* update emac hardware stats and reset the registers*/
1754
Sriram0fe74632009-10-07 02:44:30 +00001755 mac_control = emac_read(EMAC_MACCONTROL);
1756
1757 if (mac_control & EMAC_MACCONTROL_GMIIEN)
1758 stats_clear_mask = EMAC_STATS_CLR_MASK;
1759 else
1760 stats_clear_mask = 0;
1761
Kulikov Vasiliy78e8c532010-07-05 02:13:26 +00001762 ndev->stats.multicast += emac_read(EMAC_RXMCASTFRAMES);
Sriram0fe74632009-10-07 02:44:30 +00001763 emac_write(EMAC_RXMCASTFRAMES, stats_clear_mask);
Anant Golea6286ee2009-05-18 15:19:01 -07001764
Kulikov Vasiliy78e8c532010-07-05 02:13:26 +00001765 ndev->stats.collisions += (emac_read(EMAC_TXCOLLISION) +
Anant Golea6286ee2009-05-18 15:19:01 -07001766 emac_read(EMAC_TXSINGLECOLL) +
1767 emac_read(EMAC_TXMULTICOLL));
Sriram0fe74632009-10-07 02:44:30 +00001768 emac_write(EMAC_TXCOLLISION, stats_clear_mask);
1769 emac_write(EMAC_TXSINGLECOLL, stats_clear_mask);
1770 emac_write(EMAC_TXMULTICOLL, stats_clear_mask);
Anant Golea6286ee2009-05-18 15:19:01 -07001771
Kulikov Vasiliy78e8c532010-07-05 02:13:26 +00001772 ndev->stats.rx_length_errors += (emac_read(EMAC_RXOVERSIZED) +
Anant Golea6286ee2009-05-18 15:19:01 -07001773 emac_read(EMAC_RXJABBER) +
1774 emac_read(EMAC_RXUNDERSIZED));
Sriram0fe74632009-10-07 02:44:30 +00001775 emac_write(EMAC_RXOVERSIZED, stats_clear_mask);
1776 emac_write(EMAC_RXJABBER, stats_clear_mask);
1777 emac_write(EMAC_RXUNDERSIZED, stats_clear_mask);
Anant Golea6286ee2009-05-18 15:19:01 -07001778
Kulikov Vasiliy78e8c532010-07-05 02:13:26 +00001779 ndev->stats.rx_over_errors += (emac_read(EMAC_RXSOFOVERRUNS) +
Anant Golea6286ee2009-05-18 15:19:01 -07001780 emac_read(EMAC_RXMOFOVERRUNS));
Sriram0fe74632009-10-07 02:44:30 +00001781 emac_write(EMAC_RXSOFOVERRUNS, stats_clear_mask);
1782 emac_write(EMAC_RXMOFOVERRUNS, stats_clear_mask);
Anant Golea6286ee2009-05-18 15:19:01 -07001783
Kulikov Vasiliy78e8c532010-07-05 02:13:26 +00001784 ndev->stats.rx_fifo_errors += emac_read(EMAC_RXDMAOVERRUNS);
Sriram0fe74632009-10-07 02:44:30 +00001785 emac_write(EMAC_RXDMAOVERRUNS, stats_clear_mask);
Anant Golea6286ee2009-05-18 15:19:01 -07001786
Kulikov Vasiliy78e8c532010-07-05 02:13:26 +00001787 ndev->stats.tx_carrier_errors +=
Anant Golea6286ee2009-05-18 15:19:01 -07001788 emac_read(EMAC_TXCARRIERSENSE);
Sriram0fe74632009-10-07 02:44:30 +00001789 emac_write(EMAC_TXCARRIERSENSE, stats_clear_mask);
Anant Golea6286ee2009-05-18 15:19:01 -07001790
Thomas Lange60aeba22011-03-09 04:41:16 +00001791 ndev->stats.tx_fifo_errors += emac_read(EMAC_TXUNDERRUN);
Sriram0fe74632009-10-07 02:44:30 +00001792 emac_write(EMAC_TXUNDERRUN, stats_clear_mask);
Anant Golea6286ee2009-05-18 15:19:01 -07001793
Tony Lindgrenb5133e72015-01-15 14:45:10 -08001794 pm_runtime_put(&priv->pdev->dev);
1795
Kulikov Vasiliy78e8c532010-07-05 02:13:26 +00001796 return &ndev->stats;
Anant Golea6286ee2009-05-18 15:19:01 -07001797}
1798
1799static const struct net_device_ops emac_netdev_ops = {
1800 .ndo_open = emac_dev_open,
1801 .ndo_stop = emac_dev_stop,
1802 .ndo_start_xmit = emac_dev_xmit,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00001803 .ndo_set_rx_mode = emac_dev_mcast_set,
Anant Golea6286ee2009-05-18 15:19:01 -07001804 .ndo_set_mac_address = emac_dev_setmac_addr,
1805 .ndo_do_ioctl = emac_devioctl,
1806 .ndo_tx_timeout = emac_dev_tx_timeout,
1807 .ndo_get_stats = emac_dev_getnetstats,
1808#ifdef CONFIG_NET_POLL_CONTROLLER
1809 .ndo_poll_controller = emac_poll_controller,
1810#endif
1811};
1812
Tony Lindgrendd0df472013-12-03 15:13:02 -08001813static const struct of_device_id davinci_emac_of_match[];
1814
Lad, Prabhakar151328c2013-06-25 21:24:52 +05301815static struct emac_platform_data *
1816davinci_emac_of_get_pdata(struct platform_device *pdev, struct emac_priv *priv)
Heiko Schocher42f59962012-07-17 00:34:24 +00001817{
1818 struct device_node *np;
Tony Lindgrendd0df472013-12-03 15:13:02 -08001819 const struct of_device_id *match;
1820 const struct emac_platform_data *auxdata;
Heiko Schocher42f59962012-07-17 00:34:24 +00001821 struct emac_platform_data *pdata = NULL;
1822 const u8 *mac_addr;
Heiko Schocher42f59962012-07-17 00:34:24 +00001823
Lad, Prabhakar151328c2013-06-25 21:24:52 +05301824 if (!IS_ENABLED(CONFIG_OF) || !pdev->dev.of_node)
Jingoo Han20e6f332013-08-30 12:29:57 +09001825 return dev_get_platdata(&pdev->dev);
Lad, Prabhakar151328c2013-06-25 21:24:52 +05301826
1827 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1828 if (!pdata)
1829 return NULL;
Heiko Schocher42f59962012-07-17 00:34:24 +00001830
1831 np = pdev->dev.of_node;
Lad, Prabhakar151328c2013-06-25 21:24:52 +05301832 pdata->version = EMAC_VERSION_2;
Heiko Schocher42f59962012-07-17 00:34:24 +00001833
1834 if (!is_valid_ether_addr(pdata->mac_addr)) {
1835 mac_addr = of_get_mac_address(np);
1836 if (mac_addr)
Tony Lindgren9120bd6e2015-01-28 11:33:05 -08001837 ether_addr_copy(pdata->mac_addr, mac_addr);
Heiko Schocher42f59962012-07-17 00:34:24 +00001838 }
1839
Lad, Prabhakar151328c2013-06-25 21:24:52 +05301840 of_property_read_u32(np, "ti,davinci-ctrl-reg-offset",
1841 &pdata->ctrl_reg_offset);
Heiko Schocher42f59962012-07-17 00:34:24 +00001842
Lad, Prabhakar151328c2013-06-25 21:24:52 +05301843 of_property_read_u32(np, "ti,davinci-ctrl-mod-reg-offset",
1844 &pdata->ctrl_mod_reg_offset);
Heiko Schocher42f59962012-07-17 00:34:24 +00001845
Lad, Prabhakar151328c2013-06-25 21:24:52 +05301846 of_property_read_u32(np, "ti,davinci-ctrl-ram-offset",
1847 &pdata->ctrl_ram_offset);
Heiko Schocher42f59962012-07-17 00:34:24 +00001848
Lad, Prabhakar151328c2013-06-25 21:24:52 +05301849 of_property_read_u32(np, "ti,davinci-ctrl-ram-size",
1850 &pdata->ctrl_ram_size);
Heiko Schocher42f59962012-07-17 00:34:24 +00001851
Lad, Prabhakar151328c2013-06-25 21:24:52 +05301852 of_property_read_u8(np, "ti,davinci-rmii-en", &pdata->rmii_en);
Heiko Schocher42f59962012-07-17 00:34:24 +00001853
Lad, Prabhakar151328c2013-06-25 21:24:52 +05301854 pdata->no_bd_ram = of_property_read_bool(np, "ti,davinci-no-bd-ram");
Heiko Schocher42f59962012-07-17 00:34:24 +00001855
1856 priv->phy_node = of_parse_phandle(np, "phy-handle", 0);
Neil Armstrong1bb6aa52015-09-22 10:57:04 +02001857 if (!priv->phy_node) {
1858 if (!of_phy_is_fixed_link(np))
1859 pdata->phy_id = NULL;
1860 else if (of_phy_register_fixed_link(np) >= 0)
1861 priv->phy_node = of_node_get(np);
1862 }
Tony Lindgrendd0df472013-12-03 15:13:02 -08001863
1864 auxdata = pdev->dev.platform_data;
1865 if (auxdata) {
1866 pdata->interrupt_enable = auxdata->interrupt_enable;
1867 pdata->interrupt_disable = auxdata->interrupt_disable;
1868 }
1869
1870 match = of_match_device(davinci_emac_of_match, &pdev->dev);
1871 if (match && match->data) {
1872 auxdata = match->data;
1873 pdata->version = auxdata->version;
1874 pdata->hw_ram_addr = auxdata->hw_ram_addr;
1875 }
Heiko Schocher42f59962012-07-17 00:34:24 +00001876
Heiko Schocher42f59962012-07-17 00:34:24 +00001877 return pdata;
1878}
Lad, Prabhakar151328c2013-06-25 21:24:52 +05301879
Tony Lindgren9120bd6e2015-01-28 11:33:05 -08001880static int davinci_emac_try_get_mac(struct platform_device *pdev,
1881 int instance, u8 *mac_addr)
1882{
Tony Lindgren9120bd6e2015-01-28 11:33:05 -08001883 if (!pdev->dev.of_node)
Mugunthan V Nb6745f62015-09-21 15:56:50 +05301884 return -EINVAL;
Tony Lindgren9120bd6e2015-01-28 11:33:05 -08001885
Mugunthan V Nb6745f62015-09-21 15:56:50 +05301886 return ti_cm_get_macid(&pdev->dev, instance, mac_addr);
Tony Lindgren9120bd6e2015-01-28 11:33:05 -08001887}
1888
Anant Golea6286ee2009-05-18 15:19:01 -07001889/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00001890 * davinci_emac_probe - EMAC device probe
Anant Golea6286ee2009-05-18 15:19:01 -07001891 * @pdev: The DaVinci EMAC device that we are removing
1892 *
1893 * Called when probing for emac devicesr. We get details of instances and
1894 * resource information from platform init and register a network device
1895 * and allocate resources necessary for driver to perform
1896 */
Bill Pembertone38921d2012-12-03 09:24:03 -05001897static int davinci_emac_probe(struct platform_device *pdev)
Anant Golea6286ee2009-05-18 15:19:01 -07001898{
1899 int rc = 0;
Tony Lindgrena1594322015-01-15 14:45:13 -08001900 struct resource *res, *res_ctrl;
Anant Golea6286ee2009-05-18 15:19:01 -07001901 struct net_device *ndev;
1902 struct emac_priv *priv;
Lad, Prabhakar6892b412013-06-25 21:24:51 +05301903 unsigned long hw_ram_addr;
Anant Golea6286ee2009-05-18 15:19:01 -07001904 struct emac_platform_data *pdata;
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001905 struct cpdma_params dma_params;
Mark A. Greer3ba97382012-07-20 15:19:22 +00001906 struct clk *emac_clk;
1907 unsigned long emac_bus_frequency;
1908
Anant Golea6286ee2009-05-18 15:19:01 -07001909
1910 /* obtain emac clock from kernel */
Sekhar Norib8092862013-03-24 23:25:46 +00001911 emac_clk = devm_clk_get(&pdev->dev, NULL);
Anant Golea6286ee2009-05-18 15:19:01 -07001912 if (IS_ERR(emac_clk)) {
Johan Hovold240b2622011-05-26 04:37:32 +00001913 dev_err(&pdev->dev, "failed to get EMAC clock\n");
Anant Golea6286ee2009-05-18 15:19:01 -07001914 return -EBUSY;
1915 }
1916 emac_bus_frequency = clk_get_rate(emac_clk);
Tony Lindgren0f537272015-01-15 14:45:11 -08001917 devm_clk_put(&pdev->dev, emac_clk);
Mark A. Greer3ba97382012-07-20 15:19:22 +00001918
Anant Golea6286ee2009-05-18 15:19:01 -07001919 /* TODO: Probe PHY here if possible */
1920
1921 ndev = alloc_etherdev(sizeof(struct emac_priv));
Sekhar Norib8092862013-03-24 23:25:46 +00001922 if (!ndev)
1923 return -ENOMEM;
Anant Golea6286ee2009-05-18 15:19:01 -07001924
1925 platform_set_drvdata(pdev, ndev);
1926 priv = netdev_priv(ndev);
1927 priv->pdev = pdev;
1928 priv->ndev = ndev;
1929 priv->msg_enable = netif_msg_init(debug_level, DAVINCI_EMAC_DEBUG);
1930
Anant Golea6286ee2009-05-18 15:19:01 -07001931 spin_lock_init(&priv->lock);
1932
Heiko Schocher42f59962012-07-17 00:34:24 +00001933 pdata = davinci_emac_of_get_pdata(pdev, priv);
Anant Golea6286ee2009-05-18 15:19:01 -07001934 if (!pdata) {
Johan Hovold240b2622011-05-26 04:37:32 +00001935 dev_err(&pdev->dev, "no platform data\n");
Julia Lawallb722dbf2011-06-01 07:10:10 +00001936 rc = -ENODEV;
Sekhar Norib8092862013-03-24 23:25:46 +00001937 goto no_pdata;
Anant Golea6286ee2009-05-18 15:19:01 -07001938 }
1939
1940 /* MAC addr and PHY mask , RMII enable info from platform_data */
Joe Perchesd458cdf2013-10-01 19:04:40 -07001941 memcpy(priv->mac_addr, pdata->mac_addr, ETH_ALEN);
Cyril Chemparathy5d69e002010-09-15 10:11:24 -04001942 priv->phy_id = pdata->phy_id;
Anant Golea6286ee2009-05-18 15:19:01 -07001943 priv->rmii_en = pdata->rmii_en;
1944 priv->version = pdata->version;
Sriramakrishnan01a9af32009-11-19 15:58:26 +05301945 priv->int_enable = pdata->interrupt_enable;
1946 priv->int_disable = pdata->interrupt_disable;
1947
Sriram84da2652010-07-29 02:33:58 +00001948 priv->coal_intvl = 0;
1949 priv->bus_freq_mhz = (u32)(emac_bus_frequency / 1000000);
1950
Anant Golea6286ee2009-05-18 15:19:01 -07001951 /* Get EMAC platform data */
1952 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Anant Golea6286ee2009-05-18 15:19:01 -07001953 priv->emac_base_phys = res->start + pdata->ctrl_reg_offset;
Lad, Prabhakar6892b412013-06-25 21:24:51 +05301954 priv->remap_addr = devm_ioremap_resource(&pdev->dev, res);
1955 if (IS_ERR(priv->remap_addr)) {
Lad, Prabhakar6892b412013-06-25 21:24:51 +05301956 rc = PTR_ERR(priv->remap_addr);
Sekhar Norib8092862013-03-24 23:25:46 +00001957 goto no_pdata;
Anant Golea6286ee2009-05-18 15:19:01 -07001958 }
Tony Lindgrena1594322015-01-15 14:45:13 -08001959
1960 res_ctrl = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1961 if (res_ctrl) {
1962 priv->ctrl_base =
1963 devm_ioremap_resource(&pdev->dev, res_ctrl);
Julia Lawall1ef53eb2015-08-23 02:11:14 +02001964 if (IS_ERR(priv->ctrl_base)) {
1965 rc = PTR_ERR(priv->ctrl_base);
Tony Lindgrena1594322015-01-15 14:45:13 -08001966 goto no_pdata;
Julia Lawall1ef53eb2015-08-23 02:11:14 +02001967 }
Tony Lindgrena1594322015-01-15 14:45:13 -08001968 } else {
1969 priv->ctrl_base = priv->remap_addr + pdata->ctrl_mod_reg_offset;
1970 }
1971
Anant Golea6286ee2009-05-18 15:19:01 -07001972 priv->emac_base = priv->remap_addr + pdata->ctrl_reg_offset;
1973 ndev->base_addr = (unsigned long)priv->remap_addr;
1974
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001975 hw_ram_addr = pdata->hw_ram_addr;
1976 if (!hw_ram_addr)
1977 hw_ram_addr = (u32 __force)res->start + pdata->ctrl_ram_offset;
1978
1979 memset(&dma_params, 0, sizeof(dma_params));
Sekhar Nori68bc74f2014-05-20 15:41:37 +05301980 dma_params.dev = &pdev->dev;
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001981 dma_params.dmaregs = priv->emac_base;
1982 dma_params.rxthresh = priv->emac_base + 0x120;
1983 dma_params.rxfree = priv->emac_base + 0x140;
1984 dma_params.txhdp = priv->emac_base + 0x600;
1985 dma_params.rxhdp = priv->emac_base + 0x620;
1986 dma_params.txcp = priv->emac_base + 0x640;
1987 dma_params.rxcp = priv->emac_base + 0x660;
1988 dma_params.num_chan = EMAC_MAX_TXRX_CHANNELS;
1989 dma_params.min_packet_size = EMAC_DEF_MIN_ETHPKTSIZE;
Sriram6a1fef62011-03-22 02:31:03 +00001990 dma_params.desc_hw_addr = hw_ram_addr;
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001991 dma_params.desc_mem_size = pdata->ctrl_ram_size;
1992 dma_params.desc_align = 16;
1993
Sriram6a1fef62011-03-22 02:31:03 +00001994 dma_params.desc_mem_phys = pdata->no_bd_ram ? 0 :
1995 (u32 __force)res->start + pdata->ctrl_ram_offset;
1996
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04001997 priv->dma = cpdma_ctlr_create(&dma_params);
1998 if (!priv->dma) {
Johan Hovold240b2622011-05-26 04:37:32 +00001999 dev_err(&pdev->dev, "error initializing DMA\n");
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04002000 rc = -ENOMEM;
Sekhar Norib8092862013-03-24 23:25:46 +00002001 goto no_pdata;
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04002002 }
2003
2004 priv->txchan = cpdma_chan_create(priv->dma, tx_chan_num(EMAC_DEF_TX_CH),
2005 emac_tx_handler);
2006 priv->rxchan = cpdma_chan_create(priv->dma, rx_chan_num(EMAC_DEF_RX_CH),
2007 emac_rx_handler);
2008 if (WARN_ON(!priv->txchan || !priv->rxchan)) {
2009 rc = -ENOMEM;
Sekhar Norib8092862013-03-24 23:25:46 +00002010 goto no_cpdma_chan;
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04002011 }
Sriramakrishnanad021ae2009-11-19 15:58:27 +05302012
Anant Golea6286ee2009-05-18 15:19:01 -07002013 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
2014 if (!res) {
Johan Hovold240b2622011-05-26 04:37:32 +00002015 dev_err(&pdev->dev, "error getting irq res\n");
Anant Golea6286ee2009-05-18 15:19:01 -07002016 rc = -ENOENT;
Sekhar Norib8092862013-03-24 23:25:46 +00002017 goto no_cpdma_chan;
Anant Golea6286ee2009-05-18 15:19:01 -07002018 }
2019 ndev->irq = res->start;
2020
Tony Lindgren9120bd6e2015-01-28 11:33:05 -08002021 rc = davinci_emac_try_get_mac(pdev, res_ctrl ? 0 : 1, priv->mac_addr);
2022 if (!rc)
2023 ether_addr_copy(ndev->dev_addr, priv->mac_addr);
2024
Anant Golea6286ee2009-05-18 15:19:01 -07002025 if (!is_valid_ether_addr(priv->mac_addr)) {
Anant Golea6286ee2009-05-18 15:19:01 -07002026 /* Use random MAC if none passed */
Danny Kukawkabaf1d372012-02-17 05:43:24 +00002027 eth_hw_addr_random(ndev);
2028 memcpy(priv->mac_addr, ndev->dev_addr, ndev->addr_len);
Johan Hovold240b2622011-05-26 04:37:32 +00002029 dev_warn(&pdev->dev, "using random MAC addr: %pM\n",
2030 priv->mac_addr);
Anant Golea6286ee2009-05-18 15:19:01 -07002031 }
2032
2033 ndev->netdev_ops = &emac_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00002034 ndev->ethtool_ops = &ethtool_ops;
Anant Golea6286ee2009-05-18 15:19:01 -07002035 netif_napi_add(ndev, &priv->napi, emac_poll, EMAC_POLL_WEIGHT);
2036
Tony Lindgrenb5133e72015-01-15 14:45:10 -08002037 pm_runtime_enable(&pdev->dev);
2038 rc = pm_runtime_get_sync(&pdev->dev);
2039 if (rc < 0) {
2040 pm_runtime_put_noidle(&pdev->dev);
2041 dev_err(&pdev->dev, "%s: failed to get_sync(%d)\n",
2042 __func__, rc);
2043 goto no_cpdma_chan;
2044 }
2045
Anant Golea6286ee2009-05-18 15:19:01 -07002046 /* register the network device */
2047 SET_NETDEV_DEV(ndev, &pdev->dev);
2048 rc = register_netdev(ndev);
2049 if (rc) {
Johan Hovold240b2622011-05-26 04:37:32 +00002050 dev_err(&pdev->dev, "error in register_netdev\n");
Anant Golea6286ee2009-05-18 15:19:01 -07002051 rc = -ENODEV;
Tony Lindgrenb5133e72015-01-15 14:45:10 -08002052 pm_runtime_put(&pdev->dev);
Sekhar Norib8092862013-03-24 23:25:46 +00002053 goto no_cpdma_chan;
Anant Golea6286ee2009-05-18 15:19:01 -07002054 }
2055
Anant Golea6286ee2009-05-18 15:19:01 -07002056
Anant Golea6286ee2009-05-18 15:19:01 -07002057 if (netif_msg_probe(priv)) {
Sekhar Nori68bc74f2014-05-20 15:41:37 +05302058 dev_notice(&pdev->dev, "DaVinci EMAC Probe found device "
Anant Golea6286ee2009-05-18 15:19:01 -07002059 "(regs: %p, irq: %d)\n",
2060 (void *)priv->emac_base_phys, ndev->irq);
2061 }
Tony Lindgrenb5133e72015-01-15 14:45:10 -08002062 pm_runtime_put(&pdev->dev);
Mark A. Greer3ba97382012-07-20 15:19:22 +00002063
Anant Golea6286ee2009-05-18 15:19:01 -07002064 return 0;
2065
Sekhar Norib8092862013-03-24 23:25:46 +00002066no_cpdma_chan:
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04002067 if (priv->txchan)
2068 cpdma_chan_destroy(priv->txchan);
2069 if (priv->rxchan)
2070 cpdma_chan_destroy(priv->rxchan);
2071 cpdma_ctlr_destroy(priv->dma);
Sekhar Norib8092862013-03-24 23:25:46 +00002072no_pdata:
Anant Golea6286ee2009-05-18 15:19:01 -07002073 free_netdev(ndev);
2074 return rc;
2075}
2076
2077/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00002078 * davinci_emac_remove - EMAC device remove
Anant Golea6286ee2009-05-18 15:19:01 -07002079 * @pdev: The DaVinci EMAC device that we are removing
2080 *
2081 * Called when removing the device driver. We disable clock usage and release
2082 * the resources taken up by the driver and unregister network device
2083 */
Bill Pembertone38921d2012-12-03 09:24:03 -05002084static int davinci_emac_remove(struct platform_device *pdev)
Anant Golea6286ee2009-05-18 15:19:01 -07002085{
Anant Golea6286ee2009-05-18 15:19:01 -07002086 struct net_device *ndev = platform_get_drvdata(pdev);
2087 struct emac_priv *priv = netdev_priv(ndev);
2088
2089 dev_notice(&ndev->dev, "DaVinci EMAC: davinci_emac_remove()\n");
2090
Cyril Chemparathy3ef0fdb2010-09-15 10:11:29 -04002091 if (priv->txchan)
2092 cpdma_chan_destroy(priv->txchan);
2093 if (priv->rxchan)
2094 cpdma_chan_destroy(priv->rxchan);
2095 cpdma_ctlr_destroy(priv->dma);
2096
Anant Golea6286ee2009-05-18 15:19:01 -07002097 unregister_netdev(ndev);
Neil Armstrong99164f92016-04-20 10:56:13 +02002098 pm_runtime_disable(&pdev->dev);
Stefan Weil2a1bc0d2010-08-03 08:53:45 +00002099 free_netdev(ndev);
Anant Golea6286ee2009-05-18 15:19:01 -07002100
Anant Golea6286ee2009-05-18 15:19:01 -07002101 return 0;
2102}
2103
chaithrika@ti.comd4fdcd92010-03-10 22:37:56 +00002104static int davinci_emac_suspend(struct device *dev)
Ranjith Lohithakshan8d044fe2009-11-04 22:06:20 -08002105{
chaithrika@ti.comd4fdcd92010-03-10 22:37:56 +00002106 struct platform_device *pdev = to_platform_device(dev);
2107 struct net_device *ndev = platform_get_drvdata(pdev);
Ranjith Lohithakshan8d044fe2009-11-04 22:06:20 -08002108
chaithrika@ti.comd4fdcd92010-03-10 22:37:56 +00002109 if (netif_running(ndev))
2110 emac_dev_stop(ndev);
Ranjith Lohithakshan8d044fe2009-11-04 22:06:20 -08002111
Ranjith Lohithakshan8d044fe2009-11-04 22:06:20 -08002112 return 0;
2113}
2114
chaithrika@ti.comd4fdcd92010-03-10 22:37:56 +00002115static int davinci_emac_resume(struct device *dev)
Ranjith Lohithakshan8d044fe2009-11-04 22:06:20 -08002116{
chaithrika@ti.comd4fdcd92010-03-10 22:37:56 +00002117 struct platform_device *pdev = to_platform_device(dev);
2118 struct net_device *ndev = platform_get_drvdata(pdev);
Ranjith Lohithakshan8d044fe2009-11-04 22:06:20 -08002119
chaithrika@ti.comd4fdcd92010-03-10 22:37:56 +00002120 if (netif_running(ndev))
2121 emac_dev_open(ndev);
Ranjith Lohithakshan8d044fe2009-11-04 22:06:20 -08002122
2123 return 0;
2124}
2125
chaithrika@ti.comd4fdcd92010-03-10 22:37:56 +00002126static const struct dev_pm_ops davinci_emac_pm_ops = {
2127 .suspend = davinci_emac_suspend,
2128 .resume = davinci_emac_resume,
2129};
2130
Lad, Prabhakar151328c2013-06-25 21:24:52 +05302131#if IS_ENABLED(CONFIG_OF)
Tony Lindgrendd0df472013-12-03 15:13:02 -08002132static const struct emac_platform_data am3517_emac_data = {
2133 .version = EMAC_VERSION_2,
2134 .hw_ram_addr = 0x01e20000,
2135};
2136
Tony Lindgrende390082015-01-15 14:45:14 -08002137static const struct emac_platform_data dm816_emac_data = {
2138 .version = EMAC_VERSION_2,
2139};
2140
Heiko Schocher42f59962012-07-17 00:34:24 +00002141static const struct of_device_id davinci_emac_of_match[] = {
2142 {.compatible = "ti,davinci-dm6467-emac", },
Tony Lindgrendd0df472013-12-03 15:13:02 -08002143 {.compatible = "ti,am3517-emac", .data = &am3517_emac_data, },
Tony Lindgrende390082015-01-15 14:45:14 -08002144 {.compatible = "ti,dm816-emac", .data = &dm816_emac_data, },
Heiko Schocher42f59962012-07-17 00:34:24 +00002145 {},
2146};
2147MODULE_DEVICE_TABLE(of, davinci_emac_of_match);
Lad, Prabhakar151328c2013-06-25 21:24:52 +05302148#endif
Heiko Schocher42f59962012-07-17 00:34:24 +00002149
Ben Hutchings1aa8b472012-07-10 10:56:59 +00002150/* davinci_emac_driver: EMAC platform driver structure */
Anant Golea6286ee2009-05-18 15:19:01 -07002151static struct platform_driver davinci_emac_driver = {
2152 .driver = {
2153 .name = "davinci_emac",
chaithrika@ti.comd4fdcd92010-03-10 22:37:56 +00002154 .pm = &davinci_emac_pm_ops,
Heiko Schocher42f59962012-07-17 00:34:24 +00002155 .of_match_table = of_match_ptr(davinci_emac_of_match),
Anant Golea6286ee2009-05-18 15:19:01 -07002156 },
2157 .probe = davinci_emac_probe,
Bill Pembertone38921d2012-12-03 09:24:03 -05002158 .remove = davinci_emac_remove,
Anant Golea6286ee2009-05-18 15:19:01 -07002159};
2160
2161/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00002162 * davinci_emac_init - EMAC driver module init
Anant Golea6286ee2009-05-18 15:19:01 -07002163 *
2164 * Called when initializing the driver. We register the driver with
2165 * the platform.
2166 */
2167static int __init davinci_emac_init(void)
2168{
2169 return platform_driver_register(&davinci_emac_driver);
2170}
Rajashekhara, Sudhakar2db95172009-08-19 10:39:55 +00002171late_initcall(davinci_emac_init);
Anant Golea6286ee2009-05-18 15:19:01 -07002172
2173/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00002174 * davinci_emac_exit - EMAC driver module exit
Anant Golea6286ee2009-05-18 15:19:01 -07002175 *
2176 * Called when exiting the driver completely. We unregister the driver with
2177 * the platform and exit
2178 */
2179static void __exit davinci_emac_exit(void)
2180{
2181 platform_driver_unregister(&davinci_emac_driver);
2182}
2183module_exit(davinci_emac_exit);
2184
2185MODULE_LICENSE("GPL");
2186MODULE_AUTHOR("DaVinci EMAC Maintainer: Anant Gole <anantgole@ti.com>");
2187MODULE_AUTHOR("DaVinci EMAC Maintainer: Chaithrika U S <chaithrika@ti.com>");
2188MODULE_DESCRIPTION("DaVinci EMAC Ethernet driver");