blob: 3b997194ac3b9919a34d7105758a8e925493e18e [file] [log] [blame]
Auke Kokbc7f75f2007-09-17 12:30:59 -07001/*******************************************************************************
2
3 Intel PRO/1000 Linux driver
Bruce Allanbf670442013-01-01 16:00:01 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Auke Kokbc7f75f2007-09-17 12:30:59 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 Linux NICS <linux.nics@intel.com>
24 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
26
27*******************************************************************************/
28
29#ifndef _E1000_DEFINES_H_
30#define _E1000_DEFINES_H_
31
32#define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */
33#define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */
34#define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */
35#define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
36#define E1000_TXD_CMD_IC 0x04000000 /* Insert Checksum */
37#define E1000_TXD_CMD_RS 0x08000000 /* Report Status */
38#define E1000_TXD_CMD_RPS 0x10000000 /* Report Packet Sent */
39#define E1000_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */
40#define E1000_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */
41#define E1000_TXD_CMD_IDE 0x80000000 /* Enable Tidv register */
42#define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */
43#define E1000_TXD_STAT_EC 0x00000002 /* Excess Collisions */
44#define E1000_TXD_STAT_LC 0x00000004 /* Late Collisions */
45#define E1000_TXD_STAT_TU 0x00000008 /* Transmit underrun */
46#define E1000_TXD_CMD_TCP 0x01000000 /* TCP packet */
47#define E1000_TXD_CMD_IP 0x02000000 /* IP packet */
48#define E1000_TXD_CMD_TSE 0x04000000 /* TCP Seg enable */
49#define E1000_TXD_STAT_TC 0x00000004 /* Tx Underrun */
50
51/* Number of Transmit and Receive Descriptors must be a multiple of 8 */
52#define REQ_TX_DESCRIPTOR_MULTIPLE 8
53#define REQ_RX_DESCRIPTOR_MULTIPLE 8
54
55/* Definitions for power management and wakeup registers */
56/* Wake Up Control */
57#define E1000_WUC_APME 0x00000001 /* APM Enable */
58#define E1000_WUC_PME_EN 0x00000002 /* PME Enable */
Bruce Allana4f58f52009-06-02 11:29:18 +000059#define E1000_WUC_PHY_WAKE 0x00000100 /* if PHY supports wakeup */
Auke Kokbc7f75f2007-09-17 12:30:59 -070060
61/* Wake Up Filter Control */
62#define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */
63#define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */
64#define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */
65#define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */
66#define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */
Mitch Williamsefb90e42008-01-29 12:43:02 -080067#define E1000_WUFC_ARP 0x00000020 /* ARP Request Packet Wakeup Enable */
Auke Kokbc7f75f2007-09-17 12:30:59 -070068
Bruce Allana4f58f52009-06-02 11:29:18 +000069/* Wake Up Status */
70#define E1000_WUS_LNKC E1000_WUFC_LNKC
71#define E1000_WUS_MAG E1000_WUFC_MAG
72#define E1000_WUS_EX E1000_WUFC_EX
73#define E1000_WUS_MC E1000_WUFC_MC
74#define E1000_WUS_BC E1000_WUFC_BC
75
Auke Kokbc7f75f2007-09-17 12:30:59 -070076/* Extended Device Control */
Bruce Allan2fbe4522012-04-19 03:21:47 +000077#define E1000_CTRL_EXT_LPCD 0x00000004 /* LCD Power Cycle Done */
Bruce Allan93a23f42009-12-08 07:27:41 +000078#define E1000_CTRL_EXT_SDP3_DATA 0x00000080 /* Value of SW Definable Pin 3 */
Bruce Allanba9e1862012-05-10 02:34:39 +000079#define E1000_CTRL_EXT_FORCE_SMBUS 0x00000800 /* Force SMBus mode */
Auke Kokbc7f75f2007-09-17 12:30:59 -070080#define E1000_CTRL_EXT_EE_RST 0x00002000 /* Reinitialize from EEPROM */
Bruce Allan1d5846b2009-10-29 13:46:05 +000081#define E1000_CTRL_EXT_SPD_BYPS 0x00008000 /* Speed Select Bypass */
Auke Kokbc7f75f2007-09-17 12:30:59 -070082#define E1000_CTRL_EXT_RO_DIS 0x00020000 /* Relaxed Ordering disable */
dave graham5df3f0e2009-02-10 12:51:41 +000083#define E1000_CTRL_EXT_DMA_DYN_CLK_EN 0x00080000 /* DMA Dynamic Clock Gating */
Auke Kokbc7f75f2007-09-17 12:30:59 -070084#define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000
85#define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES 0x00C00000
Bruce Allan4662e822008-08-26 18:37:06 -070086#define E1000_CTRL_EXT_EIAME 0x01000000
Auke Kokbc7f75f2007-09-17 12:30:59 -070087#define E1000_CTRL_EXT_DRV_LOAD 0x10000000 /* Driver loaded bit for FW */
88#define E1000_CTRL_EXT_IAME 0x08000000 /* Interrupt acknowledge Auto-mask */
89#define E1000_CTRL_EXT_INT_TIMER_CLR 0x20000000 /* Clear Interrupt timers after IMS clear */
Bruce Allan4662e822008-08-26 18:37:06 -070090#define E1000_CTRL_EXT_PBA_CLR 0x80000000 /* PBA Clear */
Bruce Allan23e4f062011-02-25 07:44:51 +000091#define E1000_CTRL_EXT_LSECCK 0x00001000
Bruce Allana4f58f52009-06-02 11:29:18 +000092#define E1000_CTRL_EXT_PHYPDEN 0x00100000
Auke Kokbc7f75f2007-09-17 12:30:59 -070093
Auke Kok489815c2008-02-21 15:11:07 -080094/* Receive Descriptor bit definitions */
Auke Kokbc7f75f2007-09-17 12:30:59 -070095#define E1000_RXD_STAT_DD 0x01 /* Descriptor Done */
96#define E1000_RXD_STAT_EOP 0x02 /* End of Packet */
97#define E1000_RXD_STAT_IXSM 0x04 /* Ignore checksum */
98#define E1000_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */
Auke Kok489815c2008-02-21 15:11:07 -080099#define E1000_RXD_STAT_UDPCS 0x10 /* UDP xsum calculated */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700100#define E1000_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */
101#define E1000_RXD_ERR_CE 0x01 /* CRC Error */
102#define E1000_RXD_ERR_SE 0x02 /* Symbol Error */
103#define E1000_RXD_ERR_SEQ 0x04 /* Sequence Error */
104#define E1000_RXD_ERR_CXE 0x10 /* Carrier Extension Error */
105#define E1000_RXD_ERR_TCPE 0x20 /* TCP/UDP Checksum Error */
Bruce Allan2e1706f2012-06-30 20:02:42 +0000106#define E1000_RXD_ERR_IPE 0x40 /* IP Checksum Error */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700107#define E1000_RXD_ERR_RXE 0x80 /* Rx Data Error */
108#define E1000_RXD_SPC_VLAN_MASK 0x0FFF /* VLAN ID is in lower 12 bits */
109
Bruce Allanb67e1912012-12-27 08:32:33 +0000110#define E1000_RXDEXT_STATERR_TST 0x00000100 /* Time Stamp taken */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700111#define E1000_RXDEXT_STATERR_CE 0x01000000
112#define E1000_RXDEXT_STATERR_SE 0x02000000
113#define E1000_RXDEXT_STATERR_SEQ 0x04000000
114#define E1000_RXDEXT_STATERR_CXE 0x10000000
115#define E1000_RXDEXT_STATERR_RXE 0x80000000
116
117/* mask to determine if packets should be dropped due to frame errors */
118#define E1000_RXD_ERR_FRAME_ERR_MASK ( \
119 E1000_RXD_ERR_CE | \
120 E1000_RXD_ERR_SE | \
121 E1000_RXD_ERR_SEQ | \
122 E1000_RXD_ERR_CXE | \
123 E1000_RXD_ERR_RXE)
124
125/* Same mask, but for extended and packet split descriptors */
126#define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \
127 E1000_RXDEXT_STATERR_CE | \
128 E1000_RXDEXT_STATERR_SE | \
129 E1000_RXDEXT_STATERR_SEQ | \
130 E1000_RXDEXT_STATERR_CXE | \
131 E1000_RXDEXT_STATERR_RXE)
132
Bruce Allan70495a52012-01-11 01:26:50 +0000133#define E1000_MRQC_RSS_FIELD_MASK 0xFFFF0000
134#define E1000_MRQC_RSS_FIELD_IPV4_TCP 0x00010000
135#define E1000_MRQC_RSS_FIELD_IPV4 0x00020000
136#define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX 0x00040000
137#define E1000_MRQC_RSS_FIELD_IPV6 0x00100000
138#define E1000_MRQC_RSS_FIELD_IPV6_TCP 0x00200000
139
Auke Kokbc7f75f2007-09-17 12:30:59 -0700140#define E1000_RXDPS_HDRSTAT_HDRSP 0x00008000
141
142/* Management Control */
143#define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */
144#define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */
145#define E1000_MANC_ARP_EN 0x00002000 /* Enable ARP Request Filtering */
146#define E1000_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */
147#define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */
Bruce Allanad680762008-03-28 09:15:03 -0700148/* Enable MAC address filtering */
149#define E1000_MANC_EN_MAC_ADDR_FILTER 0x00100000
150/* Enable MNG packets to host memory */
151#define E1000_MANC_EN_MNG2HOST 0x00200000
Auke Kokbc7f75f2007-09-17 12:30:59 -0700152
Bruce Allancd791612010-05-10 14:59:51 +0000153#define E1000_MANC2H_PORT_623 0x00000020 /* Port 0x26f */
154#define E1000_MANC2H_PORT_664 0x00000040 /* Port 0x298 */
155#define E1000_MDEF_PORT_623 0x00000800 /* Port 0x26f */
156#define E1000_MDEF_PORT_664 0x00000400 /* Port 0x298 */
157
Auke Kokbc7f75f2007-09-17 12:30:59 -0700158/* Receive Control */
159#define E1000_RCTL_EN 0x00000002 /* enable */
160#define E1000_RCTL_SBP 0x00000004 /* store bad packet */
161#define E1000_RCTL_UPE 0x00000008 /* unicast promiscuous enable */
162#define E1000_RCTL_MPE 0x00000010 /* multicast promiscuous enab */
163#define E1000_RCTL_LPE 0x00000020 /* long packet enable */
164#define E1000_RCTL_LBM_NO 0x00000000 /* no loopback mode */
165#define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */
166#define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */
167#define E1000_RCTL_DTYP_PS 0x00000400 /* Packet Split descriptor */
Bruce Allanad680762008-03-28 09:15:03 -0700168#define E1000_RCTL_RDMTS_HALF 0x00000000 /* Rx desc min threshold size */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700169#define E1000_RCTL_MO_SHIFT 12 /* multicast offset shift */
Bruce Allana4f58f52009-06-02 11:29:18 +0000170#define E1000_RCTL_MO_3 0x00003000 /* multicast offset 15:4 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700171#define E1000_RCTL_BAM 0x00008000 /* broadcast enable */
172/* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */
Bruce Allanad680762008-03-28 09:15:03 -0700173#define E1000_RCTL_SZ_2048 0x00000000 /* Rx buffer size 2048 */
174#define E1000_RCTL_SZ_1024 0x00010000 /* Rx buffer size 1024 */
175#define E1000_RCTL_SZ_512 0x00020000 /* Rx buffer size 512 */
176#define E1000_RCTL_SZ_256 0x00030000 /* Rx buffer size 256 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700177/* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */
Bruce Allanad680762008-03-28 09:15:03 -0700178#define E1000_RCTL_SZ_16384 0x00010000 /* Rx buffer size 16384 */
179#define E1000_RCTL_SZ_8192 0x00020000 /* Rx buffer size 8192 */
180#define E1000_RCTL_SZ_4096 0x00030000 /* Rx buffer size 4096 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700181#define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */
182#define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */
183#define E1000_RCTL_CFI 0x00100000 /* canonical form indicator */
Ben Greearcf955e62012-02-11 15:39:51 +0000184#define E1000_RCTL_DPF 0x00400000 /* Discard Pause Frames */
Bruce Allana4f58f52009-06-02 11:29:18 +0000185#define E1000_RCTL_PMCF 0x00800000 /* pass MAC control frames */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700186#define E1000_RCTL_BSEX 0x02000000 /* Buffer size extension */
187#define E1000_RCTL_SECRC 0x04000000 /* Strip Ethernet CRC */
188
Bruce Allane921eb12012-11-28 09:28:37 +0000189/* Use byte values for the following shift parameters
Auke Kokbc7f75f2007-09-17 12:30:59 -0700190 * Usage:
191 * psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) &
192 * E1000_PSRCTL_BSIZE0_MASK) |
193 * ((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) &
194 * E1000_PSRCTL_BSIZE1_MASK) |
195 * ((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) &
196 * E1000_PSRCTL_BSIZE2_MASK) |
197 * ((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |;
198 * E1000_PSRCTL_BSIZE3_MASK))
199 * where value0 = [128..16256], default=256
200 * value1 = [1024..64512], default=4096
201 * value2 = [0..64512], default=4096
202 * value3 = [0..64512], default=0
203 */
204
205#define E1000_PSRCTL_BSIZE0_MASK 0x0000007F
206#define E1000_PSRCTL_BSIZE1_MASK 0x00003F00
207#define E1000_PSRCTL_BSIZE2_MASK 0x003F0000
208#define E1000_PSRCTL_BSIZE3_MASK 0x3F000000
209
210#define E1000_PSRCTL_BSIZE0_SHIFT 7 /* Shift _right_ 7 */
211#define E1000_PSRCTL_BSIZE1_SHIFT 2 /* Shift _right_ 2 */
212#define E1000_PSRCTL_BSIZE2_SHIFT 6 /* Shift _left_ 6 */
213#define E1000_PSRCTL_BSIZE3_SHIFT 14 /* Shift _left_ 14 */
214
215/* SWFW_SYNC Definitions */
216#define E1000_SWFW_EEP_SM 0x1
217#define E1000_SWFW_PHY0_SM 0x2
218#define E1000_SWFW_PHY1_SM 0x4
David Graham2d9498f2008-04-23 11:09:14 -0700219#define E1000_SWFW_CSR_SM 0x8
Auke Kokbc7f75f2007-09-17 12:30:59 -0700220
221/* Device Control */
222#define E1000_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */
223#define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master requests */
224#define E1000_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */
225#define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */
226#define E1000_CTRL_SLU 0x00000040 /* Set link up (Force Link) */
227#define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */
228#define E1000_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */
229#define E1000_CTRL_SPD_10 0x00000000 /* Force 10Mb */
230#define E1000_CTRL_SPD_100 0x00000100 /* Force 100Mb */
231#define E1000_CTRL_SPD_1000 0x00000200 /* Force 1Gb */
232#define E1000_CTRL_FRCSPD 0x00000800 /* Force Speed */
233#define E1000_CTRL_FRCDPX 0x00001000 /* Force Duplex */
Bruce Allan6dfaa762010-05-05 22:00:06 +0000234#define E1000_CTRL_LANPHYPC_OVERRIDE 0x00010000 /* SW control of LANPHYPC */
235#define E1000_CTRL_LANPHYPC_VALUE 0x00020000 /* SW value of LANPHYPC */
Bruce Allan94fb8482013-01-23 09:00:03 +0000236#define E1000_CTRL_MEHE 0x00080000 /* Memory Error Handling Enable */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700237#define E1000_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */
238#define E1000_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */
239#define E1000_CTRL_SWDPIO0 0x00400000 /* SWDPIN 0 Input or output */
240#define E1000_CTRL_RST 0x04000000 /* Global reset */
241#define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */
242#define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */
243#define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */
244#define E1000_CTRL_PHY_RST 0x80000000 /* PHY Reset */
245
Bruce Allan1241f292012-12-05 06:25:42 +0000246#define E1000_PCS_LCTL_FORCE_FCTRL 0x80
247
248#define E1000_PCS_LSTS_AN_COMPLETE 0x10000
Auke Kokbc7f75f2007-09-17 12:30:59 -0700249
250/* Device Status */
251#define E1000_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */
252#define E1000_STATUS_LU 0x00000002 /* Link up.0=no,1=link */
253#define E1000_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */
254#define E1000_STATUS_FUNC_SHIFT 2
255#define E1000_STATUS_FUNC_1 0x00000004 /* Function 1 */
256#define E1000_STATUS_TXOFF 0x00000010 /* transmission paused */
257#define E1000_STATUS_SPEED_10 0x00000000 /* Speed 10Mb/s */
258#define E1000_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */
259#define E1000_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */
260#define E1000_STATUS_LAN_INIT_DONE 0x00000200 /* Lan Init Completion by NVM */
Bruce Allanfc0c7762009-07-01 13:27:55 +0000261#define E1000_STATUS_PHYRA 0x00000400 /* PHY Reset Asserted */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700262#define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000 /* Status of Master requests. */
263
Auke Kok489815c2008-02-21 15:11:07 -0800264/* Constants used to interpret the masked PCI-X bus speed. */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700265
266#define HALF_DUPLEX 1
267#define FULL_DUPLEX 2
268
269
270#define ADVERTISE_10_HALF 0x0001
271#define ADVERTISE_10_FULL 0x0002
272#define ADVERTISE_100_HALF 0x0004
273#define ADVERTISE_100_FULL 0x0008
274#define ADVERTISE_1000_HALF 0x0010 /* Not used, just FYI */
275#define ADVERTISE_1000_FULL 0x0020
276
277/* 1000/H is not supported, nor spec-compliant. */
278#define E1000_ALL_SPEED_DUPLEX ( ADVERTISE_10_HALF | ADVERTISE_10_FULL | \
279 ADVERTISE_100_HALF | ADVERTISE_100_FULL | \
280 ADVERTISE_1000_FULL)
281#define E1000_ALL_NOT_GIG ( ADVERTISE_10_HALF | ADVERTISE_10_FULL | \
282 ADVERTISE_100_HALF | ADVERTISE_100_FULL)
283#define E1000_ALL_100_SPEED (ADVERTISE_100_HALF | ADVERTISE_100_FULL)
284#define E1000_ALL_10_SPEED (ADVERTISE_10_HALF | ADVERTISE_10_FULL)
285#define E1000_ALL_HALF_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_100_HALF)
286
287#define AUTONEG_ADVERTISE_SPEED_DEFAULT E1000_ALL_SPEED_DUPLEX
288
289/* LED Control */
Bruce Allana4f58f52009-06-02 11:29:18 +0000290#define E1000_PHY_LED0_MODE_MASK 0x00000007
291#define E1000_PHY_LED0_IVRT 0x00000008
292#define E1000_PHY_LED0_MASK 0x0000001F
293
Auke Kokbc7f75f2007-09-17 12:30:59 -0700294#define E1000_LEDCTL_LED0_MODE_MASK 0x0000000F
295#define E1000_LEDCTL_LED0_MODE_SHIFT 0
296#define E1000_LEDCTL_LED0_IVRT 0x00000040
297#define E1000_LEDCTL_LED0_BLINK 0x00000080
298
Bruce Allana4f58f52009-06-02 11:29:18 +0000299#define E1000_LEDCTL_MODE_LINK_UP 0x2
Auke Kokbc7f75f2007-09-17 12:30:59 -0700300#define E1000_LEDCTL_MODE_LED_ON 0xE
301#define E1000_LEDCTL_MODE_LED_OFF 0xF
302
303/* Transmit Descriptor bit definitions */
304#define E1000_TXD_DTYP_D 0x00100000 /* Data Descriptor */
305#define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */
306#define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */
307#define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */
308#define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
309#define E1000_TXD_CMD_IC 0x04000000 /* Insert Checksum */
310#define E1000_TXD_CMD_RS 0x08000000 /* Report Status */
311#define E1000_TXD_CMD_RPS 0x10000000 /* Report Packet Sent */
312#define E1000_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */
313#define E1000_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */
314#define E1000_TXD_CMD_IDE 0x80000000 /* Enable Tidv register */
315#define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */
316#define E1000_TXD_STAT_EC 0x00000002 /* Excess Collisions */
317#define E1000_TXD_STAT_LC 0x00000004 /* Late Collisions */
318#define E1000_TXD_STAT_TU 0x00000008 /* Transmit underrun */
319#define E1000_TXD_CMD_TCP 0x01000000 /* TCP packet */
320#define E1000_TXD_CMD_IP 0x02000000 /* IP packet */
321#define E1000_TXD_CMD_TSE 0x04000000 /* TCP Seg enable */
322#define E1000_TXD_STAT_TC 0x00000004 /* Tx Underrun */
Bruce Allanb67e1912012-12-27 08:32:33 +0000323#define E1000_TXD_EXTCMD_TSTAMP 0x00000010 /* IEEE1588 Timestamp packet */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700324
325/* Transmit Control */
Bruce Allanad680762008-03-28 09:15:03 -0700326#define E1000_TCTL_EN 0x00000002 /* enable Tx */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700327#define E1000_TCTL_PSP 0x00000008 /* pad short packets */
328#define E1000_TCTL_CT 0x00000ff0 /* collision threshold */
329#define E1000_TCTL_COLD 0x003ff000 /* collision distance */
330#define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */
331#define E1000_TCTL_MULR 0x10000000 /* Multiple request support */
332
333/* Transmit Arbitration Count */
334
335/* SerDes Control */
336#define E1000_SCTL_DISABLE_SERDES_LOOPBACK 0x0400
337
338/* Receive Checksum Control */
339#define E1000_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */
340#define E1000_RXCSUM_IPPCSE 0x00001000 /* IP payload checksum enable */
Bruce Allan70495a52012-01-11 01:26:50 +0000341#define E1000_RXCSUM_PCSD 0x00002000 /* packet checksum disabled */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700342
343/* Header split receive */
Jesse Brandeburga80483d2010-03-05 02:21:44 +0000344#define E1000_RFCTL_NFSW_DIS 0x00000040
345#define E1000_RFCTL_NFSR_DIS 0x00000080
Bruce Allan4662e822008-08-26 18:37:06 -0700346#define E1000_RFCTL_ACK_DIS 0x00001000
Auke Kokbc7f75f2007-09-17 12:30:59 -0700347#define E1000_RFCTL_EXTEN 0x00008000
348#define E1000_RFCTL_IPV6_EX_DIS 0x00010000
349#define E1000_RFCTL_NEW_IPV6_EXT_DIS 0x00020000
350
351/* Collision related configuration parameters */
352#define E1000_COLLISION_THRESHOLD 15
353#define E1000_CT_SHIFT 4
354#define E1000_COLLISION_DISTANCE 63
355#define E1000_COLD_SHIFT 12
356
357/* Default values for the transmit IPG register */
358#define DEFAULT_82543_TIPG_IPGT_COPPER 8
359
360#define E1000_TIPG_IPGT_MASK 0x000003FF
361
362#define DEFAULT_82543_TIPG_IPGR1 8
363#define E1000_TIPG_IPGR1_SHIFT 10
364
365#define DEFAULT_82543_TIPG_IPGR2 6
366#define DEFAULT_80003ES2LAN_TIPG_IPGR2 7
367#define E1000_TIPG_IPGR2_SHIFT 20
368
369#define MAX_JUMBO_FRAME_SIZE 0x3F00
370
371/* Extended Configuration Control and Size */
372#define E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP 0x00000020
373#define E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE 0x00000001
Bruce Allanf523d212009-10-29 13:45:45 +0000374#define E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE 0x00000008
Auke Kokbc7f75f2007-09-17 12:30:59 -0700375#define E1000_EXTCNF_CTRL_SWFLAG 0x00000020
Bruce Alland3738bb2010-06-16 13:27:28 +0000376#define E1000_EXTCNF_CTRL_GATE_PHY_CFG 0x00000080
Auke Kokbc7f75f2007-09-17 12:30:59 -0700377#define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK 0x00FF0000
378#define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT 16
379#define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK 0x0FFF0000
380#define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT 16
381
382#define E1000_PHY_CTRL_D0A_LPLU 0x00000002
383#define E1000_PHY_CTRL_NOND0A_LPLU 0x00000004
384#define E1000_PHY_CTRL_NOND0A_GBE_DISABLE 0x00000008
385#define E1000_PHY_CTRL_GBE_DISABLE 0x00000040
386
387#define E1000_KABGTXD_BGSQLBIAS 0x00050000
388
Bruce Allan203e4152012-12-05 08:40:59 +0000389/* Low Power IDLE Control */
390#define E1000_LPIC_LPIET_SHIFT 24 /* Low Power Idle Entry Time */
391
Auke Kokbc7f75f2007-09-17 12:30:59 -0700392/* PBA constants */
Bruce Allanad680762008-03-28 09:15:03 -0700393#define E1000_PBA_8K 0x0008 /* 8KB */
394#define E1000_PBA_16K 0x0010 /* 16KB */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700395
396#define E1000_PBS_16K E1000_PBA_16K
397
Bruce Allan94fb8482013-01-23 09:00:03 +0000398/* Uncorrectable/correctable ECC Error counts and enable bits */
399#define E1000_PBECCSTS_CORR_ERR_CNT_MASK 0x000000FF
400#define E1000_PBECCSTS_UNCORR_ERR_CNT_MASK 0x0000FF00
401#define E1000_PBECCSTS_UNCORR_ERR_CNT_SHIFT 8
402#define E1000_PBECCSTS_ECC_ENABLE 0x00010000
403
Auke Kokbc7f75f2007-09-17 12:30:59 -0700404#define IFS_MAX 80
405#define IFS_MIN 40
406#define IFS_RATIO 4
407#define IFS_STEP 10
408#define MIN_NUM_XMITS 1000
409
410/* SW Semaphore Register */
411#define E1000_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */
412#define E1000_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */
413#define E1000_SWSM_DRV_LOAD 0x00000008 /* Driver Loaded Bit */
414
Dave Graham23a2d1b2009-06-08 14:28:17 +0000415#define E1000_SWSM2_LOCK 0x00000002 /* Secondary driver semaphore bit */
416
Auke Kokbc7f75f2007-09-17 12:30:59 -0700417/* Interrupt Cause Read */
418#define E1000_ICR_TXDW 0x00000001 /* Transmit desc written back */
419#define E1000_ICR_LSC 0x00000004 /* Link Status Change */
Bruce Allanad680762008-03-28 09:15:03 -0700420#define E1000_ICR_RXSEQ 0x00000008 /* Rx sequence error */
421#define E1000_ICR_RXDMT0 0x00000010 /* Rx desc min. threshold (0) */
422#define E1000_ICR_RXT0 0x00000080 /* Rx timer intr (ring 0) */
Bruce Allan94fb8482013-01-23 09:00:03 +0000423#define E1000_ICR_ECCER 0x00400000 /* Uncorrectable ECC Error */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700424#define E1000_ICR_INT_ASSERTED 0x80000000 /* If this bit asserted, the driver should claim the interrupt */
Bruce Allan4662e822008-08-26 18:37:06 -0700425#define E1000_ICR_RXQ0 0x00100000 /* Rx Queue 0 Interrupt */
426#define E1000_ICR_RXQ1 0x00200000 /* Rx Queue 1 Interrupt */
427#define E1000_ICR_TXQ0 0x00400000 /* Tx Queue 0 Interrupt */
428#define E1000_ICR_TXQ1 0x00800000 /* Tx Queue 1 Interrupt */
429#define E1000_ICR_OTHER 0x01000000 /* Other Interrupts */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700430
Alexander Duyck6ea7ae12008-11-14 06:54:36 +0000431/* PBA ECC Register */
432#define E1000_PBA_ECC_COUNTER_MASK 0xFFF00000 /* ECC counter mask */
433#define E1000_PBA_ECC_COUNTER_SHIFT 20 /* ECC counter shift value */
434#define E1000_PBA_ECC_CORR_EN 0x00000001 /* ECC correction enable */
435#define E1000_PBA_ECC_STAT_CLR 0x00000002 /* Clear ECC error counter */
436#define E1000_PBA_ECC_INT_EN 0x00000004 /* Enable ICR bit 5 for ECC */
437
Bruce Allane921eb12012-11-28 09:28:37 +0000438/* This defines the bits that are set in the Interrupt Mask
Auke Kokbc7f75f2007-09-17 12:30:59 -0700439 * Set/Read Register. Each bit is documented below:
440 * o RXT0 = Receiver Timer Interrupt (ring 0)
441 * o TXDW = Transmit Descriptor Written Back
442 * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
443 * o RXSEQ = Receive Sequence Error
444 * o LSC = Link Status Change
445 */
446#define IMS_ENABLE_MASK ( \
447 E1000_IMS_RXT0 | \
448 E1000_IMS_TXDW | \
449 E1000_IMS_RXDMT0 | \
450 E1000_IMS_RXSEQ | \
451 E1000_IMS_LSC)
452
453/* Interrupt Mask Set */
454#define E1000_IMS_TXDW E1000_ICR_TXDW /* Transmit desc written back */
455#define E1000_IMS_LSC E1000_ICR_LSC /* Link Status Change */
Bruce Allanad680762008-03-28 09:15:03 -0700456#define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* Rx sequence error */
457#define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* Rx desc min. threshold */
458#define E1000_IMS_RXT0 E1000_ICR_RXT0 /* Rx timer intr */
Bruce Allan94fb8482013-01-23 09:00:03 +0000459#define E1000_IMS_ECCER E1000_ICR_ECCER /* Uncorrectable ECC Error */
Bruce Allan4662e822008-08-26 18:37:06 -0700460#define E1000_IMS_RXQ0 E1000_ICR_RXQ0 /* Rx Queue 0 Interrupt */
461#define E1000_IMS_RXQ1 E1000_ICR_RXQ1 /* Rx Queue 1 Interrupt */
462#define E1000_IMS_TXQ0 E1000_ICR_TXQ0 /* Tx Queue 0 Interrupt */
463#define E1000_IMS_TXQ1 E1000_ICR_TXQ1 /* Tx Queue 1 Interrupt */
464#define E1000_IMS_OTHER E1000_ICR_OTHER /* Other Interrupts */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700465
466/* Interrupt Cause Set */
467#define E1000_ICS_LSC E1000_ICR_LSC /* Link Status Change */
Bruce Allanf8d59f72008-08-08 18:36:11 -0700468#define E1000_ICS_RXSEQ E1000_ICR_RXSEQ /* Rx sequence error */
Bruce Allanad680762008-03-28 09:15:03 -0700469#define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* Rx desc min. threshold */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700470
471/* Transmit Descriptor Control */
472#define E1000_TXDCTL_PTHRESH 0x0000003F /* TXDCTL Prefetch Threshold */
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +0000473#define E1000_TXDCTL_HTHRESH 0x00003F00 /* TXDCTL Host Threshold */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700474#define E1000_TXDCTL_WTHRESH 0x003F0000 /* TXDCTL Writeback Threshold */
Jesse Brandeburg3a3b7582010-09-29 21:38:49 +0000475#define E1000_TXDCTL_GRAN 0x01000000 /* TXDCTL Granularity */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700476#define E1000_TXDCTL_FULL_TX_DESC_WB 0x01010000 /* GRAN=1, WTHRESH=1 */
477#define E1000_TXDCTL_MAX_TX_DESC_PREFETCH 0x0100001F /* GRAN=1, PTHRESH=31 */
Bruce Allanad680762008-03-28 09:15:03 -0700478/* Enable the counting of desc. still to be processed. */
479#define E1000_TXDCTL_COUNT_DESC 0x00400000
Auke Kokbc7f75f2007-09-17 12:30:59 -0700480
481/* Flow Control Constants */
482#define FLOW_CONTROL_ADDRESS_LOW 0x00C28001
483#define FLOW_CONTROL_ADDRESS_HIGH 0x00000100
484#define FLOW_CONTROL_TYPE 0x8808
485
486/* 802.1q VLAN Packet Size */
487#define E1000_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */
488
Bruce Allane921eb12012-11-28 09:28:37 +0000489/* Receive Address
Bruce Allanad680762008-03-28 09:15:03 -0700490 * Number of high/low register pairs in the RAR. The RAR (Receive Address
Auke Kokbc7f75f2007-09-17 12:30:59 -0700491 * Registers) holds the directed and multicast addresses that we monitor.
492 * Technically, we have 16 spots. However, we reserve one of these spots
493 * (RAR[15]) for our directed address used by controllers with
494 * manageability enabled, allowing us room for 15 multicast addresses.
495 */
496#define E1000_RAR_ENTRIES 15
497#define E1000_RAH_AV 0x80000000 /* Receive descriptor valid */
Bruce Allan608f8a02010-01-13 02:04:58 +0000498#define E1000_RAL_MAC_ADDR_LEN 4
499#define E1000_RAH_MAC_ADDR_LEN 2
Auke Kokbc7f75f2007-09-17 12:30:59 -0700500
501/* Error Codes */
502#define E1000_ERR_NVM 1
503#define E1000_ERR_PHY 2
504#define E1000_ERR_CONFIG 3
505#define E1000_ERR_PARAM 4
506#define E1000_ERR_MAC_INIT 5
507#define E1000_ERR_PHY_TYPE 6
508#define E1000_ERR_RESET 9
509#define E1000_ERR_MASTER_REQUESTS_PENDING 10
510#define E1000_ERR_HOST_INTERFACE_COMMAND 11
511#define E1000_BLK_PHY_RESET 12
512#define E1000_ERR_SWFW_SYNC 13
513#define E1000_NOT_IMPLEMENTED 14
Bruce Allan073287c2010-11-24 06:01:51 +0000514#define E1000_ERR_INVALID_ARGUMENT 16
515#define E1000_ERR_NO_SPACE 17
516#define E1000_ERR_NVM_PBA_SECTION 18
Auke Kokbc7f75f2007-09-17 12:30:59 -0700517
518/* Loop limit on how long we wait for auto-negotiation to complete */
519#define FIBER_LINK_UP_LIMIT 50
520#define COPPER_LINK_UP_LIMIT 10
521#define PHY_AUTO_NEG_LIMIT 45
522#define PHY_FORCE_LIMIT 20
523/* Number of 100 microseconds we wait for PCI Express master disable */
524#define MASTER_DISABLE_TIMEOUT 800
525/* Number of milliseconds we wait for PHY configuration done after MAC reset */
526#define PHY_CFG_TIMEOUT 100
527/* Number of 2 milliseconds we wait for acquiring MDIO ownership. */
528#define MDIO_OWNERSHIP_TIMEOUT 10
529/* Number of milliseconds for NVM auto read done after MAC reset. */
530#define AUTO_READ_DONE_TIMEOUT 10
531
532/* Flow Control */
Bruce Allan3ec2a2b2009-06-02 11:28:39 +0000533#define E1000_FCRTH_RTH 0x0000FFF8 /* Mask Bits[15:3] for RTH */
534#define E1000_FCRTL_RTL 0x0000FFF8 /* Mask Bits[15:3] for RTL */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700535#define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */
536
537/* Transmit Configuration Word */
538#define E1000_TXCW_FD 0x00000020 /* TXCW full duplex */
539#define E1000_TXCW_PAUSE 0x00000080 /* TXCW sym pause request */
540#define E1000_TXCW_ASM_DIR 0x00000100 /* TXCW astm pause direction */
541#define E1000_TXCW_PAUSE_MASK 0x00000180 /* TXCW pause request mask */
542#define E1000_TXCW_ANE 0x80000000 /* Auto-neg enable */
543
544/* Receive Configuration Word */
Bruce Alland478eb42010-11-16 19:50:13 -0800545#define E1000_RXCW_CW 0x0000ffff /* RxConfigWord mask */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700546#define E1000_RXCW_IV 0x08000000 /* Receive config invalid */
547#define E1000_RXCW_C 0x20000000 /* Receive config */
548#define E1000_RXCW_SYNCH 0x40000000 /* Receive config synch */
549
Bruce Allanb67e1912012-12-27 08:32:33 +0000550#define E1000_TSYNCTXCTL_VALID 0x00000001 /* Tx timestamp valid */
551#define E1000_TSYNCRXCTL_TYPE_ALL 0x08
552#define E1000_TSYNCTXCTL_ENABLED 0x00000010 /* enable Tx timestamping */
553
554#define E1000_TSYNCRXCTL_VALID 0x00000001 /* Rx timestamp valid */
555#define E1000_TSYNCRXCTL_TYPE_MASK 0x0000000E /* Rx type mask */
Bruce Alland89777b2013-01-19 01:09:58 +0000556#define E1000_TSYNCRXCTL_TYPE_L2_V2 0x00
557#define E1000_TSYNCRXCTL_TYPE_L4_V1 0x02
558#define E1000_TSYNCRXCTL_TYPE_L2_L4_V2 0x04
559#define E1000_TSYNCRXCTL_TYPE_ALL 0x08
560#define E1000_TSYNCRXCTL_TYPE_EVENT_V2 0x0A
Bruce Allanb67e1912012-12-27 08:32:33 +0000561#define E1000_TSYNCRXCTL_ENABLED 0x00000010 /* enable Rx timestamping */
562#define E1000_TSYNCRXCTL_SYSCFI 0x00000020 /* Sys clock frequency */
563
Bruce Alland89777b2013-01-19 01:09:58 +0000564#define E1000_RXMTRL_PTP_V1_SYNC_MESSAGE 0x00000000
565#define E1000_RXMTRL_PTP_V1_DELAY_REQ_MESSAGE 0x00010000
566
567#define E1000_RXMTRL_PTP_V2_SYNC_MESSAGE 0x00000000
568#define E1000_RXMTRL_PTP_V2_DELAY_REQ_MESSAGE 0x01000000
569
Bruce Allanb67e1912012-12-27 08:32:33 +0000570#define E1000_TIMINCA_INCPERIOD_SHIFT 24
571#define E1000_TIMINCA_INCVALUE_MASK 0x00FFFFFF
572
Auke Kokbc7f75f2007-09-17 12:30:59 -0700573/* PCI Express Control */
574#define E1000_GCR_RXD_NO_SNOOP 0x00000001
575#define E1000_GCR_RXDSCW_NO_SNOOP 0x00000002
576#define E1000_GCR_RXDSCR_NO_SNOOP 0x00000004
577#define E1000_GCR_TXD_NO_SNOOP 0x00000008
578#define E1000_GCR_TXDSCW_NO_SNOOP 0x00000010
579#define E1000_GCR_TXDSCR_NO_SNOOP 0x00000020
580
581#define PCIE_NO_SNOOP_ALL (E1000_GCR_RXD_NO_SNOOP | \
582 E1000_GCR_RXDSCW_NO_SNOOP | \
583 E1000_GCR_RXDSCR_NO_SNOOP | \
584 E1000_GCR_TXD_NO_SNOOP | \
585 E1000_GCR_TXDSCW_NO_SNOOP | \
586 E1000_GCR_TXDSCR_NO_SNOOP)
587
588/* PHY Control Register */
589#define MII_CR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */
590#define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */
591#define MII_CR_POWER_DOWN 0x0800 /* Power down */
592#define MII_CR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */
593#define MII_CR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */
594#define MII_CR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */
595#define MII_CR_SPEED_1000 0x0040
596#define MII_CR_SPEED_100 0x2000
597#define MII_CR_SPEED_10 0x0000
598
599/* PHY Status Register */
600#define MII_SR_LINK_STATUS 0x0004 /* Link Status 1 = link */
601#define MII_SR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */
602
603/* Autoneg Advertisement Register */
604#define NWAY_AR_10T_HD_CAPS 0x0020 /* 10T Half Duplex Capable */
605#define NWAY_AR_10T_FD_CAPS 0x0040 /* 10T Full Duplex Capable */
606#define NWAY_AR_100TX_HD_CAPS 0x0080 /* 100TX Half Duplex Capable */
607#define NWAY_AR_100TX_FD_CAPS 0x0100 /* 100TX Full Duplex Capable */
608#define NWAY_AR_PAUSE 0x0400 /* Pause operation desired */
609#define NWAY_AR_ASM_DIR 0x0800 /* Asymmetric Pause Direction bit */
610
611/* Link Partner Ability Register (Base Page) */
Bruce Allan2fbe4522012-04-19 03:21:47 +0000612#define NWAY_LPAR_100TX_FD_CAPS 0x0100 /* LP 100TX Full Dplx Capable */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700613#define NWAY_LPAR_PAUSE 0x0400 /* LP Pause operation desired */
614#define NWAY_LPAR_ASM_DIR 0x0800 /* LP Asymmetric Pause Direction bit */
615
616/* Autoneg Expansion Register */
Bruce Allanf4187b52008-08-26 18:36:50 -0700617#define NWAY_ER_LP_NWAY_CAPS 0x0001 /* LP has Auto Neg Capability */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700618
619/* 1000BASE-T Control Register */
620#define CR_1000T_HD_CAPS 0x0100 /* Advertise 1000T HD capability */
621#define CR_1000T_FD_CAPS 0x0200 /* Advertise 1000T FD capability */
622 /* 0=DTE device */
623#define CR_1000T_MS_VALUE 0x0800 /* 1=Configure PHY as Master */
624 /* 0=Configure PHY as Slave */
625#define CR_1000T_MS_ENABLE 0x1000 /* 1=Master/Slave manual config value */
626 /* 0=Automatic Master/Slave config */
627
628/* 1000BASE-T Status Register */
629#define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */
630#define SR_1000T_LOCAL_RX_STATUS 0x2000 /* Local receiver OK */
631
632
633/* PHY 1000 MII Register/Bit Definitions */
634/* PHY Registers defined by IEEE */
635#define PHY_CONTROL 0x00 /* Control Register */
Auke Kok489815c2008-02-21 15:11:07 -0800636#define PHY_STATUS 0x01 /* Status Register */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700637#define PHY_ID1 0x02 /* Phy Id Reg (word 1) */
638#define PHY_ID2 0x03 /* Phy Id Reg (word 2) */
639#define PHY_AUTONEG_ADV 0x04 /* Autoneg Advertisement */
640#define PHY_LP_ABILITY 0x05 /* Link Partner Ability (Base Page) */
Bruce Allan7c257692008-04-23 11:09:00 -0700641#define PHY_AUTONEG_EXP 0x06 /* Autoneg Expansion Reg */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700642#define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Reg */
643#define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */
Bruce Allan7c257692008-04-23 11:09:00 -0700644#define PHY_EXT_STATUS 0x0F /* Extended Status Reg */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700645
Bruce Allane65fa872009-07-01 13:27:31 +0000646#define PHY_CONTROL_LB 0x4000 /* PHY Loopback bit */
647
Auke Kokbc7f75f2007-09-17 12:30:59 -0700648/* NVM Control */
649#define E1000_EECD_SK 0x00000001 /* NVM Clock */
650#define E1000_EECD_CS 0x00000002 /* NVM Chip Select */
651#define E1000_EECD_DI 0x00000004 /* NVM Data In */
652#define E1000_EECD_DO 0x00000008 /* NVM Data Out */
653#define E1000_EECD_REQ 0x00000040 /* NVM Access Request */
654#define E1000_EECD_GNT 0x00000080 /* NVM Access Grant */
Bruce Allanf4187b52008-08-26 18:36:50 -0700655#define E1000_EECD_PRES 0x00000100 /* NVM Present */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700656#define E1000_EECD_SIZE 0x00000200 /* NVM Size (0=64 word 1=256 word) */
Bruce Allanad680762008-03-28 09:15:03 -0700657/* NVM Addressing bits based on type (0-small, 1-large) */
658#define E1000_EECD_ADDR_BITS 0x00000400
Auke Kokbc7f75f2007-09-17 12:30:59 -0700659#define E1000_NVM_GRANT_ATTEMPTS 1000 /* NVM # attempts to gain grant */
660#define E1000_EECD_AUTO_RD 0x00000200 /* NVM Auto Read done */
661#define E1000_EECD_SIZE_EX_MASK 0x00007800 /* NVM Size */
662#define E1000_EECD_SIZE_EX_SHIFT 11
663#define E1000_EECD_FLUPD 0x00080000 /* Update FLASH */
664#define E1000_EECD_AUPDEN 0x00100000 /* Enable Autonomous FLASH update */
665#define E1000_EECD_SEC1VAL 0x00400000 /* Sector One Valid */
Bruce Allane2434552008-11-21 17:02:41 -0800666#define E1000_EECD_SEC1VAL_VALID_MASK (E1000_EECD_AUTO_RD | E1000_EECD_PRES)
Auke Kokbc7f75f2007-09-17 12:30:59 -0700667
668#define E1000_NVM_RW_REG_DATA 16 /* Offset to data in NVM read/write registers */
669#define E1000_NVM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */
670#define E1000_NVM_RW_REG_START 1 /* Start operation */
671#define E1000_NVM_RW_ADDR_SHIFT 2 /* Shift to the address bits */
672#define E1000_NVM_POLL_WRITE 1 /* Flag for polling for write complete */
673#define E1000_NVM_POLL_READ 0 /* Flag for polling for read complete */
674#define E1000_FLASH_UPDATES 2000
675
676/* NVM Word Offsets */
Bruce Allan1aef70e2010-08-19 15:48:52 -0700677#define NVM_COMPAT 0x0003
Auke Kokbc7f75f2007-09-17 12:30:59 -0700678#define NVM_ID_LED_SETTINGS 0x0004
Bruce Allan1cc7a3a2013-01-09 08:15:42 +0000679#define NVM_FUTURE_INIT_WORD1 0x0019
680#define NVM_COMPAT_VALID_CSUM 0x0001
681#define NVM_FUTURE_INIT_WORD1_VALID_CSUM 0x0040
682
Auke Kokbc7f75f2007-09-17 12:30:59 -0700683#define NVM_INIT_CONTROL2_REG 0x000F
684#define NVM_INIT_CONTROL3_PORT_B 0x0014
685#define NVM_INIT_3GIO_3 0x001A
686#define NVM_INIT_CONTROL3_PORT_A 0x0024
687#define NVM_CFG 0x0012
Bill Hayes93ca1612007-10-31 15:21:52 -0700688#define NVM_ALT_MAC_ADDR_PTR 0x0037
Auke Kokbc7f75f2007-09-17 12:30:59 -0700689#define NVM_CHECKSUM_REG 0x003F
690
Bruce Allana65a4a02010-05-10 15:01:51 +0000691#define E1000_NVM_INIT_CTRL2_MNGM 0x6000 /* Manageability Operation Mode mask */
692
Auke Kokbc7f75f2007-09-17 12:30:59 -0700693#define E1000_NVM_CFG_DONE_PORT_0 0x40000 /* MNG config cycle done */
694#define E1000_NVM_CFG_DONE_PORT_1 0x80000 /* ...for second port */
695
696/* Mask bits for fields in Word 0x0f of the NVM */
697#define NVM_WORD0F_PAUSE_MASK 0x3000
698#define NVM_WORD0F_PAUSE 0x1000
699#define NVM_WORD0F_ASM_DIR 0x2000
700
701/* Mask bits for fields in Word 0x1a of the NVM */
702#define NVM_WORD1A_ASPM_MASK 0x000C
703
Bruce Allan1aef70e2010-08-19 15:48:52 -0700704/* Mask bits for fields in Word 0x03 of the EEPROM */
705#define NVM_COMPAT_LOM 0x0800
706
Bruce Allan073287c2010-11-24 06:01:51 +0000707/* length of string needed to store PBA number */
708#define E1000_PBANUM_LENGTH 11
709
Auke Kokbc7f75f2007-09-17 12:30:59 -0700710/* For checksumming, the sum of all words in the NVM should equal 0xBABA. */
711#define NVM_SUM 0xBABA
712
713/* PBA (printed board assembly) number words */
714#define NVM_PBA_OFFSET_0 8
715#define NVM_PBA_OFFSET_1 9
Bruce Allan073287c2010-11-24 06:01:51 +0000716#define NVM_PBA_PTR_GUARD 0xFAFA
Auke Kokbc7f75f2007-09-17 12:30:59 -0700717#define NVM_WORD_SIZE_BASE_SHIFT 6
718
719/* NVM Commands - SPI */
720#define NVM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */
721#define NVM_READ_OPCODE_SPI 0x03 /* NVM read opcode */
722#define NVM_WRITE_OPCODE_SPI 0x02 /* NVM write opcode */
723#define NVM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */
724#define NVM_WREN_OPCODE_SPI 0x06 /* NVM set Write Enable latch */
725#define NVM_RDSR_OPCODE_SPI 0x05 /* NVM read Status register */
726
727/* SPI NVM Status Register */
728#define NVM_STATUS_RDY_SPI 0x01
729
730/* Word definitions for ID LED Settings */
731#define ID_LED_RESERVED_0000 0x0000
732#define ID_LED_RESERVED_FFFF 0xFFFF
733#define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \
734 (ID_LED_OFF1_OFF2 << 8) | \
735 (ID_LED_DEF1_DEF2 << 4) | \
736 (ID_LED_DEF1_DEF2))
737#define ID_LED_DEF1_DEF2 0x1
738#define ID_LED_DEF1_ON2 0x2
739#define ID_LED_DEF1_OFF2 0x3
740#define ID_LED_ON1_DEF2 0x4
741#define ID_LED_ON1_ON2 0x5
742#define ID_LED_ON1_OFF2 0x6
743#define ID_LED_OFF1_DEF2 0x7
744#define ID_LED_OFF1_ON2 0x8
745#define ID_LED_OFF1_OFF2 0x9
746
747#define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF
748#define IGP_ACTIVITY_LED_ENABLE 0x0300
749#define IGP_LED3_MODE 0x07000000
750
751/* PCI/PCI-X/PCI-EX Config space */
752#define PCI_HEADER_TYPE_REGISTER 0x0E
753#define PCIE_LINK_STATUS 0x12
754
755#define PCI_HEADER_TYPE_MULTIFUNC 0x80
756#define PCIE_LINK_WIDTH_MASK 0x3F0
757#define PCIE_LINK_WIDTH_SHIFT 4
758
759#define PHY_REVISION_MASK 0xFFFFFFF0
760#define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */
761#define MAX_PHY_MULTI_PAGE_REG 0xF
762
Bruce Allane921eb12012-11-28 09:28:37 +0000763/* Bit definitions for valid PHY IDs.
Bruce Allanad680762008-03-28 09:15:03 -0700764 * I = Integrated
Auke Kokbc7f75f2007-09-17 12:30:59 -0700765 * E = External
766 */
767#define M88E1000_E_PHY_ID 0x01410C50
768#define M88E1000_I_PHY_ID 0x01410C30
769#define M88E1011_I_PHY_ID 0x01410C20
770#define IGP01E1000_I_PHY_ID 0x02A80380
771#define M88E1111_I_PHY_ID 0x01410CC0
772#define GG82563_E_PHY_ID 0x01410CA0
773#define IGP03E1000_E_PHY_ID 0x02A80390
774#define IFE_E_PHY_ID 0x02A80330
775#define IFE_PLUS_E_PHY_ID 0x02A80320
776#define IFE_C_E_PHY_ID 0x02A80310
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700777#define BME1000_E_PHY_ID 0x01410CB0
778#define BME1000_E_PHY_ID_R2 0x01410CB1
Bruce Allana4f58f52009-06-02 11:29:18 +0000779#define I82577_E_PHY_ID 0x01540050
780#define I82578_E_PHY_ID 0x004DD040
Bruce Alland3738bb2010-06-16 13:27:28 +0000781#define I82579_E_PHY_ID 0x01540090
Bruce Allan2fbe4522012-04-19 03:21:47 +0000782#define I217_E_PHY_ID 0x015400A0
Auke Kokbc7f75f2007-09-17 12:30:59 -0700783
784/* M88E1000 Specific Registers */
785#define M88E1000_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Register */
786#define M88E1000_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Register */
787#define M88E1000_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Control */
788
789#define M88E1000_PHY_PAGE_SELECT 0x1D /* Reg 29 for page number setting */
790#define M88E1000_PHY_GEN_CONTROL 0x1E /* Its meaning depends on reg 29 */
791
792/* M88E1000 PHY Specific Control Register */
793#define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */
794#define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000 /* MDI Crossover Mode bits 6:5 */
795 /* Manual MDI configuration */
796#define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */
Bruce Allanad680762008-03-28 09:15:03 -0700797/* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */
798#define M88E1000_PSCR_AUTO_X_1000T 0x0040
799/* Auto crossover enabled all speeds */
800#define M88E1000_PSCR_AUTO_X_MODE 0x0060
Bruce Allane921eb12012-11-28 09:28:37 +0000801/* 1=Enable Extended 10BASE-T distance (Lower 10BASE-T Rx Threshold)
Bruce Allanad680762008-03-28 09:15:03 -0700802 * 0=Normal 10BASE-T Rx Threshold
803 */
804#define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Transmit */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700805
806/* M88E1000 PHY Specific Status Register */
807#define M88E1000_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */
808#define M88E1000_PSSR_DOWNSHIFT 0x0020 /* 1=Downshifted */
809#define M88E1000_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */
Bruce Allanad680762008-03-28 09:15:03 -0700810/* 0=<50M; 1=50-80M; 2=80-110M; 3=110-140M; 4=>140M */
811#define M88E1000_PSSR_CABLE_LENGTH 0x0380
Auke Kokbc7f75f2007-09-17 12:30:59 -0700812#define M88E1000_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */
813#define M88E1000_PSSR_1000MBS 0x8000 /* 10=1000Mbs */
814
815#define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7
816
Bruce Allane921eb12012-11-28 09:28:37 +0000817/* Number of times we will attempt to autonegotiate before downshifting if we
Bruce Allanad680762008-03-28 09:15:03 -0700818 * are the master
819 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700820#define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00
821#define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000
Bruce Allane921eb12012-11-28 09:28:37 +0000822/* Number of times we will attempt to autonegotiate before downshifting if we
Bruce Allanad680762008-03-28 09:15:03 -0700823 * are the slave
824 */
Auke Kokbc7f75f2007-09-17 12:30:59 -0700825#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300
826#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100
827#define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */
828
829/* M88EC018 Rev 2 specific DownShift settings */
830#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00
831#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800
832
Bruce Allana4f58f52009-06-02 11:29:18 +0000833#define I82578_EPSCR_DOWNSHIFT_ENABLE 0x0020
834#define I82578_EPSCR_DOWNSHIFT_COUNTER_MASK 0x001C
835
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700836/* BME1000 PHY Specific Control Register */
837#define BME1000_PSCR_ENABLE_DOWNSHIFT 0x0800 /* 1 = enable downshift */
838
Bruce Allan203e4152012-12-05 08:40:59 +0000839/* PHY Low Power Idle Control */
840#define I82579_LPI_CTRL PHY_REG(772, 20)
841#define I82579_LPI_CTRL_100_ENABLE 0x2000
842#define I82579_LPI_CTRL_1000_ENABLE 0x4000
843#define I82579_LPI_CTRL_ENABLE_MASK 0x6000
844#define I82579_LPI_CTRL_FORCE_PLL_LOCK_COUNT 0x80
845
846/* Extended Management Interface (EMI) Registers */
847#define I82579_EMI_ADDR 0x10
848#define I82579_EMI_DATA 0x11
849#define I82579_LPI_UPDATE_TIMER 0x4805 /* in 40ns units + 40 ns base value */
850#define I82579_MSE_THRESHOLD 0x084F /* 82579 Mean Square Error Threshold */
851#define I82577_MSE_THRESHOLD 0x0887 /* 82577 Mean Square Error Threshold */
852#define I82579_MSE_LINK_DOWN 0x2411 /* MSE count before dropping link */
853#define I82579_EEE_PCS_STATUS 0x182D /* IEEE MMD Register 3.1 >> 8 */
854#define I82579_EEE_CAPABILITY 0x0410 /* IEEE MMD Register 3.20 */
855#define I82579_EEE_ADVERTISEMENT 0x040E /* IEEE MMD Register 7.60 */
856#define I82579_EEE_LP_ABILITY 0x040F /* IEEE MMD Register 7.61 */
857#define I82579_EEE_100_SUPPORTED (1 << 1) /* 100BaseTx EEE supported */
858#define I82579_EEE_1000_SUPPORTED (1 << 2) /* 1000BaseTx EEE supported */
859#define I217_EEE_PCS_STATUS 0x9401 /* IEEE MMD Register 3.1 */
860#define I217_EEE_CAPABILITY 0x8000 /* IEEE MMD Register 3.20 */
861#define I217_EEE_ADVERTISEMENT 0x8001 /* IEEE MMD Register 7.60 */
862#define I217_EEE_LP_ABILITY 0x8002 /* IEEE MMD Register 7.61 */
863
864#define E1000_EEE_RX_LPI_RCVD 0x0400 /* Tx LP idle received */
865#define E1000_EEE_TX_LPI_RCVD 0x0800 /* Rx LP idle received */
Bruce Allan97ac8ca2008-04-29 09:16:05 -0700866
867#define PHY_PAGE_SHIFT 5
868#define PHY_REG(page, reg) (((page) << PHY_PAGE_SHIFT) | \
869 ((reg) & MAX_PHY_REG_ADDRESS))
870
Bruce Allane921eb12012-11-28 09:28:37 +0000871/* Bits...
Auke Kokbc7f75f2007-09-17 12:30:59 -0700872 * 15-5: page
873 * 4-0: register offset
874 */
875#define GG82563_PAGE_SHIFT 5
876#define GG82563_REG(page, reg) \
877 (((page) << GG82563_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS))
878#define GG82563_MIN_ALT_REG 30
879
880/* GG82563 Specific Registers */
881#define GG82563_PHY_SPEC_CTRL \
882 GG82563_REG(0, 16) /* PHY Specific Control */
883#define GG82563_PHY_PAGE_SELECT \
884 GG82563_REG(0, 22) /* Page Select */
885#define GG82563_PHY_SPEC_CTRL_2 \
886 GG82563_REG(0, 26) /* PHY Specific Control 2 */
887#define GG82563_PHY_PAGE_SELECT_ALT \
888 GG82563_REG(0, 29) /* Alternate Page Select */
889
890#define GG82563_PHY_MAC_SPEC_CTRL \
891 GG82563_REG(2, 21) /* MAC Specific Control Register */
892
893#define GG82563_PHY_DSP_DISTANCE \
894 GG82563_REG(5, 26) /* DSP Distance */
895
896/* Page 193 - Port Control Registers */
897#define GG82563_PHY_KMRN_MODE_CTRL \
898 GG82563_REG(193, 16) /* Kumeran Mode Control */
899#define GG82563_PHY_PWR_MGMT_CTRL \
900 GG82563_REG(193, 20) /* Power Management Control */
901
902/* Page 194 - KMRN Registers */
903#define GG82563_PHY_INBAND_CTRL \
904 GG82563_REG(194, 18) /* Inband Control */
905
906/* MDI Control */
907#define E1000_MDIC_REG_SHIFT 16
908#define E1000_MDIC_PHY_SHIFT 21
909#define E1000_MDIC_OP_WRITE 0x04000000
910#define E1000_MDIC_OP_READ 0x08000000
911#define E1000_MDIC_READY 0x10000000
912#define E1000_MDIC_ERROR 0x40000000
913
914/* SerDes Control */
915#define E1000_GEN_POLL_TIMEOUT 640
916
Bruce Allan2fbe4522012-04-19 03:21:47 +0000917/* FW Semaphore */
918#define E1000_FWSM_WLOCK_MAC_MASK 0x0380
919#define E1000_FWSM_WLOCK_MAC_SHIFT 7
920
Auke Kokbc7f75f2007-09-17 12:30:59 -0700921#endif /* _E1000_DEFINES_H_ */