Nicolas Ferre | 7c66139 | 2014-09-15 18:15:56 +0200 | [diff] [blame] | 1 | /* |
| 2 | * sama5d4.dtsi - Device Tree Include file for SAMA5D4 family SoC |
| 3 | * |
| 4 | * Copyright (C) 2014 Atmel, |
| 5 | * 2014 Nicolas Ferre <nicolas.ferre@atmel.com> |
| 6 | * |
| 7 | * This file is dual-licensed: you can use it either under the terms |
| 8 | * of the GPL or the X11 license, at your option. Note that this dual |
| 9 | * licensing only applies to this file, and not this project as a |
| 10 | * whole. |
| 11 | * |
Nicolas Ferre | 1d2a056 | 2014-11-19 14:52:05 +0100 | [diff] [blame] | 12 | * a) This file is free software; you can redistribute it and/or |
Nicolas Ferre | 7c66139 | 2014-09-15 18:15:56 +0200 | [diff] [blame] | 13 | * modify it under the terms of the GNU General Public License as |
| 14 | * published by the Free Software Foundation; either version 2 of the |
| 15 | * License, or (at your option) any later version. |
| 16 | * |
Nicolas Ferre | 1d2a056 | 2014-11-19 14:52:05 +0100 | [diff] [blame] | 17 | * This file is distributed in the hope that it will be useful, |
Nicolas Ferre | 7c66139 | 2014-09-15 18:15:56 +0200 | [diff] [blame] | 18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 20 | * GNU General Public License for more details. |
| 21 | * |
| 22 | * Or, alternatively, |
| 23 | * |
| 24 | * b) Permission is hereby granted, free of charge, to any person |
| 25 | * obtaining a copy of this software and associated documentation |
| 26 | * files (the "Software"), to deal in the Software without |
| 27 | * restriction, including without limitation the rights to use, |
| 28 | * copy, modify, merge, publish, distribute, sublicense, and/or |
| 29 | * sell copies of the Software, and to permit persons to whom the |
| 30 | * Software is furnished to do so, subject to the following |
| 31 | * conditions: |
| 32 | * |
| 33 | * The above copyright notice and this permission notice shall be |
| 34 | * included in all copies or substantial portions of the Software. |
| 35 | * |
| 36 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, |
| 37 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES |
| 38 | * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND |
| 39 | * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT |
| 40 | * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, |
| 41 | * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 42 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 43 | * OTHER DEALINGS IN THE SOFTWARE. |
| 44 | */ |
| 45 | |
| 46 | #include "skeleton.dtsi" |
| 47 | #include <dt-bindings/clock/at91.h> |
Ludovic Desroches | b3c7a49 | 2014-11-13 14:18:44 +0100 | [diff] [blame] | 48 | #include <dt-bindings/dma/at91.h> |
Nicolas Ferre | 7c66139 | 2014-09-15 18:15:56 +0200 | [diff] [blame] | 49 | #include <dt-bindings/pinctrl/at91.h> |
| 50 | #include <dt-bindings/interrupt-controller/irq.h> |
| 51 | #include <dt-bindings/gpio/gpio.h> |
| 52 | |
| 53 | / { |
| 54 | model = "Atmel SAMA5D4 family SoC"; |
| 55 | compatible = "atmel,sama5d4"; |
| 56 | interrupt-parent = <&aic>; |
| 57 | |
| 58 | aliases { |
| 59 | serial0 = &usart3; |
| 60 | serial1 = &usart4; |
| 61 | serial2 = &usart2; |
| 62 | gpio0 = &pioA; |
| 63 | gpio1 = &pioB; |
| 64 | gpio2 = &pioC; |
| 65 | gpio4 = &pioE; |
| 66 | tcb0 = &tcb0; |
| 67 | tcb1 = &tcb1; |
| 68 | i2c2 = &i2c2; |
| 69 | }; |
| 70 | cpus { |
| 71 | #address-cells = <1>; |
| 72 | #size-cells = <0>; |
| 73 | |
| 74 | cpu@0 { |
| 75 | device_type = "cpu"; |
| 76 | compatible = "arm,cortex-a5"; |
| 77 | reg = <0>; |
| 78 | next-level-cache = <&L2>; |
| 79 | }; |
| 80 | }; |
| 81 | |
| 82 | memory { |
| 83 | reg = <0x20000000 0x20000000>; |
| 84 | }; |
| 85 | |
| 86 | clocks { |
| 87 | slow_xtal: slow_xtal { |
| 88 | compatible = "fixed-clock"; |
| 89 | #clock-cells = <0>; |
| 90 | clock-frequency = <0>; |
| 91 | }; |
| 92 | |
| 93 | main_xtal: main_xtal { |
| 94 | compatible = "fixed-clock"; |
| 95 | #clock-cells = <0>; |
| 96 | clock-frequency = <0>; |
| 97 | }; |
| 98 | |
| 99 | adc_op_clk: adc_op_clk{ |
| 100 | compatible = "fixed-clock"; |
| 101 | #clock-cells = <0>; |
| 102 | clock-frequency = <1000000>; |
| 103 | }; |
| 104 | }; |
| 105 | |
| 106 | ahb { |
| 107 | compatible = "simple-bus"; |
| 108 | #address-cells = <1>; |
| 109 | #size-cells = <1>; |
| 110 | ranges; |
| 111 | |
| 112 | usb0: gadget@00400000 { |
| 113 | #address-cells = <1>; |
| 114 | #size-cells = <0>; |
| 115 | compatible = "atmel,at91sam9rl-udc"; |
| 116 | reg = <0x00400000 0x100000 |
| 117 | 0xfc02c000 0x4000>; |
| 118 | interrupts = <47 IRQ_TYPE_LEVEL_HIGH 2>; |
| 119 | clocks = <&udphs_clk>, <&utmi>; |
| 120 | clock-names = "pclk", "hclk"; |
| 121 | status = "disabled"; |
| 122 | |
| 123 | ep0 { |
| 124 | reg = <0>; |
| 125 | atmel,fifo-size = <64>; |
| 126 | atmel,nb-banks = <1>; |
| 127 | }; |
| 128 | |
| 129 | ep1 { |
| 130 | reg = <1>; |
| 131 | atmel,fifo-size = <1024>; |
| 132 | atmel,nb-banks = <3>; |
| 133 | atmel,can-dma; |
| 134 | atmel,can-isoc; |
| 135 | }; |
| 136 | |
| 137 | ep2 { |
| 138 | reg = <2>; |
| 139 | atmel,fifo-size = <1024>; |
| 140 | atmel,nb-banks = <3>; |
| 141 | atmel,can-dma; |
| 142 | atmel,can-isoc; |
| 143 | }; |
| 144 | |
| 145 | ep3 { |
| 146 | reg = <3>; |
| 147 | atmel,fifo-size = <1024>; |
| 148 | atmel,nb-banks = <2>; |
| 149 | atmel,can-dma; |
| 150 | atmel,can-isoc; |
| 151 | }; |
| 152 | |
| 153 | ep4 { |
| 154 | reg = <4>; |
| 155 | atmel,fifo-size = <1024>; |
| 156 | atmel,nb-banks = <2>; |
| 157 | atmel,can-dma; |
| 158 | atmel,can-isoc; |
| 159 | }; |
| 160 | |
| 161 | ep5 { |
| 162 | reg = <5>; |
| 163 | atmel,fifo-size = <1024>; |
| 164 | atmel,nb-banks = <2>; |
| 165 | atmel,can-dma; |
| 166 | atmel,can-isoc; |
| 167 | }; |
| 168 | |
| 169 | ep6 { |
| 170 | reg = <6>; |
| 171 | atmel,fifo-size = <1024>; |
| 172 | atmel,nb-banks = <2>; |
| 173 | atmel,can-dma; |
| 174 | atmel,can-isoc; |
| 175 | }; |
| 176 | |
| 177 | ep7 { |
| 178 | reg = <7>; |
| 179 | atmel,fifo-size = <1024>; |
| 180 | atmel,nb-banks = <2>; |
| 181 | atmel,can-dma; |
| 182 | atmel,can-isoc; |
| 183 | }; |
| 184 | |
| 185 | ep8 { |
| 186 | reg = <8>; |
| 187 | atmel,fifo-size = <1024>; |
| 188 | atmel,nb-banks = <2>; |
| 189 | atmel,can-isoc; |
| 190 | }; |
| 191 | |
| 192 | ep9 { |
| 193 | reg = <9>; |
| 194 | atmel,fifo-size = <1024>; |
| 195 | atmel,nb-banks = <2>; |
| 196 | atmel,can-isoc; |
| 197 | }; |
| 198 | |
| 199 | ep10 { |
| 200 | reg = <10>; |
| 201 | atmel,fifo-size = <1024>; |
| 202 | atmel,nb-banks = <2>; |
| 203 | atmel,can-isoc; |
| 204 | }; |
| 205 | |
| 206 | ep11 { |
| 207 | reg = <11>; |
| 208 | atmel,fifo-size = <1024>; |
| 209 | atmel,nb-banks = <2>; |
| 210 | atmel,can-isoc; |
| 211 | }; |
| 212 | |
| 213 | ep12 { |
| 214 | reg = <12>; |
| 215 | atmel,fifo-size = <1024>; |
| 216 | atmel,nb-banks = <2>; |
| 217 | atmel,can-isoc; |
| 218 | }; |
| 219 | |
| 220 | ep13 { |
| 221 | reg = <13>; |
| 222 | atmel,fifo-size = <1024>; |
| 223 | atmel,nb-banks = <2>; |
| 224 | atmel,can-isoc; |
| 225 | }; |
| 226 | |
| 227 | ep14 { |
| 228 | reg = <14>; |
| 229 | atmel,fifo-size = <1024>; |
| 230 | atmel,nb-banks = <2>; |
| 231 | atmel,can-isoc; |
| 232 | }; |
| 233 | |
| 234 | ep15 { |
| 235 | reg = <15>; |
| 236 | atmel,fifo-size = <1024>; |
| 237 | atmel,nb-banks = <2>; |
| 238 | atmel,can-isoc; |
| 239 | }; |
| 240 | }; |
| 241 | |
| 242 | usb1: ohci@00500000 { |
| 243 | compatible = "atmel,at91rm9200-ohci", "usb-ohci"; |
| 244 | reg = <0x00500000 0x100000>; |
| 245 | interrupts = <46 IRQ_TYPE_LEVEL_HIGH 2>; |
| 246 | clocks = <&usb>, <&uhphs_clk>, <&uhphs_clk>, |
| 247 | <&uhpck>; |
| 248 | clock-names = "usb_clk", "ohci_clk", "hclk", "uhpck"; |
| 249 | status = "disabled"; |
| 250 | }; |
| 251 | |
| 252 | usb2: ehci@00600000 { |
| 253 | compatible = "atmel,at91sam9g45-ehci", "usb-ehci"; |
| 254 | reg = <0x00600000 0x100000>; |
| 255 | interrupts = <46 IRQ_TYPE_LEVEL_HIGH 2>; |
| 256 | clocks = <&usb>, <&uhphs_clk>, <&uhpck>; |
| 257 | clock-names = "usb_clk", "ehci_clk", "uhpck"; |
| 258 | status = "disabled"; |
| 259 | }; |
| 260 | |
| 261 | L2: cache-controller@00a00000 { |
| 262 | compatible = "arm,pl310-cache"; |
| 263 | reg = <0x00a00000 0x1000>; |
| 264 | interrupts = <67 IRQ_TYPE_LEVEL_HIGH 4>; |
| 265 | cache-unified; |
| 266 | cache-level = <2>; |
| 267 | }; |
| 268 | |
| 269 | nand0: nand@80000000 { |
| 270 | compatible = "atmel,at91rm9200-nand"; |
| 271 | #address-cells = <1>; |
| 272 | #size-cells = <1>; |
| 273 | ranges; |
| 274 | reg = < 0x80000000 0x08000000 /* EBI CS3 */ |
| 275 | 0xfc05c070 0x00000490 /* SMC PMECC regs */ |
| 276 | 0xfc05c500 0x00000100 /* SMC PMECC Error Location regs */ |
| 277 | >; |
| 278 | interrupts = <22 IRQ_TYPE_LEVEL_HIGH 6>; |
| 279 | atmel,nand-addr-offset = <21>; |
| 280 | atmel,nand-cmd-offset = <22>; |
| 281 | atmel,nand-has-dma; |
| 282 | pinctrl-names = "default"; |
| 283 | pinctrl-0 = <&pinctrl_nand>; |
| 284 | status = "disabled"; |
| 285 | |
| 286 | nfc@90000000 { |
| 287 | compatible = "atmel,sama5d3-nfc"; |
| 288 | #address-cells = <1>; |
| 289 | #size-cells = <1>; |
| 290 | reg = < |
| 291 | 0x90000000 0x10000000 /* NFC Command Registers */ |
| 292 | 0xfc05c000 0x00000070 /* NFC HSMC regs */ |
| 293 | 0x00100000 0x00100000 /* NFC SRAM banks */ |
| 294 | >; |
| 295 | clocks = <&hsmc_clk>; |
| 296 | atmel,write-by-sram; |
| 297 | }; |
| 298 | }; |
| 299 | |
| 300 | apb { |
| 301 | compatible = "simple-bus"; |
| 302 | #address-cells = <1>; |
| 303 | #size-cells = <1>; |
| 304 | ranges; |
| 305 | |
Ludovic Desroches | b3c7a49 | 2014-11-13 14:18:44 +0100 | [diff] [blame] | 306 | dma1: dma-controller@f0004000 { |
| 307 | compatible = "atmel,sama5d4-dma"; |
| 308 | reg = <0xf0004000 0x200>; |
| 309 | interrupts = <50 IRQ_TYPE_LEVEL_HIGH 0>; |
| 310 | #dma-cells = <1>; |
| 311 | clocks = <&dma1_clk>; |
| 312 | clock-names = "dma_clk"; |
| 313 | }; |
| 314 | |
Nicolas Ferre | 7c66139 | 2014-09-15 18:15:56 +0200 | [diff] [blame] | 315 | ramc0: ramc@f0010000 { |
| 316 | compatible = "atmel,sama5d3-ddramc"; |
| 317 | reg = <0xf0010000 0x200>; |
| 318 | clocks = <&ddrck>, <&mpddr_clk>; |
| 319 | clock-names = "ddrck", "mpddr"; |
| 320 | }; |
| 321 | |
Ludovic Desroches | b3c7a49 | 2014-11-13 14:18:44 +0100 | [diff] [blame] | 322 | dma0: dma-controller@f0014000 { |
| 323 | compatible = "atmel,sama5d4-dma"; |
| 324 | reg = <0xf0014000 0x200>; |
| 325 | interrupts = <8 IRQ_TYPE_LEVEL_HIGH 0>; |
| 326 | #dma-cells = <1>; |
| 327 | clocks = <&dma0_clk>; |
| 328 | clock-names = "dma_clk"; |
| 329 | }; |
| 330 | |
Nicolas Ferre | 7c66139 | 2014-09-15 18:15:56 +0200 | [diff] [blame] | 331 | pmc: pmc@f0018000 { |
| 332 | compatible = "atmel,sama5d3-pmc"; |
| 333 | reg = <0xf0018000 0x120>; |
| 334 | interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; |
| 335 | interrupt-controller; |
| 336 | #address-cells = <1>; |
| 337 | #size-cells = <0>; |
| 338 | #interrupt-cells = <1>; |
| 339 | |
| 340 | main_rc_osc: main_rc_osc { |
| 341 | compatible = "atmel,at91sam9x5-clk-main-rc-osc"; |
| 342 | #clock-cells = <0>; |
| 343 | interrupt-parent = <&pmc>; |
| 344 | interrupts = <AT91_PMC_MOSCRCS>; |
| 345 | clock-frequency = <12000000>; |
| 346 | clock-accuracy = <100000000>; |
| 347 | }; |
| 348 | |
| 349 | main_osc: main_osc { |
| 350 | compatible = "atmel,at91rm9200-clk-main-osc"; |
| 351 | #clock-cells = <0>; |
| 352 | interrupt-parent = <&pmc>; |
| 353 | interrupts = <AT91_PMC_MOSCS>; |
| 354 | clocks = <&main_xtal>; |
| 355 | }; |
| 356 | |
| 357 | main: mainck { |
| 358 | compatible = "atmel,at91sam9x5-clk-main"; |
| 359 | #clock-cells = <0>; |
| 360 | interrupt-parent = <&pmc>; |
| 361 | interrupts = <AT91_PMC_MOSCSELS>; |
| 362 | clocks = <&main_rc_osc &main_osc>; |
| 363 | }; |
| 364 | |
| 365 | plla: pllack { |
| 366 | compatible = "atmel,sama5d3-clk-pll"; |
| 367 | #clock-cells = <0>; |
| 368 | interrupt-parent = <&pmc>; |
| 369 | interrupts = <AT91_PMC_LOCKA>; |
| 370 | clocks = <&main>; |
| 371 | reg = <0>; |
| 372 | atmel,clk-input-range = <12000000 12000000>; |
| 373 | #atmel,pll-clk-output-range-cells = <4>; |
| 374 | atmel,pll-clk-output-ranges = <600000000 1200000000 0 0>; |
| 375 | }; |
| 376 | |
| 377 | plladiv: plladivck { |
| 378 | compatible = "atmel,at91sam9x5-clk-plldiv"; |
| 379 | #clock-cells = <0>; |
| 380 | clocks = <&plla>; |
| 381 | }; |
| 382 | |
| 383 | utmi: utmick { |
| 384 | compatible = "atmel,at91sam9x5-clk-utmi"; |
| 385 | #clock-cells = <0>; |
| 386 | interrupt-parent = <&pmc>; |
| 387 | interrupts = <AT91_PMC_LOCKU>; |
| 388 | clocks = <&main>; |
| 389 | }; |
| 390 | |
| 391 | mck: masterck { |
| 392 | compatible = "atmel,at91sam9x5-clk-master"; |
| 393 | #clock-cells = <0>; |
| 394 | interrupt-parent = <&pmc>; |
| 395 | interrupts = <AT91_PMC_MCKRDY>; |
| 396 | clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>; |
| 397 | atmel,clk-output-range = <125000000 177000000>; |
| 398 | atmel,clk-divisors = <1 2 4 3>; |
| 399 | }; |
| 400 | |
| 401 | h32ck: h32mxck { |
| 402 | #clock-cells = <0>; |
| 403 | compatible = "atmel,sama5d4-clk-h32mx"; |
| 404 | clocks = <&mck>; |
| 405 | }; |
| 406 | |
| 407 | usb: usbck { |
| 408 | compatible = "atmel,at91sam9x5-clk-usb"; |
| 409 | #clock-cells = <0>; |
| 410 | clocks = <&plladiv>, <&utmi>; |
| 411 | }; |
| 412 | |
| 413 | prog: progck { |
| 414 | compatible = "atmel,at91sam9x5-clk-programmable"; |
| 415 | #address-cells = <1>; |
| 416 | #size-cells = <0>; |
| 417 | interrupt-parent = <&pmc>; |
| 418 | clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>, <&mck>; |
| 419 | |
| 420 | prog0: prog0 { |
| 421 | #clock-cells = <0>; |
| 422 | reg = <0>; |
| 423 | interrupts = <AT91_PMC_PCKRDY(0)>; |
| 424 | }; |
| 425 | |
| 426 | prog1: prog1 { |
| 427 | #clock-cells = <0>; |
| 428 | reg = <1>; |
| 429 | interrupts = <AT91_PMC_PCKRDY(1)>; |
| 430 | }; |
| 431 | |
| 432 | prog2: prog2 { |
| 433 | #clock-cells = <0>; |
| 434 | reg = <2>; |
| 435 | interrupts = <AT91_PMC_PCKRDY(2)>; |
| 436 | }; |
| 437 | }; |
| 438 | |
| 439 | smd: smdclk { |
| 440 | compatible = "atmel,at91sam9x5-clk-smd"; |
| 441 | #clock-cells = <0>; |
| 442 | clocks = <&plladiv>, <&utmi>; |
| 443 | }; |
| 444 | |
| 445 | systemck { |
| 446 | compatible = "atmel,at91rm9200-clk-system"; |
| 447 | #address-cells = <1>; |
| 448 | #size-cells = <0>; |
| 449 | |
| 450 | ddrck: ddrck { |
| 451 | #clock-cells = <0>; |
| 452 | reg = <2>; |
| 453 | clocks = <&mck>; |
| 454 | }; |
| 455 | |
| 456 | lcdck: lcdck { |
| 457 | #clock-cells = <0>; |
| 458 | reg = <4>; |
| 459 | clocks = <&smd>; |
| 460 | }; |
| 461 | |
| 462 | smdck: smdck { |
| 463 | #clock-cells = <0>; |
| 464 | reg = <4>; |
| 465 | clocks = <&smd>; |
| 466 | }; |
| 467 | |
| 468 | uhpck: uhpck { |
| 469 | #clock-cells = <0>; |
| 470 | reg = <6>; |
| 471 | clocks = <&usb>; |
| 472 | }; |
| 473 | |
| 474 | udpck: udpck { |
| 475 | #clock-cells = <0>; |
| 476 | reg = <7>; |
| 477 | clocks = <&usb>; |
| 478 | }; |
| 479 | |
| 480 | pck0: pck0 { |
| 481 | #clock-cells = <0>; |
| 482 | reg = <8>; |
| 483 | clocks = <&prog0>; |
| 484 | }; |
| 485 | |
| 486 | pck1: pck1 { |
| 487 | #clock-cells = <0>; |
| 488 | reg = <9>; |
| 489 | clocks = <&prog1>; |
| 490 | }; |
| 491 | |
| 492 | pck2: pck2 { |
| 493 | #clock-cells = <0>; |
| 494 | reg = <10>; |
| 495 | clocks = <&prog2>; |
| 496 | }; |
| 497 | }; |
| 498 | |
| 499 | periph32ck { |
| 500 | compatible = "atmel,at91sam9x5-clk-peripheral"; |
| 501 | #address-cells = <1>; |
| 502 | #size-cells = <0>; |
| 503 | clocks = <&h32ck>; |
| 504 | |
| 505 | pioD_clk: pioD_clk { |
| 506 | #clock-cells = <0>; |
| 507 | reg = <5>; |
| 508 | }; |
| 509 | |
| 510 | usart0_clk: usart0_clk { |
| 511 | #clock-cells = <0>; |
| 512 | reg = <6>; |
| 513 | }; |
| 514 | |
| 515 | usart1_clk: usart1_clk { |
| 516 | #clock-cells = <0>; |
| 517 | reg = <7>; |
| 518 | }; |
| 519 | |
| 520 | icm_clk: icm_clk { |
| 521 | #clock-cells = <0>; |
| 522 | reg = <9>; |
| 523 | }; |
| 524 | |
| 525 | aes_clk: aes_clk { |
| 526 | #clock-cells = <0>; |
| 527 | reg = <12>; |
| 528 | }; |
| 529 | |
| 530 | tdes_clk: tdes_clk { |
| 531 | #clock-cells = <0>; |
| 532 | reg = <14>; |
| 533 | }; |
| 534 | |
| 535 | sha_clk: sha_clk { |
| 536 | #clock-cells = <0>; |
| 537 | reg = <15>; |
| 538 | }; |
| 539 | |
| 540 | matrix1_clk: matrix1_clk { |
| 541 | #clock-cells = <0>; |
| 542 | reg = <17>; |
| 543 | }; |
| 544 | |
| 545 | hsmc_clk: hsmc_clk { |
| 546 | #clock-cells = <0>; |
| 547 | reg = <22>; |
| 548 | }; |
| 549 | |
| 550 | pioA_clk: pioA_clk { |
| 551 | #clock-cells = <0>; |
| 552 | reg = <23>; |
| 553 | }; |
| 554 | |
| 555 | pioB_clk: pioB_clk { |
| 556 | #clock-cells = <0>; |
| 557 | reg = <24>; |
| 558 | }; |
| 559 | |
| 560 | pioC_clk: pioC_clk { |
| 561 | #clock-cells = <0>; |
| 562 | reg = <25>; |
| 563 | }; |
| 564 | |
| 565 | pioE_clk: pioE_clk { |
| 566 | #clock-cells = <0>; |
| 567 | reg = <26>; |
| 568 | }; |
| 569 | |
| 570 | uart0_clk: uart0_clk { |
| 571 | #clock-cells = <0>; |
| 572 | reg = <27>; |
| 573 | }; |
| 574 | |
| 575 | uart1_clk: uart1_clk { |
| 576 | #clock-cells = <0>; |
| 577 | reg = <28>; |
| 578 | }; |
| 579 | |
| 580 | usart2_clk: usart2_clk { |
| 581 | #clock-cells = <0>; |
| 582 | reg = <29>; |
| 583 | }; |
| 584 | |
| 585 | usart3_clk: usart3_clk { |
| 586 | #clock-cells = <0>; |
| 587 | reg = <30>; |
| 588 | }; |
| 589 | |
| 590 | usart4_clk: usart4_clk { |
| 591 | #clock-cells = <0>; |
| 592 | reg = <31>; |
| 593 | }; |
| 594 | |
| 595 | twi0_clk: twi0_clk { |
| 596 | reg = <32>; |
| 597 | #clock-cells = <0>; |
| 598 | }; |
| 599 | |
| 600 | twi1_clk: twi1_clk { |
| 601 | #clock-cells = <0>; |
| 602 | reg = <33>; |
| 603 | }; |
| 604 | |
| 605 | twi2_clk: twi2_clk { |
| 606 | #clock-cells = <0>; |
| 607 | reg = <34>; |
| 608 | }; |
| 609 | |
| 610 | mci0_clk: mci0_clk { |
| 611 | #clock-cells = <0>; |
| 612 | reg = <35>; |
| 613 | }; |
| 614 | |
| 615 | mci1_clk: mci1_clk { |
| 616 | #clock-cells = <0>; |
| 617 | reg = <36>; |
| 618 | }; |
| 619 | |
| 620 | spi0_clk: spi0_clk { |
| 621 | #clock-cells = <0>; |
| 622 | reg = <37>; |
| 623 | }; |
| 624 | |
| 625 | spi1_clk: spi1_clk { |
| 626 | #clock-cells = <0>; |
| 627 | reg = <38>; |
| 628 | }; |
| 629 | |
| 630 | spi2_clk: spi2_clk { |
| 631 | #clock-cells = <0>; |
| 632 | reg = <39>; |
| 633 | }; |
| 634 | |
| 635 | tcb0_clk: tcb0_clk { |
| 636 | #clock-cells = <0>; |
| 637 | reg = <40>; |
| 638 | }; |
| 639 | |
| 640 | tcb1_clk: tcb1_clk { |
| 641 | #clock-cells = <0>; |
| 642 | reg = <41>; |
| 643 | }; |
| 644 | |
| 645 | tcb2_clk: tcb2_clk { |
| 646 | #clock-cells = <0>; |
| 647 | reg = <42>; |
| 648 | }; |
| 649 | |
| 650 | pwm_clk: pwm_clk { |
| 651 | #clock-cells = <0>; |
| 652 | reg = <43>; |
| 653 | }; |
| 654 | |
| 655 | adc_clk: adc_clk { |
| 656 | #clock-cells = <0>; |
| 657 | reg = <44>; |
| 658 | }; |
| 659 | |
| 660 | dbgu_clk: dbgu_clk { |
| 661 | #clock-cells = <0>; |
| 662 | reg = <45>; |
| 663 | }; |
| 664 | |
| 665 | uhphs_clk: uhphs_clk { |
| 666 | #clock-cells = <0>; |
| 667 | reg = <46>; |
| 668 | }; |
| 669 | |
| 670 | udphs_clk: udphs_clk { |
| 671 | #clock-cells = <0>; |
| 672 | reg = <47>; |
| 673 | }; |
| 674 | |
| 675 | ssc0_clk: ssc0_clk { |
| 676 | #clock-cells = <0>; |
| 677 | reg = <48>; |
| 678 | }; |
| 679 | |
| 680 | ssc1_clk: ssc1_clk { |
| 681 | #clock-cells = <0>; |
| 682 | reg = <49>; |
| 683 | }; |
| 684 | |
| 685 | trng_clk: trng_clk { |
| 686 | #clock-cells = <0>; |
| 687 | reg = <53>; |
| 688 | }; |
| 689 | |
| 690 | macb0_clk: macb0_clk { |
| 691 | #clock-cells = <0>; |
| 692 | reg = <54>; |
| 693 | }; |
| 694 | |
| 695 | macb1_clk: macb1_clk { |
| 696 | #clock-cells = <0>; |
| 697 | reg = <55>; |
| 698 | }; |
| 699 | |
| 700 | fuse_clk: fuse_clk { |
| 701 | #clock-cells = <0>; |
| 702 | reg = <57>; |
| 703 | }; |
| 704 | |
| 705 | securam_clk: securam_clk { |
| 706 | #clock-cells = <0>; |
| 707 | reg = <59>; |
| 708 | }; |
| 709 | |
| 710 | smd_clk: smd_clk { |
| 711 | #clock-cells = <0>; |
| 712 | reg = <61>; |
| 713 | }; |
| 714 | |
| 715 | twi3_clk: twi3_clk { |
| 716 | #clock-cells = <0>; |
| 717 | reg = <62>; |
| 718 | }; |
| 719 | |
| 720 | catb_clk: catb_clk { |
| 721 | #clock-cells = <0>; |
| 722 | reg = <63>; |
| 723 | }; |
| 724 | }; |
| 725 | |
| 726 | periph64ck { |
| 727 | compatible = "atmel,at91sam9x5-clk-peripheral"; |
| 728 | #address-cells = <1>; |
| 729 | #size-cells = <0>; |
| 730 | clocks = <&mck>; |
| 731 | |
| 732 | dma0_clk: dma0_clk { |
| 733 | #clock-cells = <0>; |
| 734 | reg = <8>; |
| 735 | }; |
| 736 | |
| 737 | cpkcc_clk: cpkcc_clk { |
| 738 | #clock-cells = <0>; |
| 739 | reg = <10>; |
| 740 | }; |
| 741 | |
| 742 | aesb_clk: aesb_clk { |
| 743 | #clock-cells = <0>; |
| 744 | reg = <13>; |
| 745 | }; |
| 746 | |
| 747 | mpddr_clk: mpddr_clk { |
| 748 | #clock-cells = <0>; |
| 749 | reg = <16>; |
| 750 | }; |
| 751 | |
| 752 | matrix0_clk: matrix0_clk { |
| 753 | #clock-cells = <0>; |
| 754 | reg = <18>; |
| 755 | }; |
| 756 | |
| 757 | vdec_clk: vdec_clk { |
| 758 | #clock-cells = <0>; |
| 759 | reg = <19>; |
| 760 | }; |
| 761 | |
| 762 | dma1_clk: dma1_clk { |
| 763 | #clock-cells = <0>; |
| 764 | reg = <50>; |
| 765 | }; |
| 766 | |
| 767 | lcd_clk: lcd_clk { |
| 768 | #clock-cells = <0>; |
| 769 | reg = <51>; |
| 770 | }; |
| 771 | |
| 772 | isi_clk: isi_clk { |
| 773 | #clock-cells = <0>; |
| 774 | reg = <52>; |
| 775 | }; |
| 776 | }; |
| 777 | }; |
| 778 | |
| 779 | mmc0: mmc@f8000000 { |
| 780 | compatible = "atmel,hsmci"; |
| 781 | reg = <0xf8000000 0x600>; |
| 782 | interrupts = <35 IRQ_TYPE_LEVEL_HIGH 0>; |
Ludovic Desroches | b3c7a49 | 2014-11-13 14:18:44 +0100 | [diff] [blame] | 783 | dmas = <&dma1 |
| 784 | (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
| 785 | | AT91_XDMAC_DT_PERID(0))>; |
| 786 | dma-names = "rxtx"; |
Nicolas Ferre | 7c66139 | 2014-09-15 18:15:56 +0200 | [diff] [blame] | 787 | pinctrl-names = "default"; |
| 788 | pinctrl-0 = <&pinctrl_mmc0_clk_cmd_dat0 &pinctrl_mmc0_dat1_3>; |
| 789 | status = "disabled"; |
| 790 | #address-cells = <1>; |
| 791 | #size-cells = <0>; |
| 792 | clocks = <&mci0_clk>; |
| 793 | clock-names = "mci_clk"; |
| 794 | }; |
| 795 | |
| 796 | spi0: spi@f8010000 { |
| 797 | #address-cells = <1>; |
| 798 | #size-cells = <0>; |
| 799 | compatible = "atmel,at91rm9200-spi"; |
| 800 | reg = <0xf8010000 0x100>; |
| 801 | interrupts = <37 IRQ_TYPE_LEVEL_HIGH 3>; |
Ludovic Desroches | b3c7a49 | 2014-11-13 14:18:44 +0100 | [diff] [blame] | 802 | dmas = <&dma1 |
| 803 | (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
| 804 | | AT91_XDMAC_DT_PERID(10))>, |
| 805 | <&dma1 |
| 806 | (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
| 807 | | AT91_XDMAC_DT_PERID(11))>; |
| 808 | dma-names = "tx", "rx"; |
Nicolas Ferre | 7c66139 | 2014-09-15 18:15:56 +0200 | [diff] [blame] | 809 | pinctrl-names = "default"; |
| 810 | pinctrl-0 = <&pinctrl_spi0>; |
| 811 | clocks = <&spi0_clk>; |
| 812 | clock-names = "spi_clk"; |
| 813 | status = "disabled"; |
| 814 | }; |
| 815 | |
| 816 | i2c0: i2c@f8014000 { |
| 817 | compatible = "atmel,at91sam9x5-i2c"; |
| 818 | reg = <0xf8014000 0x4000>; |
| 819 | interrupts = <32 IRQ_TYPE_LEVEL_HIGH 6>; |
Ludovic Desroches | b3c7a49 | 2014-11-13 14:18:44 +0100 | [diff] [blame] | 820 | dmas = <&dma1 |
| 821 | (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
| 822 | | AT91_XDMAC_DT_PERID(2))>, |
| 823 | <&dma1 |
| 824 | (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
| 825 | | AT91_XDMAC_DT_PERID(3))>; |
| 826 | dma-names = "tx", "rx"; |
Nicolas Ferre | 7c66139 | 2014-09-15 18:15:56 +0200 | [diff] [blame] | 827 | pinctrl-names = "default"; |
| 828 | pinctrl-0 = <&pinctrl_i2c0>; |
| 829 | #address-cells = <1>; |
| 830 | #size-cells = <0>; |
| 831 | clocks = <&twi0_clk>; |
| 832 | status = "disabled"; |
| 833 | }; |
| 834 | |
| 835 | tcb0: timer@f801c000 { |
| 836 | compatible = "atmel,at91sam9x5-tcb"; |
| 837 | reg = <0xf801c000 0x100>; |
| 838 | interrupts = <40 IRQ_TYPE_LEVEL_HIGH 0>; |
| 839 | clocks = <&tcb0_clk>; |
| 840 | clock-names = "t0_clk"; |
| 841 | }; |
| 842 | |
| 843 | macb0: ethernet@f8020000 { |
| 844 | compatible = "atmel,sama5d4-gem"; |
| 845 | reg = <0xf8020000 0x100>; |
| 846 | interrupts = <54 IRQ_TYPE_LEVEL_HIGH 3>; |
| 847 | pinctrl-names = "default"; |
| 848 | pinctrl-0 = <&pinctrl_macb0_rmii>; |
| 849 | clocks = <&macb0_clk>, <&macb0_clk>; |
| 850 | clock-names = "hclk", "pclk"; |
| 851 | status = "disabled"; |
| 852 | }; |
| 853 | |
| 854 | i2c2: i2c@f8024000 { |
| 855 | compatible = "atmel,at91sam9x5-i2c"; |
| 856 | reg = <0xf8024000 0x4000>; |
Ludovic Desroches | 84f017a | 2014-11-13 10:29:07 +0100 | [diff] [blame] | 857 | interrupts = <34 IRQ_TYPE_LEVEL_HIGH 6>; |
Ludovic Desroches | b3c7a49 | 2014-11-13 14:18:44 +0100 | [diff] [blame] | 858 | dmas = <&dma1 |
| 859 | (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
| 860 | | AT91_XDMAC_DT_PERID(6))>, |
| 861 | <&dma1 |
| 862 | (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
| 863 | | AT91_XDMAC_DT_PERID(7))>; |
| 864 | dma-names = "tx", "rx"; |
Nicolas Ferre | 7c66139 | 2014-09-15 18:15:56 +0200 | [diff] [blame] | 865 | pinctrl-names = "default"; |
| 866 | pinctrl-0 = <&pinctrl_i2c2>; |
| 867 | #address-cells = <1>; |
| 868 | #size-cells = <0>; |
| 869 | clocks = <&twi2_clk>; |
| 870 | status = "disabled"; |
| 871 | }; |
| 872 | |
Alexandre Belloni | c3ef0b0 | 2014-12-18 10:45:52 +0100 | [diff] [blame^] | 873 | sfr: sfr@f8028000 { |
| 874 | compatible = "atmel,sama5d4-sfr", "syscon"; |
| 875 | reg = <0xf8028000 0x60>; |
| 876 | }; |
| 877 | |
Nicolas Ferre | 7c66139 | 2014-09-15 18:15:56 +0200 | [diff] [blame] | 878 | mmc1: mmc@fc000000 { |
| 879 | compatible = "atmel,hsmci"; |
| 880 | reg = <0xfc000000 0x600>; |
| 881 | interrupts = <36 IRQ_TYPE_LEVEL_HIGH 0>; |
Ludovic Desroches | b3c7a49 | 2014-11-13 14:18:44 +0100 | [diff] [blame] | 882 | dmas = <&dma1 |
| 883 | (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
| 884 | | AT91_XDMAC_DT_PERID(1))>; |
| 885 | dma-names = "rxtx"; |
Nicolas Ferre | 7c66139 | 2014-09-15 18:15:56 +0200 | [diff] [blame] | 886 | pinctrl-names = "default"; |
| 887 | pinctrl-0 = <&pinctrl_mmc1_clk_cmd_dat0 &pinctrl_mmc1_dat1_3>; |
| 888 | status = "disabled"; |
| 889 | #address-cells = <1>; |
| 890 | #size-cells = <0>; |
| 891 | clocks = <&mci1_clk>; |
| 892 | clock-names = "mci_clk"; |
| 893 | }; |
| 894 | |
| 895 | usart2: serial@fc008000 { |
| 896 | compatible = "atmel,at91sam9260-usart"; |
| 897 | reg = <0xfc008000 0x100>; |
| 898 | interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>; |
Ludovic Desroches | b3c7a49 | 2014-11-13 14:18:44 +0100 | [diff] [blame] | 899 | dmas = <&dma1 |
| 900 | (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
| 901 | | AT91_XDMAC_DT_PERID(16))>, |
| 902 | <&dma1 |
| 903 | (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
| 904 | | AT91_XDMAC_DT_PERID(17))>; |
| 905 | dma-names = "tx", "rx"; |
Nicolas Ferre | 7c66139 | 2014-09-15 18:15:56 +0200 | [diff] [blame] | 906 | pinctrl-names = "default"; |
| 907 | pinctrl-0 = <&pinctrl_usart2 &pinctrl_usart2_rts &pinctrl_usart2_cts>; |
| 908 | clocks = <&usart2_clk>; |
| 909 | clock-names = "usart"; |
| 910 | status = "disabled"; |
| 911 | }; |
| 912 | |
| 913 | usart3: serial@fc00c000 { |
| 914 | compatible = "atmel,at91sam9260-usart"; |
| 915 | reg = <0xfc00c000 0x100>; |
| 916 | interrupts = <30 IRQ_TYPE_LEVEL_HIGH 5>; |
Ludovic Desroches | b3c7a49 | 2014-11-13 14:18:44 +0100 | [diff] [blame] | 917 | dmas = <&dma1 |
| 918 | (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
| 919 | | AT91_XDMAC_DT_PERID(18))>, |
| 920 | <&dma1 |
| 921 | (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
| 922 | | AT91_XDMAC_DT_PERID(19))>; |
| 923 | dma-names = "tx", "rx"; |
Nicolas Ferre | 7c66139 | 2014-09-15 18:15:56 +0200 | [diff] [blame] | 924 | pinctrl-names = "default"; |
| 925 | pinctrl-0 = <&pinctrl_usart3>; |
| 926 | clocks = <&usart3_clk>; |
| 927 | clock-names = "usart"; |
| 928 | status = "disabled"; |
| 929 | }; |
| 930 | |
| 931 | usart4: serial@fc010000 { |
| 932 | compatible = "atmel,at91sam9260-usart"; |
| 933 | reg = <0xfc010000 0x100>; |
| 934 | interrupts = <31 IRQ_TYPE_LEVEL_HIGH 5>; |
Ludovic Desroches | b3c7a49 | 2014-11-13 14:18:44 +0100 | [diff] [blame] | 935 | dmas = <&dma1 |
| 936 | (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
| 937 | | AT91_XDMAC_DT_PERID(20))>, |
| 938 | <&dma1 |
| 939 | (AT91_XDMAC_DT_MEM_IF(0) | AT91_XDMAC_DT_PER_IF(1) |
| 940 | | AT91_XDMAC_DT_PERID(21))>; |
| 941 | dma-names = "tx", "rx"; |
Nicolas Ferre | 7c66139 | 2014-09-15 18:15:56 +0200 | [diff] [blame] | 942 | pinctrl-names = "default"; |
| 943 | pinctrl-0 = <&pinctrl_usart4>; |
| 944 | clocks = <&usart4_clk>; |
| 945 | clock-names = "usart"; |
| 946 | status = "disabled"; |
| 947 | }; |
| 948 | |
| 949 | tcb1: timer@fc020000 { |
| 950 | compatible = "atmel,at91sam9x5-tcb"; |
| 951 | reg = <0xfc020000 0x100>; |
| 952 | interrupts = <41 IRQ_TYPE_LEVEL_HIGH 0>; |
| 953 | clocks = <&tcb1_clk>; |
| 954 | clock-names = "t0_clk"; |
| 955 | }; |
| 956 | |
| 957 | adc0: adc@fc034000 { |
| 958 | compatible = "atmel,at91sam9x5-adc"; |
| 959 | reg = <0xfc034000 0x100>; |
| 960 | interrupts = <44 IRQ_TYPE_LEVEL_HIGH 5>; |
| 961 | pinctrl-names = "default"; |
| 962 | pinctrl-0 = < |
| 963 | /* external trigger is conflict with USBA_VBUS */ |
| 964 | &pinctrl_adc0_ad0 |
| 965 | &pinctrl_adc0_ad1 |
| 966 | &pinctrl_adc0_ad2 |
| 967 | &pinctrl_adc0_ad3 |
| 968 | &pinctrl_adc0_ad4 |
| 969 | >; |
| 970 | clocks = <&adc_clk>, |
| 971 | <&adc_op_clk>; |
| 972 | clock-names = "adc_clk", "adc_op_clk"; |
| 973 | atmel,adc-channels-used = <0x01f>; |
| 974 | atmel,adc-startup-time = <40>; |
| 975 | atmel,adc-use-external; |
| 976 | atmel,adc-vref = <3000>; |
| 977 | atmel,adc-res = <8 10>; |
| 978 | atmel,adc-sample-hold-time = <11>; |
| 979 | atmel,adc-res-names = "lowres", "highres"; |
| 980 | atmel,adc-ts-pressure-threshold = <10000>; |
| 981 | status = "disabled"; |
| 982 | |
| 983 | trigger@0 { |
| 984 | trigger-name = "external-rising"; |
| 985 | trigger-value = <0x1>; |
| 986 | trigger-external; |
| 987 | }; |
| 988 | trigger@1 { |
| 989 | trigger-name = "external-falling"; |
| 990 | trigger-value = <0x2>; |
| 991 | trigger-external; |
| 992 | }; |
| 993 | trigger@2 { |
| 994 | trigger-name = "external-any"; |
| 995 | trigger-value = <0x3>; |
| 996 | trigger-external; |
| 997 | }; |
| 998 | trigger@3 { |
| 999 | trigger-name = "continuous"; |
| 1000 | trigger-value = <0x6>; |
| 1001 | }; |
| 1002 | }; |
| 1003 | |
| 1004 | rstc@fc068600 { |
| 1005 | compatible = "atmel,at91sam9g45-rstc"; |
| 1006 | reg = <0xfc068600 0x10>; |
| 1007 | }; |
| 1008 | |
| 1009 | shdwc@fc068610 { |
| 1010 | compatible = "atmel,at91sam9x5-shdwc"; |
| 1011 | reg = <0xfc068610 0x10>; |
| 1012 | }; |
| 1013 | |
| 1014 | pit: timer@fc068630 { |
| 1015 | compatible = "atmel,at91sam9260-pit"; |
| 1016 | reg = <0xfc068630 0xf>; |
| 1017 | interrupts = <3 IRQ_TYPE_LEVEL_HIGH 5>; |
| 1018 | clocks = <&h32ck>; |
| 1019 | }; |
| 1020 | |
| 1021 | watchdog@fc068640 { |
| 1022 | compatible = "atmel,at91sam9260-wdt"; |
| 1023 | reg = <0xfc068640 0x10>; |
| 1024 | status = "disabled"; |
| 1025 | }; |
| 1026 | |
| 1027 | sckc@fc068650 { |
| 1028 | compatible = "atmel,at91sam9x5-sckc"; |
| 1029 | reg = <0xfc068650 0x4>; |
| 1030 | |
| 1031 | slow_rc_osc: slow_rc_osc { |
| 1032 | compatible = "atmel,at91sam9x5-clk-slow-rc-osc"; |
| 1033 | #clock-cells = <0>; |
| 1034 | clock-frequency = <32768>; |
| 1035 | clock-accuracy = <250000000>; |
| 1036 | atmel,startup-time-usec = <75>; |
| 1037 | }; |
| 1038 | |
| 1039 | slow_osc: slow_osc { |
| 1040 | compatible = "atmel,at91sam9x5-clk-slow-osc"; |
| 1041 | #clock-cells = <0>; |
| 1042 | clocks = <&slow_xtal>; |
| 1043 | atmel,startup-time-usec = <1200000>; |
| 1044 | }; |
| 1045 | |
| 1046 | clk32k: slowck { |
| 1047 | compatible = "atmel,at91sam9x5-clk-slow"; |
| 1048 | #clock-cells = <0>; |
| 1049 | clocks = <&slow_rc_osc &slow_osc>; |
| 1050 | }; |
| 1051 | }; |
| 1052 | |
| 1053 | rtc@fc0686b0 { |
| 1054 | compatible = "atmel,at91rm9200-rtc"; |
| 1055 | reg = <0xfc0686b0 0x30>; |
| 1056 | interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>; |
| 1057 | }; |
| 1058 | |
| 1059 | dbgu: serial@fc069000 { |
| 1060 | compatible = "atmel,at91sam9260-usart"; |
| 1061 | reg = <0xfc069000 0x200>; |
| 1062 | interrupts = <2 IRQ_TYPE_LEVEL_HIGH 7>; |
| 1063 | pinctrl-names = "default"; |
| 1064 | pinctrl-0 = <&pinctrl_dbgu>; |
| 1065 | clocks = <&dbgu_clk>; |
| 1066 | clock-names = "usart"; |
| 1067 | status = "disabled"; |
| 1068 | }; |
| 1069 | |
| 1070 | |
| 1071 | pinctrl@fc06a000 { |
| 1072 | #address-cells = <1>; |
| 1073 | #size-cells = <1>; |
| 1074 | compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus"; |
| 1075 | ranges = <0xfc06a000 0xfc06a000 0x4000>; |
| 1076 | /* WARNING: revisit as pin spec has changed */ |
| 1077 | atmel,mux-mask = < |
| 1078 | /* A B C */ |
| 1079 | 0xffffffff 0x3ffcfe7c 0x1c010101 /* pioA */ |
| 1080 | 0x7fffffff 0xfffccc3a 0x3f00cc3a /* pioB */ |
| 1081 | 0xffffffff 0x3ff83fff 0xff00ffff /* pioC */ |
| 1082 | 0x00000000 0x00000000 0x00000000 /* pioD */ |
| 1083 | 0xffffffff 0x7fffffff 0x76fff1bf /* pioE */ |
| 1084 | >; |
| 1085 | |
| 1086 | pioA: gpio@fc06a000 { |
| 1087 | compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; |
| 1088 | reg = <0xfc06a000 0x100>; |
| 1089 | interrupts = <23 IRQ_TYPE_LEVEL_HIGH 1>; |
| 1090 | #gpio-cells = <2>; |
| 1091 | gpio-controller; |
| 1092 | interrupt-controller; |
| 1093 | #interrupt-cells = <2>; |
| 1094 | clocks = <&pioA_clk>; |
| 1095 | }; |
| 1096 | |
| 1097 | pioB: gpio@fc06b000 { |
| 1098 | compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; |
| 1099 | reg = <0xfc06b000 0x100>; |
| 1100 | interrupts = <24 IRQ_TYPE_LEVEL_HIGH 1>; |
| 1101 | #gpio-cells = <2>; |
| 1102 | gpio-controller; |
| 1103 | interrupt-controller; |
| 1104 | #interrupt-cells = <2>; |
| 1105 | clocks = <&pioB_clk>; |
| 1106 | }; |
| 1107 | |
| 1108 | pioC: gpio@fc06c000 { |
| 1109 | compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; |
| 1110 | reg = <0xfc06c000 0x100>; |
| 1111 | interrupts = <25 IRQ_TYPE_LEVEL_HIGH 1>; |
| 1112 | #gpio-cells = <2>; |
| 1113 | gpio-controller; |
| 1114 | interrupt-controller; |
| 1115 | #interrupt-cells = <2>; |
| 1116 | clocks = <&pioC_clk>; |
| 1117 | }; |
| 1118 | |
| 1119 | pioE: gpio@fc06d000 { |
| 1120 | compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio"; |
| 1121 | reg = <0xfc06d000 0x100>; |
| 1122 | interrupts = <26 IRQ_TYPE_LEVEL_HIGH 1>; |
| 1123 | #gpio-cells = <2>; |
| 1124 | gpio-controller; |
| 1125 | interrupt-controller; |
| 1126 | #interrupt-cells = <2>; |
| 1127 | clocks = <&pioE_clk>; |
| 1128 | }; |
| 1129 | |
| 1130 | /* pinctrl pin settings */ |
| 1131 | adc0 { |
| 1132 | pinctrl_adc0_adtrg: adc0_adtrg { |
| 1133 | atmel,pins = |
| 1134 | <AT91_PIOE 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* conflicts with USBA_VBUS */ |
| 1135 | }; |
| 1136 | pinctrl_adc0_ad0: adc0_ad0 { |
| 1137 | atmel,pins = |
| 1138 | <AT91_PIOC 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; |
| 1139 | }; |
| 1140 | pinctrl_adc0_ad1: adc0_ad1 { |
| 1141 | atmel,pins = |
| 1142 | <AT91_PIOC 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; |
| 1143 | }; |
| 1144 | pinctrl_adc0_ad2: adc0_ad2 { |
| 1145 | atmel,pins = |
| 1146 | <AT91_PIOC 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; |
| 1147 | }; |
| 1148 | pinctrl_adc0_ad3: adc0_ad3 { |
| 1149 | atmel,pins = |
| 1150 | <AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; |
| 1151 | }; |
| 1152 | pinctrl_adc0_ad4: adc0_ad4 { |
| 1153 | atmel,pins = |
| 1154 | <AT91_PIOC 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; |
| 1155 | }; |
| 1156 | }; |
| 1157 | |
| 1158 | dbgu { |
| 1159 | pinctrl_dbgu: dbgu-0 { |
| 1160 | atmel,pins = |
| 1161 | <AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE>, /* conflicts with D14 and TDI */ |
| 1162 | <AT91_PIOB 25 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* conflicts with D15 and TDO */ |
| 1163 | }; |
| 1164 | }; |
| 1165 | |
| 1166 | i2c0 { |
| 1167 | pinctrl_i2c0: i2c0-0 { |
| 1168 | atmel,pins = |
| 1169 | <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE |
| 1170 | AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; |
| 1171 | }; |
| 1172 | }; |
| 1173 | |
| 1174 | i2c2 { |
| 1175 | pinctrl_i2c2: i2c2-0 { |
| 1176 | atmel,pins = |
| 1177 | <AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* TWD2, conflicts with RD0 and PWML1 */ |
| 1178 | AT91_PIOB 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* TWCK2, conflicts with RF0 */ |
| 1179 | }; |
| 1180 | }; |
| 1181 | |
| 1182 | macb0 { |
| 1183 | pinctrl_macb0_rmii: macb0_rmii-0 { |
| 1184 | atmel,pins = |
| 1185 | <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_TX0 */ |
| 1186 | AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_TX1 */ |
| 1187 | AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_RX0 */ |
| 1188 | AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_RX1 */ |
| 1189 | AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_RXDV */ |
| 1190 | AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_RXER */ |
| 1191 | AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_TXEN */ |
| 1192 | AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_TXCK */ |
| 1193 | AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_MDC */ |
| 1194 | AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* G0_MDIO */ |
| 1195 | >; |
| 1196 | }; |
| 1197 | }; |
| 1198 | |
| 1199 | mmc0 { |
| 1200 | pinctrl_mmc0_clk_cmd_dat0: mmc0_clk_cmd_dat0 { |
| 1201 | atmel,pins = |
| 1202 | <AT91_PIOC 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* MCI0_CK, conflict with PCK1(ISI_MCK) */ |
| 1203 | AT91_PIOC 5 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_CDB, conflict with NAND_D0 */ |
| 1204 | AT91_PIOC 6 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DB0, conflict with NAND_D1 */ |
| 1205 | >; |
| 1206 | }; |
| 1207 | pinctrl_mmc0_dat1_3: mmc0_dat1_3 { |
| 1208 | atmel,pins = |
| 1209 | <AT91_PIOC 7 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DB1, conflict with NAND_D2 */ |
| 1210 | AT91_PIOC 8 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DB2, conflict with NAND_D3 */ |
| 1211 | AT91_PIOC 9 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* MCI0_DB3, conflict with NAND_D4 */ |
| 1212 | >; |
| 1213 | }; |
| 1214 | }; |
| 1215 | |
| 1216 | mmc1 { |
| 1217 | pinctrl_mmc1_clk_cmd_dat0: mmc1_clk_cmd_dat0 { |
| 1218 | atmel,pins = |
| 1219 | <AT91_PIOE 18 AT91_PERIPH_C AT91_PINCTRL_NONE /* MCI1_CK */ |
| 1220 | AT91_PIOE 19 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_CDA */ |
| 1221 | AT91_PIOE 20 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_DA0 */ |
| 1222 | >; |
| 1223 | }; |
| 1224 | pinctrl_mmc1_dat1_3: mmc1_dat1_3 { |
| 1225 | atmel,pins = |
| 1226 | <AT91_PIOE 21 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_DA1 */ |
| 1227 | AT91_PIOE 22 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_DA2 */ |
| 1228 | AT91_PIOE 23 AT91_PERIPH_C AT91_PINCTRL_PULL_UP /* MCI1_DA3 */ |
| 1229 | >; |
| 1230 | }; |
| 1231 | }; |
| 1232 | |
| 1233 | nand0 { |
| 1234 | pinctrl_nand: nand-0 { |
| 1235 | atmel,pins = |
| 1236 | <AT91_PIOC 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC13 periph A Read Enable */ |
| 1237 | AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC14 periph A Write Enable */ |
| 1238 | |
| 1239 | AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC17 ALE */ |
| 1240 | AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC18 CLE */ |
| 1241 | |
| 1242 | AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC15 NCS3/Chip Enable */ |
| 1243 | AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC16 NANDRDY */ |
| 1244 | AT91_PIOC 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC5 Data bit 0 */ |
| 1245 | AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC6 Data bit 1 */ |
| 1246 | AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC7 Data bit 2 */ |
| 1247 | AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC8 Data bit 3 */ |
| 1248 | AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC9 Data bit 4 */ |
| 1249 | AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC10 Data bit 5 */ |
| 1250 | AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC11 periph A Data bit 6 */ |
| 1251 | AT91_PIOC 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC12 periph A Data bit 7 */ |
| 1252 | }; |
| 1253 | }; |
| 1254 | |
| 1255 | spi0 { |
| 1256 | pinctrl_spi0: spi0-0 { |
| 1257 | atmel,pins = |
| 1258 | <AT91_PIOC 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* SPI0_MISO */ |
| 1259 | AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* SPI0_MOSI */ |
| 1260 | AT91_PIOC 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* SPI0_SPCK */ |
| 1261 | >; |
| 1262 | }; |
| 1263 | }; |
| 1264 | |
| 1265 | usart2 { |
| 1266 | pinctrl_usart2: usart2-0 { |
| 1267 | atmel,pins = |
| 1268 | <AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* RXD - conflicts with G0_CRS, ISI_HSYNC */ |
| 1269 | AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* TXD - conflicts with G0_COL, PCK2 */ |
| 1270 | >; |
| 1271 | }; |
| 1272 | pinctrl_usart2_rts: usart2_rts-0 { |
| 1273 | atmel,pins = <AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with G0_RX3, PWMH1 */ |
| 1274 | }; |
| 1275 | pinctrl_usart2_cts: usart2_cts-0 { |
| 1276 | atmel,pins = <AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with G0_TXER, ISI_VSYNC */ |
| 1277 | }; |
| 1278 | }; |
| 1279 | |
| 1280 | usart3 { |
| 1281 | pinctrl_usart3: usart3-0 { |
| 1282 | atmel,pins = |
| 1283 | <AT91_PIOE 16 AT91_PERIPH_B AT91_PINCTRL_NONE /* RXD */ |
| 1284 | AT91_PIOE 17 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* TXD */ |
| 1285 | >; |
| 1286 | }; |
| 1287 | }; |
| 1288 | |
| 1289 | usart4 { |
| 1290 | pinctrl_usart4: usart4-0 { |
| 1291 | atmel,pins = |
| 1292 | <AT91_PIOE 26 AT91_PERIPH_B AT91_PINCTRL_NONE /* RXD */ |
| 1293 | AT91_PIOE 27 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* TXD */ |
| 1294 | >; |
| 1295 | }; |
| 1296 | pinctrl_usart4_rts: usart4_rts-0 { |
| 1297 | atmel,pins = <AT91_PIOE 28 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* conflicts with NWAIT, A19 */ |
| 1298 | }; |
| 1299 | pinctrl_usart4_cts: usart4_cts-0 { |
| 1300 | atmel,pins = <AT91_PIOE 0 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* conflicts with A0/NBS0, MCI0_CDB */ |
| 1301 | }; |
| 1302 | }; |
| 1303 | }; |
| 1304 | |
| 1305 | aic: interrupt-controller@fc06e000 { |
| 1306 | #interrupt-cells = <3>; |
| 1307 | compatible = "atmel,sama5d4-aic"; |
| 1308 | interrupt-controller; |
| 1309 | reg = <0xfc06e000 0x200>; |
| 1310 | atmel,external-irqs = <56>; |
| 1311 | }; |
| 1312 | }; |
| 1313 | }; |
| 1314 | }; |