blob: 99f0347e82d23c067e35537d14e5036d62f6dcbd [file] [log] [blame]
Thiemo Seufere30ec452008-01-28 20:05:38 +00001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * A small micro-assembler. It is intentionally kept simple, does only
7 * support a subset of instructions, and does not try to hide pipeline
8 * effects like branch delay slots.
9 *
10 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
11 * Copyright (C) 2005, 2007 Maciej W. Rozycki
12 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
13 */
14
15#include <linux/kernel.h>
16#include <linux/types.h>
17#include <linux/init.h>
18
19#include <asm/inst.h>
20#include <asm/elf.h>
21#include <asm/bugs.h>
Florian Fainelli3482d712010-01-28 15:21:24 +010022#include <asm/uasm.h>
Thiemo Seufere30ec452008-01-28 20:05:38 +000023
24enum fields {
25 RS = 0x001,
26 RT = 0x002,
27 RD = 0x004,
28 RE = 0x008,
29 SIMM = 0x010,
30 UIMM = 0x020,
31 BIMM = 0x040,
32 JIMM = 0x080,
33 FUNC = 0x100,
David Daney58b9e222010-02-18 16:13:03 -080034 SET = 0x200,
35 SCIMM = 0x400
Thiemo Seufere30ec452008-01-28 20:05:38 +000036};
37
38#define OP_MASK 0x3f
39#define OP_SH 26
40#define RS_MASK 0x1f
41#define RS_SH 21
42#define RT_MASK 0x1f
43#define RT_SH 16
44#define RD_MASK 0x1f
45#define RD_SH 11
46#define RE_MASK 0x1f
47#define RE_SH 6
48#define IMM_MASK 0xffff
49#define IMM_SH 0
50#define JIMM_MASK 0x3ffffff
51#define JIMM_SH 0
52#define FUNC_MASK 0x3f
53#define FUNC_SH 0
54#define SET_MASK 0x7
55#define SET_SH 0
David Daney58b9e222010-02-18 16:13:03 -080056#define SCIMM_MASK 0xfffff
57#define SCIMM_SH 6
Thiemo Seufere30ec452008-01-28 20:05:38 +000058
59enum opcode {
60 insn_invalid,
61 insn_addu, insn_addiu, insn_and, insn_andi, insn_beq,
62 insn_beql, insn_bgez, insn_bgezl, insn_bltz, insn_bltzl,
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +000063 insn_bne, insn_cache, insn_daddu, insn_daddiu, insn_dmfc0,
64 insn_dmtc0, insn_dsll, insn_dsll32, insn_dsra, insn_dsrl,
David Daneyde6d5b552010-07-23 18:41:41 -070065 insn_dsrl32, insn_drotr, insn_drotr32, insn_dsubu, insn_eret,
66 insn_j, insn_jal, insn_jr, insn_ld, insn_ll, insn_lld,
67 insn_lui, insn_lw, insn_mfc0, insn_mtc0, insn_or, insn_ori,
68 insn_pref, insn_rfe, insn_sc, insn_scd, insn_sd, insn_sll,
69 insn_sra, insn_srl, insn_rotr, insn_subu, insn_sw, insn_tlbp,
70 insn_tlbr, insn_tlbwi, insn_tlbwr, insn_xor, insn_xori,
David Daneyc42aef02010-12-21 14:19:10 -080071 insn_dins, insn_dinsm, insn_syscall, insn_bbit0, insn_bbit1
Thiemo Seufere30ec452008-01-28 20:05:38 +000072};
73
74struct insn {
75 enum opcode opcode;
76 u32 match;
77 enum fields fields;
78};
79
80/* This macro sets the non-variable bits of an instruction. */
81#define M(a, b, c, d, e, f) \
82 ((a) << OP_SH \
83 | (b) << RS_SH \
84 | (c) << RT_SH \
85 | (d) << RD_SH \
86 | (e) << RE_SH \
87 | (f) << FUNC_SH)
88
David Daney22b07632010-07-23 18:41:43 -070089static struct insn insn_table[] __uasminitdata = {
Thiemo Seufere30ec452008-01-28 20:05:38 +000090 { insn_addiu, M(addiu_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
91 { insn_addu, M(spec_op, 0, 0, 0, 0, addu_op), RS | RT | RD },
92 { insn_and, M(spec_op, 0, 0, 0, 0, and_op), RS | RT | RD },
93 { insn_andi, M(andi_op, 0, 0, 0, 0, 0), RS | RT | UIMM },
94 { insn_beq, M(beq_op, 0, 0, 0, 0, 0), RS | RT | BIMM },
95 { insn_beql, M(beql_op, 0, 0, 0, 0, 0), RS | RT | BIMM },
96 { insn_bgez, M(bcond_op, 0, bgez_op, 0, 0, 0), RS | BIMM },
97 { insn_bgezl, M(bcond_op, 0, bgezl_op, 0, 0, 0), RS | BIMM },
98 { insn_bltz, M(bcond_op, 0, bltz_op, 0, 0, 0), RS | BIMM },
99 { insn_bltzl, M(bcond_op, 0, bltzl_op, 0, 0, 0), RS | BIMM },
100 { insn_bne, M(bne_op, 0, 0, 0, 0, 0), RS | RT | BIMM },
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +0000101 { insn_cache, M(cache_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000102 { insn_daddiu, M(daddiu_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
103 { insn_daddu, M(spec_op, 0, 0, 0, 0, daddu_op), RS | RT | RD },
104 { insn_dmfc0, M(cop0_op, dmfc_op, 0, 0, 0, 0), RT | RD | SET},
105 { insn_dmtc0, M(cop0_op, dmtc_op, 0, 0, 0, 0), RT | RD | SET},
106 { insn_dsll, M(spec_op, 0, 0, 0, 0, dsll_op), RT | RD | RE },
107 { insn_dsll32, M(spec_op, 0, 0, 0, 0, dsll32_op), RT | RD | RE },
108 { insn_dsra, M(spec_op, 0, 0, 0, 0, dsra_op), RT | RD | RE },
109 { insn_dsrl, M(spec_op, 0, 0, 0, 0, dsrl_op), RT | RD | RE },
110 { insn_dsrl32, M(spec_op, 0, 0, 0, 0, dsrl32_op), RT | RD | RE },
David Daney92078e02009-10-14 12:16:55 -0700111 { insn_drotr, M(spec_op, 1, 0, 0, 0, dsrl_op), RT | RD | RE },
David Daneyde6d5b552010-07-23 18:41:41 -0700112 { insn_drotr32, M(spec_op, 1, 0, 0, 0, dsrl32_op), RT | RD | RE },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000113 { insn_dsubu, M(spec_op, 0, 0, 0, 0, dsubu_op), RS | RT | RD },
114 { insn_eret, M(cop0_op, cop_op, 0, 0, 0, eret_op), 0 },
115 { insn_j, M(j_op, 0, 0, 0, 0, 0), JIMM },
116 { insn_jal, M(jal_op, 0, 0, 0, 0, 0), JIMM },
117 { insn_jr, M(spec_op, 0, 0, 0, 0, jr_op), RS },
118 { insn_ld, M(ld_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
119 { insn_ll, M(ll_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
120 { insn_lld, M(lld_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
121 { insn_lui, M(lui_op, 0, 0, 0, 0, 0), RT | SIMM },
122 { insn_lw, M(lw_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
123 { insn_mfc0, M(cop0_op, mfc_op, 0, 0, 0, 0), RT | RD | SET},
124 { insn_mtc0, M(cop0_op, mtc_op, 0, 0, 0, 0), RT | RD | SET},
Ralf Baechle58081842010-03-23 15:54:50 +0100125 { insn_or, M(spec_op, 0, 0, 0, 0, or_op), RS | RT | RD },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000126 { insn_ori, M(ori_op, 0, 0, 0, 0, 0), RS | RT | UIMM },
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +0000127 { insn_pref, M(pref_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000128 { insn_rfe, M(cop0_op, cop_op, 0, 0, 0, rfe_op), 0 },
129 { insn_sc, M(sc_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
130 { insn_scd, M(scd_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
131 { insn_sd, M(sd_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
132 { insn_sll, M(spec_op, 0, 0, 0, 0, sll_op), RT | RD | RE },
133 { insn_sra, M(spec_op, 0, 0, 0, 0, sra_op), RT | RD | RE },
134 { insn_srl, M(spec_op, 0, 0, 0, 0, srl_op), RT | RD | RE },
David Daney32546f32010-02-10 15:12:46 -0800135 { insn_rotr, M(spec_op, 1, 0, 0, 0, srl_op), RT | RD | RE },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000136 { insn_subu, M(spec_op, 0, 0, 0, 0, subu_op), RS | RT | RD },
137 { insn_sw, M(sw_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
138 { insn_tlbp, M(cop0_op, cop_op, 0, 0, 0, tlbp_op), 0 },
David Daney32546f32010-02-10 15:12:46 -0800139 { insn_tlbr, M(cop0_op, cop_op, 0, 0, 0, tlbr_op), 0 },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000140 { insn_tlbwi, M(cop0_op, cop_op, 0, 0, 0, tlbwi_op), 0 },
141 { insn_tlbwr, M(cop0_op, cop_op, 0, 0, 0, tlbwr_op), 0 },
142 { insn_xor, M(spec_op, 0, 0, 0, 0, xor_op), RS | RT | RD },
143 { insn_xori, M(xori_op, 0, 0, 0, 0, 0), RS | RT | UIMM },
David Daney92078e02009-10-14 12:16:55 -0700144 { insn_dins, M(spec3_op, 0, 0, 0, 0, dins_op), RS | RT | RD | RE },
David Daneyc42aef02010-12-21 14:19:10 -0800145 { insn_dinsm, M(spec3_op, 0, 0, 0, 0, dinsm_op), RS | RT | RD | RE },
David Daney58b9e222010-02-18 16:13:03 -0800146 { insn_syscall, M(spec_op, 0, 0, 0, 0, syscall_op), SCIMM},
David Daney5b97c3f2010-07-23 18:41:42 -0700147 { insn_bbit0, M(lwc2_op, 0, 0, 0, 0, 0), RS | RT | BIMM },
148 { insn_bbit1, M(swc2_op, 0, 0, 0, 0, 0), RS | RT | BIMM },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000149 { insn_invalid, 0, 0 }
150};
151
152#undef M
153
David Daney22b07632010-07-23 18:41:43 -0700154static inline __uasminit u32 build_rs(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000155{
156 if (arg & ~RS_MASK)
157 printk(KERN_WARNING "Micro-assembler field overflow\n");
158
159 return (arg & RS_MASK) << RS_SH;
160}
161
David Daney22b07632010-07-23 18:41:43 -0700162static inline __uasminit u32 build_rt(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000163{
164 if (arg & ~RT_MASK)
165 printk(KERN_WARNING "Micro-assembler field overflow\n");
166
167 return (arg & RT_MASK) << RT_SH;
168}
169
David Daney22b07632010-07-23 18:41:43 -0700170static inline __uasminit u32 build_rd(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000171{
172 if (arg & ~RD_MASK)
173 printk(KERN_WARNING "Micro-assembler field overflow\n");
174
175 return (arg & RD_MASK) << RD_SH;
176}
177
David Daney22b07632010-07-23 18:41:43 -0700178static inline __uasminit u32 build_re(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000179{
180 if (arg & ~RE_MASK)
181 printk(KERN_WARNING "Micro-assembler field overflow\n");
182
183 return (arg & RE_MASK) << RE_SH;
184}
185
David Daney22b07632010-07-23 18:41:43 -0700186static inline __uasminit u32 build_simm(s32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000187{
188 if (arg > 0x7fff || arg < -0x8000)
189 printk(KERN_WARNING "Micro-assembler field overflow\n");
190
191 return arg & 0xffff;
192}
193
David Daney22b07632010-07-23 18:41:43 -0700194static inline __uasminit u32 build_uimm(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000195{
196 if (arg & ~IMM_MASK)
197 printk(KERN_WARNING "Micro-assembler field overflow\n");
198
199 return arg & IMM_MASK;
200}
201
David Daney22b07632010-07-23 18:41:43 -0700202static inline __uasminit u32 build_bimm(s32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000203{
204 if (arg > 0x1ffff || arg < -0x20000)
205 printk(KERN_WARNING "Micro-assembler field overflow\n");
206
207 if (arg & 0x3)
208 printk(KERN_WARNING "Invalid micro-assembler branch target\n");
209
210 return ((arg < 0) ? (1 << 15) : 0) | ((arg >> 2) & 0x7fff);
211}
212
David Daney22b07632010-07-23 18:41:43 -0700213static inline __uasminit u32 build_jimm(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000214{
215 if (arg & ~((JIMM_MASK) << 2))
216 printk(KERN_WARNING "Micro-assembler field overflow\n");
217
218 return (arg >> 2) & JIMM_MASK;
219}
220
David Daney22b07632010-07-23 18:41:43 -0700221static inline __uasminit u32 build_scimm(u32 arg)
David Daney58b9e222010-02-18 16:13:03 -0800222{
223 if (arg & ~SCIMM_MASK)
224 printk(KERN_WARNING "Micro-assembler field overflow\n");
225
226 return (arg & SCIMM_MASK) << SCIMM_SH;
227}
228
David Daney22b07632010-07-23 18:41:43 -0700229static inline __uasminit u32 build_func(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000230{
231 if (arg & ~FUNC_MASK)
232 printk(KERN_WARNING "Micro-assembler field overflow\n");
233
234 return arg & FUNC_MASK;
235}
236
David Daney22b07632010-07-23 18:41:43 -0700237static inline __uasminit u32 build_set(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000238{
239 if (arg & ~SET_MASK)
240 printk(KERN_WARNING "Micro-assembler field overflow\n");
241
242 return arg & SET_MASK;
243}
244
245/*
246 * The order of opcode arguments is implicitly left to right,
247 * starting with RS and ending with FUNC or IMM.
248 */
David Daney22b07632010-07-23 18:41:43 -0700249static void __uasminit build_insn(u32 **buf, enum opcode opc, ...)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000250{
251 struct insn *ip = NULL;
252 unsigned int i;
253 va_list ap;
254 u32 op;
255
256 for (i = 0; insn_table[i].opcode != insn_invalid; i++)
257 if (insn_table[i].opcode == opc) {
258 ip = &insn_table[i];
259 break;
260 }
261
262 if (!ip || (opc == insn_daddiu && r4k_daddiu_bug()))
263 panic("Unsupported Micro-assembler instruction %d", opc);
264
265 op = ip->match;
266 va_start(ap, opc);
267 if (ip->fields & RS)
268 op |= build_rs(va_arg(ap, u32));
269 if (ip->fields & RT)
270 op |= build_rt(va_arg(ap, u32));
271 if (ip->fields & RD)
272 op |= build_rd(va_arg(ap, u32));
273 if (ip->fields & RE)
274 op |= build_re(va_arg(ap, u32));
275 if (ip->fields & SIMM)
276 op |= build_simm(va_arg(ap, s32));
277 if (ip->fields & UIMM)
278 op |= build_uimm(va_arg(ap, u32));
279 if (ip->fields & BIMM)
280 op |= build_bimm(va_arg(ap, s32));
281 if (ip->fields & JIMM)
282 op |= build_jimm(va_arg(ap, u32));
283 if (ip->fields & FUNC)
284 op |= build_func(va_arg(ap, u32));
285 if (ip->fields & SET)
286 op |= build_set(va_arg(ap, u32));
David Daney58b9e222010-02-18 16:13:03 -0800287 if (ip->fields & SCIMM)
288 op |= build_scimm(va_arg(ap, u32));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000289 va_end(ap);
290
291 **buf = op;
292 (*buf)++;
293}
294
295#define I_u1u2u3(op) \
296Ip_u1u2u3(op) \
297{ \
298 build_insn(buf, insn##op, a, b, c); \
David Daney22b07632010-07-23 18:41:43 -0700299} \
300UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000301
302#define I_u2u1u3(op) \
303Ip_u2u1u3(op) \
304{ \
305 build_insn(buf, insn##op, b, a, c); \
David Daney22b07632010-07-23 18:41:43 -0700306} \
307UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000308
309#define I_u3u1u2(op) \
310Ip_u3u1u2(op) \
311{ \
312 build_insn(buf, insn##op, b, c, a); \
David Daney22b07632010-07-23 18:41:43 -0700313} \
314UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000315
316#define I_u1u2s3(op) \
317Ip_u1u2s3(op) \
318{ \
319 build_insn(buf, insn##op, a, b, c); \
David Daney22b07632010-07-23 18:41:43 -0700320} \
321UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000322
323#define I_u2s3u1(op) \
324Ip_u2s3u1(op) \
325{ \
326 build_insn(buf, insn##op, c, a, b); \
David Daney22b07632010-07-23 18:41:43 -0700327} \
328UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000329
330#define I_u2u1s3(op) \
331Ip_u2u1s3(op) \
332{ \
333 build_insn(buf, insn##op, b, a, c); \
David Daney22b07632010-07-23 18:41:43 -0700334} \
335UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000336
David Daney92078e02009-10-14 12:16:55 -0700337#define I_u2u1msbu3(op) \
338Ip_u2u1msbu3(op) \
339{ \
340 build_insn(buf, insn##op, b, a, c+d-1, c); \
David Daney22b07632010-07-23 18:41:43 -0700341} \
342UASM_EXPORT_SYMBOL(uasm_i##op);
David Daney92078e02009-10-14 12:16:55 -0700343
David Daneyc42aef02010-12-21 14:19:10 -0800344#define I_u2u1msb32u3(op) \
345Ip_u2u1msbu3(op) \
346{ \
347 build_insn(buf, insn##op, b, a, c+d-33, c); \
348} \
349UASM_EXPORT_SYMBOL(uasm_i##op);
350
Thiemo Seufere30ec452008-01-28 20:05:38 +0000351#define I_u1u2(op) \
352Ip_u1u2(op) \
353{ \
354 build_insn(buf, insn##op, a, b); \
David Daney22b07632010-07-23 18:41:43 -0700355} \
356UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000357
358#define I_u1s2(op) \
359Ip_u1s2(op) \
360{ \
361 build_insn(buf, insn##op, a, b); \
David Daney22b07632010-07-23 18:41:43 -0700362} \
363UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000364
365#define I_u1(op) \
366Ip_u1(op) \
367{ \
368 build_insn(buf, insn##op, a); \
David Daney22b07632010-07-23 18:41:43 -0700369} \
370UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000371
372#define I_0(op) \
373Ip_0(op) \
374{ \
375 build_insn(buf, insn##op); \
David Daney22b07632010-07-23 18:41:43 -0700376} \
377UASM_EXPORT_SYMBOL(uasm_i##op);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000378
379I_u2u1s3(_addiu)
380I_u3u1u2(_addu)
381I_u2u1u3(_andi)
382I_u3u1u2(_and)
383I_u1u2s3(_beq)
384I_u1u2s3(_beql)
385I_u1s2(_bgez)
386I_u1s2(_bgezl)
387I_u1s2(_bltz)
388I_u1s2(_bltzl)
389I_u1u2s3(_bne)
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +0000390I_u2s3u1(_cache)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000391I_u1u2u3(_dmfc0)
392I_u1u2u3(_dmtc0)
393I_u2u1s3(_daddiu)
394I_u3u1u2(_daddu)
395I_u2u1u3(_dsll)
396I_u2u1u3(_dsll32)
397I_u2u1u3(_dsra)
398I_u2u1u3(_dsrl)
399I_u2u1u3(_dsrl32)
David Daney92078e02009-10-14 12:16:55 -0700400I_u2u1u3(_drotr)
David Daneyde6d5b552010-07-23 18:41:41 -0700401I_u2u1u3(_drotr32)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000402I_u3u1u2(_dsubu)
403I_0(_eret)
404I_u1(_j)
405I_u1(_jal)
406I_u1(_jr)
407I_u2s3u1(_ld)
408I_u2s3u1(_ll)
409I_u2s3u1(_lld)
410I_u1s2(_lui)
411I_u2s3u1(_lw)
412I_u1u2u3(_mfc0)
413I_u1u2u3(_mtc0)
414I_u2u1u3(_ori)
Ralf Baechle58081842010-03-23 15:54:50 +0100415I_u3u1u2(_or)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000416I_0(_rfe)
417I_u2s3u1(_sc)
418I_u2s3u1(_scd)
419I_u2s3u1(_sd)
420I_u2u1u3(_sll)
421I_u2u1u3(_sra)
422I_u2u1u3(_srl)
David Daney32546f32010-02-10 15:12:46 -0800423I_u2u1u3(_rotr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000424I_u3u1u2(_subu)
425I_u2s3u1(_sw)
426I_0(_tlbp)
David Daney32546f32010-02-10 15:12:46 -0800427I_0(_tlbr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000428I_0(_tlbwi)
429I_0(_tlbwr)
430I_u3u1u2(_xor)
431I_u2u1u3(_xori)
David Daney92078e02009-10-14 12:16:55 -0700432I_u2u1msbu3(_dins);
David Daneyc42aef02010-12-21 14:19:10 -0800433I_u2u1msb32u3(_dinsm);
David Daney58b9e222010-02-18 16:13:03 -0800434I_u1(_syscall);
David Daney5b97c3f2010-07-23 18:41:42 -0700435I_u1u2s3(_bbit0);
436I_u1u2s3(_bbit1);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000437
David Daneyc9941152010-10-07 16:03:53 -0700438#ifdef CONFIG_CPU_CAVIUM_OCTEON
439#include <asm/octeon/octeon.h>
440void __uasminit uasm_i_pref(u32 **buf, unsigned int a, signed int b,
441 unsigned int c)
442{
443 if (OCTEON_IS_MODEL(OCTEON_CN63XX_PASS1_X) && a <= 24 && a != 5)
444 /*
445 * As per erratum Core-14449, replace prefetches 0-4,
446 * 6-24 with 'pref 28'.
447 */
448 build_insn(buf, insn_pref, c, 28, b);
449 else
450 build_insn(buf, insn_pref, c, a, b);
451}
452UASM_EXPORT_SYMBOL(uasm_i_pref);
453#else
454I_u2s3u1(_pref)
455#endif
456
Thiemo Seufere30ec452008-01-28 20:05:38 +0000457/* Handle labels. */
David Daney22b07632010-07-23 18:41:43 -0700458void __uasminit uasm_build_label(struct uasm_label **lab, u32 *addr, int lid)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000459{
460 (*lab)->addr = addr;
461 (*lab)->lab = lid;
462 (*lab)++;
463}
David Daney22b07632010-07-23 18:41:43 -0700464UASM_EXPORT_SYMBOL(uasm_build_label);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000465
David Daney22b07632010-07-23 18:41:43 -0700466int __uasminit uasm_in_compat_space_p(long addr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000467{
468 /* Is this address in 32bit compat space? */
469#ifdef CONFIG_64BIT
470 return (((addr) & 0xffffffff00000000L) == 0xffffffff00000000L);
471#else
472 return 1;
473#endif
474}
David Daney22b07632010-07-23 18:41:43 -0700475UASM_EXPORT_SYMBOL(uasm_in_compat_space_p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000476
David Daney22b07632010-07-23 18:41:43 -0700477static int __uasminit uasm_rel_highest(long val)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000478{
479#ifdef CONFIG_64BIT
480 return ((((val + 0x800080008000L) >> 48) & 0xffff) ^ 0x8000) - 0x8000;
481#else
482 return 0;
483#endif
484}
485
David Daney22b07632010-07-23 18:41:43 -0700486static int __uasminit uasm_rel_higher(long val)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000487{
488#ifdef CONFIG_64BIT
489 return ((((val + 0x80008000L) >> 32) & 0xffff) ^ 0x8000) - 0x8000;
490#else
491 return 0;
492#endif
493}
494
David Daney22b07632010-07-23 18:41:43 -0700495int __uasminit uasm_rel_hi(long val)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000496{
497 return ((((val + 0x8000L) >> 16) & 0xffff) ^ 0x8000) - 0x8000;
498}
David Daney22b07632010-07-23 18:41:43 -0700499UASM_EXPORT_SYMBOL(uasm_rel_hi);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000500
David Daney22b07632010-07-23 18:41:43 -0700501int __uasminit uasm_rel_lo(long val)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000502{
503 return ((val & 0xffff) ^ 0x8000) - 0x8000;
504}
David Daney22b07632010-07-23 18:41:43 -0700505UASM_EXPORT_SYMBOL(uasm_rel_lo);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000506
David Daney22b07632010-07-23 18:41:43 -0700507void __uasminit UASM_i_LA_mostly(u32 **buf, unsigned int rs, long addr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000508{
509 if (!uasm_in_compat_space_p(addr)) {
510 uasm_i_lui(buf, rs, uasm_rel_highest(addr));
511 if (uasm_rel_higher(addr))
512 uasm_i_daddiu(buf, rs, rs, uasm_rel_higher(addr));
513 if (uasm_rel_hi(addr)) {
514 uasm_i_dsll(buf, rs, rs, 16);
515 uasm_i_daddiu(buf, rs, rs, uasm_rel_hi(addr));
516 uasm_i_dsll(buf, rs, rs, 16);
517 } else
518 uasm_i_dsll32(buf, rs, rs, 0);
519 } else
520 uasm_i_lui(buf, rs, uasm_rel_hi(addr));
521}
David Daney22b07632010-07-23 18:41:43 -0700522UASM_EXPORT_SYMBOL(UASM_i_LA_mostly);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000523
David Daney22b07632010-07-23 18:41:43 -0700524void __uasminit UASM_i_LA(u32 **buf, unsigned int rs, long addr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000525{
526 UASM_i_LA_mostly(buf, rs, addr);
527 if (uasm_rel_lo(addr)) {
528 if (!uasm_in_compat_space_p(addr))
529 uasm_i_daddiu(buf, rs, rs, uasm_rel_lo(addr));
530 else
531 uasm_i_addiu(buf, rs, rs, uasm_rel_lo(addr));
532 }
533}
David Daney22b07632010-07-23 18:41:43 -0700534UASM_EXPORT_SYMBOL(UASM_i_LA);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000535
536/* Handle relocations. */
David Daney22b07632010-07-23 18:41:43 -0700537void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000538uasm_r_mips_pc16(struct uasm_reloc **rel, u32 *addr, int lid)
539{
540 (*rel)->addr = addr;
541 (*rel)->type = R_MIPS_PC16;
542 (*rel)->lab = lid;
543 (*rel)++;
544}
David Daney22b07632010-07-23 18:41:43 -0700545UASM_EXPORT_SYMBOL(uasm_r_mips_pc16);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000546
David Daney22b07632010-07-23 18:41:43 -0700547static inline void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000548__resolve_relocs(struct uasm_reloc *rel, struct uasm_label *lab)
549{
550 long laddr = (long)lab->addr;
551 long raddr = (long)rel->addr;
552
553 switch (rel->type) {
554 case R_MIPS_PC16:
555 *rel->addr |= build_bimm(laddr - (raddr + 4));
556 break;
557
558 default:
559 panic("Unsupported Micro-assembler relocation %d",
560 rel->type);
561 }
562}
563
David Daney22b07632010-07-23 18:41:43 -0700564void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000565uasm_resolve_relocs(struct uasm_reloc *rel, struct uasm_label *lab)
566{
567 struct uasm_label *l;
568
569 for (; rel->lab != UASM_LABEL_INVALID; rel++)
570 for (l = lab; l->lab != UASM_LABEL_INVALID; l++)
571 if (rel->lab == l->lab)
572 __resolve_relocs(rel, l);
573}
David Daney22b07632010-07-23 18:41:43 -0700574UASM_EXPORT_SYMBOL(uasm_resolve_relocs);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000575
David Daney22b07632010-07-23 18:41:43 -0700576void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000577uasm_move_relocs(struct uasm_reloc *rel, u32 *first, u32 *end, long off)
578{
579 for (; rel->lab != UASM_LABEL_INVALID; rel++)
580 if (rel->addr >= first && rel->addr < end)
581 rel->addr += off;
582}
David Daney22b07632010-07-23 18:41:43 -0700583UASM_EXPORT_SYMBOL(uasm_move_relocs);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000584
David Daney22b07632010-07-23 18:41:43 -0700585void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000586uasm_move_labels(struct uasm_label *lab, u32 *first, u32 *end, long off)
587{
588 for (; lab->lab != UASM_LABEL_INVALID; lab++)
589 if (lab->addr >= first && lab->addr < end)
590 lab->addr += off;
591}
David Daney22b07632010-07-23 18:41:43 -0700592UASM_EXPORT_SYMBOL(uasm_move_labels);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000593
David Daney22b07632010-07-23 18:41:43 -0700594void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000595uasm_copy_handler(struct uasm_reloc *rel, struct uasm_label *lab, u32 *first,
596 u32 *end, u32 *target)
597{
598 long off = (long)(target - first);
599
600 memcpy(target, first, (end - first) * sizeof(u32));
601
602 uasm_move_relocs(rel, first, end, off);
603 uasm_move_labels(lab, first, end, off);
604}
David Daney22b07632010-07-23 18:41:43 -0700605UASM_EXPORT_SYMBOL(uasm_copy_handler);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000606
David Daney22b07632010-07-23 18:41:43 -0700607int __uasminit uasm_insn_has_bdelay(struct uasm_reloc *rel, u32 *addr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000608{
609 for (; rel->lab != UASM_LABEL_INVALID; rel++) {
610 if (rel->addr == addr
611 && (rel->type == R_MIPS_PC16
612 || rel->type == R_MIPS_26))
613 return 1;
614 }
615
616 return 0;
617}
David Daney22b07632010-07-23 18:41:43 -0700618UASM_EXPORT_SYMBOL(uasm_insn_has_bdelay);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000619
620/* Convenience functions for labeled branches. */
David Daney22b07632010-07-23 18:41:43 -0700621void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000622uasm_il_bltz(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
623{
624 uasm_r_mips_pc16(r, *p, lid);
625 uasm_i_bltz(p, reg, 0);
626}
David Daney22b07632010-07-23 18:41:43 -0700627UASM_EXPORT_SYMBOL(uasm_il_bltz);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000628
David Daney22b07632010-07-23 18:41:43 -0700629void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000630uasm_il_b(u32 **p, struct uasm_reloc **r, int lid)
631{
632 uasm_r_mips_pc16(r, *p, lid);
633 uasm_i_b(p, 0);
634}
David Daney22b07632010-07-23 18:41:43 -0700635UASM_EXPORT_SYMBOL(uasm_il_b);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000636
David Daney22b07632010-07-23 18:41:43 -0700637void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000638uasm_il_beqz(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
639{
640 uasm_r_mips_pc16(r, *p, lid);
641 uasm_i_beqz(p, reg, 0);
642}
David Daney22b07632010-07-23 18:41:43 -0700643UASM_EXPORT_SYMBOL(uasm_il_beqz);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000644
David Daney22b07632010-07-23 18:41:43 -0700645void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000646uasm_il_beqzl(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
647{
648 uasm_r_mips_pc16(r, *p, lid);
649 uasm_i_beqzl(p, reg, 0);
650}
David Daney22b07632010-07-23 18:41:43 -0700651UASM_EXPORT_SYMBOL(uasm_il_beqzl);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000652
David Daney22b07632010-07-23 18:41:43 -0700653void __uasminit
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +0000654uasm_il_bne(u32 **p, struct uasm_reloc **r, unsigned int reg1,
655 unsigned int reg2, int lid)
656{
657 uasm_r_mips_pc16(r, *p, lid);
658 uasm_i_bne(p, reg1, reg2, 0);
659}
David Daney22b07632010-07-23 18:41:43 -0700660UASM_EXPORT_SYMBOL(uasm_il_bne);
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +0000661
David Daney22b07632010-07-23 18:41:43 -0700662void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000663uasm_il_bnez(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
664{
665 uasm_r_mips_pc16(r, *p, lid);
666 uasm_i_bnez(p, reg, 0);
667}
David Daney22b07632010-07-23 18:41:43 -0700668UASM_EXPORT_SYMBOL(uasm_il_bnez);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000669
David Daney22b07632010-07-23 18:41:43 -0700670void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000671uasm_il_bgezl(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
672{
673 uasm_r_mips_pc16(r, *p, lid);
674 uasm_i_bgezl(p, reg, 0);
675}
David Daney22b07632010-07-23 18:41:43 -0700676UASM_EXPORT_SYMBOL(uasm_il_bgezl);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000677
David Daney22b07632010-07-23 18:41:43 -0700678void __uasminit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000679uasm_il_bgez(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
680{
681 uasm_r_mips_pc16(r, *p, lid);
682 uasm_i_bgez(p, reg, 0);
683}
David Daney22b07632010-07-23 18:41:43 -0700684UASM_EXPORT_SYMBOL(uasm_il_bgez);
David Daney5b97c3f2010-07-23 18:41:42 -0700685
David Daney22b07632010-07-23 18:41:43 -0700686void __uasminit
David Daney5b97c3f2010-07-23 18:41:42 -0700687uasm_il_bbit0(u32 **p, struct uasm_reloc **r, unsigned int reg,
688 unsigned int bit, int lid)
689{
690 uasm_r_mips_pc16(r, *p, lid);
691 uasm_i_bbit0(p, reg, bit, 0);
692}
David Daney22b07632010-07-23 18:41:43 -0700693UASM_EXPORT_SYMBOL(uasm_il_bbit0);
David Daney5b97c3f2010-07-23 18:41:42 -0700694
David Daney22b07632010-07-23 18:41:43 -0700695void __uasminit
David Daney5b97c3f2010-07-23 18:41:42 -0700696uasm_il_bbit1(u32 **p, struct uasm_reloc **r, unsigned int reg,
697 unsigned int bit, int lid)
698{
699 uasm_r_mips_pc16(r, *p, lid);
700 uasm_i_bbit1(p, reg, bit, 0);
701}
David Daney22b07632010-07-23 18:41:43 -0700702UASM_EXPORT_SYMBOL(uasm_il_bbit1);