Greg Kroah-Hartman | b244131 | 2017-11-01 15:07:57 +0100 | [diff] [blame] | 1 | # SPDX-License-Identifier: GPL-2.0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | comment "Processor Type" |
| 3 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | # Select CPU types depending on the architecture selected. This selects |
| 5 | # which CPUs we support in the kernel image, and the compiler instruction |
| 6 | # optimiser behaviour. |
| 7 | |
Hyok S. Choi | 07e0da7 | 2006-09-26 17:37:36 +0900 | [diff] [blame] | 8 | # ARM7TDMI |
| 9 | config CPU_ARM7TDMI |
Arnd Bergmann | c32b765 | 2015-05-26 15:40:16 +0100 | [diff] [blame] | 10 | bool |
Russell King | 6b237a3 | 2006-09-27 17:44:39 +0100 | [diff] [blame] | 11 | depends on !MMU |
Hyok S. Choi | 07e0da7 | 2006-09-26 17:37:36 +0900 | [diff] [blame] | 12 | select CPU_32v4T |
| 13 | select CPU_ABRT_LV4T |
| 14 | select CPU_CACHE_V4 |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 15 | select CPU_PABRT_LEGACY |
Hyok S. Choi | 07e0da7 | 2006-09-26 17:37:36 +0900 | [diff] [blame] | 16 | help |
| 17 | A 32-bit RISC microprocessor based on the ARM7 processor core |
| 18 | which has no memory control unit and cache. |
| 19 | |
| 20 | Say Y if you want support for the ARM7TDMI processor. |
| 21 | Otherwise, say N. |
| 22 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | # ARM720T |
| 24 | config CPU_ARM720T |
Arnd Bergmann | 17d44d7 | 2015-11-25 17:32:21 +0100 | [diff] [blame] | 25 | bool |
Lennert Buytenhek | 260e98e | 2006-08-28 12:51:20 +0100 | [diff] [blame] | 26 | select CPU_32v4T |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 | select CPU_ABRT_LV4T |
| 28 | select CPU_CACHE_V4 |
| 29 | select CPU_CACHE_VIVT |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 30 | select CPU_COPY_V4WT if MMU |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 31 | select CPU_CP15_MMU |
| 32 | select CPU_PABRT_LEGACY |
Russell King | c466bda | 2017-02-09 12:00:16 +0000 | [diff] [blame] | 33 | select CPU_THUMB_CAPABLE |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 34 | select CPU_TLB_V4WT if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | help |
| 36 | A 32-bit RISC processor with 8kByte Cache, Write Buffer and |
| 37 | MMU built around an ARM7TDMI core. |
| 38 | |
| 39 | Say Y if you want support for the ARM720T processor. |
| 40 | Otherwise, say N. |
| 41 | |
Hyok S. Choi | b731c31 | 2006-09-26 17:37:50 +0900 | [diff] [blame] | 42 | # ARM740T |
| 43 | config CPU_ARM740T |
Arnd Bergmann | 17d44d7 | 2015-11-25 17:32:21 +0100 | [diff] [blame] | 44 | bool |
Russell King | 6b237a3 | 2006-09-27 17:44:39 +0100 | [diff] [blame] | 45 | depends on !MMU |
Hyok S. Choi | b731c31 | 2006-09-26 17:37:50 +0900 | [diff] [blame] | 46 | select CPU_32v4T |
| 47 | select CPU_ABRT_LV4T |
Will Deacon | 82d9b0d | 2013-01-15 12:07:40 +0000 | [diff] [blame] | 48 | select CPU_CACHE_V4 |
Hyok S. Choi | b731c31 | 2006-09-26 17:37:50 +0900 | [diff] [blame] | 49 | select CPU_CP15_MPU |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 50 | select CPU_PABRT_LEGACY |
Russell King | c466bda | 2017-02-09 12:00:16 +0000 | [diff] [blame] | 51 | select CPU_THUMB_CAPABLE |
Hyok S. Choi | b731c31 | 2006-09-26 17:37:50 +0900 | [diff] [blame] | 52 | help |
| 53 | A 32-bit RISC processor with 8KB cache or 4KB variants, |
| 54 | write buffer and MPU(Protection Unit) built around |
| 55 | an ARM7TDMI core. |
| 56 | |
| 57 | Say Y if you want support for the ARM740T processor. |
| 58 | Otherwise, say N. |
| 59 | |
Hyok S. Choi | 43f5f01 | 2006-09-26 17:38:05 +0900 | [diff] [blame] | 60 | # ARM9TDMI |
| 61 | config CPU_ARM9TDMI |
Arnd Bergmann | c32b765 | 2015-05-26 15:40:16 +0100 | [diff] [blame] | 62 | bool |
Russell King | 6b237a3 | 2006-09-27 17:44:39 +0100 | [diff] [blame] | 63 | depends on !MMU |
Hyok S. Choi | 43f5f01 | 2006-09-26 17:38:05 +0900 | [diff] [blame] | 64 | select CPU_32v4T |
Hyok S. Choi | 0f45d7f | 2006-09-28 21:46:16 +0900 | [diff] [blame] | 65 | select CPU_ABRT_NOMMU |
Hyok S. Choi | 43f5f01 | 2006-09-26 17:38:05 +0900 | [diff] [blame] | 66 | select CPU_CACHE_V4 |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 67 | select CPU_PABRT_LEGACY |
Hyok S. Choi | 43f5f01 | 2006-09-26 17:38:05 +0900 | [diff] [blame] | 68 | help |
| 69 | A 32-bit RISC microprocessor based on the ARM9 processor core |
| 70 | which has no memory control unit and cache. |
| 71 | |
| 72 | Say Y if you want support for the ARM9TDMI processor. |
| 73 | Otherwise, say N. |
| 74 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 75 | # ARM920T |
| 76 | config CPU_ARM920T |
Arnd Bergmann | 17d44d7 | 2015-11-25 17:32:21 +0100 | [diff] [blame] | 77 | bool |
Lennert Buytenhek | 260e98e | 2006-08-28 12:51:20 +0100 | [diff] [blame] | 78 | select CPU_32v4T |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 79 | select CPU_ABRT_EV4T |
| 80 | select CPU_CACHE_V4WT |
| 81 | select CPU_CACHE_VIVT |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 82 | select CPU_COPY_V4WB if MMU |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 83 | select CPU_CP15_MMU |
| 84 | select CPU_PABRT_LEGACY |
Russell King | c466bda | 2017-02-09 12:00:16 +0000 | [diff] [blame] | 85 | select CPU_THUMB_CAPABLE |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 86 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 87 | help |
| 88 | The ARM920T is licensed to be produced by numerous vendors, |
Hartley Sweeten | c768e67 | 2009-10-21 02:27:01 +0100 | [diff] [blame] | 89 | and is used in the Cirrus EP93xx and the Samsung S3C2410. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 90 | |
| 91 | Say Y if you want support for the ARM920T processor. |
| 92 | Otherwise, say N. |
| 93 | |
| 94 | # ARM922T |
| 95 | config CPU_ARM922T |
Arnd Bergmann | 17d44d7 | 2015-11-25 17:32:21 +0100 | [diff] [blame] | 96 | bool |
Lennert Buytenhek | 260e98e | 2006-08-28 12:51:20 +0100 | [diff] [blame] | 97 | select CPU_32v4T |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 98 | select CPU_ABRT_EV4T |
| 99 | select CPU_CACHE_V4WT |
| 100 | select CPU_CACHE_VIVT |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 101 | select CPU_COPY_V4WB if MMU |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 102 | select CPU_CP15_MMU |
| 103 | select CPU_PABRT_LEGACY |
Russell King | c466bda | 2017-02-09 12:00:16 +0000 | [diff] [blame] | 104 | select CPU_THUMB_CAPABLE |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 105 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 106 | help |
| 107 | The ARM922T is a version of the ARM920T, but with smaller |
| 108 | instruction and data caches. It is used in Altera's |
Andrew Victor | c53c9cf | 2007-05-11 21:01:28 +0100 | [diff] [blame] | 109 | Excalibur XA device family and Micrel's KS8695 Centaur. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 110 | |
| 111 | Say Y if you want support for the ARM922T processor. |
| 112 | Otherwise, say N. |
| 113 | |
| 114 | # ARM925T |
| 115 | config CPU_ARM925T |
Arnd Bergmann | 17d44d7 | 2015-11-25 17:32:21 +0100 | [diff] [blame] | 116 | bool |
Lennert Buytenhek | 260e98e | 2006-08-28 12:51:20 +0100 | [diff] [blame] | 117 | select CPU_32v4T |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 118 | select CPU_ABRT_EV4T |
| 119 | select CPU_CACHE_V4WT |
| 120 | select CPU_CACHE_VIVT |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 121 | select CPU_COPY_V4WB if MMU |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 122 | select CPU_CP15_MMU |
| 123 | select CPU_PABRT_LEGACY |
Russell King | c466bda | 2017-02-09 12:00:16 +0000 | [diff] [blame] | 124 | select CPU_THUMB_CAPABLE |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 125 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 126 | help |
| 127 | The ARM925T is a mix between the ARM920T and ARM926T, but with |
| 128 | different instruction and data caches. It is used in TI's OMAP |
| 129 | device family. |
| 130 | |
| 131 | Say Y if you want support for the ARM925T processor. |
| 132 | Otherwise, say N. |
| 133 | |
| 134 | # ARM926T |
| 135 | config CPU_ARM926T |
Arnd Bergmann | 17d44d7 | 2015-11-25 17:32:21 +0100 | [diff] [blame] | 136 | bool |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 137 | select CPU_32v5 |
| 138 | select CPU_ABRT_EV5TJ |
| 139 | select CPU_CACHE_VIVT |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 140 | select CPU_COPY_V4WB if MMU |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 141 | select CPU_CP15_MMU |
| 142 | select CPU_PABRT_LEGACY |
Russell King | c466bda | 2017-02-09 12:00:16 +0000 | [diff] [blame] | 143 | select CPU_THUMB_CAPABLE |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 144 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 145 | help |
| 146 | This is a variant of the ARM920. It has slightly different |
| 147 | instruction sequences for cache and TLB operations. Curiously, |
| 148 | there is no documentation on it at the ARM corporate website. |
| 149 | |
| 150 | Say Y if you want support for the ARM926T processor. |
| 151 | Otherwise, say N. |
| 152 | |
Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 153 | # FA526 |
| 154 | config CPU_FA526 |
| 155 | bool |
| 156 | select CPU_32v4 |
| 157 | select CPU_ABRT_EV4 |
Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 158 | select CPU_CACHE_FA |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 159 | select CPU_CACHE_VIVT |
Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 160 | select CPU_COPY_FA if MMU |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 161 | select CPU_CP15_MMU |
| 162 | select CPU_PABRT_LEGACY |
Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 163 | select CPU_TLB_FA if MMU |
| 164 | help |
| 165 | The FA526 is a version of the ARMv4 compatible processor with |
| 166 | Branch Target Buffer, Unified TLB and cache line size 16. |
| 167 | |
| 168 | Say Y if you want support for the FA526 processor. |
| 169 | Otherwise, say N. |
| 170 | |
Hyok S. Choi | d60674e | 2006-09-26 17:38:18 +0900 | [diff] [blame] | 171 | # ARM940T |
| 172 | config CPU_ARM940T |
Arnd Bergmann | 17d44d7 | 2015-11-25 17:32:21 +0100 | [diff] [blame] | 173 | bool |
Russell King | 6b237a3 | 2006-09-27 17:44:39 +0100 | [diff] [blame] | 174 | depends on !MMU |
Hyok S. Choi | d60674e | 2006-09-26 17:38:18 +0900 | [diff] [blame] | 175 | select CPU_32v4T |
Hyok S. Choi | 0f45d7f | 2006-09-28 21:46:16 +0900 | [diff] [blame] | 176 | select CPU_ABRT_NOMMU |
Hyok S. Choi | d60674e | 2006-09-26 17:38:18 +0900 | [diff] [blame] | 177 | select CPU_CACHE_VIVT |
| 178 | select CPU_CP15_MPU |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 179 | select CPU_PABRT_LEGACY |
Russell King | c466bda | 2017-02-09 12:00:16 +0000 | [diff] [blame] | 180 | select CPU_THUMB_CAPABLE |
Hyok S. Choi | d60674e | 2006-09-26 17:38:18 +0900 | [diff] [blame] | 181 | help |
| 182 | ARM940T is a member of the ARM9TDMI family of general- |
Matt LaPlante | 3cb2fcc | 2006-11-30 05:22:59 +0100 | [diff] [blame] | 183 | purpose microprocessors with MPU and separate 4KB |
Hyok S. Choi | d60674e | 2006-09-26 17:38:18 +0900 | [diff] [blame] | 184 | instruction and 4KB data cases, each with a 4-word line |
| 185 | length. |
| 186 | |
| 187 | Say Y if you want support for the ARM940T processor. |
| 188 | Otherwise, say N. |
| 189 | |
Hyok S. Choi | f37f46e | 2006-09-26 17:38:32 +0900 | [diff] [blame] | 190 | # ARM946E-S |
| 191 | config CPU_ARM946E |
Arnd Bergmann | 17d44d7 | 2015-11-25 17:32:21 +0100 | [diff] [blame] | 192 | bool |
Russell King | 6b237a3 | 2006-09-27 17:44:39 +0100 | [diff] [blame] | 193 | depends on !MMU |
Hyok S. Choi | f37f46e | 2006-09-26 17:38:32 +0900 | [diff] [blame] | 194 | select CPU_32v5 |
Hyok S. Choi | 0f45d7f | 2006-09-28 21:46:16 +0900 | [diff] [blame] | 195 | select CPU_ABRT_NOMMU |
Hyok S. Choi | f37f46e | 2006-09-26 17:38:32 +0900 | [diff] [blame] | 196 | select CPU_CACHE_VIVT |
| 197 | select CPU_CP15_MPU |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 198 | select CPU_PABRT_LEGACY |
Russell King | c466bda | 2017-02-09 12:00:16 +0000 | [diff] [blame] | 199 | select CPU_THUMB_CAPABLE |
Hyok S. Choi | f37f46e | 2006-09-26 17:38:32 +0900 | [diff] [blame] | 200 | help |
| 201 | ARM946E-S is a member of the ARM9E-S family of high- |
| 202 | performance, 32-bit system-on-chip processor solutions. |
| 203 | The TCM and ARMv5TE 32-bit instruction set is supported. |
| 204 | |
| 205 | Say Y if you want support for the ARM946E-S processor. |
| 206 | Otherwise, say N. |
| 207 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 208 | # ARM1020 - needs validating |
| 209 | config CPU_ARM1020 |
Arnd Bergmann | 17d44d7 | 2015-11-25 17:32:21 +0100 | [diff] [blame] | 210 | bool |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 211 | select CPU_32v5 |
| 212 | select CPU_ABRT_EV4T |
| 213 | select CPU_CACHE_V4WT |
| 214 | select CPU_CACHE_VIVT |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 215 | select CPU_COPY_V4WB if MMU |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 216 | select CPU_CP15_MMU |
| 217 | select CPU_PABRT_LEGACY |
Russell King | c466bda | 2017-02-09 12:00:16 +0000 | [diff] [blame] | 218 | select CPU_THUMB_CAPABLE |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 219 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 220 | help |
| 221 | The ARM1020 is the 32K cached version of the ARM10 processor, |
| 222 | with an addition of a floating-point unit. |
| 223 | |
| 224 | Say Y if you want support for the ARM1020 processor. |
| 225 | Otherwise, say N. |
| 226 | |
| 227 | # ARM1020E - needs validating |
| 228 | config CPU_ARM1020E |
Arnd Bergmann | 17d44d7 | 2015-11-25 17:32:21 +0100 | [diff] [blame] | 229 | bool |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 230 | depends on n |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 231 | select CPU_32v5 |
| 232 | select CPU_ABRT_EV4T |
| 233 | select CPU_CACHE_V4WT |
| 234 | select CPU_CACHE_VIVT |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 235 | select CPU_COPY_V4WB if MMU |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 236 | select CPU_CP15_MMU |
| 237 | select CPU_PABRT_LEGACY |
Russell King | c466bda | 2017-02-09 12:00:16 +0000 | [diff] [blame] | 238 | select CPU_THUMB_CAPABLE |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 239 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 240 | |
| 241 | # ARM1022E |
| 242 | config CPU_ARM1022 |
Arnd Bergmann | 17d44d7 | 2015-11-25 17:32:21 +0100 | [diff] [blame] | 243 | bool |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 244 | select CPU_32v5 |
| 245 | select CPU_ABRT_EV4T |
| 246 | select CPU_CACHE_VIVT |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 247 | select CPU_COPY_V4WB if MMU # can probably do better |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 248 | select CPU_CP15_MMU |
| 249 | select CPU_PABRT_LEGACY |
Russell King | c466bda | 2017-02-09 12:00:16 +0000 | [diff] [blame] | 250 | select CPU_THUMB_CAPABLE |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 251 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 252 | help |
| 253 | The ARM1022E is an implementation of the ARMv5TE architecture |
| 254 | based upon the ARM10 integer core with a 16KiB L1 Harvard cache, |
| 255 | embedded trace macrocell, and a floating-point unit. |
| 256 | |
| 257 | Say Y if you want support for the ARM1022E processor. |
| 258 | Otherwise, say N. |
| 259 | |
| 260 | # ARM1026EJ-S |
| 261 | config CPU_ARM1026 |
Arnd Bergmann | 17d44d7 | 2015-11-25 17:32:21 +0100 | [diff] [blame] | 262 | bool |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 263 | select CPU_32v5 |
| 264 | select CPU_ABRT_EV5T # But need Jazelle, but EV5TJ ignores bit 10 |
| 265 | select CPU_CACHE_VIVT |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 266 | select CPU_COPY_V4WB if MMU # can probably do better |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 267 | select CPU_CP15_MMU |
| 268 | select CPU_PABRT_LEGACY |
Russell King | c466bda | 2017-02-09 12:00:16 +0000 | [diff] [blame] | 269 | select CPU_THUMB_CAPABLE |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 270 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 271 | help |
| 272 | The ARM1026EJ-S is an implementation of the ARMv5TEJ architecture |
| 273 | based upon the ARM10 integer core. |
| 274 | |
| 275 | Say Y if you want support for the ARM1026EJ-S processor. |
| 276 | Otherwise, say N. |
| 277 | |
| 278 | # SA110 |
| 279 | config CPU_SA110 |
Arnd Bergmann | fa04e20 | 2014-02-26 17:39:12 +0100 | [diff] [blame] | 280 | bool |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 281 | select CPU_32v3 if ARCH_RPC |
| 282 | select CPU_32v4 if !ARCH_RPC |
| 283 | select CPU_ABRT_EV4 |
| 284 | select CPU_CACHE_V4WB |
| 285 | select CPU_CACHE_VIVT |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 286 | select CPU_COPY_V4WB if MMU |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 287 | select CPU_CP15_MMU |
| 288 | select CPU_PABRT_LEGACY |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 289 | select CPU_TLB_V4WB if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 290 | help |
| 291 | The Intel StrongARM(R) SA-110 is a 32-bit microprocessor and |
| 292 | is available at five speeds ranging from 100 MHz to 233 MHz. |
| 293 | More information is available at |
| 294 | <http://developer.intel.com/design/strong/sa110.htm>. |
| 295 | |
| 296 | Say Y if you want support for the SA-110 processor. |
| 297 | Otherwise, say N. |
| 298 | |
| 299 | # SA1100 |
| 300 | config CPU_SA1100 |
| 301 | bool |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 302 | select CPU_32v4 |
| 303 | select CPU_ABRT_EV4 |
| 304 | select CPU_CACHE_V4WB |
| 305 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 306 | select CPU_CP15_MMU |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 307 | select CPU_PABRT_LEGACY |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 308 | select CPU_TLB_V4WB if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 309 | |
| 310 | # XScale |
| 311 | config CPU_XSCALE |
| 312 | bool |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 313 | select CPU_32v5 |
| 314 | select CPU_ABRT_EV5T |
| 315 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 316 | select CPU_CP15_MMU |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 317 | select CPU_PABRT_LEGACY |
Russell King | c466bda | 2017-02-09 12:00:16 +0000 | [diff] [blame] | 318 | select CPU_THUMB_CAPABLE |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 319 | select CPU_TLB_V4WBI if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 320 | |
Lennert Buytenhek | 23bdf86 | 2006-03-28 21:00:40 +0100 | [diff] [blame] | 321 | # XScale Core Version 3 |
| 322 | config CPU_XSC3 |
| 323 | bool |
Lennert Buytenhek | 23bdf86 | 2006-03-28 21:00:40 +0100 | [diff] [blame] | 324 | select CPU_32v5 |
| 325 | select CPU_ABRT_EV5T |
| 326 | select CPU_CACHE_VIVT |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 327 | select CPU_CP15_MMU |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 328 | select CPU_PABRT_LEGACY |
Russell King | c466bda | 2017-02-09 12:00:16 +0000 | [diff] [blame] | 329 | select CPU_THUMB_CAPABLE |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 330 | select CPU_TLB_V4WBI if MMU |
Lennert Buytenhek | 23bdf86 | 2006-03-28 21:00:40 +0100 | [diff] [blame] | 331 | select IO_36 |
| 332 | |
Eric Miao | 49cbe78 | 2009-01-20 14:15:18 +0800 | [diff] [blame] | 333 | # Marvell PJ1 (Mohawk) |
| 334 | config CPU_MOHAWK |
| 335 | bool |
| 336 | select CPU_32v5 |
| 337 | select CPU_ABRT_EV5T |
Eric Miao | 49cbe78 | 2009-01-20 14:15:18 +0800 | [diff] [blame] | 338 | select CPU_CACHE_VIVT |
Eric Miao | 49cbe78 | 2009-01-20 14:15:18 +0800 | [diff] [blame] | 339 | select CPU_COPY_V4WB if MMU |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 340 | select CPU_CP15_MMU |
| 341 | select CPU_PABRT_LEGACY |
Russell King | c466bda | 2017-02-09 12:00:16 +0000 | [diff] [blame] | 342 | select CPU_THUMB_CAPABLE |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 343 | select CPU_TLB_V4WBI if MMU |
Eric Miao | 49cbe78 | 2009-01-20 14:15:18 +0800 | [diff] [blame] | 344 | |
Assaf Hoffman | e50d640 | 2007-10-23 15:14:41 -0400 | [diff] [blame] | 345 | # Feroceon |
| 346 | config CPU_FEROCEON |
| 347 | bool |
Assaf Hoffman | e50d640 | 2007-10-23 15:14:41 -0400 | [diff] [blame] | 348 | select CPU_32v5 |
| 349 | select CPU_ABRT_EV5T |
| 350 | select CPU_CACHE_VIVT |
Lennert Buytenhek | 0ed1507 | 2008-04-24 01:31:45 -0400 | [diff] [blame] | 351 | select CPU_COPY_FEROCEON if MMU |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 352 | select CPU_CP15_MMU |
| 353 | select CPU_PABRT_LEGACY |
Russell King | c466bda | 2017-02-09 12:00:16 +0000 | [diff] [blame] | 354 | select CPU_THUMB_CAPABLE |
Lennert Buytenhek | 99c6dc1 | 2008-06-22 22:45:04 +0200 | [diff] [blame] | 355 | select CPU_TLB_FEROCEON if MMU |
Assaf Hoffman | e50d640 | 2007-10-23 15:14:41 -0400 | [diff] [blame] | 356 | |
Tzachi Perelstein | d910a0a | 2007-11-06 10:35:40 +0200 | [diff] [blame] | 357 | config CPU_FEROCEON_OLD_ID |
| 358 | bool "Accept early Feroceon cores with an ARM926 ID" |
| 359 | depends on CPU_FEROCEON && !CPU_ARM926T |
| 360 | default y |
| 361 | help |
| 362 | This enables the usage of some old Feroceon cores |
| 363 | for which the CPU ID is equal to the ARM926 ID. |
| 364 | Relevant for Feroceon-1850 and early Feroceon-2850. |
| 365 | |
Haojian Zhuang | a455335 | 2010-11-24 11:54:19 +0800 | [diff] [blame] | 366 | # Marvell PJ4 |
| 367 | config CPU_PJ4 |
| 368 | bool |
Haojian Zhuang | a455335 | 2010-11-24 11:54:19 +0800 | [diff] [blame] | 369 | select ARM_THUMBEE |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 370 | select CPU_V7 |
Haojian Zhuang | a455335 | 2010-11-24 11:54:19 +0800 | [diff] [blame] | 371 | |
Gregory CLEMENT | de49019 | 2012-10-03 11:58:07 +0200 | [diff] [blame] | 372 | config CPU_PJ4B |
| 373 | bool |
| 374 | select CPU_V7 |
| 375 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 376 | # ARMv6 |
| 377 | config CPU_V6 |
Arnd Bergmann | 17d44d7 | 2015-11-25 17:32:21 +0100 | [diff] [blame] | 378 | bool |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 379 | select CPU_32v6 |
| 380 | select CPU_ABRT_EV6 |
| 381 | select CPU_CACHE_V6 |
| 382 | select CPU_CACHE_VIPT |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 383 | select CPU_COPY_V6 if MMU |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 384 | select CPU_CP15_MMU |
Catalin Marinas | 7b4c965 | 2007-07-20 11:42:57 +0100 | [diff] [blame] | 385 | select CPU_HAS_ASID if MMU |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 386 | select CPU_PABRT_V6 |
Russell King | c466bda | 2017-02-09 12:00:16 +0000 | [diff] [blame] | 387 | select CPU_THUMB_CAPABLE |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 388 | select CPU_TLB_V6 if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 389 | |
Russell King | 4a5f79e | 2005-11-03 15:48:21 +0000 | [diff] [blame] | 390 | # ARMv6k |
Russell King | e399b1a | 2011-01-17 15:08:32 +0000 | [diff] [blame] | 391 | config CPU_V6K |
Arnd Bergmann | 17d44d7 | 2015-11-25 17:32:21 +0100 | [diff] [blame] | 392 | bool |
Russell King | e399b1a | 2011-01-17 15:08:32 +0000 | [diff] [blame] | 393 | select CPU_32v6 |
Russell King | 60799c6 | 2011-01-15 16:25:04 +0000 | [diff] [blame] | 394 | select CPU_32v6K |
Russell King | e399b1a | 2011-01-17 15:08:32 +0000 | [diff] [blame] | 395 | select CPU_ABRT_EV6 |
Russell King | e399b1a | 2011-01-17 15:08:32 +0000 | [diff] [blame] | 396 | select CPU_CACHE_V6 |
| 397 | select CPU_CACHE_VIPT |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 398 | select CPU_COPY_V6 if MMU |
Russell King | e399b1a | 2011-01-17 15:08:32 +0000 | [diff] [blame] | 399 | select CPU_CP15_MMU |
| 400 | select CPU_HAS_ASID if MMU |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 401 | select CPU_PABRT_V6 |
Russell King | c466bda | 2017-02-09 12:00:16 +0000 | [diff] [blame] | 402 | select CPU_THUMB_CAPABLE |
Russell King | e399b1a | 2011-01-17 15:08:32 +0000 | [diff] [blame] | 403 | select CPU_TLB_V6 if MMU |
Russell King | 4a5f79e | 2005-11-03 15:48:21 +0000 | [diff] [blame] | 404 | |
Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 405 | # ARMv7 |
| 406 | config CPU_V7 |
Arnd Bergmann | 17d44d7 | 2015-11-25 17:32:21 +0100 | [diff] [blame] | 407 | bool |
Russell King | 15490ef | 2011-02-09 16:33:46 +0000 | [diff] [blame] | 408 | select CPU_32v6K |
Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 409 | select CPU_32v7 |
| 410 | select CPU_ABRT_EV7 |
| 411 | select CPU_CACHE_V7 |
| 412 | select CPU_CACHE_VIPT |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 413 | select CPU_COPY_V6 if MMU |
Jonathan Austin | 6656761 | 2012-07-12 14:38:46 +0100 | [diff] [blame] | 414 | select CPU_CP15_MMU if MMU |
| 415 | select CPU_CP15_MPU if !MMU |
Catalin Marinas | 2eb8c82 | 2007-07-20 11:43:02 +0100 | [diff] [blame] | 416 | select CPU_HAS_ASID if MMU |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 417 | select CPU_PABRT_V7 |
Russell King | c466bda | 2017-02-09 12:00:16 +0000 | [diff] [blame] | 418 | select CPU_THUMB_CAPABLE |
Catalin Marinas | 2ccdd1e | 2007-05-18 11:25:31 +0100 | [diff] [blame] | 419 | select CPU_TLB_V7 if MMU |
Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 420 | |
Uwe Kleine-König | 4477ca4 | 2013-03-21 21:02:37 +0100 | [diff] [blame] | 421 | # ARMv7M |
| 422 | config CPU_V7M |
| 423 | bool |
| 424 | select CPU_32v7M |
| 425 | select CPU_ABRT_NOMMU |
Jonathan Austin | bc0ee9d | 2016-08-30 17:31:22 +0100 | [diff] [blame] | 426 | select CPU_CACHE_V7M |
Uwe Kleine-König | 4477ca4 | 2013-03-21 21:02:37 +0100 | [diff] [blame] | 427 | select CPU_CACHE_NOP |
| 428 | select CPU_PABRT_LEGACY |
| 429 | select CPU_THUMBONLY |
| 430 | |
Uwe Kleine-König | bc7dea0 | 2011-12-09 20:52:10 +0100 | [diff] [blame] | 431 | config CPU_THUMBONLY |
| 432 | bool |
Russell King | c466bda | 2017-02-09 12:00:16 +0000 | [diff] [blame] | 433 | select CPU_THUMB_CAPABLE |
Uwe Kleine-König | bc7dea0 | 2011-12-09 20:52:10 +0100 | [diff] [blame] | 434 | # There are no CPUs available with MMU that don't implement an ARM ISA: |
| 435 | depends on !MMU |
| 436 | help |
| 437 | Select this if your CPU doesn't support the 32 bit ARM instructions. |
| 438 | |
Russell King | c466bda | 2017-02-09 12:00:16 +0000 | [diff] [blame] | 439 | config CPU_THUMB_CAPABLE |
| 440 | bool |
| 441 | help |
| 442 | Select this if your CPU can support Thumb mode. |
| 443 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 444 | # Figure out what processor architecture version we should be using. |
| 445 | # This defines the compiler instruction set which depends on the machine type. |
| 446 | config CPU_32v3 |
| 447 | bool |
Russell King | 8762df4 | 2011-01-17 15:53:56 +0000 | [diff] [blame] | 448 | select CPU_USE_DOMAINS if MMU |
Russell King | f6f91b0 | 2013-07-23 18:37:00 +0100 | [diff] [blame] | 449 | select NEED_KUSER_HELPERS |
Russell King | 51aaf81 | 2014-04-22 22:26:27 +0100 | [diff] [blame] | 450 | select TLS_REG_EMUL if SMP || !MMU |
Zhaoxiu Zeng | fff7fb0 | 2016-05-20 17:03:57 -0700 | [diff] [blame] | 451 | select CPU_NO_EFFICIENT_FFS |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 452 | |
| 453 | config CPU_32v4 |
| 454 | bool |
Russell King | 8762df4 | 2011-01-17 15:53:56 +0000 | [diff] [blame] | 455 | select CPU_USE_DOMAINS if MMU |
Russell King | f6f91b0 | 2013-07-23 18:37:00 +0100 | [diff] [blame] | 456 | select NEED_KUSER_HELPERS |
Russell King | 51aaf81 | 2014-04-22 22:26:27 +0100 | [diff] [blame] | 457 | select TLS_REG_EMUL if SMP || !MMU |
Zhaoxiu Zeng | fff7fb0 | 2016-05-20 17:03:57 -0700 | [diff] [blame] | 458 | select CPU_NO_EFFICIENT_FFS |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 459 | |
Lennert Buytenhek | 260e98e | 2006-08-28 12:51:20 +0100 | [diff] [blame] | 460 | config CPU_32v4T |
| 461 | bool |
Russell King | 8762df4 | 2011-01-17 15:53:56 +0000 | [diff] [blame] | 462 | select CPU_USE_DOMAINS if MMU |
Russell King | f6f91b0 | 2013-07-23 18:37:00 +0100 | [diff] [blame] | 463 | select NEED_KUSER_HELPERS |
Russell King | 51aaf81 | 2014-04-22 22:26:27 +0100 | [diff] [blame] | 464 | select TLS_REG_EMUL if SMP || !MMU |
Zhaoxiu Zeng | fff7fb0 | 2016-05-20 17:03:57 -0700 | [diff] [blame] | 465 | select CPU_NO_EFFICIENT_FFS |
Lennert Buytenhek | 260e98e | 2006-08-28 12:51:20 +0100 | [diff] [blame] | 466 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 467 | config CPU_32v5 |
| 468 | bool |
Russell King | 8762df4 | 2011-01-17 15:53:56 +0000 | [diff] [blame] | 469 | select CPU_USE_DOMAINS if MMU |
Russell King | f6f91b0 | 2013-07-23 18:37:00 +0100 | [diff] [blame] | 470 | select NEED_KUSER_HELPERS |
Russell King | 51aaf81 | 2014-04-22 22:26:27 +0100 | [diff] [blame] | 471 | select TLS_REG_EMUL if SMP || !MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 472 | |
| 473 | config CPU_32v6 |
| 474 | bool |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 475 | select TLS_REG_EMUL if !CPU_32v6K && !MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 476 | |
Russell King | e399b1a | 2011-01-17 15:08:32 +0000 | [diff] [blame] | 477 | config CPU_32v6K |
Russell King | 60799c6 | 2011-01-15 16:25:04 +0000 | [diff] [blame] | 478 | bool |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 479 | |
Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 480 | config CPU_32v7 |
| 481 | bool |
| 482 | |
Uwe Kleine-König | 4477ca4 | 2013-03-21 21:02:37 +0100 | [diff] [blame] | 483 | config CPU_32v7M |
| 484 | bool |
| 485 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 486 | # The abort model |
Hyok S. Choi | 0f45d7f | 2006-09-28 21:46:16 +0900 | [diff] [blame] | 487 | config CPU_ABRT_NOMMU |
| 488 | bool |
| 489 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 490 | config CPU_ABRT_EV4 |
| 491 | bool |
| 492 | |
| 493 | config CPU_ABRT_EV4T |
| 494 | bool |
| 495 | |
| 496 | config CPU_ABRT_LV4T |
| 497 | bool |
| 498 | |
| 499 | config CPU_ABRT_EV5T |
| 500 | bool |
| 501 | |
| 502 | config CPU_ABRT_EV5TJ |
| 503 | bool |
| 504 | |
| 505 | config CPU_ABRT_EV6 |
| 506 | bool |
| 507 | |
Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 508 | config CPU_ABRT_EV7 |
| 509 | bool |
| 510 | |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 511 | config CPU_PABRT_LEGACY |
Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 512 | bool |
| 513 | |
Kirill A. Shutemov | 4fb2847 | 2009-09-25 13:39:47 +0100 | [diff] [blame] | 514 | config CPU_PABRT_V6 |
| 515 | bool |
| 516 | |
| 517 | config CPU_PABRT_V7 |
Paul Brook | 48d7927 | 2008-04-18 22:43:07 +0100 | [diff] [blame] | 518 | bool |
| 519 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 520 | # The cache model |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 521 | config CPU_CACHE_V4 |
| 522 | bool |
| 523 | |
| 524 | config CPU_CACHE_V4WT |
| 525 | bool |
| 526 | |
| 527 | config CPU_CACHE_V4WB |
| 528 | bool |
| 529 | |
| 530 | config CPU_CACHE_V6 |
| 531 | bool |
| 532 | |
Catalin Marinas | 23688e9 | 2007-05-08 22:45:26 +0100 | [diff] [blame] | 533 | config CPU_CACHE_V7 |
| 534 | bool |
| 535 | |
Uwe Kleine-König | 4477ca4 | 2013-03-21 21:02:37 +0100 | [diff] [blame] | 536 | config CPU_CACHE_NOP |
| 537 | bool |
| 538 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 539 | config CPU_CACHE_VIVT |
| 540 | bool |
| 541 | |
| 542 | config CPU_CACHE_VIPT |
| 543 | bool |
| 544 | |
Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 545 | config CPU_CACHE_FA |
| 546 | bool |
| 547 | |
Jonathan Austin | bc0ee9d | 2016-08-30 17:31:22 +0100 | [diff] [blame] | 548 | config CPU_CACHE_V7M |
| 549 | bool |
| 550 | |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 551 | if MMU |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 552 | # The copy-page model |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 553 | config CPU_COPY_V4WT |
| 554 | bool |
| 555 | |
| 556 | config CPU_COPY_V4WB |
| 557 | bool |
| 558 | |
Lennert Buytenhek | 0ed1507 | 2008-04-24 01:31:45 -0400 | [diff] [blame] | 559 | config CPU_COPY_FEROCEON |
| 560 | bool |
| 561 | |
Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 562 | config CPU_COPY_FA |
| 563 | bool |
| 564 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 565 | config CPU_COPY_V6 |
| 566 | bool |
| 567 | |
| 568 | # This selects the TLB model |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 569 | config CPU_TLB_V4WT |
| 570 | bool |
| 571 | help |
| 572 | ARM Architecture Version 4 TLB with writethrough cache. |
| 573 | |
| 574 | config CPU_TLB_V4WB |
| 575 | bool |
| 576 | help |
| 577 | ARM Architecture Version 4 TLB with writeback cache. |
| 578 | |
| 579 | config CPU_TLB_V4WBI |
| 580 | bool |
| 581 | help |
| 582 | ARM Architecture Version 4 TLB with writeback cache and invalidate |
| 583 | instruction cache entry. |
| 584 | |
Lennert Buytenhek | 99c6dc1 | 2008-06-22 22:45:04 +0200 | [diff] [blame] | 585 | config CPU_TLB_FEROCEON |
| 586 | bool |
| 587 | help |
| 588 | Feroceon TLB (v4wbi with non-outer-cachable page table walks). |
| 589 | |
Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 590 | config CPU_TLB_FA |
| 591 | bool |
| 592 | help |
| 593 | Faraday ARM FA526 architecture, unified TLB with writeback cache |
| 594 | and invalidate instruction cache entry. Branch target buffer is |
| 595 | also supported. |
| 596 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 597 | config CPU_TLB_V6 |
| 598 | bool |
| 599 | |
Catalin Marinas | 2ccdd1e | 2007-05-18 11:25:31 +0100 | [diff] [blame] | 600 | config CPU_TLB_V7 |
| 601 | bool |
| 602 | |
Dave Estes | e220ba6 | 2009-08-11 17:58:49 -0400 | [diff] [blame] | 603 | config VERIFY_PERMISSION_FAULT |
| 604 | bool |
Hyok S. Choi | f9c21a6 | 2006-06-21 22:26:29 +0100 | [diff] [blame] | 605 | endif |
| 606 | |
Russell King | 516793c | 2007-05-17 10:19:23 +0100 | [diff] [blame] | 607 | config CPU_HAS_ASID |
| 608 | bool |
| 609 | help |
| 610 | This indicates whether the CPU has the ASID register; used to |
| 611 | tag TLB and possibly cache entries. |
| 612 | |
Hyok S. Choi | fefdaa0 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 613 | config CPU_CP15 |
| 614 | bool |
| 615 | help |
| 616 | Processor has the CP15 register. |
| 617 | |
| 618 | config CPU_CP15_MMU |
| 619 | bool |
| 620 | select CPU_CP15 |
| 621 | help |
| 622 | Processor has the CP15 register, which has MMU related registers. |
| 623 | |
| 624 | config CPU_CP15_MPU |
| 625 | bool |
| 626 | select CPU_CP15 |
| 627 | help |
| 628 | Processor has the CP15 register, which has MPU related registers. |
| 629 | |
Catalin Marinas | 247055a | 2010-09-13 16:03:21 +0100 | [diff] [blame] | 630 | config CPU_USE_DOMAINS |
| 631 | bool |
Catalin Marinas | 247055a | 2010-09-13 16:03:21 +0100 | [diff] [blame] | 632 | help |
| 633 | This option enables or disables the use of domain switching |
| 634 | via the set_fs() function. |
| 635 | |
Maxime Coquelin stm32 | 6b1814c | 2015-04-10 09:46:46 +0100 | [diff] [blame] | 636 | config CPU_V7M_NUM_IRQ |
| 637 | int "Number of external interrupts connected to the NVIC" |
| 638 | depends on CPU_V7M |
| 639 | default 90 if ARCH_STM32 |
| 640 | default 38 if ARCH_EFM32 |
Stefan Agner | 45b0fa0 | 2015-05-20 00:16:46 +0100 | [diff] [blame] | 641 | default 112 if SOC_VF610 |
Maxime Coquelin stm32 | 6b1814c | 2015-04-10 09:46:46 +0100 | [diff] [blame] | 642 | default 240 |
| 643 | help |
| 644 | This option indicates the number of interrupts connected to the NVIC. |
| 645 | The value can be larger than the real number of interrupts supported |
| 646 | by the system, but must not be lower. |
| 647 | The default value is 240, corresponding to the maximum number of |
| 648 | interrupts supported by the NVIC on Cortex-M family. |
| 649 | |
| 650 | If unsure, keep default value. |
| 651 | |
Lennert Buytenhek | 23bdf86 | 2006-03-28 21:00:40 +0100 | [diff] [blame] | 652 | # |
| 653 | # CPU supports 36-bit I/O |
| 654 | # |
| 655 | config IO_36 |
| 656 | bool |
| 657 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 658 | comment "Processor Features" |
| 659 | |
Catalin Marinas | 497b7e9 | 2011-11-22 17:30:32 +0000 | [diff] [blame] | 660 | config ARM_LPAE |
| 661 | bool "Support for the Large Physical Address Extension" |
Catalin Marinas | 08a183f | 2012-02-14 16:33:27 +0100 | [diff] [blame] | 662 | depends on MMU && CPU_32v7 && !CPU_32v6 && !CPU_32v5 && \ |
| 663 | !CPU_32v4 && !CPU_32v3 |
Catalin Marinas | 497b7e9 | 2011-11-22 17:30:32 +0000 | [diff] [blame] | 664 | help |
| 665 | Say Y if you have an ARMv7 processor supporting the LPAE page |
| 666 | table format and you would like to access memory beyond the |
| 667 | 4GB limit. The resulting kernel image will not run on |
| 668 | processors without the LPA extension. |
| 669 | |
| 670 | If unsure, say N. |
| 671 | |
Russell King | d8dc7fb | 2015-04-04 16:58:38 +0100 | [diff] [blame] | 672 | config ARM_PV_FIXUP |
| 673 | def_bool y |
| 674 | depends on ARM_LPAE && ARM_PATCH_PHYS_VIRT && ARCH_KEYSTONE |
| 675 | |
Catalin Marinas | 497b7e9 | 2011-11-22 17:30:32 +0000 | [diff] [blame] | 676 | config ARCH_PHYS_ADDR_T_64BIT |
| 677 | def_bool ARM_LPAE |
| 678 | |
| 679 | config ARCH_DMA_ADDR_T_64BIT |
| 680 | bool |
| 681 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 682 | config ARM_THUMB |
Russell King | 1515b18 | 2017-05-19 16:35:56 +0100 | [diff] [blame] | 683 | bool "Support Thumb user binaries" if !CPU_THUMBONLY && EXPERT |
Russell King | c466bda | 2017-02-09 12:00:16 +0000 | [diff] [blame] | 684 | depends on CPU_THUMB_CAPABLE |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 685 | default y |
| 686 | help |
| 687 | Say Y if you want to include kernel support for running user space |
| 688 | Thumb binaries. |
| 689 | |
| 690 | The Thumb instruction set is a compressed form of the standard ARM |
| 691 | instruction set resulting in smaller binaries at the expense of |
| 692 | slightly less efficient code. |
| 693 | |
Russell King | 1515b18 | 2017-05-19 16:35:56 +0100 | [diff] [blame] | 694 | If this option is disabled, and you run userspace that switches to |
| 695 | Thumb mode, signal handling will not work correctly, resulting in |
| 696 | segmentation faults or illegal instruction aborts. |
| 697 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 698 | If you don't know what this all is, saying Y is a safe choice. |
| 699 | |
Catalin Marinas | d7f864b | 2008-04-18 22:43:06 +0100 | [diff] [blame] | 700 | config ARM_THUMBEE |
| 701 | bool "Enable ThumbEE CPU extension" |
| 702 | depends on CPU_V7 |
| 703 | help |
| 704 | Say Y here if you have a CPU with the ThumbEE extension and code to |
| 705 | make use of it. Say N for code that can run on CPUs without ThumbEE. |
| 706 | |
Dave Martin | 5b6728d | 2012-02-17 16:54:28 +0000 | [diff] [blame] | 707 | config ARM_VIRT_EXT |
Will Deacon | 651134b | 2013-01-09 14:29:33 +0000 | [diff] [blame] | 708 | bool |
| 709 | depends on MMU |
| 710 | default y if CPU_V7 |
Dave Martin | 5b6728d | 2012-02-17 16:54:28 +0000 | [diff] [blame] | 711 | help |
| 712 | Enable the kernel to make use of the ARM Virtualization |
| 713 | Extensions to install hypervisors without run-time firmware |
| 714 | assistance. |
| 715 | |
| 716 | A compliant bootloader is required in order to make maximum |
| 717 | use of this feature. Refer to Documentation/arm/Booting for |
| 718 | details. |
| 719 | |
Leif Lindholm | 64d2dc3 | 2010-09-16 18:00:47 +0100 | [diff] [blame] | 720 | config SWP_EMULATE |
Russell King | a11dd73 | 2014-07-04 14:44:36 +0100 | [diff] [blame] | 721 | bool "Emulate SWP/SWPB instructions" if !SMP |
Will Deacon | b6ccb98 | 2014-02-07 19:12:27 +0100 | [diff] [blame] | 722 | depends on CPU_V7 |
Leif Lindholm | 64d2dc3 | 2010-09-16 18:00:47 +0100 | [diff] [blame] | 723 | default y if SMP |
Russell King | b1b3f49 | 2012-10-06 17:12:25 +0100 | [diff] [blame] | 724 | select HAVE_PROC_CPU if PROC_FS |
Leif Lindholm | 64d2dc3 | 2010-09-16 18:00:47 +0100 | [diff] [blame] | 725 | help |
| 726 | ARMv6 architecture deprecates use of the SWP/SWPB instructions. |
| 727 | ARMv7 multiprocessing extensions introduce the ability to disable |
| 728 | these instructions, triggering an undefined instruction exception |
| 729 | when executed. Say Y here to enable software emulation of these |
| 730 | instructions for userspace (not kernel) using LDREX/STREX. |
| 731 | Also creates /proc/cpu/swp_emulation for statistics. |
| 732 | |
| 733 | In some older versions of glibc [<=2.8] SWP is used during futex |
| 734 | trylock() operations with the assumption that the code will not |
| 735 | be preempted. This invalid assumption may be more likely to fail |
| 736 | with SWP emulation enabled, leading to deadlock of the user |
| 737 | application. |
| 738 | |
| 739 | NOTE: when accessing uncached shared regions, LDREX/STREX rely |
| 740 | on an external transaction monitoring block called a global |
| 741 | monitor to maintain update atomicity. If your system does not |
| 742 | implement a global monitor, this option can cause programs that |
| 743 | perform SWP operations to uncached memory to deadlock. |
| 744 | |
| 745 | If unsure, say Y. |
| 746 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 747 | config CPU_BIG_ENDIAN |
| 748 | bool "Build big-endian kernel" |
| 749 | depends on ARCH_SUPPORTS_BIG_ENDIAN |
| 750 | help |
| 751 | Say Y if you plan on running a kernel in big-endian mode. |
| 752 | Note that your board must be properly built and your board |
| 753 | port must properly enable any big-endian related features |
| 754 | of your chipset/board/processor. |
| 755 | |
Catalin Marinas | 2658485 | 2009-05-30 14:00:18 +0100 | [diff] [blame] | 756 | config CPU_ENDIAN_BE8 |
| 757 | bool |
| 758 | depends on CPU_BIG_ENDIAN |
Russell King | e399b1a | 2011-01-17 15:08:32 +0000 | [diff] [blame] | 759 | default CPU_V6 || CPU_V6K || CPU_V7 |
Catalin Marinas | 2658485 | 2009-05-30 14:00:18 +0100 | [diff] [blame] | 760 | help |
| 761 | Support for the BE-8 (big-endian) mode on ARMv6 and ARMv7 processors. |
| 762 | |
| 763 | config CPU_ENDIAN_BE32 |
| 764 | bool |
| 765 | depends on CPU_BIG_ENDIAN |
| 766 | default !CPU_ENDIAN_BE8 |
| 767 | help |
| 768 | Support for the BE-32 (big-endian) mode on pre-ARMv6 processors. |
| 769 | |
Hyok S. Choi | 6afd6fa | 2006-09-28 21:46:34 +0900 | [diff] [blame] | 770 | config CPU_HIGH_VECTOR |
Robert P. J. Day | 6340aa6 | 2007-02-17 19:05:24 +0100 | [diff] [blame] | 771 | depends on !MMU && CPU_CP15 && !CPU_ARM740T |
Hyok S. Choi | 6afd6fa | 2006-09-28 21:46:34 +0900 | [diff] [blame] | 772 | bool "Select the High exception vector" |
Hyok S. Choi | 6afd6fa | 2006-09-28 21:46:34 +0900 | [diff] [blame] | 773 | help |
| 774 | Say Y here to select high exception vector(0xFFFF0000~). |
Will Deacon | 9b7333a | 2012-04-12 17:12:37 +0100 | [diff] [blame] | 775 | The exception vector can vary depending on the platform |
Hyok S. Choi | 6afd6fa | 2006-09-28 21:46:34 +0900 | [diff] [blame] | 776 | design in nommu mode. If your platform needs to select |
| 777 | high exception vector, say Y. |
| 778 | Otherwise or if you are unsure, say N, and the low exception |
| 779 | vector (0x00000000~) will be used. |
| 780 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 781 | config CPU_ICACHE_DISABLE |
Hyok S. Choi | f12d0d7 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 782 | bool "Disable I-Cache (I-bit)" |
Jonathan Austin | bc0ee9d | 2016-08-30 17:31:22 +0100 | [diff] [blame] | 783 | depends on (CPU_CP15 && !(CPU_ARM720T || CPU_ARM740T || CPU_XSCALE || CPU_XSC3)) || CPU_V7M |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 784 | help |
| 785 | Say Y here to disable the processor instruction cache. Unless |
| 786 | you have a reason not to or are unsure, say N. |
| 787 | |
| 788 | config CPU_DCACHE_DISABLE |
Hyok S. Choi | f12d0d7 | 2006-09-26 17:36:37 +0900 | [diff] [blame] | 789 | bool "Disable D-Cache (C-bit)" |
Jonathan Austin | bc0ee9d | 2016-08-30 17:31:22 +0100 | [diff] [blame] | 790 | depends on (CPU_CP15 && !SMP) || CPU_V7M |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 791 | help |
| 792 | Say Y here to disable the processor data cache. Unless |
| 793 | you have a reason not to or are unsure, say N. |
| 794 | |
Hyok S. Choi | f37f46e | 2006-09-26 17:38:32 +0900 | [diff] [blame] | 795 | config CPU_DCACHE_SIZE |
| 796 | hex |
| 797 | depends on CPU_ARM740T || CPU_ARM946E |
| 798 | default 0x00001000 if CPU_ARM740T |
| 799 | default 0x00002000 # default size for ARM946E-S |
| 800 | help |
| 801 | Some cores are synthesizable to have various sized cache. For |
| 802 | ARM946E-S case, it can vary from 0KB to 1MB. |
| 803 | To support such cache operations, it is efficient to know the size |
| 804 | before compile time. |
| 805 | If your SoC is configured to have a different size, define the value |
| 806 | here with proper conditions. |
| 807 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 808 | config CPU_DCACHE_WRITETHROUGH |
| 809 | bool "Force write through D-cache" |
Paulius Zaleckas | 28853ac | 2009-03-25 13:10:01 +0200 | [diff] [blame] | 810 | depends on (CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_FA526) && !CPU_DCACHE_DISABLE |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 811 | default y if CPU_ARM925T |
| 812 | help |
| 813 | Say Y here to use the data cache in writethrough mode. Unless you |
| 814 | specifically require this or are unsure, say N. |
| 815 | |
| 816 | config CPU_CACHE_ROUND_ROBIN |
| 817 | bool "Round robin I and D cache replacement algorithm" |
Hyok S. Choi | f37f46e | 2006-09-26 17:38:32 +0900 | [diff] [blame] | 818 | depends on (CPU_ARM926T || CPU_ARM946E || CPU_ARM1020) && (!CPU_ICACHE_DISABLE || !CPU_DCACHE_DISABLE) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 819 | help |
| 820 | Say Y here to use the predictable round-robin cache replacement |
| 821 | policy. Unless you specifically require this or are unsure, say N. |
| 822 | |
| 823 | config CPU_BPREDICT_DISABLE |
| 824 | bool "Disable branch prediction" |
Jonathan Austin | bc0ee9d | 2016-08-30 17:31:22 +0100 | [diff] [blame] | 825 | depends on CPU_ARM1020 || CPU_V6 || CPU_V6K || CPU_MOHAWK || CPU_XSC3 || CPU_V7 || CPU_FA526 || CPU_V7M |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 826 | help |
| 827 | Say Y here to disable branch prediction. If unsure, say N. |
Nicolas Pitre | 2d2669b | 2005-04-29 22:08:33 +0100 | [diff] [blame] | 828 | |
Nicolas Pitre | 4b0e07a | 2005-05-05 23:24:45 +0100 | [diff] [blame] | 829 | config TLS_REG_EMUL |
| 830 | bool |
Russell King | f6f91b0 | 2013-07-23 18:37:00 +0100 | [diff] [blame] | 831 | select NEED_KUSER_HELPERS |
Nicolas Pitre | 4b0e07a | 2005-05-05 23:24:45 +0100 | [diff] [blame] | 832 | help |
Nicolas Pitre | 70489c8 | 2005-05-12 19:27:12 +0100 | [diff] [blame] | 833 | An SMP system using a pre-ARMv6 processor (there are apparently |
| 834 | a few prototypes like that in existence) and therefore access to |
| 835 | that required register must be emulated. |
Nicolas Pitre | 4b0e07a | 2005-05-05 23:24:45 +0100 | [diff] [blame] | 836 | |
Russell King | f6f91b0 | 2013-07-23 18:37:00 +0100 | [diff] [blame] | 837 | config NEED_KUSER_HELPERS |
| 838 | bool |
| 839 | |
| 840 | config KUSER_HELPERS |
| 841 | bool "Enable kuser helpers in vector page" if !NEED_KUSER_HELPERS |
Nathan Lynch | 08b964f | 2014-11-10 23:46:27 +0100 | [diff] [blame] | 842 | depends on MMU |
Russell King | f6f91b0 | 2013-07-23 18:37:00 +0100 | [diff] [blame] | 843 | default y |
| 844 | help |
| 845 | Warning: disabling this option may break user programs. |
| 846 | |
| 847 | Provide kuser helpers in the vector page. The kernel provides |
| 848 | helper code to userspace in read only form at a fixed location |
| 849 | in the high vector page to allow userspace to be independent of |
| 850 | the CPU type fitted to the system. This permits binaries to be |
| 851 | run on ARMv4 through to ARMv7 without modification. |
| 852 | |
Nicolas Pitre | ac12450 | 2013-08-14 22:36:32 +0100 | [diff] [blame] | 853 | See Documentation/arm/kernel_user_helpers.txt for details. |
| 854 | |
Russell King | f6f91b0 | 2013-07-23 18:37:00 +0100 | [diff] [blame] | 855 | However, the fixed address nature of these helpers can be used |
| 856 | by ROP (return orientated programming) authors when creating |
| 857 | exploits. |
| 858 | |
| 859 | If all of the binaries and libraries which run on your platform |
| 860 | are built specifically for your platform, and make no use of |
Nicolas Pitre | ac12450 | 2013-08-14 22:36:32 +0100 | [diff] [blame] | 861 | these helpers, then you can turn this option off to hinder |
| 862 | such exploits. However, in that case, if a binary or library |
| 863 | relying on those helpers is run, it will receive a SIGILL signal, |
| 864 | which will terminate the program. |
Russell King | f6f91b0 | 2013-07-23 18:37:00 +0100 | [diff] [blame] | 865 | |
| 866 | Say N here only if you are absolutely certain that you do not |
| 867 | need these helpers; otherwise, the safe option is to say Y. |
| 868 | |
Nathan Lynch | e5b61de | 2015-03-25 19:16:05 +0100 | [diff] [blame] | 869 | config VDSO |
| 870 | bool "Enable VDSO for acceleration of some system calls" |
Nathan Lynch | 5d38000 | 2015-04-17 21:51:38 +0100 | [diff] [blame] | 871 | depends on AEABI && MMU && CPU_V7 |
Nathan Lynch | e5b61de | 2015-03-25 19:16:05 +0100 | [diff] [blame] | 872 | default y if ARM_ARCH_TIMER |
| 873 | select GENERIC_TIME_VSYSCALL |
| 874 | help |
| 875 | Place in the process address space an ELF shared object |
| 876 | providing fast implementations of gettimeofday and |
| 877 | clock_gettime. Systems that implement the ARM architected |
| 878 | timer will receive maximum benefit. |
| 879 | |
| 880 | You must have glibc 2.22 or later for programs to seamlessly |
| 881 | take advantage of this. |
| 882 | |
Catalin Marinas | ad642d9 | 2010-06-21 15:10:07 +0100 | [diff] [blame] | 883 | config DMA_CACHE_RWFO |
| 884 | bool "Enable read/write for ownership DMA cache maintenance" |
Russell King | 3bc28c8 | 2011-01-18 13:30:33 +0000 | [diff] [blame] | 885 | depends on CPU_V6K && SMP |
Catalin Marinas | ad642d9 | 2010-06-21 15:10:07 +0100 | [diff] [blame] | 886 | default y |
| 887 | help |
| 888 | The Snoop Control Unit on ARM11MPCore does not detect the |
| 889 | cache maintenance operations and the dma_{map,unmap}_area() |
| 890 | functions may leave stale cache entries on other CPUs. By |
| 891 | enabling this option, Read or Write For Ownership in the ARMv6 |
| 892 | DMA cache maintenance functions is performed. These LDR/STR |
| 893 | instructions change the cache line state to shared or modified |
| 894 | so that the cache operation has the desired effect. |
| 895 | |
| 896 | Note that the workaround is only valid on processors that do |
| 897 | not perform speculative loads into the D-cache. For such |
| 898 | processors, if cache maintenance operations are not broadcast |
| 899 | in hardware, other workarounds are needed (e.g. cache |
| 900 | maintenance broadcasting in software via FIQ). |
| 901 | |
Catalin Marinas | 953233d | 2007-02-05 14:48:08 +0100 | [diff] [blame] | 902 | config OUTER_CACHE |
| 903 | bool |
Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 904 | |
Catalin Marinas | 319f551 | 2010-03-24 16:47:53 +0100 | [diff] [blame] | 905 | config OUTER_CACHE_SYNC |
| 906 | bool |
Russell King | f813090 | 2015-06-01 23:44:46 +0100 | [diff] [blame] | 907 | select ARM_HEAVY_MB |
Catalin Marinas | 319f551 | 2010-03-24 16:47:53 +0100 | [diff] [blame] | 908 | help |
| 909 | The outer cache has a outer_cache_fns.sync function pointer |
| 910 | that can be used to drain the write buffer of the outer cache. |
| 911 | |
Lennert Buytenhek | 99c6dc1 | 2008-06-22 22:45:04 +0200 | [diff] [blame] | 912 | config CACHE_FEROCEON_L2 |
| 913 | bool "Enable the Feroceon L2 cache controller" |
Andrew Lunn | ba364fc | 2014-07-10 23:36:21 +0200 | [diff] [blame] | 914 | depends on ARCH_MV78XX0 || ARCH_MVEBU |
Lennert Buytenhek | 99c6dc1 | 2008-06-22 22:45:04 +0200 | [diff] [blame] | 915 | default y |
Catalin Marinas | 382266a | 2007-02-05 14:48:19 +0100 | [diff] [blame] | 916 | select OUTER_CACHE |
Lennert Buytenhek | 99c6dc1 | 2008-06-22 22:45:04 +0200 | [diff] [blame] | 917 | help |
| 918 | This option enables the Feroceon L2 cache controller. |
| 919 | |
Ronen Shitrit | 4360bb4 | 2008-09-23 15:28:10 +0300 | [diff] [blame] | 920 | config CACHE_FEROCEON_L2_WRITETHROUGH |
| 921 | bool "Force Feroceon L2 cache write through" |
| 922 | depends on CACHE_FEROCEON_L2 |
Ronen Shitrit | 4360bb4 | 2008-09-23 15:28:10 +0300 | [diff] [blame] | 923 | help |
| 924 | Say Y here to use the Feroceon L2 cache in writethrough mode. |
| 925 | Unless you specifically require this, say N for writeback mode. |
| 926 | |
Dave Martin | ce5ea9f | 2011-11-29 15:56:19 +0000 | [diff] [blame] | 927 | config MIGHT_HAVE_CACHE_L2X0 |
| 928 | bool |
| 929 | help |
| 930 | This option should be selected by machines which have a L2x0 |
| 931 | or PL310 cache controller, but where its use is optional. |
| 932 | |
| 933 | The only effect of this option is to make CACHE_L2X0 and |
| 934 | related options available to the user for configuration. |
| 935 | |
| 936 | Boards or SoCs which always require the cache controller |
| 937 | support to be present should select CACHE_L2X0 directly |
| 938 | instead of this option, thus preventing the user from |
| 939 | inadvertently configuring a broken kernel. |
| 940 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 941 | config CACHE_L2X0 |
Dave Martin | ce5ea9f | 2011-11-29 15:56:19 +0000 | [diff] [blame] | 942 | bool "Enable the L2x0 outer cache controller" if MIGHT_HAVE_CACHE_L2X0 |
| 943 | default MIGHT_HAVE_CACHE_L2X0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 944 | select OUTER_CACHE |
Catalin Marinas | 23107c5 | 2010-03-24 16:48:53 +0100 | [diff] [blame] | 945 | select OUTER_CACHE_SYNC |
Catalin Marinas | ba92795 | 2008-04-18 22:43:17 +0100 | [diff] [blame] | 946 | help |
| 947 | This option enables the L2x0 PrimeCell. |
Eric Miao | 905a09d | 2008-06-06 16:34:03 +0800 | [diff] [blame] | 948 | |
Mark Rutland | b828f96 | 2016-09-02 10:35:18 +0100 | [diff] [blame] | 949 | config CACHE_L2X0_PMU |
| 950 | bool "L2x0 performance monitor support" if CACHE_L2X0 |
| 951 | depends on PERF_EVENTS |
| 952 | help |
| 953 | This option enables support for the performance monitoring features |
| 954 | of the L220 and PL310 outer cache controllers. |
| 955 | |
Russell King | a641f3a | 2014-06-19 10:19:10 +0100 | [diff] [blame] | 956 | if CACHE_L2X0 |
| 957 | |
Russell King | c0fe18b | 2014-03-16 12:12:11 +0000 | [diff] [blame] | 958 | config PL310_ERRATA_588369 |
| 959 | bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines" |
Russell King | c0fe18b | 2014-03-16 12:12:11 +0000 | [diff] [blame] | 960 | help |
| 961 | The PL310 L2 cache controller implements three types of Clean & |
| 962 | Invalidate maintenance operations: by Physical Address |
| 963 | (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). |
| 964 | They are architecturally defined to behave as the execution of a |
| 965 | clean operation followed immediately by an invalidate operation, |
| 966 | both performing to the same memory location. This functionality |
Shawn Guo | 80d3cb9 | 2014-07-08 02:59:42 +0100 | [diff] [blame] | 967 | is not correctly implemented in PL310 prior to r2p0 (fixed in r2p0) |
| 968 | as clean lines are not invalidated as a result of these operations. |
Russell King | c0fe18b | 2014-03-16 12:12:11 +0000 | [diff] [blame] | 969 | |
| 970 | config PL310_ERRATA_727915 |
| 971 | bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption" |
Russell King | c0fe18b | 2014-03-16 12:12:11 +0000 | [diff] [blame] | 972 | help |
| 973 | PL310 implements the Clean & Invalidate by Way L2 cache maintenance |
| 974 | operation (offset 0x7FC). This operation runs in background so that |
| 975 | PL310 can handle normal accesses while it is in progress. Under very |
| 976 | rare circumstances, due to this erratum, write data can be lost when |
| 977 | PL310 treats a cacheable write transaction during a Clean & |
Shawn Guo | 80d3cb9 | 2014-07-08 02:59:42 +0100 | [diff] [blame] | 978 | Invalidate by Way operation. Revisions prior to r3p1 are affected by |
| 979 | this errata (fixed in r3p1). |
Russell King | c0fe18b | 2014-03-16 12:12:11 +0000 | [diff] [blame] | 980 | |
| 981 | config PL310_ERRATA_753970 |
| 982 | bool "PL310 errata: cache sync operation may be faulty" |
Russell King | c0fe18b | 2014-03-16 12:12:11 +0000 | [diff] [blame] | 983 | help |
| 984 | This option enables the workaround for the 753970 PL310 (r3p0) erratum. |
| 985 | |
| 986 | Under some condition the effect of cache sync operation on |
| 987 | the store buffer still remains when the operation completes. |
| 988 | This means that the store buffer is always asked to drain and |
| 989 | this prevents it from merging any further writes. The workaround |
| 990 | is to replace the normal offset of cache sync operation (0x730) |
| 991 | by another offset targeting an unmapped PL310 register 0x740. |
| 992 | This has the same effect as the cache sync operation: store buffer |
| 993 | drain and waiting for all buffers empty. |
| 994 | |
| 995 | config PL310_ERRATA_769419 |
| 996 | bool "PL310 errata: no automatic Store Buffer drain" |
Russell King | c0fe18b | 2014-03-16 12:12:11 +0000 | [diff] [blame] | 997 | help |
| 998 | On revisions of the PL310 prior to r3p2, the Store Buffer does |
| 999 | not automatically drain. This can cause normal, non-cacheable |
| 1000 | writes to be retained when the memory system is idle, leading |
| 1001 | to suboptimal I/O performance for drivers using coherent DMA. |
| 1002 | This option adds a write barrier to the cpu_idle loop so that, |
| 1003 | on systems with an outer cache, the store buffer is drained |
| 1004 | explicitly. |
| 1005 | |
Russell King | a641f3a | 2014-06-19 10:19:10 +0100 | [diff] [blame] | 1006 | endif |
| 1007 | |
Lennert Buytenhek | 573a652 | 2009-11-24 19:33:52 +0200 | [diff] [blame] | 1008 | config CACHE_TAUROS2 |
| 1009 | bool "Enable the Tauros2 L2 cache controller" |
Haojian Zhuang | 3f408fa | 2010-11-24 11:54:21 +0800 | [diff] [blame] | 1010 | depends on (ARCH_DOVE || ARCH_MMP || CPU_PJ4) |
Lennert Buytenhek | 573a652 | 2009-11-24 19:33:52 +0200 | [diff] [blame] | 1011 | default y |
| 1012 | select OUTER_CACHE |
| 1013 | help |
| 1014 | This option enables the Tauros2 L2 cache controller (as |
| 1015 | found on PJ1/PJ4). |
| 1016 | |
Masahiro Yamada | e7ecbc0 | 2015-10-02 13:42:19 +0900 | [diff] [blame] | 1017 | config CACHE_UNIPHIER |
| 1018 | bool "Enable the UniPhier outer cache controller" |
| 1019 | depends on ARCH_UNIPHIER |
Masahiro Yamada | 01bf927 | 2016-10-31 14:37:13 +0100 | [diff] [blame] | 1020 | select ARM_L1_CACHE_SHIFT_7 |
Masahiro Yamada | e7ecbc0 | 2015-10-02 13:42:19 +0900 | [diff] [blame] | 1021 | select OUTER_CACHE |
| 1022 | select OUTER_CACHE_SYNC |
| 1023 | help |
| 1024 | This option enables the UniPhier outer cache (system cache) |
| 1025 | controller. |
| 1026 | |
Eric Miao | 905a09d | 2008-06-06 16:34:03 +0800 | [diff] [blame] | 1027 | config CACHE_XSC3L2 |
| 1028 | bool "Enable the L2 cache on XScale3" |
| 1029 | depends on CPU_XSC3 |
| 1030 | default y |
| 1031 | select OUTER_CACHE |
| 1032 | help |
| 1033 | This option enables the L2 cache on XScale3. |
Kirill A. Shutemov | 910a17e | 2009-09-15 10:23:53 +0100 | [diff] [blame] | 1034 | |
Russell King | 5637a12 | 2011-02-14 15:55:45 +0000 | [diff] [blame] | 1035 | config ARM_L1_CACHE_SHIFT_6 |
| 1036 | bool |
Will Deacon | a092f2b | 2012-01-20 12:01:10 +0100 | [diff] [blame] | 1037 | default y if CPU_V7 |
Russell King | 5637a12 | 2011-02-14 15:55:45 +0000 | [diff] [blame] | 1038 | help |
| 1039 | Setting ARM L1 cache line size to 64 Bytes. |
| 1040 | |
Masahiro Yamada | 01bf927 | 2016-10-31 14:37:13 +0100 | [diff] [blame] | 1041 | config ARM_L1_CACHE_SHIFT_7 |
| 1042 | bool |
| 1043 | help |
| 1044 | Setting ARM L1 cache line size to 128 Bytes. |
| 1045 | |
Kirill A. Shutemov | 910a17e | 2009-09-15 10:23:53 +0100 | [diff] [blame] | 1046 | config ARM_L1_CACHE_SHIFT |
| 1047 | int |
Masahiro Yamada | 01bf927 | 2016-10-31 14:37:13 +0100 | [diff] [blame] | 1048 | default 7 if ARM_L1_CACHE_SHIFT_7 |
Kukjin Kim | d6d502f | 2010-02-22 00:02:59 +0100 | [diff] [blame] | 1049 | default 6 if ARM_L1_CACHE_SHIFT_6 |
Kirill A. Shutemov | 910a17e | 2009-09-15 10:23:53 +0100 | [diff] [blame] | 1050 | default 5 |
Russell King | 47ab0de | 2010-05-15 11:02:43 +0100 | [diff] [blame] | 1051 | |
| 1052 | config ARM_DMA_MEM_BUFFERABLE |
Vladimir Murzin | 1b11d39 | 2017-05-24 11:24:31 +0100 | [diff] [blame] | 1053 | bool "Use non-cacheable memory for DMA" if (CPU_V6 || CPU_V6K || CPU_V7M) && !CPU_V7 |
| 1054 | default y if CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M |
Russell King | 47ab0de | 2010-05-15 11:02:43 +0100 | [diff] [blame] | 1055 | help |
| 1056 | Historically, the kernel has used strongly ordered mappings to |
| 1057 | provide DMA coherent memory. With the advent of ARMv7, mapping |
| 1058 | memory with differing types results in unpredictable behaviour, |
| 1059 | so on these CPUs, this option is forced on. |
| 1060 | |
| 1061 | Multiple mappings with differing attributes is also unpredictable |
| 1062 | on ARMv6 CPUs, but since they do not have aggressive speculative |
| 1063 | prefetch, no harm appears to occur. |
| 1064 | |
| 1065 | However, drivers may be missing the necessary barriers for ARMv6, |
| 1066 | and therefore turning this on may result in unpredictable driver |
| 1067 | behaviour. Therefore, we offer this as an option. |
| 1068 | |
Vladimir Murzin | 1b11d39 | 2017-05-24 11:24:31 +0100 | [diff] [blame] | 1069 | On some of the beefier ARMv7-M machines (with DMA and write |
| 1070 | buffers) you likely want this enabled, while those that |
| 1071 | didn't need it until now also won't need it in the future. |
| 1072 | |
Russell King | 47ab0de | 2010-05-15 11:02:43 +0100 | [diff] [blame] | 1073 | You are recommended say 'Y' here and debug any affected drivers. |
Russell King | ac1d426 | 2010-05-17 17:24:04 +0100 | [diff] [blame] | 1074 | |
Russell King | f813090 | 2015-06-01 23:44:46 +0100 | [diff] [blame] | 1075 | config ARM_HEAVY_MB |
| 1076 | bool |
| 1077 | |
Ben Dooks | d10d2d4 | 2013-02-01 09:41:37 +0000 | [diff] [blame] | 1078 | config ARCH_SUPPORTS_BIG_ENDIAN |
| 1079 | bool |
| 1080 | help |
| 1081 | This option specifies the architecture can support big endian |
| 1082 | operation. |
Kees Cook | 1e6b481 | 2014-04-03 17:28:11 -0700 | [diff] [blame] | 1083 | |
Kees Cook | 25362dc | 2016-01-26 01:19:36 +0100 | [diff] [blame] | 1084 | config DEBUG_ALIGN_RODATA |
| 1085 | bool "Make rodata strictly non-executable" |
Laura Abbott | 0f5bf6d | 2017-02-06 16:31:58 -0800 | [diff] [blame] | 1086 | depends on STRICT_KERNEL_RWX |
Kees Cook | 80d6b0c | 2014-04-03 13:29:50 -0700 | [diff] [blame] | 1087 | default y |
| 1088 | help |
Kees Cook | 25362dc | 2016-01-26 01:19:36 +0100 | [diff] [blame] | 1089 | If this is set, rodata will be made explicitly non-executable. This |
| 1090 | provides protection on the rare chance that attackers might find and |
| 1091 | use ROP gadgets that exist in the rodata section. This adds an |
| 1092 | additional section-aligned split of rodata from kernel text so it |
| 1093 | can be made explicitly non-executable. This padding may waste memory |
| 1094 | space to gain the additional protection. |