blob: fd9077a74fce9b50b3860891f4b5a229eeebca92 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001# SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002comment "Processor Type"
3
Linus Torvalds1da177e2005-04-16 15:20:36 -07004# Select CPU types depending on the architecture selected. This selects
5# which CPUs we support in the kernel image, and the compiler instruction
6# optimiser behaviour.
7
Hyok S. Choi07e0da72006-09-26 17:37:36 +09008# ARM7TDMI
9config CPU_ARM7TDMI
Arnd Bergmannc32b7652015-05-26 15:40:16 +010010 bool
Russell King6b237a32006-09-27 17:44:39 +010011 depends on !MMU
Hyok S. Choi07e0da72006-09-26 17:37:36 +090012 select CPU_32v4T
13 select CPU_ABRT_LV4T
14 select CPU_CACHE_V4
Russell Kingb1b3f492012-10-06 17:12:25 +010015 select CPU_PABRT_LEGACY
Hyok S. Choi07e0da72006-09-26 17:37:36 +090016 help
17 A 32-bit RISC microprocessor based on the ARM7 processor core
18 which has no memory control unit and cache.
19
20 Say Y if you want support for the ARM7TDMI processor.
21 Otherwise, say N.
22
Linus Torvalds1da177e2005-04-16 15:20:36 -070023# ARM720T
24config CPU_ARM720T
Arnd Bergmann17d44d72015-11-25 17:32:21 +010025 bool
Lennert Buytenhek260e98e2006-08-28 12:51:20 +010026 select CPU_32v4T
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 select CPU_ABRT_LV4T
28 select CPU_CACHE_V4
29 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +010030 select CPU_COPY_V4WT if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +010031 select CPU_CP15_MMU
32 select CPU_PABRT_LEGACY
Russell Kingc466bda2017-02-09 12:00:16 +000033 select CPU_THUMB_CAPABLE
Hyok S. Choif9c21a62006-06-21 22:26:29 +010034 select CPU_TLB_V4WT if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -070035 help
36 A 32-bit RISC processor with 8kByte Cache, Write Buffer and
37 MMU built around an ARM7TDMI core.
38
39 Say Y if you want support for the ARM720T processor.
40 Otherwise, say N.
41
Hyok S. Choib731c312006-09-26 17:37:50 +090042# ARM740T
43config CPU_ARM740T
Arnd Bergmann17d44d72015-11-25 17:32:21 +010044 bool
Russell King6b237a32006-09-27 17:44:39 +010045 depends on !MMU
Hyok S. Choib731c312006-09-26 17:37:50 +090046 select CPU_32v4T
47 select CPU_ABRT_LV4T
Will Deacon82d9b0d2013-01-15 12:07:40 +000048 select CPU_CACHE_V4
Hyok S. Choib731c312006-09-26 17:37:50 +090049 select CPU_CP15_MPU
Russell Kingb1b3f492012-10-06 17:12:25 +010050 select CPU_PABRT_LEGACY
Russell Kingc466bda2017-02-09 12:00:16 +000051 select CPU_THUMB_CAPABLE
Hyok S. Choib731c312006-09-26 17:37:50 +090052 help
53 A 32-bit RISC processor with 8KB cache or 4KB variants,
54 write buffer and MPU(Protection Unit) built around
55 an ARM7TDMI core.
56
57 Say Y if you want support for the ARM740T processor.
58 Otherwise, say N.
59
Hyok S. Choi43f5f012006-09-26 17:38:05 +090060# ARM9TDMI
61config CPU_ARM9TDMI
Arnd Bergmannc32b7652015-05-26 15:40:16 +010062 bool
Russell King6b237a32006-09-27 17:44:39 +010063 depends on !MMU
Hyok S. Choi43f5f012006-09-26 17:38:05 +090064 select CPU_32v4T
Hyok S. Choi0f45d7f2006-09-28 21:46:16 +090065 select CPU_ABRT_NOMMU
Hyok S. Choi43f5f012006-09-26 17:38:05 +090066 select CPU_CACHE_V4
Russell Kingb1b3f492012-10-06 17:12:25 +010067 select CPU_PABRT_LEGACY
Hyok S. Choi43f5f012006-09-26 17:38:05 +090068 help
69 A 32-bit RISC microprocessor based on the ARM9 processor core
70 which has no memory control unit and cache.
71
72 Say Y if you want support for the ARM9TDMI processor.
73 Otherwise, say N.
74
Linus Torvalds1da177e2005-04-16 15:20:36 -070075# ARM920T
76config CPU_ARM920T
Arnd Bergmann17d44d72015-11-25 17:32:21 +010077 bool
Lennert Buytenhek260e98e2006-08-28 12:51:20 +010078 select CPU_32v4T
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 select CPU_ABRT_EV4T
80 select CPU_CACHE_V4WT
81 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +010082 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +010083 select CPU_CP15_MMU
84 select CPU_PABRT_LEGACY
Russell Kingc466bda2017-02-09 12:00:16 +000085 select CPU_THUMB_CAPABLE
Hyok S. Choif9c21a62006-06-21 22:26:29 +010086 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 help
88 The ARM920T is licensed to be produced by numerous vendors,
Hartley Sweetenc768e672009-10-21 02:27:01 +010089 and is used in the Cirrus EP93xx and the Samsung S3C2410.
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
91 Say Y if you want support for the ARM920T processor.
92 Otherwise, say N.
93
94# ARM922T
95config CPU_ARM922T
Arnd Bergmann17d44d72015-11-25 17:32:21 +010096 bool
Lennert Buytenhek260e98e2006-08-28 12:51:20 +010097 select CPU_32v4T
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 select CPU_ABRT_EV4T
99 select CPU_CACHE_V4WT
100 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100101 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100102 select CPU_CP15_MMU
103 select CPU_PABRT_LEGACY
Russell Kingc466bda2017-02-09 12:00:16 +0000104 select CPU_THUMB_CAPABLE
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100105 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 help
107 The ARM922T is a version of the ARM920T, but with smaller
108 instruction and data caches. It is used in Altera's
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100109 Excalibur XA device family and Micrel's KS8695 Centaur.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110
111 Say Y if you want support for the ARM922T processor.
112 Otherwise, say N.
113
114# ARM925T
115config CPU_ARM925T
Arnd Bergmann17d44d72015-11-25 17:32:21 +0100116 bool
Lennert Buytenhek260e98e2006-08-28 12:51:20 +0100117 select CPU_32v4T
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 select CPU_ABRT_EV4T
119 select CPU_CACHE_V4WT
120 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100121 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100122 select CPU_CP15_MMU
123 select CPU_PABRT_LEGACY
Russell Kingc466bda2017-02-09 12:00:16 +0000124 select CPU_THUMB_CAPABLE
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100125 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 help
127 The ARM925T is a mix between the ARM920T and ARM926T, but with
128 different instruction and data caches. It is used in TI's OMAP
129 device family.
130
131 Say Y if you want support for the ARM925T processor.
132 Otherwise, say N.
133
134# ARM926T
135config CPU_ARM926T
Arnd Bergmann17d44d72015-11-25 17:32:21 +0100136 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 select CPU_32v5
138 select CPU_ABRT_EV5TJ
139 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100140 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100141 select CPU_CP15_MMU
142 select CPU_PABRT_LEGACY
Russell Kingc466bda2017-02-09 12:00:16 +0000143 select CPU_THUMB_CAPABLE
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100144 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 help
146 This is a variant of the ARM920. It has slightly different
147 instruction sequences for cache and TLB operations. Curiously,
148 there is no documentation on it at the ARM corporate website.
149
150 Say Y if you want support for the ARM926T processor.
151 Otherwise, say N.
152
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200153# FA526
154config CPU_FA526
155 bool
156 select CPU_32v4
157 select CPU_ABRT_EV4
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200158 select CPU_CACHE_FA
Russell Kingb1b3f492012-10-06 17:12:25 +0100159 select CPU_CACHE_VIVT
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200160 select CPU_COPY_FA if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100161 select CPU_CP15_MMU
162 select CPU_PABRT_LEGACY
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200163 select CPU_TLB_FA if MMU
164 help
165 The FA526 is a version of the ARMv4 compatible processor with
166 Branch Target Buffer, Unified TLB and cache line size 16.
167
168 Say Y if you want support for the FA526 processor.
169 Otherwise, say N.
170
Hyok S. Choid60674e2006-09-26 17:38:18 +0900171# ARM940T
172config CPU_ARM940T
Arnd Bergmann17d44d72015-11-25 17:32:21 +0100173 bool
Russell King6b237a32006-09-27 17:44:39 +0100174 depends on !MMU
Hyok S. Choid60674e2006-09-26 17:38:18 +0900175 select CPU_32v4T
Hyok S. Choi0f45d7f2006-09-28 21:46:16 +0900176 select CPU_ABRT_NOMMU
Hyok S. Choid60674e2006-09-26 17:38:18 +0900177 select CPU_CACHE_VIVT
178 select CPU_CP15_MPU
Russell Kingb1b3f492012-10-06 17:12:25 +0100179 select CPU_PABRT_LEGACY
Russell Kingc466bda2017-02-09 12:00:16 +0000180 select CPU_THUMB_CAPABLE
Hyok S. Choid60674e2006-09-26 17:38:18 +0900181 help
182 ARM940T is a member of the ARM9TDMI family of general-
Matt LaPlante3cb2fcc2006-11-30 05:22:59 +0100183 purpose microprocessors with MPU and separate 4KB
Hyok S. Choid60674e2006-09-26 17:38:18 +0900184 instruction and 4KB data cases, each with a 4-word line
185 length.
186
187 Say Y if you want support for the ARM940T processor.
188 Otherwise, say N.
189
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900190# ARM946E-S
191config CPU_ARM946E
Arnd Bergmann17d44d72015-11-25 17:32:21 +0100192 bool
Russell King6b237a32006-09-27 17:44:39 +0100193 depends on !MMU
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900194 select CPU_32v5
Hyok S. Choi0f45d7f2006-09-28 21:46:16 +0900195 select CPU_ABRT_NOMMU
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900196 select CPU_CACHE_VIVT
197 select CPU_CP15_MPU
Russell Kingb1b3f492012-10-06 17:12:25 +0100198 select CPU_PABRT_LEGACY
Russell Kingc466bda2017-02-09 12:00:16 +0000199 select CPU_THUMB_CAPABLE
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900200 help
201 ARM946E-S is a member of the ARM9E-S family of high-
202 performance, 32-bit system-on-chip processor solutions.
203 The TCM and ARMv5TE 32-bit instruction set is supported.
204
205 Say Y if you want support for the ARM946E-S processor.
206 Otherwise, say N.
207
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208# ARM1020 - needs validating
209config CPU_ARM1020
Arnd Bergmann17d44d72015-11-25 17:32:21 +0100210 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 select CPU_32v5
212 select CPU_ABRT_EV4T
213 select CPU_CACHE_V4WT
214 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100215 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100216 select CPU_CP15_MMU
217 select CPU_PABRT_LEGACY
Russell Kingc466bda2017-02-09 12:00:16 +0000218 select CPU_THUMB_CAPABLE
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100219 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 help
221 The ARM1020 is the 32K cached version of the ARM10 processor,
222 with an addition of a floating-point unit.
223
224 Say Y if you want support for the ARM1020 processor.
225 Otherwise, say N.
226
227# ARM1020E - needs validating
228config CPU_ARM1020E
Arnd Bergmann17d44d72015-11-25 17:32:21 +0100229 bool
Russell Kingb1b3f492012-10-06 17:12:25 +0100230 depends on n
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 select CPU_32v5
232 select CPU_ABRT_EV4T
233 select CPU_CACHE_V4WT
234 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100235 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100236 select CPU_CP15_MMU
237 select CPU_PABRT_LEGACY
Russell Kingc466bda2017-02-09 12:00:16 +0000238 select CPU_THUMB_CAPABLE
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100239 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240
241# ARM1022E
242config CPU_ARM1022
Arnd Bergmann17d44d72015-11-25 17:32:21 +0100243 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 select CPU_32v5
245 select CPU_ABRT_EV4T
246 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100247 select CPU_COPY_V4WB if MMU # can probably do better
Russell Kingb1b3f492012-10-06 17:12:25 +0100248 select CPU_CP15_MMU
249 select CPU_PABRT_LEGACY
Russell Kingc466bda2017-02-09 12:00:16 +0000250 select CPU_THUMB_CAPABLE
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100251 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 help
253 The ARM1022E is an implementation of the ARMv5TE architecture
254 based upon the ARM10 integer core with a 16KiB L1 Harvard cache,
255 embedded trace macrocell, and a floating-point unit.
256
257 Say Y if you want support for the ARM1022E processor.
258 Otherwise, say N.
259
260# ARM1026EJ-S
261config CPU_ARM1026
Arnd Bergmann17d44d72015-11-25 17:32:21 +0100262 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263 select CPU_32v5
264 select CPU_ABRT_EV5T # But need Jazelle, but EV5TJ ignores bit 10
265 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100266 select CPU_COPY_V4WB if MMU # can probably do better
Russell Kingb1b3f492012-10-06 17:12:25 +0100267 select CPU_CP15_MMU
268 select CPU_PABRT_LEGACY
Russell Kingc466bda2017-02-09 12:00:16 +0000269 select CPU_THUMB_CAPABLE
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100270 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 help
272 The ARM1026EJ-S is an implementation of the ARMv5TEJ architecture
273 based upon the ARM10 integer core.
274
275 Say Y if you want support for the ARM1026EJ-S processor.
276 Otherwise, say N.
277
278# SA110
279config CPU_SA110
Arnd Bergmannfa04e202014-02-26 17:39:12 +0100280 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 select CPU_32v3 if ARCH_RPC
282 select CPU_32v4 if !ARCH_RPC
283 select CPU_ABRT_EV4
284 select CPU_CACHE_V4WB
285 select CPU_CACHE_VIVT
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100286 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100287 select CPU_CP15_MMU
288 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100289 select CPU_TLB_V4WB if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 help
291 The Intel StrongARM(R) SA-110 is a 32-bit microprocessor and
292 is available at five speeds ranging from 100 MHz to 233 MHz.
293 More information is available at
294 <http://developer.intel.com/design/strong/sa110.htm>.
295
296 Say Y if you want support for the SA-110 processor.
297 Otherwise, say N.
298
299# SA1100
300config CPU_SA1100
301 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 select CPU_32v4
303 select CPU_ABRT_EV4
304 select CPU_CACHE_V4WB
305 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900306 select CPU_CP15_MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100307 select CPU_PABRT_LEGACY
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100308 select CPU_TLB_V4WB if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
310# XScale
311config CPU_XSCALE
312 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 select CPU_32v5
314 select CPU_ABRT_EV5T
315 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900316 select CPU_CP15_MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100317 select CPU_PABRT_LEGACY
Russell Kingc466bda2017-02-09 12:00:16 +0000318 select CPU_THUMB_CAPABLE
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100319 select CPU_TLB_V4WBI if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100321# XScale Core Version 3
322config CPU_XSC3
323 bool
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100324 select CPU_32v5
325 select CPU_ABRT_EV5T
326 select CPU_CACHE_VIVT
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900327 select CPU_CP15_MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100328 select CPU_PABRT_LEGACY
Russell Kingc466bda2017-02-09 12:00:16 +0000329 select CPU_THUMB_CAPABLE
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100330 select CPU_TLB_V4WBI if MMU
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100331 select IO_36
332
Eric Miao49cbe782009-01-20 14:15:18 +0800333# Marvell PJ1 (Mohawk)
334config CPU_MOHAWK
335 bool
336 select CPU_32v5
337 select CPU_ABRT_EV5T
Eric Miao49cbe782009-01-20 14:15:18 +0800338 select CPU_CACHE_VIVT
Eric Miao49cbe782009-01-20 14:15:18 +0800339 select CPU_COPY_V4WB if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100340 select CPU_CP15_MMU
341 select CPU_PABRT_LEGACY
Russell Kingc466bda2017-02-09 12:00:16 +0000342 select CPU_THUMB_CAPABLE
Russell Kingb1b3f492012-10-06 17:12:25 +0100343 select CPU_TLB_V4WBI if MMU
Eric Miao49cbe782009-01-20 14:15:18 +0800344
Assaf Hoffmane50d6402007-10-23 15:14:41 -0400345# Feroceon
346config CPU_FEROCEON
347 bool
Assaf Hoffmane50d6402007-10-23 15:14:41 -0400348 select CPU_32v5
349 select CPU_ABRT_EV5T
350 select CPU_CACHE_VIVT
Lennert Buytenhek0ed15072008-04-24 01:31:45 -0400351 select CPU_COPY_FEROCEON if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100352 select CPU_CP15_MMU
353 select CPU_PABRT_LEGACY
Russell Kingc466bda2017-02-09 12:00:16 +0000354 select CPU_THUMB_CAPABLE
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200355 select CPU_TLB_FEROCEON if MMU
Assaf Hoffmane50d6402007-10-23 15:14:41 -0400356
Tzachi Perelsteind910a0a2007-11-06 10:35:40 +0200357config CPU_FEROCEON_OLD_ID
358 bool "Accept early Feroceon cores with an ARM926 ID"
359 depends on CPU_FEROCEON && !CPU_ARM926T
360 default y
361 help
362 This enables the usage of some old Feroceon cores
363 for which the CPU ID is equal to the ARM926 ID.
364 Relevant for Feroceon-1850 and early Feroceon-2850.
365
Haojian Zhuanga4553352010-11-24 11:54:19 +0800366# Marvell PJ4
367config CPU_PJ4
368 bool
Haojian Zhuanga4553352010-11-24 11:54:19 +0800369 select ARM_THUMBEE
Russell Kingb1b3f492012-10-06 17:12:25 +0100370 select CPU_V7
Haojian Zhuanga4553352010-11-24 11:54:19 +0800371
Gregory CLEMENTde490192012-10-03 11:58:07 +0200372config CPU_PJ4B
373 bool
374 select CPU_V7
375
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376# ARMv6
377config CPU_V6
Arnd Bergmann17d44d72015-11-25 17:32:21 +0100378 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 select CPU_32v6
380 select CPU_ABRT_EV6
381 select CPU_CACHE_V6
382 select CPU_CACHE_VIPT
Russell Kingb1b3f492012-10-06 17:12:25 +0100383 select CPU_COPY_V6 if MMU
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900384 select CPU_CP15_MMU
Catalin Marinas7b4c9652007-07-20 11:42:57 +0100385 select CPU_HAS_ASID if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100386 select CPU_PABRT_V6
Russell Kingc466bda2017-02-09 12:00:16 +0000387 select CPU_THUMB_CAPABLE
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100388 select CPU_TLB_V6 if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389
Russell King4a5f79e2005-11-03 15:48:21 +0000390# ARMv6k
Russell Kinge399b1a2011-01-17 15:08:32 +0000391config CPU_V6K
Arnd Bergmann17d44d72015-11-25 17:32:21 +0100392 bool
Russell Kinge399b1a2011-01-17 15:08:32 +0000393 select CPU_32v6
Russell King60799c62011-01-15 16:25:04 +0000394 select CPU_32v6K
Russell Kinge399b1a2011-01-17 15:08:32 +0000395 select CPU_ABRT_EV6
Russell Kinge399b1a2011-01-17 15:08:32 +0000396 select CPU_CACHE_V6
397 select CPU_CACHE_VIPT
Russell Kingb1b3f492012-10-06 17:12:25 +0100398 select CPU_COPY_V6 if MMU
Russell Kinge399b1a2011-01-17 15:08:32 +0000399 select CPU_CP15_MMU
400 select CPU_HAS_ASID if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100401 select CPU_PABRT_V6
Russell Kingc466bda2017-02-09 12:00:16 +0000402 select CPU_THUMB_CAPABLE
Russell Kinge399b1a2011-01-17 15:08:32 +0000403 select CPU_TLB_V6 if MMU
Russell King4a5f79e2005-11-03 15:48:21 +0000404
Catalin Marinas23688e92007-05-08 22:45:26 +0100405# ARMv7
406config CPU_V7
Arnd Bergmann17d44d72015-11-25 17:32:21 +0100407 bool
Russell King15490ef2011-02-09 16:33:46 +0000408 select CPU_32v6K
Catalin Marinas23688e92007-05-08 22:45:26 +0100409 select CPU_32v7
410 select CPU_ABRT_EV7
411 select CPU_CACHE_V7
412 select CPU_CACHE_VIPT
Russell Kingb1b3f492012-10-06 17:12:25 +0100413 select CPU_COPY_V6 if MMU
Jonathan Austin66567612012-07-12 14:38:46 +0100414 select CPU_CP15_MMU if MMU
415 select CPU_CP15_MPU if !MMU
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100416 select CPU_HAS_ASID if MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100417 select CPU_PABRT_V7
Russell Kingc466bda2017-02-09 12:00:16 +0000418 select CPU_THUMB_CAPABLE
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +0100419 select CPU_TLB_V7 if MMU
Catalin Marinas23688e92007-05-08 22:45:26 +0100420
Uwe Kleine-König4477ca42013-03-21 21:02:37 +0100421# ARMv7M
422config CPU_V7M
423 bool
424 select CPU_32v7M
425 select CPU_ABRT_NOMMU
Jonathan Austinbc0ee9d2016-08-30 17:31:22 +0100426 select CPU_CACHE_V7M
Uwe Kleine-König4477ca42013-03-21 21:02:37 +0100427 select CPU_CACHE_NOP
428 select CPU_PABRT_LEGACY
429 select CPU_THUMBONLY
430
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +0100431config CPU_THUMBONLY
432 bool
Russell Kingc466bda2017-02-09 12:00:16 +0000433 select CPU_THUMB_CAPABLE
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +0100434 # There are no CPUs available with MMU that don't implement an ARM ISA:
435 depends on !MMU
436 help
437 Select this if your CPU doesn't support the 32 bit ARM instructions.
438
Russell Kingc466bda2017-02-09 12:00:16 +0000439config CPU_THUMB_CAPABLE
440 bool
441 help
442 Select this if your CPU can support Thumb mode.
443
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444# Figure out what processor architecture version we should be using.
445# This defines the compiler instruction set which depends on the machine type.
446config CPU_32v3
447 bool
Russell King8762df42011-01-17 15:53:56 +0000448 select CPU_USE_DOMAINS if MMU
Russell Kingf6f91b02013-07-23 18:37:00 +0100449 select NEED_KUSER_HELPERS
Russell King51aaf812014-04-22 22:26:27 +0100450 select TLS_REG_EMUL if SMP || !MMU
Zhaoxiu Zengfff7fb02016-05-20 17:03:57 -0700451 select CPU_NO_EFFICIENT_FFS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
453config CPU_32v4
454 bool
Russell King8762df42011-01-17 15:53:56 +0000455 select CPU_USE_DOMAINS if MMU
Russell Kingf6f91b02013-07-23 18:37:00 +0100456 select NEED_KUSER_HELPERS
Russell King51aaf812014-04-22 22:26:27 +0100457 select TLS_REG_EMUL if SMP || !MMU
Zhaoxiu Zengfff7fb02016-05-20 17:03:57 -0700458 select CPU_NO_EFFICIENT_FFS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459
Lennert Buytenhek260e98e2006-08-28 12:51:20 +0100460config CPU_32v4T
461 bool
Russell King8762df42011-01-17 15:53:56 +0000462 select CPU_USE_DOMAINS if MMU
Russell Kingf6f91b02013-07-23 18:37:00 +0100463 select NEED_KUSER_HELPERS
Russell King51aaf812014-04-22 22:26:27 +0100464 select TLS_REG_EMUL if SMP || !MMU
Zhaoxiu Zengfff7fb02016-05-20 17:03:57 -0700465 select CPU_NO_EFFICIENT_FFS
Lennert Buytenhek260e98e2006-08-28 12:51:20 +0100466
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467config CPU_32v5
468 bool
Russell King8762df42011-01-17 15:53:56 +0000469 select CPU_USE_DOMAINS if MMU
Russell Kingf6f91b02013-07-23 18:37:00 +0100470 select NEED_KUSER_HELPERS
Russell King51aaf812014-04-22 22:26:27 +0100471 select TLS_REG_EMUL if SMP || !MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472
473config CPU_32v6
474 bool
Russell Kingb1b3f492012-10-06 17:12:25 +0100475 select TLS_REG_EMUL if !CPU_32v6K && !MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476
Russell Kinge399b1a2011-01-17 15:08:32 +0000477config CPU_32v6K
Russell King60799c62011-01-15 16:25:04 +0000478 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479
Catalin Marinas23688e92007-05-08 22:45:26 +0100480config CPU_32v7
481 bool
482
Uwe Kleine-König4477ca42013-03-21 21:02:37 +0100483config CPU_32v7M
484 bool
485
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486# The abort model
Hyok S. Choi0f45d7f2006-09-28 21:46:16 +0900487config CPU_ABRT_NOMMU
488 bool
489
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490config CPU_ABRT_EV4
491 bool
492
493config CPU_ABRT_EV4T
494 bool
495
496config CPU_ABRT_LV4T
497 bool
498
499config CPU_ABRT_EV5T
500 bool
501
502config CPU_ABRT_EV5TJ
503 bool
504
505config CPU_ABRT_EV6
506 bool
507
Catalin Marinas23688e92007-05-08 22:45:26 +0100508config CPU_ABRT_EV7
509 bool
510
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100511config CPU_PABRT_LEGACY
Paul Brook48d79272008-04-18 22:43:07 +0100512 bool
513
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100514config CPU_PABRT_V6
515 bool
516
517config CPU_PABRT_V7
Paul Brook48d79272008-04-18 22:43:07 +0100518 bool
519
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520# The cache model
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521config CPU_CACHE_V4
522 bool
523
524config CPU_CACHE_V4WT
525 bool
526
527config CPU_CACHE_V4WB
528 bool
529
530config CPU_CACHE_V6
531 bool
532
Catalin Marinas23688e92007-05-08 22:45:26 +0100533config CPU_CACHE_V7
534 bool
535
Uwe Kleine-König4477ca42013-03-21 21:02:37 +0100536config CPU_CACHE_NOP
537 bool
538
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539config CPU_CACHE_VIVT
540 bool
541
542config CPU_CACHE_VIPT
543 bool
544
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200545config CPU_CACHE_FA
546 bool
547
Jonathan Austinbc0ee9d2016-08-30 17:31:22 +0100548config CPU_CACHE_V7M
549 bool
550
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100551if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552# The copy-page model
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553config CPU_COPY_V4WT
554 bool
555
556config CPU_COPY_V4WB
557 bool
558
Lennert Buytenhek0ed15072008-04-24 01:31:45 -0400559config CPU_COPY_FEROCEON
560 bool
561
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200562config CPU_COPY_FA
563 bool
564
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565config CPU_COPY_V6
566 bool
567
568# This selects the TLB model
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569config CPU_TLB_V4WT
570 bool
571 help
572 ARM Architecture Version 4 TLB with writethrough cache.
573
574config CPU_TLB_V4WB
575 bool
576 help
577 ARM Architecture Version 4 TLB with writeback cache.
578
579config CPU_TLB_V4WBI
580 bool
581 help
582 ARM Architecture Version 4 TLB with writeback cache and invalidate
583 instruction cache entry.
584
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200585config CPU_TLB_FEROCEON
586 bool
587 help
588 Feroceon TLB (v4wbi with non-outer-cachable page table walks).
589
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200590config CPU_TLB_FA
591 bool
592 help
593 Faraday ARM FA526 architecture, unified TLB with writeback cache
594 and invalidate instruction cache entry. Branch target buffer is
595 also supported.
596
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597config CPU_TLB_V6
598 bool
599
Catalin Marinas2ccdd1e2007-05-18 11:25:31 +0100600config CPU_TLB_V7
601 bool
602
Dave Estese220ba62009-08-11 17:58:49 -0400603config VERIFY_PERMISSION_FAULT
604 bool
Hyok S. Choif9c21a62006-06-21 22:26:29 +0100605endif
606
Russell King516793c2007-05-17 10:19:23 +0100607config CPU_HAS_ASID
608 bool
609 help
610 This indicates whether the CPU has the ASID register; used to
611 tag TLB and possibly cache entries.
612
Hyok S. Choifefdaa02006-09-26 17:36:37 +0900613config CPU_CP15
614 bool
615 help
616 Processor has the CP15 register.
617
618config CPU_CP15_MMU
619 bool
620 select CPU_CP15
621 help
622 Processor has the CP15 register, which has MMU related registers.
623
624config CPU_CP15_MPU
625 bool
626 select CPU_CP15
627 help
628 Processor has the CP15 register, which has MPU related registers.
629
Catalin Marinas247055a2010-09-13 16:03:21 +0100630config CPU_USE_DOMAINS
631 bool
Catalin Marinas247055a2010-09-13 16:03:21 +0100632 help
633 This option enables or disables the use of domain switching
634 via the set_fs() function.
635
Maxime Coquelin stm326b1814c2015-04-10 09:46:46 +0100636config CPU_V7M_NUM_IRQ
637 int "Number of external interrupts connected to the NVIC"
638 depends on CPU_V7M
639 default 90 if ARCH_STM32
640 default 38 if ARCH_EFM32
Stefan Agner45b0fa02015-05-20 00:16:46 +0100641 default 112 if SOC_VF610
Maxime Coquelin stm326b1814c2015-04-10 09:46:46 +0100642 default 240
643 help
644 This option indicates the number of interrupts connected to the NVIC.
645 The value can be larger than the real number of interrupts supported
646 by the system, but must not be lower.
647 The default value is 240, corresponding to the maximum number of
648 interrupts supported by the NVIC on Cortex-M family.
649
650 If unsure, keep default value.
651
Lennert Buytenhek23bdf862006-03-28 21:00:40 +0100652#
653# CPU supports 36-bit I/O
654#
655config IO_36
656 bool
657
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658comment "Processor Features"
659
Catalin Marinas497b7e92011-11-22 17:30:32 +0000660config ARM_LPAE
661 bool "Support for the Large Physical Address Extension"
Catalin Marinas08a183f2012-02-14 16:33:27 +0100662 depends on MMU && CPU_32v7 && !CPU_32v6 && !CPU_32v5 && \
663 !CPU_32v4 && !CPU_32v3
Catalin Marinas497b7e92011-11-22 17:30:32 +0000664 help
665 Say Y if you have an ARMv7 processor supporting the LPAE page
666 table format and you would like to access memory beyond the
667 4GB limit. The resulting kernel image will not run on
668 processors without the LPA extension.
669
670 If unsure, say N.
671
Russell Kingd8dc7fb2015-04-04 16:58:38 +0100672config ARM_PV_FIXUP
673 def_bool y
674 depends on ARM_LPAE && ARM_PATCH_PHYS_VIRT && ARCH_KEYSTONE
675
Catalin Marinas497b7e92011-11-22 17:30:32 +0000676config ARCH_PHYS_ADDR_T_64BIT
677 def_bool ARM_LPAE
678
679config ARCH_DMA_ADDR_T_64BIT
680 bool
681
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682config ARM_THUMB
Russell King1515b182017-05-19 16:35:56 +0100683 bool "Support Thumb user binaries" if !CPU_THUMBONLY && EXPERT
Russell Kingc466bda2017-02-09 12:00:16 +0000684 depends on CPU_THUMB_CAPABLE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 default y
686 help
687 Say Y if you want to include kernel support for running user space
688 Thumb binaries.
689
690 The Thumb instruction set is a compressed form of the standard ARM
691 instruction set resulting in smaller binaries at the expense of
692 slightly less efficient code.
693
Russell King1515b182017-05-19 16:35:56 +0100694 If this option is disabled, and you run userspace that switches to
695 Thumb mode, signal handling will not work correctly, resulting in
696 segmentation faults or illegal instruction aborts.
697
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 If you don't know what this all is, saying Y is a safe choice.
699
Catalin Marinasd7f864b2008-04-18 22:43:06 +0100700config ARM_THUMBEE
701 bool "Enable ThumbEE CPU extension"
702 depends on CPU_V7
703 help
704 Say Y here if you have a CPU with the ThumbEE extension and code to
705 make use of it. Say N for code that can run on CPUs without ThumbEE.
706
Dave Martin5b6728d2012-02-17 16:54:28 +0000707config ARM_VIRT_EXT
Will Deacon651134b2013-01-09 14:29:33 +0000708 bool
709 depends on MMU
710 default y if CPU_V7
Dave Martin5b6728d2012-02-17 16:54:28 +0000711 help
712 Enable the kernel to make use of the ARM Virtualization
713 Extensions to install hypervisors without run-time firmware
714 assistance.
715
716 A compliant bootloader is required in order to make maximum
717 use of this feature. Refer to Documentation/arm/Booting for
718 details.
719
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100720config SWP_EMULATE
Russell Kinga11dd732014-07-04 14:44:36 +0100721 bool "Emulate SWP/SWPB instructions" if !SMP
Will Deaconb6ccb982014-02-07 19:12:27 +0100722 depends on CPU_V7
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100723 default y if SMP
Russell Kingb1b3f492012-10-06 17:12:25 +0100724 select HAVE_PROC_CPU if PROC_FS
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100725 help
726 ARMv6 architecture deprecates use of the SWP/SWPB instructions.
727 ARMv7 multiprocessing extensions introduce the ability to disable
728 these instructions, triggering an undefined instruction exception
729 when executed. Say Y here to enable software emulation of these
730 instructions for userspace (not kernel) using LDREX/STREX.
731 Also creates /proc/cpu/swp_emulation for statistics.
732
733 In some older versions of glibc [<=2.8] SWP is used during futex
734 trylock() operations with the assumption that the code will not
735 be preempted. This invalid assumption may be more likely to fail
736 with SWP emulation enabled, leading to deadlock of the user
737 application.
738
739 NOTE: when accessing uncached shared regions, LDREX/STREX rely
740 on an external transaction monitoring block called a global
741 monitor to maintain update atomicity. If your system does not
742 implement a global monitor, this option can cause programs that
743 perform SWP operations to uncached memory to deadlock.
744
745 If unsure, say Y.
746
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747config CPU_BIG_ENDIAN
748 bool "Build big-endian kernel"
749 depends on ARCH_SUPPORTS_BIG_ENDIAN
750 help
751 Say Y if you plan on running a kernel in big-endian mode.
752 Note that your board must be properly built and your board
753 port must properly enable any big-endian related features
754 of your chipset/board/processor.
755
Catalin Marinas26584852009-05-30 14:00:18 +0100756config CPU_ENDIAN_BE8
757 bool
758 depends on CPU_BIG_ENDIAN
Russell Kinge399b1a2011-01-17 15:08:32 +0000759 default CPU_V6 || CPU_V6K || CPU_V7
Catalin Marinas26584852009-05-30 14:00:18 +0100760 help
761 Support for the BE-8 (big-endian) mode on ARMv6 and ARMv7 processors.
762
763config CPU_ENDIAN_BE32
764 bool
765 depends on CPU_BIG_ENDIAN
766 default !CPU_ENDIAN_BE8
767 help
768 Support for the BE-32 (big-endian) mode on pre-ARMv6 processors.
769
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900770config CPU_HIGH_VECTOR
Robert P. J. Day6340aa62007-02-17 19:05:24 +0100771 depends on !MMU && CPU_CP15 && !CPU_ARM740T
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900772 bool "Select the High exception vector"
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900773 help
774 Say Y here to select high exception vector(0xFFFF0000~).
Will Deacon9b7333a2012-04-12 17:12:37 +0100775 The exception vector can vary depending on the platform
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900776 design in nommu mode. If your platform needs to select
777 high exception vector, say Y.
778 Otherwise or if you are unsure, say N, and the low exception
779 vector (0x00000000~) will be used.
780
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781config CPU_ICACHE_DISABLE
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900782 bool "Disable I-Cache (I-bit)"
Jonathan Austinbc0ee9d2016-08-30 17:31:22 +0100783 depends on (CPU_CP15 && !(CPU_ARM720T || CPU_ARM740T || CPU_XSCALE || CPU_XSC3)) || CPU_V7M
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 help
785 Say Y here to disable the processor instruction cache. Unless
786 you have a reason not to or are unsure, say N.
787
788config CPU_DCACHE_DISABLE
Hyok S. Choif12d0d72006-09-26 17:36:37 +0900789 bool "Disable D-Cache (C-bit)"
Jonathan Austinbc0ee9d2016-08-30 17:31:22 +0100790 depends on (CPU_CP15 && !SMP) || CPU_V7M
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 help
792 Say Y here to disable the processor data cache. Unless
793 you have a reason not to or are unsure, say N.
794
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900795config CPU_DCACHE_SIZE
796 hex
797 depends on CPU_ARM740T || CPU_ARM946E
798 default 0x00001000 if CPU_ARM740T
799 default 0x00002000 # default size for ARM946E-S
800 help
801 Some cores are synthesizable to have various sized cache. For
802 ARM946E-S case, it can vary from 0KB to 1MB.
803 To support such cache operations, it is efficient to know the size
804 before compile time.
805 If your SoC is configured to have a different size, define the value
806 here with proper conditions.
807
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808config CPU_DCACHE_WRITETHROUGH
809 bool "Force write through D-cache"
Paulius Zaleckas28853ac2009-03-25 13:10:01 +0200810 depends on (CPU_ARM740T || CPU_ARM920T || CPU_ARM922T || CPU_ARM925T || CPU_ARM926T || CPU_ARM940T || CPU_ARM946E || CPU_ARM1020 || CPU_FA526) && !CPU_DCACHE_DISABLE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 default y if CPU_ARM925T
812 help
813 Say Y here to use the data cache in writethrough mode. Unless you
814 specifically require this or are unsure, say N.
815
816config CPU_CACHE_ROUND_ROBIN
817 bool "Round robin I and D cache replacement algorithm"
Hyok S. Choif37f46e2006-09-26 17:38:32 +0900818 depends on (CPU_ARM926T || CPU_ARM946E || CPU_ARM1020) && (!CPU_ICACHE_DISABLE || !CPU_DCACHE_DISABLE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 help
820 Say Y here to use the predictable round-robin cache replacement
821 policy. Unless you specifically require this or are unsure, say N.
822
823config CPU_BPREDICT_DISABLE
824 bool "Disable branch prediction"
Jonathan Austinbc0ee9d2016-08-30 17:31:22 +0100825 depends on CPU_ARM1020 || CPU_V6 || CPU_V6K || CPU_MOHAWK || CPU_XSC3 || CPU_V7 || CPU_FA526 || CPU_V7M
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 help
827 Say Y here to disable branch prediction. If unsure, say N.
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100828
Nicolas Pitre4b0e07a2005-05-05 23:24:45 +0100829config TLS_REG_EMUL
830 bool
Russell Kingf6f91b02013-07-23 18:37:00 +0100831 select NEED_KUSER_HELPERS
Nicolas Pitre4b0e07a2005-05-05 23:24:45 +0100832 help
Nicolas Pitre70489c82005-05-12 19:27:12 +0100833 An SMP system using a pre-ARMv6 processor (there are apparently
834 a few prototypes like that in existence) and therefore access to
835 that required register must be emulated.
Nicolas Pitre4b0e07a2005-05-05 23:24:45 +0100836
Russell Kingf6f91b02013-07-23 18:37:00 +0100837config NEED_KUSER_HELPERS
838 bool
839
840config KUSER_HELPERS
841 bool "Enable kuser helpers in vector page" if !NEED_KUSER_HELPERS
Nathan Lynch08b964f2014-11-10 23:46:27 +0100842 depends on MMU
Russell Kingf6f91b02013-07-23 18:37:00 +0100843 default y
844 help
845 Warning: disabling this option may break user programs.
846
847 Provide kuser helpers in the vector page. The kernel provides
848 helper code to userspace in read only form at a fixed location
849 in the high vector page to allow userspace to be independent of
850 the CPU type fitted to the system. This permits binaries to be
851 run on ARMv4 through to ARMv7 without modification.
852
Nicolas Pitreac124502013-08-14 22:36:32 +0100853 See Documentation/arm/kernel_user_helpers.txt for details.
854
Russell Kingf6f91b02013-07-23 18:37:00 +0100855 However, the fixed address nature of these helpers can be used
856 by ROP (return orientated programming) authors when creating
857 exploits.
858
859 If all of the binaries and libraries which run on your platform
860 are built specifically for your platform, and make no use of
Nicolas Pitreac124502013-08-14 22:36:32 +0100861 these helpers, then you can turn this option off to hinder
862 such exploits. However, in that case, if a binary or library
863 relying on those helpers is run, it will receive a SIGILL signal,
864 which will terminate the program.
Russell Kingf6f91b02013-07-23 18:37:00 +0100865
866 Say N here only if you are absolutely certain that you do not
867 need these helpers; otherwise, the safe option is to say Y.
868
Nathan Lynche5b61de2015-03-25 19:16:05 +0100869config VDSO
870 bool "Enable VDSO for acceleration of some system calls"
Nathan Lynch5d380002015-04-17 21:51:38 +0100871 depends on AEABI && MMU && CPU_V7
Nathan Lynche5b61de2015-03-25 19:16:05 +0100872 default y if ARM_ARCH_TIMER
873 select GENERIC_TIME_VSYSCALL
874 help
875 Place in the process address space an ELF shared object
876 providing fast implementations of gettimeofday and
877 clock_gettime. Systems that implement the ARM architected
878 timer will receive maximum benefit.
879
880 You must have glibc 2.22 or later for programs to seamlessly
881 take advantage of this.
882
Catalin Marinasad642d92010-06-21 15:10:07 +0100883config DMA_CACHE_RWFO
884 bool "Enable read/write for ownership DMA cache maintenance"
Russell King3bc28c82011-01-18 13:30:33 +0000885 depends on CPU_V6K && SMP
Catalin Marinasad642d92010-06-21 15:10:07 +0100886 default y
887 help
888 The Snoop Control Unit on ARM11MPCore does not detect the
889 cache maintenance operations and the dma_{map,unmap}_area()
890 functions may leave stale cache entries on other CPUs. By
891 enabling this option, Read or Write For Ownership in the ARMv6
892 DMA cache maintenance functions is performed. These LDR/STR
893 instructions change the cache line state to shared or modified
894 so that the cache operation has the desired effect.
895
896 Note that the workaround is only valid on processors that do
897 not perform speculative loads into the D-cache. For such
898 processors, if cache maintenance operations are not broadcast
899 in hardware, other workarounds are needed (e.g. cache
900 maintenance broadcasting in software via FIQ).
901
Catalin Marinas953233d2007-02-05 14:48:08 +0100902config OUTER_CACHE
903 bool
Catalin Marinas382266a2007-02-05 14:48:19 +0100904
Catalin Marinas319f5512010-03-24 16:47:53 +0100905config OUTER_CACHE_SYNC
906 bool
Russell Kingf8130902015-06-01 23:44:46 +0100907 select ARM_HEAVY_MB
Catalin Marinas319f5512010-03-24 16:47:53 +0100908 help
909 The outer cache has a outer_cache_fns.sync function pointer
910 that can be used to drain the write buffer of the outer cache.
911
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200912config CACHE_FEROCEON_L2
913 bool "Enable the Feroceon L2 cache controller"
Andrew Lunnba364fc2014-07-10 23:36:21 +0200914 depends on ARCH_MV78XX0 || ARCH_MVEBU
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200915 default y
Catalin Marinas382266a2007-02-05 14:48:19 +0100916 select OUTER_CACHE
Lennert Buytenhek99c6dc12008-06-22 22:45:04 +0200917 help
918 This option enables the Feroceon L2 cache controller.
919
Ronen Shitrit4360bb42008-09-23 15:28:10 +0300920config CACHE_FEROCEON_L2_WRITETHROUGH
921 bool "Force Feroceon L2 cache write through"
922 depends on CACHE_FEROCEON_L2
Ronen Shitrit4360bb42008-09-23 15:28:10 +0300923 help
924 Say Y here to use the Feroceon L2 cache in writethrough mode.
925 Unless you specifically require this, say N for writeback mode.
926
Dave Martince5ea9f2011-11-29 15:56:19 +0000927config MIGHT_HAVE_CACHE_L2X0
928 bool
929 help
930 This option should be selected by machines which have a L2x0
931 or PL310 cache controller, but where its use is optional.
932
933 The only effect of this option is to make CACHE_L2X0 and
934 related options available to the user for configuration.
935
936 Boards or SoCs which always require the cache controller
937 support to be present should select CACHE_L2X0 directly
938 instead of this option, thus preventing the user from
939 inadvertently configuring a broken kernel.
940
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941config CACHE_L2X0
Dave Martince5ea9f2011-11-29 15:56:19 +0000942 bool "Enable the L2x0 outer cache controller" if MIGHT_HAVE_CACHE_L2X0
943 default MIGHT_HAVE_CACHE_L2X0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 select OUTER_CACHE
Catalin Marinas23107c52010-03-24 16:48:53 +0100945 select OUTER_CACHE_SYNC
Catalin Marinasba927952008-04-18 22:43:17 +0100946 help
947 This option enables the L2x0 PrimeCell.
Eric Miao905a09d2008-06-06 16:34:03 +0800948
Mark Rutlandb828f962016-09-02 10:35:18 +0100949config CACHE_L2X0_PMU
950 bool "L2x0 performance monitor support" if CACHE_L2X0
951 depends on PERF_EVENTS
952 help
953 This option enables support for the performance monitoring features
954 of the L220 and PL310 outer cache controllers.
955
Russell Kinga641f3a2014-06-19 10:19:10 +0100956if CACHE_L2X0
957
Russell Kingc0fe18b2014-03-16 12:12:11 +0000958config PL310_ERRATA_588369
959 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
Russell Kingc0fe18b2014-03-16 12:12:11 +0000960 help
961 The PL310 L2 cache controller implements three types of Clean &
962 Invalidate maintenance operations: by Physical Address
963 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
964 They are architecturally defined to behave as the execution of a
965 clean operation followed immediately by an invalidate operation,
966 both performing to the same memory location. This functionality
Shawn Guo80d3cb92014-07-08 02:59:42 +0100967 is not correctly implemented in PL310 prior to r2p0 (fixed in r2p0)
968 as clean lines are not invalidated as a result of these operations.
Russell Kingc0fe18b2014-03-16 12:12:11 +0000969
970config PL310_ERRATA_727915
971 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
Russell Kingc0fe18b2014-03-16 12:12:11 +0000972 help
973 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
974 operation (offset 0x7FC). This operation runs in background so that
975 PL310 can handle normal accesses while it is in progress. Under very
976 rare circumstances, due to this erratum, write data can be lost when
977 PL310 treats a cacheable write transaction during a Clean &
Shawn Guo80d3cb92014-07-08 02:59:42 +0100978 Invalidate by Way operation. Revisions prior to r3p1 are affected by
979 this errata (fixed in r3p1).
Russell Kingc0fe18b2014-03-16 12:12:11 +0000980
981config PL310_ERRATA_753970
982 bool "PL310 errata: cache sync operation may be faulty"
Russell Kingc0fe18b2014-03-16 12:12:11 +0000983 help
984 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
985
986 Under some condition the effect of cache sync operation on
987 the store buffer still remains when the operation completes.
988 This means that the store buffer is always asked to drain and
989 this prevents it from merging any further writes. The workaround
990 is to replace the normal offset of cache sync operation (0x730)
991 by another offset targeting an unmapped PL310 register 0x740.
992 This has the same effect as the cache sync operation: store buffer
993 drain and waiting for all buffers empty.
994
995config PL310_ERRATA_769419
996 bool "PL310 errata: no automatic Store Buffer drain"
Russell Kingc0fe18b2014-03-16 12:12:11 +0000997 help
998 On revisions of the PL310 prior to r3p2, the Store Buffer does
999 not automatically drain. This can cause normal, non-cacheable
1000 writes to be retained when the memory system is idle, leading
1001 to suboptimal I/O performance for drivers using coherent DMA.
1002 This option adds a write barrier to the cpu_idle loop so that,
1003 on systems with an outer cache, the store buffer is drained
1004 explicitly.
1005
Russell Kinga641f3a2014-06-19 10:19:10 +01001006endif
1007
Lennert Buytenhek573a6522009-11-24 19:33:52 +02001008config CACHE_TAUROS2
1009 bool "Enable the Tauros2 L2 cache controller"
Haojian Zhuang3f408fa2010-11-24 11:54:21 +08001010 depends on (ARCH_DOVE || ARCH_MMP || CPU_PJ4)
Lennert Buytenhek573a6522009-11-24 19:33:52 +02001011 default y
1012 select OUTER_CACHE
1013 help
1014 This option enables the Tauros2 L2 cache controller (as
1015 found on PJ1/PJ4).
1016
Masahiro Yamadae7ecbc02015-10-02 13:42:19 +09001017config CACHE_UNIPHIER
1018 bool "Enable the UniPhier outer cache controller"
1019 depends on ARCH_UNIPHIER
Masahiro Yamada01bf9272016-10-31 14:37:13 +01001020 select ARM_L1_CACHE_SHIFT_7
Masahiro Yamadae7ecbc02015-10-02 13:42:19 +09001021 select OUTER_CACHE
1022 select OUTER_CACHE_SYNC
1023 help
1024 This option enables the UniPhier outer cache (system cache)
1025 controller.
1026
Eric Miao905a09d2008-06-06 16:34:03 +08001027config CACHE_XSC3L2
1028 bool "Enable the L2 cache on XScale3"
1029 depends on CPU_XSC3
1030 default y
1031 select OUTER_CACHE
1032 help
1033 This option enables the L2 cache on XScale3.
Kirill A. Shutemov910a17e2009-09-15 10:23:53 +01001034
Russell King5637a122011-02-14 15:55:45 +00001035config ARM_L1_CACHE_SHIFT_6
1036 bool
Will Deacona092f2b2012-01-20 12:01:10 +01001037 default y if CPU_V7
Russell King5637a122011-02-14 15:55:45 +00001038 help
1039 Setting ARM L1 cache line size to 64 Bytes.
1040
Masahiro Yamada01bf9272016-10-31 14:37:13 +01001041config ARM_L1_CACHE_SHIFT_7
1042 bool
1043 help
1044 Setting ARM L1 cache line size to 128 Bytes.
1045
Kirill A. Shutemov910a17e2009-09-15 10:23:53 +01001046config ARM_L1_CACHE_SHIFT
1047 int
Masahiro Yamada01bf9272016-10-31 14:37:13 +01001048 default 7 if ARM_L1_CACHE_SHIFT_7
Kukjin Kimd6d502f2010-02-22 00:02:59 +01001049 default 6 if ARM_L1_CACHE_SHIFT_6
Kirill A. Shutemov910a17e2009-09-15 10:23:53 +01001050 default 5
Russell King47ab0de2010-05-15 11:02:43 +01001051
1052config ARM_DMA_MEM_BUFFERABLE
Vladimir Murzin1b11d392017-05-24 11:24:31 +01001053 bool "Use non-cacheable memory for DMA" if (CPU_V6 || CPU_V6K || CPU_V7M) && !CPU_V7
1054 default y if CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M
Russell King47ab0de2010-05-15 11:02:43 +01001055 help
1056 Historically, the kernel has used strongly ordered mappings to
1057 provide DMA coherent memory. With the advent of ARMv7, mapping
1058 memory with differing types results in unpredictable behaviour,
1059 so on these CPUs, this option is forced on.
1060
1061 Multiple mappings with differing attributes is also unpredictable
1062 on ARMv6 CPUs, but since they do not have aggressive speculative
1063 prefetch, no harm appears to occur.
1064
1065 However, drivers may be missing the necessary barriers for ARMv6,
1066 and therefore turning this on may result in unpredictable driver
1067 behaviour. Therefore, we offer this as an option.
1068
Vladimir Murzin1b11d392017-05-24 11:24:31 +01001069 On some of the beefier ARMv7-M machines (with DMA and write
1070 buffers) you likely want this enabled, while those that
1071 didn't need it until now also won't need it in the future.
1072
Russell King47ab0de2010-05-15 11:02:43 +01001073 You are recommended say 'Y' here and debug any affected drivers.
Russell Kingac1d4262010-05-17 17:24:04 +01001074
Russell Kingf8130902015-06-01 23:44:46 +01001075config ARM_HEAVY_MB
1076 bool
1077
Ben Dooksd10d2d42013-02-01 09:41:37 +00001078config ARCH_SUPPORTS_BIG_ENDIAN
1079 bool
1080 help
1081 This option specifies the architecture can support big endian
1082 operation.
Kees Cook1e6b4812014-04-03 17:28:11 -07001083
Kees Cook25362dc2016-01-26 01:19:36 +01001084config DEBUG_ALIGN_RODATA
1085 bool "Make rodata strictly non-executable"
Laura Abbott0f5bf6d2017-02-06 16:31:58 -08001086 depends on STRICT_KERNEL_RWX
Kees Cook80d6b0c2014-04-03 13:29:50 -07001087 default y
1088 help
Kees Cook25362dc2016-01-26 01:19:36 +01001089 If this is set, rodata will be made explicitly non-executable. This
1090 provides protection on the rare chance that attackers might find and
1091 use ROP gadgets that exist in the rodata section. This adds an
1092 additional section-aligned split of rodata from kernel text so it
1093 can be made explicitly non-executable. This padding may waste memory
1094 space to gain the additional protection.