blob: d0fd83635fa4aae85bc24ef748e341e15262027c [file] [log] [blame]
Brett Russ20f733e2005-09-01 18:26:17 -04001/*
2 * sata_mv.c - Marvell SATA support
3 *
Mark Lorde12bef52008-03-31 19:33:56 -04004 * Copyright 2008: Marvell Corporation, all rights reserved.
Jeff Garzik8b260242005-11-12 12:32:50 -05005 * Copyright 2005: EMC Corporation, all rights reserved.
Jeff Garzike2b1be52005-11-18 14:04:23 -05006 * Copyright 2005 Red Hat, Inc. All rights reserved.
Brett Russ20f733e2005-09-01 18:26:17 -04007 *
8 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; version 2 of the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 *
23 */
24
Jeff Garzik4a05e202007-05-24 23:40:15 -040025/*
Mark Lord85afb932008-04-19 14:54:41 -040026 * sata_mv TODO list:
27 *
28 * --> Errata workaround for NCQ device errors.
29 *
30 * --> More errata workarounds for PCI-X.
31 *
32 * --> Complete a full errata audit for all chipsets to identify others.
33 *
34 * --> ATAPI support (Marvell claims the 60xx/70xx chips can do it).
35 *
36 * --> Investigate problems with PCI Message Signalled Interrupts (MSI).
37 *
38 * --> Cache frequently-accessed registers in mv_port_priv to reduce overhead.
39 *
40 * --> Develop a low-power-consumption strategy, and implement it.
41 *
42 * --> [Experiment, low priority] Investigate interrupt coalescing.
43 * Quite often, especially with PCI Message Signalled Interrupts (MSI),
44 * the overhead reduced by interrupt mitigation is quite often not
45 * worth the latency cost.
46 *
47 * --> [Experiment, Marvell value added] Is it possible to use target
48 * mode to cross-connect two Linux boxes with Marvell cards? If so,
49 * creating LibATA target mode support would be very interesting.
50 *
51 * Target mode, for those without docs, is the ability to directly
52 * connect two SATA ports.
53 */
Jeff Garzik4a05e202007-05-24 23:40:15 -040054
Brett Russ20f733e2005-09-01 18:26:17 -040055#include <linux/kernel.h>
56#include <linux/module.h>
57#include <linux/pci.h>
58#include <linux/init.h>
59#include <linux/blkdev.h>
60#include <linux/delay.h>
61#include <linux/interrupt.h>
Andrew Morton8d8b6002008-02-04 23:43:44 -080062#include <linux/dmapool.h>
Brett Russ20f733e2005-09-01 18:26:17 -040063#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050064#include <linux/device.h>
Saeed Bisharaf351b2d2008-02-01 18:08:03 -050065#include <linux/platform_device.h>
66#include <linux/ata_platform.h>
Lennert Buytenhek15a32632008-03-27 14:51:39 -040067#include <linux/mbus.h>
Mark Lordc46938c2008-05-02 14:02:28 -040068#include <linux/bitops.h>
Brett Russ20f733e2005-09-01 18:26:17 -040069#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050070#include <scsi/scsi_cmnd.h>
Jeff Garzik6c087722007-10-12 00:16:23 -040071#include <scsi/scsi_device.h>
Brett Russ20f733e2005-09-01 18:26:17 -040072#include <linux/libata.h>
Brett Russ20f733e2005-09-01 18:26:17 -040073
74#define DRV_NAME "sata_mv"
Mark Lord1fd2e1c2008-01-26 18:33:59 -050075#define DRV_VERSION "1.20"
Brett Russ20f733e2005-09-01 18:26:17 -040076
77enum {
78 /* BAR's are enumerated in terms of pci_resource_start() terms */
79 MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */
80 MV_IO_BAR = 2, /* offset 0x18: IO space */
81 MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */
82
83 MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */
84 MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */
85
86 MV_PCI_REG_BASE = 0,
87 MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */
Mark Lord615ab952006-05-19 16:24:56 -040088 MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08),
89 MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88),
90 MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c),
91 MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc),
92 MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0),
93
Brett Russ20f733e2005-09-01 18:26:17 -040094 MV_SATAHC0_REG_BASE = 0x20000,
Mark Lord8e7decd2008-05-02 02:07:51 -040095 MV_FLASH_CTL_OFS = 0x1046c,
96 MV_GPIO_PORT_CTL_OFS = 0x104f0,
97 MV_RESET_CFG_OFS = 0x180d8,
Brett Russ20f733e2005-09-01 18:26:17 -040098
99 MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ,
100 MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ,
101 MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */
102 MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ,
103
Brett Russ31961942005-09-30 01:36:00 -0400104 MV_MAX_Q_DEPTH = 32,
105 MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1,
106
107 /* CRQB needs alignment on a 1KB boundary. Size == 1KB
108 * CRPB needs alignment on a 256B boundary. Size == 256B
Brett Russ31961942005-09-30 01:36:00 -0400109 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
110 */
111 MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH),
112 MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH),
Mark Lordda2fa9b2008-01-26 18:32:45 -0500113 MV_MAX_SG_CT = 256,
Brett Russ31961942005-09-30 01:36:00 -0400114 MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT),
Brett Russ31961942005-09-30 01:36:00 -0400115
Mark Lord352fab72008-04-19 14:43:42 -0400116 /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
Brett Russ20f733e2005-09-01 18:26:17 -0400117 MV_PORT_HC_SHIFT = 2,
Mark Lord352fab72008-04-19 14:43:42 -0400118 MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */
119 /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
120 MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */
Brett Russ20f733e2005-09-01 18:26:17 -0400121
122 /* Host Flags */
123 MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */
124 MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100125 /* SoC integrated controllers, no PCI interface */
Mark Lorde12bef52008-03-31 19:33:56 -0400126 MV_FLAG_SOC = (1 << 28),
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100127
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400128 MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400129 ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI |
130 ATA_FLAG_PIO_POLLING,
Mark Lordad3aef52008-05-14 09:21:43 -0400131
Jeff Garzik47c2b672005-11-12 21:13:17 -0500132 MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE,
Brett Russ20f733e2005-09-01 18:26:17 -0400133
Mark Lordad3aef52008-05-14 09:21:43 -0400134 MV_GENIIE_FLAGS = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
135 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lordc443c502008-05-14 09:24:39 -0400136 ATA_FLAG_NCQ | ATA_FLAG_AN,
Mark Lordad3aef52008-05-14 09:21:43 -0400137
Brett Russ31961942005-09-30 01:36:00 -0400138 CRQB_FLAG_READ = (1 << 0),
139 CRQB_TAG_SHIFT = 1,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400140 CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */
Mark Lorde12bef52008-03-31 19:33:56 -0400141 CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400142 CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */
Brett Russ31961942005-09-30 01:36:00 -0400143 CRQB_CMD_ADDR_SHIFT = 8,
144 CRQB_CMD_CS = (0x2 << 11),
145 CRQB_CMD_LAST = (1 << 15),
146
147 CRPB_FLAG_STATUS_SHIFT = 8,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400148 CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */
149 CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */
Brett Russ31961942005-09-30 01:36:00 -0400150
151 EPRD_FLAG_END_OF_TBL = (1 << 31),
152
Brett Russ20f733e2005-09-01 18:26:17 -0400153 /* PCI interface registers */
154
Brett Russ31961942005-09-30 01:36:00 -0400155 PCI_COMMAND_OFS = 0xc00,
Mark Lord8e7decd2008-05-02 02:07:51 -0400156 PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */
Brett Russ31961942005-09-30 01:36:00 -0400157
Brett Russ20f733e2005-09-01 18:26:17 -0400158 PCI_MAIN_CMD_STS_OFS = 0xd30,
159 STOP_PCI_MASTER = (1 << 2),
160 PCI_MASTER_EMPTY = (1 << 3),
161 GLOB_SFT_RST = (1 << 4),
162
Mark Lord8e7decd2008-05-02 02:07:51 -0400163 MV_PCI_MODE_OFS = 0xd00,
164 MV_PCI_MODE_MASK = 0x30,
165
Jeff Garzik522479f2005-11-12 22:14:02 -0500166 MV_PCI_EXP_ROM_BAR_CTL = 0xd2c,
167 MV_PCI_DISC_TIMER = 0xd04,
168 MV_PCI_MSI_TRIGGER = 0xc38,
169 MV_PCI_SERR_MASK = 0xc28,
Mark Lord8e7decd2008-05-02 02:07:51 -0400170 MV_PCI_XBAR_TMOUT_OFS = 0x1d04,
Jeff Garzik522479f2005-11-12 22:14:02 -0500171 MV_PCI_ERR_LOW_ADDRESS = 0x1d40,
172 MV_PCI_ERR_HIGH_ADDRESS = 0x1d44,
173 MV_PCI_ERR_ATTRIBUTE = 0x1d48,
174 MV_PCI_ERR_COMMAND = 0x1d50,
175
Mark Lord02a121d2007-12-01 13:07:22 -0500176 PCI_IRQ_CAUSE_OFS = 0x1d58,
177 PCI_IRQ_MASK_OFS = 0x1d5c,
Brett Russ20f733e2005-09-01 18:26:17 -0400178 PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */
179
Mark Lord02a121d2007-12-01 13:07:22 -0500180 PCIE_IRQ_CAUSE_OFS = 0x1900,
181 PCIE_IRQ_MASK_OFS = 0x1910,
Mark Lord646a4da2008-01-26 18:30:37 -0500182 PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */
Mark Lord02a121d2007-12-01 13:07:22 -0500183
Mark Lord7368f912008-04-25 11:24:24 -0400184 /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
185 PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
186 PCI_HC_MAIN_IRQ_MASK_OFS = 0x1d64,
187 SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020,
188 SOC_HC_MAIN_IRQ_MASK_OFS = 0x20024,
Mark Lord352fab72008-04-19 14:43:42 -0400189 ERR_IRQ = (1 << 0), /* shift by port # */
190 DONE_IRQ = (1 << 1), /* shift by port # */
Brett Russ20f733e2005-09-01 18:26:17 -0400191 HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */
192 HC_SHIFT = 9, /* bits 9-17 = HC1's ports */
193 PCI_ERR = (1 << 18),
194 TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */
195 TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500196 PORTS_0_3_COAL_DONE = (1 << 8),
197 PORTS_4_7_COAL_DONE = (1 << 17),
Brett Russ20f733e2005-09-01 18:26:17 -0400198 PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */
199 GPIO_INT = (1 << 22),
200 SELF_INT = (1 << 23),
201 TWSI_INT = (1 << 24),
202 HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500203 HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */
Mark Lorde12bef52008-03-31 19:33:56 -0400204 HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */
Brett Russ20f733e2005-09-01 18:26:17 -0400205
206 /* SATAHC registers */
207 HC_CFG_OFS = 0,
208
209 HC_IRQ_CAUSE_OFS = 0x14,
Mark Lord352fab72008-04-19 14:43:42 -0400210 DMA_IRQ = (1 << 0), /* shift by port # */
211 HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */
Brett Russ20f733e2005-09-01 18:26:17 -0400212 DEV_IRQ = (1 << 8), /* shift by port # */
213
214 /* Shadow block registers */
Brett Russ31961942005-09-30 01:36:00 -0400215 SHD_BLK_OFS = 0x100,
216 SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */
Brett Russ20f733e2005-09-01 18:26:17 -0400217
218 /* SATA registers */
219 SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */
220 SATA_ACTIVE_OFS = 0x350,
Mark Lord0c589122008-01-26 18:31:16 -0500221 SATA_FIS_IRQ_CAUSE_OFS = 0x364,
Mark Lordc443c502008-05-14 09:24:39 -0400222 SATA_FIS_IRQ_AN = (1 << 9), /* async notification */
Mark Lord17c5aab2008-04-16 14:56:51 -0400223
Mark Lorde12bef52008-03-31 19:33:56 -0400224 LTMODE_OFS = 0x30c,
Mark Lord17c5aab2008-04-16 14:56:51 -0400225 LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */
226
Jeff Garzik47c2b672005-11-12 21:13:17 -0500227 PHY_MODE3 = 0x310,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500228 PHY_MODE4 = 0x314,
229 PHY_MODE2 = 0x330,
Mark Lorde12bef52008-03-31 19:33:56 -0400230 SATA_IFCTL_OFS = 0x344,
Mark Lord8e7decd2008-05-02 02:07:51 -0400231 SATA_TESTCTL_OFS = 0x348,
Mark Lorde12bef52008-03-31 19:33:56 -0400232 SATA_IFSTAT_OFS = 0x34c,
233 VENDOR_UNIQUE_FIS_OFS = 0x35c,
Mark Lord17c5aab2008-04-16 14:56:51 -0400234
Mark Lord8e7decd2008-05-02 02:07:51 -0400235 FISCFG_OFS = 0x360,
236 FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */
237 FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */
Mark Lord17c5aab2008-04-16 14:56:51 -0400238
Jeff Garzikc9d39132005-11-13 17:47:51 -0500239 MV5_PHY_MODE = 0x74,
Mark Lord8e7decd2008-05-02 02:07:51 -0400240 MV5_LTMODE_OFS = 0x30,
241 MV5_PHY_CTL_OFS = 0x0C,
242 SATA_INTERFACE_CFG_OFS = 0x050,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500243
244 MV_M2_PREAMP_MASK = 0x7e0,
Brett Russ20f733e2005-09-01 18:26:17 -0400245
246 /* Port registers */
247 EDMA_CFG_OFS = 0,
Mark Lord0c589122008-01-26 18:31:16 -0500248 EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */
249 EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */
250 EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */
251 EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */
252 EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */
Mark Lorde12bef52008-03-31 19:33:56 -0400253 EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */
254 EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */
Brett Russ20f733e2005-09-01 18:26:17 -0400255
256 EDMA_ERR_IRQ_CAUSE_OFS = 0x8,
257 EDMA_ERR_IRQ_MASK_OFS = 0xc,
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400258 EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */
259 EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */
260 EDMA_ERR_DEV = (1 << 2), /* device error */
261 EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */
262 EDMA_ERR_DEV_CON = (1 << 4), /* device connected */
263 EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400264 EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */
265 EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400266 EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400267 EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400268 EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */
269 EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */
270 EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */
271 EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */
Mark Lord646a4da2008-01-26 18:30:37 -0500272
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400273 EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500274 EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */
275 EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */
276 EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */
277 EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */
278
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400279 EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500280
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400281 EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500282 EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */
283 EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */
284 EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */
285 EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */
286 EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */
287
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400288 EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500289
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400290 EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400291 EDMA_ERR_OVERRUN_5 = (1 << 5),
292 EDMA_ERR_UNDERRUN_5 = (1 << 6),
Mark Lord646a4da2008-01-26 18:30:37 -0500293
294 EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 |
295 EDMA_ERR_LNK_CTRL_RX_1 |
296 EDMA_ERR_LNK_CTRL_RX_3 |
Mark Lord85afb932008-04-19 14:54:41 -0400297 EDMA_ERR_LNK_CTRL_TX,
Mark Lord646a4da2008-01-26 18:30:37 -0500298
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400299 EDMA_EH_FREEZE = EDMA_ERR_D_PAR |
300 EDMA_ERR_PRD_PAR |
301 EDMA_ERR_DEV_DCON |
302 EDMA_ERR_DEV_CON |
303 EDMA_ERR_SERR |
304 EDMA_ERR_SELF_DIS |
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400305 EDMA_ERR_CRQB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400306 EDMA_ERR_CRPB_PAR |
307 EDMA_ERR_INTRL_PAR |
308 EDMA_ERR_IORDY |
309 EDMA_ERR_LNK_CTRL_RX_2 |
310 EDMA_ERR_LNK_DATA_RX |
311 EDMA_ERR_LNK_DATA_TX |
312 EDMA_ERR_TRANS_PROTO,
Mark Lorde12bef52008-03-31 19:33:56 -0400313
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400314 EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR |
315 EDMA_ERR_PRD_PAR |
316 EDMA_ERR_DEV_DCON |
317 EDMA_ERR_DEV_CON |
318 EDMA_ERR_OVERRUN_5 |
319 EDMA_ERR_UNDERRUN_5 |
320 EDMA_ERR_SELF_DIS_5 |
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400321 EDMA_ERR_CRQB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400322 EDMA_ERR_CRPB_PAR |
323 EDMA_ERR_INTRL_PAR |
324 EDMA_ERR_IORDY,
Brett Russ20f733e2005-09-01 18:26:17 -0400325
Brett Russ31961942005-09-30 01:36:00 -0400326 EDMA_REQ_Q_BASE_HI_OFS = 0x10,
327 EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400328
329 EDMA_REQ_Q_OUT_PTR_OFS = 0x18,
330 EDMA_REQ_Q_PTR_SHIFT = 5,
331
332 EDMA_RSP_Q_BASE_HI_OFS = 0x1c,
333 EDMA_RSP_Q_IN_PTR_OFS = 0x20,
334 EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400335 EDMA_RSP_Q_PTR_SHIFT = 3,
336
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400337 EDMA_CMD_OFS = 0x28, /* EDMA command register */
338 EDMA_EN = (1 << 0), /* enable EDMA */
339 EDMA_DS = (1 << 1), /* disable EDMA; self-negated */
Mark Lord8e7decd2008-05-02 02:07:51 -0400340 EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */
Brett Russ20f733e2005-09-01 18:26:17 -0400341
Mark Lord8e7decd2008-05-02 02:07:51 -0400342 EDMA_STATUS_OFS = 0x30, /* EDMA engine status */
343 EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */
344 EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */
345
346 EDMA_IORDY_TMOUT_OFS = 0x34,
347 EDMA_ARB_CFG_OFS = 0x38,
348
349 EDMA_HALTCOND_OFS = 0x60, /* GenIIe halt conditions */
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500350
Mark Lord352fab72008-04-19 14:43:42 -0400351 GEN_II_NCQ_MAX_SECTORS = 256, /* max sects/io on Gen2 w/NCQ */
352
Brett Russ31961942005-09-30 01:36:00 -0400353 /* Host private flags (hp_flags) */
354 MV_HP_FLAG_MSI = (1 << 0),
Jeff Garzik47c2b672005-11-12 21:13:17 -0500355 MV_HP_ERRATA_50XXB0 = (1 << 1),
356 MV_HP_ERRATA_50XXB2 = (1 << 2),
357 MV_HP_ERRATA_60X1B2 = (1 << 3),
358 MV_HP_ERRATA_60X1C0 = (1 << 4),
Jeff Garzike4e7b892006-01-31 12:18:41 -0500359 MV_HP_ERRATA_XX42A0 = (1 << 5),
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400360 MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */
361 MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */
362 MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */
Mark Lord02a121d2007-12-01 13:07:22 -0500363 MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */
Mark Lord616d4a92008-05-02 02:08:32 -0400364 MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */
Brett Russ20f733e2005-09-01 18:26:17 -0400365
Brett Russ31961942005-09-30 01:36:00 -0400366 /* Port private flags (pp_flags) */
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400367 MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */
Mark Lord72109162008-01-26 18:31:33 -0500368 MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */
Mark Lord00f42ea2008-05-02 02:11:45 -0400369 MV_PP_FLAG_FBS_EN = (1 << 2), /* is EDMA set up for FBS? */
Mark Lord29d187b2008-05-02 02:15:37 -0400370 MV_PP_FLAG_DELAYED_EH = (1 << 3), /* delayed dev err handling */
Brett Russ31961942005-09-30 01:36:00 -0400371};
372
Jeff Garzikee9ccdf2007-07-12 15:51:22 -0400373#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
374#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
Jeff Garzike4e7b892006-01-31 12:18:41 -0500375#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
Mark Lord8e7decd2008-05-02 02:07:51 -0400376#define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100377#define HAS_PCI(host) (!((host)->ports[0]->flags & MV_FLAG_SOC))
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500378
Lennert Buytenhek15a32632008-03-27 14:51:39 -0400379#define WINDOW_CTRL(i) (0x20030 + ((i) << 4))
380#define WINDOW_BASE(i) (0x20034 + ((i) << 4))
381
Jeff Garzik095fec82005-11-12 09:50:49 -0500382enum {
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400383 /* DMA boundary 0xffff is required by the s/g splitting
384 * we need on /length/ in mv_fill-sg().
385 */
386 MV_DMA_BOUNDARY = 0xffffU,
Jeff Garzik095fec82005-11-12 09:50:49 -0500387
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400388 /* mask of register bits containing lower 32 bits
389 * of EDMA request queue DMA address
390 */
Jeff Garzik095fec82005-11-12 09:50:49 -0500391 EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U,
392
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400393 /* ditto, for response queue */
Jeff Garzik095fec82005-11-12 09:50:49 -0500394 EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U,
395};
396
Jeff Garzik522479f2005-11-12 22:14:02 -0500397enum chip_type {
398 chip_504x,
399 chip_508x,
400 chip_5080,
401 chip_604x,
402 chip_608x,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500403 chip_6042,
404 chip_7042,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500405 chip_soc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500406};
407
Brett Russ31961942005-09-30 01:36:00 -0400408/* Command ReQuest Block: 32B */
409struct mv_crqb {
Mark Lorde1469872006-05-22 19:02:03 -0400410 __le32 sg_addr;
411 __le32 sg_addr_hi;
412 __le16 ctrl_flags;
413 __le16 ata_cmd[11];
Brett Russ31961942005-09-30 01:36:00 -0400414};
415
Jeff Garzike4e7b892006-01-31 12:18:41 -0500416struct mv_crqb_iie {
Mark Lorde1469872006-05-22 19:02:03 -0400417 __le32 addr;
418 __le32 addr_hi;
419 __le32 flags;
420 __le32 len;
421 __le32 ata_cmd[4];
Jeff Garzike4e7b892006-01-31 12:18:41 -0500422};
423
Brett Russ31961942005-09-30 01:36:00 -0400424/* Command ResPonse Block: 8B */
425struct mv_crpb {
Mark Lorde1469872006-05-22 19:02:03 -0400426 __le16 id;
427 __le16 flags;
428 __le32 tmstmp;
Brett Russ31961942005-09-30 01:36:00 -0400429};
430
431/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
432struct mv_sg {
Mark Lorde1469872006-05-22 19:02:03 -0400433 __le32 addr;
434 __le32 flags_size;
435 __le32 addr_hi;
436 __le32 reserved;
Brett Russ20f733e2005-09-01 18:26:17 -0400437};
438
439struct mv_port_priv {
Brett Russ31961942005-09-30 01:36:00 -0400440 struct mv_crqb *crqb;
441 dma_addr_t crqb_dma;
442 struct mv_crpb *crpb;
443 dma_addr_t crpb_dma;
Mark Lordeb73d552008-01-29 13:24:00 -0500444 struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH];
445 dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH];
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400446
447 unsigned int req_idx;
448 unsigned int resp_idx;
449
Brett Russ31961942005-09-30 01:36:00 -0400450 u32 pp_flags;
Mark Lord29d187b2008-05-02 02:15:37 -0400451 unsigned int delayed_eh_pmp_map;
Brett Russ20f733e2005-09-01 18:26:17 -0400452};
453
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500454struct mv_port_signal {
455 u32 amps;
456 u32 pre;
457};
458
Mark Lord02a121d2007-12-01 13:07:22 -0500459struct mv_host_priv {
460 u32 hp_flags;
461 struct mv_port_signal signal[8];
462 const struct mv_hw_ops *ops;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500463 int n_ports;
464 void __iomem *base;
Mark Lord7368f912008-04-25 11:24:24 -0400465 void __iomem *main_irq_cause_addr;
466 void __iomem *main_irq_mask_addr;
Mark Lord02a121d2007-12-01 13:07:22 -0500467 u32 irq_cause_ofs;
468 u32 irq_mask_ofs;
469 u32 unmask_all_irqs;
Mark Lordda2fa9b2008-01-26 18:32:45 -0500470 /*
471 * These consistent DMA memory pools give us guaranteed
472 * alignment for hardware-accessed data structures,
473 * and less memory waste in accomplishing the alignment.
474 */
475 struct dma_pool *crqb_pool;
476 struct dma_pool *crpb_pool;
477 struct dma_pool *sg_tbl_pool;
Mark Lord02a121d2007-12-01 13:07:22 -0500478};
479
Jeff Garzik47c2b672005-11-12 21:13:17 -0500480struct mv_hw_ops {
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500481 void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
482 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500483 void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
484 void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
485 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500486 int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
487 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500488 void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100489 void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500490};
491
Tejun Heoda3dbb12007-07-16 14:29:40 +0900492static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
493static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
494static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
495static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
Brett Russ31961942005-09-30 01:36:00 -0400496static int mv_port_start(struct ata_port *ap);
497static void mv_port_stop(struct ata_port *ap);
Mark Lord3e4a1392008-05-02 02:10:02 -0400498static int mv_qc_defer(struct ata_queued_cmd *qc);
Brett Russ31961942005-09-30 01:36:00 -0400499static void mv_qc_prep(struct ata_queued_cmd *qc);
Jeff Garzike4e7b892006-01-31 12:18:41 -0500500static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900501static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900502static int mv_hardreset(struct ata_link *link, unsigned int *class,
503 unsigned long deadline);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400504static void mv_eh_freeze(struct ata_port *ap);
505static void mv_eh_thaw(struct ata_port *ap);
Mark Lordf2738272008-01-26 18:32:29 -0500506static void mv6_dev_config(struct ata_device *dev);
Brett Russ20f733e2005-09-01 18:26:17 -0400507
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500508static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
509 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500510static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
511static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
512 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500513static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
514 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500515static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100516static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500517
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500518static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
519 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500520static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
521static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
522 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500523static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
524 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500525static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500526static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
527 void __iomem *mmio);
528static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
529 void __iomem *mmio);
530static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
531 void __iomem *mmio, unsigned int n_hc);
532static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
533 void __iomem *mmio);
534static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100535static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
Mark Lorde12bef52008-03-31 19:33:56 -0400536static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500537 unsigned int port_no);
Mark Lorde12bef52008-03-31 19:33:56 -0400538static int mv_stop_edma(struct ata_port *ap);
Mark Lordb5624682008-03-31 19:34:40 -0400539static int mv_stop_edma_engine(void __iomem *port_mmio);
Mark Lorde12bef52008-03-31 19:33:56 -0400540static void mv_edma_cfg(struct ata_port *ap, int want_ncq);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500541
Mark Lorde49856d2008-04-16 14:59:07 -0400542static void mv_pmp_select(struct ata_port *ap, int pmp);
543static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
544 unsigned long deadline);
545static int mv_softreset(struct ata_link *link, unsigned int *class,
546 unsigned long deadline);
Mark Lord29d187b2008-05-02 02:15:37 -0400547static void mv_pmp_error_handler(struct ata_port *ap);
Mark Lord4c299ca2008-05-02 02:16:20 -0400548static void mv_process_crpb_entries(struct ata_port *ap,
549 struct mv_port_priv *pp);
Brett Russ20f733e2005-09-01 18:26:17 -0400550
Mark Lordeb73d552008-01-29 13:24:00 -0500551/* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
552 * because we have to allow room for worst case splitting of
553 * PRDs for 64K boundaries in mv_fill_sg().
554 */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400555static struct scsi_host_template mv5_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900556 ATA_BASE_SHT(DRV_NAME),
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400557 .sg_tablesize = MV_MAX_SG_CT / 2,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400558 .dma_boundary = MV_DMA_BOUNDARY,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400559};
560
561static struct scsi_host_template mv6_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900562 ATA_NCQ_SHT(DRV_NAME),
Mark Lord138bfdd2008-01-26 18:33:18 -0500563 .can_queue = MV_MAX_Q_DEPTH - 1,
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400564 .sg_tablesize = MV_MAX_SG_CT / 2,
Brett Russ20f733e2005-09-01 18:26:17 -0400565 .dma_boundary = MV_DMA_BOUNDARY,
Brett Russ20f733e2005-09-01 18:26:17 -0400566};
567
Tejun Heo029cfd62008-03-25 12:22:49 +0900568static struct ata_port_operations mv5_ops = {
569 .inherits = &ata_sff_port_ops,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500570
Mark Lord3e4a1392008-05-02 02:10:02 -0400571 .qc_defer = mv_qc_defer,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500572 .qc_prep = mv_qc_prep,
573 .qc_issue = mv_qc_issue,
574
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400575 .freeze = mv_eh_freeze,
576 .thaw = mv_eh_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900577 .hardreset = mv_hardreset,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900578 .error_handler = ata_std_error_handler, /* avoid SFF EH */
Tejun Heo029cfd62008-03-25 12:22:49 +0900579 .post_internal_cmd = ATA_OP_NULL,
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400580
Jeff Garzikc9d39132005-11-13 17:47:51 -0500581 .scr_read = mv5_scr_read,
582 .scr_write = mv5_scr_write,
583
584 .port_start = mv_port_start,
585 .port_stop = mv_port_stop,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500586};
587
Tejun Heo029cfd62008-03-25 12:22:49 +0900588static struct ata_port_operations mv6_ops = {
589 .inherits = &mv5_ops,
Mark Lordf2738272008-01-26 18:32:29 -0500590 .dev_config = mv6_dev_config,
Brett Russ20f733e2005-09-01 18:26:17 -0400591 .scr_read = mv_scr_read,
592 .scr_write = mv_scr_write,
593
Mark Lorde49856d2008-04-16 14:59:07 -0400594 .pmp_hardreset = mv_pmp_hardreset,
595 .pmp_softreset = mv_softreset,
596 .softreset = mv_softreset,
Mark Lord29d187b2008-05-02 02:15:37 -0400597 .error_handler = mv_pmp_error_handler,
Brett Russ20f733e2005-09-01 18:26:17 -0400598};
599
Tejun Heo029cfd62008-03-25 12:22:49 +0900600static struct ata_port_operations mv_iie_ops = {
601 .inherits = &mv6_ops,
602 .dev_config = ATA_OP_NULL,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500603 .qc_prep = mv_qc_prep_iie,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500604};
605
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100606static const struct ata_port_info mv_port_info[] = {
Brett Russ20f733e2005-09-01 18:26:17 -0400607 { /* chip_504x */
Jeff Garzikcca39742006-08-24 03:19:22 -0400608 .flags = MV_COMMON_FLAGS,
Brett Russ31961942005-09-30 01:36:00 -0400609 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400610 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500611 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400612 },
613 { /* chip_508x */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400614 .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
Brett Russ31961942005-09-30 01:36:00 -0400615 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400616 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500617 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400618 },
Jeff Garzik47c2b672005-11-12 21:13:17 -0500619 { /* chip_5080 */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400620 .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500621 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400622 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500623 .port_ops = &mv5_ops,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500624 },
Brett Russ20f733e2005-09-01 18:26:17 -0400625 { /* chip_604x */
Mark Lord138bfdd2008-01-26 18:33:18 -0500626 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400627 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord138bfdd2008-01-26 18:33:18 -0500628 ATA_FLAG_NCQ,
Brett Russ31961942005-09-30 01:36:00 -0400629 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400630 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500631 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400632 },
633 { /* chip_608x */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400634 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400635 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord138bfdd2008-01-26 18:33:18 -0500636 ATA_FLAG_NCQ | MV_FLAG_DUAL_HC,
Brett Russ31961942005-09-30 01:36:00 -0400637 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400638 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500639 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400640 },
Jeff Garzike4e7b892006-01-31 12:18:41 -0500641 { /* chip_6042 */
Mark Lordad3aef52008-05-14 09:21:43 -0400642 .flags = MV_GENIIE_FLAGS,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500643 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400644 .udma_mask = ATA_UDMA6,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500645 .port_ops = &mv_iie_ops,
646 },
647 { /* chip_7042 */
Mark Lordad3aef52008-05-14 09:21:43 -0400648 .flags = MV_GENIIE_FLAGS,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500649 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400650 .udma_mask = ATA_UDMA6,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500651 .port_ops = &mv_iie_ops,
652 },
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500653 { /* chip_soc */
Mark Lordad3aef52008-05-14 09:21:43 -0400654 .flags = MV_GENIIE_FLAGS | MV_FLAG_SOC,
Mark Lord17c5aab2008-04-16 14:56:51 -0400655 .pio_mask = 0x1f, /* pio0-4 */
656 .udma_mask = ATA_UDMA6,
657 .port_ops = &mv_iie_ops,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500658 },
Brett Russ20f733e2005-09-01 18:26:17 -0400659};
660
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500661static const struct pci_device_id mv_pci_tbl[] = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400662 { PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
663 { PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
664 { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
665 { PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
Alan Coxcfbf7232007-07-09 14:38:41 +0100666 /* RocketRAID 1740/174x have different identifiers */
667 { PCI_VDEVICE(TTI, 0x1740), chip_508x },
668 { PCI_VDEVICE(TTI, 0x1742), chip_508x },
Brett Russ20f733e2005-09-01 18:26:17 -0400669
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400670 { PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
671 { PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
672 { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
673 { PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
674 { PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
Jeff Garzik29179532005-11-11 08:08:03 -0500675
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400676 { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
677
Florian Attenbergerd9f9c6b2007-07-02 17:09:29 +0200678 /* Adaptec 1430SA */
679 { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },
680
Mark Lord02a121d2007-12-01 13:07:22 -0500681 /* Marvell 7042 support */
Morrison, Tom6a3d5862007-03-06 02:38:10 -0800682 { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },
683
Mark Lord02a121d2007-12-01 13:07:22 -0500684 /* Highpoint RocketRAID PCIe series */
685 { PCI_VDEVICE(TTI, 0x2300), chip_7042 },
686 { PCI_VDEVICE(TTI, 0x2310), chip_7042 },
687
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400688 { } /* terminate list */
Brett Russ20f733e2005-09-01 18:26:17 -0400689};
690
Jeff Garzik47c2b672005-11-12 21:13:17 -0500691static const struct mv_hw_ops mv5xxx_ops = {
692 .phy_errata = mv5_phy_errata,
693 .enable_leds = mv5_enable_leds,
694 .read_preamp = mv5_read_preamp,
695 .reset_hc = mv5_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500696 .reset_flash = mv5_reset_flash,
697 .reset_bus = mv5_reset_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500698};
699
700static const struct mv_hw_ops mv6xxx_ops = {
701 .phy_errata = mv6_phy_errata,
702 .enable_leds = mv6_enable_leds,
703 .read_preamp = mv6_read_preamp,
704 .reset_hc = mv6_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500705 .reset_flash = mv6_reset_flash,
706 .reset_bus = mv_reset_pci_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500707};
708
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500709static const struct mv_hw_ops mv_soc_ops = {
710 .phy_errata = mv6_phy_errata,
711 .enable_leds = mv_soc_enable_leds,
712 .read_preamp = mv_soc_read_preamp,
713 .reset_hc = mv_soc_reset_hc,
714 .reset_flash = mv_soc_reset_flash,
715 .reset_bus = mv_soc_reset_bus,
716};
717
Brett Russ20f733e2005-09-01 18:26:17 -0400718/*
719 * Functions
720 */
721
722static inline void writelfl(unsigned long data, void __iomem *addr)
723{
724 writel(data, addr);
725 (void) readl(addr); /* flush to avoid PCI posted write */
726}
727
Jeff Garzikc9d39132005-11-13 17:47:51 -0500728static inline unsigned int mv_hc_from_port(unsigned int port)
729{
730 return port >> MV_PORT_HC_SHIFT;
731}
732
733static inline unsigned int mv_hardport_from_port(unsigned int port)
734{
735 return port & MV_PORT_MASK;
736}
737
Mark Lord1cfd19a2008-04-19 15:05:50 -0400738/*
739 * Consolidate some rather tricky bit shift calculations.
740 * This is hot-path stuff, so not a function.
741 * Simple code, with two return values, so macro rather than inline.
742 *
743 * port is the sole input, in range 0..7.
Mark Lord7368f912008-04-25 11:24:24 -0400744 * shift is one output, for use with main_irq_cause / main_irq_mask registers.
745 * hardport is the other output, in range 0..3.
Mark Lord1cfd19a2008-04-19 15:05:50 -0400746 *
747 * Note that port and hardport may be the same variable in some cases.
748 */
749#define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \
750{ \
751 shift = mv_hc_from_port(port) * HC_SHIFT; \
752 hardport = mv_hardport_from_port(port); \
753 shift += hardport * 2; \
754}
755
Mark Lord352fab72008-04-19 14:43:42 -0400756static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
757{
758 return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
759}
760
Jeff Garzikc9d39132005-11-13 17:47:51 -0500761static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
762 unsigned int port)
763{
764 return mv_hc_base(base, mv_hc_from_port(port));
765}
766
Brett Russ20f733e2005-09-01 18:26:17 -0400767static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
768{
Jeff Garzikc9d39132005-11-13 17:47:51 -0500769 return mv_hc_base_from_port(base, port) +
Jeff Garzik8b260242005-11-12 12:32:50 -0500770 MV_SATAHC_ARBTR_REG_SZ +
Jeff Garzikc9d39132005-11-13 17:47:51 -0500771 (mv_hardport_from_port(port) * MV_PORT_REG_SZ);
Brett Russ20f733e2005-09-01 18:26:17 -0400772}
773
Mark Lorde12bef52008-03-31 19:33:56 -0400774static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
775{
776 void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
777 unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
778
779 return hc_mmio + ofs;
780}
781
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500782static inline void __iomem *mv_host_base(struct ata_host *host)
783{
784 struct mv_host_priv *hpriv = host->private_data;
785 return hpriv->base;
786}
787
Brett Russ20f733e2005-09-01 18:26:17 -0400788static inline void __iomem *mv_ap_base(struct ata_port *ap)
789{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500790 return mv_port_base(mv_host_base(ap->host), ap->port_no);
Brett Russ20f733e2005-09-01 18:26:17 -0400791}
792
Jeff Garzikcca39742006-08-24 03:19:22 -0400793static inline int mv_get_hc_count(unsigned long port_flags)
Brett Russ20f733e2005-09-01 18:26:17 -0400794{
Jeff Garzikcca39742006-08-24 03:19:22 -0400795 return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
Brett Russ20f733e2005-09-01 18:26:17 -0400796}
797
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400798static void mv_set_edma_ptrs(void __iomem *port_mmio,
799 struct mv_host_priv *hpriv,
800 struct mv_port_priv *pp)
801{
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400802 u32 index;
803
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400804 /*
805 * initialize request queue
806 */
Mark Lordfcfb1f72008-04-19 15:06:40 -0400807 pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
808 index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400809
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400810 WARN_ON(pp->crqb_dma & 0x3ff);
811 writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400812 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400813 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
814
815 if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400816 writelfl((pp->crqb_dma & 0xffffffff) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400817 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
818 else
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400819 writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400820
821 /*
822 * initialize response queue
823 */
Mark Lordfcfb1f72008-04-19 15:06:40 -0400824 pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
825 index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400826
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400827 WARN_ON(pp->crpb_dma & 0xff);
828 writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
829
830 if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400831 writelfl((pp->crpb_dma & 0xffffffff) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400832 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
833 else
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400834 writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400835
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400836 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400837 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400838}
839
Mark Lordc4de5732008-05-17 13:35:21 -0400840static void mv_set_main_irq_mask(struct ata_host *host,
841 u32 disable_bits, u32 enable_bits)
842{
843 struct mv_host_priv *hpriv = host->private_data;
844 u32 old_mask, new_mask;
845
846 old_mask = readl(hpriv->main_irq_mask_addr);
847 new_mask = (old_mask & ~disable_bits) | enable_bits;
848 if (new_mask != old_mask)
849 writelfl(new_mask, hpriv->main_irq_mask_addr);
850}
851
852static void mv_enable_port_irqs(struct ata_port *ap,
853 unsigned int port_bits)
854{
855 unsigned int shift, hardport, port = ap->port_no;
856 u32 disable_bits, enable_bits;
857
858 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
859
860 disable_bits = (DONE_IRQ | ERR_IRQ) << shift;
861 enable_bits = port_bits << shift;
862 mv_set_main_irq_mask(ap->host, disable_bits, enable_bits);
863}
864
Brett Russ05b308e2005-10-05 17:08:53 -0400865/**
866 * mv_start_dma - Enable eDMA engine
867 * @base: port base address
868 * @pp: port private data
869 *
Tejun Heobeec7db2006-02-11 19:11:13 +0900870 * Verify the local cache of the eDMA state is accurate with a
871 * WARN_ON.
Brett Russ05b308e2005-10-05 17:08:53 -0400872 *
873 * LOCKING:
874 * Inherited from caller.
875 */
Mark Lord0c589122008-01-26 18:31:16 -0500876static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio,
Mark Lord72109162008-01-26 18:31:33 -0500877 struct mv_port_priv *pp, u8 protocol)
Brett Russ31961942005-09-30 01:36:00 -0400878{
Mark Lord72109162008-01-26 18:31:33 -0500879 int want_ncq = (protocol == ATA_PROT_NCQ);
880
881 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
882 int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
883 if (want_ncq != using_ncq)
Mark Lordb5624682008-03-31 19:34:40 -0400884 mv_stop_edma(ap);
Mark Lord72109162008-01-26 18:31:33 -0500885 }
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400886 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
Mark Lord0c589122008-01-26 18:31:16 -0500887 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lord352fab72008-04-19 14:43:42 -0400888 int hardport = mv_hardport_from_port(ap->port_no);
Mark Lord0c589122008-01-26 18:31:16 -0500889 void __iomem *hc_mmio = mv_hc_base_from_port(
Mark Lord352fab72008-04-19 14:43:42 -0400890 mv_host_base(ap->host), hardport);
Mark Lord0c589122008-01-26 18:31:16 -0500891 u32 hc_irq_cause, ipending;
892
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400893 /* clear EDMA event indicators, if any */
Mark Lordf630d562008-01-26 18:31:00 -0500894 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400895
Mark Lord0c589122008-01-26 18:31:16 -0500896 /* clear EDMA interrupt indicator, if any */
897 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
Mark Lord352fab72008-04-19 14:43:42 -0400898 ipending = (DEV_IRQ | DMA_IRQ) << hardport;
Mark Lord0c589122008-01-26 18:31:16 -0500899 if (hc_irq_cause & ipending) {
900 writelfl(hc_irq_cause & ~ipending,
901 hc_mmio + HC_IRQ_CAUSE_OFS);
902 }
903
Mark Lorde12bef52008-03-31 19:33:56 -0400904 mv_edma_cfg(ap, want_ncq);
Mark Lord0c589122008-01-26 18:31:16 -0500905
906 /* clear FIS IRQ Cause */
Mark Lorde4006072008-05-14 09:19:30 -0400907 if (IS_GEN_IIE(hpriv))
908 writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
Mark Lord0c589122008-01-26 18:31:16 -0500909
Mark Lordf630d562008-01-26 18:31:00 -0500910 mv_set_edma_ptrs(port_mmio, hpriv, pp);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400911
Mark Lordf630d562008-01-26 18:31:00 -0500912 writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
Brett Russafb0edd2005-10-05 17:08:42 -0400913 pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
914 }
Brett Russ31961942005-09-30 01:36:00 -0400915}
916
Mark Lord9b2c4e02008-05-02 02:09:14 -0400917static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
918{
919 void __iomem *port_mmio = mv_ap_base(ap);
920 const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
921 const int per_loop = 5, timeout = (15 * 1000 / per_loop);
922 int i;
923
924 /*
925 * Wait for the EDMA engine to finish transactions in progress.
Mark Lordc46938c2008-05-02 14:02:28 -0400926 * No idea what a good "timeout" value might be, but measurements
927 * indicate that it often requires hundreds of microseconds
928 * with two drives in-use. So we use the 15msec value above
929 * as a rough guess at what even more drives might require.
Mark Lord9b2c4e02008-05-02 02:09:14 -0400930 */
931 for (i = 0; i < timeout; ++i) {
932 u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS);
933 if ((edma_stat & empty_idle) == empty_idle)
934 break;
935 udelay(per_loop);
936 }
937 /* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */
938}
939
Brett Russ05b308e2005-10-05 17:08:53 -0400940/**
Mark Lorde12bef52008-03-31 19:33:56 -0400941 * mv_stop_edma_engine - Disable eDMA engine
Mark Lordb5624682008-03-31 19:34:40 -0400942 * @port_mmio: io base address
Brett Russ05b308e2005-10-05 17:08:53 -0400943 *
944 * LOCKING:
945 * Inherited from caller.
946 */
Mark Lordb5624682008-03-31 19:34:40 -0400947static int mv_stop_edma_engine(void __iomem *port_mmio)
Brett Russ31961942005-09-30 01:36:00 -0400948{
Mark Lordb5624682008-03-31 19:34:40 -0400949 int i;
Brett Russ31961942005-09-30 01:36:00 -0400950
Mark Lordb5624682008-03-31 19:34:40 -0400951 /* Disable eDMA. The disable bit auto clears. */
952 writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
Jeff Garzik8b260242005-11-12 12:32:50 -0500953
Mark Lordb5624682008-03-31 19:34:40 -0400954 /* Wait for the chip to confirm eDMA is off. */
955 for (i = 10000; i > 0; i--) {
956 u32 reg = readl(port_mmio + EDMA_CMD_OFS);
Jeff Garzik4537deb52007-07-12 14:30:19 -0400957 if (!(reg & EDMA_EN))
Mark Lordb5624682008-03-31 19:34:40 -0400958 return 0;
959 udelay(10);
Brett Russ31961942005-09-30 01:36:00 -0400960 }
Mark Lordb5624682008-03-31 19:34:40 -0400961 return -EIO;
Brett Russ31961942005-09-30 01:36:00 -0400962}
963
Mark Lorde12bef52008-03-31 19:33:56 -0400964static int mv_stop_edma(struct ata_port *ap)
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400965{
Mark Lordb5624682008-03-31 19:34:40 -0400966 void __iomem *port_mmio = mv_ap_base(ap);
967 struct mv_port_priv *pp = ap->private_data;
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400968
Mark Lordb5624682008-03-31 19:34:40 -0400969 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
970 return 0;
971 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Mark Lord9b2c4e02008-05-02 02:09:14 -0400972 mv_wait_for_edma_empty_idle(ap);
Mark Lordb5624682008-03-31 19:34:40 -0400973 if (mv_stop_edma_engine(port_mmio)) {
974 ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
975 return -EIO;
976 }
977 return 0;
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400978}
979
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400980#ifdef ATA_DEBUG
Brett Russ31961942005-09-30 01:36:00 -0400981static void mv_dump_mem(void __iomem *start, unsigned bytes)
982{
Brett Russ31961942005-09-30 01:36:00 -0400983 int b, w;
984 for (b = 0; b < bytes; ) {
985 DPRINTK("%p: ", start + b);
986 for (w = 0; b < bytes && w < 4; w++) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400987 printk("%08x ", readl(start + b));
Brett Russ31961942005-09-30 01:36:00 -0400988 b += sizeof(u32);
989 }
990 printk("\n");
991 }
Brett Russ31961942005-09-30 01:36:00 -0400992}
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400993#endif
994
Brett Russ31961942005-09-30 01:36:00 -0400995static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
996{
997#ifdef ATA_DEBUG
998 int b, w;
999 u32 dw;
1000 for (b = 0; b < bytes; ) {
1001 DPRINTK("%02x: ", b);
1002 for (w = 0; b < bytes && w < 4; w++) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001003 (void) pci_read_config_dword(pdev, b, &dw);
1004 printk("%08x ", dw);
Brett Russ31961942005-09-30 01:36:00 -04001005 b += sizeof(u32);
1006 }
1007 printk("\n");
1008 }
1009#endif
1010}
1011static void mv_dump_all_regs(void __iomem *mmio_base, int port,
1012 struct pci_dev *pdev)
1013{
1014#ifdef ATA_DEBUG
Jeff Garzik8b260242005-11-12 12:32:50 -05001015 void __iomem *hc_base = mv_hc_base(mmio_base,
Brett Russ31961942005-09-30 01:36:00 -04001016 port >> MV_PORT_HC_SHIFT);
1017 void __iomem *port_base;
1018 int start_port, num_ports, p, start_hc, num_hcs, hc;
1019
1020 if (0 > port) {
1021 start_hc = start_port = 0;
1022 num_ports = 8; /* shld be benign for 4 port devs */
1023 num_hcs = 2;
1024 } else {
1025 start_hc = port >> MV_PORT_HC_SHIFT;
1026 start_port = port;
1027 num_ports = num_hcs = 1;
1028 }
Jeff Garzik8b260242005-11-12 12:32:50 -05001029 DPRINTK("All registers for port(s) %u-%u:\n", start_port,
Brett Russ31961942005-09-30 01:36:00 -04001030 num_ports > 1 ? num_ports - 1 : start_port);
1031
1032 if (NULL != pdev) {
1033 DPRINTK("PCI config space regs:\n");
1034 mv_dump_pci_cfg(pdev, 0x68);
1035 }
1036 DPRINTK("PCI regs:\n");
1037 mv_dump_mem(mmio_base+0xc00, 0x3c);
1038 mv_dump_mem(mmio_base+0xd00, 0x34);
1039 mv_dump_mem(mmio_base+0xf00, 0x4);
1040 mv_dump_mem(mmio_base+0x1d00, 0x6c);
1041 for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
Dan Alonid220c372006-04-10 23:20:22 -07001042 hc_base = mv_hc_base(mmio_base, hc);
Brett Russ31961942005-09-30 01:36:00 -04001043 DPRINTK("HC regs (HC %i):\n", hc);
1044 mv_dump_mem(hc_base, 0x1c);
1045 }
1046 for (p = start_port; p < start_port + num_ports; p++) {
1047 port_base = mv_port_base(mmio_base, p);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001048 DPRINTK("EDMA regs (port %i):\n", p);
Brett Russ31961942005-09-30 01:36:00 -04001049 mv_dump_mem(port_base, 0x54);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001050 DPRINTK("SATA regs (port %i):\n", p);
Brett Russ31961942005-09-30 01:36:00 -04001051 mv_dump_mem(port_base+0x300, 0x60);
1052 }
1053#endif
1054}
1055
Brett Russ20f733e2005-09-01 18:26:17 -04001056static unsigned int mv_scr_offset(unsigned int sc_reg_in)
1057{
1058 unsigned int ofs;
1059
1060 switch (sc_reg_in) {
1061 case SCR_STATUS:
1062 case SCR_CONTROL:
1063 case SCR_ERROR:
1064 ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
1065 break;
1066 case SCR_ACTIVE:
1067 ofs = SATA_ACTIVE_OFS; /* active is not with the others */
1068 break;
1069 default:
1070 ofs = 0xffffffffU;
1071 break;
1072 }
1073 return ofs;
1074}
1075
Tejun Heoda3dbb12007-07-16 14:29:40 +09001076static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
Brett Russ20f733e2005-09-01 18:26:17 -04001077{
1078 unsigned int ofs = mv_scr_offset(sc_reg_in);
1079
Tejun Heoda3dbb12007-07-16 14:29:40 +09001080 if (ofs != 0xffffffffU) {
1081 *val = readl(mv_ap_base(ap) + ofs);
1082 return 0;
1083 } else
1084 return -EINVAL;
Brett Russ20f733e2005-09-01 18:26:17 -04001085}
1086
Tejun Heoda3dbb12007-07-16 14:29:40 +09001087static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
Brett Russ20f733e2005-09-01 18:26:17 -04001088{
1089 unsigned int ofs = mv_scr_offset(sc_reg_in);
1090
Tejun Heoda3dbb12007-07-16 14:29:40 +09001091 if (ofs != 0xffffffffU) {
Brett Russ20f733e2005-09-01 18:26:17 -04001092 writelfl(val, mv_ap_base(ap) + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09001093 return 0;
1094 } else
1095 return -EINVAL;
Brett Russ20f733e2005-09-01 18:26:17 -04001096}
1097
Mark Lordf2738272008-01-26 18:32:29 -05001098static void mv6_dev_config(struct ata_device *adev)
1099{
1100 /*
Mark Lorde49856d2008-04-16 14:59:07 -04001101 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
1102 *
1103 * Gen-II does not support NCQ over a port multiplier
1104 * (no FIS-based switching).
1105 *
Mark Lordf2738272008-01-26 18:32:29 -05001106 * We don't have hob_nsect when doing NCQ commands on Gen-II.
1107 * See mv_qc_prep() for more info.
1108 */
Mark Lorde49856d2008-04-16 14:59:07 -04001109 if (adev->flags & ATA_DFLAG_NCQ) {
Mark Lord352fab72008-04-19 14:43:42 -04001110 if (sata_pmp_attached(adev->link->ap)) {
Mark Lorde49856d2008-04-16 14:59:07 -04001111 adev->flags &= ~ATA_DFLAG_NCQ;
Mark Lord352fab72008-04-19 14:43:42 -04001112 ata_dev_printk(adev, KERN_INFO,
1113 "NCQ disabled for command-based switching\n");
1114 } else if (adev->max_sectors > GEN_II_NCQ_MAX_SECTORS) {
1115 adev->max_sectors = GEN_II_NCQ_MAX_SECTORS;
1116 ata_dev_printk(adev, KERN_INFO,
1117 "max_sectors limited to %u for NCQ\n",
1118 adev->max_sectors);
1119 }
Mark Lorde49856d2008-04-16 14:59:07 -04001120 }
Mark Lordf2738272008-01-26 18:32:29 -05001121}
1122
Mark Lord3e4a1392008-05-02 02:10:02 -04001123static int mv_qc_defer(struct ata_queued_cmd *qc)
1124{
1125 struct ata_link *link = qc->dev->link;
1126 struct ata_port *ap = link->ap;
1127 struct mv_port_priv *pp = ap->private_data;
1128
1129 /*
Mark Lord29d187b2008-05-02 02:15:37 -04001130 * Don't allow new commands if we're in a delayed EH state
1131 * for NCQ and/or FIS-based switching.
1132 */
1133 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
1134 return ATA_DEFER_PORT;
1135 /*
Mark Lord3e4a1392008-05-02 02:10:02 -04001136 * If the port is completely idle, then allow the new qc.
1137 */
1138 if (ap->nr_active_links == 0)
1139 return 0;
1140
1141 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
1142 /*
1143 * The port is operating in host queuing mode (EDMA).
1144 * It can accomodate a new qc if the qc protocol
1145 * is compatible with the current host queue mode.
1146 */
1147 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
1148 /*
1149 * The host queue (EDMA) is in NCQ mode.
1150 * If the new qc is also an NCQ command,
1151 * then allow the new qc.
1152 */
1153 if (qc->tf.protocol == ATA_PROT_NCQ)
1154 return 0;
1155 } else {
1156 /*
1157 * The host queue (EDMA) is in non-NCQ, DMA mode.
1158 * If the new qc is also a non-NCQ, DMA command,
1159 * then allow the new qc.
1160 */
1161 if (qc->tf.protocol == ATA_PROT_DMA)
1162 return 0;
1163 }
1164 }
1165 return ATA_DEFER_PORT;
1166}
1167
Mark Lord00f42ea2008-05-02 02:11:45 -04001168static void mv_config_fbs(void __iomem *port_mmio, int want_ncq, int want_fbs)
Mark Lorde49856d2008-04-16 14:59:07 -04001169{
Mark Lord00f42ea2008-05-02 02:11:45 -04001170 u32 new_fiscfg, old_fiscfg;
1171 u32 new_ltmode, old_ltmode;
1172 u32 new_haltcond, old_haltcond;
1173
1174 old_fiscfg = readl(port_mmio + FISCFG_OFS);
1175 old_ltmode = readl(port_mmio + LTMODE_OFS);
1176 old_haltcond = readl(port_mmio + EDMA_HALTCOND_OFS);
1177
1178 new_fiscfg = old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR);
1179 new_ltmode = old_ltmode & ~LTMODE_BIT8;
1180 new_haltcond = old_haltcond | EDMA_ERR_DEV;
1181
1182 if (want_fbs) {
1183 new_fiscfg = old_fiscfg | FISCFG_SINGLE_SYNC;
1184 new_ltmode = old_ltmode | LTMODE_BIT8;
Mark Lord4c299ca2008-05-02 02:16:20 -04001185 if (want_ncq)
1186 new_haltcond &= ~EDMA_ERR_DEV;
1187 else
1188 new_fiscfg |= FISCFG_WAIT_DEV_ERR;
Mark Lorde49856d2008-04-16 14:59:07 -04001189 }
Mark Lord00f42ea2008-05-02 02:11:45 -04001190
Mark Lord8e7decd2008-05-02 02:07:51 -04001191 if (new_fiscfg != old_fiscfg)
1192 writelfl(new_fiscfg, port_mmio + FISCFG_OFS);
Mark Lorde49856d2008-04-16 14:59:07 -04001193 if (new_ltmode != old_ltmode)
1194 writelfl(new_ltmode, port_mmio + LTMODE_OFS);
Mark Lord00f42ea2008-05-02 02:11:45 -04001195 if (new_haltcond != old_haltcond)
1196 writelfl(new_haltcond, port_mmio + EDMA_HALTCOND_OFS);
Mark Lord0c589122008-01-26 18:31:16 -05001197}
Jeff Garzike4e7b892006-01-31 12:18:41 -05001198
Mark Lorddd2890f2008-05-02 02:10:56 -04001199static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
1200{
1201 struct mv_host_priv *hpriv = ap->host->private_data;
1202 u32 old, new;
1203
1204 /* workaround for 88SX60x1 FEr SATA#25 (part 1) */
1205 old = readl(hpriv->base + MV_GPIO_PORT_CTL_OFS);
1206 if (want_ncq)
1207 new = old | (1 << 22);
1208 else
1209 new = old & ~(1 << 22);
1210 if (new != old)
1211 writel(new, hpriv->base + MV_GPIO_PORT_CTL_OFS);
1212}
1213
Mark Lorde12bef52008-03-31 19:33:56 -04001214static void mv_edma_cfg(struct ata_port *ap, int want_ncq)
Jeff Garzike4e7b892006-01-31 12:18:41 -05001215{
1216 u32 cfg;
Mark Lorde12bef52008-03-31 19:33:56 -04001217 struct mv_port_priv *pp = ap->private_data;
1218 struct mv_host_priv *hpriv = ap->host->private_data;
1219 void __iomem *port_mmio = mv_ap_base(ap);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001220
1221 /* set up non-NCQ EDMA configuration */
1222 cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */
Mark Lord00f42ea2008-05-02 02:11:45 -04001223 pp->pp_flags &= ~MV_PP_FLAG_FBS_EN;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001224
1225 if (IS_GEN_I(hpriv))
1226 cfg |= (1 << 8); /* enab config burst size mask */
1227
Mark Lorddd2890f2008-05-02 02:10:56 -04001228 else if (IS_GEN_II(hpriv)) {
Jeff Garzike4e7b892006-01-31 12:18:41 -05001229 cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
Mark Lorddd2890f2008-05-02 02:10:56 -04001230 mv_60x1_errata_sata25(ap, want_ncq);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001231
Mark Lorddd2890f2008-05-02 02:10:56 -04001232 } else if (IS_GEN_IIE(hpriv)) {
Mark Lord00f42ea2008-05-02 02:11:45 -04001233 int want_fbs = sata_pmp_attached(ap);
1234 /*
1235 * Possible future enhancement:
1236 *
1237 * The chip can use FBS with non-NCQ, if we allow it,
1238 * But first we need to have the error handling in place
1239 * for this mode (datasheet section 7.3.15.4.2.3).
1240 * So disallow non-NCQ FBS for now.
1241 */
1242 want_fbs &= want_ncq;
1243
1244 mv_config_fbs(port_mmio, want_ncq, want_fbs);
1245
1246 if (want_fbs) {
1247 pp->pp_flags |= MV_PP_FLAG_FBS_EN;
1248 cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
1249 }
1250
Jeff Garzike728eab2007-02-25 02:53:41 -05001251 cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */
1252 cfg |= (1 << 22); /* enab 4-entry host queue cache */
Mark Lord616d4a92008-05-02 02:08:32 -04001253 if (HAS_PCI(ap->host))
1254 cfg |= (1 << 18); /* enab early completion */
1255 if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
1256 cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001257 }
1258
Mark Lord72109162008-01-26 18:31:33 -05001259 if (want_ncq) {
1260 cfg |= EDMA_CFG_NCQ;
1261 pp->pp_flags |= MV_PP_FLAG_NCQ_EN;
1262 } else
1263 pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN;
1264
Jeff Garzike4e7b892006-01-31 12:18:41 -05001265 writelfl(cfg, port_mmio + EDMA_CFG_OFS);
1266}
1267
Mark Lordda2fa9b2008-01-26 18:32:45 -05001268static void mv_port_free_dma_mem(struct ata_port *ap)
1269{
1270 struct mv_host_priv *hpriv = ap->host->private_data;
1271 struct mv_port_priv *pp = ap->private_data;
Mark Lordeb73d552008-01-29 13:24:00 -05001272 int tag;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001273
1274 if (pp->crqb) {
1275 dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
1276 pp->crqb = NULL;
1277 }
1278 if (pp->crpb) {
1279 dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
1280 pp->crpb = NULL;
1281 }
Mark Lordeb73d552008-01-29 13:24:00 -05001282 /*
1283 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
1284 * For later hardware, we have one unique sg_tbl per NCQ tag.
1285 */
1286 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1287 if (pp->sg_tbl[tag]) {
1288 if (tag == 0 || !IS_GEN_I(hpriv))
1289 dma_pool_free(hpriv->sg_tbl_pool,
1290 pp->sg_tbl[tag],
1291 pp->sg_tbl_dma[tag]);
1292 pp->sg_tbl[tag] = NULL;
1293 }
Mark Lordda2fa9b2008-01-26 18:32:45 -05001294 }
1295}
1296
Brett Russ05b308e2005-10-05 17:08:53 -04001297/**
1298 * mv_port_start - Port specific init/start routine.
1299 * @ap: ATA channel to manipulate
1300 *
1301 * Allocate and point to DMA memory, init port private memory,
1302 * zero indices.
1303 *
1304 * LOCKING:
1305 * Inherited from caller.
1306 */
Brett Russ31961942005-09-30 01:36:00 -04001307static int mv_port_start(struct ata_port *ap)
1308{
Jeff Garzikcca39742006-08-24 03:19:22 -04001309 struct device *dev = ap->host->dev;
1310 struct mv_host_priv *hpriv = ap->host->private_data;
Brett Russ31961942005-09-30 01:36:00 -04001311 struct mv_port_priv *pp;
James Bottomleydde20202008-02-19 11:36:56 +01001312 int tag;
Brett Russ31961942005-09-30 01:36:00 -04001313
Tejun Heo24dc5f32007-01-20 16:00:28 +09001314 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001315 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001316 return -ENOMEM;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001317 ap->private_data = pp;
Brett Russ31961942005-09-30 01:36:00 -04001318
Mark Lordda2fa9b2008-01-26 18:32:45 -05001319 pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
1320 if (!pp->crqb)
1321 return -ENOMEM;
1322 memset(pp->crqb, 0, MV_CRQB_Q_SZ);
Brett Russ31961942005-09-30 01:36:00 -04001323
Mark Lordda2fa9b2008-01-26 18:32:45 -05001324 pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
1325 if (!pp->crpb)
1326 goto out_port_free_dma_mem;
1327 memset(pp->crpb, 0, MV_CRPB_Q_SZ);
Brett Russ31961942005-09-30 01:36:00 -04001328
Mark Lordeb73d552008-01-29 13:24:00 -05001329 /*
1330 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
1331 * For later hardware, we need one unique sg_tbl per NCQ tag.
1332 */
1333 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1334 if (tag == 0 || !IS_GEN_I(hpriv)) {
1335 pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
1336 GFP_KERNEL, &pp->sg_tbl_dma[tag]);
1337 if (!pp->sg_tbl[tag])
1338 goto out_port_free_dma_mem;
1339 } else {
1340 pp->sg_tbl[tag] = pp->sg_tbl[0];
1341 pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
1342 }
1343 }
Brett Russ31961942005-09-30 01:36:00 -04001344 return 0;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001345
1346out_port_free_dma_mem:
1347 mv_port_free_dma_mem(ap);
1348 return -ENOMEM;
Brett Russ31961942005-09-30 01:36:00 -04001349}
1350
Brett Russ05b308e2005-10-05 17:08:53 -04001351/**
1352 * mv_port_stop - Port specific cleanup/stop routine.
1353 * @ap: ATA channel to manipulate
1354 *
1355 * Stop DMA, cleanup port memory.
1356 *
1357 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04001358 * This routine uses the host lock to protect the DMA stop.
Brett Russ05b308e2005-10-05 17:08:53 -04001359 */
Brett Russ31961942005-09-30 01:36:00 -04001360static void mv_port_stop(struct ata_port *ap)
1361{
Mark Lorde12bef52008-03-31 19:33:56 -04001362 mv_stop_edma(ap);
Mark Lordda2fa9b2008-01-26 18:32:45 -05001363 mv_port_free_dma_mem(ap);
Brett Russ31961942005-09-30 01:36:00 -04001364}
1365
Brett Russ05b308e2005-10-05 17:08:53 -04001366/**
1367 * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
1368 * @qc: queued command whose SG list to source from
1369 *
1370 * Populate the SG list and mark the last entry.
1371 *
1372 * LOCKING:
1373 * Inherited from caller.
1374 */
Jeff Garzik6c087722007-10-12 00:16:23 -04001375static void mv_fill_sg(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001376{
1377 struct mv_port_priv *pp = qc->ap->private_data;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001378 struct scatterlist *sg;
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001379 struct mv_sg *mv_sg, *last_sg = NULL;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001380 unsigned int si;
Brett Russ31961942005-09-30 01:36:00 -04001381
Mark Lordeb73d552008-01-29 13:24:00 -05001382 mv_sg = pp->sg_tbl[qc->tag];
Tejun Heoff2aeb12007-12-05 16:43:11 +09001383 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Jeff Garzikd88184f2007-02-26 01:26:06 -05001384 dma_addr_t addr = sg_dma_address(sg);
1385 u32 sg_len = sg_dma_len(sg);
Brett Russ31961942005-09-30 01:36:00 -04001386
Olof Johansson4007b492007-10-02 20:45:27 -05001387 while (sg_len) {
1388 u32 offset = addr & 0xffff;
1389 u32 len = sg_len;
Brett Russ31961942005-09-30 01:36:00 -04001390
Olof Johansson4007b492007-10-02 20:45:27 -05001391 if ((offset + sg_len > 0x10000))
1392 len = 0x10000 - offset;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001393
Olof Johansson4007b492007-10-02 20:45:27 -05001394 mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
1395 mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
Jeff Garzik6c087722007-10-12 00:16:23 -04001396 mv_sg->flags_size = cpu_to_le32(len & 0xffff);
Olof Johansson4007b492007-10-02 20:45:27 -05001397
1398 sg_len -= len;
1399 addr += len;
1400
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001401 last_sg = mv_sg;
Olof Johansson4007b492007-10-02 20:45:27 -05001402 mv_sg++;
Olof Johansson4007b492007-10-02 20:45:27 -05001403 }
Brett Russ31961942005-09-30 01:36:00 -04001404 }
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001405
1406 if (likely(last_sg))
1407 last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
Brett Russ31961942005-09-30 01:36:00 -04001408}
1409
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001410static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
Brett Russ31961942005-09-30 01:36:00 -04001411{
Mark Lord559eeda2006-05-19 16:40:15 -04001412 u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
Brett Russ31961942005-09-30 01:36:00 -04001413 (last ? CRQB_CMD_LAST : 0);
Mark Lord559eeda2006-05-19 16:40:15 -04001414 *cmdw = cpu_to_le16(tmp);
Brett Russ31961942005-09-30 01:36:00 -04001415}
1416
Brett Russ05b308e2005-10-05 17:08:53 -04001417/**
1418 * mv_qc_prep - Host specific command preparation.
1419 * @qc: queued command to prepare
1420 *
1421 * This routine simply redirects to the general purpose routine
1422 * if command is not DMA. Else, it handles prep of the CRQB
1423 * (command request block), does some sanity checking, and calls
1424 * the SG load routine.
1425 *
1426 * LOCKING:
1427 * Inherited from caller.
1428 */
Brett Russ31961942005-09-30 01:36:00 -04001429static void mv_qc_prep(struct ata_queued_cmd *qc)
1430{
1431 struct ata_port *ap = qc->ap;
1432 struct mv_port_priv *pp = ap->private_data;
Mark Lorde1469872006-05-22 19:02:03 -04001433 __le16 *cw;
Brett Russ31961942005-09-30 01:36:00 -04001434 struct ata_taskfile *tf;
1435 u16 flags = 0;
Mark Lorda6432432006-05-19 16:36:36 -04001436 unsigned in_index;
Brett Russ31961942005-09-30 01:36:00 -04001437
Mark Lord138bfdd2008-01-26 18:33:18 -05001438 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1439 (qc->tf.protocol != ATA_PROT_NCQ))
Brett Russ31961942005-09-30 01:36:00 -04001440 return;
Brett Russ20f733e2005-09-01 18:26:17 -04001441
Brett Russ31961942005-09-30 01:36:00 -04001442 /* Fill in command request block
1443 */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001444 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
Brett Russ31961942005-09-30 01:36:00 -04001445 flags |= CRQB_FLAG_READ;
Tejun Heobeec7db2006-02-11 19:11:13 +09001446 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Brett Russ31961942005-09-30 01:36:00 -04001447 flags |= qc->tag << CRQB_TAG_SHIFT;
Mark Lorde49856d2008-04-16 14:59:07 -04001448 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001449
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001450 /* get current queue index from software */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001451 in_index = pp->req_idx;
Brett Russ31961942005-09-30 01:36:00 -04001452
Mark Lorda6432432006-05-19 16:36:36 -04001453 pp->crqb[in_index].sg_addr =
Mark Lordeb73d552008-01-29 13:24:00 -05001454 cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
Mark Lorda6432432006-05-19 16:36:36 -04001455 pp->crqb[in_index].sg_addr_hi =
Mark Lordeb73d552008-01-29 13:24:00 -05001456 cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
Mark Lorda6432432006-05-19 16:36:36 -04001457 pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1458
1459 cw = &pp->crqb[in_index].ata_cmd[0];
Brett Russ31961942005-09-30 01:36:00 -04001460 tf = &qc->tf;
1461
1462 /* Sadly, the CRQB cannot accomodate all registers--there are
1463 * only 11 bytes...so we must pick and choose required
1464 * registers based on the command. So, we drop feature and
1465 * hob_feature for [RW] DMA commands, but they are needed for
1466 * NCQ. NCQ will drop hob_nsect.
1467 */
1468 switch (tf->command) {
1469 case ATA_CMD_READ:
1470 case ATA_CMD_READ_EXT:
1471 case ATA_CMD_WRITE:
1472 case ATA_CMD_WRITE_EXT:
Jens Axboec15d85c2006-02-15 15:59:25 +01001473 case ATA_CMD_WRITE_FUA_EXT:
Brett Russ31961942005-09-30 01:36:00 -04001474 mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
1475 break;
Brett Russ31961942005-09-30 01:36:00 -04001476 case ATA_CMD_FPDMA_READ:
1477 case ATA_CMD_FPDMA_WRITE:
Jeff Garzik8b260242005-11-12 12:32:50 -05001478 mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
Brett Russ31961942005-09-30 01:36:00 -04001479 mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
1480 break;
Brett Russ31961942005-09-30 01:36:00 -04001481 default:
1482 /* The only other commands EDMA supports in non-queued and
1483 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
1484 * of which are defined/used by Linux. If we get here, this
1485 * driver needs work.
1486 *
1487 * FIXME: modify libata to give qc_prep a return value and
1488 * return error here.
1489 */
1490 BUG_ON(tf->command);
1491 break;
1492 }
1493 mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
1494 mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
1495 mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
1496 mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
1497 mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
1498 mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
1499 mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
1500 mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
1501 mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */
1502
Jeff Garzike4e7b892006-01-31 12:18:41 -05001503 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
Brett Russ31961942005-09-30 01:36:00 -04001504 return;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001505 mv_fill_sg(qc);
1506}
1507
1508/**
1509 * mv_qc_prep_iie - Host specific command preparation.
1510 * @qc: queued command to prepare
1511 *
1512 * This routine simply redirects to the general purpose routine
1513 * if command is not DMA. Else, it handles prep of the CRQB
1514 * (command request block), does some sanity checking, and calls
1515 * the SG load routine.
1516 *
1517 * LOCKING:
1518 * Inherited from caller.
1519 */
1520static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
1521{
1522 struct ata_port *ap = qc->ap;
1523 struct mv_port_priv *pp = ap->private_data;
1524 struct mv_crqb_iie *crqb;
1525 struct ata_taskfile *tf;
Mark Lorda6432432006-05-19 16:36:36 -04001526 unsigned in_index;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001527 u32 flags = 0;
1528
Mark Lord138bfdd2008-01-26 18:33:18 -05001529 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1530 (qc->tf.protocol != ATA_PROT_NCQ))
Jeff Garzike4e7b892006-01-31 12:18:41 -05001531 return;
1532
Mark Lorde12bef52008-03-31 19:33:56 -04001533 /* Fill in Gen IIE command request block */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001534 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1535 flags |= CRQB_FLAG_READ;
1536
Tejun Heobeec7db2006-02-11 19:11:13 +09001537 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001538 flags |= qc->tag << CRQB_TAG_SHIFT;
Mark Lord8c0aeb42008-01-26 18:31:48 -05001539 flags |= qc->tag << CRQB_HOSTQ_SHIFT;
Mark Lorde49856d2008-04-16 14:59:07 -04001540 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001541
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001542 /* get current queue index from software */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001543 in_index = pp->req_idx;
Mark Lorda6432432006-05-19 16:36:36 -04001544
1545 crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
Mark Lordeb73d552008-01-29 13:24:00 -05001546 crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1547 crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001548 crqb->flags = cpu_to_le32(flags);
1549
1550 tf = &qc->tf;
1551 crqb->ata_cmd[0] = cpu_to_le32(
1552 (tf->command << 16) |
1553 (tf->feature << 24)
1554 );
1555 crqb->ata_cmd[1] = cpu_to_le32(
1556 (tf->lbal << 0) |
1557 (tf->lbam << 8) |
1558 (tf->lbah << 16) |
1559 (tf->device << 24)
1560 );
1561 crqb->ata_cmd[2] = cpu_to_le32(
1562 (tf->hob_lbal << 0) |
1563 (tf->hob_lbam << 8) |
1564 (tf->hob_lbah << 16) |
1565 (tf->hob_feature << 24)
1566 );
1567 crqb->ata_cmd[3] = cpu_to_le32(
1568 (tf->nsect << 0) |
1569 (tf->hob_nsect << 8)
1570 );
1571
1572 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1573 return;
Brett Russ31961942005-09-30 01:36:00 -04001574 mv_fill_sg(qc);
1575}
1576
Brett Russ05b308e2005-10-05 17:08:53 -04001577/**
1578 * mv_qc_issue - Initiate a command to the host
1579 * @qc: queued command to start
1580 *
1581 * This routine simply redirects to the general purpose routine
1582 * if command is not DMA. Else, it sanity checks our local
1583 * caches of the request producer/consumer indices then enables
1584 * DMA and bumps the request producer index.
1585 *
1586 * LOCKING:
1587 * Inherited from caller.
1588 */
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001589static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001590{
Jeff Garzikc5d3e452007-07-11 18:30:50 -04001591 struct ata_port *ap = qc->ap;
1592 void __iomem *port_mmio = mv_ap_base(ap);
1593 struct mv_port_priv *pp = ap->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001594 u32 in_index;
Brett Russ31961942005-09-30 01:36:00 -04001595
Mark Lord138bfdd2008-01-26 18:33:18 -05001596 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1597 (qc->tf.protocol != ATA_PROT_NCQ)) {
Mark Lord17c5aab2008-04-16 14:56:51 -04001598 /*
1599 * We're about to send a non-EDMA capable command to the
Brett Russ31961942005-09-30 01:36:00 -04001600 * port. Turn off EDMA so there won't be problems accessing
1601 * shadow block, etc registers.
1602 */
Mark Lordb5624682008-03-31 19:34:40 -04001603 mv_stop_edma(ap);
Mark Lorde49856d2008-04-16 14:59:07 -04001604 mv_pmp_select(ap, qc->dev->link->pmp);
Tejun Heo9363c382008-04-07 22:47:16 +09001605 return ata_sff_qc_issue(qc);
Brett Russ31961942005-09-30 01:36:00 -04001606 }
1607
Mark Lord72109162008-01-26 18:31:33 -05001608 mv_start_dma(ap, port_mmio, pp, qc->tf.protocol);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001609
Mark Lordfcfb1f72008-04-19 15:06:40 -04001610 pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
1611 in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001612
1613 /* and write the request in pointer to kick the EDMA to life */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001614 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
1615 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
Brett Russ31961942005-09-30 01:36:00 -04001616
1617 return 0;
1618}
1619
Mark Lord8f767f82008-04-19 14:53:07 -04001620static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
1621{
1622 struct mv_port_priv *pp = ap->private_data;
1623 struct ata_queued_cmd *qc;
1624
1625 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
1626 return NULL;
1627 qc = ata_qc_from_tag(ap, ap->link.active_tag);
1628 if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
1629 qc = NULL;
1630 return qc;
1631}
1632
Mark Lord29d187b2008-05-02 02:15:37 -04001633static void mv_pmp_error_handler(struct ata_port *ap)
1634{
1635 unsigned int pmp, pmp_map;
1636 struct mv_port_priv *pp = ap->private_data;
1637
1638 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH) {
1639 /*
1640 * Perform NCQ error analysis on failed PMPs
1641 * before we freeze the port entirely.
1642 *
1643 * The failed PMPs are marked earlier by mv_pmp_eh_prep().
1644 */
1645 pmp_map = pp->delayed_eh_pmp_map;
1646 pp->pp_flags &= ~MV_PP_FLAG_DELAYED_EH;
1647 for (pmp = 0; pmp_map != 0; pmp++) {
1648 unsigned int this_pmp = (1 << pmp);
1649 if (pmp_map & this_pmp) {
1650 struct ata_link *link = &ap->pmp_link[pmp];
1651 pmp_map &= ~this_pmp;
1652 ata_eh_analyze_ncq_error(link);
1653 }
1654 }
1655 ata_port_freeze(ap);
1656 }
1657 sata_pmp_error_handler(ap);
1658}
1659
Mark Lord4c299ca2008-05-02 02:16:20 -04001660static unsigned int mv_get_err_pmp_map(struct ata_port *ap)
1661{
1662 void __iomem *port_mmio = mv_ap_base(ap);
1663
1664 return readl(port_mmio + SATA_TESTCTL_OFS) >> 16;
1665}
1666
Mark Lord4c299ca2008-05-02 02:16:20 -04001667static void mv_pmp_eh_prep(struct ata_port *ap, unsigned int pmp_map)
1668{
1669 struct ata_eh_info *ehi;
1670 unsigned int pmp;
1671
1672 /*
1673 * Initialize EH info for PMPs which saw device errors
1674 */
1675 ehi = &ap->link.eh_info;
1676 for (pmp = 0; pmp_map != 0; pmp++) {
1677 unsigned int this_pmp = (1 << pmp);
1678 if (pmp_map & this_pmp) {
1679 struct ata_link *link = &ap->pmp_link[pmp];
1680
1681 pmp_map &= ~this_pmp;
1682 ehi = &link->eh_info;
1683 ata_ehi_clear_desc(ehi);
1684 ata_ehi_push_desc(ehi, "dev err");
1685 ehi->err_mask |= AC_ERR_DEV;
1686 ehi->action |= ATA_EH_RESET;
1687 ata_link_abort(link);
1688 }
1689 }
1690}
1691
1692static int mv_handle_fbs_ncq_dev_err(struct ata_port *ap)
1693{
1694 struct mv_port_priv *pp = ap->private_data;
1695 int failed_links;
1696 unsigned int old_map, new_map;
1697
1698 /*
1699 * Device error during FBS+NCQ operation:
1700 *
1701 * Set a port flag to prevent further I/O being enqueued.
1702 * Leave the EDMA running to drain outstanding commands from this port.
1703 * Perform the post-mortem/EH only when all responses are complete.
1704 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.2).
1705 */
1706 if (!(pp->pp_flags & MV_PP_FLAG_DELAYED_EH)) {
1707 pp->pp_flags |= MV_PP_FLAG_DELAYED_EH;
1708 pp->delayed_eh_pmp_map = 0;
1709 }
1710 old_map = pp->delayed_eh_pmp_map;
1711 new_map = old_map | mv_get_err_pmp_map(ap);
1712
1713 if (old_map != new_map) {
1714 pp->delayed_eh_pmp_map = new_map;
1715 mv_pmp_eh_prep(ap, new_map & ~old_map);
1716 }
Mark Lordc46938c2008-05-02 14:02:28 -04001717 failed_links = hweight16(new_map);
Mark Lord4c299ca2008-05-02 02:16:20 -04001718
1719 ata_port_printk(ap, KERN_INFO, "%s: pmp_map=%04x qc_map=%04x "
1720 "failed_links=%d nr_active_links=%d\n",
1721 __func__, pp->delayed_eh_pmp_map,
1722 ap->qc_active, failed_links,
1723 ap->nr_active_links);
1724
1725 if (ap->nr_active_links <= failed_links) {
1726 mv_process_crpb_entries(ap, pp);
1727 mv_stop_edma(ap);
1728 mv_eh_freeze(ap);
1729 ata_port_printk(ap, KERN_INFO, "%s: done\n", __func__);
1730 return 1; /* handled */
1731 }
1732 ata_port_printk(ap, KERN_INFO, "%s: waiting\n", __func__);
1733 return 1; /* handled */
1734}
1735
1736static int mv_handle_fbs_non_ncq_dev_err(struct ata_port *ap)
1737{
1738 /*
1739 * Possible future enhancement:
1740 *
1741 * FBS+non-NCQ operation is not yet implemented.
1742 * See related notes in mv_edma_cfg().
1743 *
1744 * Device error during FBS+non-NCQ operation:
1745 *
1746 * We need to snapshot the shadow registers for each failed command.
1747 * Follow recovery sequence from 6042/7042 datasheet (7.3.15.4.2.3).
1748 */
1749 return 0; /* not handled */
1750}
1751
1752static int mv_handle_dev_err(struct ata_port *ap, u32 edma_err_cause)
1753{
1754 struct mv_port_priv *pp = ap->private_data;
1755
1756 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
1757 return 0; /* EDMA was not active: not handled */
1758 if (!(pp->pp_flags & MV_PP_FLAG_FBS_EN))
1759 return 0; /* FBS was not active: not handled */
1760
1761 if (!(edma_err_cause & EDMA_ERR_DEV))
1762 return 0; /* non DEV error: not handled */
1763 edma_err_cause &= ~EDMA_ERR_IRQ_TRANSIENT;
1764 if (edma_err_cause & ~(EDMA_ERR_DEV | EDMA_ERR_SELF_DIS))
1765 return 0; /* other problems: not handled */
1766
1767 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
1768 /*
1769 * EDMA should NOT have self-disabled for this case.
1770 * If it did, then something is wrong elsewhere,
1771 * and we cannot handle it here.
1772 */
1773 if (edma_err_cause & EDMA_ERR_SELF_DIS) {
1774 ata_port_printk(ap, KERN_WARNING,
1775 "%s: err_cause=0x%x pp_flags=0x%x\n",
1776 __func__, edma_err_cause, pp->pp_flags);
1777 return 0; /* not handled */
1778 }
1779 return mv_handle_fbs_ncq_dev_err(ap);
1780 } else {
1781 /*
1782 * EDMA should have self-disabled for this case.
1783 * If it did not, then something is wrong elsewhere,
1784 * and we cannot handle it here.
1785 */
1786 if (!(edma_err_cause & EDMA_ERR_SELF_DIS)) {
1787 ata_port_printk(ap, KERN_WARNING,
1788 "%s: err_cause=0x%x pp_flags=0x%x\n",
1789 __func__, edma_err_cause, pp->pp_flags);
1790 return 0; /* not handled */
1791 }
1792 return mv_handle_fbs_non_ncq_dev_err(ap);
1793 }
1794 return 0; /* not handled */
1795}
1796
Mark Lorda9010322008-05-02 02:14:02 -04001797static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled)
Mark Lord8f767f82008-04-19 14:53:07 -04001798{
Mark Lord8f767f82008-04-19 14:53:07 -04001799 struct ata_eh_info *ehi = &ap->link.eh_info;
Mark Lorda9010322008-05-02 02:14:02 -04001800 char *when = "idle";
Mark Lord8f767f82008-04-19 14:53:07 -04001801
Mark Lord8f767f82008-04-19 14:53:07 -04001802 ata_ehi_clear_desc(ehi);
Mark Lorda9010322008-05-02 02:14:02 -04001803 if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
1804 when = "disabled";
1805 } else if (edma_was_enabled) {
1806 when = "EDMA enabled";
Mark Lord8f767f82008-04-19 14:53:07 -04001807 } else {
1808 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
1809 if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
Mark Lorda9010322008-05-02 02:14:02 -04001810 when = "polling";
Mark Lord8f767f82008-04-19 14:53:07 -04001811 }
Mark Lorda9010322008-05-02 02:14:02 -04001812 ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when);
Mark Lord8f767f82008-04-19 14:53:07 -04001813 ehi->err_mask |= AC_ERR_OTHER;
1814 ehi->action |= ATA_EH_RESET;
1815 ata_port_freeze(ap);
1816}
1817
Brett Russ05b308e2005-10-05 17:08:53 -04001818/**
Brett Russ05b308e2005-10-05 17:08:53 -04001819 * mv_err_intr - Handle error interrupts on the port
1820 * @ap: ATA channel to manipulate
Mark Lord8d073792008-04-19 15:07:49 -04001821 * @qc: affected command (non-NCQ), or NULL
Brett Russ05b308e2005-10-05 17:08:53 -04001822 *
Mark Lord8d073792008-04-19 15:07:49 -04001823 * Most cases require a full reset of the chip's state machine,
1824 * which also performs a COMRESET.
1825 * Also, if the port disabled DMA, update our cached copy to match.
Brett Russ05b308e2005-10-05 17:08:53 -04001826 *
1827 * LOCKING:
1828 * Inherited from caller.
1829 */
Mark Lord37b90462008-05-02 02:12:34 -04001830static void mv_err_intr(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04001831{
Brett Russ31961942005-09-30 01:36:00 -04001832 void __iomem *port_mmio = mv_ap_base(ap);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001833 u32 edma_err_cause, eh_freeze_mask, serr = 0;
Mark Lorde4006072008-05-14 09:19:30 -04001834 u32 fis_cause = 0;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001835 struct mv_port_priv *pp = ap->private_data;
1836 struct mv_host_priv *hpriv = ap->host->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001837 unsigned int action = 0, err_mask = 0;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001838 struct ata_eh_info *ehi = &ap->link.eh_info;
Mark Lord37b90462008-05-02 02:12:34 -04001839 struct ata_queued_cmd *qc;
1840 int abort = 0;
Brett Russ20f733e2005-09-01 18:26:17 -04001841
Mark Lord8d073792008-04-19 15:07:49 -04001842 /*
Mark Lord37b90462008-05-02 02:12:34 -04001843 * Read and clear the SError and err_cause bits.
Mark Lorde4006072008-05-14 09:19:30 -04001844 * For GenIIe, if EDMA_ERR_TRANS_IRQ_7 is set, we also must read/clear
1845 * the FIS_IRQ_CAUSE register before clearing edma_err_cause.
Mark Lord8d073792008-04-19 15:07:49 -04001846 */
Mark Lord37b90462008-05-02 02:12:34 -04001847 sata_scr_read(&ap->link, SCR_ERROR, &serr);
1848 sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
1849
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001850 edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Mark Lorde4006072008-05-14 09:19:30 -04001851 if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
1852 fis_cause = readl(port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
1853 writelfl(~fis_cause, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
1854 }
Mark Lord8d073792008-04-19 15:07:49 -04001855 writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001856
Mark Lord4c299ca2008-05-02 02:16:20 -04001857 if (edma_err_cause & EDMA_ERR_DEV) {
1858 /*
1859 * Device errors during FIS-based switching operation
1860 * require special handling.
1861 */
1862 if (mv_handle_dev_err(ap, edma_err_cause))
1863 return;
1864 }
1865
Mark Lord37b90462008-05-02 02:12:34 -04001866 qc = mv_get_active_qc(ap);
1867 ata_ehi_clear_desc(ehi);
1868 ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x",
1869 edma_err_cause, pp->pp_flags);
Mark Lorde4006072008-05-14 09:19:30 -04001870
Mark Lordc443c502008-05-14 09:24:39 -04001871 if (IS_GEN_IIE(hpriv) && (edma_err_cause & EDMA_ERR_TRANS_IRQ_7)) {
Mark Lorde4006072008-05-14 09:19:30 -04001872 ata_ehi_push_desc(ehi, "fis_cause=%08x", fis_cause);
Mark Lordc443c502008-05-14 09:24:39 -04001873 if (fis_cause & SATA_FIS_IRQ_AN) {
1874 u32 ec = edma_err_cause &
1875 ~(EDMA_ERR_TRANS_IRQ_7 | EDMA_ERR_IRQ_TRANSIENT);
1876 sata_async_notification(ap);
1877 if (!ec)
1878 return; /* Just an AN; no need for the nukes */
1879 ata_ehi_push_desc(ehi, "SDB notify");
1880 }
1881 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001882 /*
Mark Lord352fab72008-04-19 14:43:42 -04001883 * All generations share these EDMA error cause bits:
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001884 */
Mark Lord37b90462008-05-02 02:12:34 -04001885 if (edma_err_cause & EDMA_ERR_DEV) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001886 err_mask |= AC_ERR_DEV;
Mark Lord37b90462008-05-02 02:12:34 -04001887 action |= ATA_EH_RESET;
1888 ata_ehi_push_desc(ehi, "dev error");
1889 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001890 if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
Jeff Garzik6c1153e2007-07-13 15:20:15 -04001891 EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001892 EDMA_ERR_INTRL_PAR)) {
1893 err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001894 action |= ATA_EH_RESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001895 ata_ehi_push_desc(ehi, "parity error");
Brett Russafb0edd2005-10-05 17:08:42 -04001896 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001897 if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
1898 ata_ehi_hotplugged(ehi);
1899 ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
Tejun Heob64bbc32007-07-16 14:29:39 +09001900 "dev disconnect" : "dev connect");
Tejun Heocf480622008-01-24 00:05:14 +09001901 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001902 }
1903
Mark Lord352fab72008-04-19 14:43:42 -04001904 /*
1905 * Gen-I has a different SELF_DIS bit,
1906 * different FREEZE bits, and no SERR bit:
1907 */
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04001908 if (IS_GEN_I(hpriv)) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001909 eh_freeze_mask = EDMA_EH_FREEZE_5;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001910 if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001911 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Tejun Heob64bbc32007-07-16 14:29:39 +09001912 ata_ehi_push_desc(ehi, "EDMA self-disable");
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001913 }
1914 } else {
1915 eh_freeze_mask = EDMA_EH_FREEZE;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001916 if (edma_err_cause & EDMA_ERR_SELF_DIS) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001917 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Tejun Heob64bbc32007-07-16 14:29:39 +09001918 ata_ehi_push_desc(ehi, "EDMA self-disable");
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001919 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001920 if (edma_err_cause & EDMA_ERR_SERR) {
Mark Lord8d073792008-04-19 15:07:49 -04001921 ata_ehi_push_desc(ehi, "SError=%08x", serr);
1922 err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001923 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001924 }
1925 }
Brett Russ20f733e2005-09-01 18:26:17 -04001926
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001927 if (!err_mask) {
1928 err_mask = AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09001929 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001930 }
1931
1932 ehi->serror |= serr;
1933 ehi->action |= action;
1934
1935 if (qc)
1936 qc->err_mask |= err_mask;
1937 else
1938 ehi->err_mask |= err_mask;
1939
Mark Lord37b90462008-05-02 02:12:34 -04001940 if (err_mask == AC_ERR_DEV) {
1941 /*
1942 * Cannot do ata_port_freeze() here,
1943 * because it would kill PIO access,
1944 * which is needed for further diagnosis.
1945 */
1946 mv_eh_freeze(ap);
1947 abort = 1;
1948 } else if (edma_err_cause & eh_freeze_mask) {
1949 /*
1950 * Note to self: ata_port_freeze() calls ata_port_abort()
1951 */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001952 ata_port_freeze(ap);
Mark Lord37b90462008-05-02 02:12:34 -04001953 } else {
1954 abort = 1;
1955 }
1956
1957 if (abort) {
1958 if (qc)
1959 ata_link_abort(qc->dev->link);
1960 else
1961 ata_port_abort(ap);
1962 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001963}
1964
Mark Lordfcfb1f72008-04-19 15:06:40 -04001965static void mv_process_crpb_response(struct ata_port *ap,
1966 struct mv_crpb *response, unsigned int tag, int ncq_enabled)
1967{
1968 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag);
1969
1970 if (qc) {
1971 u8 ata_status;
1972 u16 edma_status = le16_to_cpu(response->flags);
1973 /*
1974 * edma_status from a response queue entry:
1975 * LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only).
1976 * MSB is saved ATA status from command completion.
1977 */
1978 if (!ncq_enabled) {
1979 u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
1980 if (err_cause) {
1981 /*
1982 * Error will be seen/handled by mv_err_intr().
1983 * So do nothing at all here.
1984 */
1985 return;
1986 }
1987 }
1988 ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
Mark Lord37b90462008-05-02 02:12:34 -04001989 if (!ac_err_mask(ata_status))
1990 ata_qc_complete(qc);
1991 /* else: leave it for mv_err_intr() */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001992 } else {
1993 ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n",
1994 __func__, tag);
1995 }
1996}
1997
1998static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001999{
2000 void __iomem *port_mmio = mv_ap_base(ap);
2001 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002002 u32 in_index;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002003 bool work_done = false;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002004 int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002005
Mark Lordfcfb1f72008-04-19 15:06:40 -04002006 /* Get the hardware queue position index */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002007 in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
2008 >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
2009
Mark Lordfcfb1f72008-04-19 15:06:40 -04002010 /* Process new responses from since the last time we looked */
2011 while (in_index != pp->resp_idx) {
Jeff Garzik6c1153e2007-07-13 15:20:15 -04002012 unsigned int tag;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002013 struct mv_crpb *response = &pp->crpb[pp->resp_idx];
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002014
Mark Lordfcfb1f72008-04-19 15:06:40 -04002015 pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002016
Mark Lordfcfb1f72008-04-19 15:06:40 -04002017 if (IS_GEN_I(hpriv)) {
2018 /* 50xx: no NCQ, only one command active at a time */
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002019 tag = ap->link.active_tag;
Mark Lordfcfb1f72008-04-19 15:06:40 -04002020 } else {
2021 /* Gen II/IIE: get command tag from CRPB entry */
2022 tag = le16_to_cpu(response->id) & 0x1f;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002023 }
Mark Lordfcfb1f72008-04-19 15:06:40 -04002024 mv_process_crpb_response(ap, response, tag, ncq_enabled);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002025 work_done = true;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002026 }
2027
Mark Lord352fab72008-04-19 14:43:42 -04002028 /* Update the software queue position index in hardware */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002029 if (work_done)
2030 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
Mark Lordfcfb1f72008-04-19 15:06:40 -04002031 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002032 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002033}
2034
Mark Lorda9010322008-05-02 02:14:02 -04002035static void mv_port_intr(struct ata_port *ap, u32 port_cause)
2036{
2037 struct mv_port_priv *pp;
2038 int edma_was_enabled;
2039
2040 if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
2041 mv_unexpected_intr(ap, 0);
2042 return;
2043 }
2044 /*
2045 * Grab a snapshot of the EDMA_EN flag setting,
2046 * so that we have a consistent view for this port,
2047 * even if something we call of our routines changes it.
2048 */
2049 pp = ap->private_data;
2050 edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
2051 /*
2052 * Process completed CRPB response(s) before other events.
2053 */
2054 if (edma_was_enabled && (port_cause & DONE_IRQ)) {
2055 mv_process_crpb_entries(ap, pp);
Mark Lord4c299ca2008-05-02 02:16:20 -04002056 if (pp->pp_flags & MV_PP_FLAG_DELAYED_EH)
2057 mv_handle_fbs_ncq_dev_err(ap);
Mark Lorda9010322008-05-02 02:14:02 -04002058 }
2059 /*
2060 * Handle chip-reported errors, or continue on to handle PIO.
2061 */
2062 if (unlikely(port_cause & ERR_IRQ)) {
2063 mv_err_intr(ap);
2064 } else if (!edma_was_enabled) {
2065 struct ata_queued_cmd *qc = mv_get_active_qc(ap);
2066 if (qc)
2067 ata_sff_host_intr(ap, qc);
2068 else
2069 mv_unexpected_intr(ap, edma_was_enabled);
2070 }
2071}
2072
Brett Russ05b308e2005-10-05 17:08:53 -04002073/**
2074 * mv_host_intr - Handle all interrupts on the given host controller
Jeff Garzikcca39742006-08-24 03:19:22 -04002075 * @host: host specific structure
Mark Lord7368f912008-04-25 11:24:24 -04002076 * @main_irq_cause: Main interrupt cause register for the chip.
Brett Russ05b308e2005-10-05 17:08:53 -04002077 *
2078 * LOCKING:
2079 * Inherited from caller.
2080 */
Mark Lord7368f912008-04-25 11:24:24 -04002081static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
Brett Russ20f733e2005-09-01 18:26:17 -04002082{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002083 struct mv_host_priv *hpriv = host->private_data;
Mark Lordeabd5eb2008-05-02 02:13:27 -04002084 void __iomem *mmio = hpriv->base, *hc_mmio;
Mark Lorda3718c12008-04-19 15:07:18 -04002085 unsigned int handled = 0, port;
Brett Russ20f733e2005-09-01 18:26:17 -04002086
Mark Lorda3718c12008-04-19 15:07:18 -04002087 for (port = 0; port < hpriv->n_ports; port++) {
Jeff Garzikcca39742006-08-24 03:19:22 -04002088 struct ata_port *ap = host->ports[port];
Mark Lordeabd5eb2008-05-02 02:13:27 -04002089 unsigned int p, shift, hardport, port_cause;
2090
Mark Lorda3718c12008-04-19 15:07:18 -04002091 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
Mark Lorda3718c12008-04-19 15:07:18 -04002092 /*
Mark Lordeabd5eb2008-05-02 02:13:27 -04002093 * Each hc within the host has its own hc_irq_cause register,
2094 * where the interrupting ports bits get ack'd.
Mark Lorda3718c12008-04-19 15:07:18 -04002095 */
Mark Lordeabd5eb2008-05-02 02:13:27 -04002096 if (hardport == 0) { /* first port on this hc ? */
2097 u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND;
2098 u32 port_mask, ack_irqs;
2099 /*
2100 * Skip this entire hc if nothing pending for any ports
2101 */
2102 if (!hc_cause) {
2103 port += MV_PORTS_PER_HC - 1;
2104 continue;
2105 }
2106 /*
2107 * We don't need/want to read the hc_irq_cause register,
2108 * because doing so hurts performance, and
2109 * main_irq_cause already gives us everything we need.
2110 *
2111 * But we do have to *write* to the hc_irq_cause to ack
2112 * the ports that we are handling this time through.
2113 *
2114 * This requires that we create a bitmap for those
2115 * ports which interrupted us, and use that bitmap
2116 * to ack (only) those ports via hc_irq_cause.
2117 */
2118 ack_irqs = 0;
2119 for (p = 0; p < MV_PORTS_PER_HC; ++p) {
2120 if ((port + p) >= hpriv->n_ports)
2121 break;
2122 port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2);
2123 if (hc_cause & port_mask)
2124 ack_irqs |= (DMA_IRQ | DEV_IRQ) << p;
2125 }
Mark Lorda3718c12008-04-19 15:07:18 -04002126 hc_mmio = mv_hc_base_from_port(mmio, port);
Mark Lordeabd5eb2008-05-02 02:13:27 -04002127 writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE_OFS);
Mark Lorda3718c12008-04-19 15:07:18 -04002128 handled = 1;
2129 }
Mark Lorda9010322008-05-02 02:14:02 -04002130 /*
2131 * Handle interrupts signalled for this port:
2132 */
Mark Lordeabd5eb2008-05-02 02:13:27 -04002133 port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
Mark Lorda9010322008-05-02 02:14:02 -04002134 if (port_cause)
2135 mv_port_intr(ap, port_cause);
Brett Russ20f733e2005-09-01 18:26:17 -04002136 }
Mark Lorda3718c12008-04-19 15:07:18 -04002137 return handled;
Brett Russ20f733e2005-09-01 18:26:17 -04002138}
2139
Mark Lorda3718c12008-04-19 15:07:18 -04002140static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002141{
Mark Lord02a121d2007-12-01 13:07:22 -05002142 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002143 struct ata_port *ap;
2144 struct ata_queued_cmd *qc;
2145 struct ata_eh_info *ehi;
2146 unsigned int i, err_mask, printed = 0;
2147 u32 err_cause;
2148
Mark Lord02a121d2007-12-01 13:07:22 -05002149 err_cause = readl(mmio + hpriv->irq_cause_ofs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002150
2151 dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
2152 err_cause);
2153
2154 DPRINTK("All regs @ PCI error\n");
2155 mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
2156
Mark Lord02a121d2007-12-01 13:07:22 -05002157 writelfl(0, mmio + hpriv->irq_cause_ofs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002158
2159 for (i = 0; i < host->n_ports; i++) {
2160 ap = host->ports[i];
Tejun Heo936fd732007-08-06 18:36:23 +09002161 if (!ata_link_offline(&ap->link)) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002162 ehi = &ap->link.eh_info;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002163 ata_ehi_clear_desc(ehi);
2164 if (!printed++)
2165 ata_ehi_push_desc(ehi,
2166 "PCI err cause 0x%08x", err_cause);
2167 err_mask = AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09002168 ehi->action = ATA_EH_RESET;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09002169 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002170 if (qc)
2171 qc->err_mask |= err_mask;
2172 else
2173 ehi->err_mask |= err_mask;
2174
2175 ata_port_freeze(ap);
2176 }
2177 }
Mark Lorda3718c12008-04-19 15:07:18 -04002178 return 1; /* handled */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002179}
2180
Brett Russ05b308e2005-10-05 17:08:53 -04002181/**
Jeff Garzikc5d3e452007-07-11 18:30:50 -04002182 * mv_interrupt - Main interrupt event handler
Brett Russ05b308e2005-10-05 17:08:53 -04002183 * @irq: unused
2184 * @dev_instance: private data; in this case the host structure
Brett Russ05b308e2005-10-05 17:08:53 -04002185 *
2186 * Read the read only register to determine if any host
2187 * controllers have pending interrupts. If so, call lower level
2188 * routine to handle. Also check for PCI errors which are only
2189 * reported here.
2190 *
Jeff Garzik8b260242005-11-12 12:32:50 -05002191 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04002192 * This routine holds the host lock while processing pending
Brett Russ05b308e2005-10-05 17:08:53 -04002193 * interrupts.
2194 */
David Howells7d12e782006-10-05 14:55:46 +01002195static irqreturn_t mv_interrupt(int irq, void *dev_instance)
Brett Russ20f733e2005-09-01 18:26:17 -04002196{
Jeff Garzikcca39742006-08-24 03:19:22 -04002197 struct ata_host *host = dev_instance;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002198 struct mv_host_priv *hpriv = host->private_data;
Mark Lorda3718c12008-04-19 15:07:18 -04002199 unsigned int handled = 0;
Mark Lord7368f912008-04-25 11:24:24 -04002200 u32 main_irq_cause, main_irq_mask;
Brett Russ20f733e2005-09-01 18:26:17 -04002201
Mark Lord646a4da2008-01-26 18:30:37 -05002202 spin_lock(&host->lock);
Mark Lord7368f912008-04-25 11:24:24 -04002203 main_irq_cause = readl(hpriv->main_irq_cause_addr);
2204 main_irq_mask = readl(hpriv->main_irq_mask_addr);
Mark Lord352fab72008-04-19 14:43:42 -04002205 /*
2206 * Deal with cases where we either have nothing pending, or have read
2207 * a bogus register value which can indicate HW removal or PCI fault.
Brett Russ20f733e2005-09-01 18:26:17 -04002208 */
Mark Lord7368f912008-04-25 11:24:24 -04002209 if ((main_irq_cause & main_irq_mask) && (main_irq_cause != 0xffffffffU)) {
2210 if (unlikely((main_irq_cause & PCI_ERR) && HAS_PCI(host)))
Mark Lorda3718c12008-04-19 15:07:18 -04002211 handled = mv_pci_error(host, hpriv->base);
2212 else
Mark Lord7368f912008-04-25 11:24:24 -04002213 handled = mv_host_intr(host, main_irq_cause);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002214 }
Jeff Garzikcca39742006-08-24 03:19:22 -04002215 spin_unlock(&host->lock);
Brett Russ20f733e2005-09-01 18:26:17 -04002216 return IRQ_RETVAL(handled);
2217}
2218
Jeff Garzikc9d39132005-11-13 17:47:51 -05002219static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
2220{
2221 unsigned int ofs;
2222
2223 switch (sc_reg_in) {
2224 case SCR_STATUS:
2225 case SCR_ERROR:
2226 case SCR_CONTROL:
2227 ofs = sc_reg_in * sizeof(u32);
2228 break;
2229 default:
2230 ofs = 0xffffffffU;
2231 break;
2232 }
2233 return ofs;
2234}
2235
Tejun Heoda3dbb12007-07-16 14:29:40 +09002236static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002237{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002238 struct mv_host_priv *hpriv = ap->host->private_data;
2239 void __iomem *mmio = hpriv->base;
Tejun Heo0d5ff562007-02-01 15:06:36 +09002240 void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002241 unsigned int ofs = mv5_scr_offset(sc_reg_in);
2242
Tejun Heoda3dbb12007-07-16 14:29:40 +09002243 if (ofs != 0xffffffffU) {
2244 *val = readl(addr + ofs);
2245 return 0;
2246 } else
2247 return -EINVAL;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002248}
2249
Tejun Heoda3dbb12007-07-16 14:29:40 +09002250static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002251{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002252 struct mv_host_priv *hpriv = ap->host->private_data;
2253 void __iomem *mmio = hpriv->base;
Tejun Heo0d5ff562007-02-01 15:06:36 +09002254 void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002255 unsigned int ofs = mv5_scr_offset(sc_reg_in);
2256
Tejun Heoda3dbb12007-07-16 14:29:40 +09002257 if (ofs != 0xffffffffU) {
Tejun Heo0d5ff562007-02-01 15:06:36 +09002258 writelfl(val, addr + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09002259 return 0;
2260 } else
2261 return -EINVAL;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002262}
2263
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002264static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
Jeff Garzik522479f2005-11-12 22:14:02 -05002265{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002266 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzik522479f2005-11-12 22:14:02 -05002267 int early_5080;
2268
Auke Kok44c10132007-06-08 15:46:36 -07002269 early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
Jeff Garzik522479f2005-11-12 22:14:02 -05002270
2271 if (!early_5080) {
2272 u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2273 tmp |= (1 << 0);
2274 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
2275 }
2276
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002277 mv_reset_pci_bus(host, mmio);
Jeff Garzik522479f2005-11-12 22:14:02 -05002278}
2279
2280static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2281{
Mark Lord8e7decd2008-05-02 02:07:51 -04002282 writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS);
Jeff Garzik522479f2005-11-12 22:14:02 -05002283}
2284
Jeff Garzik47c2b672005-11-12 21:13:17 -05002285static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002286 void __iomem *mmio)
2287{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002288 void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
2289 u32 tmp;
2290
2291 tmp = readl(phy_mmio + MV5_PHY_MODE);
2292
2293 hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */
2294 hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002295}
2296
Jeff Garzik47c2b672005-11-12 21:13:17 -05002297static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002298{
Jeff Garzik522479f2005-11-12 22:14:02 -05002299 u32 tmp;
2300
Mark Lord8e7decd2008-05-02 02:07:51 -04002301 writel(0, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik522479f2005-11-12 22:14:02 -05002302
2303 /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
2304
2305 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
2306 tmp |= ~(1 << 0);
2307 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002308}
2309
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002310static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2311 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002312{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002313 void __iomem *phy_mmio = mv5_phy_base(mmio, port);
2314 const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
2315 u32 tmp;
2316 int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
2317
2318 if (fix_apm_sq) {
Mark Lord8e7decd2008-05-02 02:07:51 -04002319 tmp = readl(phy_mmio + MV5_LTMODE_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002320 tmp |= (1 << 19);
Mark Lord8e7decd2008-05-02 02:07:51 -04002321 writel(tmp, phy_mmio + MV5_LTMODE_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002322
Mark Lord8e7decd2008-05-02 02:07:51 -04002323 tmp = readl(phy_mmio + MV5_PHY_CTL_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002324 tmp &= ~0x3;
2325 tmp |= 0x1;
Mark Lord8e7decd2008-05-02 02:07:51 -04002326 writel(tmp, phy_mmio + MV5_PHY_CTL_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002327 }
2328
2329 tmp = readl(phy_mmio + MV5_PHY_MODE);
2330 tmp &= ~mask;
2331 tmp |= hpriv->signal[port].pre;
2332 tmp |= hpriv->signal[port].amps;
2333 writel(tmp, phy_mmio + MV5_PHY_MODE);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002334}
2335
Jeff Garzikc9d39132005-11-13 17:47:51 -05002336
2337#undef ZERO
2338#define ZERO(reg) writel(0, port_mmio + (reg))
2339static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
2340 unsigned int port)
Jeff Garzik47c2b672005-11-12 21:13:17 -05002341{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002342 void __iomem *port_mmio = mv_port_base(mmio, port);
2343
Mark Lorde12bef52008-03-31 19:33:56 -04002344 mv_reset_channel(hpriv, mmio, port);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002345
2346 ZERO(0x028); /* command */
2347 writel(0x11f, port_mmio + EDMA_CFG_OFS);
2348 ZERO(0x004); /* timer */
2349 ZERO(0x008); /* irq err cause */
2350 ZERO(0x00c); /* irq err mask */
2351 ZERO(0x010); /* rq bah */
2352 ZERO(0x014); /* rq inp */
2353 ZERO(0x018); /* rq outp */
2354 ZERO(0x01c); /* respq bah */
2355 ZERO(0x024); /* respq outp */
2356 ZERO(0x020); /* respq inp */
2357 ZERO(0x02c); /* test control */
Mark Lord8e7decd2008-05-02 02:07:51 -04002358 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002359}
2360#undef ZERO
2361
2362#define ZERO(reg) writel(0, hc_mmio + (reg))
2363static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2364 unsigned int hc)
2365{
2366 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2367 u32 tmp;
2368
2369 ZERO(0x00c);
2370 ZERO(0x010);
2371 ZERO(0x014);
2372 ZERO(0x018);
2373
2374 tmp = readl(hc_mmio + 0x20);
2375 tmp &= 0x1c1c1c1c;
2376 tmp |= 0x03030303;
2377 writel(tmp, hc_mmio + 0x20);
2378}
2379#undef ZERO
2380
2381static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2382 unsigned int n_hc)
2383{
2384 unsigned int hc, port;
2385
2386 for (hc = 0; hc < n_hc; hc++) {
2387 for (port = 0; port < MV_PORTS_PER_HC; port++)
2388 mv5_reset_hc_port(hpriv, mmio,
2389 (hc * MV_PORTS_PER_HC) + port);
2390
2391 mv5_reset_one_hc(hpriv, mmio, hc);
2392 }
2393
2394 return 0;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002395}
2396
Jeff Garzik101ffae2005-11-12 22:17:49 -05002397#undef ZERO
2398#define ZERO(reg) writel(0, mmio + (reg))
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002399static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002400{
Mark Lord02a121d2007-12-01 13:07:22 -05002401 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzik101ffae2005-11-12 22:17:49 -05002402 u32 tmp;
2403
Mark Lord8e7decd2008-05-02 02:07:51 -04002404 tmp = readl(mmio + MV_PCI_MODE_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002405 tmp &= 0xff00ffff;
Mark Lord8e7decd2008-05-02 02:07:51 -04002406 writel(tmp, mmio + MV_PCI_MODE_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002407
2408 ZERO(MV_PCI_DISC_TIMER);
2409 ZERO(MV_PCI_MSI_TRIGGER);
Mark Lord8e7decd2008-05-02 02:07:51 -04002410 writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002411 ZERO(MV_PCI_SERR_MASK);
Mark Lord02a121d2007-12-01 13:07:22 -05002412 ZERO(hpriv->irq_cause_ofs);
2413 ZERO(hpriv->irq_mask_ofs);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002414 ZERO(MV_PCI_ERR_LOW_ADDRESS);
2415 ZERO(MV_PCI_ERR_HIGH_ADDRESS);
2416 ZERO(MV_PCI_ERR_ATTRIBUTE);
2417 ZERO(MV_PCI_ERR_COMMAND);
2418}
2419#undef ZERO
2420
2421static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2422{
2423 u32 tmp;
2424
2425 mv5_reset_flash(hpriv, mmio);
2426
Mark Lord8e7decd2008-05-02 02:07:51 -04002427 tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002428 tmp &= 0x3;
2429 tmp |= (1 << 5) | (1 << 6);
Mark Lord8e7decd2008-05-02 02:07:51 -04002430 writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002431}
2432
2433/**
2434 * mv6_reset_hc - Perform the 6xxx global soft reset
2435 * @mmio: base address of the HBA
2436 *
2437 * This routine only applies to 6xxx parts.
2438 *
2439 * LOCKING:
2440 * Inherited from caller.
2441 */
Jeff Garzikc9d39132005-11-13 17:47:51 -05002442static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2443 unsigned int n_hc)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002444{
2445 void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
2446 int i, rc = 0;
2447 u32 t;
2448
2449 /* Following procedure defined in PCI "main command and status
2450 * register" table.
2451 */
2452 t = readl(reg);
2453 writel(t | STOP_PCI_MASTER, reg);
2454
2455 for (i = 0; i < 1000; i++) {
2456 udelay(1);
2457 t = readl(reg);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002458 if (PCI_MASTER_EMPTY & t)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002459 break;
Jeff Garzik101ffae2005-11-12 22:17:49 -05002460 }
2461 if (!(PCI_MASTER_EMPTY & t)) {
2462 printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
2463 rc = 1;
2464 goto done;
2465 }
2466
2467 /* set reset */
2468 i = 5;
2469 do {
2470 writel(t | GLOB_SFT_RST, reg);
2471 t = readl(reg);
2472 udelay(1);
2473 } while (!(GLOB_SFT_RST & t) && (i-- > 0));
2474
2475 if (!(GLOB_SFT_RST & t)) {
2476 printk(KERN_ERR DRV_NAME ": can't set global reset\n");
2477 rc = 1;
2478 goto done;
2479 }
2480
2481 /* clear reset and *reenable the PCI master* (not mentioned in spec) */
2482 i = 5;
2483 do {
2484 writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
2485 t = readl(reg);
2486 udelay(1);
2487 } while ((GLOB_SFT_RST & t) && (i-- > 0));
2488
2489 if (GLOB_SFT_RST & t) {
2490 printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
2491 rc = 1;
2492 }
2493done:
2494 return rc;
2495}
2496
Jeff Garzik47c2b672005-11-12 21:13:17 -05002497static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002498 void __iomem *mmio)
2499{
2500 void __iomem *port_mmio;
2501 u32 tmp;
2502
Mark Lord8e7decd2008-05-02 02:07:51 -04002503 tmp = readl(mmio + MV_RESET_CFG_OFS);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002504 if ((tmp & (1 << 0)) == 0) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002505 hpriv->signal[idx].amps = 0x7 << 8;
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002506 hpriv->signal[idx].pre = 0x1 << 5;
2507 return;
2508 }
2509
2510 port_mmio = mv_port_base(mmio, idx);
2511 tmp = readl(port_mmio + PHY_MODE2);
2512
2513 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
2514 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
2515}
2516
Jeff Garzik47c2b672005-11-12 21:13:17 -05002517static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002518{
Mark Lord8e7decd2008-05-02 02:07:51 -04002519 writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002520}
2521
Jeff Garzikc9d39132005-11-13 17:47:51 -05002522static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002523 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002524{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002525 void __iomem *port_mmio = mv_port_base(mmio, port);
2526
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002527 u32 hp_flags = hpriv->hp_flags;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002528 int fix_phy_mode2 =
2529 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002530 int fix_phy_mode4 =
Jeff Garzik47c2b672005-11-12 21:13:17 -05002531 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
2532 u32 m2, tmp;
2533
2534 if (fix_phy_mode2) {
2535 m2 = readl(port_mmio + PHY_MODE2);
2536 m2 &= ~(1 << 16);
2537 m2 |= (1 << 31);
2538 writel(m2, port_mmio + PHY_MODE2);
2539
2540 udelay(200);
2541
2542 m2 = readl(port_mmio + PHY_MODE2);
2543 m2 &= ~((1 << 16) | (1 << 31));
2544 writel(m2, port_mmio + PHY_MODE2);
2545
2546 udelay(200);
2547 }
2548
2549 /* who knows what this magic does */
2550 tmp = readl(port_mmio + PHY_MODE3);
2551 tmp &= ~0x7F800000;
2552 tmp |= 0x2A800000;
2553 writel(tmp, port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002554
2555 if (fix_phy_mode4) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002556 u32 m4;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002557
2558 m4 = readl(port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002559
2560 if (hp_flags & MV_HP_ERRATA_60X1B2)
Mark Lorde12bef52008-03-31 19:33:56 -04002561 tmp = readl(port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002562
Mark Lorde12bef52008-03-31 19:33:56 -04002563 /* workaround for errata FEr SATA#10 (part 1) */
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002564 m4 = (m4 & ~(1 << 1)) | (1 << 0);
2565
2566 writel(m4, port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002567
2568 if (hp_flags & MV_HP_ERRATA_60X1B2)
Mark Lorde12bef52008-03-31 19:33:56 -04002569 writel(tmp, port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002570 }
2571
2572 /* Revert values of pre-emphasis and signal amps to the saved ones */
2573 m2 = readl(port_mmio + PHY_MODE2);
2574
2575 m2 &= ~MV_M2_PREAMP_MASK;
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002576 m2 |= hpriv->signal[port].amps;
2577 m2 |= hpriv->signal[port].pre;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002578 m2 &= ~(1 << 16);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002579
Jeff Garzike4e7b892006-01-31 12:18:41 -05002580 /* according to mvSata 3.6.1, some IIE values are fixed */
2581 if (IS_GEN_IIE(hpriv)) {
2582 m2 &= ~0xC30FF01F;
2583 m2 |= 0x0000900F;
2584 }
2585
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002586 writel(m2, port_mmio + PHY_MODE2);
2587}
2588
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002589/* TODO: use the generic LED interface to configure the SATA Presence */
2590/* & Acitivy LEDs on the board */
2591static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
2592 void __iomem *mmio)
2593{
2594 return;
2595}
2596
2597static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
2598 void __iomem *mmio)
2599{
2600 void __iomem *port_mmio;
2601 u32 tmp;
2602
2603 port_mmio = mv_port_base(mmio, idx);
2604 tmp = readl(port_mmio + PHY_MODE2);
2605
2606 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
2607 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
2608}
2609
2610#undef ZERO
2611#define ZERO(reg) writel(0, port_mmio + (reg))
2612static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
2613 void __iomem *mmio, unsigned int port)
2614{
2615 void __iomem *port_mmio = mv_port_base(mmio, port);
2616
Mark Lorde12bef52008-03-31 19:33:56 -04002617 mv_reset_channel(hpriv, mmio, port);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002618
2619 ZERO(0x028); /* command */
2620 writel(0x101f, port_mmio + EDMA_CFG_OFS);
2621 ZERO(0x004); /* timer */
2622 ZERO(0x008); /* irq err cause */
2623 ZERO(0x00c); /* irq err mask */
2624 ZERO(0x010); /* rq bah */
2625 ZERO(0x014); /* rq inp */
2626 ZERO(0x018); /* rq outp */
2627 ZERO(0x01c); /* respq bah */
2628 ZERO(0x024); /* respq outp */
2629 ZERO(0x020); /* respq inp */
2630 ZERO(0x02c); /* test control */
Mark Lord8e7decd2008-05-02 02:07:51 -04002631 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002632}
2633
2634#undef ZERO
2635
2636#define ZERO(reg) writel(0, hc_mmio + (reg))
2637static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
2638 void __iomem *mmio)
2639{
2640 void __iomem *hc_mmio = mv_hc_base(mmio, 0);
2641
2642 ZERO(0x00c);
2643 ZERO(0x010);
2644 ZERO(0x014);
2645
2646}
2647
2648#undef ZERO
2649
2650static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
2651 void __iomem *mmio, unsigned int n_hc)
2652{
2653 unsigned int port;
2654
2655 for (port = 0; port < hpriv->n_ports; port++)
2656 mv_soc_reset_hc_port(hpriv, mmio, port);
2657
2658 mv_soc_reset_one_hc(hpriv, mmio);
2659
2660 return 0;
2661}
2662
2663static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
2664 void __iomem *mmio)
2665{
2666 return;
2667}
2668
2669static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
2670{
2671 return;
2672}
2673
Mark Lord8e7decd2008-05-02 02:07:51 -04002674static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
Mark Lordb67a1062008-03-31 19:35:13 -04002675{
Mark Lord8e7decd2008-05-02 02:07:51 -04002676 u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002677
Mark Lord8e7decd2008-05-02 02:07:51 -04002678 ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */
Mark Lordb67a1062008-03-31 19:35:13 -04002679 if (want_gen2i)
Mark Lord8e7decd2008-05-02 02:07:51 -04002680 ifcfg |= (1 << 7); /* enable gen2i speed */
2681 writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002682}
2683
Mark Lorde12bef52008-03-31 19:33:56 -04002684static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzikc9d39132005-11-13 17:47:51 -05002685 unsigned int port_no)
Brett Russ20f733e2005-09-01 18:26:17 -04002686{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002687 void __iomem *port_mmio = mv_port_base(mmio, port_no);
Brett Russ20f733e2005-09-01 18:26:17 -04002688
Mark Lord8e7decd2008-05-02 02:07:51 -04002689 /*
2690 * The datasheet warns against setting EDMA_RESET when EDMA is active
2691 * (but doesn't say what the problem might be). So we first try
2692 * to disable the EDMA engine before doing the EDMA_RESET operation.
2693 */
Mark Lord0d8be5c2008-04-16 14:56:12 -04002694 mv_stop_edma_engine(port_mmio);
Mark Lord8e7decd2008-05-02 02:07:51 -04002695 writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002696
Mark Lordb67a1062008-03-31 19:35:13 -04002697 if (!IS_GEN_I(hpriv)) {
Mark Lord8e7decd2008-05-02 02:07:51 -04002698 /* Enable 3.0gb/s link speed: this survives EDMA_RESET */
2699 mv_setup_ifcfg(port_mmio, 1);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002700 }
Mark Lordb67a1062008-03-31 19:35:13 -04002701 /*
Mark Lord8e7decd2008-05-02 02:07:51 -04002702 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
Mark Lordb67a1062008-03-31 19:35:13 -04002703 * link, and physical layers. It resets all SATA interface registers
2704 * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev.
Brett Russ20f733e2005-09-01 18:26:17 -04002705 */
Mark Lord8e7decd2008-05-02 02:07:51 -04002706 writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002707 udelay(25); /* allow reset propagation */
Brett Russ31961942005-09-30 01:36:00 -04002708 writelfl(0, port_mmio + EDMA_CMD_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002709
Jeff Garzikc9d39132005-11-13 17:47:51 -05002710 hpriv->ops->phy_errata(hpriv, mmio, port_no);
2711
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002712 if (IS_GEN_I(hpriv))
Jeff Garzikc9d39132005-11-13 17:47:51 -05002713 mdelay(1);
2714}
2715
Mark Lorde49856d2008-04-16 14:59:07 -04002716static void mv_pmp_select(struct ata_port *ap, int pmp)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002717{
Mark Lorde49856d2008-04-16 14:59:07 -04002718 if (sata_pmp_supported(ap)) {
2719 void __iomem *port_mmio = mv_ap_base(ap);
2720 u32 reg = readl(port_mmio + SATA_IFCTL_OFS);
2721 int old = reg & 0xf;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002722
Mark Lorde49856d2008-04-16 14:59:07 -04002723 if (old != pmp) {
2724 reg = (reg & ~0xf) | pmp;
2725 writelfl(reg, port_mmio + SATA_IFCTL_OFS);
2726 }
Tejun Heoda3dbb12007-07-16 14:29:40 +09002727 }
Brett Russ20f733e2005-09-01 18:26:17 -04002728}
2729
Mark Lorde49856d2008-04-16 14:59:07 -04002730static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
2731 unsigned long deadline)
Jeff Garzik22374672005-11-17 10:59:48 -05002732{
Mark Lorde49856d2008-04-16 14:59:07 -04002733 mv_pmp_select(link->ap, sata_srst_pmp(link));
2734 return sata_std_hardreset(link, class, deadline);
2735}
Jeff Garzik0ea9e172007-07-13 17:06:45 -04002736
Mark Lorde49856d2008-04-16 14:59:07 -04002737static int mv_softreset(struct ata_link *link, unsigned int *class,
2738 unsigned long deadline)
2739{
2740 mv_pmp_select(link->ap, sata_srst_pmp(link));
2741 return ata_sff_softreset(link, class, deadline);
Jeff Garzik22374672005-11-17 10:59:48 -05002742}
2743
Tejun Heocc0680a2007-08-06 18:36:23 +09002744static int mv_hardreset(struct ata_link *link, unsigned int *class,
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002745 unsigned long deadline)
2746{
Tejun Heocc0680a2007-08-06 18:36:23 +09002747 struct ata_port *ap = link->ap;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002748 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordb5624682008-03-31 19:34:40 -04002749 struct mv_port_priv *pp = ap->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002750 void __iomem *mmio = hpriv->base;
Mark Lord0d8be5c2008-04-16 14:56:12 -04002751 int rc, attempts = 0, extra = 0;
2752 u32 sstatus;
2753 bool online;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002754
Mark Lorde12bef52008-03-31 19:33:56 -04002755 mv_reset_channel(hpriv, mmio, ap->port_no);
Mark Lordb5624682008-03-31 19:34:40 -04002756 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002757
Mark Lord0d8be5c2008-04-16 14:56:12 -04002758 /* Workaround for errata FEr SATA#10 (part 2) */
2759 do {
Mark Lord17c5aab2008-04-16 14:56:51 -04002760 const unsigned long *timing =
2761 sata_ehc_deb_timing(&link->eh_context);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002762
Mark Lord17c5aab2008-04-16 14:56:51 -04002763 rc = sata_link_hardreset(link, timing, deadline + extra,
2764 &online, NULL);
Mark Lord9dcffd92008-05-14 09:18:12 -04002765 rc = online ? -EAGAIN : rc;
Mark Lord17c5aab2008-04-16 14:56:51 -04002766 if (rc)
Mark Lord0d8be5c2008-04-16 14:56:12 -04002767 return rc;
Mark Lord0d8be5c2008-04-16 14:56:12 -04002768 sata_scr_read(link, SCR_STATUS, &sstatus);
2769 if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
2770 /* Force 1.5gb/s link speed and try again */
Mark Lord8e7decd2008-05-02 02:07:51 -04002771 mv_setup_ifcfg(mv_ap_base(ap), 0);
Mark Lord0d8be5c2008-04-16 14:56:12 -04002772 if (time_after(jiffies + HZ, deadline))
2773 extra = HZ; /* only extend it once, max */
2774 }
2775 } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002776
Mark Lord17c5aab2008-04-16 14:56:51 -04002777 return rc;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002778}
2779
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002780static void mv_eh_freeze(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04002781{
Mark Lord1cfd19a2008-04-19 15:05:50 -04002782 mv_stop_edma(ap);
Mark Lordc4de5732008-05-17 13:35:21 -04002783 mv_enable_port_irqs(ap, 0);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002784}
2785
2786static void mv_eh_thaw(struct ata_port *ap)
2787{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002788 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordc4de5732008-05-17 13:35:21 -04002789 unsigned int port = ap->port_no;
2790 unsigned int hardport = mv_hardport_from_port(port);
Mark Lord1cfd19a2008-04-19 15:05:50 -04002791 void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002792 void __iomem *port_mmio = mv_ap_base(ap);
Mark Lordc4de5732008-05-17 13:35:21 -04002793 u32 hc_irq_cause;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002794
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002795 /* clear EDMA errors on this port */
2796 writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2797
2798 /* clear pending irq events */
2799 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
Mark Lord1cfd19a2008-04-19 15:05:50 -04002800 hc_irq_cause &= ~((DEV_IRQ | DMA_IRQ) << hardport);
2801 writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002802
Mark Lordc4de5732008-05-17 13:35:21 -04002803 mv_enable_port_irqs(ap, DONE_IRQ | ERR_IRQ);
Brett Russ31961942005-09-30 01:36:00 -04002804}
2805
Brett Russ05b308e2005-10-05 17:08:53 -04002806/**
2807 * mv_port_init - Perform some early initialization on a single port.
2808 * @port: libata data structure storing shadow register addresses
2809 * @port_mmio: base address of the port
2810 *
2811 * Initialize shadow register mmio addresses, clear outstanding
2812 * interrupts on the port, and unmask interrupts for the future
2813 * start of the port.
2814 *
2815 * LOCKING:
2816 * Inherited from caller.
2817 */
Brett Russ31961942005-09-30 01:36:00 -04002818static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio)
2819{
Tejun Heo0d5ff562007-02-01 15:06:36 +09002820 void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
Brett Russ31961942005-09-30 01:36:00 -04002821 unsigned serr_ofs;
2822
Jeff Garzik8b260242005-11-12 12:32:50 -05002823 /* PIO related setup
Brett Russ31961942005-09-30 01:36:00 -04002824 */
2825 port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
Jeff Garzik8b260242005-11-12 12:32:50 -05002826 port->error_addr =
Brett Russ31961942005-09-30 01:36:00 -04002827 port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
2828 port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
2829 port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
2830 port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
2831 port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
2832 port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
Jeff Garzik8b260242005-11-12 12:32:50 -05002833 port->status_addr =
Brett Russ31961942005-09-30 01:36:00 -04002834 port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
2835 /* special case: control/altstatus doesn't have ATA_REG_ address */
2836 port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
2837
2838 /* unused: */
Randy Dunlap8d9db2d2007-02-16 01:40:06 -08002839 port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
Brett Russ20f733e2005-09-01 18:26:17 -04002840
Brett Russ31961942005-09-30 01:36:00 -04002841 /* Clear any currently outstanding port interrupt conditions */
2842 serr_ofs = mv_scr_offset(SCR_ERROR);
2843 writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
2844 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2845
Mark Lord646a4da2008-01-26 18:30:37 -05002846 /* unmask all non-transient EDMA error interrupts */
2847 writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002848
Jeff Garzik8b260242005-11-12 12:32:50 -05002849 VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
Brett Russ31961942005-09-30 01:36:00 -04002850 readl(port_mmio + EDMA_CFG_OFS),
2851 readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
2852 readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
Brett Russ20f733e2005-09-01 18:26:17 -04002853}
2854
Mark Lord616d4a92008-05-02 02:08:32 -04002855static unsigned int mv_in_pcix_mode(struct ata_host *host)
2856{
2857 struct mv_host_priv *hpriv = host->private_data;
2858 void __iomem *mmio = hpriv->base;
2859 u32 reg;
2860
2861 if (!HAS_PCI(host) || !IS_PCIE(hpriv))
2862 return 0; /* not PCI-X capable */
2863 reg = readl(mmio + MV_PCI_MODE_OFS);
2864 if ((reg & MV_PCI_MODE_MASK) == 0)
2865 return 0; /* conventional PCI mode */
2866 return 1; /* chip is in PCI-X mode */
2867}
2868
2869static int mv_pci_cut_through_okay(struct ata_host *host)
2870{
2871 struct mv_host_priv *hpriv = host->private_data;
2872 void __iomem *mmio = hpriv->base;
2873 u32 reg;
2874
2875 if (!mv_in_pcix_mode(host)) {
2876 reg = readl(mmio + PCI_COMMAND_OFS);
2877 if (reg & PCI_COMMAND_MRDTRIG)
2878 return 0; /* not okay */
2879 }
2880 return 1; /* okay */
2881}
2882
Tejun Heo4447d352007-04-17 23:44:08 +09002883static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002884{
Tejun Heo4447d352007-04-17 23:44:08 +09002885 struct pci_dev *pdev = to_pci_dev(host->dev);
2886 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002887 u32 hp_flags = hpriv->hp_flags;
2888
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002889 switch (board_idx) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002890 case chip_5080:
2891 hpriv->ops = &mv5xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002892 hp_flags |= MV_HP_GEN_I;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002893
Auke Kok44c10132007-06-08 15:46:36 -07002894 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002895 case 0x1:
2896 hp_flags |= MV_HP_ERRATA_50XXB0;
2897 break;
2898 case 0x3:
2899 hp_flags |= MV_HP_ERRATA_50XXB2;
2900 break;
2901 default:
2902 dev_printk(KERN_WARNING, &pdev->dev,
2903 "Applying 50XXB2 workarounds to unknown rev\n");
2904 hp_flags |= MV_HP_ERRATA_50XXB2;
2905 break;
2906 }
2907 break;
2908
2909 case chip_504x:
2910 case chip_508x:
2911 hpriv->ops = &mv5xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002912 hp_flags |= MV_HP_GEN_I;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002913
Auke Kok44c10132007-06-08 15:46:36 -07002914 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002915 case 0x0:
2916 hp_flags |= MV_HP_ERRATA_50XXB0;
2917 break;
2918 case 0x3:
2919 hp_flags |= MV_HP_ERRATA_50XXB2;
2920 break;
2921 default:
2922 dev_printk(KERN_WARNING, &pdev->dev,
2923 "Applying B2 workarounds to unknown rev\n");
2924 hp_flags |= MV_HP_ERRATA_50XXB2;
2925 break;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002926 }
2927 break;
2928
2929 case chip_604x:
2930 case chip_608x:
Jeff Garzik47c2b672005-11-12 21:13:17 -05002931 hpriv->ops = &mv6xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002932 hp_flags |= MV_HP_GEN_II;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002933
Auke Kok44c10132007-06-08 15:46:36 -07002934 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002935 case 0x7:
2936 hp_flags |= MV_HP_ERRATA_60X1B2;
2937 break;
2938 case 0x9:
2939 hp_flags |= MV_HP_ERRATA_60X1C0;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002940 break;
2941 default:
2942 dev_printk(KERN_WARNING, &pdev->dev,
Jeff Garzik47c2b672005-11-12 21:13:17 -05002943 "Applying B2 workarounds to unknown rev\n");
2944 hp_flags |= MV_HP_ERRATA_60X1B2;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002945 break;
2946 }
2947 break;
2948
Jeff Garzike4e7b892006-01-31 12:18:41 -05002949 case chip_7042:
Mark Lord616d4a92008-05-02 02:08:32 -04002950 hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
Mark Lord306b30f2007-12-04 14:07:52 -05002951 if (pdev->vendor == PCI_VENDOR_ID_TTI &&
2952 (pdev->device == 0x2300 || pdev->device == 0x2310))
2953 {
Mark Lord4e520032007-12-11 12:58:05 -05002954 /*
2955 * Highpoint RocketRAID PCIe 23xx series cards:
2956 *
2957 * Unconfigured drives are treated as "Legacy"
2958 * by the BIOS, and it overwrites sector 8 with
2959 * a "Lgcy" metadata block prior to Linux boot.
2960 *
2961 * Configured drives (RAID or JBOD) leave sector 8
2962 * alone, but instead overwrite a high numbered
2963 * sector for the RAID metadata. This sector can
2964 * be determined exactly, by truncating the physical
2965 * drive capacity to a nice even GB value.
2966 *
2967 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
2968 *
2969 * Warn the user, lest they think we're just buggy.
2970 */
2971 printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
2972 " BIOS CORRUPTS DATA on all attached drives,"
2973 " regardless of if/how they are configured."
2974 " BEWARE!\n");
2975 printk(KERN_WARNING DRV_NAME ": For data safety, do not"
2976 " use sectors 8-9 on \"Legacy\" drives,"
2977 " and avoid the final two gigabytes on"
2978 " all RocketRAID BIOS initialized drives.\n");
Mark Lord306b30f2007-12-04 14:07:52 -05002979 }
Mark Lord8e7decd2008-05-02 02:07:51 -04002980 /* drop through */
Jeff Garzike4e7b892006-01-31 12:18:41 -05002981 case chip_6042:
2982 hpriv->ops = &mv6xxx_ops;
Jeff Garzike4e7b892006-01-31 12:18:41 -05002983 hp_flags |= MV_HP_GEN_IIE;
Mark Lord616d4a92008-05-02 02:08:32 -04002984 if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
2985 hp_flags |= MV_HP_CUT_THROUGH;
Jeff Garzike4e7b892006-01-31 12:18:41 -05002986
Auke Kok44c10132007-06-08 15:46:36 -07002987 switch (pdev->revision) {
Jeff Garzike4e7b892006-01-31 12:18:41 -05002988 case 0x0:
2989 hp_flags |= MV_HP_ERRATA_XX42A0;
2990 break;
2991 case 0x1:
2992 hp_flags |= MV_HP_ERRATA_60X1C0;
2993 break;
2994 default:
2995 dev_printk(KERN_WARNING, &pdev->dev,
2996 "Applying 60X1C0 workarounds to unknown rev\n");
2997 hp_flags |= MV_HP_ERRATA_60X1C0;
2998 break;
2999 }
3000 break;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003001 case chip_soc:
3002 hpriv->ops = &mv_soc_ops;
3003 hp_flags |= MV_HP_ERRATA_60X1C0;
3004 break;
Jeff Garzike4e7b892006-01-31 12:18:41 -05003005
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003006 default:
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003007 dev_printk(KERN_ERR, host->dev,
Jeff Garzik5796d1c2007-10-26 00:03:37 -04003008 "BUG: invalid board index %u\n", board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003009 return 1;
3010 }
3011
3012 hpriv->hp_flags = hp_flags;
Mark Lord02a121d2007-12-01 13:07:22 -05003013 if (hp_flags & MV_HP_PCIE) {
3014 hpriv->irq_cause_ofs = PCIE_IRQ_CAUSE_OFS;
3015 hpriv->irq_mask_ofs = PCIE_IRQ_MASK_OFS;
3016 hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS;
3017 } else {
3018 hpriv->irq_cause_ofs = PCI_IRQ_CAUSE_OFS;
3019 hpriv->irq_mask_ofs = PCI_IRQ_MASK_OFS;
3020 hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS;
3021 }
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003022
3023 return 0;
3024}
3025
Brett Russ05b308e2005-10-05 17:08:53 -04003026/**
Jeff Garzik47c2b672005-11-12 21:13:17 -05003027 * mv_init_host - Perform some early initialization of the host.
Tejun Heo4447d352007-04-17 23:44:08 +09003028 * @host: ATA host to initialize
3029 * @board_idx: controller index
Brett Russ05b308e2005-10-05 17:08:53 -04003030 *
3031 * If possible, do an early global reset of the host. Then do
3032 * our port init and clear/unmask all/relevant host interrupts.
3033 *
3034 * LOCKING:
3035 * Inherited from caller.
3036 */
Tejun Heo4447d352007-04-17 23:44:08 +09003037static int mv_init_host(struct ata_host *host, unsigned int board_idx)
Brett Russ20f733e2005-09-01 18:26:17 -04003038{
3039 int rc = 0, n_hc, port, hc;
Tejun Heo4447d352007-04-17 23:44:08 +09003040 struct mv_host_priv *hpriv = host->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003041 void __iomem *mmio = hpriv->base;
Jeff Garzik47c2b672005-11-12 21:13:17 -05003042
Tejun Heo4447d352007-04-17 23:44:08 +09003043 rc = mv_chip_id(host, board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003044 if (rc)
Mark Lord352fab72008-04-19 14:43:42 -04003045 goto done;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003046
3047 if (HAS_PCI(host)) {
Mark Lord7368f912008-04-25 11:24:24 -04003048 hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS;
3049 hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK_OFS;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003050 } else {
Mark Lord7368f912008-04-25 11:24:24 -04003051 hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS;
3052 hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK_OFS;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003053 }
Mark Lord352fab72008-04-19 14:43:42 -04003054
3055 /* global interrupt mask: 0 == mask everything */
Mark Lordc4de5732008-05-17 13:35:21 -04003056 mv_set_main_irq_mask(host, ~0, 0);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003057
Tejun Heo4447d352007-04-17 23:44:08 +09003058 n_hc = mv_get_hc_count(host->ports[0]->flags);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05003059
Tejun Heo4447d352007-04-17 23:44:08 +09003060 for (port = 0; port < host->n_ports; port++)
Jeff Garzik47c2b672005-11-12 21:13:17 -05003061 hpriv->ops->read_preamp(hpriv, port, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04003062
Jeff Garzikc9d39132005-11-13 17:47:51 -05003063 rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
Jeff Garzik47c2b672005-11-12 21:13:17 -05003064 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04003065 goto done;
Brett Russ20f733e2005-09-01 18:26:17 -04003066
Jeff Garzik522479f2005-11-12 22:14:02 -05003067 hpriv->ops->reset_flash(hpriv, mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003068 hpriv->ops->reset_bus(host, mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -05003069 hpriv->ops->enable_leds(hpriv, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04003070
Tejun Heo4447d352007-04-17 23:44:08 +09003071 for (port = 0; port < host->n_ports; port++) {
Tejun Heocbcdd872007-08-18 13:14:55 +09003072 struct ata_port *ap = host->ports[port];
Jeff Garzik2a47ce02005-11-12 23:05:14 -05003073 void __iomem *port_mmio = mv_port_base(mmio, port);
Tejun Heocbcdd872007-08-18 13:14:55 +09003074
3075 mv_port_init(&ap->ioaddr, port_mmio);
3076
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003077#ifdef CONFIG_PCI
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003078 if (HAS_PCI(host)) {
3079 unsigned int offset = port_mmio - mmio;
3080 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
3081 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
3082 }
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003083#endif
Brett Russ20f733e2005-09-01 18:26:17 -04003084 }
3085
3086 for (hc = 0; hc < n_hc; hc++) {
Brett Russ31961942005-09-30 01:36:00 -04003087 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
3088
3089 VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
3090 "(before clear)=0x%08x\n", hc,
3091 readl(hc_mmio + HC_CFG_OFS),
3092 readl(hc_mmio + HC_IRQ_CAUSE_OFS));
3093
3094 /* Clear any currently outstanding hc interrupt conditions */
3095 writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04003096 }
3097
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003098 if (HAS_PCI(host)) {
3099 /* Clear any currently outstanding host interrupt conditions */
3100 writelfl(0, mmio + hpriv->irq_cause_ofs);
Brett Russ31961942005-09-30 01:36:00 -04003101
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003102 /* and unmask interrupt generation for host regs */
3103 writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
Jeff Garzikfb621e22007-02-25 04:19:45 -05003104
Mark Lord51de32d2008-05-17 13:34:42 -04003105 /*
3106 * enable only global host interrupts for now.
3107 * The per-port interrupts get done later as ports are set up.
3108 */
Mark Lordc4de5732008-05-17 13:35:21 -04003109 mv_set_main_irq_mask(host, 0, PCI_ERR);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003110 }
Brett Russ31961942005-09-30 01:36:00 -04003111done:
Brett Russ20f733e2005-09-01 18:26:17 -04003112 return rc;
3113}
3114
Byron Bradleyfbf14e22008-02-10 21:17:30 +00003115static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
3116{
3117 hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
3118 MV_CRQB_Q_SZ, 0);
3119 if (!hpriv->crqb_pool)
3120 return -ENOMEM;
3121
3122 hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
3123 MV_CRPB_Q_SZ, 0);
3124 if (!hpriv->crpb_pool)
3125 return -ENOMEM;
3126
3127 hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
3128 MV_SG_TBL_SZ, 0);
3129 if (!hpriv->sg_tbl_pool)
3130 return -ENOMEM;
3131
3132 return 0;
3133}
3134
Lennert Buytenhek15a32632008-03-27 14:51:39 -04003135static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
3136 struct mbus_dram_target_info *dram)
3137{
3138 int i;
3139
3140 for (i = 0; i < 4; i++) {
3141 writel(0, hpriv->base + WINDOW_CTRL(i));
3142 writel(0, hpriv->base + WINDOW_BASE(i));
3143 }
3144
3145 for (i = 0; i < dram->num_cs; i++) {
3146 struct mbus_dram_window *cs = dram->cs + i;
3147
3148 writel(((cs->size - 1) & 0xffff0000) |
3149 (cs->mbus_attr << 8) |
3150 (dram->mbus_dram_target_id << 4) | 1,
3151 hpriv->base + WINDOW_CTRL(i));
3152 writel(cs->base, hpriv->base + WINDOW_BASE(i));
3153 }
3154}
3155
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003156/**
3157 * mv_platform_probe - handle a positive probe of an soc Marvell
3158 * host
3159 * @pdev: platform device found
3160 *
3161 * LOCKING:
3162 * Inherited from caller.
3163 */
3164static int mv_platform_probe(struct platform_device *pdev)
3165{
3166 static int printed_version;
3167 const struct mv_sata_platform_data *mv_platform_data;
3168 const struct ata_port_info *ppi[] =
3169 { &mv_port_info[chip_soc], NULL };
3170 struct ata_host *host;
3171 struct mv_host_priv *hpriv;
3172 struct resource *res;
3173 int n_ports, rc;
3174
3175 if (!printed_version++)
3176 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
3177
3178 /*
3179 * Simple resource validation ..
3180 */
3181 if (unlikely(pdev->num_resources != 2)) {
3182 dev_err(&pdev->dev, "invalid number of resources\n");
3183 return -EINVAL;
3184 }
3185
3186 /*
3187 * Get the register base first
3188 */
3189 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3190 if (res == NULL)
3191 return -EINVAL;
3192
3193 /* allocate host */
3194 mv_platform_data = pdev->dev.platform_data;
3195 n_ports = mv_platform_data->n_ports;
3196
3197 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3198 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
3199
3200 if (!host || !hpriv)
3201 return -ENOMEM;
3202 host->private_data = hpriv;
3203 hpriv->n_ports = n_ports;
3204
3205 host->iomap = NULL;
Saeed Bisharaf1cb0ea2008-02-18 07:42:28 -11003206 hpriv->base = devm_ioremap(&pdev->dev, res->start,
3207 res->end - res->start + 1);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003208 hpriv->base -= MV_SATAHC0_REG_BASE;
3209
Lennert Buytenhek15a32632008-03-27 14:51:39 -04003210 /*
3211 * (Re-)program MBUS remapping windows if we are asked to.
3212 */
3213 if (mv_platform_data->dram != NULL)
3214 mv_conf_mbus_windows(hpriv, mv_platform_data->dram);
3215
Byron Bradleyfbf14e22008-02-10 21:17:30 +00003216 rc = mv_create_dma_pools(hpriv, &pdev->dev);
3217 if (rc)
3218 return rc;
3219
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003220 /* initialize adapter */
3221 rc = mv_init_host(host, chip_soc);
3222 if (rc)
3223 return rc;
3224
3225 dev_printk(KERN_INFO, &pdev->dev,
3226 "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
3227 host->n_ports);
3228
3229 return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
3230 IRQF_SHARED, &mv6_sht);
3231}
3232
3233/*
3234 *
3235 * mv_platform_remove - unplug a platform interface
3236 * @pdev: platform device
3237 *
3238 * A platform bus SATA device has been unplugged. Perform the needed
3239 * cleanup. Also called on module unload for any active devices.
3240 */
3241static int __devexit mv_platform_remove(struct platform_device *pdev)
3242{
3243 struct device *dev = &pdev->dev;
3244 struct ata_host *host = dev_get_drvdata(dev);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003245
3246 ata_host_detach(host);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003247 return 0;
3248}
3249
3250static struct platform_driver mv_platform_driver = {
3251 .probe = mv_platform_probe,
3252 .remove = __devexit_p(mv_platform_remove),
3253 .driver = {
3254 .name = DRV_NAME,
3255 .owner = THIS_MODULE,
3256 },
3257};
3258
3259
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003260#ifdef CONFIG_PCI
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003261static int mv_pci_init_one(struct pci_dev *pdev,
3262 const struct pci_device_id *ent);
3263
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003264
3265static struct pci_driver mv_pci_driver = {
3266 .name = DRV_NAME,
3267 .id_table = mv_pci_tbl,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003268 .probe = mv_pci_init_one,
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003269 .remove = ata_pci_remove_one,
3270};
3271
3272/*
3273 * module options
3274 */
3275static int msi; /* Use PCI msi; either zero (off, default) or non-zero */
3276
3277
3278/* move to PCI layer or libata core? */
3279static int pci_go_64(struct pci_dev *pdev)
3280{
3281 int rc;
3282
3283 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
3284 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3285 if (rc) {
3286 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3287 if (rc) {
3288 dev_printk(KERN_ERR, &pdev->dev,
3289 "64-bit DMA enable failed\n");
3290 return rc;
3291 }
3292 }
3293 } else {
3294 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3295 if (rc) {
3296 dev_printk(KERN_ERR, &pdev->dev,
3297 "32-bit DMA enable failed\n");
3298 return rc;
3299 }
3300 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3301 if (rc) {
3302 dev_printk(KERN_ERR, &pdev->dev,
3303 "32-bit consistent DMA enable failed\n");
3304 return rc;
3305 }
3306 }
3307
3308 return rc;
3309}
3310
Brett Russ05b308e2005-10-05 17:08:53 -04003311/**
3312 * mv_print_info - Dump key info to kernel log for perusal.
Tejun Heo4447d352007-04-17 23:44:08 +09003313 * @host: ATA host to print info about
Brett Russ05b308e2005-10-05 17:08:53 -04003314 *
3315 * FIXME: complete this.
3316 *
3317 * LOCKING:
3318 * Inherited from caller.
3319 */
Tejun Heo4447d352007-04-17 23:44:08 +09003320static void mv_print_info(struct ata_host *host)
Brett Russ31961942005-09-30 01:36:00 -04003321{
Tejun Heo4447d352007-04-17 23:44:08 +09003322 struct pci_dev *pdev = to_pci_dev(host->dev);
3323 struct mv_host_priv *hpriv = host->private_data;
Auke Kok44c10132007-06-08 15:46:36 -07003324 u8 scc;
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003325 const char *scc_s, *gen;
Brett Russ31961942005-09-30 01:36:00 -04003326
3327 /* Use this to determine the HW stepping of the chip so we know
3328 * what errata to workaround
3329 */
Brett Russ31961942005-09-30 01:36:00 -04003330 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
3331 if (scc == 0)
3332 scc_s = "SCSI";
3333 else if (scc == 0x01)
3334 scc_s = "RAID";
3335 else
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003336 scc_s = "?";
3337
3338 if (IS_GEN_I(hpriv))
3339 gen = "I";
3340 else if (IS_GEN_II(hpriv))
3341 gen = "II";
3342 else if (IS_GEN_IIE(hpriv))
3343 gen = "IIE";
3344 else
3345 gen = "?";
Brett Russ31961942005-09-30 01:36:00 -04003346
Jeff Garzika9524a72005-10-30 14:39:11 -05003347 dev_printk(KERN_INFO, &pdev->dev,
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003348 "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
3349 gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
Brett Russ31961942005-09-30 01:36:00 -04003350 scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
3351}
3352
Brett Russ05b308e2005-10-05 17:08:53 -04003353/**
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003354 * mv_pci_init_one - handle a positive probe of a PCI Marvell host
Brett Russ05b308e2005-10-05 17:08:53 -04003355 * @pdev: PCI device found
3356 * @ent: PCI device ID entry for the matched host
3357 *
3358 * LOCKING:
3359 * Inherited from caller.
3360 */
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003361static int mv_pci_init_one(struct pci_dev *pdev,
3362 const struct pci_device_id *ent)
Brett Russ20f733e2005-09-01 18:26:17 -04003363{
Jeff Garzik2dcb4072007-10-19 06:42:56 -04003364 static int printed_version;
Brett Russ20f733e2005-09-01 18:26:17 -04003365 unsigned int board_idx = (unsigned int)ent->driver_data;
Tejun Heo4447d352007-04-17 23:44:08 +09003366 const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
3367 struct ata_host *host;
3368 struct mv_host_priv *hpriv;
3369 int n_ports, rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003370
Jeff Garzika9524a72005-10-30 14:39:11 -05003371 if (!printed_version++)
3372 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
Brett Russ20f733e2005-09-01 18:26:17 -04003373
Tejun Heo4447d352007-04-17 23:44:08 +09003374 /* allocate host */
3375 n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;
3376
3377 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3378 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
3379 if (!host || !hpriv)
3380 return -ENOMEM;
3381 host->private_data = hpriv;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003382 hpriv->n_ports = n_ports;
Tejun Heo4447d352007-04-17 23:44:08 +09003383
3384 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09003385 rc = pcim_enable_device(pdev);
3386 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04003387 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003388
Tejun Heo0d5ff562007-02-01 15:06:36 +09003389 rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
3390 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003391 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09003392 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003393 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +09003394 host->iomap = pcim_iomap_table(pdev);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003395 hpriv->base = host->iomap[MV_PRIMARY_BAR];
Brett Russ20f733e2005-09-01 18:26:17 -04003396
Jeff Garzikd88184f2007-02-26 01:26:06 -05003397 rc = pci_go_64(pdev);
3398 if (rc)
3399 return rc;
3400
Mark Lordda2fa9b2008-01-26 18:32:45 -05003401 rc = mv_create_dma_pools(hpriv, &pdev->dev);
3402 if (rc)
3403 return rc;
3404
Brett Russ20f733e2005-09-01 18:26:17 -04003405 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09003406 rc = mv_init_host(host, board_idx);
Tejun Heo24dc5f32007-01-20 16:00:28 +09003407 if (rc)
3408 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003409
Brett Russ31961942005-09-30 01:36:00 -04003410 /* Enable interrupts */
Tejun Heo6a59dcf2007-02-24 15:12:31 +09003411 if (msi && pci_enable_msi(pdev))
Brett Russ31961942005-09-30 01:36:00 -04003412 pci_intx(pdev, 1);
Brett Russ20f733e2005-09-01 18:26:17 -04003413
Brett Russ31961942005-09-30 01:36:00 -04003414 mv_dump_pci_cfg(pdev, 0x68);
Tejun Heo4447d352007-04-17 23:44:08 +09003415 mv_print_info(host);
Brett Russ20f733e2005-09-01 18:26:17 -04003416
Tejun Heo4447d352007-04-17 23:44:08 +09003417 pci_set_master(pdev);
Jeff Garzikea8b4db2007-07-17 02:21:50 -04003418 pci_try_set_mwi(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +09003419 return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
Jeff Garzikc5d3e452007-07-11 18:30:50 -04003420 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
Brett Russ20f733e2005-09-01 18:26:17 -04003421}
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003422#endif
Brett Russ20f733e2005-09-01 18:26:17 -04003423
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003424static int mv_platform_probe(struct platform_device *pdev);
3425static int __devexit mv_platform_remove(struct platform_device *pdev);
3426
Brett Russ20f733e2005-09-01 18:26:17 -04003427static int __init mv_init(void)
3428{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003429 int rc = -ENODEV;
3430#ifdef CONFIG_PCI
3431 rc = pci_register_driver(&mv_pci_driver);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003432 if (rc < 0)
3433 return rc;
3434#endif
3435 rc = platform_driver_register(&mv_platform_driver);
3436
3437#ifdef CONFIG_PCI
3438 if (rc < 0)
3439 pci_unregister_driver(&mv_pci_driver);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003440#endif
3441 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003442}
3443
3444static void __exit mv_exit(void)
3445{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003446#ifdef CONFIG_PCI
Brett Russ20f733e2005-09-01 18:26:17 -04003447 pci_unregister_driver(&mv_pci_driver);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003448#endif
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003449 platform_driver_unregister(&mv_platform_driver);
Brett Russ20f733e2005-09-01 18:26:17 -04003450}
3451
3452MODULE_AUTHOR("Brett Russ");
3453MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
3454MODULE_LICENSE("GPL");
3455MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
3456MODULE_VERSION(DRV_VERSION);
Mark Lord17c5aab2008-04-16 14:56:51 -04003457MODULE_ALIAS("platform:" DRV_NAME);
Brett Russ20f733e2005-09-01 18:26:17 -04003458
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003459#ifdef CONFIG_PCI
Jeff Garzikddef9bb2006-02-02 16:17:06 -05003460module_param(msi, int, 0444);
3461MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003462#endif
Jeff Garzikddef9bb2006-02-02 16:17:06 -05003463
Brett Russ20f733e2005-09-01 18:26:17 -04003464module_init(mv_init);
3465module_exit(mv_exit);