blob: 59134ebd7d495c17237e91e154a306e8fb5efc1e [file] [log] [blame]
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +10001#ifndef _ASM_POWERPC_EXCEPTION_H
2#define _ASM_POWERPC_EXCEPTION_H
3/*
4 * Extracted from head_64.S
5 *
6 * PowerPC version
7 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
8 *
9 * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
10 * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
11 * Adapted for Power Macintosh by Paul Mackerras.
12 * Low-level exception handlers and MMU support
13 * rewritten by Paul Mackerras.
14 * Copyright (C) 1996 Paul Mackerras.
15 *
16 * Adapted for 64bit PowerPC by Dave Engebretsen, Peter Bergner, and
17 * Mike Corrigan {engebret|bergner|mikejc}@us.ibm.com
18 *
19 * This file contains the low-level support and setup for the
20 * PowerPC-64 platform, including trap and interrupt dispatch.
21 *
22 * This program is free software; you can redistribute it and/or
23 * modify it under the terms of the GNU General Public License
24 * as published by the Free Software Foundation; either version
25 * 2 of the License, or (at your option) any later version.
26 */
27/*
28 * The following macros define the code that appears as
29 * the prologue to each of the exception handlers. They
30 * are split into two parts to allow a single kernel binary
31 * to be used for pSeries and iSeries.
32 *
33 * We make as much of the exception code common between native
34 * exception handlers (including pSeries LPAR) and iSeries LPAR
35 * implementations as possible.
36 */
Michael Ellermanda2bc462016-09-30 19:43:18 +100037#include <asm/head-64.h>
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +100038
39#define EX_R9 0
40#define EX_R10 8
41#define EX_R11 16
42#define EX_R12 24
43#define EX_R13 32
44#define EX_SRR0 40
45#define EX_DAR 48
46#define EX_DSISR 56
47#define EX_CCR 60
48#define EX_R3 64
49#define EX_LR 72
Paul Mackerras48404f22011-05-01 19:48:20 +000050#define EX_CFAR 80
Haren Mynenia09688c2012-12-06 21:48:26 +000051#define EX_PPR 88 /* SMT thread status register (priority) */
Michael Neulingbc2e6c62013-08-13 15:54:52 +100052#define EX_CTR 96
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +100053
Michael Neuling4700dfa2012-11-02 17:21:28 +110054#ifdef CONFIG_RELOCATABLE
Paul Mackerras1707dd12013-02-04 18:10:15 +000055#define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
Michael Neuling4700dfa2012-11-02 17:21:28 +110056 mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
57 LOAD_HANDLER(r12,label); \
Michael Neulingbc2e6c62013-08-13 15:54:52 +100058 mtctr r12; \
Michael Neuling4700dfa2012-11-02 17:21:28 +110059 mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
60 li r10,MSR_RI; \
61 mtmsrd r10,1; /* Set RI (EE=0) */ \
Michael Neulingbc2e6c62013-08-13 15:54:52 +100062 bctr;
Michael Neuling4700dfa2012-11-02 17:21:28 +110063#else
64/* If not relocatable, we can jump directly -- and save messing with LR */
Paul Mackerras1707dd12013-02-04 18:10:15 +000065#define __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
Michael Neuling4700dfa2012-11-02 17:21:28 +110066 mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
67 mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
68 li r10,MSR_RI; \
69 mtmsrd r10,1; /* Set RI (EE=0) */ \
70 b label;
71#endif
Paul Mackerras1707dd12013-02-04 18:10:15 +000072#define EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
73 __EXCEPTION_RELON_PROLOG_PSERIES_1(label, h) \
Michael Neuling4700dfa2012-11-02 17:21:28 +110074
75/*
76 * As EXCEPTION_PROLOG_PSERIES(), except we've already got relocation on
77 * so no need to rfid. Save lr in case we're CONFIG_RELOCATABLE, in which
78 * case EXCEPTION_RELON_PROLOG_PSERIES_1 will be using lr.
79 */
80#define EXCEPTION_RELON_PROLOG_PSERIES(area, label, h, extra, vec) \
Paul Mackerras1707dd12013-02-04 18:10:15 +000081 EXCEPTION_PROLOG_0(area); \
Michael Neuling4700dfa2012-11-02 17:21:28 +110082 EXCEPTION_PROLOG_1(area, extra, vec); \
83 EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)
84
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +100085/*
86 * We're short on space and time in the exception prolog, so we can't
Michael Ellerman27510232016-07-26 15:29:29 +100087 * use the normal LOAD_REG_IMMEDIATE macro to load the address of label.
88 * Instead we get the base of the kernel from paca->kernelbase and or in the low
89 * part of label. This requires that the label be within 64KB of kernelbase, and
90 * that kernelbase be 64K aligned.
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +100091 */
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +100092#define LOAD_HANDLER(reg, label) \
Michael Ellermand8d42b02016-07-26 15:29:30 +100093 ld reg,PACAKBASE(r13); /* get high part of &label */ \
Hugh Dickinse6740ae2016-11-07 22:28:21 -080094 ori reg,reg,FIXED_SYMBOL_ABS_ADDR(label);
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +100095
Nicholas Pigginfb479e42016-10-13 13:17:14 +110096#define __LOAD_HANDLER(reg, label) \
97 ld reg,PACAKBASE(r13); \
98 ori reg,reg,(ABS_ADDR(label))@l;
99
Nicholas Piggina97a65d2017-01-27 14:00:34 +1000100/*
101 * Branches from unrelocated code (e.g., interrupts) to labels outside
102 * head-y require >64K offsets.
103 */
104#define __LOAD_FAR_HANDLER(reg, label) \
105 ld reg,PACAKBASE(r13); \
106 ori reg,reg,(ABS_ADDR(label))@l; \
107 addis reg,reg,(ABS_ADDR(label))@h;
108
Benjamin Herrenschmidta5d4f3a2011-04-05 14:20:31 +1000109/* Exception register prefixes */
110#define EXC_HV H
111#define EXC_STD
112
Michael Neuling4700dfa2012-11-02 17:21:28 +1100113#if defined(CONFIG_RELOCATABLE)
114/*
Michael Neulingbc2e6c62013-08-13 15:54:52 +1000115 * If we support interrupts with relocation on AND we're a relocatable kernel,
116 * we need to use CTR to get to the 2nd level handler. So, save/restore it
117 * when required.
Michael Neuling4700dfa2012-11-02 17:21:28 +1100118 */
Michael Neulingbc2e6c62013-08-13 15:54:52 +1000119#define SAVE_CTR(reg, area) mfctr reg ; std reg,area+EX_CTR(r13)
120#define GET_CTR(reg, area) ld reg,area+EX_CTR(r13)
121#define RESTORE_CTR(reg, area) ld reg,area+EX_CTR(r13) ; mtctr reg
Michael Neuling4700dfa2012-11-02 17:21:28 +1100122#else
Michael Neulingbc2e6c62013-08-13 15:54:52 +1000123/* ...else CTR is unused and in register. */
124#define SAVE_CTR(reg, area)
125#define GET_CTR(reg, area) mfctr reg
126#define RESTORE_CTR(reg, area)
Michael Neuling4700dfa2012-11-02 17:21:28 +1100127#endif
128
Haren Myneni13e7a8e2012-12-06 21:50:32 +0000129/*
130 * PPR save/restore macros used in exceptions_64s.S
131 * Used for P7 or later processors
132 */
133#define SAVE_PPR(area, ra, rb) \
134BEGIN_FTR_SECTION_NESTED(940) \
135 ld ra,PACACURRENT(r13); \
136 ld rb,area+EX_PPR(r13); /* Read PPR from paca */ \
137 std rb,TASKTHREADPPR(ra); \
138END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,940)
139
140#define RESTORE_PPR_PACA(area, ra) \
141BEGIN_FTR_SECTION_NESTED(941) \
142 ld ra,area+EX_PPR(r13); \
143 mtspr SPRN_PPR,ra; \
144END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,941)
145
146/*
Paul Mackerras1707dd12013-02-04 18:10:15 +0000147 * Get an SPR into a register if the CPU has the given feature
Haren Myneni13e7a8e2012-12-06 21:50:32 +0000148 */
Paul Mackerras1707dd12013-02-04 18:10:15 +0000149#define OPT_GET_SPR(ra, spr, ftr) \
Haren Myneni13e7a8e2012-12-06 21:50:32 +0000150BEGIN_FTR_SECTION_NESTED(943) \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000151 mfspr ra,spr; \
152END_FTR_SECTION_NESTED(ftr,ftr,943)
Haren Myneni13e7a8e2012-12-06 21:50:32 +0000153
Paul Mackerras1707dd12013-02-04 18:10:15 +0000154/*
Mahesh Salgaonkard410ae22014-03-11 10:56:18 +0530155 * Set an SPR from a register if the CPU has the given feature
156 */
157#define OPT_SET_SPR(ra, spr, ftr) \
158BEGIN_FTR_SECTION_NESTED(943) \
159 mtspr spr,ra; \
160END_FTR_SECTION_NESTED(ftr,ftr,943)
161
162/*
Paul Mackerras1707dd12013-02-04 18:10:15 +0000163 * Save a register to the PACA if the CPU has the given feature
164 */
165#define OPT_SAVE_REG_TO_PACA(offset, ra, ftr) \
166BEGIN_FTR_SECTION_NESTED(943) \
167 std ra,offset(r13); \
168END_FTR_SECTION_NESTED(ftr,ftr,943)
169
Nicholas Piggin544686c2017-04-19 23:05:45 +1000170#define EXCEPTION_PROLOG_0(area) \
171 GET_PACA(r13); \
Haren Myneni44e93092012-12-06 21:51:04 +0000172 std r9,area+EX_R9(r13); /* save r9 */ \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000173 OPT_GET_SPR(r9, SPRN_PPR, CPU_FTR_HAS_PPR); \
174 HMT_MEDIUM; \
Haren Myneni44e93092012-12-06 21:51:04 +0000175 std r10,area+EX_R10(r13); /* save r10 - r12 */ \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000176 OPT_GET_SPR(r10, SPRN_CFAR, CPU_FTR_CFAR)
177
178#define __EXCEPTION_PROLOG_1(area, extra, vec) \
179 OPT_SAVE_REG_TO_PACA(area+EX_PPR, r9, CPU_FTR_HAS_PPR); \
180 OPT_SAVE_REG_TO_PACA(area+EX_CFAR, r10, CPU_FTR_CFAR); \
Michael Neulingbc2e6c62013-08-13 15:54:52 +1000181 SAVE_CTR(r10, area); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000182 mfcr r9; \
183 extra(vec); \
184 std r11,area+EX_R11(r13); \
185 std r12,area+EX_R12(r13); \
186 GET_SCRATCH0(r10); \
187 std r10,area+EX_R13(r13)
188#define EXCEPTION_PROLOG_1(area, extra, vec) \
189 __EXCEPTION_PROLOG_1(area, extra, vec)
Stephen Rothwell7180e3e2007-08-22 13:48:37 +1000190
Benjamin Herrenschmidta5d4f3a2011-04-05 14:20:31 +1000191#define __EXCEPTION_PROLOG_PSERIES_1(label, h) \
Paul Mackerras1f6a93e2008-08-30 11:40:24 +1000192 ld r10,PACAKMSR(r13); /* get MSR value for kernel */ \
Benjamin Herrenschmidta5d4f3a2011-04-05 14:20:31 +1000193 mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000194 LOAD_HANDLER(r12,label) \
Benjamin Herrenschmidta5d4f3a2011-04-05 14:20:31 +1000195 mtspr SPRN_##h##SRR0,r12; \
196 mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
197 mtspr SPRN_##h##SRR1,r10; \
198 h##rfid; \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000199 b . /* prevent speculative execution */
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000200#define EXCEPTION_PROLOG_PSERIES_1(label, h) \
Benjamin Herrenschmidta5d4f3a2011-04-05 14:20:31 +1000201 __EXCEPTION_PROLOG_PSERIES_1(label, h)
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000202
Nicholas Piggin83a980f2016-12-20 04:30:02 +1000203/* _NORI variant keeps MSR_RI clear */
204#define __EXCEPTION_PROLOG_PSERIES_1_NORI(label, h) \
205 ld r10,PACAKMSR(r13); /* get MSR value for kernel */ \
206 xori r10,r10,MSR_RI; /* Clear MSR_RI */ \
207 mfspr r11,SPRN_##h##SRR0; /* save SRR0 */ \
208 LOAD_HANDLER(r12,label) \
209 mtspr SPRN_##h##SRR0,r12; \
210 mfspr r12,SPRN_##h##SRR1; /* and SRR1 */ \
211 mtspr SPRN_##h##SRR1,r10; \
212 h##rfid; \
213 b . /* prevent speculative execution */
214
215#define EXCEPTION_PROLOG_PSERIES_1_NORI(label, h) \
216 __EXCEPTION_PROLOG_PSERIES_1_NORI(label, h)
217
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000218#define EXCEPTION_PROLOG_PSERIES(area, label, h, extra, vec) \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000219 EXCEPTION_PROLOG_0(area); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000220 EXCEPTION_PROLOG_1(area, extra, vec); \
Benjamin Herrenschmidta5d4f3a2011-04-05 14:20:31 +1000221 EXCEPTION_PROLOG_PSERIES_1(label, h);
Benjamin Herrenschmidtc5a8c0c2009-07-16 19:36:57 +0000222
Michael Ellermanda2bc462016-09-30 19:43:18 +1000223#define __KVMTEST(h, n) \
224 lbz r10,HSTATE_IN_GUEST(r13); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000225 cmpwi r10,0; \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000226 bne do_kvm_##h##n
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000227
Aneesh Kumar K.Vdd96b2c2013-10-07 22:17:55 +0530228#ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
229/*
230 * If hv is possible, interrupts come into to the hv version
231 * of the kvmppc_interrupt code, which then jumps to the PR handler,
232 * kvmppc_interrupt_pr, if the guest is a PR guest.
233 */
234#define kvmppc_interrupt kvmppc_interrupt_hv
235#else
236#define kvmppc_interrupt kvmppc_interrupt_pr
237#endif
238
Nicholas Pigginfb479e42016-10-13 13:17:14 +1100239#ifdef CONFIG_RELOCATABLE
240#define BRANCH_TO_COMMON(reg, label) \
241 __LOAD_HANDLER(reg, label); \
242 mtctr reg; \
243 bctr
244
Nicholas Piggin2337d202017-01-27 14:24:33 +1000245#define BRANCH_LINK_TO_FAR(reg, label) \
246 __LOAD_FAR_HANDLER(reg, label); \
247 mtctr reg; \
248 bctrl
249
Nicholas Piggina97a65d2017-01-27 14:00:34 +1000250/*
251 * KVM requires __LOAD_FAR_HANDLER.
252 *
253 * __BRANCH_TO_KVM_EXIT branches are also a special case because they
254 * explicitly use r9 then reload it from PACA before branching. Hence
255 * the double-underscore.
256 */
257#define __BRANCH_TO_KVM_EXIT(area, label) \
258 mfctr r9; \
259 std r9,HSTATE_SCRATCH1(r13); \
260 __LOAD_FAR_HANDLER(r9, label); \
261 mtctr r9; \
262 ld r9,area+EX_R9(r13); \
263 bctr
264
Nicholas Pigginfb479e42016-10-13 13:17:14 +1100265#else
266#define BRANCH_TO_COMMON(reg, label) \
267 b label
268
Nicholas Piggin2337d202017-01-27 14:24:33 +1000269#define BRANCH_LINK_TO_FAR(reg, label) \
270 bl label
271
Nicholas Piggina97a65d2017-01-27 14:00:34 +1000272#define __BRANCH_TO_KVM_EXIT(area, label) \
273 ld r9,area+EX_R9(r13); \
274 b label
275
Nicholas Pigginfb479e42016-10-13 13:17:14 +1100276#endif
277
Nicholas Pigginc4f3b522016-12-20 04:30:05 +1000278/* Do not enable RI */
279#define EXCEPTION_PROLOG_PSERIES_NORI(area, label, h, extra, vec) \
280 EXCEPTION_PROLOG_0(area); \
281 EXCEPTION_PROLOG_1(area, extra, vec); \
282 EXCEPTION_PROLOG_PSERIES_1_NORI(label, h);
283
Nicholas Piggina97a65d2017-01-27 14:00:34 +1000284
Nicholas Piggind3918e72016-12-22 04:29:25 +1000285#define __KVM_HANDLER(area, h, n) \
Paul Mackerras0acb9112013-02-04 18:10:51 +0000286 BEGIN_FTR_SECTION_NESTED(947) \
287 ld r10,area+EX_CFAR(r13); \
288 std r10,HSTATE_CFAR(r13); \
289 END_FTR_SECTION_NESTED(CPU_FTR_CFAR,CPU_FTR_CFAR,947); \
Paul Mackerras4b8473c2013-09-20 14:52:39 +1000290 BEGIN_FTR_SECTION_NESTED(948) \
291 ld r10,area+EX_PPR(r13); \
292 std r10,HSTATE_PPR(r13); \
293 END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000294 ld r10,area+EX_R10(r13); \
Paul Mackerras0acb9112013-02-04 18:10:51 +0000295 std r12,HSTATE_SCRATCH0(r13); \
Nicholas Piggind3918e72016-12-22 04:29:25 +1000296 sldi r12,r9,32; \
297 ori r12,r12,(n); \
Nicholas Piggina97a65d2017-01-27 14:00:34 +1000298 /* This reloads r9 before branching to kvmppc_interrupt */ \
299 __BRANCH_TO_KVM_EXIT(area, kvmppc_interrupt)
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000300
301#define __KVM_HANDLER_SKIP(area, h, n) \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000302 cmpwi r10,KVM_GUEST_MODE_SKIP; \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000303 beq 89f; \
Paul Mackerras4b8473c2013-09-20 14:52:39 +1000304 BEGIN_FTR_SECTION_NESTED(948) \
Nicholas Piggind3918e72016-12-22 04:29:25 +1000305 ld r10,area+EX_PPR(r13); \
306 std r10,HSTATE_PPR(r13); \
Paul Mackerras4b8473c2013-09-20 14:52:39 +1000307 END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,948); \
Nicholas Piggind3918e72016-12-22 04:29:25 +1000308 ld r10,area+EX_R10(r13); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000309 std r12,HSTATE_SCRATCH0(r13); \
Nicholas Piggind3918e72016-12-22 04:29:25 +1000310 sldi r12,r9,32; \
311 ori r12,r12,(n); \
Nicholas Piggina97a65d2017-01-27 14:00:34 +1000312 /* This reloads r9 before branching to kvmppc_interrupt */ \
313 __BRANCH_TO_KVM_EXIT(area, kvmppc_interrupt); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +000031489: mtocrf 0x80,r9; \
315 ld r9,area+EX_R9(r13); \
Nicholas Piggind3918e72016-12-22 04:29:25 +1000316 ld r10,area+EX_R10(r13); \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000317 b kvmppc_skip_##h##interrupt
318
319#ifdef CONFIG_KVM_BOOK3S_64_HANDLER
Michael Ellermanda2bc462016-09-30 19:43:18 +1000320#define KVMTEST(h, n) __KVMTEST(h, n)
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000321#define KVM_HANDLER(area, h, n) __KVM_HANDLER(area, h, n)
322#define KVM_HANDLER_SKIP(area, h, n) __KVM_HANDLER_SKIP(area, h, n)
323
324#else
Michael Ellermanda2bc462016-09-30 19:43:18 +1000325#define KVMTEST(h, n)
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000326#define KVM_HANDLER(area, h, n)
327#define KVM_HANDLER_SKIP(area, h, n)
328#endif
329
330#define NOTEST(n)
331
Nicholas Piggina4087a42016-12-20 04:30:03 +1000332#define EXCEPTION_PROLOG_COMMON_1() \
333 std r9,_CCR(r1); /* save CR in stackframe */ \
334 std r11,_NIP(r1); /* save SRR0 in stackframe */ \
335 std r12,_MSR(r1); /* save SRR1 in stackframe */ \
336 std r10,0(r1); /* make stack chain pointer */ \
337 std r0,GPR0(r1); /* save r0 in stackframe */ \
338 std r10,GPR1(r1); /* save r1 in stackframe */ \
339
340
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000341/*
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000342 * The common exception prolog is used for all except a few exceptions
343 * such as a segment miss on a kernel address. We have to be prepared
344 * to take another exception from the point where we first touch the
345 * kernel stack onwards.
346 *
347 * On entry r13 points to the paca, r9-r13 are saved in the paca,
348 * r9 contains the saved CR, r11 and r12 contain the saved SRR0 and
349 * SRR1, and relocation is on.
350 */
351#define EXCEPTION_PROLOG_COMMON(n, area) \
352 andi. r10,r12,MSR_PR; /* See if coming from user */ \
353 mr r10,r1; /* Save r1 */ \
354 subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */ \
355 beq- 1f; \
356 ld r1,PACAKSAVE(r13); /* kernel stack to use */ \
Michael Neuling90ff5d62013-12-16 15:12:43 +11003571: cmpdi cr1,r1,-INT_FRAME_SIZE; /* check if r1 is in userspace */ \
Paul Mackerras1977b502011-05-01 19:46:44 +0000358 blt+ cr1,3f; /* abort if it is */ \
359 li r1,(n); /* will be reloaded later */ \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000360 sth r1,PACA_TRAP_SAVE(r13); \
Paul Mackerras1977b502011-05-01 19:46:44 +0000361 std r3,area+EX_R3(r13); \
362 addi r3,r13,area; /* r3 -> where regs are saved*/ \
Michael Neulingbc2e6c62013-08-13 15:54:52 +1000363 RESTORE_CTR(r1, area); \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000364 b bad_stack; \
Nicholas Piggina4087a42016-12-20 04:30:03 +10003653: EXCEPTION_PROLOG_COMMON_1(); \
Haren Myneni5d75b262012-12-06 21:46:37 +0000366 beq 4f; /* if from kernel mode */ \
Christophe Leroyc223c902016-05-17 08:33:46 +0200367 ACCOUNT_CPU_USER_ENTRY(r13, r9, r10); \
Haren Myneni44e93092012-12-06 21:51:04 +0000368 SAVE_PPR(area, r9, r10); \
Mahesh Salgaonkarb14a72532013-10-30 20:03:51 +05303694: EXCEPTION_PROLOG_COMMON_2(area) \
370 EXCEPTION_PROLOG_COMMON_3(n) \
371 ACCOUNT_STOLEN_TIME
372
373/* Save original regs values from save area to stack frame. */
374#define EXCEPTION_PROLOG_COMMON_2(area) \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000375 ld r9,area+EX_R9(r13); /* move r9, r10 to stackframe */ \
376 ld r10,area+EX_R10(r13); \
377 std r9,GPR9(r1); \
378 std r10,GPR10(r1); \
379 ld r9,area+EX_R11(r13); /* move r11 - r13 to stackframe */ \
380 ld r10,area+EX_R12(r13); \
381 ld r11,area+EX_R13(r13); \
382 std r9,GPR11(r1); \
383 std r10,GPR12(r1); \
384 std r11,GPR13(r1); \
Paul Mackerras48404f22011-05-01 19:48:20 +0000385 BEGIN_FTR_SECTION_NESTED(66); \
386 ld r10,area+EX_CFAR(r13); \
387 std r10,ORIG_GPR3(r1); \
388 END_FTR_SECTION_NESTED(CPU_FTR_CFAR, CPU_FTR_CFAR, 66); \
Mahesh Salgaonkarb14a72532013-10-30 20:03:51 +0530389 GET_CTR(r10, area); \
390 std r10,_CTR(r1);
391
392#define EXCEPTION_PROLOG_COMMON_3(n) \
393 std r2,GPR2(r1); /* save r2 in stackframe */ \
394 SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
395 SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
Michael Neulingbc2e6c62013-08-13 15:54:52 +1000396 mflr r9; /* Get LR, later save to stack */ \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000397 ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000398 std r9,_LINK(r1); \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000399 lbz r10,PACASOFTIRQEN(r13); \
400 mfspr r11,SPRN_XER; /* save XER in stackframe */ \
401 std r10,SOFTE(r1); \
402 std r11,_XER(r1); \
403 li r9,(n)+1; \
404 std r9,_TRAP(r1); /* set trap number */ \
405 li r10,0; \
406 ld r11,exception_marker@toc(r2); \
407 std r10,RESULT(r1); /* clear regs->result */ \
Mahesh Salgaonkarb14a72532013-10-30 20:03:51 +0530408 std r11,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000409
410/*
411 * Exception vectors.
412 */
Michael Ellermanda2bc462016-09-30 19:43:18 +1000413#define STD_EXCEPTION_PSERIES(vec, label) \
Paul Mackerras673b1892011-04-05 13:59:58 +1000414 SET_SCRATCH0(r13); /* save r13 */ \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000415 EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label, \
416 EXC_STD, KVMTEST_PR, vec); \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000417
Paul Mackerras1707dd12013-02-04 18:10:15 +0000418/* Version of above for when we have to branch out-of-line */
Michael Ellermanda2bc462016-09-30 19:43:18 +1000419#define __OOL_EXCEPTION(vec, label, hdlr) \
420 SET_SCRATCH0(r13) \
421 EXCEPTION_PROLOG_0(PACA_EXGEN) \
422 b hdlr;
423
Paul Mackerras1707dd12013-02-04 18:10:15 +0000424#define STD_EXCEPTION_PSERIES_OOL(vec, label) \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000425 EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_PR, vec); \
426 EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD)
Paul Mackerras1707dd12013-02-04 18:10:15 +0000427
Michael Ellermanda2bc462016-09-30 19:43:18 +1000428#define STD_EXCEPTION_HV(loc, vec, label) \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000429 SET_SCRATCH0(r13); /* save r13 */ \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000430 EXCEPTION_PROLOG_PSERIES(PACA_EXGEN, label, \
431 EXC_HV, KVMTEST_HV, vec);
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000432
Michael Ellermanda2bc462016-09-30 19:43:18 +1000433#define STD_EXCEPTION_HV_OOL(vec, label) \
434 EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_HV, vec); \
435 EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
Paul Mackerras1707dd12013-02-04 18:10:15 +0000436
Michael Neuling4700dfa2012-11-02 17:21:28 +1100437#define STD_RELON_EXCEPTION_PSERIES(loc, vec, label) \
Michael Neuling4700dfa2012-11-02 17:21:28 +1100438 /* No guest interrupts come through here */ \
439 SET_SCRATCH0(r13); /* save r13 */ \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000440 EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, EXC_STD, NOTEST, vec);
Michael Neuling4700dfa2012-11-02 17:21:28 +1100441
Paul Mackerras1707dd12013-02-04 18:10:15 +0000442#define STD_RELON_EXCEPTION_PSERIES_OOL(vec, label) \
Michael Ellermanc9f69512013-06-25 17:47:55 +1000443 EXCEPTION_PROLOG_1(PACA_EXGEN, NOTEST, vec); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000444 EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_STD)
Paul Mackerras1707dd12013-02-04 18:10:15 +0000445
Michael Neuling4700dfa2012-11-02 17:21:28 +1100446#define STD_RELON_EXCEPTION_HV(loc, vec, label) \
Michael Neuling4700dfa2012-11-02 17:21:28 +1100447 SET_SCRATCH0(r13); /* save r13 */ \
Paul Mackerrasbc355122017-01-30 21:21:40 +1100448 EXCEPTION_RELON_PROLOG_PSERIES(PACA_EXGEN, label, \
449 EXC_HV, KVMTEST_HV, vec);
Michael Neuling4700dfa2012-11-02 17:21:28 +1100450
Paul Mackerras1707dd12013-02-04 18:10:15 +0000451#define STD_RELON_EXCEPTION_HV_OOL(vec, label) \
Paul Mackerrasbc355122017-01-30 21:21:40 +1100452 EXCEPTION_PROLOG_1(PACA_EXGEN, KVMTEST_HV, vec); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000453 EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_HV)
Paul Mackerras1707dd12013-02-04 18:10:15 +0000454
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100455/* This associate vector numbers with bits in paca->irq_happened */
456#define SOFTEN_VALUE_0x500 PACA_IRQ_EE
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100457#define SOFTEN_VALUE_0x900 PACA_IRQ_DEC
Michael Ellermanda2bc462016-09-30 19:43:18 +1000458#define SOFTEN_VALUE_0x980 PACA_IRQ_DEC
Ian Munsie1dbdafe2012-11-14 18:49:46 +0000459#define SOFTEN_VALUE_0xa00 PACA_IRQ_DBELL
Ian Munsie655bb3f2012-11-14 18:49:45 +0000460#define SOFTEN_VALUE_0xe80 PACA_IRQ_DBELL
Mahesh Salgaonkar0869b6f2014-07-29 18:40:01 +0530461#define SOFTEN_VALUE_0xe60 PACA_IRQ_HMI
Benjamin Herrenschmidt9baaef0a2016-07-08 16:37:06 +1000462#define SOFTEN_VALUE_0xea0 PACA_IRQ_EE
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100463
464#define __SOFTEN_TEST(h, vec) \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000465 lbz r10,PACASOFTIRQEN(r13); \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000466 cmpwi r10,0; \
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100467 li r10,SOFTEN_VALUE_##vec; \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000468 beq masked_##h##interrupt
Michael Ellermanda2bc462016-09-30 19:43:18 +1000469
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100470#define _SOFTEN_TEST(h, vec) __SOFTEN_TEST(h, vec)
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000471
Paul Mackerrasde56a942011-06-29 00:21:34 +0000472#define SOFTEN_TEST_PR(vec) \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000473 KVMTEST(EXC_STD, vec); \
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100474 _SOFTEN_TEST(EXC_STD, vec)
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000475
476#define SOFTEN_TEST_HV(vec) \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000477 KVMTEST(EXC_HV, vec); \
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100478 _SOFTEN_TEST(EXC_HV, vec)
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000479
Michael Ellermanda2bc462016-09-30 19:43:18 +1000480#define KVMTEST_PR(vec) \
481 KVMTEST(EXC_STD, vec)
482
483#define KVMTEST_HV(vec) \
484 KVMTEST(EXC_HV, vec)
485
Michael Neuling4700dfa2012-11-02 17:21:28 +1100486#define SOFTEN_NOTEST_PR(vec) _SOFTEN_TEST(EXC_STD, vec)
487#define SOFTEN_NOTEST_HV(vec) _SOFTEN_TEST(EXC_HV, vec)
488
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000489#define __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000490 SET_SCRATCH0(r13); /* save r13 */ \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000491 EXCEPTION_PROLOG_0(PACA_EXGEN); \
492 __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000493 EXCEPTION_PROLOG_PSERIES_1(label, h);
Paul Mackerras1707dd12013-02-04 18:10:15 +0000494
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000495#define _MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra) \
496 __MASKABLE_EXCEPTION_PSERIES(vec, label, h, extra)
Benjamin Herrenschmidtb3e6b5d2011-04-05 14:27:11 +1000497
498#define MASKABLE_EXCEPTION_PSERIES(loc, vec, label) \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000499 _MASKABLE_EXCEPTION_PSERIES(vec, label, \
Paul Mackerrasde56a942011-06-29 00:21:34 +0000500 EXC_STD, SOFTEN_TEST_PR)
Benjamin Herrenschmidtb3e6b5d2011-04-05 14:27:11 +1000501
Michael Ellermanda2bc462016-09-30 19:43:18 +1000502#define MASKABLE_EXCEPTION_PSERIES_OOL(vec, label) \
503 EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_PR, vec); \
504 EXCEPTION_PROLOG_PSERIES_1(label, EXC_STD)
505
Benjamin Herrenschmidtb3e6b5d2011-04-05 14:27:11 +1000506#define MASKABLE_EXCEPTION_HV(loc, vec, label) \
Paul Mackerrasb01c8b52011-06-29 00:18:26 +0000507 _MASKABLE_EXCEPTION_PSERIES(vec, label, \
508 EXC_HV, SOFTEN_TEST_HV)
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000509
Paul Mackerras1707dd12013-02-04 18:10:15 +0000510#define MASKABLE_EXCEPTION_HV_OOL(vec, label) \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000511 EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_HV, vec); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000512 EXCEPTION_PROLOG_PSERIES_1(label, EXC_HV)
Paul Mackerras1707dd12013-02-04 18:10:15 +0000513
Michael Neuling4700dfa2012-11-02 17:21:28 +1100514#define __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \
Michael Neuling4700dfa2012-11-02 17:21:28 +1100515 SET_SCRATCH0(r13); /* save r13 */ \
Paul Mackerras1707dd12013-02-04 18:10:15 +0000516 EXCEPTION_PROLOG_0(PACA_EXGEN); \
Michael Ellermanda2bc462016-09-30 19:43:18 +1000517 __EXCEPTION_PROLOG_1(PACA_EXGEN, extra, vec); \
518 EXCEPTION_RELON_PROLOG_PSERIES_1(label, h)
519
520#define _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra) \
Michael Neuling4700dfa2012-11-02 17:21:28 +1100521 __MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, h, extra)
522
523#define MASKABLE_RELON_EXCEPTION_PSERIES(loc, vec, label) \
Michael Neuling4700dfa2012-11-02 17:21:28 +1100524 _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
525 EXC_STD, SOFTEN_NOTEST_PR)
526
527#define MASKABLE_RELON_EXCEPTION_HV(loc, vec, label) \
Michael Neuling4700dfa2012-11-02 17:21:28 +1100528 _MASKABLE_RELON_EXCEPTION_PSERIES(vec, label, \
Paul Mackerrasbc355122017-01-30 21:21:40 +1100529 EXC_HV, SOFTEN_TEST_HV)
Michael Neuling4700dfa2012-11-02 17:21:28 +1100530
Paul Mackerras1707dd12013-02-04 18:10:15 +0000531#define MASKABLE_RELON_EXCEPTION_HV_OOL(vec, label) \
Paul Mackerrasbc355122017-01-30 21:21:40 +1100532 EXCEPTION_PROLOG_1(PACA_EXGEN, SOFTEN_TEST_HV, vec); \
Nicholas Piggina050d202017-04-13 19:45:48 +1000533 EXCEPTION_RELON_PROLOG_PSERIES_1(label, EXC_HV)
Paul Mackerras1707dd12013-02-04 18:10:15 +0000534
Benjamin Herrenschmidt1b701172012-03-01 15:42:56 +1100535/*
536 * Our exception common code can be passed various "additions"
537 * to specify the behaviour of interrupts, whether to kick the
538 * runlatch, etc...
539 */
540
Michael Ellerman9daf1122014-07-15 21:15:38 +1000541/*
542 * This addition reconciles our actual IRQ state with the various software
543 * flags that track it. This may call C code.
544 */
545#define ADD_RECONCILE RECONCILE_IRQ_STATE(r10,r11)
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000546
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +1100547#define ADD_NVGPRS \
Anton Blanchardb1576fe2014-02-04 16:04:35 +1100548 bl save_nvgprs
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +1100549
550#define RUNLATCH_ON \
551BEGIN_FTR_SECTION \
Stuart Yoder9778b692012-07-05 04:41:35 +0000552 CURRENT_THREAD_INFO(r3, r1); \
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +1100553 ld r4,TI_LOCAL_FLAGS(r3); \
554 andi. r0,r4,_TLF_RUNLATCH; \
555 beql ppc64_runlatch_on_trampoline; \
556END_FTR_SECTION_IFSET(CPU_FTR_CTRL)
557
Nicholas Piggina3d96f72016-12-20 04:30:04 +1000558#define EXCEPTION_COMMON(area, trap, label, hdlr, ret, additions) \
559 EXCEPTION_PROLOG_COMMON(trap, area); \
Michael Ellermana1d711c2014-07-15 21:15:37 +1000560 /* Volatile regs are potentially clobbered here */ \
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +1100561 additions; \
562 addi r3,r1,STACK_FRAME_OVERHEAD; \
563 bl hdlr; \
564 b ret
565
566#define STD_EXCEPTION_COMMON(trap, label, hdlr) \
Nicholas Piggina3d96f72016-12-20 04:30:04 +1000567 EXCEPTION_COMMON(PACA_EXGEN, trap, label, hdlr, \
568 ret_from_except, ADD_NVGPRS;ADD_RECONCILE)
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000569
570/*
571 * Like STD_EXCEPTION_COMMON, but for exceptions that can occur
Benjamin Herrenschmidt7450f6f2012-03-01 10:52:01 +1100572 * in the idle task and therefore need the special idle handling
573 * (finish nap and runlatch)
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000574 */
Nicholas Piggina3d96f72016-12-20 04:30:04 +1000575#define STD_EXCEPTION_COMMON_ASYNC(trap, label, hdlr) \
576 EXCEPTION_COMMON(PACA_EXGEN, trap, label, hdlr, \
577 ret_from_except_lite, FINISH_NAP;ADD_RECONCILE;RUNLATCH_ON)
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000578
579/*
580 * When the idle code in power4_idle puts the CPU into NAP mode,
581 * it has to do so in a loop, and relies on the external interrupt
582 * and decrementer interrupt entry code to get it out of the loop.
583 * It sets the _TLF_NAPPING bit in current_thread_info()->local_flags
584 * to signal that it is in the loop and needs help to get out.
585 */
586#ifdef CONFIG_PPC_970_NAP
587#define FINISH_NAP \
588BEGIN_FTR_SECTION \
Stuart Yoder9778b692012-07-05 04:41:35 +0000589 CURRENT_THREAD_INFO(r11, r1); \
Stephen Rothwellf9ff0f32007-08-22 13:46:44 +1000590 ld r9,TI_LOCAL_FLAGS(r11); \
591 andi. r10,r9,_TLF_NAPPING; \
592 bnel power4_fixup_nap; \
593END_FTR_SECTION_IFSET(CPU_FTR_CAN_NAP)
594#else
595#define FINISH_NAP
596#endif
597
598#endif /* _ASM_POWERPC_EXCEPTION_H */