blob: 56752da4b81622e68d2b7a37342aa9bf717be439 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include "drmP.h"
29#include "radeon_drm.h"
30#include "radeon.h"
31#include "radeon_reg.h"
32
33/*
34 * Common GART table functions.
35 */
36int radeon_gart_table_ram_alloc(struct radeon_device *rdev)
37{
38 void *ptr;
39
40 ptr = pci_alloc_consistent(rdev->pdev, rdev->gart.table_size,
41 &rdev->gart.table_addr);
42 if (ptr == NULL) {
43 return -ENOMEM;
44 }
45#ifdef CONFIG_X86
46 if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480 ||
47 rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
48 set_memory_uc((unsigned long)ptr,
49 rdev->gart.table_size >> PAGE_SHIFT);
50 }
51#endif
Jerome Glissec9a1be92011-11-03 11:16:49 -040052 rdev->gart.ptr = ptr;
53 memset((void *)rdev->gart.ptr, 0, rdev->gart.table_size);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020054 return 0;
55}
56
57void radeon_gart_table_ram_free(struct radeon_device *rdev)
58{
Jerome Glissec9a1be92011-11-03 11:16:49 -040059 if (rdev->gart.ptr == NULL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +020060 return;
61 }
62#ifdef CONFIG_X86
63 if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480 ||
64 rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
Jerome Glissec9a1be92011-11-03 11:16:49 -040065 set_memory_wb((unsigned long)rdev->gart.ptr,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020066 rdev->gart.table_size >> PAGE_SHIFT);
67 }
68#endif
69 pci_free_consistent(rdev->pdev, rdev->gart.table_size,
Jerome Glissec9a1be92011-11-03 11:16:49 -040070 (void *)rdev->gart.ptr,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020071 rdev->gart.table_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -040072 rdev->gart.ptr = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020073 rdev->gart.table_addr = 0;
74}
75
76int radeon_gart_table_vram_alloc(struct radeon_device *rdev)
77{
Jerome Glisse771fe6b2009-06-05 14:42:42 +020078 int r;
79
Jerome Glissec9a1be92011-11-03 11:16:49 -040080 if (rdev->gart.robj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +010081 r = radeon_bo_create(rdev, rdev->gart.table_size,
Alex Deucher268b2512010-11-17 19:00:26 -050082 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
Alex Deucher40f5cf92012-05-10 18:33:13 -040083 NULL, &rdev->gart.robj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020084 if (r) {
85 return r;
86 }
87 }
Jerome Glisse4aac0472009-09-14 18:29:49 +020088 return 0;
89}
90
91int radeon_gart_table_vram_pin(struct radeon_device *rdev)
92{
93 uint64_t gpu_addr;
94 int r;
95
Jerome Glissec9a1be92011-11-03 11:16:49 -040096 r = radeon_bo_reserve(rdev->gart.robj, false);
Jerome Glisse4c788672009-11-20 14:29:23 +010097 if (unlikely(r != 0))
98 return r;
Jerome Glissec9a1be92011-11-03 11:16:49 -040099 r = radeon_bo_pin(rdev->gart.robj,
Jerome Glisse4c788672009-11-20 14:29:23 +0100100 RADEON_GEM_DOMAIN_VRAM, &gpu_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200101 if (r) {
Jerome Glissec9a1be92011-11-03 11:16:49 -0400102 radeon_bo_unreserve(rdev->gart.robj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200103 return r;
104 }
Jerome Glissec9a1be92011-11-03 11:16:49 -0400105 r = radeon_bo_kmap(rdev->gart.robj, &rdev->gart.ptr);
Jerome Glisse4c788672009-11-20 14:29:23 +0100106 if (r)
Jerome Glissec9a1be92011-11-03 11:16:49 -0400107 radeon_bo_unpin(rdev->gart.robj);
108 radeon_bo_unreserve(rdev->gart.robj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200109 rdev->gart.table_addr = gpu_addr;
Jerome Glisse4c788672009-11-20 14:29:23 +0100110 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200111}
112
Jerome Glissec9a1be92011-11-03 11:16:49 -0400113void radeon_gart_table_vram_unpin(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200114{
Jerome Glisse4c788672009-11-20 14:29:23 +0100115 int r;
116
Jerome Glissec9a1be92011-11-03 11:16:49 -0400117 if (rdev->gart.robj == NULL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200118 return;
119 }
Jerome Glissec9a1be92011-11-03 11:16:49 -0400120 r = radeon_bo_reserve(rdev->gart.robj, false);
Jerome Glisse4c788672009-11-20 14:29:23 +0100121 if (likely(r == 0)) {
Jerome Glissec9a1be92011-11-03 11:16:49 -0400122 radeon_bo_kunmap(rdev->gart.robj);
123 radeon_bo_unpin(rdev->gart.robj);
124 radeon_bo_unreserve(rdev->gart.robj);
125 rdev->gart.ptr = NULL;
Jerome Glisse4c788672009-11-20 14:29:23 +0100126 }
Jerome Glissec9a1be92011-11-03 11:16:49 -0400127}
128
129void radeon_gart_table_vram_free(struct radeon_device *rdev)
130{
131 if (rdev->gart.robj == NULL) {
132 return;
133 }
134 radeon_gart_table_vram_unpin(rdev);
135 radeon_bo_unref(&rdev->gart.robj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200136}
137
138
139
140
141/*
142 * Common gart functions.
143 */
144void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
145 int pages)
146{
147 unsigned t;
148 unsigned p;
149 int i, j;
Dave Airlie82568562010-02-05 16:00:07 +1000150 u64 page_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200151
152 if (!rdev->gart.ready) {
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000153 WARN(1, "trying to unbind memory from uninitialized GART !\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200154 return;
155 }
Matt Turnera77f1712009-10-14 00:34:41 -0400156 t = offset / RADEON_GPU_PAGE_SIZE;
157 p = t / (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200158 for (i = 0; i < pages; i++, p++) {
159 if (rdev->gart.pages[p]) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200160 rdev->gart.pages[p] = NULL;
Dave Airlie82568562010-02-05 16:00:07 +1000161 rdev->gart.pages_addr[p] = rdev->dummy_page.addr;
162 page_base = rdev->gart.pages_addr[p];
Matt Turnera77f1712009-10-14 00:34:41 -0400163 for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
Jerome Glissec9a1be92011-11-03 11:16:49 -0400164 if (rdev->gart.ptr) {
165 radeon_gart_set_page(rdev, t, page_base);
166 }
Dave Airlie82568562010-02-05 16:00:07 +1000167 page_base += RADEON_GPU_PAGE_SIZE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200168 }
169 }
170 }
171 mb();
172 radeon_gart_tlb_flush(rdev);
173}
174
175int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500176 int pages, struct page **pagelist, dma_addr_t *dma_addr)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200177{
178 unsigned t;
179 unsigned p;
180 uint64_t page_base;
181 int i, j;
182
183 if (!rdev->gart.ready) {
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000184 WARN(1, "trying to bind memory to uninitialized GART !\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200185 return -EINVAL;
186 }
Matt Turnera77f1712009-10-14 00:34:41 -0400187 t = offset / RADEON_GPU_PAGE_SIZE;
188 p = t / (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200189
190 for (i = 0; i < pages; i++, p++) {
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400191 rdev->gart.pages_addr[p] = dma_addr[i];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200192 rdev->gart.pages[p] = pagelist[i];
Jerome Glissec9a1be92011-11-03 11:16:49 -0400193 if (rdev->gart.ptr) {
194 page_base = rdev->gart.pages_addr[p];
195 for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
196 radeon_gart_set_page(rdev, t, page_base);
197 page_base += RADEON_GPU_PAGE_SIZE;
198 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199 }
200 }
201 mb();
202 radeon_gart_tlb_flush(rdev);
203 return 0;
204}
205
Dave Airlie82568562010-02-05 16:00:07 +1000206void radeon_gart_restore(struct radeon_device *rdev)
207{
208 int i, j, t;
209 u64 page_base;
210
Jerome Glissec9a1be92011-11-03 11:16:49 -0400211 if (!rdev->gart.ptr) {
212 return;
213 }
Dave Airlie82568562010-02-05 16:00:07 +1000214 for (i = 0, t = 0; i < rdev->gart.num_cpu_pages; i++) {
215 page_base = rdev->gart.pages_addr[i];
216 for (j = 0; j < (PAGE_SIZE / RADEON_GPU_PAGE_SIZE); j++, t++) {
217 radeon_gart_set_page(rdev, t, page_base);
218 page_base += RADEON_GPU_PAGE_SIZE;
219 }
220 }
221 mb();
222 radeon_gart_tlb_flush(rdev);
223}
224
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200225int radeon_gart_init(struct radeon_device *rdev)
226{
Dave Airlie82568562010-02-05 16:00:07 +1000227 int r, i;
228
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200229 if (rdev->gart.pages) {
230 return 0;
231 }
Matt Turnera77f1712009-10-14 00:34:41 -0400232 /* We need PAGE_SIZE >= RADEON_GPU_PAGE_SIZE */
233 if (PAGE_SIZE < RADEON_GPU_PAGE_SIZE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200234 DRM_ERROR("Page size is smaller than GPU page size!\n");
235 return -EINVAL;
236 }
Dave Airlie82568562010-02-05 16:00:07 +1000237 r = radeon_dummy_page_init(rdev);
238 if (r)
239 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200240 /* Compute table size */
241 rdev->gart.num_cpu_pages = rdev->mc.gtt_size / PAGE_SIZE;
Matt Turnera77f1712009-10-14 00:34:41 -0400242 rdev->gart.num_gpu_pages = rdev->mc.gtt_size / RADEON_GPU_PAGE_SIZE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200243 DRM_INFO("GART: num cpu pages %u, num gpu pages %u\n",
244 rdev->gart.num_cpu_pages, rdev->gart.num_gpu_pages);
245 /* Allocate pages table */
246 rdev->gart.pages = kzalloc(sizeof(void *) * rdev->gart.num_cpu_pages,
247 GFP_KERNEL);
248 if (rdev->gart.pages == NULL) {
249 radeon_gart_fini(rdev);
250 return -ENOMEM;
251 }
252 rdev->gart.pages_addr = kzalloc(sizeof(dma_addr_t) *
253 rdev->gart.num_cpu_pages, GFP_KERNEL);
254 if (rdev->gart.pages_addr == NULL) {
255 radeon_gart_fini(rdev);
256 return -ENOMEM;
257 }
Dave Airlie82568562010-02-05 16:00:07 +1000258 /* set GART entry to point to the dummy page by default */
259 for (i = 0; i < rdev->gart.num_cpu_pages; i++) {
260 rdev->gart.pages_addr[i] = rdev->dummy_page.addr;
261 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200262 return 0;
263}
264
265void radeon_gart_fini(struct radeon_device *rdev)
266{
267 if (rdev->gart.pages && rdev->gart.pages_addr && rdev->gart.ready) {
268 /* unbind pages */
269 radeon_gart_unbind(rdev, 0, rdev->gart.num_cpu_pages);
270 }
271 rdev->gart.ready = false;
272 kfree(rdev->gart.pages);
273 kfree(rdev->gart.pages_addr);
274 rdev->gart.pages = NULL;
275 rdev->gart.pages_addr = NULL;
Alex Deucher92656d72011-04-12 13:32:13 -0400276
277 radeon_dummy_page_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200278}
Jerome Glisse721604a2012-01-05 22:11:05 -0500279
280/*
281 * vm helpers
282 *
283 * TODO bind a default page at vm initialization for default address
284 */
Christian Königc6105f22012-07-05 14:32:00 +0200285
Jerome Glisse721604a2012-01-05 22:11:05 -0500286int radeon_vm_manager_init(struct radeon_device *rdev)
287{
Christian Königc6105f22012-07-05 14:32:00 +0200288 struct radeon_vm *vm;
289 struct radeon_bo_va *bo_va;
Jerome Glisse721604a2012-01-05 22:11:05 -0500290 int r;
291
Christian Königc6105f22012-07-05 14:32:00 +0200292 if (!rdev->vm_manager.enabled) {
293 /* mark first vm as always in use, it's the system one */
294 r = radeon_sa_bo_manager_init(rdev, &rdev->vm_manager.sa_manager,
295 rdev->vm_manager.max_pfn * 8,
296 RADEON_GEM_DOMAIN_VRAM);
297 if (r) {
298 dev_err(rdev->dev, "failed to allocate vm bo (%dKB)\n",
299 (rdev->vm_manager.max_pfn * 8) >> 10);
300 return r;
301 }
Alex Deucher67e915e2012-01-06 09:38:15 -0500302
Christian Königc6105f22012-07-05 14:32:00 +0200303 r = rdev->vm_manager.funcs->init(rdev);
304 if (r)
305 return r;
306
Alex Deucher67e915e2012-01-06 09:38:15 -0500307 rdev->vm_manager.enabled = true;
308
Christian Königc6105f22012-07-05 14:32:00 +0200309 r = radeon_sa_bo_manager_start(rdev, &rdev->vm_manager.sa_manager);
310 if (r)
311 return r;
312 }
313
314 /* restore page table */
315 list_for_each_entry(vm, &rdev->vm_manager.lru_vm, list) {
316 if (vm->id == -1)
317 continue;
318
319 list_for_each_entry(bo_va, &vm->va, vm_list) {
320 struct ttm_mem_reg *mem = NULL;
321 if (bo_va->valid)
322 mem = &bo_va->bo->tbo.mem;
323
324 bo_va->valid = false;
325 r = radeon_vm_bo_update_pte(rdev, vm, bo_va->bo, mem);
326 if (r) {
327 DRM_ERROR("Failed to update pte for vm %d!\n", vm->id);
328 }
329 }
330
331 r = rdev->vm_manager.funcs->bind(rdev, vm, vm->id);
332 if (r) {
333 DRM_ERROR("Failed to bind vm %d!\n", vm->id);
334 }
335 }
336 return 0;
Jerome Glisse721604a2012-01-05 22:11:05 -0500337}
338
Christian König36ff39c2012-05-09 10:07:08 +0200339/* global mutex must be lock */
Jerome Glisse721604a2012-01-05 22:11:05 -0500340static void radeon_vm_unbind_locked(struct radeon_device *rdev,
341 struct radeon_vm *vm)
342{
343 struct radeon_bo_va *bo_va;
344
345 if (vm->id == -1) {
346 return;
347 }
348
349 /* wait for vm use to end */
Christian König35e56bd2012-06-25 15:13:50 +0200350 while (vm->fence) {
351 int r;
352 r = radeon_fence_wait(vm->fence, false);
353 if (r)
354 DRM_ERROR("error while waiting for fence: %d\n", r);
355 if (r == -EDEADLK) {
356 mutex_unlock(&rdev->vm_manager.lock);
357 r = radeon_gpu_reset(rdev);
358 mutex_lock(&rdev->vm_manager.lock);
359 if (!r)
360 continue;
361 }
362 break;
Jerome Glisse721604a2012-01-05 22:11:05 -0500363 }
Christian König35e56bd2012-06-25 15:13:50 +0200364 radeon_fence_unref(&vm->fence);
Jerome Glisse721604a2012-01-05 22:11:05 -0500365
366 /* hw unbind */
367 rdev->vm_manager.funcs->unbind(rdev, vm);
368 rdev->vm_manager.use_bitmap &= ~(1 << vm->id);
369 list_del_init(&vm->list);
370 vm->id = -1;
Christian König557017a2012-05-09 15:34:54 +0200371 radeon_sa_bo_free(rdev, &vm->sa_bo, NULL);
Jerome Glisse721604a2012-01-05 22:11:05 -0500372 vm->pt = NULL;
373
374 list_for_each_entry(bo_va, &vm->va, vm_list) {
375 bo_va->valid = false;
376 }
377}
378
379void radeon_vm_manager_fini(struct radeon_device *rdev)
380{
Jerome Glisse721604a2012-01-05 22:11:05 -0500381 struct radeon_vm *vm, *tmp;
382
Christian Königc6105f22012-07-05 14:32:00 +0200383 if (!rdev->vm_manager.enabled)
384 return;
385
Christian König36ff39c2012-05-09 10:07:08 +0200386 mutex_lock(&rdev->vm_manager.lock);
Jerome Glisse721604a2012-01-05 22:11:05 -0500387 /* unbind all active vm */
388 list_for_each_entry_safe(vm, tmp, &rdev->vm_manager.lru_vm, list) {
389 radeon_vm_unbind_locked(rdev, vm);
390 }
391 rdev->vm_manager.funcs->fini(rdev);
Christian König36ff39c2012-05-09 10:07:08 +0200392 mutex_unlock(&rdev->vm_manager.lock);
Christian Königc6105f22012-07-05 14:32:00 +0200393
394 radeon_sa_bo_manager_suspend(rdev, &rdev->vm_manager.sa_manager);
395 radeon_sa_bo_manager_fini(rdev, &rdev->vm_manager.sa_manager);
396 rdev->vm_manager.enabled = false;
Jerome Glisse721604a2012-01-05 22:11:05 -0500397}
398
Christian König36ff39c2012-05-09 10:07:08 +0200399/* global mutex must be locked */
Jerome Glisse721604a2012-01-05 22:11:05 -0500400void radeon_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm)
401{
402 mutex_lock(&vm->mutex);
403 radeon_vm_unbind_locked(rdev, vm);
404 mutex_unlock(&vm->mutex);
405}
406
Christian König36ff39c2012-05-09 10:07:08 +0200407/* global and local mutex must be locked */
Jerome Glisse721604a2012-01-05 22:11:05 -0500408int radeon_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm)
409{
410 struct radeon_vm *vm_evict;
411 unsigned i;
412 int id = -1, r;
413
414 if (vm == NULL) {
415 return -EINVAL;
416 }
417
418 if (vm->id != -1) {
419 /* update lru */
420 list_del_init(&vm->list);
421 list_add_tail(&vm->list, &rdev->vm_manager.lru_vm);
422 return 0;
423 }
424
425retry:
426 r = radeon_sa_bo_new(rdev, &rdev->vm_manager.sa_manager, &vm->sa_bo,
427 RADEON_GPU_PAGE_ALIGN(vm->last_pfn * 8),
Christian König557017a2012-05-09 15:34:54 +0200428 RADEON_GPU_PAGE_SIZE, false);
Jerome Glisse721604a2012-01-05 22:11:05 -0500429 if (r) {
430 if (list_empty(&rdev->vm_manager.lru_vm)) {
431 return r;
432 }
433 vm_evict = list_first_entry(&rdev->vm_manager.lru_vm, struct radeon_vm, list);
434 radeon_vm_unbind(rdev, vm_evict);
435 goto retry;
436 }
Christian König2e0d9912012-05-09 15:34:53 +0200437 vm->pt = radeon_sa_bo_cpu_addr(vm->sa_bo);
438 vm->pt_gpu_addr = radeon_sa_bo_gpu_addr(vm->sa_bo);
Jerome Glisse721604a2012-01-05 22:11:05 -0500439 memset(vm->pt, 0, RADEON_GPU_PAGE_ALIGN(vm->last_pfn * 8));
440
441retry_id:
442 /* search for free vm */
443 for (i = 0; i < rdev->vm_manager.nvm; i++) {
444 if (!(rdev->vm_manager.use_bitmap & (1 << i))) {
445 id = i;
446 break;
447 }
448 }
449 /* evict vm if necessary */
450 if (id == -1) {
451 vm_evict = list_first_entry(&rdev->vm_manager.lru_vm, struct radeon_vm, list);
452 radeon_vm_unbind(rdev, vm_evict);
453 goto retry_id;
454 }
455
456 /* do hw bind */
457 r = rdev->vm_manager.funcs->bind(rdev, vm, id);
458 if (r) {
Christian König557017a2012-05-09 15:34:54 +0200459 radeon_sa_bo_free(rdev, &vm->sa_bo, NULL);
Jerome Glisse721604a2012-01-05 22:11:05 -0500460 return r;
461 }
462 rdev->vm_manager.use_bitmap |= 1 << id;
463 vm->id = id;
464 list_add_tail(&vm->list, &rdev->vm_manager.lru_vm);
Jerome Glissec507f7e2012-05-09 15:34:58 +0200465 return radeon_vm_bo_update_pte(rdev, vm, rdev->ring_tmp_bo.bo,
466 &rdev->ring_tmp_bo.bo->tbo.mem);
Jerome Glisse721604a2012-01-05 22:11:05 -0500467}
468
469/* object have to be reserved */
470int radeon_vm_bo_add(struct radeon_device *rdev,
471 struct radeon_vm *vm,
472 struct radeon_bo *bo,
473 uint64_t offset,
474 uint32_t flags)
475{
476 struct radeon_bo_va *bo_va, *tmp;
477 struct list_head *head;
478 uint64_t size = radeon_bo_size(bo), last_offset = 0;
479 unsigned last_pfn;
480
481 bo_va = kzalloc(sizeof(struct radeon_bo_va), GFP_KERNEL);
482 if (bo_va == NULL) {
483 return -ENOMEM;
484 }
485 bo_va->vm = vm;
486 bo_va->bo = bo;
487 bo_va->soffset = offset;
488 bo_va->eoffset = offset + size;
489 bo_va->flags = flags;
490 bo_va->valid = false;
491 INIT_LIST_HEAD(&bo_va->bo_list);
492 INIT_LIST_HEAD(&bo_va->vm_list);
493 /* make sure object fit at this offset */
494 if (bo_va->soffset >= bo_va->eoffset) {
495 kfree(bo_va);
496 return -EINVAL;
497 }
498
499 last_pfn = bo_va->eoffset / RADEON_GPU_PAGE_SIZE;
500 if (last_pfn > rdev->vm_manager.max_pfn) {
501 kfree(bo_va);
502 dev_err(rdev->dev, "va above limit (0x%08X > 0x%08X)\n",
503 last_pfn, rdev->vm_manager.max_pfn);
504 return -EINVAL;
505 }
506
507 mutex_lock(&vm->mutex);
508 if (last_pfn > vm->last_pfn) {
Christian Königbb409152012-06-03 16:09:43 +0200509 /* release mutex and lock in right order */
510 mutex_unlock(&vm->mutex);
Christian König36ff39c2012-05-09 10:07:08 +0200511 mutex_lock(&rdev->vm_manager.lock);
Christian Königbb409152012-06-03 16:09:43 +0200512 mutex_lock(&vm->mutex);
513 /* and check again */
514 if (last_pfn > vm->last_pfn) {
515 /* grow va space 32M by 32M */
516 unsigned align = ((32 << 20) >> 12) - 1;
517 radeon_vm_unbind_locked(rdev, vm);
518 vm->last_pfn = (last_pfn + align) & ~align;
519 }
Christian König36ff39c2012-05-09 10:07:08 +0200520 mutex_unlock(&rdev->vm_manager.lock);
Jerome Glisse721604a2012-01-05 22:11:05 -0500521 }
522 head = &vm->va;
523 last_offset = 0;
524 list_for_each_entry(tmp, &vm->va, vm_list) {
525 if (bo_va->soffset >= last_offset && bo_va->eoffset < tmp->soffset) {
526 /* bo can be added before this one */
527 break;
528 }
529 if (bo_va->soffset >= tmp->soffset && bo_va->soffset < tmp->eoffset) {
530 /* bo and tmp overlap, invalid offset */
Jerome Glisse721604a2012-01-05 22:11:05 -0500531 dev_err(rdev->dev, "bo %p va 0x%08X conflict with (bo %p 0x%08X 0x%08X)\n",
532 bo, (unsigned)bo_va->soffset, tmp->bo,
533 (unsigned)tmp->soffset, (unsigned)tmp->eoffset);
Dan Carpenter55ba70c2012-01-09 15:44:50 +0300534 kfree(bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -0500535 mutex_unlock(&vm->mutex);
536 return -EINVAL;
537 }
538 last_offset = tmp->eoffset;
539 head = &tmp->vm_list;
540 }
541 list_add(&bo_va->vm_list, head);
542 list_add_tail(&bo_va->bo_list, &bo->va);
543 mutex_unlock(&vm->mutex);
544 return 0;
545}
546
547static u64 radeon_vm_get_addr(struct radeon_device *rdev,
548 struct ttm_mem_reg *mem,
549 unsigned pfn)
550{
551 u64 addr = 0;
552
553 switch (mem->mem_type) {
554 case TTM_PL_VRAM:
555 addr = (mem->start << PAGE_SHIFT);
556 addr += pfn * RADEON_GPU_PAGE_SIZE;
557 addr += rdev->vm_manager.vram_base_offset;
558 break;
559 case TTM_PL_TT:
560 /* offset inside page table */
561 addr = mem->start << PAGE_SHIFT;
562 addr += pfn * RADEON_GPU_PAGE_SIZE;
563 addr = addr >> PAGE_SHIFT;
564 /* page table offset */
565 addr = rdev->gart.pages_addr[addr];
566 /* in case cpu page size != gpu page size*/
567 addr += (pfn * RADEON_GPU_PAGE_SIZE) & (~PAGE_MASK);
568 break;
569 default:
570 break;
571 }
572 return addr;
573}
574
Christian König36ff39c2012-05-09 10:07:08 +0200575/* object have to be reserved & global and local mutex must be locked */
Jerome Glisse721604a2012-01-05 22:11:05 -0500576int radeon_vm_bo_update_pte(struct radeon_device *rdev,
577 struct radeon_vm *vm,
578 struct radeon_bo *bo,
579 struct ttm_mem_reg *mem)
580{
581 struct radeon_bo_va *bo_va;
582 unsigned ngpu_pages, i;
583 uint64_t addr = 0, pfn;
584 uint32_t flags;
585
586 /* nothing to do if vm isn't bound */
587 if (vm->id == -1)
Jesper Juhl04bd27a2012-02-26 23:51:53 +0100588 return 0;
Jerome Glisse721604a2012-01-05 22:11:05 -0500589
590 bo_va = radeon_bo_va(bo, vm);
591 if (bo_va == NULL) {
592 dev_err(rdev->dev, "bo %p not in vm %p\n", bo, vm);
593 return -EINVAL;
594 }
595
596 if (bo_va->valid)
597 return 0;
598
599 ngpu_pages = radeon_bo_ngpu_pages(bo);
600 bo_va->flags &= ~RADEON_VM_PAGE_VALID;
601 bo_va->flags &= ~RADEON_VM_PAGE_SYSTEM;
602 if (mem) {
603 if (mem->mem_type != TTM_PL_SYSTEM) {
604 bo_va->flags |= RADEON_VM_PAGE_VALID;
605 bo_va->valid = true;
606 }
607 if (mem->mem_type == TTM_PL_TT) {
608 bo_va->flags |= RADEON_VM_PAGE_SYSTEM;
609 }
610 }
611 pfn = bo_va->soffset / RADEON_GPU_PAGE_SIZE;
612 flags = rdev->vm_manager.funcs->page_flags(rdev, bo_va->vm, bo_va->flags);
613 for (i = 0, addr = 0; i < ngpu_pages; i++) {
614 if (mem && bo_va->valid) {
615 addr = radeon_vm_get_addr(rdev, mem, i);
616 }
617 rdev->vm_manager.funcs->set_page(rdev, bo_va->vm, i + pfn, addr, flags);
618 }
619 rdev->vm_manager.funcs->tlb_flush(rdev, bo_va->vm);
620 return 0;
621}
622
623/* object have to be reserved */
624int radeon_vm_bo_rmv(struct radeon_device *rdev,
625 struct radeon_vm *vm,
626 struct radeon_bo *bo)
627{
628 struct radeon_bo_va *bo_va;
629
630 bo_va = radeon_bo_va(bo, vm);
631 if (bo_va == NULL)
632 return 0;
633
Christian König36ff39c2012-05-09 10:07:08 +0200634 mutex_lock(&rdev->vm_manager.lock);
Christian Königbb409152012-06-03 16:09:43 +0200635 mutex_lock(&vm->mutex);
Jerome Glisse721604a2012-01-05 22:11:05 -0500636 radeon_vm_bo_update_pte(rdev, vm, bo, NULL);
Christian König36ff39c2012-05-09 10:07:08 +0200637 mutex_unlock(&rdev->vm_manager.lock);
Jerome Glisse721604a2012-01-05 22:11:05 -0500638 list_del(&bo_va->vm_list);
Dan Carpentera7eef882012-01-09 15:45:41 +0300639 mutex_unlock(&vm->mutex);
Sebastian Biemueller108b0d32012-02-29 11:04:52 -0500640 list_del(&bo_va->bo_list);
Jerome Glisse721604a2012-01-05 22:11:05 -0500641
642 kfree(bo_va);
643 return 0;
644}
645
646void radeon_vm_bo_invalidate(struct radeon_device *rdev,
647 struct radeon_bo *bo)
648{
649 struct radeon_bo_va *bo_va;
650
651 BUG_ON(!atomic_read(&bo->tbo.reserved));
652 list_for_each_entry(bo_va, &bo->va, bo_list) {
653 bo_va->valid = false;
654 }
655}
656
657int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm)
658{
659 int r;
660
661 vm->id = -1;
662 vm->fence = NULL;
663 mutex_init(&vm->mutex);
664 INIT_LIST_HEAD(&vm->list);
665 INIT_LIST_HEAD(&vm->va);
666 vm->last_pfn = 0;
667 /* map the ib pool buffer at 0 in virtual address space, set
668 * read only
669 */
Jerome Glissec507f7e2012-05-09 15:34:58 +0200670 r = radeon_vm_bo_add(rdev, vm, rdev->ring_tmp_bo.bo, 0,
Jerome Glisse721604a2012-01-05 22:11:05 -0500671 RADEON_VM_PAGE_READABLE | RADEON_VM_PAGE_SNOOPED);
672 return r;
673}
674
675void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm)
676{
677 struct radeon_bo_va *bo_va, *tmp;
678 int r;
679
Christian König36ff39c2012-05-09 10:07:08 +0200680 mutex_lock(&rdev->vm_manager.lock);
Christian Königbb409152012-06-03 16:09:43 +0200681 mutex_lock(&vm->mutex);
Jerome Glisse721604a2012-01-05 22:11:05 -0500682 radeon_vm_unbind_locked(rdev, vm);
Christian König36ff39c2012-05-09 10:07:08 +0200683 mutex_unlock(&rdev->vm_manager.lock);
Jerome Glisse721604a2012-01-05 22:11:05 -0500684
685 /* remove all bo */
Jerome Glissec507f7e2012-05-09 15:34:58 +0200686 r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
Jerome Glisse721604a2012-01-05 22:11:05 -0500687 if (!r) {
Jerome Glissec507f7e2012-05-09 15:34:58 +0200688 bo_va = radeon_bo_va(rdev->ring_tmp_bo.bo, vm);
Jerome Glisse721604a2012-01-05 22:11:05 -0500689 list_del_init(&bo_va->bo_list);
690 list_del_init(&bo_va->vm_list);
Jerome Glissec507f7e2012-05-09 15:34:58 +0200691 radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
Jerome Glisse721604a2012-01-05 22:11:05 -0500692 kfree(bo_va);
693 }
694 if (!list_empty(&vm->va)) {
695 dev_err(rdev->dev, "still active bo inside vm\n");
696 }
697 list_for_each_entry_safe(bo_va, tmp, &vm->va, vm_list) {
698 list_del_init(&bo_va->vm_list);
699 r = radeon_bo_reserve(bo_va->bo, false);
700 if (!r) {
701 list_del_init(&bo_va->bo_list);
702 radeon_bo_unreserve(bo_va->bo);
703 kfree(bo_va);
704 }
705 }
706 mutex_unlock(&vm->mutex);
707}