blob: 9c070a22867b8ac4637ce0ec37bffd74e7295ee4 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020029#include <linux/clk.h>
30#include <linux/io.h>
31#include <linux/jiffies.h>
32#include <linux/seq_file.h>
33#include <linux/delay.h>
34#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030035#include <linux/hardirq.h>
archit tanejaaffe3602011-02-23 08:41:03 +000036#include <linux/interrupt.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030037#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030038#include <linux/pm_runtime.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020039
40#include <plat/sram.h>
41#include <plat/clock.h>
42
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030043#include <video/omapdss.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020044
45#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053046#include "dss_features.h"
Archit Taneja9b372c22011-05-06 11:45:49 +053047#include "dispc.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020048
49/* DISPC */
Sumit Semwal8613b002010-12-02 11:27:09 +000050#define DISPC_SZ_REGS SZ_4K
Tomi Valkeinen80c39712009-11-12 11:41:42 +020051
Tomi Valkeinen80c39712009-11-12 11:41:42 +020052#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
53 DISPC_IRQ_OCP_ERR | \
54 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
55 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
56 DISPC_IRQ_SYNC_LOST | \
57 DISPC_IRQ_SYNC_LOST_DIGIT)
58
59#define DISPC_MAX_NR_ISRS 8
60
61struct omap_dispc_isr_data {
62 omap_dispc_isr_t isr;
63 void *arg;
64 u32 mask;
65};
66
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +020067struct dispc_h_coef {
68 s8 hc4;
69 s8 hc3;
70 u8 hc2;
71 s8 hc1;
72 s8 hc0;
73};
74
75struct dispc_v_coef {
76 s8 vc22;
77 s8 vc2;
78 u8 vc1;
79 s8 vc0;
80 s8 vc00;
81};
82
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +030083enum omap_burst_size {
84 BURST_SIZE_X2 = 0,
85 BURST_SIZE_X4 = 1,
86 BURST_SIZE_X8 = 2,
87};
88
Tomi Valkeinen80c39712009-11-12 11:41:42 +020089#define REG_GET(idx, start, end) \
90 FLD_GET(dispc_read_reg(idx), start, end)
91
92#define REG_FLD_MOD(idx, val, start, end) \
93 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
94
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +020095struct dispc_irq_stats {
96 unsigned long last_reset;
97 unsigned irq_count;
98 unsigned irqs[32];
99};
100
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200101static struct {
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000102 struct platform_device *pdev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200103 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300104
105 int ctx_loss_cnt;
106
archit tanejaaffe3602011-02-23 08:41:03 +0000107 int irq;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300108 struct clk *dss_clk;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200109
Archit Tanejae13a1382011-08-05 19:06:04 +0530110 u32 fifo_size[MAX_DSS_OVERLAYS];
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200111
112 spinlock_t irq_lock;
113 u32 irq_error_mask;
114 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
115 u32 error_irqs;
116 struct work_struct error_work;
117
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300118 bool ctx_valid;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200119 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200120
121#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
122 spinlock_t irq_stats_lock;
123 struct dispc_irq_stats irq_stats;
124#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200125} dispc;
126
Amber Jain0d66cbb2011-05-19 19:47:54 +0530127enum omap_color_component {
128 /* used for all color formats for OMAP3 and earlier
129 * and for RGB and Y color component on OMAP4
130 */
131 DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
132 /* used for UV component for
133 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
134 * color formats on OMAP4
135 */
136 DISPC_COLOR_COMPONENT_UV = 1 << 1,
137};
138
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200139static void _omap_dispc_set_irqs(void);
140
Archit Taneja55978cc2011-05-06 11:45:51 +0530141static inline void dispc_write_reg(const u16 idx, u32 val)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200142{
Archit Taneja55978cc2011-05-06 11:45:51 +0530143 __raw_writel(val, dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200144}
145
Archit Taneja55978cc2011-05-06 11:45:51 +0530146static inline u32 dispc_read_reg(const u16 idx)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200147{
Archit Taneja55978cc2011-05-06 11:45:51 +0530148 return __raw_readl(dispc.base + idx);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200149}
150
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300151static int dispc_get_ctx_loss_count(void)
152{
153 struct device *dev = &dispc.pdev->dev;
154 struct omap_display_platform_data *pdata = dev->platform_data;
155 struct omap_dss_board_info *board_data = pdata->board_data;
156 int cnt;
157
158 if (!board_data->get_context_loss_count)
159 return -ENOENT;
160
161 cnt = board_data->get_context_loss_count(dev);
162
163 WARN_ONCE(cnt < 0, "get_context_loss_count failed: %d\n", cnt);
164
165 return cnt;
166}
167
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200168#define SR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530169 dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200170#define RR(reg) \
Archit Taneja55978cc2011-05-06 11:45:51 +0530171 dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200172
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300173static void dispc_save_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200174{
Archit Tanejac6104b82011-08-05 19:06:02 +0530175 int i, j;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200176
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300177 DSSDBG("dispc_save_context\n");
178
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200179 SR(IRQENABLE);
180 SR(CONTROL);
181 SR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200182 SR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530183 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
184 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300185 SR(GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000186 if (dss_has_feature(FEAT_MGR_LCD2)) {
187 SR(CONTROL2);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000188 SR(CONFIG2);
189 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200190
Archit Tanejac6104b82011-08-05 19:06:02 +0530191 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
192 SR(DEFAULT_COLOR(i));
193 SR(TRANS_COLOR(i));
194 SR(SIZE_MGR(i));
195 if (i == OMAP_DSS_CHANNEL_DIGIT)
196 continue;
197 SR(TIMING_H(i));
198 SR(TIMING_V(i));
199 SR(POL_FREQ(i));
200 SR(DIVISORo(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200201
Archit Tanejac6104b82011-08-05 19:06:02 +0530202 SR(DATA_CYCLE1(i));
203 SR(DATA_CYCLE2(i));
204 SR(DATA_CYCLE3(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200205
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300206 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530207 SR(CPR_COEF_R(i));
208 SR(CPR_COEF_G(i));
209 SR(CPR_COEF_B(i));
210 }
211 }
212
213 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
214 SR(OVL_BA0(i));
215 SR(OVL_BA1(i));
216 SR(OVL_POSITION(i));
217 SR(OVL_SIZE(i));
218 SR(OVL_ATTRIBUTES(i));
219 SR(OVL_FIFO_THRESHOLD(i));
220 SR(OVL_ROW_INC(i));
221 SR(OVL_PIXEL_INC(i));
222 if (dss_has_feature(FEAT_PRELOAD))
223 SR(OVL_PRELOAD(i));
224 if (i == OMAP_DSS_GFX) {
225 SR(OVL_WINDOW_SKIP(i));
226 SR(OVL_TABLE_BA(i));
227 continue;
228 }
229 SR(OVL_FIR(i));
230 SR(OVL_PICTURE_SIZE(i));
231 SR(OVL_ACCU0(i));
232 SR(OVL_ACCU1(i));
233
234 for (j = 0; j < 8; j++)
235 SR(OVL_FIR_COEF_H(i, j));
236
237 for (j = 0; j < 8; j++)
238 SR(OVL_FIR_COEF_HV(i, j));
239
240 for (j = 0; j < 5; j++)
241 SR(OVL_CONV_COEF(i, j));
242
243 if (dss_has_feature(FEAT_FIR_COEF_V)) {
244 for (j = 0; j < 8; j++)
245 SR(OVL_FIR_COEF_V(i, j));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300246 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000247
Archit Tanejac6104b82011-08-05 19:06:02 +0530248 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
249 SR(OVL_BA0_UV(i));
250 SR(OVL_BA1_UV(i));
251 SR(OVL_FIR2(i));
252 SR(OVL_ACCU2_0(i));
253 SR(OVL_ACCU2_1(i));
254
255 for (j = 0; j < 8; j++)
256 SR(OVL_FIR_COEF_H2(i, j));
257
258 for (j = 0; j < 8; j++)
259 SR(OVL_FIR_COEF_HV2(i, j));
260
261 for (j = 0; j < 8; j++)
262 SR(OVL_FIR_COEF_V2(i, j));
263 }
264 if (dss_has_feature(FEAT_ATTR2))
265 SR(OVL_ATTRIBUTES2(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000266 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200267
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600268 if (dss_has_feature(FEAT_CORE_CLK_DIV))
269 SR(DIVISOR);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300270
271 dispc.ctx_loss_cnt = dispc_get_ctx_loss_count();
272 dispc.ctx_valid = true;
273
274 DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200275}
276
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300277static void dispc_restore_context(void)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200278{
Archit Tanejac6104b82011-08-05 19:06:02 +0530279 int i, j, ctx;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300280
281 DSSDBG("dispc_restore_context\n");
282
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300283 if (!dispc.ctx_valid)
284 return;
285
286 ctx = dispc_get_ctx_loss_count();
287
288 if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
289 return;
290
291 DSSDBG("ctx_loss_count: saved %d, current %d\n",
292 dispc.ctx_loss_cnt, ctx);
293
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200294 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200295 /*RR(CONTROL);*/
296 RR(CONFIG);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200297 RR(LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +0530298 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
299 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300300 RR(GLOBAL_ALPHA);
Archit Tanejac6104b82011-08-05 19:06:02 +0530301 if (dss_has_feature(FEAT_MGR_LCD2))
Sumit Semwal2a205f32010-12-02 11:27:12 +0000302 RR(CONFIG2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200303
Archit Tanejac6104b82011-08-05 19:06:02 +0530304 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
305 RR(DEFAULT_COLOR(i));
306 RR(TRANS_COLOR(i));
307 RR(SIZE_MGR(i));
308 if (i == OMAP_DSS_CHANNEL_DIGIT)
309 continue;
310 RR(TIMING_H(i));
311 RR(TIMING_V(i));
312 RR(POL_FREQ(i));
313 RR(DIVISORo(i));
Archit Taneja9b372c22011-05-06 11:45:49 +0530314
Archit Tanejac6104b82011-08-05 19:06:02 +0530315 RR(DATA_CYCLE1(i));
316 RR(DATA_CYCLE2(i));
317 RR(DATA_CYCLE3(i));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000318
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300319 if (dss_has_feature(FEAT_CPR)) {
Archit Tanejac6104b82011-08-05 19:06:02 +0530320 RR(CPR_COEF_R(i));
321 RR(CPR_COEF_G(i));
322 RR(CPR_COEF_B(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300323 }
Sumit Semwal2a205f32010-12-02 11:27:12 +0000324 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200325
Archit Tanejac6104b82011-08-05 19:06:02 +0530326 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
327 RR(OVL_BA0(i));
328 RR(OVL_BA1(i));
329 RR(OVL_POSITION(i));
330 RR(OVL_SIZE(i));
331 RR(OVL_ATTRIBUTES(i));
332 RR(OVL_FIFO_THRESHOLD(i));
333 RR(OVL_ROW_INC(i));
334 RR(OVL_PIXEL_INC(i));
335 if (dss_has_feature(FEAT_PRELOAD))
336 RR(OVL_PRELOAD(i));
337 if (i == OMAP_DSS_GFX) {
338 RR(OVL_WINDOW_SKIP(i));
339 RR(OVL_TABLE_BA(i));
340 continue;
341 }
342 RR(OVL_FIR(i));
343 RR(OVL_PICTURE_SIZE(i));
344 RR(OVL_ACCU0(i));
345 RR(OVL_ACCU1(i));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200346
Archit Tanejac6104b82011-08-05 19:06:02 +0530347 for (j = 0; j < 8; j++)
348 RR(OVL_FIR_COEF_H(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200349
Archit Tanejac6104b82011-08-05 19:06:02 +0530350 for (j = 0; j < 8; j++)
351 RR(OVL_FIR_COEF_HV(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200352
Archit Tanejac6104b82011-08-05 19:06:02 +0530353 for (j = 0; j < 5; j++)
354 RR(OVL_CONV_COEF(i, j));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200355
Archit Tanejac6104b82011-08-05 19:06:02 +0530356 if (dss_has_feature(FEAT_FIR_COEF_V)) {
357 for (j = 0; j < 8; j++)
358 RR(OVL_FIR_COEF_V(i, j));
359 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200360
Archit Tanejac6104b82011-08-05 19:06:02 +0530361 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
362 RR(OVL_BA0_UV(i));
363 RR(OVL_BA1_UV(i));
364 RR(OVL_FIR2(i));
365 RR(OVL_ACCU2_0(i));
366 RR(OVL_ACCU2_1(i));
367
368 for (j = 0; j < 8; j++)
369 RR(OVL_FIR_COEF_H2(i, j));
370
371 for (j = 0; j < 8; j++)
372 RR(OVL_FIR_COEF_HV2(i, j));
373
374 for (j = 0; j < 8; j++)
375 RR(OVL_FIR_COEF_V2(i, j));
376 }
377 if (dss_has_feature(FEAT_ATTR2))
378 RR(OVL_ATTRIBUTES2(i));
Tomi Valkeinen332e9d72011-05-27 14:22:16 +0300379 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200380
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -0600381 if (dss_has_feature(FEAT_CORE_CLK_DIV))
382 RR(DIVISOR);
383
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200384 /* enable last, because LCD & DIGIT enable are here */
385 RR(CONTROL);
Sumit Semwal2a205f32010-12-02 11:27:12 +0000386 if (dss_has_feature(FEAT_MGR_LCD2))
387 RR(CONTROL2);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200388 /* clear spurious SYNC_LOST_DIGIT interrupts */
389 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
390
391 /*
392 * enable last so IRQs won't trigger before
393 * the context is fully restored
394 */
395 RR(IRQENABLE);
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +0300396
397 DSSDBG("context restored\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200398}
399
400#undef SR
401#undef RR
402
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300403int dispc_runtime_get(void)
404{
405 int r;
406
407 DSSDBG("dispc_runtime_get\n");
408
409 r = pm_runtime_get_sync(&dispc.pdev->dev);
410 WARN_ON(r < 0);
411 return r < 0 ? r : 0;
412}
413
414void dispc_runtime_put(void)
415{
416 int r;
417
418 DSSDBG("dispc_runtime_put\n");
419
420 r = pm_runtime_put(&dispc.pdev->dev);
421 WARN_ON(r < 0);
422}
423
Archit Tanejadac57a02011-09-08 12:30:19 +0530424static inline bool dispc_mgr_is_lcd(enum omap_channel channel)
425{
426 if (channel == OMAP_DSS_CHANNEL_LCD ||
427 channel == OMAP_DSS_CHANNEL_LCD2)
428 return true;
429 else
430 return false;
431}
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300432
Archit Tanejac3dc6a72011-09-13 18:28:41 +0530433static struct omap_dss_device *dispc_mgr_get_device(enum omap_channel channel)
434{
435 struct omap_overlay_manager *mgr =
436 omap_dss_get_overlay_manager(channel);
437
438 return mgr ? mgr->device : NULL;
439}
440
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300441bool dispc_mgr_go_busy(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200442{
443 int bit;
444
Archit Tanejadac57a02011-09-08 12:30:19 +0530445 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200446 bit = 5; /* GOLCD */
447 else
448 bit = 6; /* GODIGIT */
449
Sumit Semwal2a205f32010-12-02 11:27:12 +0000450 if (channel == OMAP_DSS_CHANNEL_LCD2)
451 return REG_GET(DISPC_CONTROL2, bit, bit) == 1;
452 else
453 return REG_GET(DISPC_CONTROL, bit, bit) == 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200454}
455
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300456void dispc_mgr_go(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200457{
458 int bit;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000459 bool enable_bit, go_bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200460
Archit Tanejadac57a02011-09-08 12:30:19 +0530461 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200462 bit = 0; /* LCDENABLE */
463 else
464 bit = 1; /* DIGITALENABLE */
465
466 /* if the channel is not enabled, we don't need GO */
Sumit Semwal2a205f32010-12-02 11:27:12 +0000467 if (channel == OMAP_DSS_CHANNEL_LCD2)
468 enable_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
469 else
470 enable_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
471
472 if (!enable_bit)
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300473 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200474
Archit Tanejadac57a02011-09-08 12:30:19 +0530475 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200476 bit = 5; /* GOLCD */
477 else
478 bit = 6; /* GODIGIT */
479
Sumit Semwal2a205f32010-12-02 11:27:12 +0000480 if (channel == OMAP_DSS_CHANNEL_LCD2)
481 go_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
482 else
483 go_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
484
485 if (go_bit) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200486 DSSERR("GO bit not down for channel %d\n", channel);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +0300487 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200488 }
489
Sumit Semwal2a205f32010-12-02 11:27:12 +0000490 DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" :
491 (channel == OMAP_DSS_CHANNEL_LCD2 ? "LCD2" : "DIGIT"));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200492
Sumit Semwal2a205f32010-12-02 11:27:12 +0000493 if (channel == OMAP_DSS_CHANNEL_LCD2)
494 REG_FLD_MOD(DISPC_CONTROL2, 1, bit, bit);
495 else
496 REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200497}
498
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300499static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200500{
Archit Taneja9b372c22011-05-06 11:45:49 +0530501 dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200502}
503
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300504static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200505{
Archit Taneja9b372c22011-05-06 11:45:49 +0530506 dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200507}
508
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300509static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200510{
Archit Taneja9b372c22011-05-06 11:45:49 +0530511 dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200512}
513
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300514static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530515{
516 BUG_ON(plane == OMAP_DSS_GFX);
517
518 dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
519}
520
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300521static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
522 u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530523{
524 BUG_ON(plane == OMAP_DSS_GFX);
525
526 dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
527}
528
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300529static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
Amber Jainab5ca072011-05-19 19:47:53 +0530530{
531 BUG_ON(plane == OMAP_DSS_GFX);
532
533 dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
534}
535
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300536static void dispc_ovl_set_scale_coef(enum omap_plane plane, int hscaleup,
Amber Jain0d66cbb2011-05-19 19:47:54 +0530537 int vscaleup, int five_taps,
538 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200539{
540 /* Coefficients for horizontal up-sampling */
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200541 static const struct dispc_h_coef coef_hup[8] = {
542 { 0, 0, 128, 0, 0 },
543 { -1, 13, 124, -8, 0 },
544 { -2, 30, 112, -11, -1 },
545 { -5, 51, 95, -11, -2 },
546 { 0, -9, 73, 73, -9 },
547 { -2, -11, 95, 51, -5 },
548 { -1, -11, 112, 30, -2 },
549 { 0, -8, 124, 13, -1 },
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200550 };
551
552 /* Coefficients for vertical up-sampling */
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200553 static const struct dispc_v_coef coef_vup_3tap[8] = {
554 { 0, 0, 128, 0, 0 },
555 { 0, 3, 123, 2, 0 },
556 { 0, 12, 111, 5, 0 },
557 { 0, 32, 89, 7, 0 },
558 { 0, 0, 64, 64, 0 },
559 { 0, 7, 89, 32, 0 },
560 { 0, 5, 111, 12, 0 },
561 { 0, 2, 123, 3, 0 },
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200562 };
563
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200564 static const struct dispc_v_coef coef_vup_5tap[8] = {
565 { 0, 0, 128, 0, 0 },
566 { -1, 13, 124, -8, 0 },
567 { -2, 30, 112, -11, -1 },
568 { -5, 51, 95, -11, -2 },
569 { 0, -9, 73, 73, -9 },
570 { -2, -11, 95, 51, -5 },
571 { -1, -11, 112, 30, -2 },
572 { 0, -8, 124, 13, -1 },
573 };
574
575 /* Coefficients for horizontal down-sampling */
576 static const struct dispc_h_coef coef_hdown[8] = {
577 { 0, 36, 56, 36, 0 },
578 { 4, 40, 55, 31, -2 },
579 { 8, 44, 54, 27, -5 },
580 { 12, 48, 53, 22, -7 },
581 { -9, 17, 52, 51, 17 },
582 { -7, 22, 53, 48, 12 },
583 { -5, 27, 54, 44, 8 },
584 { -2, 31, 55, 40, 4 },
585 };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200586
587 /* Coefficients for vertical down-sampling */
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200588 static const struct dispc_v_coef coef_vdown_3tap[8] = {
589 { 0, 36, 56, 36, 0 },
590 { 0, 40, 57, 31, 0 },
591 { 0, 45, 56, 27, 0 },
592 { 0, 50, 55, 23, 0 },
593 { 0, 18, 55, 55, 0 },
594 { 0, 23, 55, 50, 0 },
595 { 0, 27, 56, 45, 0 },
596 { 0, 31, 57, 40, 0 },
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200597 };
598
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200599 static const struct dispc_v_coef coef_vdown_5tap[8] = {
600 { 0, 36, 56, 36, 0 },
601 { 4, 40, 55, 31, -2 },
602 { 8, 44, 54, 27, -5 },
603 { 12, 48, 53, 22, -7 },
604 { -9, 17, 52, 51, 17 },
605 { -7, 22, 53, 48, 12 },
606 { -5, 27, 54, 44, 8 },
607 { -2, 31, 55, 40, 4 },
608 };
609
610 const struct dispc_h_coef *h_coef;
611 const struct dispc_v_coef *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200612 int i;
613
614 if (hscaleup)
615 h_coef = coef_hup;
616 else
617 h_coef = coef_hdown;
618
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200619 if (vscaleup)
620 v_coef = five_taps ? coef_vup_5tap : coef_vup_3tap;
621 else
622 v_coef = five_taps ? coef_vdown_5tap : coef_vdown_3tap;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200623
624 for (i = 0; i < 8; i++) {
625 u32 h, hv;
626
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200627 h = FLD_VAL(h_coef[i].hc0, 7, 0)
628 | FLD_VAL(h_coef[i].hc1, 15, 8)
629 | FLD_VAL(h_coef[i].hc2, 23, 16)
630 | FLD_VAL(h_coef[i].hc3, 31, 24);
631 hv = FLD_VAL(h_coef[i].hc4, 7, 0)
632 | FLD_VAL(v_coef[i].vc0, 15, 8)
633 | FLD_VAL(v_coef[i].vc1, 23, 16)
634 | FLD_VAL(v_coef[i].vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200635
Amber Jain0d66cbb2011-05-19 19:47:54 +0530636 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300637 dispc_ovl_write_firh_reg(plane, i, h);
638 dispc_ovl_write_firhv_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530639 } else {
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300640 dispc_ovl_write_firh2_reg(plane, i, h);
641 dispc_ovl_write_firhv2_reg(plane, i, hv);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530642 }
643
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200644 }
645
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200646 if (five_taps) {
647 for (i = 0; i < 8; i++) {
648 u32 v;
649 v = FLD_VAL(v_coef[i].vc00, 7, 0)
650 | FLD_VAL(v_coef[i].vc22, 15, 8);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530651 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300652 dispc_ovl_write_firv_reg(plane, i, v);
Amber Jain0d66cbb2011-05-19 19:47:54 +0530653 else
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300654 dispc_ovl_write_firv2_reg(plane, i, v);
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200655 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200656 }
657}
658
659static void _dispc_setup_color_conv_coef(void)
660{
Archit Tanejaac01c292011-08-05 19:06:03 +0530661 int i;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200662 const struct color_conv_coef {
663 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
664 int full_range;
665 } ctbl_bt601_5 = {
666 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
667 };
668
669 const struct color_conv_coef *ct;
670
671#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
672
673 ct = &ctbl_bt601_5;
674
Archit Tanejaac01c292011-08-05 19:06:03 +0530675 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
676 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 0),
677 CVAL(ct->rcr, ct->ry));
678 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 1),
679 CVAL(ct->gy, ct->rcb));
680 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 2),
681 CVAL(ct->gcb, ct->gcr));
682 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 3),
683 CVAL(ct->bcr, ct->by));
684 dispc_write_reg(DISPC_OVL_CONV_COEF(i, 4),
685 CVAL(0, ct->bcb));
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200686
Archit Tanejaac01c292011-08-05 19:06:03 +0530687 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), ct->full_range,
688 11, 11);
689 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200690
691#undef CVAL
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200692}
693
694
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300695static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200696{
Archit Taneja9b372c22011-05-06 11:45:49 +0530697 dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200698}
699
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300700static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200701{
Archit Taneja9b372c22011-05-06 11:45:49 +0530702 dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200703}
704
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300705static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530706{
707 dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
708}
709
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300710static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
Amber Jainab5ca072011-05-19 19:47:53 +0530711{
712 dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
713}
714
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300715static void dispc_ovl_set_pos(enum omap_plane plane, int x, int y)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200716{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200717 u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530718
719 dispc_write_reg(DISPC_OVL_POSITION(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200720}
721
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300722static void dispc_ovl_set_pic_size(enum omap_plane plane, int width, int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200723{
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200724 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530725
726 if (plane == OMAP_DSS_GFX)
727 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
728 else
729 dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200730}
731
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300732static void dispc_ovl_set_vid_size(enum omap_plane plane, int width, int height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200733{
734 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200735
736 BUG_ON(plane == OMAP_DSS_GFX);
737
738 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja9b372c22011-05-06 11:45:49 +0530739
740 dispc_write_reg(DISPC_OVL_SIZE(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200741}
742
Archit Taneja54128702011-09-08 11:29:17 +0530743static void dispc_ovl_set_zorder(enum omap_plane plane, u8 zorder)
744{
745 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
746
747 if ((ovl->caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
748 return;
749
750 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
751}
752
753static void dispc_ovl_enable_zorder_planes(void)
754{
755 int i;
756
757 if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
758 return;
759
760 for (i = 0; i < dss_feat_get_num_ovls(); i++)
761 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
762}
763
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300764static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane, bool enable)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100765{
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300766 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100767
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300768 if ((ovl->caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100769 return;
770
Archit Taneja9b372c22011-05-06 11:45:49 +0530771 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
Rajkumar Nfd28a392010-11-04 12:28:42 +0100772}
773
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300774static void dispc_ovl_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200775{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530776 static const unsigned shifts[] = { 0, 8, 16, 24, };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300777 int shift;
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300778 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300779
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300780 if ((ovl->caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
Rajkumar Nfd28a392010-11-04 12:28:42 +0100781 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530782
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300783 shift = shifts[plane];
784 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200785}
786
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300787static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200788{
Archit Taneja9b372c22011-05-06 11:45:49 +0530789 dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200790}
791
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300792static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200793{
Archit Taneja9b372c22011-05-06 11:45:49 +0530794 dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200795}
796
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300797static void dispc_ovl_set_color_mode(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200798 enum omap_color_mode color_mode)
799{
800 u32 m = 0;
Amber Jainf20e4222011-05-19 19:47:50 +0530801 if (plane != OMAP_DSS_GFX) {
802 switch (color_mode) {
803 case OMAP_DSS_COLOR_NV12:
804 m = 0x0; break;
805 case OMAP_DSS_COLOR_RGB12U:
806 m = 0x1; break;
807 case OMAP_DSS_COLOR_RGBA16:
808 m = 0x2; break;
809 case OMAP_DSS_COLOR_RGBX16:
810 m = 0x4; break;
811 case OMAP_DSS_COLOR_ARGB16:
812 m = 0x5; break;
813 case OMAP_DSS_COLOR_RGB16:
814 m = 0x6; break;
815 case OMAP_DSS_COLOR_ARGB16_1555:
816 m = 0x7; break;
817 case OMAP_DSS_COLOR_RGB24U:
818 m = 0x8; break;
819 case OMAP_DSS_COLOR_RGB24P:
820 m = 0x9; break;
821 case OMAP_DSS_COLOR_YUV2:
822 m = 0xa; break;
823 case OMAP_DSS_COLOR_UYVY:
824 m = 0xb; break;
825 case OMAP_DSS_COLOR_ARGB32:
826 m = 0xc; break;
827 case OMAP_DSS_COLOR_RGBA32:
828 m = 0xd; break;
829 case OMAP_DSS_COLOR_RGBX32:
830 m = 0xe; break;
831 case OMAP_DSS_COLOR_XRGB16_1555:
832 m = 0xf; break;
833 default:
834 BUG(); break;
835 }
836 } else {
837 switch (color_mode) {
838 case OMAP_DSS_COLOR_CLUT1:
839 m = 0x0; break;
840 case OMAP_DSS_COLOR_CLUT2:
841 m = 0x1; break;
842 case OMAP_DSS_COLOR_CLUT4:
843 m = 0x2; break;
844 case OMAP_DSS_COLOR_CLUT8:
845 m = 0x3; break;
846 case OMAP_DSS_COLOR_RGB12U:
847 m = 0x4; break;
848 case OMAP_DSS_COLOR_ARGB16:
849 m = 0x5; break;
850 case OMAP_DSS_COLOR_RGB16:
851 m = 0x6; break;
852 case OMAP_DSS_COLOR_ARGB16_1555:
853 m = 0x7; break;
854 case OMAP_DSS_COLOR_RGB24U:
855 m = 0x8; break;
856 case OMAP_DSS_COLOR_RGB24P:
857 m = 0x9; break;
858 case OMAP_DSS_COLOR_YUV2:
859 m = 0xa; break;
860 case OMAP_DSS_COLOR_UYVY:
861 m = 0xb; break;
862 case OMAP_DSS_COLOR_ARGB32:
863 m = 0xc; break;
864 case OMAP_DSS_COLOR_RGBA32:
865 m = 0xd; break;
866 case OMAP_DSS_COLOR_RGBX32:
867 m = 0xe; break;
868 case OMAP_DSS_COLOR_XRGB16_1555:
869 m = 0xf; break;
870 default:
871 BUG(); break;
872 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200873 }
874
Archit Taneja9b372c22011-05-06 11:45:49 +0530875 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200876}
877
Tomi Valkeinenf4279842011-10-28 15:26:26 +0300878void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200879{
880 int shift;
881 u32 val;
Sumit Semwal2a205f32010-12-02 11:27:12 +0000882 int chan = 0, chan2 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200883
884 switch (plane) {
885 case OMAP_DSS_GFX:
886 shift = 8;
887 break;
888 case OMAP_DSS_VIDEO1:
889 case OMAP_DSS_VIDEO2:
Archit Tanejab8c095b2011-09-13 18:20:33 +0530890 case OMAP_DSS_VIDEO3:
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200891 shift = 16;
892 break;
893 default:
894 BUG();
895 return;
896 }
897
Archit Taneja9b372c22011-05-06 11:45:49 +0530898 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Sumit Semwal2a205f32010-12-02 11:27:12 +0000899 if (dss_has_feature(FEAT_MGR_LCD2)) {
900 switch (channel) {
901 case OMAP_DSS_CHANNEL_LCD:
902 chan = 0;
903 chan2 = 0;
904 break;
905 case OMAP_DSS_CHANNEL_DIGIT:
906 chan = 1;
907 chan2 = 0;
908 break;
909 case OMAP_DSS_CHANNEL_LCD2:
910 chan = 0;
911 chan2 = 1;
912 break;
913 default:
914 BUG();
915 }
916
917 val = FLD_MOD(val, chan, shift, shift);
918 val = FLD_MOD(val, chan2, 31, 30);
919 } else {
920 val = FLD_MOD(val, channel, shift, shift);
921 }
Archit Taneja9b372c22011-05-06 11:45:49 +0530922 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200923}
924
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +0200925static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
926{
927 int shift;
928 u32 val;
929 enum omap_channel channel;
930
931 switch (plane) {
932 case OMAP_DSS_GFX:
933 shift = 8;
934 break;
935 case OMAP_DSS_VIDEO1:
936 case OMAP_DSS_VIDEO2:
937 case OMAP_DSS_VIDEO3:
938 shift = 16;
939 break;
940 default:
941 BUG();
942 }
943
944 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
945
946 if (dss_has_feature(FEAT_MGR_LCD2)) {
947 if (FLD_GET(val, 31, 30) == 0)
948 channel = FLD_GET(val, shift, shift);
949 else
950 channel = OMAP_DSS_CHANNEL_LCD2;
951 } else {
952 channel = FLD_GET(val, shift, shift);
953 }
954
955 return channel;
956}
957
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300958static void dispc_ovl_set_burst_size(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200959 enum omap_burst_size burst_size)
960{
Archit Tanejab8c095b2011-09-13 18:20:33 +0530961 static const unsigned shifts[] = { 6, 14, 14, 14, };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200962 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200963
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +0300964 shift = shifts[plane];
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300965 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200966}
967
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300968static void dispc_configure_burst_sizes(void)
969{
970 int i;
971 const int burst_size = BURST_SIZE_X8;
972
973 /* Configure burst size always to maximum size */
974 for (i = 0; i < omap_dss_get_num_overlays(); ++i)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300975 dispc_ovl_set_burst_size(i, burst_size);
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300976}
977
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +0300978u32 dispc_ovl_get_burst_size(enum omap_plane plane)
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300979{
980 unsigned unit = dss_feat_get_burst_size_unit();
981 /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
982 return unit * 8;
983}
984
Mythri P Kd3862612011-03-11 18:02:49 +0530985void dispc_enable_gamma_table(bool enable)
986{
987 /*
988 * This is partially implemented to support only disabling of
989 * the gamma table.
990 */
991 if (enable) {
992 DSSWARN("Gamma table enabling for TV not yet supported");
993 return;
994 }
995
996 REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
997}
998
Tomi Valkeinenc64dca42011-11-04 18:14:20 +0200999static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001000{
1001 u16 reg;
1002
1003 if (channel == OMAP_DSS_CHANNEL_LCD)
1004 reg = DISPC_CONFIG;
1005 else if (channel == OMAP_DSS_CHANNEL_LCD2)
1006 reg = DISPC_CONFIG2;
1007 else
1008 return;
1009
1010 REG_FLD_MOD(reg, enable, 15, 15);
1011}
1012
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02001013static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001014 struct omap_dss_cpr_coefs *coefs)
1015{
1016 u32 coef_r, coef_g, coef_b;
1017
Archit Tanejadac57a02011-09-08 12:30:19 +05301018 if (!dispc_mgr_is_lcd(channel))
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +03001019 return;
1020
1021 coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
1022 FLD_VAL(coefs->rb, 9, 0);
1023 coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
1024 FLD_VAL(coefs->gb, 9, 0);
1025 coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
1026 FLD_VAL(coefs->bb, 9, 0);
1027
1028 dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
1029 dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
1030 dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
1031}
1032
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001033static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001034{
1035 u32 val;
1036
1037 BUG_ON(plane == OMAP_DSS_GFX);
1038
Archit Taneja9b372c22011-05-06 11:45:49 +05301039 val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001040 val = FLD_MOD(val, enable, 9, 9);
Archit Taneja9b372c22011-05-06 11:45:49 +05301041 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001042}
1043
Archit Tanejac3d925292011-09-14 11:52:54 +05301044static void dispc_ovl_enable_replication(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001045{
Archit Tanejab8c095b2011-09-13 18:20:33 +05301046 static const unsigned shifts[] = { 5, 10, 10, 10 };
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001047 int shift;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001048
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03001049 shift = shifts[plane];
1050 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001051}
1052
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001053void dispc_mgr_set_lcd_size(enum omap_channel channel, u16 width, u16 height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001054{
1055 u32 val;
1056 BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
1057 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +05301058 dispc_write_reg(DISPC_SIZE_MGR(channel), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001059}
1060
1061void dispc_set_digit_size(u16 width, u16 height)
1062{
1063 u32 val;
1064 BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
1065 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
Archit Taneja702d1442011-05-06 11:45:50 +05301066 dispc_write_reg(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001067}
1068
1069static void dispc_read_plane_fifo_sizes(void)
1070{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001071 u32 size;
1072 int plane;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301073 u8 start, end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001074 u32 unit;
1075
1076 unit = dss_feat_get_buffer_size_unit();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001077
Archit Tanejaa0acb552010-09-15 19:20:00 +05301078 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001079
Archit Tanejae13a1382011-08-05 19:06:04 +05301080 for (plane = 0; plane < dss_feat_get_num_ovls(); ++plane) {
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001081 size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(plane), start, end);
1082 size *= unit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001083 dispc.fifo_size[plane] = size;
1084 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001085}
1086
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001087u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001088{
1089 return dispc.fifo_size[plane];
1090}
1091
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +02001092void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001093{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301094 u8 hi_start, hi_end, lo_start, lo_end;
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03001095 u32 unit;
1096
1097 unit = dss_feat_get_buffer_size_unit();
1098
1099 WARN_ON(low % unit != 0);
1100 WARN_ON(high % unit != 0);
1101
1102 low /= unit;
1103 high /= unit;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301104
Archit Taneja9b372c22011-05-06 11:45:49 +05301105 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1106 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1107
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001108 DSSDBG("fifo(%d) low/high old %u/%u, new %u/%u\n",
1109 plane,
Archit Taneja9b372c22011-05-06 11:45:49 +05301110 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1111 lo_start, lo_end),
1112 REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1113 hi_start, hi_end),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001114 low, high);
1115
Archit Taneja9b372c22011-05-06 11:45:49 +05301116 dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
Archit Tanejaa0acb552010-09-15 19:20:00 +05301117 FLD_VAL(high, hi_start, hi_end) |
1118 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001119}
1120
1121void dispc_enable_fifomerge(bool enable)
1122{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001123 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1124 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001125}
1126
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001127static void dispc_ovl_set_fir(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301128 int hinc, int vinc,
1129 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001130{
1131 u32 val;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001132
Amber Jain0d66cbb2011-05-19 19:47:54 +05301133 if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
1134 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301135
Amber Jain0d66cbb2011-05-19 19:47:54 +05301136 dss_feat_get_reg_field(FEAT_REG_FIRHINC,
1137 &hinc_start, &hinc_end);
1138 dss_feat_get_reg_field(FEAT_REG_FIRVINC,
1139 &vinc_start, &vinc_end);
1140 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1141 FLD_VAL(hinc, hinc_start, hinc_end);
Archit Tanejaa0acb552010-09-15 19:20:00 +05301142
Amber Jain0d66cbb2011-05-19 19:47:54 +05301143 dispc_write_reg(DISPC_OVL_FIR(plane), val);
1144 } else {
1145 val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
1146 dispc_write_reg(DISPC_OVL_FIR2(plane), val);
1147 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001148}
1149
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001150static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001151{
1152 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301153 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001154
Archit Taneja87a74842011-03-02 11:19:50 +05301155 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1156 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1157
1158 val = FLD_VAL(vaccu, vert_start, vert_end) |
1159 FLD_VAL(haccu, hor_start, hor_end);
1160
Archit Taneja9b372c22011-05-06 11:45:49 +05301161 dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001162}
1163
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001164static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001165{
1166 u32 val;
Archit Taneja87a74842011-03-02 11:19:50 +05301167 u8 hor_start, hor_end, vert_start, vert_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001168
Archit Taneja87a74842011-03-02 11:19:50 +05301169 dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
1170 dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
1171
1172 val = FLD_VAL(vaccu, vert_start, vert_end) |
1173 FLD_VAL(haccu, hor_start, hor_end);
1174
Archit Taneja9b372c22011-05-06 11:45:49 +05301175 dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001176}
1177
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001178static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
1179 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301180{
1181 u32 val;
1182
1183 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1184 dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
1185}
1186
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001187static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
1188 int vaccu)
Amber Jainab5ca072011-05-19 19:47:53 +05301189{
1190 u32 val;
1191
1192 val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
1193 dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
1194}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001195
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001196static void dispc_ovl_set_scale_param(enum omap_plane plane,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001197 u16 orig_width, u16 orig_height,
1198 u16 out_width, u16 out_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301199 bool five_taps, u8 rotation,
1200 enum omap_color_component color_comp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001201{
Amber Jain0d66cbb2011-05-19 19:47:54 +05301202 int fir_hinc, fir_vinc;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001203 int hscaleup, vscaleup;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001204
1205 hscaleup = orig_width <= out_width;
1206 vscaleup = orig_height <= out_height;
1207
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001208 dispc_ovl_set_scale_coef(plane, hscaleup, vscaleup, five_taps,
1209 color_comp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001210
Amber Jained14a3c2011-05-19 19:47:51 +05301211 fir_hinc = 1024 * orig_width / out_width;
1212 fir_vinc = 1024 * orig_height / out_height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001213
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001214 dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301215}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001216
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001217static void dispc_ovl_set_scaling_common(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301218 u16 orig_width, u16 orig_height,
1219 u16 out_width, u16 out_height,
1220 bool ilace, bool five_taps,
1221 bool fieldmode, enum omap_color_mode color_mode,
1222 u8 rotation)
1223{
1224 int accu0 = 0;
1225 int accu1 = 0;
1226 u32 l;
1227
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001228 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301229 out_width, out_height, five_taps,
1230 rotation, DISPC_COLOR_COMPONENT_RGB_Y);
Archit Taneja9b372c22011-05-06 11:45:49 +05301231 l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001232
Archit Taneja87a74842011-03-02 11:19:50 +05301233 /* RESIZEENABLE and VERTICALTAPS */
1234 l &= ~((0x3 << 5) | (0x1 << 21));
Amber Jained14a3c2011-05-19 19:47:51 +05301235 l |= (orig_width != out_width) ? (1 << 5) : 0;
1236 l |= (orig_height != out_height) ? (1 << 6) : 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001237 l |= five_taps ? (1 << 21) : 0;
Archit Taneja87a74842011-03-02 11:19:50 +05301238
1239 /* VRESIZECONF and HRESIZECONF */
1240 if (dss_has_feature(FEAT_RESIZECONF)) {
1241 l &= ~(0x3 << 7);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301242 l |= (orig_width <= out_width) ? 0 : (1 << 7);
1243 l |= (orig_height <= out_height) ? 0 : (1 << 8);
Archit Taneja87a74842011-03-02 11:19:50 +05301244 }
1245
1246 /* LINEBUFFERSPLIT */
1247 if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
1248 l &= ~(0x1 << 22);
1249 l |= five_taps ? (1 << 22) : 0;
1250 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001251
Archit Taneja9b372c22011-05-06 11:45:49 +05301252 dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001253
1254 /*
1255 * field 0 = even field = bottom field
1256 * field 1 = odd field = top field
1257 */
1258 if (ilace && !fieldmode) {
1259 accu1 = 0;
Amber Jain0d66cbb2011-05-19 19:47:54 +05301260 accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001261 if (accu0 >= 1024/2) {
1262 accu1 = 1024/2;
1263 accu0 -= accu1;
1264 }
1265 }
1266
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001267 dispc_ovl_set_vid_accu0(plane, 0, accu0);
1268 dispc_ovl_set_vid_accu1(plane, 0, accu1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001269}
1270
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001271static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301272 u16 orig_width, u16 orig_height,
1273 u16 out_width, u16 out_height,
1274 bool ilace, bool five_taps,
1275 bool fieldmode, enum omap_color_mode color_mode,
1276 u8 rotation)
1277{
1278 int scale_x = out_width != orig_width;
1279 int scale_y = out_height != orig_height;
1280
1281 if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
1282 return;
1283 if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
1284 color_mode != OMAP_DSS_COLOR_UYVY &&
1285 color_mode != OMAP_DSS_COLOR_NV12)) {
1286 /* reset chroma resampling for RGB formats */
1287 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1288 return;
1289 }
1290 switch (color_mode) {
1291 case OMAP_DSS_COLOR_NV12:
1292 /* UV is subsampled by 2 vertically*/
1293 orig_height >>= 1;
1294 /* UV is subsampled by 2 horz.*/
1295 orig_width >>= 1;
1296 break;
1297 case OMAP_DSS_COLOR_YUV2:
1298 case OMAP_DSS_COLOR_UYVY:
1299 /*For YUV422 with 90/270 rotation,
1300 *we don't upsample chroma
1301 */
1302 if (rotation == OMAP_DSS_ROT_0 ||
1303 rotation == OMAP_DSS_ROT_180)
1304 /* UV is subsampled by 2 hrz*/
1305 orig_width >>= 1;
1306 /* must use FIR for YUV422 if rotated */
1307 if (rotation != OMAP_DSS_ROT_0)
1308 scale_x = scale_y = true;
1309 break;
1310 default:
1311 BUG();
1312 }
1313
1314 if (out_width != orig_width)
1315 scale_x = true;
1316 if (out_height != orig_height)
1317 scale_y = true;
1318
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001319 dispc_ovl_set_scale_param(plane, orig_width, orig_height,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301320 out_width, out_height, five_taps,
1321 rotation, DISPC_COLOR_COMPONENT_UV);
1322
1323 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
1324 (scale_x || scale_y) ? 1 : 0, 8, 8);
1325 /* set H scaling */
1326 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
1327 /* set V scaling */
1328 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
1329
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001330 dispc_ovl_set_vid_accu2_0(plane, 0x80, 0);
1331 dispc_ovl_set_vid_accu2_1(plane, 0x80, 0);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301332}
1333
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001334static void dispc_ovl_set_scaling(enum omap_plane plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301335 u16 orig_width, u16 orig_height,
1336 u16 out_width, u16 out_height,
1337 bool ilace, bool five_taps,
1338 bool fieldmode, enum omap_color_mode color_mode,
1339 u8 rotation)
1340{
1341 BUG_ON(plane == OMAP_DSS_GFX);
1342
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001343 dispc_ovl_set_scaling_common(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301344 orig_width, orig_height,
1345 out_width, out_height,
1346 ilace, five_taps,
1347 fieldmode, color_mode,
1348 rotation);
1349
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001350 dispc_ovl_set_scaling_uv(plane,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301351 orig_width, orig_height,
1352 out_width, out_height,
1353 ilace, five_taps,
1354 fieldmode, color_mode,
1355 rotation);
1356}
1357
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001358static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001359 bool mirroring, enum omap_color_mode color_mode)
1360{
Archit Taneja87a74842011-03-02 11:19:50 +05301361 bool row_repeat = false;
1362 int vidrot = 0;
1363
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001364 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1365 color_mode == OMAP_DSS_COLOR_UYVY) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001366
1367 if (mirroring) {
1368 switch (rotation) {
1369 case OMAP_DSS_ROT_0:
1370 vidrot = 2;
1371 break;
1372 case OMAP_DSS_ROT_90:
1373 vidrot = 1;
1374 break;
1375 case OMAP_DSS_ROT_180:
1376 vidrot = 0;
1377 break;
1378 case OMAP_DSS_ROT_270:
1379 vidrot = 3;
1380 break;
1381 }
1382 } else {
1383 switch (rotation) {
1384 case OMAP_DSS_ROT_0:
1385 vidrot = 0;
1386 break;
1387 case OMAP_DSS_ROT_90:
1388 vidrot = 1;
1389 break;
1390 case OMAP_DSS_ROT_180:
1391 vidrot = 2;
1392 break;
1393 case OMAP_DSS_ROT_270:
1394 vidrot = 3;
1395 break;
1396 }
1397 }
1398
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001399 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
Archit Taneja87a74842011-03-02 11:19:50 +05301400 row_repeat = true;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001401 else
Archit Taneja87a74842011-03-02 11:19:50 +05301402 row_repeat = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001403 }
Archit Taneja87a74842011-03-02 11:19:50 +05301404
Archit Taneja9b372c22011-05-06 11:45:49 +05301405 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
Archit Taneja87a74842011-03-02 11:19:50 +05301406 if (dss_has_feature(FEAT_ROWREPEATENABLE))
Archit Taneja9b372c22011-05-06 11:45:49 +05301407 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
1408 row_repeat ? 1 : 0, 18, 18);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001409}
1410
1411static int color_mode_to_bpp(enum omap_color_mode color_mode)
1412{
1413 switch (color_mode) {
1414 case OMAP_DSS_COLOR_CLUT1:
1415 return 1;
1416 case OMAP_DSS_COLOR_CLUT2:
1417 return 2;
1418 case OMAP_DSS_COLOR_CLUT4:
1419 return 4;
1420 case OMAP_DSS_COLOR_CLUT8:
Amber Jainf20e4222011-05-19 19:47:50 +05301421 case OMAP_DSS_COLOR_NV12:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001422 return 8;
1423 case OMAP_DSS_COLOR_RGB12U:
1424 case OMAP_DSS_COLOR_RGB16:
1425 case OMAP_DSS_COLOR_ARGB16:
1426 case OMAP_DSS_COLOR_YUV2:
1427 case OMAP_DSS_COLOR_UYVY:
Amber Jainf20e4222011-05-19 19:47:50 +05301428 case OMAP_DSS_COLOR_RGBA16:
1429 case OMAP_DSS_COLOR_RGBX16:
1430 case OMAP_DSS_COLOR_ARGB16_1555:
1431 case OMAP_DSS_COLOR_XRGB16_1555:
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001432 return 16;
1433 case OMAP_DSS_COLOR_RGB24P:
1434 return 24;
1435 case OMAP_DSS_COLOR_RGB24U:
1436 case OMAP_DSS_COLOR_ARGB32:
1437 case OMAP_DSS_COLOR_RGBA32:
1438 case OMAP_DSS_COLOR_RGBX32:
1439 return 32;
1440 default:
1441 BUG();
1442 }
1443}
1444
1445static s32 pixinc(int pixels, u8 ps)
1446{
1447 if (pixels == 1)
1448 return 1;
1449 else if (pixels > 1)
1450 return 1 + (pixels - 1) * ps;
1451 else if (pixels < 0)
1452 return 1 - (-pixels + 1) * ps;
1453 else
1454 BUG();
1455}
1456
1457static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1458 u16 screen_width,
1459 u16 width, u16 height,
1460 enum omap_color_mode color_mode, bool fieldmode,
1461 unsigned int field_offset,
1462 unsigned *offset0, unsigned *offset1,
1463 s32 *row_inc, s32 *pix_inc)
1464{
1465 u8 ps;
1466
1467 /* FIXME CLUT formats */
1468 switch (color_mode) {
1469 case OMAP_DSS_COLOR_CLUT1:
1470 case OMAP_DSS_COLOR_CLUT2:
1471 case OMAP_DSS_COLOR_CLUT4:
1472 case OMAP_DSS_COLOR_CLUT8:
1473 BUG();
1474 return;
1475 case OMAP_DSS_COLOR_YUV2:
1476 case OMAP_DSS_COLOR_UYVY:
1477 ps = 4;
1478 break;
1479 default:
1480 ps = color_mode_to_bpp(color_mode) / 8;
1481 break;
1482 }
1483
1484 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1485 width, height);
1486
1487 /*
1488 * field 0 = even field = bottom field
1489 * field 1 = odd field = top field
1490 */
1491 switch (rotation + mirror * 4) {
1492 case OMAP_DSS_ROT_0:
1493 case OMAP_DSS_ROT_180:
1494 /*
1495 * If the pixel format is YUV or UYVY divide the width
1496 * of the image by 2 for 0 and 180 degree rotation.
1497 */
1498 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1499 color_mode == OMAP_DSS_COLOR_UYVY)
1500 width = width >> 1;
1501 case OMAP_DSS_ROT_90:
1502 case OMAP_DSS_ROT_270:
1503 *offset1 = 0;
1504 if (field_offset)
1505 *offset0 = field_offset * screen_width * ps;
1506 else
1507 *offset0 = 0;
1508
1509 *row_inc = pixinc(1 + (screen_width - width) +
1510 (fieldmode ? screen_width : 0),
1511 ps);
1512 *pix_inc = pixinc(1, ps);
1513 break;
1514
1515 case OMAP_DSS_ROT_0 + 4:
1516 case OMAP_DSS_ROT_180 + 4:
1517 /* If the pixel format is YUV or UYVY divide the width
1518 * of the image by 2 for 0 degree and 180 degree
1519 */
1520 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1521 color_mode == OMAP_DSS_COLOR_UYVY)
1522 width = width >> 1;
1523 case OMAP_DSS_ROT_90 + 4:
1524 case OMAP_DSS_ROT_270 + 4:
1525 *offset1 = 0;
1526 if (field_offset)
1527 *offset0 = field_offset * screen_width * ps;
1528 else
1529 *offset0 = 0;
1530 *row_inc = pixinc(1 - (screen_width + width) -
1531 (fieldmode ? screen_width : 0),
1532 ps);
1533 *pix_inc = pixinc(1, ps);
1534 break;
1535
1536 default:
1537 BUG();
1538 }
1539}
1540
1541static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1542 u16 screen_width,
1543 u16 width, u16 height,
1544 enum omap_color_mode color_mode, bool fieldmode,
1545 unsigned int field_offset,
1546 unsigned *offset0, unsigned *offset1,
1547 s32 *row_inc, s32 *pix_inc)
1548{
1549 u8 ps;
1550 u16 fbw, fbh;
1551
1552 /* FIXME CLUT formats */
1553 switch (color_mode) {
1554 case OMAP_DSS_COLOR_CLUT1:
1555 case OMAP_DSS_COLOR_CLUT2:
1556 case OMAP_DSS_COLOR_CLUT4:
1557 case OMAP_DSS_COLOR_CLUT8:
1558 BUG();
1559 return;
1560 default:
1561 ps = color_mode_to_bpp(color_mode) / 8;
1562 break;
1563 }
1564
1565 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1566 width, height);
1567
1568 /* width & height are overlay sizes, convert to fb sizes */
1569
1570 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1571 fbw = width;
1572 fbh = height;
1573 } else {
1574 fbw = height;
1575 fbh = width;
1576 }
1577
1578 /*
1579 * field 0 = even field = bottom field
1580 * field 1 = odd field = top field
1581 */
1582 switch (rotation + mirror * 4) {
1583 case OMAP_DSS_ROT_0:
1584 *offset1 = 0;
1585 if (field_offset)
1586 *offset0 = *offset1 + field_offset * screen_width * ps;
1587 else
1588 *offset0 = *offset1;
1589 *row_inc = pixinc(1 + (screen_width - fbw) +
1590 (fieldmode ? screen_width : 0),
1591 ps);
1592 *pix_inc = pixinc(1, ps);
1593 break;
1594 case OMAP_DSS_ROT_90:
1595 *offset1 = screen_width * (fbh - 1) * ps;
1596 if (field_offset)
1597 *offset0 = *offset1 + field_offset * ps;
1598 else
1599 *offset0 = *offset1;
1600 *row_inc = pixinc(screen_width * (fbh - 1) + 1 +
1601 (fieldmode ? 1 : 0), ps);
1602 *pix_inc = pixinc(-screen_width, ps);
1603 break;
1604 case OMAP_DSS_ROT_180:
1605 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1606 if (field_offset)
1607 *offset0 = *offset1 - field_offset * screen_width * ps;
1608 else
1609 *offset0 = *offset1;
1610 *row_inc = pixinc(-1 -
1611 (screen_width - fbw) -
1612 (fieldmode ? screen_width : 0),
1613 ps);
1614 *pix_inc = pixinc(-1, ps);
1615 break;
1616 case OMAP_DSS_ROT_270:
1617 *offset1 = (fbw - 1) * ps;
1618 if (field_offset)
1619 *offset0 = *offset1 - field_offset * ps;
1620 else
1621 *offset0 = *offset1;
1622 *row_inc = pixinc(-screen_width * (fbh - 1) - 1 -
1623 (fieldmode ? 1 : 0), ps);
1624 *pix_inc = pixinc(screen_width, ps);
1625 break;
1626
1627 /* mirroring */
1628 case OMAP_DSS_ROT_0 + 4:
1629 *offset1 = (fbw - 1) * ps;
1630 if (field_offset)
1631 *offset0 = *offset1 + field_offset * screen_width * ps;
1632 else
1633 *offset0 = *offset1;
1634 *row_inc = pixinc(screen_width * 2 - 1 +
1635 (fieldmode ? screen_width : 0),
1636 ps);
1637 *pix_inc = pixinc(-1, ps);
1638 break;
1639
1640 case OMAP_DSS_ROT_90 + 4:
1641 *offset1 = 0;
1642 if (field_offset)
1643 *offset0 = *offset1 + field_offset * ps;
1644 else
1645 *offset0 = *offset1;
1646 *row_inc = pixinc(-screen_width * (fbh - 1) + 1 +
1647 (fieldmode ? 1 : 0),
1648 ps);
1649 *pix_inc = pixinc(screen_width, ps);
1650 break;
1651
1652 case OMAP_DSS_ROT_180 + 4:
1653 *offset1 = screen_width * (fbh - 1) * ps;
1654 if (field_offset)
1655 *offset0 = *offset1 - field_offset * screen_width * ps;
1656 else
1657 *offset0 = *offset1;
1658 *row_inc = pixinc(1 - screen_width * 2 -
1659 (fieldmode ? screen_width : 0),
1660 ps);
1661 *pix_inc = pixinc(1, ps);
1662 break;
1663
1664 case OMAP_DSS_ROT_270 + 4:
1665 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1666 if (field_offset)
1667 *offset0 = *offset1 - field_offset * ps;
1668 else
1669 *offset0 = *offset1;
1670 *row_inc = pixinc(screen_width * (fbh - 1) - 1 -
1671 (fieldmode ? 1 : 0),
1672 ps);
1673 *pix_inc = pixinc(-screen_width, ps);
1674 break;
1675
1676 default:
1677 BUG();
1678 }
1679}
1680
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001681static unsigned long calc_fclk_five_taps(enum omap_channel channel, u16 width,
1682 u16 height, u16 out_width, u16 out_height,
1683 enum omap_color_mode color_mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001684{
1685 u32 fclk = 0;
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001686 u64 tmp, pclk = dispc_mgr_pclk_rate(channel);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001687
1688 if (height > out_height) {
Archit Tanejaebdc5242011-09-08 12:51:10 +05301689 struct omap_dss_device *dssdev = dispc_mgr_get_device(channel);
1690 unsigned int ppl = dssdev->panel.timings.x_res;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001691
1692 tmp = pclk * height * out_width;
1693 do_div(tmp, 2 * out_height * ppl);
1694 fclk = tmp;
1695
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02001696 if (height > 2 * out_height) {
1697 if (ppl == out_width)
1698 return 0;
1699
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001700 tmp = pclk * (height - 2 * out_height) * out_width;
1701 do_div(tmp, 2 * out_height * (ppl - out_width));
1702 fclk = max(fclk, (u32) tmp);
1703 }
1704 }
1705
1706 if (width > out_width) {
1707 tmp = pclk * width;
1708 do_div(tmp, out_width);
1709 fclk = max(fclk, (u32) tmp);
1710
1711 if (color_mode == OMAP_DSS_COLOR_RGB24U)
1712 fclk <<= 1;
1713 }
1714
1715 return fclk;
1716}
1717
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001718static unsigned long calc_fclk(enum omap_channel channel, u16 width,
1719 u16 height, u16 out_width, u16 out_height)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001720{
1721 unsigned int hf, vf;
1722
1723 /*
1724 * FIXME how to determine the 'A' factor
1725 * for the no downscaling case ?
1726 */
1727
1728 if (width > 3 * out_width)
1729 hf = 4;
1730 else if (width > 2 * out_width)
1731 hf = 3;
1732 else if (width > out_width)
1733 hf = 2;
1734 else
1735 hf = 1;
1736
1737 if (height > out_height)
1738 vf = 2;
1739 else
1740 vf = 1;
1741
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001742 return dispc_mgr_pclk_rate(channel) * vf * hf;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001743}
1744
Archit Taneja79ad75f2011-09-08 13:15:11 +05301745static int dispc_ovl_calc_scaling(enum omap_plane plane,
1746 enum omap_channel channel, u16 width, u16 height,
1747 u16 out_width, u16 out_height,
1748 enum omap_color_mode color_mode, bool *five_taps)
1749{
1750 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
Archit Taneja0373cac2011-09-08 13:25:17 +05301751 const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
Archit Taneja79ad75f2011-09-08 13:15:11 +05301752 unsigned long fclk = 0;
1753
Tomi Valkeinenf95cb5e2011-11-01 10:50:45 +02001754 if (width == out_width && height == out_height)
1755 return 0;
1756
1757 if ((ovl->caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
1758 return -EINVAL;
Archit Taneja79ad75f2011-09-08 13:15:11 +05301759
1760 if (out_width < width / maxdownscale ||
1761 out_width > width * 8)
1762 return -EINVAL;
1763
1764 if (out_height < height / maxdownscale ||
1765 out_height > height * 8)
1766 return -EINVAL;
1767
1768 /* Must use 5-tap filter? */
1769 *five_taps = height > out_height * 2;
1770
1771 if (!*five_taps) {
1772 fclk = calc_fclk(channel, width, height, out_width,
1773 out_height);
1774
1775 /* Try 5-tap filter if 3-tap fclk is too high */
1776 if (cpu_is_omap34xx() && height > out_height &&
1777 fclk > dispc_fclk_rate())
1778 *five_taps = true;
1779 }
1780
1781 if (width > (2048 >> *five_taps)) {
1782 DSSERR("failed to set up scaling, fclk too low\n");
1783 return -EINVAL;
1784 }
1785
1786 if (*five_taps)
1787 fclk = calc_fclk_five_taps(channel, width, height,
1788 out_width, out_height, color_mode);
1789
1790 DSSDBG("required fclk rate = %lu Hz\n", fclk);
1791 DSSDBG("current fclk rate = %lu Hz\n", dispc_fclk_rate());
1792
1793 if (!fclk || fclk > dispc_fclk_rate()) {
1794 DSSERR("failed to set up scaling, "
1795 "required fclk rate = %lu Hz, "
1796 "current fclk rate = %lu Hz\n",
1797 fclk, dispc_fclk_rate());
1798 return -EINVAL;
1799 }
1800
1801 return 0;
1802}
1803
Archit Tanejaa4273b72011-09-14 11:10:10 +05301804int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001805 bool ilace, bool replication)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001806{
Archit Taneja79ad75f2011-09-08 13:15:11 +05301807 struct omap_overlay *ovl = omap_dss_get_overlay(plane);
1808 bool five_taps = false;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001809 bool fieldmode = 0;
Archit Taneja79ad75f2011-09-08 13:15:11 +05301810 int r, cconv = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001811 unsigned offset0, offset1;
1812 s32 row_inc;
1813 s32 pix_inc;
Archit Tanejaa4273b72011-09-14 11:10:10 +05301814 u16 frame_height = oi->height;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001815 unsigned int field_offset = 0;
Tomi Valkeinencf073662011-11-03 16:08:27 +02001816 u16 outw, outh;
Tomi Valkeinen2cc5d1a2011-11-03 17:03:44 +02001817 enum omap_channel channel;
1818
1819 channel = dispc_ovl_get_channel_out(plane);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001820
Archit Tanejaa4273b72011-09-14 11:10:10 +05301821 DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
Tomi Valkeinenf38545d2011-11-03 17:00:07 +02001822 "%dx%d, cmode %x, rot %d, mir %d, ilace %d chan %d repl %d\n",
1823 plane, oi->paddr, oi->p_uv_addr,
Archit Tanejac3d925292011-09-14 11:52:54 +05301824 oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
1825 oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
Tomi Valkeinenf38545d2011-11-03 17:00:07 +02001826 oi->mirror, ilace, channel, replication);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001827
Archit Tanejaa4273b72011-09-14 11:10:10 +05301828 if (oi->paddr == 0)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001829 return -EINVAL;
1830
Tomi Valkeinencf073662011-11-03 16:08:27 +02001831 outw = oi->out_width == 0 ? oi->width : oi->out_width;
1832 outh = oi->out_height == 0 ? oi->height : oi->out_height;
1833
1834 if (ilace && oi->height == outh)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001835 fieldmode = 1;
1836
1837 if (ilace) {
1838 if (fieldmode)
Archit Tanejaa4273b72011-09-14 11:10:10 +05301839 oi->height /= 2;
1840 oi->pos_y /= 2;
Tomi Valkeinencf073662011-11-03 16:08:27 +02001841 outh /= 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001842
1843 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
1844 "out_height %d\n",
Tomi Valkeinencf073662011-11-03 16:08:27 +02001845 oi->height, oi->pos_y, outh);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001846 }
1847
Archit Tanejaa4273b72011-09-14 11:10:10 +05301848 if (!dss_feat_color_mode_supported(plane, oi->color_mode))
Archit Taneja8dad2ab2010-11-25 17:58:10 +05301849 return -EINVAL;
1850
Archit Taneja79ad75f2011-09-08 13:15:11 +05301851 r = dispc_ovl_calc_scaling(plane, channel, oi->width, oi->height,
Tomi Valkeinencf073662011-11-03 16:08:27 +02001852 outw, outh, oi->color_mode,
Archit Taneja79ad75f2011-09-08 13:15:11 +05301853 &five_taps);
1854 if (r)
1855 return r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001856
Archit Taneja79ad75f2011-09-08 13:15:11 +05301857 if (oi->color_mode == OMAP_DSS_COLOR_YUV2 ||
1858 oi->color_mode == OMAP_DSS_COLOR_UYVY ||
1859 oi->color_mode == OMAP_DSS_COLOR_NV12)
1860 cconv = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001861
1862 if (ilace && !fieldmode) {
1863 /*
1864 * when downscaling the bottom field may have to start several
1865 * source lines below the top field. Unfortunately ACCUI
1866 * registers will only hold the fractional part of the offset
1867 * so the integer part must be added to the base address of the
1868 * bottom field.
1869 */
Tomi Valkeinencf073662011-11-03 16:08:27 +02001870 if (!oi->height || oi->height == outh)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001871 field_offset = 0;
1872 else
Tomi Valkeinencf073662011-11-03 16:08:27 +02001873 field_offset = oi->height / outh / 2;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001874 }
1875
1876 /* Fields are independent but interleaved in memory. */
1877 if (fieldmode)
1878 field_offset = 1;
1879
Archit Tanejaa4273b72011-09-14 11:10:10 +05301880 if (oi->rotation_type == OMAP_DSS_ROT_DMA)
1881 calc_dma_rotation_offset(oi->rotation, oi->mirror,
1882 oi->screen_width, oi->width, frame_height,
1883 oi->color_mode, fieldmode, field_offset,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001884 &offset0, &offset1, &row_inc, &pix_inc);
1885 else
Archit Tanejaa4273b72011-09-14 11:10:10 +05301886 calc_vrfb_rotation_offset(oi->rotation, oi->mirror,
1887 oi->screen_width, oi->width, frame_height,
1888 oi->color_mode, fieldmode, field_offset,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001889 &offset0, &offset1, &row_inc, &pix_inc);
1890
1891 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
1892 offset0, offset1, row_inc, pix_inc);
1893
Archit Tanejaa4273b72011-09-14 11:10:10 +05301894 dispc_ovl_set_color_mode(plane, oi->color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001895
Archit Tanejaa4273b72011-09-14 11:10:10 +05301896 dispc_ovl_set_ba0(plane, oi->paddr + offset0);
1897 dispc_ovl_set_ba1(plane, oi->paddr + offset1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001898
Archit Tanejaa4273b72011-09-14 11:10:10 +05301899 if (OMAP_DSS_COLOR_NV12 == oi->color_mode) {
1900 dispc_ovl_set_ba0_uv(plane, oi->p_uv_addr + offset0);
1901 dispc_ovl_set_ba1_uv(plane, oi->p_uv_addr + offset1);
Amber Jain0d66cbb2011-05-19 19:47:54 +05301902 }
1903
1904
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001905 dispc_ovl_set_row_inc(plane, row_inc);
1906 dispc_ovl_set_pix_inc(plane, pix_inc);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001907
Archit Tanejaa4273b72011-09-14 11:10:10 +05301908 DSSDBG("%d,%d %dx%d -> %dx%d\n", oi->pos_x, oi->pos_y, oi->width,
Tomi Valkeinencf073662011-11-03 16:08:27 +02001909 oi->height, outw, outh);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001910
Archit Tanejaa4273b72011-09-14 11:10:10 +05301911 dispc_ovl_set_pos(plane, oi->pos_x, oi->pos_y);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001912
Archit Tanejaa4273b72011-09-14 11:10:10 +05301913 dispc_ovl_set_pic_size(plane, oi->width, oi->height);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001914
Archit Taneja79ad75f2011-09-08 13:15:11 +05301915 if (ovl->caps & OMAP_DSS_OVL_CAP_SCALE) {
Archit Tanejaa4273b72011-09-14 11:10:10 +05301916 dispc_ovl_set_scaling(plane, oi->width, oi->height,
Tomi Valkeinencf073662011-11-03 16:08:27 +02001917 outw, outh,
Amber Jain0d66cbb2011-05-19 19:47:54 +05301918 ilace, five_taps, fieldmode,
Archit Tanejaa4273b72011-09-14 11:10:10 +05301919 oi->color_mode, oi->rotation);
Tomi Valkeinencf073662011-11-03 16:08:27 +02001920 dispc_ovl_set_vid_size(plane, outw, outh);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001921 dispc_ovl_set_vid_color_conv(plane, cconv);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001922 }
1923
Archit Tanejaa4273b72011-09-14 11:10:10 +05301924 dispc_ovl_set_rotation_attrs(plane, oi->rotation, oi->mirror,
1925 oi->color_mode);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001926
Archit Taneja54128702011-09-08 11:29:17 +05301927 dispc_ovl_set_zorder(plane, oi->zorder);
Archit Tanejaa4273b72011-09-14 11:10:10 +05301928 dispc_ovl_set_pre_mult_alpha(plane, oi->pre_mult_alpha);
1929 dispc_ovl_setup_global_alpha(plane, oi->global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001930
Archit Tanejac3d925292011-09-14 11:52:54 +05301931 dispc_ovl_enable_replication(plane, replication);
Archit Tanejac3d925292011-09-14 11:52:54 +05301932
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001933 return 0;
1934}
1935
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03001936int dispc_ovl_enable(enum omap_plane plane, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001937{
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001938 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
1939
Archit Taneja9b372c22011-05-06 11:45:49 +05301940 REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03001941
1942 return 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001943}
1944
1945static void dispc_disable_isr(void *data, u32 mask)
1946{
1947 struct completion *compl = data;
1948 complete(compl);
1949}
1950
Sumit Semwal2a205f32010-12-02 11:27:12 +00001951static void _enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001952{
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03001953 if (channel == OMAP_DSS_CHANNEL_LCD2) {
Sumit Semwal2a205f32010-12-02 11:27:12 +00001954 REG_FLD_MOD(DISPC_CONTROL2, enable ? 1 : 0, 0, 0);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03001955 /* flush posted write */
1956 dispc_read_reg(DISPC_CONTROL2);
1957 } else {
Sumit Semwal2a205f32010-12-02 11:27:12 +00001958 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03001959 dispc_read_reg(DISPC_CONTROL);
1960 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001961}
1962
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001963static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001964{
1965 struct completion frame_done_completion;
1966 bool is_on;
1967 int r;
Sumit Semwal2a205f32010-12-02 11:27:12 +00001968 u32 irq;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001969
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001970 /* When we disable LCD output, we need to wait until frame is done.
1971 * Otherwise the DSS is still working, and turning off the clocks
1972 * prevents DSS from going to OFF mode */
Sumit Semwal2a205f32010-12-02 11:27:12 +00001973 is_on = channel == OMAP_DSS_CHANNEL_LCD2 ?
1974 REG_GET(DISPC_CONTROL2, 0, 0) :
1975 REG_GET(DISPC_CONTROL, 0, 0);
1976
1977 irq = channel == OMAP_DSS_CHANNEL_LCD2 ? DISPC_IRQ_FRAMEDONE2 :
1978 DISPC_IRQ_FRAMEDONE;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001979
1980 if (!enable && is_on) {
1981 init_completion(&frame_done_completion);
1982
1983 r = omap_dispc_register_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00001984 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001985
1986 if (r)
1987 DSSERR("failed to register FRAMEDONE isr\n");
1988 }
1989
Sumit Semwal2a205f32010-12-02 11:27:12 +00001990 _enable_lcd_out(channel, enable);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001991
1992 if (!enable && is_on) {
1993 if (!wait_for_completion_timeout(&frame_done_completion,
1994 msecs_to_jiffies(100)))
1995 DSSERR("timeout waiting for FRAME DONE\n");
1996
1997 r = omap_dispc_unregister_isr(dispc_disable_isr,
Sumit Semwal2a205f32010-12-02 11:27:12 +00001998 &frame_done_completion, irq);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001999
2000 if (r)
2001 DSSERR("failed to unregister FRAMEDONE isr\n");
2002 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002003}
2004
2005static void _enable_digit_out(bool enable)
2006{
2007 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
Tomi Valkeinenb6a44e72011-10-12 10:17:02 +03002008 /* flush posted write */
2009 dispc_read_reg(DISPC_CONTROL);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002010}
2011
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002012static void dispc_mgr_enable_digit_out(bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002013{
2014 struct completion frame_done_completion;
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002015 enum dss_hdmi_venc_clk_source_select src;
2016 int r, i;
2017 u32 irq_mask;
2018 int num_irqs;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002019
Tomi Valkeinene6d80f92011-05-19 14:12:26 +03002020 if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002021 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002022
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002023 src = dss_get_hdmi_venc_clk_source();
2024
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002025 if (enable) {
2026 unsigned long flags;
2027 /* When we enable digit output, we'll get an extra digit
2028 * sync lost interrupt, that we need to ignore */
2029 spin_lock_irqsave(&dispc.irq_lock, flags);
2030 dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
2031 _omap_dispc_set_irqs();
2032 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2033 }
2034
2035 /* When we disable digit output, we need to wait until fields are done.
2036 * Otherwise the DSS is still working, and turning off the clocks
2037 * prevents DSS from going to OFF mode. And when enabling, we need to
2038 * wait for the extra sync losts */
2039 init_completion(&frame_done_completion);
2040
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002041 if (src == DSS_HDMI_M_PCLK && enable == false) {
2042 irq_mask = DISPC_IRQ_FRAMEDONETV;
2043 num_irqs = 1;
2044 } else {
2045 irq_mask = DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD;
2046 /* XXX I understand from TRM that we should only wait for the
2047 * current field to complete. But it seems we have to wait for
2048 * both fields */
2049 num_irqs = 2;
2050 }
2051
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002052 r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002053 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002054 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002055 DSSERR("failed to register %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002056
2057 _enable_digit_out(enable);
2058
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002059 for (i = 0; i < num_irqs; ++i) {
2060 if (!wait_for_completion_timeout(&frame_done_completion,
2061 msecs_to_jiffies(100)))
2062 DSSERR("timeout waiting for digit out to %s\n",
2063 enable ? "start" : "stop");
2064 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002065
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002066 r = omap_dispc_unregister_isr(dispc_disable_isr, &frame_done_completion,
2067 irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002068 if (r)
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002069 DSSERR("failed to unregister %x isr\n", irq_mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002070
2071 if (enable) {
2072 unsigned long flags;
2073 spin_lock_irqsave(&dispc.irq_lock, flags);
Tomi Valkeinene82b0902011-08-31 14:42:49 +03002074 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST_DIGIT;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002075 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
2076 _omap_dispc_set_irqs();
2077 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2078 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002079}
2080
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002081bool dispc_mgr_is_enabled(enum omap_channel channel)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002082{
2083 if (channel == OMAP_DSS_CHANNEL_LCD)
2084 return !!REG_GET(DISPC_CONTROL, 0, 0);
2085 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
2086 return !!REG_GET(DISPC_CONTROL, 1, 1);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002087 else if (channel == OMAP_DSS_CHANNEL_LCD2)
2088 return !!REG_GET(DISPC_CONTROL2, 0, 0);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002089 else
2090 BUG();
2091}
2092
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002093void dispc_mgr_enable(enum omap_channel channel, bool enable)
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002094{
Archit Tanejadac57a02011-09-08 12:30:19 +05302095 if (dispc_mgr_is_lcd(channel))
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002096 dispc_mgr_enable_lcd_out(channel, enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002097 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002098 dispc_mgr_enable_digit_out(enable);
Tomi Valkeinena2faee82010-01-08 17:14:53 +02002099 else
2100 BUG();
2101}
2102
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002103void dispc_lcd_enable_signal_polarity(bool act_high)
2104{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002105 if (!dss_has_feature(FEAT_LCDENABLEPOL))
2106 return;
2107
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002108 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002109}
2110
2111void dispc_lcd_enable_signal(bool enable)
2112{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002113 if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
2114 return;
2115
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002116 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002117}
2118
2119void dispc_pck_free_enable(bool enable)
2120{
Archit Taneja6ced40b2010-12-02 11:27:13 +00002121 if (!dss_has_feature(FEAT_PCKFREEENABLE))
2122 return;
2123
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002124 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002125}
2126
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002127void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002128{
Sumit Semwal2a205f32010-12-02 11:27:12 +00002129 if (channel == OMAP_DSS_CHANNEL_LCD2)
2130 REG_FLD_MOD(DISPC_CONFIG2, enable ? 1 : 0, 16, 16);
2131 else
2132 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002133}
2134
2135
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002136void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002137 enum omap_lcd_display_type type)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002138{
2139 int mode;
2140
2141 switch (type) {
2142 case OMAP_DSS_LCD_DISPLAY_STN:
2143 mode = 0;
2144 break;
2145
2146 case OMAP_DSS_LCD_DISPLAY_TFT:
2147 mode = 1;
2148 break;
2149
2150 default:
2151 BUG();
2152 return;
2153 }
2154
Sumit Semwal2a205f32010-12-02 11:27:12 +00002155 if (channel == OMAP_DSS_CHANNEL_LCD2)
2156 REG_FLD_MOD(DISPC_CONTROL2, mode, 3, 3);
2157 else
2158 REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002159}
2160
2161void dispc_set_loadmode(enum omap_dss_load_mode mode)
2162{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002163 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002164}
2165
2166
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002167static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002168{
Sumit Semwal8613b002010-12-02 11:27:09 +00002169 dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002170}
2171
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002172u32 dispc_mgr_get_default_color(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002173{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002174 u32 l;
2175
2176 BUG_ON(channel != OMAP_DSS_CHANNEL_DIGIT &&
Sumit Semwal2a205f32010-12-02 11:27:12 +00002177 channel != OMAP_DSS_CHANNEL_LCD &&
2178 channel != OMAP_DSS_CHANNEL_LCD2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002179
Sumit Semwal8613b002010-12-02 11:27:09 +00002180 l = dispc_read_reg(DISPC_DEFAULT_COLOR(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002181
2182 return l;
2183}
2184
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002185static void dispc_mgr_set_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002186 enum omap_dss_trans_key_type type,
2187 u32 trans_key)
2188{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002189 if (ch == OMAP_DSS_CHANNEL_LCD)
2190 REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002191 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002192 REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002193 else /* OMAP_DSS_CHANNEL_LCD2 */
2194 REG_FLD_MOD(DISPC_CONFIG2, type, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002195
Sumit Semwal8613b002010-12-02 11:27:09 +00002196 dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002197}
2198
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002199void dispc_mgr_get_trans_key(enum omap_channel ch,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002200 enum omap_dss_trans_key_type *type,
2201 u32 *trans_key)
2202{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002203 if (type) {
2204 if (ch == OMAP_DSS_CHANNEL_LCD)
2205 *type = REG_GET(DISPC_CONFIG, 11, 11);
2206 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
2207 *type = REG_GET(DISPC_CONFIG, 13, 13);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002208 else if (ch == OMAP_DSS_CHANNEL_LCD2)
2209 *type = REG_GET(DISPC_CONFIG2, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002210 else
2211 BUG();
2212 }
2213
2214 if (trans_key)
Sumit Semwal8613b002010-12-02 11:27:09 +00002215 *trans_key = dispc_read_reg(DISPC_TRANS_COLOR(ch));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002216}
2217
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002218static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002219{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002220 if (ch == OMAP_DSS_CHANNEL_LCD)
2221 REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002222 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002223 REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002224 else /* OMAP_DSS_CHANNEL_LCD2 */
2225 REG_FLD_MOD(DISPC_CONFIG2, enable, 10, 10);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002226}
Archit Taneja11354dd2011-09-26 11:47:29 +05302227
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002228static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
2229 bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002230{
Archit Taneja11354dd2011-09-26 11:47:29 +05302231 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002232 return;
2233
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002234 if (ch == OMAP_DSS_CHANNEL_LCD)
2235 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002236 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002237 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002238}
Archit Taneja11354dd2011-09-26 11:47:29 +05302239
2240bool dispc_mgr_alpha_fixed_zorder_enabled(enum omap_channel ch)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002241{
2242 bool enabled;
2243
Archit Taneja11354dd2011-09-26 11:47:29 +05302244 if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002245 return false;
2246
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002247 if (ch == OMAP_DSS_CHANNEL_LCD)
2248 enabled = REG_GET(DISPC_CONFIG, 18, 18);
2249 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Archit Taneja712247a2010-11-08 12:56:21 +01002250 enabled = REG_GET(DISPC_CONFIG, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002251 else
2252 BUG();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002253
2254 return enabled;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002255}
2256
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002257bool dispc_mgr_trans_key_enabled(enum omap_channel ch)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002258{
2259 bool enabled;
2260
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002261 if (ch == OMAP_DSS_CHANNEL_LCD)
2262 enabled = REG_GET(DISPC_CONFIG, 10, 10);
2263 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
2264 enabled = REG_GET(DISPC_CONFIG, 12, 12);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002265 else if (ch == OMAP_DSS_CHANNEL_LCD2)
2266 enabled = REG_GET(DISPC_CONFIG2, 10, 10);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002267 else
2268 BUG();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002269
2270 return enabled;
2271}
2272
Tomi Valkeinenc64dca42011-11-04 18:14:20 +02002273void dispc_mgr_setup(enum omap_channel channel,
2274 struct omap_overlay_manager_info *info)
2275{
2276 dispc_mgr_set_default_color(channel, info->default_color);
2277 dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
2278 dispc_mgr_enable_trans_key(channel, info->trans_enabled);
2279 dispc_mgr_enable_alpha_fixed_zorder(channel,
2280 info->partial_alpha_enabled);
2281 if (dss_has_feature(FEAT_CPR)) {
2282 dispc_mgr_enable_cpr(channel, info->cpr_enable);
2283 dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
2284 }
2285}
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002286
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002287void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002288{
2289 int code;
2290
2291 switch (data_lines) {
2292 case 12:
2293 code = 0;
2294 break;
2295 case 16:
2296 code = 1;
2297 break;
2298 case 18:
2299 code = 2;
2300 break;
2301 case 24:
2302 code = 3;
2303 break;
2304 default:
2305 BUG();
2306 return;
2307 }
2308
Sumit Semwal2a205f32010-12-02 11:27:12 +00002309 if (channel == OMAP_DSS_CHANNEL_LCD2)
2310 REG_FLD_MOD(DISPC_CONTROL2, code, 9, 8);
2311 else
2312 REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002313}
2314
Archit Taneja569969d2011-08-22 17:41:57 +05302315void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002316{
2317 u32 l;
Archit Taneja569969d2011-08-22 17:41:57 +05302318 int gpout0, gpout1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002319
2320 switch (mode) {
Archit Taneja569969d2011-08-22 17:41:57 +05302321 case DSS_IO_PAD_MODE_RESET:
2322 gpout0 = 0;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002323 gpout1 = 0;
2324 break;
Archit Taneja569969d2011-08-22 17:41:57 +05302325 case DSS_IO_PAD_MODE_RFBI:
2326 gpout0 = 1;
2327 gpout1 = 0;
2328 break;
2329 case DSS_IO_PAD_MODE_BYPASS:
2330 gpout0 = 1;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002331 gpout1 = 1;
2332 break;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002333 default:
2334 BUG();
2335 return;
2336 }
2337
Archit Taneja569969d2011-08-22 17:41:57 +05302338 l = dispc_read_reg(DISPC_CONTROL);
2339 l = FLD_MOD(l, gpout0, 15, 15);
2340 l = FLD_MOD(l, gpout1, 16, 16);
2341 dispc_write_reg(DISPC_CONTROL, l);
2342}
2343
2344void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2345{
2346 if (channel == OMAP_DSS_CHANNEL_LCD2)
2347 REG_FLD_MOD(DISPC_CONTROL2, enable, 11, 11);
2348 else
2349 REG_FLD_MOD(DISPC_CONTROL, enable, 11, 11);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002350}
2351
2352static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2353 int vsw, int vfp, int vbp)
2354{
2355 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2356 if (hsw < 1 || hsw > 64 ||
2357 hfp < 1 || hfp > 256 ||
2358 hbp < 1 || hbp > 256 ||
2359 vsw < 1 || vsw > 64 ||
2360 vfp < 0 || vfp > 255 ||
2361 vbp < 0 || vbp > 255)
2362 return false;
2363 } else {
2364 if (hsw < 1 || hsw > 256 ||
2365 hfp < 1 || hfp > 4096 ||
2366 hbp < 1 || hbp > 4096 ||
2367 vsw < 1 || vsw > 256 ||
2368 vfp < 0 || vfp > 4095 ||
2369 vbp < 0 || vbp > 4095)
2370 return false;
2371 }
2372
2373 return true;
2374}
2375
2376bool dispc_lcd_timings_ok(struct omap_video_timings *timings)
2377{
2378 return _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2379 timings->hbp, timings->vsw,
2380 timings->vfp, timings->vbp);
2381}
2382
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002383static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002384 int hfp, int hbp, int vsw, int vfp, int vbp)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002385{
2386 u32 timing_h, timing_v;
2387
2388 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2389 timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
2390 FLD_VAL(hbp-1, 27, 20);
2391
2392 timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
2393 FLD_VAL(vbp, 27, 20);
2394 } else {
2395 timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
2396 FLD_VAL(hbp-1, 31, 20);
2397
2398 timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
2399 FLD_VAL(vbp, 31, 20);
2400 }
2401
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002402 dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
2403 dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002404}
2405
2406/* change name to mode? */
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002407void dispc_mgr_set_lcd_timings(enum omap_channel channel,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002408 struct omap_video_timings *timings)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002409{
2410 unsigned xtot, ytot;
2411 unsigned long ht, vt;
2412
2413 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2414 timings->hbp, timings->vsw,
2415 timings->vfp, timings->vbp))
2416 BUG();
2417
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002418 _dispc_mgr_set_lcd_timings(channel, timings->hsw, timings->hfp,
Sumit Semwal64ba4f72010-12-02 11:27:10 +00002419 timings->hbp, timings->vsw, timings->vfp,
2420 timings->vbp);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002421
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002422 dispc_mgr_set_lcd_size(channel, timings->x_res, timings->y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002423
2424 xtot = timings->x_res + timings->hfp + timings->hsw + timings->hbp;
2425 ytot = timings->y_res + timings->vfp + timings->vsw + timings->vbp;
2426
2427 ht = (timings->pixel_clock * 1000) / xtot;
2428 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2429
Sumit Semwal2a205f32010-12-02 11:27:12 +00002430 DSSDBG("channel %d xres %u yres %u\n", channel, timings->x_res,
2431 timings->y_res);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002432 DSSDBG("pck %u\n", timings->pixel_clock);
2433 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
2434 timings->hsw, timings->hfp, timings->hbp,
2435 timings->vsw, timings->vfp, timings->vbp);
2436
2437 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
2438}
2439
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002440static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002441 u16 pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002442{
2443 BUG_ON(lck_div < 1);
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002444 BUG_ON(pck_div < 1);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002445
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002446 dispc_write_reg(DISPC_DIVISORo(channel),
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002447 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002448}
2449
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002450static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
Sumit Semwal2a205f32010-12-02 11:27:12 +00002451 int *pck_div)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002452{
2453 u32 l;
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002454 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002455 *lck_div = FLD_GET(l, 23, 16);
2456 *pck_div = FLD_GET(l, 7, 0);
2457}
2458
2459unsigned long dispc_fclk_rate(void)
2460{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302461 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002462 unsigned long r = 0;
2463
Taneja, Archit66534e82011-03-08 05:50:34 -06002464 switch (dss_get_dispc_clk_source()) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302465 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002466 r = clk_get_rate(dispc.dss_clk);
Taneja, Archit66534e82011-03-08 05:50:34 -06002467 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302468 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302469 dsidev = dsi_get_dsidev_from_id(0);
2470 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -06002471 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302472 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2473 dsidev = dsi_get_dsidev_from_id(1);
2474 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2475 break;
Taneja, Archit66534e82011-03-08 05:50:34 -06002476 default:
2477 BUG();
2478 }
2479
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002480 return r;
2481}
2482
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002483unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002484{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302485 struct platform_device *dsidev;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002486 int lcd;
2487 unsigned long r;
2488 u32 l;
2489
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002490 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002491
2492 lcd = FLD_GET(l, 23, 16);
2493
Taneja, Architea751592011-03-08 05:50:35 -06002494 switch (dss_get_lcd_clk_source(channel)) {
Archit Taneja89a35e52011-04-12 13:52:23 +05302495 case OMAP_DSS_CLK_SRC_FCK:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002496 r = clk_get_rate(dispc.dss_clk);
Taneja, Architea751592011-03-08 05:50:35 -06002497 break;
Archit Taneja89a35e52011-04-12 13:52:23 +05302498 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302499 dsidev = dsi_get_dsidev_from_id(0);
2500 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -06002501 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +05302502 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
2503 dsidev = dsi_get_dsidev_from_id(1);
2504 r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2505 break;
Taneja, Architea751592011-03-08 05:50:35 -06002506 default:
2507 BUG();
2508 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002509
2510 return r / lcd;
2511}
2512
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002513unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002514{
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002515 unsigned long r;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002516
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302517 if (dispc_mgr_is_lcd(channel)) {
2518 int pcd;
2519 u32 l;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002520
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302521 l = dispc_read_reg(DISPC_DIVISORo(channel));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002522
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302523 pcd = FLD_GET(l, 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002524
Archit Tanejac3dc6a72011-09-13 18:28:41 +05302525 r = dispc_mgr_lclk_rate(channel);
2526
2527 return r / pcd;
2528 } else {
2529 struct omap_dss_device *dssdev =
2530 dispc_mgr_get_device(channel);
2531
2532 switch (dssdev->type) {
2533 case OMAP_DISPLAY_TYPE_VENC:
2534 return venc_get_pixel_clock();
2535 case OMAP_DISPLAY_TYPE_HDMI:
2536 return hdmi_get_pixel_clock();
2537 default:
2538 BUG();
2539 }
2540 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002541}
2542
2543void dispc_dump_clocks(struct seq_file *s)
2544{
2545 int lcd, pcd;
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002546 u32 l;
Archit Taneja89a35e52011-04-12 13:52:23 +05302547 enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
2548 enum omap_dss_clk_source lcd_clk_src;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002549
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002550 if (dispc_runtime_get())
2551 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002552
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002553 seq_printf(s, "- DISPC -\n");
2554
Archit Taneja067a57e2011-03-02 11:57:25 +05302555 seq_printf(s, "dispc fclk source = %s (%s)\n",
2556 dss_get_generic_clk_source_name(dispc_clk_src),
2557 dss_feat_get_clk_source_name(dispc_clk_src));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002558
2559 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
Sumit Semwal2a205f32010-12-02 11:27:12 +00002560
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06002561 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
2562 seq_printf(s, "- DISPC-CORE-CLK -\n");
2563 l = dispc_read_reg(DISPC_DIVISOR);
2564 lcd = FLD_GET(l, 23, 16);
2565
2566 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2567 (dispc_fclk_rate()/lcd), lcd);
2568 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002569 seq_printf(s, "- LCD1 -\n");
2570
Taneja, Architea751592011-03-08 05:50:35 -06002571 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD);
2572
2573 seq_printf(s, "lcd1_clk source = %s (%s)\n",
2574 dss_get_generic_clk_source_name(lcd_clk_src),
2575 dss_feat_get_clk_source_name(lcd_clk_src));
2576
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002577 dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002578
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002579 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002580 dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002581 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002582 dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002583 if (dss_has_feature(FEAT_MGR_LCD2)) {
2584 seq_printf(s, "- LCD2 -\n");
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002585
Taneja, Architea751592011-03-08 05:50:35 -06002586 lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD2);
2587
2588 seq_printf(s, "lcd2_clk source = %s (%s)\n",
2589 dss_get_generic_clk_source_name(lcd_clk_src),
2590 dss_feat_get_clk_source_name(lcd_clk_src));
2591
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002592 dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002593
2594 seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002595 dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002596 seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002597 dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002598 }
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002599
2600 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002601}
2602
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002603#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
2604void dispc_dump_irqs(struct seq_file *s)
2605{
2606 unsigned long flags;
2607 struct dispc_irq_stats stats;
2608
2609 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
2610
2611 stats = dispc.irq_stats;
2612 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
2613 dispc.irq_stats.last_reset = jiffies;
2614
2615 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
2616
2617 seq_printf(s, "period %u ms\n",
2618 jiffies_to_msecs(jiffies - stats.last_reset));
2619
2620 seq_printf(s, "irqs %d\n", stats.irq_count);
2621#define PIS(x) \
2622 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
2623
2624 PIS(FRAMEDONE);
2625 PIS(VSYNC);
2626 PIS(EVSYNC_EVEN);
2627 PIS(EVSYNC_ODD);
2628 PIS(ACBIAS_COUNT_STAT);
2629 PIS(PROG_LINE_NUM);
2630 PIS(GFX_FIFO_UNDERFLOW);
2631 PIS(GFX_END_WIN);
2632 PIS(PAL_GAMMA_MASK);
2633 PIS(OCP_ERR);
2634 PIS(VID1_FIFO_UNDERFLOW);
2635 PIS(VID1_END_WIN);
2636 PIS(VID2_FIFO_UNDERFLOW);
2637 PIS(VID2_END_WIN);
Archit Tanejab8c095b2011-09-13 18:20:33 +05302638 if (dss_feat_get_num_ovls() > 3) {
2639 PIS(VID3_FIFO_UNDERFLOW);
2640 PIS(VID3_END_WIN);
2641 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002642 PIS(SYNC_LOST);
2643 PIS(SYNC_LOST_DIGIT);
2644 PIS(WAKEUP);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002645 if (dss_has_feature(FEAT_MGR_LCD2)) {
2646 PIS(FRAMEDONE2);
2647 PIS(VSYNC2);
2648 PIS(ACBIAS_COUNT_STAT2);
2649 PIS(SYNC_LOST2);
2650 }
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002651#undef PIS
2652}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002653#endif
2654
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002655void dispc_dump_regs(struct seq_file *s)
2656{
Archit Taneja4dd2da12011-08-05 19:06:01 +05302657 int i, j;
2658 const char *mgr_names[] = {
2659 [OMAP_DSS_CHANNEL_LCD] = "LCD",
2660 [OMAP_DSS_CHANNEL_DIGIT] = "TV",
2661 [OMAP_DSS_CHANNEL_LCD2] = "LCD2",
2662 };
2663 const char *ovl_names[] = {
2664 [OMAP_DSS_GFX] = "GFX",
2665 [OMAP_DSS_VIDEO1] = "VID1",
2666 [OMAP_DSS_VIDEO2] = "VID2",
Archit Tanejab8c095b2011-09-13 18:20:33 +05302667 [OMAP_DSS_VIDEO3] = "VID3",
Archit Taneja4dd2da12011-08-05 19:06:01 +05302668 };
2669 const char **p_names;
2670
Archit Taneja9b372c22011-05-06 11:45:49 +05302671#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002672
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002673 if (dispc_runtime_get())
2674 return;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002675
Archit Taneja5010be82011-08-05 19:06:00 +05302676 /* DISPC common registers */
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002677 DUMPREG(DISPC_REVISION);
2678 DUMPREG(DISPC_SYSCONFIG);
2679 DUMPREG(DISPC_SYSSTATUS);
2680 DUMPREG(DISPC_IRQSTATUS);
2681 DUMPREG(DISPC_IRQENABLE);
2682 DUMPREG(DISPC_CONTROL);
2683 DUMPREG(DISPC_CONFIG);
2684 DUMPREG(DISPC_CAPABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002685 DUMPREG(DISPC_LINE_STATUS);
2686 DUMPREG(DISPC_LINE_NUMBER);
Archit Taneja11354dd2011-09-26 11:47:29 +05302687 if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
2688 dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002689 DUMPREG(DISPC_GLOBAL_ALPHA);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002690 if (dss_has_feature(FEAT_MGR_LCD2)) {
2691 DUMPREG(DISPC_CONTROL2);
2692 DUMPREG(DISPC_CONFIG2);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002693 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002694
Archit Taneja5010be82011-08-05 19:06:00 +05302695#undef DUMPREG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002696
Archit Taneja5010be82011-08-05 19:06:00 +05302697#define DISPC_REG(i, name) name(i)
Archit Taneja4dd2da12011-08-05 19:06:01 +05302698#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
2699 48 - strlen(#r) - strlen(p_names[i]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05302700 dispc_read_reg(DISPC_REG(i, r)))
2701
Archit Taneja4dd2da12011-08-05 19:06:01 +05302702 p_names = mgr_names;
Archit Taneja5010be82011-08-05 19:06:00 +05302703
Archit Taneja4dd2da12011-08-05 19:06:01 +05302704 /* DISPC channel specific registers */
2705 for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
2706 DUMPREG(i, DISPC_DEFAULT_COLOR);
2707 DUMPREG(i, DISPC_TRANS_COLOR);
2708 DUMPREG(i, DISPC_SIZE_MGR);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002709
Archit Taneja4dd2da12011-08-05 19:06:01 +05302710 if (i == OMAP_DSS_CHANNEL_DIGIT)
2711 continue;
Archit Taneja5010be82011-08-05 19:06:00 +05302712
Archit Taneja4dd2da12011-08-05 19:06:01 +05302713 DUMPREG(i, DISPC_DEFAULT_COLOR);
2714 DUMPREG(i, DISPC_TRANS_COLOR);
2715 DUMPREG(i, DISPC_TIMING_H);
2716 DUMPREG(i, DISPC_TIMING_V);
2717 DUMPREG(i, DISPC_POL_FREQ);
2718 DUMPREG(i, DISPC_DIVISORo);
2719 DUMPREG(i, DISPC_SIZE_MGR);
Archit Taneja5010be82011-08-05 19:06:00 +05302720
Archit Taneja4dd2da12011-08-05 19:06:01 +05302721 DUMPREG(i, DISPC_DATA_CYCLE1);
2722 DUMPREG(i, DISPC_DATA_CYCLE2);
2723 DUMPREG(i, DISPC_DATA_CYCLE3);
Sumit Semwal2a205f32010-12-02 11:27:12 +00002724
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002725 if (dss_has_feature(FEAT_CPR)) {
Archit Taneja4dd2da12011-08-05 19:06:01 +05302726 DUMPREG(i, DISPC_CPR_COEF_R);
2727 DUMPREG(i, DISPC_CPR_COEF_G);
2728 DUMPREG(i, DISPC_CPR_COEF_B);
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002729 }
Sumit Semwal2a205f32010-12-02 11:27:12 +00002730 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002731
Archit Taneja4dd2da12011-08-05 19:06:01 +05302732 p_names = ovl_names;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002733
Archit Taneja4dd2da12011-08-05 19:06:01 +05302734 for (i = 0; i < dss_feat_get_num_ovls(); i++) {
2735 DUMPREG(i, DISPC_OVL_BA0);
2736 DUMPREG(i, DISPC_OVL_BA1);
2737 DUMPREG(i, DISPC_OVL_POSITION);
2738 DUMPREG(i, DISPC_OVL_SIZE);
2739 DUMPREG(i, DISPC_OVL_ATTRIBUTES);
2740 DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
2741 DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
2742 DUMPREG(i, DISPC_OVL_ROW_INC);
2743 DUMPREG(i, DISPC_OVL_PIXEL_INC);
2744 if (dss_has_feature(FEAT_PRELOAD))
2745 DUMPREG(i, DISPC_OVL_PRELOAD);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002746
Archit Taneja4dd2da12011-08-05 19:06:01 +05302747 if (i == OMAP_DSS_GFX) {
2748 DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
2749 DUMPREG(i, DISPC_OVL_TABLE_BA);
2750 continue;
2751 }
2752
2753 DUMPREG(i, DISPC_OVL_FIR);
2754 DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
2755 DUMPREG(i, DISPC_OVL_ACCU0);
2756 DUMPREG(i, DISPC_OVL_ACCU1);
2757 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
2758 DUMPREG(i, DISPC_OVL_BA0_UV);
2759 DUMPREG(i, DISPC_OVL_BA1_UV);
2760 DUMPREG(i, DISPC_OVL_FIR2);
2761 DUMPREG(i, DISPC_OVL_ACCU2_0);
2762 DUMPREG(i, DISPC_OVL_ACCU2_1);
2763 }
2764 if (dss_has_feature(FEAT_ATTR2))
2765 DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
2766 if (dss_has_feature(FEAT_PRELOAD))
2767 DUMPREG(i, DISPC_OVL_PRELOAD);
Archit Taneja5010be82011-08-05 19:06:00 +05302768 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002769
Archit Taneja5010be82011-08-05 19:06:00 +05302770#undef DISPC_REG
2771#undef DUMPREG
2772
2773#define DISPC_REG(plane, name, i) name(plane, i)
2774#define DUMPREG(plane, name, i) \
Archit Taneja4dd2da12011-08-05 19:06:01 +05302775 seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
2776 46 - strlen(#name) - strlen(p_names[plane]), " ", \
Archit Taneja5010be82011-08-05 19:06:00 +05302777 dispc_read_reg(DISPC_REG(plane, name, i)))
2778
Archit Taneja4dd2da12011-08-05 19:06:01 +05302779 /* Video pipeline coefficient registers */
Archit Taneja5010be82011-08-05 19:06:00 +05302780
Archit Taneja4dd2da12011-08-05 19:06:01 +05302781 /* start from OMAP_DSS_VIDEO1 */
2782 for (i = 1; i < dss_feat_get_num_ovls(); i++) {
2783 for (j = 0; j < 8; j++)
2784 DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
Archit Taneja5010be82011-08-05 19:06:00 +05302785
Archit Taneja4dd2da12011-08-05 19:06:01 +05302786 for (j = 0; j < 8; j++)
2787 DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
Archit Taneja5010be82011-08-05 19:06:00 +05302788
Archit Taneja4dd2da12011-08-05 19:06:01 +05302789 for (j = 0; j < 5; j++)
2790 DUMPREG(i, DISPC_OVL_CONV_COEF, j);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002791
Archit Taneja4dd2da12011-08-05 19:06:01 +05302792 if (dss_has_feature(FEAT_FIR_COEF_V)) {
2793 for (j = 0; j < 8; j++)
2794 DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
2795 }
Amber Jainab5ca072011-05-19 19:47:53 +05302796
Archit Taneja4dd2da12011-08-05 19:06:01 +05302797 if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
2798 for (j = 0; j < 8; j++)
2799 DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05302800
Archit Taneja4dd2da12011-08-05 19:06:01 +05302801 for (j = 0; j < 8; j++)
2802 DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);
Amber Jainab5ca072011-05-19 19:47:53 +05302803
Archit Taneja4dd2da12011-08-05 19:06:01 +05302804 for (j = 0; j < 8; j++)
2805 DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
2806 }
Tomi Valkeinen332e9d72011-05-27 14:22:16 +03002807 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002808
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002809 dispc_runtime_put();
Archit Taneja5010be82011-08-05 19:06:00 +05302810
2811#undef DISPC_REG
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002812#undef DUMPREG
2813}
2814
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002815static void _dispc_mgr_set_pol_freq(enum omap_channel channel, bool onoff,
2816 bool rf, bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi,
2817 u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002818{
2819 u32 l = 0;
2820
2821 DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
2822 onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);
2823
2824 l |= FLD_VAL(onoff, 17, 17);
2825 l |= FLD_VAL(rf, 16, 16);
2826 l |= FLD_VAL(ieo, 15, 15);
2827 l |= FLD_VAL(ipc, 14, 14);
2828 l |= FLD_VAL(ihs, 13, 13);
2829 l |= FLD_VAL(ivs, 12, 12);
2830 l |= FLD_VAL(acbi, 11, 8);
2831 l |= FLD_VAL(acb, 7, 0);
2832
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002833 dispc_write_reg(DISPC_POL_FREQ(channel), l);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002834}
2835
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002836void dispc_mgr_set_pol_freq(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002837 enum omap_panel_config config, u8 acbi, u8 acb)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002838{
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002839 _dispc_mgr_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002840 (config & OMAP_DSS_LCD_RF) != 0,
2841 (config & OMAP_DSS_LCD_IEO) != 0,
2842 (config & OMAP_DSS_LCD_IPC) != 0,
2843 (config & OMAP_DSS_LCD_IHS) != 0,
2844 (config & OMAP_DSS_LCD_IVS) != 0,
2845 acbi, acb);
2846}
2847
2848/* with fck as input clock rate, find dispc dividers that produce req_pck */
2849void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
2850 struct dispc_clock_info *cinfo)
2851{
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002852 u16 pcd_min, pcd_max;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002853 unsigned long best_pck;
2854 u16 best_ld, cur_ld;
2855 u16 best_pd, cur_pd;
2856
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002857 pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
2858 pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);
2859
2860 if (!is_tft)
2861 pcd_min = 3;
2862
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002863 best_pck = 0;
2864 best_ld = 0;
2865 best_pd = 0;
2866
2867 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
2868 unsigned long lck = fck / cur_ld;
2869
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002870 for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002871 unsigned long pck = lck / cur_pd;
2872 long old_delta = abs(best_pck - req_pck);
2873 long new_delta = abs(pck - req_pck);
2874
2875 if (best_pck == 0 || new_delta < old_delta) {
2876 best_pck = pck;
2877 best_ld = cur_ld;
2878 best_pd = cur_pd;
2879
2880 if (pck == req_pck)
2881 goto found;
2882 }
2883
2884 if (pck < req_pck)
2885 break;
2886 }
2887
2888 if (lck / pcd_min < req_pck)
2889 break;
2890 }
2891
2892found:
2893 cinfo->lck_div = best_ld;
2894 cinfo->pck_div = best_pd;
2895 cinfo->lck = fck / cinfo->lck_div;
2896 cinfo->pck = cinfo->lck / cinfo->pck_div;
2897}
2898
2899/* calculate clock rates using dividers in cinfo */
2900int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
2901 struct dispc_clock_info *cinfo)
2902{
2903 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
2904 return -EINVAL;
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +03002905 if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002906 return -EINVAL;
2907
2908 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
2909 cinfo->pck = cinfo->lck / cinfo->pck_div;
2910
2911 return 0;
2912}
2913
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002914int dispc_mgr_set_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002915 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002916{
2917 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
2918 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
2919
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002920 dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002921
2922 return 0;
2923}
2924
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03002925int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00002926 struct dispc_clock_info *cinfo)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002927{
2928 unsigned long fck;
2929
2930 fck = dispc_fclk_rate();
2931
Murthy, Raghuveerce7fa5e2011-03-03 09:27:59 -06002932 cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
2933 cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002934
2935 cinfo->lck = fck / cinfo->lck_div;
2936 cinfo->pck = cinfo->lck / cinfo->pck_div;
2937
2938 return 0;
2939}
2940
2941/* dispc.irq_lock has to be locked by the caller */
2942static void _omap_dispc_set_irqs(void)
2943{
2944 u32 mask;
2945 u32 old_mask;
2946 int i;
2947 struct omap_dispc_isr_data *isr_data;
2948
2949 mask = dispc.irq_error_mask;
2950
2951 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2952 isr_data = &dispc.registered_isr[i];
2953
2954 if (isr_data->isr == NULL)
2955 continue;
2956
2957 mask |= isr_data->mask;
2958 }
2959
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002960 old_mask = dispc_read_reg(DISPC_IRQENABLE);
2961 /* clear the irqstatus for newly enabled irqs */
2962 dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
2963
2964 dispc_write_reg(DISPC_IRQENABLE, mask);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002965}
2966
2967int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
2968{
2969 int i;
2970 int ret;
2971 unsigned long flags;
2972 struct omap_dispc_isr_data *isr_data;
2973
2974 if (isr == NULL)
2975 return -EINVAL;
2976
2977 spin_lock_irqsave(&dispc.irq_lock, flags);
2978
2979 /* check for duplicate entry */
2980 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2981 isr_data = &dispc.registered_isr[i];
2982 if (isr_data->isr == isr && isr_data->arg == arg &&
2983 isr_data->mask == mask) {
2984 ret = -EINVAL;
2985 goto err;
2986 }
2987 }
2988
2989 isr_data = NULL;
2990 ret = -EBUSY;
2991
2992 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2993 isr_data = &dispc.registered_isr[i];
2994
2995 if (isr_data->isr != NULL)
2996 continue;
2997
2998 isr_data->isr = isr;
2999 isr_data->arg = arg;
3000 isr_data->mask = mask;
3001 ret = 0;
3002
3003 break;
3004 }
3005
Tomi Valkeinenb9cb0982011-03-04 18:19:54 +02003006 if (ret)
3007 goto err;
3008
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003009 _omap_dispc_set_irqs();
3010
3011 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3012
3013 return 0;
3014err:
3015 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3016
3017 return ret;
3018}
3019EXPORT_SYMBOL(omap_dispc_register_isr);
3020
3021int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
3022{
3023 int i;
3024 unsigned long flags;
3025 int ret = -EINVAL;
3026 struct omap_dispc_isr_data *isr_data;
3027
3028 spin_lock_irqsave(&dispc.irq_lock, flags);
3029
3030 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3031 isr_data = &dispc.registered_isr[i];
3032 if (isr_data->isr != isr || isr_data->arg != arg ||
3033 isr_data->mask != mask)
3034 continue;
3035
3036 /* found the correct isr */
3037
3038 isr_data->isr = NULL;
3039 isr_data->arg = NULL;
3040 isr_data->mask = 0;
3041
3042 ret = 0;
3043 break;
3044 }
3045
3046 if (ret == 0)
3047 _omap_dispc_set_irqs();
3048
3049 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3050
3051 return ret;
3052}
3053EXPORT_SYMBOL(omap_dispc_unregister_isr);
3054
3055#ifdef DEBUG
3056static void print_irq_status(u32 status)
3057{
3058 if ((status & dispc.irq_error_mask) == 0)
3059 return;
3060
3061 printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
3062
3063#define PIS(x) \
3064 if (status & DISPC_IRQ_##x) \
3065 printk(#x " ");
3066 PIS(GFX_FIFO_UNDERFLOW);
3067 PIS(OCP_ERR);
3068 PIS(VID1_FIFO_UNDERFLOW);
3069 PIS(VID2_FIFO_UNDERFLOW);
Archit Tanejab8c095b2011-09-13 18:20:33 +05303070 if (dss_feat_get_num_ovls() > 3)
3071 PIS(VID3_FIFO_UNDERFLOW);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003072 PIS(SYNC_LOST);
3073 PIS(SYNC_LOST_DIGIT);
Sumit Semwal2a205f32010-12-02 11:27:12 +00003074 if (dss_has_feature(FEAT_MGR_LCD2))
3075 PIS(SYNC_LOST2);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003076#undef PIS
3077
3078 printk("\n");
3079}
3080#endif
3081
3082/* Called from dss.c. Note that we don't touch clocks here,
3083 * but we presume they are on because we got an IRQ. However,
3084 * an irq handler may turn the clocks off, so we may not have
3085 * clock later in the function. */
archit tanejaaffe3602011-02-23 08:41:03 +00003086static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003087{
3088 int i;
archit tanejaaffe3602011-02-23 08:41:03 +00003089 u32 irqstatus, irqenable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003090 u32 handledirqs = 0;
3091 u32 unhandled_errors;
3092 struct omap_dispc_isr_data *isr_data;
3093 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
3094
3095 spin_lock(&dispc.irq_lock);
3096
3097 irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
archit tanejaaffe3602011-02-23 08:41:03 +00003098 irqenable = dispc_read_reg(DISPC_IRQENABLE);
3099
3100 /* IRQ is not for us */
3101 if (!(irqstatus & irqenable)) {
3102 spin_unlock(&dispc.irq_lock);
3103 return IRQ_NONE;
3104 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003105
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003106#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3107 spin_lock(&dispc.irq_stats_lock);
3108 dispc.irq_stats.irq_count++;
3109 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
3110 spin_unlock(&dispc.irq_stats_lock);
3111#endif
3112
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003113#ifdef DEBUG
3114 if (dss_debug)
3115 print_irq_status(irqstatus);
3116#endif
3117 /* Ack the interrupt. Do it here before clocks are possibly turned
3118 * off */
3119 dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
3120 /* flush posted write */
3121 dispc_read_reg(DISPC_IRQSTATUS);
3122
3123 /* make a copy and unlock, so that isrs can unregister
3124 * themselves */
3125 memcpy(registered_isr, dispc.registered_isr,
3126 sizeof(registered_isr));
3127
3128 spin_unlock(&dispc.irq_lock);
3129
3130 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3131 isr_data = &registered_isr[i];
3132
3133 if (!isr_data->isr)
3134 continue;
3135
3136 if (isr_data->mask & irqstatus) {
3137 isr_data->isr(isr_data->arg, irqstatus);
3138 handledirqs |= isr_data->mask;
3139 }
3140 }
3141
3142 spin_lock(&dispc.irq_lock);
3143
3144 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
3145
3146 if (unhandled_errors) {
3147 dispc.error_irqs |= unhandled_errors;
3148
3149 dispc.irq_error_mask &= ~unhandled_errors;
3150 _omap_dispc_set_irqs();
3151
3152 schedule_work(&dispc.error_work);
3153 }
3154
3155 spin_unlock(&dispc.irq_lock);
archit tanejaaffe3602011-02-23 08:41:03 +00003156
3157 return IRQ_HANDLED;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003158}
3159
3160static void dispc_error_worker(struct work_struct *work)
3161{
3162 int i;
3163 u32 errors;
3164 unsigned long flags;
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003165 static const unsigned fifo_underflow_bits[] = {
3166 DISPC_IRQ_GFX_FIFO_UNDERFLOW,
3167 DISPC_IRQ_VID1_FIFO_UNDERFLOW,
3168 DISPC_IRQ_VID2_FIFO_UNDERFLOW,
Archit Tanejab8c095b2011-09-13 18:20:33 +05303169 DISPC_IRQ_VID3_FIFO_UNDERFLOW,
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003170 };
3171
3172 static const unsigned sync_lost_bits[] = {
3173 DISPC_IRQ_SYNC_LOST,
3174 DISPC_IRQ_SYNC_LOST_DIGIT,
3175 DISPC_IRQ_SYNC_LOST2,
3176 };
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003177
3178 spin_lock_irqsave(&dispc.irq_lock, flags);
3179 errors = dispc.error_irqs;
3180 dispc.error_irqs = 0;
3181 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3182
Dima Zavin13eae1f2011-06-27 10:31:05 -07003183 dispc_runtime_get();
3184
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003185 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3186 struct omap_overlay *ovl;
3187 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003188
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003189 ovl = omap_dss_get_overlay(i);
3190 bit = fifo_underflow_bits[i];
3191
3192 if (bit & errors) {
3193 DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
3194 ovl->name);
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003195 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003196 dispc_mgr_go(ovl->manager->id);
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003197 mdelay(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003198 }
3199 }
3200
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003201 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3202 struct omap_overlay_manager *mgr;
3203 unsigned bit;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003204
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003205 mgr = omap_dss_get_overlay_manager(i);
3206 bit = sync_lost_bits[i];
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003207
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003208 if (bit & errors) {
3209 struct omap_dss_device *dssdev = mgr->device;
3210 bool enable;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003211
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003212 DSSERR("SYNC_LOST on channel %s, restarting the output "
3213 "with video overlays disabled\n",
3214 mgr->name);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003215
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003216 enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
3217 dssdev->driver->disable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003218
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003219 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
3220 struct omap_overlay *ovl;
3221 ovl = omap_dss_get_overlay(i);
3222
Tomi Valkeinenfe3cc9d2011-08-15 11:51:50 +03003223 if (ovl->id != OMAP_DSS_GFX &&
3224 ovl->manager == mgr)
Tomi Valkeinenf0e5caa2011-08-16 13:25:00 +03003225 dispc_ovl_enable(ovl->id, false);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003226 }
3227
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03003228 dispc_mgr_go(mgr->id);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003229 mdelay(50);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003230
Sumit Semwal2a205f32010-12-02 11:27:12 +00003231 if (enable)
3232 dssdev->driver->enable(dssdev);
3233 }
3234 }
3235
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003236 if (errors & DISPC_IRQ_OCP_ERR) {
3237 DSSERR("OCP_ERR\n");
3238 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
3239 struct omap_overlay_manager *mgr;
3240 mgr = omap_dss_get_overlay_manager(i);
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03003241 mgr->device->driver->disable(mgr->device);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003242 }
3243 }
3244
3245 spin_lock_irqsave(&dispc.irq_lock, flags);
3246 dispc.irq_error_mask |= errors;
3247 _omap_dispc_set_irqs();
3248 spin_unlock_irqrestore(&dispc.irq_lock, flags);
Dima Zavin13eae1f2011-06-27 10:31:05 -07003249
3250 dispc_runtime_put();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003251}
3252
3253int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
3254{
3255 void dispc_irq_wait_handler(void *data, u32 mask)
3256 {
3257 complete((struct completion *)data);
3258 }
3259
3260 int r;
3261 DECLARE_COMPLETION_ONSTACK(completion);
3262
3263 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3264 irqmask);
3265
3266 if (r)
3267 return r;
3268
3269 timeout = wait_for_completion_timeout(&completion, timeout);
3270
3271 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3272
3273 if (timeout == 0)
3274 return -ETIMEDOUT;
3275
3276 if (timeout == -ERESTARTSYS)
3277 return -ERESTARTSYS;
3278
3279 return 0;
3280}
3281
3282int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
3283 unsigned long timeout)
3284{
3285 void dispc_irq_wait_handler(void *data, u32 mask)
3286 {
3287 complete((struct completion *)data);
3288 }
3289
3290 int r;
3291 DECLARE_COMPLETION_ONSTACK(completion);
3292
3293 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3294 irqmask);
3295
3296 if (r)
3297 return r;
3298
3299 timeout = wait_for_completion_interruptible_timeout(&completion,
3300 timeout);
3301
3302 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3303
3304 if (timeout == 0)
3305 return -ETIMEDOUT;
3306
3307 if (timeout == -ERESTARTSYS)
3308 return -ERESTARTSYS;
3309
3310 return 0;
3311}
3312
3313#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
3314void dispc_fake_vsync_irq(void)
3315{
3316 u32 irqstatus = DISPC_IRQ_VSYNC;
3317 int i;
3318
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003319 WARN_ON(!in_interrupt());
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003320
3321 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3322 struct omap_dispc_isr_data *isr_data;
3323 isr_data = &dispc.registered_isr[i];
3324
3325 if (!isr_data->isr)
3326 continue;
3327
3328 if (isr_data->mask & irqstatus)
3329 isr_data->isr(isr_data->arg, irqstatus);
3330 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003331}
3332#endif
3333
3334static void _omap_dispc_initialize_irq(void)
3335{
3336 unsigned long flags;
3337
3338 spin_lock_irqsave(&dispc.irq_lock, flags);
3339
3340 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
3341
3342 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
Sumit Semwal2a205f32010-12-02 11:27:12 +00003343 if (dss_has_feature(FEAT_MGR_LCD2))
3344 dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
Archit Tanejab8c095b2011-09-13 18:20:33 +05303345 if (dss_feat_get_num_ovls() > 3)
3346 dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003347
3348 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
3349 * so clear it */
3350 dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
3351
3352 _omap_dispc_set_irqs();
3353
3354 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3355}
3356
3357void dispc_enable_sidle(void)
3358{
3359 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3360}
3361
3362void dispc_disable_sidle(void)
3363{
3364 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3365}
3366
3367static void _omap_dispc_initial_config(void)
3368{
3369 u32 l;
3370
Murthy, Raghuveer0cf35df2011-03-03 09:28:00 -06003371 /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
3372 if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
3373 l = dispc_read_reg(DISPC_DIVISOR);
3374 /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
3375 l = FLD_MOD(l, 1, 0, 0);
3376 l = FLD_MOD(l, 1, 23, 16);
3377 dispc_write_reg(DISPC_DIVISOR, l);
3378 }
3379
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003380 /* FUNCGATED */
Archit Taneja6ced40b2010-12-02 11:27:13 +00003381 if (dss_has_feature(FEAT_FUNCGATED))
3382 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003383
3384 /* L3 firewall setting: enable access to OCM RAM */
3385 /* XXX this should be somewhere in plat-omap */
3386 if (cpu_is_omap24xx())
3387 __raw_writel(0x402000b0, OMAP2_L3_IO_ADDRESS(0x680050a0));
3388
3389 _dispc_setup_color_conv_coef();
3390
3391 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3392
3393 dispc_read_plane_fifo_sizes();
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03003394
3395 dispc_configure_burst_sizes();
Archit Taneja54128702011-09-08 11:29:17 +05303396
3397 dispc_ovl_enable_zorder_planes();
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003398}
3399
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003400/* DISPC HW IP initialisation */
3401static int omap_dispchw_probe(struct platform_device *pdev)
3402{
3403 u32 rev;
archit tanejaaffe3602011-02-23 08:41:03 +00003404 int r = 0;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003405 struct resource *dispc_mem;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003406 struct clk *clk;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003407
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003408 dispc.pdev = pdev;
3409
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003410 clk = clk_get(&pdev->dev, "fck");
3411 if (IS_ERR(clk)) {
3412 DSSERR("can't get fck\n");
3413 r = PTR_ERR(clk);
3414 goto err_get_clk;
3415 }
3416
3417 dispc.dss_clk = clk;
3418
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003419 spin_lock_init(&dispc.irq_lock);
3420
3421#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3422 spin_lock_init(&dispc.irq_stats_lock);
3423 dispc.irq_stats.last_reset = jiffies;
3424#endif
3425
3426 INIT_WORK(&dispc.error_work, dispc_error_worker);
3427
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003428 dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
3429 if (!dispc_mem) {
3430 DSSERR("can't get IORESOURCE_MEM DISPC\n");
archit tanejaaffe3602011-02-23 08:41:03 +00003431 r = -EINVAL;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003432 goto err_ioremap;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00003433 }
3434 dispc.base = ioremap(dispc_mem->start, resource_size(dispc_mem));
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003435 if (!dispc.base) {
3436 DSSERR("can't ioremap DISPC\n");
archit tanejaaffe3602011-02-23 08:41:03 +00003437 r = -ENOMEM;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003438 goto err_ioremap;
archit tanejaaffe3602011-02-23 08:41:03 +00003439 }
3440 dispc.irq = platform_get_irq(dispc.pdev, 0);
3441 if (dispc.irq < 0) {
3442 DSSERR("platform_get_irq failed\n");
3443 r = -ENODEV;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003444 goto err_irq;
archit tanejaaffe3602011-02-23 08:41:03 +00003445 }
3446
3447 r = request_irq(dispc.irq, omap_dispc_irq_handler, IRQF_SHARED,
3448 "OMAP DISPC", dispc.pdev);
3449 if (r < 0) {
3450 DSSERR("request_irq failed\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003451 goto err_irq;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003452 }
3453
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003454 pm_runtime_enable(&pdev->dev);
3455
3456 r = dispc_runtime_get();
3457 if (r)
3458 goto err_runtime_get;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003459
3460 _omap_dispc_initial_config();
3461
3462 _omap_dispc_initialize_irq();
3463
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003464 rev = dispc_read_reg(DISPC_REVISION);
Sumit Semwala06b62f2011-01-24 06:22:03 +00003465 dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003466 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3467
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003468 dispc_runtime_put();
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003469
3470 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003471
3472err_runtime_get:
3473 pm_runtime_disable(&pdev->dev);
3474 free_irq(dispc.irq, dispc.pdev);
3475err_irq:
archit tanejaaffe3602011-02-23 08:41:03 +00003476 iounmap(dispc.base);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003477err_ioremap:
3478 clk_put(dispc.dss_clk);
3479err_get_clk:
archit tanejaaffe3602011-02-23 08:41:03 +00003480 return r;
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003481}
3482
3483static int omap_dispchw_remove(struct platform_device *pdev)
3484{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003485 pm_runtime_disable(&pdev->dev);
3486
3487 clk_put(dispc.dss_clk);
3488
archit tanejaaffe3602011-02-23 08:41:03 +00003489 free_irq(dispc.irq, dispc.pdev);
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003490 iounmap(dispc.base);
3491 return 0;
3492}
3493
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003494static int dispc_runtime_suspend(struct device *dev)
3495{
3496 dispc_save_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003497 dss_runtime_put();
3498
3499 return 0;
3500}
3501
3502static int dispc_runtime_resume(struct device *dev)
3503{
3504 int r;
3505
3506 r = dss_runtime_get();
3507 if (r < 0)
3508 return r;
3509
Tomi Valkeinen49ea86f2011-06-01 15:54:06 +03003510 dispc_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003511
3512 return 0;
3513}
3514
3515static const struct dev_pm_ops dispc_pm_ops = {
3516 .runtime_suspend = dispc_runtime_suspend,
3517 .runtime_resume = dispc_runtime_resume,
3518};
3519
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003520static struct platform_driver omap_dispchw_driver = {
3521 .probe = omap_dispchw_probe,
3522 .remove = omap_dispchw_remove,
3523 .driver = {
3524 .name = "omapdss_dispc",
3525 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03003526 .pm = &dispc_pm_ops,
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +00003527 },
3528};
3529
3530int dispc_init_platform_driver(void)
3531{
3532 return platform_driver_register(&omap_dispchw_driver);
3533}
3534
3535void dispc_uninit_platform_driver(void)
3536{
3537 return platform_driver_unregister(&omap_dispchw_driver);
3538}