blob: cab2deb8d20b2b077ec9efb57b868c2a6566465c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
3 * {mikejc|engebret}@us.ibm.com
4 *
5 * Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
6 *
7 * SMP scalability work:
8 * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
9 *
10 * Module name: htab.c
11 *
12 * Description:
13 * PowerPC Hashed Page Table functions
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
21#undef DEBUG
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110022#undef DEBUG_LOW
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/spinlock.h>
25#include <linux/errno.h>
26#include <linux/sched.h>
27#include <linux/proc_fs.h>
28#include <linux/stat.h>
29#include <linux/sysctl.h>
Paul Gortmaker66b15db2011-05-27 10:46:24 -040030#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <linux/ctype.h>
32#include <linux/cache.h>
33#include <linux/init.h>
34#include <linux/signal.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100035#include <linux/memblock.h>
Li Zhongba12eed2013-05-13 16:16:41 +000036#include <linux/context_tracking.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/processor.h>
39#include <asm/pgtable.h>
40#include <asm/mmu.h>
41#include <asm/mmu_context.h>
42#include <asm/page.h>
43#include <asm/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/uaccess.h>
45#include <asm/machdep.h>
David S. Millerd9b2b2a2008-02-13 16:56:49 -080046#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/tlbflush.h>
48#include <asm/io.h>
49#include <asm/eeh.h>
50#include <asm/tlb.h>
51#include <asm/cacheflush.h>
52#include <asm/cputable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#include <asm/sections.h>
Ian Munsiebe3ebfe2014-10-08 19:54:52 +110054#include <asm/copro.h>
will schmidtaa39be02007-10-30 06:24:19 +110055#include <asm/udbg.h>
Anton Blanchardb68a70c2011-04-04 23:56:18 +000056#include <asm/code-patching.h>
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +000057#include <asm/fadump.h>
Stephen Rothwellf5339272012-03-15 18:18:00 +000058#include <asm/firmware.h>
Michael Neulingbc2a9402013-02-13 16:21:40 +000059#include <asm/tm.h>
Aneesh Kumar K.Vcfcb3d82015-04-14 13:05:57 +053060#include <asm/trace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
62#ifdef DEBUG
63#define DBG(fmt...) udbg_printf(fmt)
64#else
65#define DBG(fmt...)
66#endif
67
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110068#ifdef DEBUG_LOW
69#define DBG_LOW(fmt...) udbg_printf(fmt)
70#else
71#define DBG_LOW(fmt...)
72#endif
73
74#define KB (1024)
75#define MB (1024*KB)
Jon Tollefson658013e2008-07-23 21:27:54 -070076#define GB (1024L*MB)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110077
Linus Torvalds1da177e2005-04-16 15:20:36 -070078/*
79 * Note: pte --> Linux PTE
80 * HPTE --> PowerPC Hashed Page Table Entry
81 *
82 * Execution context:
83 * htab_initialize is called with the MMU off (of course), but
84 * the kernel has been copied down to zero so it can directly
85 * reference global data. At this point it is very difficult
86 * to print debug info.
87 *
88 */
89
90#ifdef CONFIG_U3_DART
91extern unsigned long dart_tablebase;
92#endif /* CONFIG_U3_DART */
93
Paul Mackerras799d6042005-11-10 13:37:51 +110094static unsigned long _SDR1;
95struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
Anton Blancharde1802b02014-08-20 08:00:02 +100096EXPORT_SYMBOL_GPL(mmu_psize_defs);
Paul Mackerras799d6042005-11-10 13:37:51 +110097
David Gibson8e561e72007-06-13 14:52:56 +100098struct hash_pte *htab_address;
Michael Ellerman337a7122006-02-21 17:22:55 +110099unsigned long htab_size_bytes;
David Gibson96e28442005-07-13 01:11:42 -0700100unsigned long htab_hash_mask;
Alexander Graf4ab79aa2009-10-30 05:47:19 +0000101EXPORT_SYMBOL_GPL(htab_hash_mask);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100102int mmu_linear_psize = MMU_PAGE_4K;
Ian Munsie8ca7a822014-10-08 19:54:54 +1100103EXPORT_SYMBOL_GPL(mmu_linear_psize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100104int mmu_virtual_psize = MMU_PAGE_4K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000105int mmu_vmalloc_psize = MMU_PAGE_4K;
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000106#ifdef CONFIG_SPARSEMEM_VMEMMAP
107int mmu_vmemmap_psize = MMU_PAGE_4K;
108#endif
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000109int mmu_io_psize = MMU_PAGE_4K;
Paul Mackerras1189be62007-10-11 20:37:10 +1000110int mmu_kernel_ssize = MMU_SEGSIZE_256M;
Ian Munsie8ca7a822014-10-08 19:54:54 +1100111EXPORT_SYMBOL_GPL(mmu_kernel_ssize);
Paul Mackerras1189be62007-10-11 20:37:10 +1000112int mmu_highuser_ssize = MMU_SEGSIZE_256M;
Michael Neuling584f8b72007-12-06 17:24:48 +1100113u16 mmu_slb_size = 64;
Alexander Graf4ab79aa2009-10-30 05:47:19 +0000114EXPORT_SYMBOL_GPL(mmu_slb_size);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000115#ifdef CONFIG_PPC_64K_PAGES
116int mmu_ci_restrictions;
117#endif
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000118#ifdef CONFIG_DEBUG_PAGEALLOC
119static u8 *linear_map_hash_slots;
120static unsigned long linear_map_hash_count;
Michael Ellermaned166692007-04-18 11:50:09 +1000121static DEFINE_SPINLOCK(linear_map_hash_lock);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000122#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100124/* There are definitions of page sizes arrays to be used when none
125 * is provided by the firmware.
126 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100128/* Pre-POWER4 CPUs (4k pages only)
129 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000130static struct mmu_psize_def mmu_psize_defaults_old[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100131 [MMU_PAGE_4K] = {
132 .shift = 12,
133 .sllp = 0,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000134 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100135 .avpnm = 0,
136 .tlbiel = 0,
137 },
138};
139
140/* POWER4, GPUL, POWER5
141 *
142 * Support for 16Mb large pages
143 */
Michael Ellerman09de9ff2008-05-08 14:27:07 +1000144static struct mmu_psize_def mmu_psize_defaults_gp[] = {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100145 [MMU_PAGE_4K] = {
146 .shift = 12,
147 .sllp = 0,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000148 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100149 .avpnm = 0,
150 .tlbiel = 1,
151 },
152 [MMU_PAGE_16M] = {
153 .shift = 24,
154 .sllp = SLB_VSID_L,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000155 .penc = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
156 [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100157 .avpnm = 0x1UL,
158 .tlbiel = 0,
159 },
160};
161
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000162static unsigned long htab_convert_pte_flags(unsigned long pteflags)
163{
164 unsigned long rflags = pteflags & 0x1fa;
165
166 /* _PAGE_EXEC -> NOEXEC */
167 if ((pteflags & _PAGE_EXEC) == 0)
168 rflags |= HPTE_R_N;
169
170 /* PP bits. PAGE_USER is already PP bit 0x2, so we only
171 * need to add in 0x1 if it's a read-only user page
172 */
173 if ((pteflags & _PAGE_USER) && !((pteflags & _PAGE_RW) &&
174 (pteflags & _PAGE_DIRTY)))
175 rflags |= 1;
Aneesh Kumar K.Vc8c06f52013-11-18 14:58:10 +0530176 /*
177 * Always add "C" bit for perf. Memory coherence is always enabled
178 */
179 return rflags | HPTE_R_C | HPTE_R_M;
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000180}
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100181
182int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000183 unsigned long pstart, unsigned long prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000184 int psize, int ssize)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100186 unsigned long vaddr, paddr;
187 unsigned int step, shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100188 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100190 shift = mmu_psize_defs[psize].shift;
191 step = 1 << shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000193 prot = htab_convert_pte_flags(prot);
194
195 DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
196 vstart, vend, pstart, prot, psize, ssize);
197
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100198 for (vaddr = vstart, paddr = pstart; vaddr < vend;
199 vaddr += step, paddr += step) {
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000200 unsigned long hash, hpteg;
Paul Mackerras1189be62007-10-11 20:37:10 +1000201 unsigned long vsid = get_kernel_vsid(vaddr, ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000202 unsigned long vpn = hpt_vpn(vaddr, vsid, ssize);
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000203 unsigned long tprot = prot;
204
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +0000205 /*
206 * If we hit a bad address return error.
207 */
208 if (!vsid)
209 return -1;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000210 /* Make kernel text executable */
Paul Mackerras549e8152008-08-30 11:43:47 +1000211 if (overlaps_kernel_text(vaddr, vaddr + step))
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000212 tprot &= ~HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213
Alexander Grafb18db0b2014-04-29 12:17:26 +0200214 /* Make kvm guest trampolines executable */
215 if (overlaps_kvm_tmp(vaddr, vaddr + step))
216 tprot &= ~HPTE_R_N;
217
Mahesh Salgaonkar429d2e82014-01-31 00:31:04 +0530218 /*
219 * If relocatable, check if it overlaps interrupt vectors that
220 * are copied down to real 0. For relocatable kernel
221 * (e.g. kdump case) we copy interrupt vectors down to real
222 * address 0. Mark that region as executable. This is
223 * because on p8 system with relocation on exception feature
224 * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence
225 * in order to execute the interrupt handlers in virtual
226 * mode the vector region need to be marked as executable.
227 */
228 if ((PHYSICAL_START > MEMORY_START) &&
229 overlaps_interrupt_vector_text(vaddr, vaddr + step))
230 tprot &= ~HPTE_R_N;
231
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000232 hash = hpt_hash(vpn, shift, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);
234
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000235 BUG_ON(!ppc_md.hpte_insert);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +0000236 ret = ppc_md.hpte_insert(hpteg, vpn, paddr, tprot,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000237 HPTE_V_BOLTED, psize, psize, ssize);
Michael Ellermanc30a4df2006-06-23 18:16:39 +1000238
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100239 if (ret < 0)
240 break;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000241#ifdef CONFIG_DEBUG_PAGEALLOC
242 if ((paddr >> PAGE_SHIFT) < linear_map_hash_count)
243 linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
244#endif /* CONFIG_DEBUG_PAGEALLOC */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100246 return ret < 0 ? ret : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247}
248
Stephen Rothwellae86f002008-03-27 16:08:57 +1100249#ifdef CONFIG_MEMORY_HOTPLUG
Li Zhonged5694a2014-06-11 16:23:37 +0800250int htab_remove_mapping(unsigned long vstart, unsigned long vend,
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100251 int psize, int ssize)
252{
253 unsigned long vaddr;
254 unsigned int step, shift;
255
256 shift = mmu_psize_defs[psize].shift;
257 step = 1 << shift;
258
259 if (!ppc_md.hpte_removebolted) {
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100260 printk(KERN_WARNING "Platform doesn't implement "
261 "hpte_removebolted\n");
262 return -EINVAL;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100263 }
264
265 for (vaddr = vstart; vaddr < vend; vaddr += step)
266 ppc_md.hpte_removebolted(vaddr, psize, ssize);
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100267
268 return 0;
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100269}
Stephen Rothwellae86f002008-03-27 16:08:57 +1100270#endif /* CONFIG_MEMORY_HOTPLUG */
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100271
Paul Mackerras1189be62007-10-11 20:37:10 +1000272static int __init htab_dt_scan_seg_sizes(unsigned long node,
273 const char *uname, int depth,
274 void *data)
275{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500276 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
277 const __be32 *prop;
278 int size = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +1000279
280 /* We are scanning "cpu" nodes only */
281 if (type == NULL || strcmp(type, "cpu") != 0)
282 return 0;
283
Anton Blanchard12f04f22013-09-23 12:04:36 +1000284 prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size);
Paul Mackerras1189be62007-10-11 20:37:10 +1000285 if (prop == NULL)
286 return 0;
287 for (; size >= 4; size -= 4, ++prop) {
Anton Blanchard12f04f22013-09-23 12:04:36 +1000288 if (be32_to_cpu(prop[0]) == 40) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000289 DBG("1T segment support detected\n");
Matt Evans44ae3ab2011-04-06 19:48:50 +0000290 cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
Olof Johanssonf5534002007-10-12 16:44:55 +1000291 return 1;
Paul Mackerras1189be62007-10-11 20:37:10 +1000292 }
Paul Mackerras1189be62007-10-11 20:37:10 +1000293 }
Matt Evans44ae3ab2011-04-06 19:48:50 +0000294 cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
Paul Mackerras1189be62007-10-11 20:37:10 +1000295 return 0;
296}
297
298static void __init htab_init_seg_sizes(void)
299{
300 of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
301}
302
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000303static int __init get_idx_from_shift(unsigned int shift)
304{
305 int idx = -1;
306
307 switch (shift) {
308 case 0xc:
309 idx = MMU_PAGE_4K;
310 break;
311 case 0x10:
312 idx = MMU_PAGE_64K;
313 break;
314 case 0x14:
315 idx = MMU_PAGE_1M;
316 break;
317 case 0x18:
318 idx = MMU_PAGE_16M;
319 break;
320 case 0x22:
321 idx = MMU_PAGE_16G;
322 break;
323 }
324 return idx;
325}
326
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100327static int __init htab_dt_scan_page_sizes(unsigned long node,
328 const char *uname, int depth,
329 void *data)
330{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500331 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
332 const __be32 *prop;
333 int size = 0;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100334
335 /* We are scanning "cpu" nodes only */
336 if (type == NULL || strcmp(type, "cpu") != 0)
337 return 0;
338
Anton Blanchard12f04f22013-09-23 12:04:36 +1000339 prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size);
Michael Ellerman9e349922014-08-07 17:26:33 +1000340 if (!prop)
341 return 0;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100342
Michael Ellerman9e349922014-08-07 17:26:33 +1000343 pr_info("Page sizes from device-tree:\n");
344 size /= 4;
345 cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
346 while(size > 0) {
347 unsigned int base_shift = be32_to_cpu(prop[0]);
348 unsigned int slbenc = be32_to_cpu(prop[1]);
349 unsigned int lpnum = be32_to_cpu(prop[2]);
350 struct mmu_psize_def *def;
351 int idx, base_idx;
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000352
Michael Ellerman9e349922014-08-07 17:26:33 +1000353 size -= 3; prop += 3;
354 base_idx = get_idx_from_shift(base_shift);
355 if (base_idx < 0) {
356 /* skip the pte encoding also */
357 prop += lpnum * 2; size -= lpnum * 2;
358 continue;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100359 }
Michael Ellerman9e349922014-08-07 17:26:33 +1000360 def = &mmu_psize_defs[base_idx];
361 if (base_idx == MMU_PAGE_16M)
362 cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;
363
364 def->shift = base_shift;
365 if (base_shift <= 23)
366 def->avpnm = 0;
367 else
368 def->avpnm = (1 << (base_shift - 23)) - 1;
369 def->sllp = slbenc;
370 /*
371 * We don't know for sure what's up with tlbiel, so
372 * for now we only set it for 4K and 64K pages
373 */
374 if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
375 def->tlbiel = 1;
376 else
377 def->tlbiel = 0;
378
379 while (size > 0 && lpnum) {
380 unsigned int shift = be32_to_cpu(prop[0]);
381 int penc = be32_to_cpu(prop[1]);
382
383 prop += 2; size -= 2;
384 lpnum--;
385
386 idx = get_idx_from_shift(shift);
387 if (idx < 0)
388 continue;
389
390 if (penc == -1)
391 pr_err("Invalid penc for base_shift=%d "
392 "shift=%d\n", base_shift, shift);
393
394 def->penc[idx] = penc;
395 pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
396 " avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
397 base_shift, shift, def->sllp,
398 def->avpnm, def->tlbiel, def->penc[idx]);
399 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100400 }
Michael Ellerman9e349922014-08-07 17:26:33 +1000401
402 return 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100403}
404
Tony Breedse16a9c02008-07-31 13:51:42 +1000405#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700406/* Scan for 16G memory blocks that have been set aside for huge pages
407 * and reserve those blocks for 16G huge pages.
408 */
409static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
410 const char *uname, int depth,
411 void *data) {
Rob Herring9d0c4df2014-04-01 23:49:03 -0500412 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
413 const __be64 *addr_prop;
414 const __be32 *page_count_prop;
Jon Tollefson658013e2008-07-23 21:27:54 -0700415 unsigned int expected_pages;
416 long unsigned int phys_addr;
417 long unsigned int block_size;
418
419 /* We are scanning "memory" nodes only */
420 if (type == NULL || strcmp(type, "memory") != 0)
421 return 0;
422
423 /* This property is the log base 2 of the number of virtual pages that
424 * will represent this memory block. */
425 page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
426 if (page_count_prop == NULL)
427 return 0;
Anton Blanchard12f04f22013-09-23 12:04:36 +1000428 expected_pages = (1 << be32_to_cpu(page_count_prop[0]));
Jon Tollefson658013e2008-07-23 21:27:54 -0700429 addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
430 if (addr_prop == NULL)
431 return 0;
Anton Blanchard12f04f22013-09-23 12:04:36 +1000432 phys_addr = be64_to_cpu(addr_prop[0]);
433 block_size = be64_to_cpu(addr_prop[1]);
Jon Tollefson658013e2008-07-23 21:27:54 -0700434 if (block_size != (16 * GB))
435 return 0;
436 printk(KERN_INFO "Huge page(16GB) memory: "
437 "addr = 0x%lX size = 0x%lX pages = %d\n",
438 phys_addr, block_size, expected_pages);
Yinghai Lu95f72d12010-07-12 14:36:09 +1000439 if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
440 memblock_reserve(phys_addr, block_size * expected_pages);
Jon Tollefson4792adb2008-10-21 15:27:36 +0000441 add_gpage(phys_addr, block_size, expected_pages);
442 }
Jon Tollefson658013e2008-07-23 21:27:54 -0700443 return 0;
444}
Tony Breedse16a9c02008-07-31 13:51:42 +1000445#endif /* CONFIG_HUGETLB_PAGE */
Jon Tollefson658013e2008-07-23 21:27:54 -0700446
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000447static void mmu_psize_set_default_penc(void)
448{
449 int bpsize, apsize;
450 for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
451 for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
452 mmu_psize_defs[bpsize].penc[apsize] = -1;
453}
454
Alexander Graf9048e642014-04-01 15:46:05 +0200455#ifdef CONFIG_PPC_64K_PAGES
456
457static bool might_have_hea(void)
458{
459 /*
460 * The HEA ethernet adapter requires awareness of the
461 * GX bus. Without that awareness we can easily assume
462 * we will never see an HEA ethernet device.
463 */
464#ifdef CONFIG_IBMEBUS
465 return !cpu_has_feature(CPU_FTR_ARCH_207S);
466#else
467 return false;
468#endif
469}
470
471#endif /* #ifdef CONFIG_PPC_64K_PAGES */
472
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100473static void __init htab_init_page_sizes(void)
474{
475 int rc;
476
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +0000477 /* se the invalid penc to -1 */
478 mmu_psize_set_default_penc();
479
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100480 /* Default to 4K pages only */
481 memcpy(mmu_psize_defs, mmu_psize_defaults_old,
482 sizeof(mmu_psize_defaults_old));
483
484 /*
485 * Try to find the available page sizes in the device-tree
486 */
487 rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
488 if (rc != 0) /* Found */
489 goto found;
490
491 /*
492 * Not in the device-tree, let's fallback on known size
493 * list for 16M capable GP & GR
494 */
Matt Evans44ae3ab2011-04-06 19:48:50 +0000495 if (mmu_has_feature(MMU_FTR_16M_PAGE))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100496 memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
497 sizeof(mmu_psize_defaults_gp));
498 found:
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000499#ifndef CONFIG_DEBUG_PAGEALLOC
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100500 /*
501 * Pick a size for the linear mapping. Currently, we only support
502 * 16M, 1M and 4K which is the default
503 */
504 if (mmu_psize_defs[MMU_PAGE_16M].shift)
505 mmu_linear_psize = MMU_PAGE_16M;
506 else if (mmu_psize_defs[MMU_PAGE_1M].shift)
507 mmu_linear_psize = MMU_PAGE_1M;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000508#endif /* CONFIG_DEBUG_PAGEALLOC */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100509
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000510#ifdef CONFIG_PPC_64K_PAGES
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100511 /*
512 * Pick a size for the ordinary pages. Default is 4K, we support
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000513 * 64K for user mappings and vmalloc if supported by the processor.
514 * We only use 64k for ioremap if the processor
515 * (and firmware) support cache-inhibited large pages.
516 * If not, we use 4k and set mmu_ci_restrictions so that
517 * hash_page knows to switch processes that use cache-inhibited
518 * mappings to 4k pages.
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100519 */
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000520 if (mmu_psize_defs[MMU_PAGE_64K].shift) {
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100521 mmu_virtual_psize = MMU_PAGE_64K;
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000522 mmu_vmalloc_psize = MMU_PAGE_64K;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000523 if (mmu_linear_psize == MMU_PAGE_4K)
524 mmu_linear_psize = MMU_PAGE_64K;
Matt Evans44ae3ab2011-04-06 19:48:50 +0000525 if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100526 /*
Alexander Graf9048e642014-04-01 15:46:05 +0200527 * When running on pSeries using 64k pages for ioremap
528 * would stop us accessing the HEA ethernet. So if we
529 * have the chance of ever seeing one, stay at 4k.
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100530 */
Alexander Graf9048e642014-04-01 15:46:05 +0200531 if (!might_have_hea() || !machine_is(pseries))
Paul Mackerrascfe666b2008-03-24 17:41:22 +1100532 mmu_io_psize = MMU_PAGE_64K;
533 } else
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000534 mmu_ci_restrictions = 1;
535 }
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000536#endif /* CONFIG_PPC_64K_PAGES */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100537
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000538#ifdef CONFIG_SPARSEMEM_VMEMMAP
539 /* We try to use 16M pages for vmemmap if that is supported
540 * and we have at least 1G of RAM at boot
541 */
542 if (mmu_psize_defs[MMU_PAGE_16M].shift &&
Yinghai Lu95f72d12010-07-12 14:36:09 +1000543 memblock_phys_mem_size() >= 0x40000000)
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000544 mmu_vmemmap_psize = MMU_PAGE_16M;
545 else if (mmu_psize_defs[MMU_PAGE_64K].shift)
546 mmu_vmemmap_psize = MMU_PAGE_64K;
547 else
548 mmu_vmemmap_psize = MMU_PAGE_4K;
549#endif /* CONFIG_SPARSEMEM_VMEMMAP */
550
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000551 printk(KERN_DEBUG "Page orders: linear mapping = %d, "
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000552 "virtual = %d, io = %d"
553#ifdef CONFIG_SPARSEMEM_VMEMMAP
554 ", vmemmap = %d"
555#endif
556 "\n",
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100557 mmu_psize_defs[mmu_linear_psize].shift,
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000558 mmu_psize_defs[mmu_virtual_psize].shift,
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000559 mmu_psize_defs[mmu_io_psize].shift
560#ifdef CONFIG_SPARSEMEM_VMEMMAP
561 ,mmu_psize_defs[mmu_vmemmap_psize].shift
562#endif
563 );
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100564
565#ifdef CONFIG_HUGETLB_PAGE
Jon Tollefson658013e2008-07-23 21:27:54 -0700566 /* Reserve 16G huge page memory sections for huge pages */
567 of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100568#endif /* CONFIG_HUGETLB_PAGE */
569}
570
571static int __init htab_dt_scan_pftsize(unsigned long node,
572 const char *uname, int depth,
573 void *data)
574{
Rob Herring9d0c4df2014-04-01 23:49:03 -0500575 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
576 const __be32 *prop;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100577
578 /* We are scanning "cpu" nodes only */
579 if (type == NULL || strcmp(type, "cpu") != 0)
580 return 0;
581
Anton Blanchard12f04f22013-09-23 12:04:36 +1000582 prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100583 if (prop != NULL) {
584 /* pft_size[0] is the NUMA CEC cookie */
Anton Blanchard12f04f22013-09-23 12:04:36 +1000585 ppc64_pft_size = be32_to_cpu(prop[1]);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100586 return 1;
587 }
588 return 0;
589}
590
591static unsigned long __init htab_get_table_size(void)
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000592{
Anton Blanchard13870b62009-02-13 11:57:30 +0000593 unsigned long mem_size, rnd_mem_size, pteg_count, psize;
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000594
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100595 /* If hash size isn't already provided by the platform, we try to
Adrian Bunk943ffb52006-01-10 00:10:13 +0100596 * retrieve it from the device-tree. If it's not there neither, we
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100597 * calculate it now based on the total RAM size
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000598 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100599 if (ppc64_pft_size == 0)
600 of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000601 if (ppc64_pft_size)
602 return 1UL << ppc64_pft_size;
603
604 /* round mem_size up to next power of 2 */
Yinghai Lu95f72d12010-07-12 14:36:09 +1000605 mem_size = memblock_phys_mem_size();
Paul Mackerras799d6042005-11-10 13:37:51 +1100606 rnd_mem_size = 1UL << __ilog2(mem_size);
607 if (rnd_mem_size < mem_size)
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000608 rnd_mem_size <<= 1;
609
610 /* # pages / 2 */
Anton Blanchard13870b62009-02-13 11:57:30 +0000611 psize = mmu_psize_defs[mmu_virtual_psize].shift;
612 pteg_count = max(rnd_mem_size >> (psize + 1), 1UL << 11);
Paul Mackerras3eac8c62005-10-12 16:58:53 +1000613
614 return pteg_count << 7;
615}
616
Mike Kravetz54b79242005-11-07 16:25:48 -0800617#ifdef CONFIG_MEMORY_HOTPLUG
Anton Blancharda1194092011-08-10 20:44:24 +0000618int create_section_mapping(unsigned long start, unsigned long end)
Mike Kravetz54b79242005-11-07 16:25:48 -0800619{
Anton Blancharda1194092011-08-10 20:44:24 +0000620 return htab_bolt_mapping(start, end, __pa(start),
David Gibsonf5ea64d2008-10-12 17:54:24 +0000621 pgprot_val(PAGE_KERNEL), mmu_linear_psize,
Anton Blancharda1194092011-08-10 20:44:24 +0000622 mmu_kernel_ssize);
Mike Kravetz54b79242005-11-07 16:25:48 -0800623}
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100624
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100625int remove_section_mapping(unsigned long start, unsigned long end)
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100626{
Badari Pulavarty52db9b42008-03-28 11:37:21 +1100627 return htab_remove_mapping(start, end, mmu_linear_psize,
628 mmu_kernel_ssize);
Badari Pulavartyf8c88032008-01-29 09:19:24 +1100629}
Mike Kravetz54b79242005-11-07 16:25:48 -0800630#endif /* CONFIG_MEMORY_HOTPLUG */
631
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000632static void __init htab_initialize(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633{
Michael Ellerman337a7122006-02-21 17:22:55 +1100634 unsigned long table;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 unsigned long pteg_count;
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000636 unsigned long prot;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100637 unsigned long base = 0, size = 0, limit;
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000638 struct memblock_region *reg;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100639
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 DBG(" -> htab_initialize()\n");
641
Paul Mackerras1189be62007-10-11 20:37:10 +1000642 /* Initialize segment sizes */
643 htab_init_seg_sizes();
644
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100645 /* Initialize page sizes */
646 htab_init_page_sizes();
647
Matt Evans44ae3ab2011-04-06 19:48:50 +0000648 if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
Paul Mackerras1189be62007-10-11 20:37:10 +1000649 mmu_kernel_ssize = MMU_SEGSIZE_1T;
650 mmu_highuser_ssize = MMU_SEGSIZE_1T;
651 printk(KERN_INFO "Using 1TB segments\n");
652 }
653
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 /*
655 * Calculate the required size of the htab. We want the number of
656 * PTEGs to equal one half the number of real pages.
657 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100658 htab_size_bytes = htab_get_table_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 pteg_count = htab_size_bytes >> 7;
660
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 htab_hash_mask = pteg_count - 1;
662
Michael Ellerman57cfb812006-03-21 20:45:59 +1100663 if (firmware_has_feature(FW_FEATURE_LPAR)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 /* Using a hypervisor which owns the htab */
665 htab_address = NULL;
666 _SDR1 = 0;
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +0000667#ifdef CONFIG_FA_DUMP
668 /*
669 * If firmware assisted dump is active firmware preserves
670 * the contents of htab along with entire partition memory.
671 * Clear the htab if firmware assisted dump is active so
672 * that we dont end up using old mappings.
673 */
674 if (is_fadump_active() && ppc_md.hpte_clear_all)
675 ppc_md.hpte_clear_all();
676#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 } else {
678 /* Find storage for the HPT. Must be contiguous in
Michael Ellerman41d824b2008-01-30 01:13:59 +1100679 * the absolute address space. On cell we want it to be
Michael Ellerman31bf1112008-03-12 18:03:24 +1100680 * in the first 2 Gig so we can use it for IOMMU hacks.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 */
Michael Ellerman41d824b2008-01-30 01:13:59 +1100682 if (machine_is(cell))
Michael Ellerman31bf1112008-03-12 18:03:24 +1100683 limit = 0x80000000;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100684 else
Benjamin Herrenschmidt27f574c2010-07-06 15:39:00 -0700685 limit = MEMBLOCK_ALLOC_ANYWHERE;
Michael Ellerman41d824b2008-01-30 01:13:59 +1100686
Yinghai Lu95f72d12010-07-12 14:36:09 +1000687 table = memblock_alloc_base(htab_size_bytes, htab_size_bytes, limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688
689 DBG("Hash table allocated at %lx, size: %lx\n", table,
690 htab_size_bytes);
691
Michael Ellerman70267a72012-07-25 21:19:50 +0000692 htab_address = __va(table);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693
694 /* htab absolute addr + encoded htabsize */
695 _SDR1 = table + __ilog2(pteg_count) - 11;
696
697 /* Initialize the HPT with no entries */
698 memset((void *)table, 0, htab_size_bytes);
Paul Mackerras799d6042005-11-10 13:37:51 +1100699
700 /* Set SDR1 */
701 mtspr(SPRN_SDR1, _SDR1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 }
703
David Gibsonf5ea64d2008-10-12 17:54:24 +0000704 prot = pgprot_val(PAGE_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000706#ifdef CONFIG_DEBUG_PAGEALLOC
Yinghai Lu95f72d12010-07-12 14:36:09 +1000707 linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
708 linear_map_hash_slots = __va(memblock_alloc_base(linear_map_hash_count,
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -0700709 1, ppc64_rma_size));
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +1000710 memset(linear_map_hash_slots, 0, linear_map_hash_count);
711#endif /* CONFIG_DEBUG_PAGEALLOC */
712
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 /* On U3 based machines, we need to reserve the DART area and
714 * _NOT_ map it to avoid cache paradoxes as it's remapped non
715 * cacheable later on
716 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717
718 /* create bolted the linear mapping in the hash table */
Benjamin Herrenschmidt28be7072010-08-04 13:43:53 +1000719 for_each_memblock(memory, reg) {
720 base = (unsigned long)__va(reg->base);
721 size = reg->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722
Sachin P. Sant5c339912009-12-13 21:15:12 +0000723 DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000724 base, size, prot);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725
726#ifdef CONFIG_U3_DART
727 /* Do not map the DART space. Fortunately, it will be aligned
Yinghai Lu95f72d12010-07-12 14:36:09 +1000728 * in such a way that it will not cross two memblock regions and
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100729 * will fit within a single 16Mb page.
730 * The DART space is assumed to be a full 16Mb region even if
731 * we only use 2Mb of that space. We will use more of it later
732 * for AGP GART. We have to use a full 16Mb large page.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 */
734 DBG("DART base: %lx\n", dart_tablebase);
735
736 if (dart_tablebase != 0 && dart_tablebase >= base
737 && dart_tablebase < (base + size)) {
Michael Ellermancaf80e52006-03-21 20:45:51 +1100738 unsigned long dart_table_end = dart_tablebase + 16 * MB;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 if (base != dart_tablebase)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100740 BUG_ON(htab_bolt_mapping(base, dart_tablebase,
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000741 __pa(base), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000742 mmu_linear_psize,
743 mmu_kernel_ssize));
Michael Ellermancaf80e52006-03-21 20:45:51 +1100744 if ((base + size) > dart_table_end)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100745 BUG_ON(htab_bolt_mapping(dart_tablebase+16*MB,
Michael Ellermancaf80e52006-03-21 20:45:51 +1100746 base + size,
747 __pa(dart_table_end),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000748 prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000749 mmu_linear_psize,
750 mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 continue;
752 }
753#endif /* CONFIG_U3_DART */
Michael Ellermancaf80e52006-03-21 20:45:51 +1100754 BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
Paul Mackerras9e88ba42008-08-30 11:26:27 +1000755 prot, mmu_linear_psize, mmu_kernel_ssize));
Benjamin Herrenschmidte63075a2010-07-06 15:39:01 -0700756 }
757 memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758
759 /*
760 * If we have a memory_limit and we've allocated TCEs then we need to
761 * explicitly map the TCE area at the top of RAM. We also cope with the
762 * case that the TCEs start below memory_limit.
763 * tce_alloc_start/end are 16MB aligned so the mapping should work
764 * for either 4K or 16MB pages.
765 */
766 if (tce_alloc_start) {
Michael Ellermanb5666f72005-12-05 10:24:33 -0600767 tce_alloc_start = (unsigned long)__va(tce_alloc_start);
768 tce_alloc_end = (unsigned long)__va(tce_alloc_end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769
770 if (base + size >= tce_alloc_start)
771 tce_alloc_start = base + size + 1;
772
Michael Ellermancaf80e52006-03-21 20:45:51 +1100773 BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
Benjamin Herrenschmidtbc033b62008-08-05 16:19:56 +1000774 __pa(tce_alloc_start), prot,
Paul Mackerras1189be62007-10-11 20:37:10 +1000775 mmu_linear_psize, mmu_kernel_ssize));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 }
777
Michael Ellerman7d0daae2006-06-23 18:16:38 +1000778
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 DBG(" <- htab_initialize()\n");
780}
781#undef KB
782#undef MB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000784void __init early_init_mmu(void)
Paul Mackerras799d6042005-11-10 13:37:51 +1100785{
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000786 /* Initialize the MMU Hash table and create the linear mapping
Michael Ellerman376af592014-07-10 12:29:19 +1000787 * of memory. Has to be done before SLB initialization as this is
788 * currently where the page size encoding is obtained.
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000789 */
790 htab_initialize();
791
Michael Ellerman376af592014-07-10 12:29:19 +1000792 /* Initialize SLB management */
Michael Ellerman13b3d132014-07-10 12:29:20 +1000793 slb_initialize();
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000794}
795
796#ifdef CONFIG_SMP
Paul Gortmaker061d19f2013-06-24 15:30:09 -0400797void early_init_mmu_secondary(void)
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000798{
799 /* Initialize hash table for that CPU */
Michael Ellerman57cfb812006-03-21 20:45:59 +1100800 if (!firmware_has_feature(FW_FEATURE_LPAR))
Paul Mackerras799d6042005-11-10 13:37:51 +1100801 mtspr(SPRN_SDR1, _SDR1);
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000802
Michael Ellerman376af592014-07-10 12:29:19 +1000803 /* Initialize SLB */
Michael Ellerman13b3d132014-07-10 12:29:20 +1000804 slb_initialize();
Paul Mackerras799d6042005-11-10 13:37:51 +1100805}
Benjamin Herrenschmidt757c74d2009-03-19 19:34:16 +0000806#endif /* CONFIG_SMP */
Paul Mackerras799d6042005-11-10 13:37:51 +1100807
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808/*
809 * Called by asm hashtable.S for doing lazy icache flush
810 */
811unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
812{
813 struct page *page;
814
Benjamin Herrenschmidt76c8e252005-11-08 11:21:05 +1100815 if (!pfn_valid(pte_pfn(pte)))
816 return pp;
817
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 page = pte_page(pte);
819
820 /* page is dirty */
821 if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
822 if (trap == 0x400) {
David Gibson0895ecd2009-10-26 19:24:31 +0000823 flush_dcache_icache_page(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 set_bit(PG_arch_1, &page->flags);
825 } else
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100826 pp |= HPTE_R_N;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 }
828 return pp;
829}
830
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000831#ifdef CONFIG_PPC_MM_SLICES
Anton Blancharde51df2c2014-08-20 08:55:18 +1000832static unsigned int get_paca_psize(unsigned long addr)
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000833{
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000834 u64 lpsizes;
835 unsigned char *hpsizes;
836 unsigned long index, mask_index;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000837
838 if (addr < SLICE_LOW_TOP) {
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000839 lpsizes = get_paca()->context.low_slices_psize;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000840 index = GET_LOW_SLICE_INDEX(addr);
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000841 return (lpsizes >> (index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000842 }
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000843 hpsizes = get_paca()->context.high_slices_psize;
844 index = GET_HIGH_SLICE_INDEX(addr);
845 mask_index = index & 0x1;
846 return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000847}
848
849#else
850unsigned int get_paca_psize(unsigned long addr)
851{
852 return get_paca()->context.user_psize;
853}
854#endif
855
Paul Mackerras721151d2007-04-03 21:24:02 +1000856/*
857 * Demote a segment to using 4k pages.
858 * For now this makes the whole process use 4k pages.
859 */
Paul Mackerras721151d2007-04-03 21:24:02 +1000860#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasfa282372008-01-24 08:35:13 +1100861void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000862{
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000863 if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
Paul Mackerras721151d2007-04-03 21:24:02 +1000864 return;
Paul Mackerras3a8247c2008-06-18 15:29:12 +1000865 slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
Ian Munsiebe3ebfe2014-10-08 19:54:52 +1100866 copro_flush_all_slbs(mm);
Ian Munsiea1dca3462014-10-08 19:54:58 +1100867 if ((get_paca_psize(addr) != MMU_PAGE_4K) && (current->mm == mm)) {
Paul Mackerrasfa282372008-01-24 08:35:13 +1100868 get_paca()->context = mm->context;
869 slb_flush_and_rebolt();
870 }
Paul Mackerras721151d2007-04-03 21:24:02 +1000871}
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +1000872#endif /* CONFIG_PPC_64K_PAGES */
Paul Mackerras721151d2007-04-03 21:24:02 +1000873
Paul Mackerrasfa282372008-01-24 08:35:13 +1100874#ifdef CONFIG_PPC_SUBPAGE_PROT
875/*
876 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
877 * Userspace sets the subpage permissions using the subpage_prot system call.
878 *
879 * Result is 0: full permissions, _PAGE_RW: read-only,
880 * _PAGE_USER or _PAGE_USER|_PAGE_RW: no access.
881 */
David Gibsond28513b2009-11-26 18:56:04 +0000882static int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +1100883{
David Gibsond28513b2009-11-26 18:56:04 +0000884 struct subpage_prot_table *spt = &mm->context.spt;
Paul Mackerrasfa282372008-01-24 08:35:13 +1100885 u32 spp = 0;
886 u32 **sbpm, *sbpp;
887
888 if (ea >= spt->maxaddr)
889 return 0;
Anton Blanchardb0d436c2013-08-07 02:01:24 +1000890 if (ea < 0x100000000UL) {
Paul Mackerrasfa282372008-01-24 08:35:13 +1100891 /* addresses below 4GB use spt->low_prot */
892 sbpm = spt->low_prot;
893 } else {
894 sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
895 if (!sbpm)
896 return 0;
897 }
898 sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
899 if (!sbpp)
900 return 0;
901 spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];
902
903 /* extract 2-bit bitfield for this 4k subpage */
904 spp >>= 30 - 2 * ((ea >> 12) & 0xf);
905
906 /* turn 0,1,2,3 into combination of _PAGE_USER and _PAGE_RW */
907 spp = ((spp & 2) ? _PAGE_USER : 0) | ((spp & 1) ? _PAGE_RW : 0);
908 return spp;
909}
910
911#else /* CONFIG_PPC_SUBPAGE_PROT */
David Gibsond28513b2009-11-26 18:56:04 +0000912static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
Paul Mackerrasfa282372008-01-24 08:35:13 +1100913{
914 return 0;
915}
916#endif
917
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000918void hash_failure_debug(unsigned long ea, unsigned long access,
919 unsigned long vsid, unsigned long trap,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +0000920 int ssize, int psize, int lpsize, unsigned long pte)
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000921{
922 if (!printk_ratelimit())
923 return;
924 pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
925 ea, access, current->comm);
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +0000926 pr_info(" trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
927 trap, vsid, ssize, psize, lpsize, pte);
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +1000928}
929
Michael Ellerman09567e72014-05-28 18:21:17 +1000930static void check_paca_psize(unsigned long ea, struct mm_struct *mm,
931 int psize, bool user_region)
932{
933 if (user_region) {
934 if (psize != get_paca_psize(ea)) {
935 get_paca()->context = mm->context;
936 slb_flush_and_rebolt();
937 }
938 } else if (get_paca()->vmalloc_sllp !=
939 mmu_psize_defs[mmu_vmalloc_psize].sllp) {
940 get_paca()->vmalloc_sllp =
941 mmu_psize_defs[mmu_vmalloc_psize].sllp;
942 slb_vmalloc_update();
943 }
944}
945
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946/* Result code is:
947 * 0 - handled
948 * 1 - normal page fault
949 * -1 - critical hash insertion error
Paul Mackerrasfa282372008-01-24 08:35:13 +1100950 * -2 - access not permitted by subpage protection mechanism
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 */
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +0530952int hash_page_mm(struct mm_struct *mm, unsigned long ea,
953 unsigned long access, unsigned long trap,
954 unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955{
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +0530956 bool is_thp;
Li Zhongba12eed2013-05-13 16:16:41 +0000957 enum ctx_state prev_state = exception_enter();
David Gibsona1128f82009-12-16 14:29:56 +0000958 pgd_t *pgdir;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 unsigned long vsid;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 pte_t *ptep;
David Gibsona4fe3ce2009-10-26 19:24:31 +0000961 unsigned hugeshift;
Rusty Russell56aa4122009-03-15 18:16:43 +0000962 const struct cpumask *tmp;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +0530963 int rc, user_region = 0;
Paul Mackerras1189be62007-10-11 20:37:10 +1000964 int psize, ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100966 DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
967 ea, access, trap);
Aneesh Kumar K.Vcfcb3d82015-04-14 13:05:57 +0530968 trace_hash_fault(ea, access, trap);
David Gibson1f8d4192005-05-05 16:15:13 -0700969
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100970 /* Get region & vsid */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971 switch (REGION_ID(ea)) {
972 case USER_REGION_ID:
973 user_region = 1;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100974 if (! mm) {
975 DBG_LOW(" user region with no mm !\n");
Li Zhongba12eed2013-05-13 16:16:41 +0000976 rc = 1;
977 goto bail;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100978 }
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +1000979 psize = get_slice_psize(mm, ea);
Paul Mackerras1189be62007-10-11 20:37:10 +1000980 ssize = user_segment_size(ea);
981 vsid = get_vsid(mm->context.id, ea, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983 case VMALLOC_REGION_ID:
Paul Mackerras1189be62007-10-11 20:37:10 +1000984 vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000985 if (ea < VMALLOC_END)
986 psize = mmu_vmalloc_psize;
987 else
988 psize = mmu_io_psize;
Paul Mackerras1189be62007-10-11 20:37:10 +1000989 ssize = mmu_kernel_ssize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 default:
992 /* Not a valid range
993 * Send the problem up to do_page_fault
994 */
Li Zhongba12eed2013-05-13 16:16:41 +0000995 rc = 1;
996 goto bail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100998 DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001000 /* Bad address. */
1001 if (!vsid) {
1002 DBG_LOW("Bad address!\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001003 rc = 1;
1004 goto bail;
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001005 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001006 /* Get pgdir */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 pgdir = mm->pgd;
Li Zhongba12eed2013-05-13 16:16:41 +00001008 if (pgdir == NULL) {
1009 rc = 1;
1010 goto bail;
1011 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001013 /* Check CPU locality */
Rusty Russell56aa4122009-03-15 18:16:43 +00001014 tmp = cpumask_of(smp_processor_id());
1015 if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301016 flags |= HPTE_LOCAL_UPDATE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001018#ifndef CONFIG_PPC_64K_PAGES
David Gibsona4fe3ce2009-10-26 19:24:31 +00001019 /* If we use 4K pages and our psize is not 4K, then we might
1020 * be hitting a special driver mapping, and need to align the
1021 * address before we fetch the PTE.
1022 *
1023 * It could also be a hugepage mapping, in which case this is
1024 * not necessary, but it's not harmful, either.
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001025 */
1026 if (psize != MMU_PAGE_4K)
1027 ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
1028#endif /* CONFIG_PPC_64K_PAGES */
1029
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001030 /* Get PTE and page size from page tables */
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301031 ptep = __find_linux_pte_or_hugepte(pgdir, ea, &is_thp, &hugeshift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001032 if (ptep == NULL || !pte_present(*ptep)) {
1033 DBG_LOW(" no PTE !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001034 rc = 1;
1035 goto bail;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001036 }
1037
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001038 /* Add _PAGE_PRESENT to the required access perm */
1039 access |= _PAGE_PRESENT;
1040
1041 /* Pre-check access permissions (will be re-checked atomically
1042 * in __hash_page_XX but this pre-check is a fast path
1043 */
1044 if (access & ~pte_val(*ptep)) {
1045 DBG_LOW(" no access !\n");
Li Zhongba12eed2013-05-13 16:16:41 +00001046 rc = 1;
1047 goto bail;
Benjamin Herrenschmidtca91e6c2010-07-23 08:53:23 +10001048 }
1049
Li Zhongba12eed2013-05-13 16:16:41 +00001050 if (hugeshift) {
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301051 if (is_thp)
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301052 rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301053 trap, flags, ssize, psize);
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301054#ifdef CONFIG_HUGETLB_PAGE
1055 else
1056 rc = __hash_page_huge(ea, access, vsid, ptep, trap,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301057 flags, ssize, hugeshift, psize);
Aneesh Kumar K.V6d492ec2013-06-20 14:30:21 +05301058#else
1059 else {
1060 /*
1061 * if we have hugeshift, and is not transhuge with
1062 * hugetlb disabled, something is really wrong.
1063 */
1064 rc = 1;
1065 WARN_ON(1);
1066 }
1067#endif
Ian Munsiea1dca3462014-10-08 19:54:58 +11001068 if (current->mm == mm)
1069 check_paca_psize(ea, mm, psize, user_region);
Michael Ellerman09567e72014-05-28 18:21:17 +10001070
Li Zhongba12eed2013-05-13 16:16:41 +00001071 goto bail;
1072 }
David Gibsona4fe3ce2009-10-26 19:24:31 +00001073
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001074#ifndef CONFIG_PPC_64K_PAGES
1075 DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
1076#else
1077 DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
1078 pte_val(*(ptep + PTRS_PER_PTE)));
1079#endif
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001080 /* Do actual hashing */
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001081#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerras721151d2007-04-03 21:24:02 +10001082 /* If _PAGE_4K_PFN is set, make sure this is a 4k segment */
Paul Mackerras3a8247c2008-06-18 15:29:12 +10001083 if ((pte_val(*ptep) & _PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
Paul Mackerras721151d2007-04-03 21:24:02 +10001084 demote_segment_4k(mm, ea);
1085 psize = MMU_PAGE_4K;
1086 }
1087
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001088 /* If this PTE is non-cacheable and we have restrictions on
1089 * using non cacheable large pages, then we switch to 4k
1090 */
1091 if (mmu_ci_restrictions && psize == MMU_PAGE_64K &&
1092 (pte_val(*ptep) & _PAGE_NO_CACHE)) {
1093 if (user_region) {
1094 demote_segment_4k(mm, ea);
1095 psize = MMU_PAGE_4K;
1096 } else if (ea < VMALLOC_END) {
1097 /*
1098 * some driver did a non-cacheable mapping
1099 * in vmalloc space, so switch vmalloc
1100 * to 4k pages
1101 */
1102 printk(KERN_ALERT "Reducing vmalloc segment "
1103 "to 4kB pages because of "
1104 "non-cacheable mapping\n");
1105 psize = mmu_vmalloc_psize = MMU_PAGE_4K;
Ian Munsiebe3ebfe2014-10-08 19:54:52 +11001106 copro_flush_all_slbs(mm);
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001107 }
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001108 }
Michael Ellerman09567e72014-05-28 18:21:17 +10001109
Aneesh Kumar K.V0863d7f2015-11-28 22:39:33 +05301110#endif /* CONFIG_PPC_64K_PAGES */
1111
Ian Munsiea1dca3462014-10-08 19:54:58 +11001112 if (current->mm == mm)
1113 check_paca_psize(ea, mm, psize, user_region);
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001114
Michael Ellerman73b341e2015-08-07 16:19:47 +10001115#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001116 if (psize == MMU_PAGE_64K)
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301117 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1118 flags, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001119 else
Michael Ellerman73b341e2015-08-07 16:19:47 +10001120#endif /* CONFIG_PPC_64K_PAGES */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001121 {
David Gibsona1128f82009-12-16 14:29:56 +00001122 int spp = subpage_protection(mm, ea);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001123 if (access & spp)
1124 rc = -2;
1125 else
1126 rc = __hash_page_4K(ea, access, vsid, ptep, trap,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301127 flags, ssize, spp);
Paul Mackerrasfa282372008-01-24 08:35:13 +11001128 }
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001129
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001130 /* Dump some info in case of hash insertion failure, they should
1131 * never happen so it is really useful to know if/when they do
1132 */
1133 if (rc == -1)
1134 hash_failure_debug(ea, access, vsid, trap, ssize, psize,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001135 psize, pte_val(*ptep));
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001136#ifndef CONFIG_PPC_64K_PAGES
1137 DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
1138#else
1139 DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
1140 pte_val(*(ptep + PTRS_PER_PTE)));
1141#endif
1142 DBG_LOW(" -> rc=%d\n", rc);
Li Zhongba12eed2013-05-13 16:16:41 +00001143
1144bail:
1145 exception_exit(prev_state);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001146 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147}
Ian Munsiea1dca3462014-10-08 19:54:58 +11001148EXPORT_SYMBOL_GPL(hash_page_mm);
1149
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301150int hash_page(unsigned long ea, unsigned long access, unsigned long trap,
1151 unsigned long dsisr)
Ian Munsiea1dca3462014-10-08 19:54:58 +11001152{
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301153 unsigned long flags = 0;
Ian Munsiea1dca3462014-10-08 19:54:58 +11001154 struct mm_struct *mm = current->mm;
1155
1156 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1157 mm = &init_mm;
1158
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301159 if (dsisr & DSISR_NOHPTE)
1160 flags |= HPTE_NOHPTE_UPDATE;
1161
1162 return hash_page_mm(mm, ea, access, trap, flags);
Ian Munsiea1dca3462014-10-08 19:54:58 +11001163}
Arnd Bergmann67207b92005-11-15 15:53:48 -05001164EXPORT_SYMBOL_GPL(hash_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165
Aneesh Kumar K.V106713a2015-12-01 09:06:44 +05301166int __hash_page(unsigned long ea, unsigned long msr, unsigned long trap,
1167 unsigned long dsisr)
1168{
1169 unsigned long access = _PAGE_PRESENT;
1170 unsigned long flags = 0;
1171 struct mm_struct *mm = current->mm;
1172
1173 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1174 mm = &init_mm;
1175
1176 if (dsisr & DSISR_NOHPTE)
1177 flags |= HPTE_NOHPTE_UPDATE;
1178
1179 if (dsisr & DSISR_ISSTORE)
1180 access |= _PAGE_RW;
1181 /*
1182 * We need to set the _PAGE_USER bit if MSR_PR is set or if we are
1183 * accessing a userspace segment (even from the kernel). We assume
1184 * kernel addresses always have the high bit set.
1185 */
1186 if ((msr & MSR_PR) || (REGION_ID(ea) == USER_REGION_ID))
1187 access |= _PAGE_USER;
1188
1189 if (trap == 0x400)
1190 access |= _PAGE_EXEC;
1191
1192 return hash_page_mm(mm, ea, access, trap, flags);
1193}
1194
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001195void hash_preload(struct mm_struct *mm, unsigned long ea,
1196 unsigned long access, unsigned long trap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197{
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301198 int hugepage_shift;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001199 unsigned long vsid;
Michael Neuling0b97fee2010-11-17 18:52:45 +00001200 pgd_t *pgdir;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001201 pte_t *ptep;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001202 unsigned long flags;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301203 int rc, ssize, update_flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +10001205 BUG_ON(REGION_ID(ea) != USER_REGION_ID);
1206
1207#ifdef CONFIG_PPC_MM_SLICES
1208 /* We only prefault standard pages for now */
Ilpo Järvinen2b02d132007-08-16 08:03:35 +10001209 if (unlikely(get_slice_psize(mm, ea) != mm->context.user_psize))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001210 return;
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +10001211#endif
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001212
1213 DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
1214 " trap=%lx\n", mm, mm->pgd, ea, access, trap);
1215
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001216 /* Get Linux PTE if available */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001217 pgdir = mm->pgd;
1218 if (pgdir == NULL)
1219 return;
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301220
1221 /* Get VSID */
1222 ssize = user_segment_size(ea);
1223 vsid = get_vsid(mm->context.id, ea, ssize);
1224 if (!vsid)
1225 return;
1226 /*
1227 * Hash doesn't like irqs. Walking linux page table with irq disabled
1228 * saves us from holding multiple locks.
1229 */
1230 local_irq_save(flags);
1231
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301232 /*
1233 * THP pages use update_mmu_cache_pmd. We don't do
1234 * hash preload there. Hence can ignore THP here
1235 */
Aneesh Kumar K.V891121e2015-10-09 08:32:21 +05301236 ptep = find_linux_pte_or_hugepte(pgdir, ea, NULL, &hugepage_shift);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001237 if (!ptep)
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301238 goto out_exit;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001239
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +05301240 WARN_ON(hugepage_shift);
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001241#ifdef CONFIG_PPC_64K_PAGES
1242 /* If either _PAGE_4K_PFN or _PAGE_NO_CACHE is set (and we are on
1243 * a 64K kernel), then we don't preload, hash_page() will take
1244 * care of it once we actually try to access the page.
1245 * That way we don't have to duplicate all of the logic for segment
1246 * page size demotion here
1247 */
1248 if (pte_val(*ptep) & (_PAGE_4K_PFN | _PAGE_NO_CACHE))
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301249 goto out_exit;
Benjamin Herrenschmidt16f1c742007-05-08 16:27:27 +10001250#endif /* CONFIG_PPC_64K_PAGES */
1251
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001252 /* Is that local to this CPU ? */
Rusty Russell56aa4122009-03-15 18:16:43 +00001253 if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301254 update_flags |= HPTE_LOCAL_UPDATE;
Benjamin Herrenschmidt16c2d472007-05-08 16:27:28 +10001255
1256 /* Hash it in */
Michael Ellerman73b341e2015-08-07 16:19:47 +10001257#ifdef CONFIG_PPC_64K_PAGES
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +10001258 if (mm->context.user_psize == MMU_PAGE_64K)
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301259 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1260 update_flags, ssize);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261 else
Michael Ellerman73b341e2015-08-07 16:19:47 +10001262#endif /* CONFIG_PPC_64K_PAGES */
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301263 rc = __hash_page_4K(ea, access, vsid, ptep, trap, update_flags,
1264 ssize, subpage_protection(mm, ea));
Benjamin Herrenschmidt4b8692c2010-07-23 10:31:13 +10001265
1266 /* Dump some info in case of hash insertion failure, they should
1267 * never happen so it is really useful to know if/when they do
1268 */
1269 if (rc == -1)
1270 hash_failure_debug(ea, access, vsid, trap, ssize,
Aneesh Kumar K.Vd8139eb2013-04-28 09:37:37 +00001271 mm->context.user_psize,
1272 mm->context.user_psize,
1273 pte_val(*ptep));
Aneesh Kumar K.V0ac52dd2013-06-20 14:30:22 +05301274out_exit:
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001275 local_irq_restore(flags);
1276}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277
Benjamin Herrenschmidtf6ab0b92007-10-29 12:05:18 +11001278/* WARNING: This is called from hash_low_64.S, if you change this prototype,
1279 * do not forget to update the assembly call site !
1280 */
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001281void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301282 unsigned long flags)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001283{
1284 unsigned long hash, index, shift, hidx, slot;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301285 int local = flags & HPTE_LOCAL_UPDATE;
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001286
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001287 DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
1288 pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
1289 hash = hpt_hash(vpn, shift, ssize);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001290 hidx = __rpte_to_hidx(pte, index);
1291 if (hidx & _PTEIDX_SECONDARY)
1292 hash = ~hash;
1293 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1294 slot += hidx & _PTEIDX_GROUP_IX;
Sachin P. Sant5c339912009-12-13 21:15:12 +00001295 DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +05301296 /*
1297 * We use same base page size and actual psize, because we don't
1298 * use these functions for hugepage
1299 */
1300 ppc_md.hpte_invalidate(slot, vpn, psize, psize, ssize, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001301 } pte_iterate_hashed_end();
Michael Neulingbc2a9402013-02-13 16:21:40 +00001302
1303#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1304 /* Transactions are not aborted by tlbiel, only tlbie.
1305 * Without, syncing a page back to a block device w/ PIO could pick up
1306 * transactional data (bad!) so we force an abort here. Before the
1307 * sync the page will be made read-only, which will flush_hash_page.
1308 * BIG ISSUE here: if the kernel uses a page from userspace without
1309 * unmapping it first, it may see the speculated version.
1310 */
1311 if (local && cpu_has_feature(CPU_FTR_TM) &&
Michael Neulingc2fd22d2013-05-02 15:36:14 +00001312 current->thread.regs &&
Michael Neulingbc2a9402013-02-13 16:21:40 +00001313 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1314 tm_enable();
1315 tm_abort(TM_CAUSE_TLBI);
1316 }
1317#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318}
1319
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301320#ifdef CONFIG_TRANSPARENT_HUGEPAGE
1321void flush_hash_hugepage(unsigned long vsid, unsigned long addr,
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301322 pmd_t *pmdp, unsigned int psize, int ssize,
1323 unsigned long flags)
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301324{
1325 int i, max_hpte_count, valid;
1326 unsigned long s_addr;
1327 unsigned char *hpte_slot_array;
1328 unsigned long hidx, shift, vpn, hash, slot;
Aneesh Kumar K.Vaefa5682014-12-04 11:00:14 +05301329 int local = flags & HPTE_LOCAL_UPDATE;
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301330
1331 s_addr = addr & HPAGE_PMD_MASK;
1332 hpte_slot_array = get_hpte_slot_array(pmdp);
1333 /*
1334 * IF we try to do a HUGE PTE update after a withdraw is done.
1335 * we will find the below NULL. This happens when we do
1336 * split_huge_page_pmd
1337 */
1338 if (!hpte_slot_array)
1339 return;
1340
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301341 if (ppc_md.hugepage_invalidate) {
1342 ppc_md.hugepage_invalidate(vsid, s_addr, hpte_slot_array,
1343 psize, ssize, local);
1344 goto tm_abort;
1345 }
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301346 /*
1347 * No bluk hpte removal support, invalidate each entry
1348 */
1349 shift = mmu_psize_defs[psize].shift;
1350 max_hpte_count = HPAGE_PMD_SIZE >> shift;
1351 for (i = 0; i < max_hpte_count; i++) {
1352 /*
1353 * 8 bits per each hpte entries
1354 * 000| [ secondary group (one bit) | hidx (3 bits) | valid bit]
1355 */
1356 valid = hpte_valid(hpte_slot_array, i);
1357 if (!valid)
1358 continue;
1359 hidx = hpte_hash_index(hpte_slot_array, i);
1360
1361 /* get the vpn */
1362 addr = s_addr + (i * (1ul << shift));
1363 vpn = hpt_vpn(addr, vsid, ssize);
1364 hash = hpt_hash(vpn, shift, ssize);
1365 if (hidx & _PTEIDX_SECONDARY)
1366 hash = ~hash;
1367
1368 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1369 slot += hidx & _PTEIDX_GROUP_IX;
1370 ppc_md.hpte_invalidate(slot, vpn, psize,
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301371 MMU_PAGE_16M, ssize, local);
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301372 }
Aneesh Kumar K.Vd557b092014-11-02 21:15:28 +05301373tm_abort:
1374#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1375 /* Transactions are not aborted by tlbiel, only tlbie.
1376 * Without, syncing a page back to a block device w/ PIO could pick up
1377 * transactional data (bad!) so we force an abort here. Before the
1378 * sync the page will be made read-only, which will flush_hash_page.
1379 * BIG ISSUE here: if the kernel uses a page from userspace without
1380 * unmapping it first, it may see the speculated version.
1381 */
1382 if (local && cpu_has_feature(CPU_FTR_TM) &&
1383 current->thread.regs &&
1384 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1385 tm_enable();
1386 tm_abort(TM_CAUSE_TLBI);
1387 }
1388#endif
Aneesh Kumar K.V2e8266952015-04-21 20:10:26 +05301389 return;
Aneesh Kumar K.Vf1581bf2014-11-02 21:15:27 +05301390}
1391#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
1392
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001393void flush_hash_range(unsigned long number, int local)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394{
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001395 if (ppc_md.flush_hash_range)
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001396 ppc_md.flush_hash_range(number, local);
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +11001397 else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 int i;
Benjamin Herrenschmidt61b1a942005-09-20 13:52:50 +10001399 struct ppc64_tlb_batch *batch =
Christoph Lameter69111ba2014-10-21 15:23:25 -05001400 this_cpu_ptr(&ppc64_tlb_batch);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401
1402 for (i = 0; i < number; i++)
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001403 flush_hash_page(batch->vpn[i], batch->pte[i],
Paul Mackerras1189be62007-10-11 20:37:10 +10001404 batch->psize, batch->ssize, local);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405 }
1406}
1407
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408/*
1409 * low_hash_fault is called when we the low level hash code failed
1410 * to instert a PTE due to an hypervisor error
1411 */
Paul Mackerrasfa282372008-01-24 08:35:13 +11001412void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413{
Li Zhongba12eed2013-05-13 16:16:41 +00001414 enum ctx_state prev_state = exception_enter();
1415
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416 if (user_mode(regs)) {
Paul Mackerrasfa282372008-01-24 08:35:13 +11001417#ifdef CONFIG_PPC_SUBPAGE_PROT
1418 if (rc == -2)
1419 _exception(SIGSEGV, regs, SEGV_ACCERR, address);
1420 else
1421#endif
1422 _exception(SIGBUS, regs, BUS_ADRERR, address);
1423 } else
1424 bad_page_fault(regs, address, SIGBUS);
Li Zhongba12eed2013-05-13 16:16:41 +00001425
1426 exception_exit(prev_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427}
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001428
Li Zhongb170bd32013-04-15 16:53:19 +00001429long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
1430 unsigned long pa, unsigned long rflags,
1431 unsigned long vflags, int psize, int ssize)
1432{
1433 unsigned long hpte_group;
1434 long slot;
1435
1436repeat:
1437 hpte_group = ((hash & htab_hash_mask) *
1438 HPTES_PER_GROUP) & ~0x7UL;
1439
1440 /* Insert into the hash table, primary slot */
1441 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +00001442 psize, psize, ssize);
Li Zhongb170bd32013-04-15 16:53:19 +00001443
1444 /* Primary is full, try the secondary */
1445 if (unlikely(slot == -1)) {
1446 hpte_group = ((~hash & htab_hash_mask) *
1447 HPTES_PER_GROUP) & ~0x7UL;
1448 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags,
1449 vflags | HPTE_V_SECONDARY,
Aneesh Kumar K.Vb1022fb2013-04-28 09:37:35 +00001450 psize, psize, ssize);
Li Zhongb170bd32013-04-15 16:53:19 +00001451 if (slot == -1) {
1452 if (mftb() & 0x1)
1453 hpte_group = ((hash & htab_hash_mask) *
1454 HPTES_PER_GROUP)&~0x7UL;
1455
1456 ppc_md.hpte_remove(hpte_group);
1457 goto repeat;
1458 }
1459 }
1460
1461 return slot;
1462}
1463
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001464#ifdef CONFIG_DEBUG_PAGEALLOC
1465static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
1466{
Li Zhong016af592013-04-15 16:53:20 +00001467 unsigned long hash;
Paul Mackerras1189be62007-10-11 20:37:10 +10001468 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001469 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Michael Ellerman09f3f322015-06-01 21:11:35 +10001470 unsigned long mode = htab_convert_pte_flags(pgprot_val(PAGE_KERNEL));
Li Zhong016af592013-04-15 16:53:20 +00001471 long ret;
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001472
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001473 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001474
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001475 /* Don't create HPTE entries for bad address */
1476 if (!vsid)
1477 return;
Li Zhong016af592013-04-15 16:53:20 +00001478
1479 ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
1480 HPTE_V_BOLTED,
1481 mmu_linear_psize, mmu_kernel_ssize);
1482
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001483 BUG_ON (ret < 0);
1484 spin_lock(&linear_map_hash_lock);
1485 BUG_ON(linear_map_hash_slots[lmi] & 0x80);
1486 linear_map_hash_slots[lmi] = ret | 0x80;
1487 spin_unlock(&linear_map_hash_lock);
1488}
1489
1490static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
1491{
Paul Mackerras1189be62007-10-11 20:37:10 +10001492 unsigned long hash, hidx, slot;
1493 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001494 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001495
Aneesh Kumar K.V5524a272012-09-10 02:52:50 +00001496 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001497 spin_lock(&linear_map_hash_lock);
1498 BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
1499 hidx = linear_map_hash_slots[lmi] & 0x7f;
1500 linear_map_hash_slots[lmi] = 0;
1501 spin_unlock(&linear_map_hash_lock);
1502 if (hidx & _PTEIDX_SECONDARY)
1503 hash = ~hash;
1504 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1505 slot += hidx & _PTEIDX_GROUP_IX;
Aneesh Kumar K.Vdb3d8532013-06-20 14:30:13 +05301506 ppc_md.hpte_invalidate(slot, vpn, mmu_linear_psize, mmu_linear_psize,
1507 mmu_kernel_ssize, 0);
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001508}
1509
Joonsoo Kim031bc572014-12-12 16:55:52 -08001510void __kernel_map_pages(struct page *page, int numpages, int enable)
Benjamin Herrenschmidt370a9082007-04-12 15:30:23 +10001511{
1512 unsigned long flags, vaddr, lmi;
1513 int i;
1514
1515 local_irq_save(flags);
1516 for (i = 0; i < numpages; i++, page++) {
1517 vaddr = (unsigned long)page_address(page);
1518 lmi = __pa(vaddr) >> PAGE_SHIFT;
1519 if (lmi >= linear_map_hash_count)
1520 continue;
1521 if (enable)
1522 kernel_map_linear_page(vaddr, lmi);
1523 else
1524 kernel_unmap_linear_page(vaddr, lmi);
1525 }
1526 local_irq_restore(flags);
1527}
1528#endif /* CONFIG_DEBUG_PAGEALLOC */
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -07001529
1530void setup_initial_memory_limit(phys_addr_t first_memblock_base,
1531 phys_addr_t first_memblock_size)
1532{
1533 /* We don't currently support the first MEMBLOCK not mapping 0
1534 * physical on those processors
1535 */
1536 BUG_ON(first_memblock_base != 0);
1537
1538 /* On LPAR systems, the first entry is our RMA region,
1539 * non-LPAR 64-bit hash MMU systems don't have a limitation
1540 * on real mode access, but using the first entry works well
1541 * enough. We also clamp it to 1G to avoid some funky things
1542 * such as RTAS bugs etc...
1543 */
1544 ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);
1545
1546 /* Finally limit subsequent allocations */
1547 memblock_set_current_limit(ppc64_rma_size);
1548}