blob: 1a87cc9fd899992f4dc6241707eafd8610ff45c2 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010030#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040032#include <linux/export.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010033#include <linux/list_sort.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010035#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000036#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050038#include "i915_drv.h"
39
40#define DRM_I915_RING_DEBUG 1
41
42
43#if defined(CONFIG_DEBUG_FS)
44
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010046 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010048 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010049};
Ben Gamari433e12f2009-02-17 20:08:51 -050050
Chris Wilson70d39fe2010-08-25 16:03:34 +010051static const char *yesno(int v)
52{
53 return v ? "yes" : "no";
54}
55
56static int i915_capabilities(struct seq_file *m, void *data)
57{
58 struct drm_info_node *node = (struct drm_info_node *) m->private;
59 struct drm_device *dev = node->minor->dev;
60 const struct intel_device_info *info = INTEL_INFO(dev);
61
62 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030063 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010064#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
65#define SEP_SEMICOLON ;
66 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
67#undef PRINT_FLAG
68#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010069
70 return 0;
71}
Ben Gamari433e12f2009-02-17 20:08:51 -050072
Chris Wilson05394f32010-11-08 19:18:58 +000073static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000074{
Chris Wilson05394f32010-11-08 19:18:58 +000075 if (obj->user_pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +000076 return "P";
Chris Wilson05394f32010-11-08 19:18:58 +000077 else if (obj->pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +000078 return "p";
79 else
80 return " ";
81}
82
Chris Wilson05394f32010-11-08 19:18:58 +000083static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000084{
Akshay Joshi0206e352011-08-16 15:34:10 -040085 switch (obj->tiling_mode) {
86 default:
87 case I915_TILING_NONE: return " ";
88 case I915_TILING_X: return "X";
89 case I915_TILING_Y: return "Y";
90 }
Chris Wilsona6172a82009-02-11 14:26:38 +000091}
92
Ben Widawsky1d693bc2013-07-31 17:00:00 -070093static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
94{
95 return obj->has_global_gtt_mapping ? "g" : " ";
96}
97
Chris Wilson37811fc2010-08-25 22:45:57 +010098static void
99describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
100{
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700101 struct i915_vma *vma;
102 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %d %d %d%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100103 &obj->base,
104 get_pin_flag(obj),
105 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700106 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800107 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100108 obj->base.read_domains,
109 obj->base.write_domain,
Chris Wilson0201f1e2012-07-20 12:41:01 +0100110 obj->last_read_seqno,
111 obj->last_write_seqno,
Chris Wilsoncaea7472010-11-12 13:53:37 +0000112 obj->last_fenced_seqno,
Mika Kuoppala84734a02013-07-12 16:50:57 +0300113 i915_cache_level_str(obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100114 obj->dirty ? " dirty" : "",
115 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
116 if (obj->base.name)
117 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilsonc110a6d2012-08-11 15:41:02 +0100118 if (obj->pin_count)
119 seq_printf(m, " (pinned x %d)", obj->pin_count);
Chris Wilson37811fc2010-08-25 22:45:57 +0100120 if (obj->fence_reg != I915_FENCE_REG_NONE)
121 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700122 list_for_each_entry(vma, &obj->vma_list, vma_link) {
123 if (!i915_is_ggtt(vma->vm))
124 seq_puts(m, " (pp");
125 else
126 seq_puts(m, " (g");
127 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
128 vma->node.start, vma->node.size);
129 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000130 if (obj->stolen)
131 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
Chris Wilson6299f992010-11-24 12:23:44 +0000132 if (obj->pin_mappable || obj->fault_mappable) {
133 char s[3], *t = s;
134 if (obj->pin_mappable)
135 *t++ = 'p';
136 if (obj->fault_mappable)
137 *t++ = 'f';
138 *t = '\0';
139 seq_printf(m, " (%s mappable)", s);
140 }
Chris Wilson69dc4982010-10-19 10:36:51 +0100141 if (obj->ring != NULL)
142 seq_printf(m, " (%s)", obj->ring->name);
Chris Wilson37811fc2010-08-25 22:45:57 +0100143}
144
Ben Gamari433e12f2009-02-17 20:08:51 -0500145static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500146{
147 struct drm_info_node *node = (struct drm_info_node *) m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500148 uintptr_t list = (uintptr_t) node->info_ent->data;
149 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500150 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700151 struct drm_i915_private *dev_priv = dev->dev_private;
152 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700153 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100154 size_t total_obj_size, total_gtt_size;
155 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100156
157 ret = mutex_lock_interruptible(&dev->struct_mutex);
158 if (ret)
159 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500160
Ben Widawskyca191b12013-07-31 17:00:14 -0700161 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500162 switch (list) {
163 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100164 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700165 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500166 break;
167 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100168 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700169 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500170 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500171 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100172 mutex_unlock(&dev->struct_mutex);
173 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500174 }
175
Chris Wilson8f2480f2010-09-26 11:44:19 +0100176 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700177 list_for_each_entry(vma, head, mm_list) {
178 seq_printf(m, " ");
179 describe_obj(m, vma->obj);
180 seq_printf(m, "\n");
181 total_obj_size += vma->obj->base.size;
182 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100183 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500184 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100185 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700186
Chris Wilson8f2480f2010-09-26 11:44:19 +0100187 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
188 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500189 return 0;
190}
191
Chris Wilson6d2b88852013-08-07 18:30:54 +0100192static int obj_rank_by_stolen(void *priv,
193 struct list_head *A, struct list_head *B)
194{
195 struct drm_i915_gem_object *a =
196 container_of(A, struct drm_i915_gem_object, exec_list);
197 struct drm_i915_gem_object *b =
198 container_of(B, struct drm_i915_gem_object, exec_list);
199
200 return a->stolen->start - b->stolen->start;
201}
202
203static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
204{
205 struct drm_info_node *node = (struct drm_info_node *) m->private;
206 struct drm_device *dev = node->minor->dev;
207 struct drm_i915_private *dev_priv = dev->dev_private;
208 struct drm_i915_gem_object *obj;
209 size_t total_obj_size, total_gtt_size;
210 LIST_HEAD(stolen);
211 int count, ret;
212
213 ret = mutex_lock_interruptible(&dev->struct_mutex);
214 if (ret)
215 return ret;
216
217 total_obj_size = total_gtt_size = count = 0;
218 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
219 if (obj->stolen == NULL)
220 continue;
221
222 list_add(&obj->exec_list, &stolen);
223
224 total_obj_size += obj->base.size;
225 total_gtt_size += i915_gem_obj_ggtt_size(obj);
226 count++;
227 }
228 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
229 if (obj->stolen == NULL)
230 continue;
231
232 list_add(&obj->exec_list, &stolen);
233
234 total_obj_size += obj->base.size;
235 count++;
236 }
237 list_sort(NULL, &stolen, obj_rank_by_stolen);
238 seq_puts(m, "Stolen:\n");
239 while (!list_empty(&stolen)) {
240 obj = list_first_entry(&stolen, typeof(*obj), exec_list);
241 seq_puts(m, " ");
242 describe_obj(m, obj);
243 seq_putc(m, '\n');
244 list_del_init(&obj->exec_list);
245 }
246 mutex_unlock(&dev->struct_mutex);
247
248 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
249 count, total_obj_size, total_gtt_size);
250 return 0;
251}
252
Chris Wilson6299f992010-11-24 12:23:44 +0000253#define count_objects(list, member) do { \
254 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700255 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000256 ++count; \
257 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700258 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000259 ++mappable_count; \
260 } \
261 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400262} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000263
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100264struct file_stats {
265 int count;
266 size_t total, active, inactive, unbound;
267};
268
269static int per_file_stats(int id, void *ptr, void *data)
270{
271 struct drm_i915_gem_object *obj = ptr;
272 struct file_stats *stats = data;
273
274 stats->count++;
275 stats->total += obj->base.size;
276
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700277 if (i915_gem_obj_ggtt_bound(obj)) {
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100278 if (!list_empty(&obj->ring_list))
279 stats->active += obj->base.size;
280 else
281 stats->inactive += obj->base.size;
282 } else {
283 if (!list_empty(&obj->global_list))
284 stats->unbound += obj->base.size;
285 }
286
287 return 0;
288}
289
Ben Widawskyca191b12013-07-31 17:00:14 -0700290#define count_vmas(list, member) do { \
291 list_for_each_entry(vma, list, member) { \
292 size += i915_gem_obj_ggtt_size(vma->obj); \
293 ++count; \
294 if (vma->obj->map_and_fenceable) { \
295 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
296 ++mappable_count; \
297 } \
298 } \
299} while (0)
300
301static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100302{
303 struct drm_info_node *node = (struct drm_info_node *) m->private;
304 struct drm_device *dev = node->minor->dev;
305 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200306 u32 count, mappable_count, purgeable_count;
307 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000308 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700309 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100310 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700311 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100312 int ret;
313
314 ret = mutex_lock_interruptible(&dev->struct_mutex);
315 if (ret)
316 return ret;
317
Chris Wilson6299f992010-11-24 12:23:44 +0000318 seq_printf(m, "%u objects, %zu bytes\n",
319 dev_priv->mm.object_count,
320 dev_priv->mm.object_memory);
321
322 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700323 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000324 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
325 count, mappable_count, size, mappable_size);
326
327 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700328 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000329 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
330 count, mappable_count, size, mappable_size);
331
332 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700333 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000334 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
335 count, mappable_count, size, mappable_size);
336
Chris Wilsonb7abb712012-08-20 11:33:30 +0200337 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700338 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200339 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200340 if (obj->madv == I915_MADV_DONTNEED)
341 purgeable_size += obj->base.size, ++purgeable_count;
342 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200343 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
344
Chris Wilson6299f992010-11-24 12:23:44 +0000345 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700346 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000347 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700348 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000349 ++count;
350 }
351 if (obj->pin_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700352 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000353 ++mappable_count;
354 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200355 if (obj->madv == I915_MADV_DONTNEED) {
356 purgeable_size += obj->base.size;
357 ++purgeable_count;
358 }
Chris Wilson6299f992010-11-24 12:23:44 +0000359 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200360 seq_printf(m, "%u purgeable objects, %zu bytes\n",
361 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000362 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
363 mappable_count, mappable_size);
364 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
365 count, size);
366
Ben Widawsky93d18792013-01-17 12:45:17 -0800367 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700368 dev_priv->gtt.base.total,
369 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100370
Damien Lespiau267f0c92013-06-24 22:59:48 +0100371 seq_putc(m, '\n');
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100372 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
373 struct file_stats stats;
374
375 memset(&stats, 0, sizeof(stats));
376 idr_for_each(&file->object_idr, per_file_stats, &stats);
377 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
378 get_pid_task(file->pid, PIDTYPE_PID)->comm,
379 stats.count,
380 stats.total,
381 stats.active,
382 stats.inactive,
383 stats.unbound);
384 }
385
Chris Wilson73aa8082010-09-30 11:46:12 +0100386 mutex_unlock(&dev->struct_mutex);
387
388 return 0;
389}
390
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100391static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000392{
393 struct drm_info_node *node = (struct drm_info_node *) m->private;
394 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100395 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000396 struct drm_i915_private *dev_priv = dev->dev_private;
397 struct drm_i915_gem_object *obj;
398 size_t total_obj_size, total_gtt_size;
399 int count, ret;
400
401 ret = mutex_lock_interruptible(&dev->struct_mutex);
402 if (ret)
403 return ret;
404
405 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700406 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson1b502472012-04-24 15:47:30 +0100407 if (list == PINNED_LIST && obj->pin_count == 0)
408 continue;
409
Damien Lespiau267f0c92013-06-24 22:59:48 +0100410 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000411 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100412 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000413 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700414 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000415 count++;
416 }
417
418 mutex_unlock(&dev->struct_mutex);
419
420 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
421 count, total_obj_size, total_gtt_size);
422
423 return 0;
424}
425
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100426static int i915_gem_pageflip_info(struct seq_file *m, void *data)
427{
428 struct drm_info_node *node = (struct drm_info_node *) m->private;
429 struct drm_device *dev = node->minor->dev;
430 unsigned long flags;
431 struct intel_crtc *crtc;
432
433 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800434 const char pipe = pipe_name(crtc->pipe);
435 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100436 struct intel_unpin_work *work;
437
438 spin_lock_irqsave(&dev->event_lock, flags);
439 work = crtc->unpin_work;
440 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800441 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100442 pipe, plane);
443 } else {
Chris Wilsone7d841c2012-12-03 11:36:30 +0000444 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800445 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100446 pipe, plane);
447 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800448 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100449 pipe, plane);
450 }
451 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100452 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100453 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100454 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000455 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100456
457 if (work->old_fb_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000458 struct drm_i915_gem_object *obj = work->old_fb_obj;
459 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700460 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
461 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100462 }
463 if (work->pending_flip_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000464 struct drm_i915_gem_object *obj = work->pending_flip_obj;
465 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700466 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
467 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100468 }
469 }
470 spin_unlock_irqrestore(&dev->event_lock, flags);
471 }
472
473 return 0;
474}
475
Ben Gamari20172632009-02-17 20:08:50 -0500476static int i915_gem_request_info(struct seq_file *m, void *data)
477{
478 struct drm_info_node *node = (struct drm_info_node *) m->private;
479 struct drm_device *dev = node->minor->dev;
480 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100481 struct intel_ring_buffer *ring;
Ben Gamari20172632009-02-17 20:08:50 -0500482 struct drm_i915_gem_request *gem_request;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100483 int ret, count, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100484
485 ret = mutex_lock_interruptible(&dev->struct_mutex);
486 if (ret)
487 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500488
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100489 count = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100490 for_each_ring(ring, dev_priv, i) {
491 if (list_empty(&ring->request_list))
492 continue;
493
494 seq_printf(m, "%s requests:\n", ring->name);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100495 list_for_each_entry(gem_request,
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100496 &ring->request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100497 list) {
498 seq_printf(m, " %d @ %d\n",
499 gem_request->seqno,
500 (int) (jiffies - gem_request->emitted_jiffies));
501 }
502 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500503 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100504 mutex_unlock(&dev->struct_mutex);
505
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100506 if (count == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100507 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100508
Ben Gamari20172632009-02-17 20:08:50 -0500509 return 0;
510}
511
Chris Wilsonb2223492010-10-27 15:27:33 +0100512static void i915_ring_seqno_info(struct seq_file *m,
513 struct intel_ring_buffer *ring)
514{
515 if (ring->get_seqno) {
Mika Kuoppala43a7b922012-12-04 15:12:01 +0200516 seq_printf(m, "Current sequence (%s): %u\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100517 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100518 }
519}
520
Ben Gamari20172632009-02-17 20:08:50 -0500521static int i915_gem_seqno_info(struct seq_file *m, void *data)
522{
523 struct drm_info_node *node = (struct drm_info_node *) m->private;
524 struct drm_device *dev = node->minor->dev;
525 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100526 struct intel_ring_buffer *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000527 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100528
529 ret = mutex_lock_interruptible(&dev->struct_mutex);
530 if (ret)
531 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500532
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100533 for_each_ring(ring, dev_priv, i)
534 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100535
536 mutex_unlock(&dev->struct_mutex);
537
Ben Gamari20172632009-02-17 20:08:50 -0500538 return 0;
539}
540
541
542static int i915_interrupt_info(struct seq_file *m, void *data)
543{
544 struct drm_info_node *node = (struct drm_info_node *) m->private;
545 struct drm_device *dev = node->minor->dev;
546 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100547 struct intel_ring_buffer *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800548 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100549
550 ret = mutex_lock_interruptible(&dev->struct_mutex);
551 if (ret)
552 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500553
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700554 if (IS_VALLEYVIEW(dev)) {
555 seq_printf(m, "Display IER:\t%08x\n",
556 I915_READ(VLV_IER));
557 seq_printf(m, "Display IIR:\t%08x\n",
558 I915_READ(VLV_IIR));
559 seq_printf(m, "Display IIR_RW:\t%08x\n",
560 I915_READ(VLV_IIR_RW));
561 seq_printf(m, "Display IMR:\t%08x\n",
562 I915_READ(VLV_IMR));
563 for_each_pipe(pipe)
564 seq_printf(m, "Pipe %c stat:\t%08x\n",
565 pipe_name(pipe),
566 I915_READ(PIPESTAT(pipe)));
567
568 seq_printf(m, "Master IER:\t%08x\n",
569 I915_READ(VLV_MASTER_IER));
570
571 seq_printf(m, "Render IER:\t%08x\n",
572 I915_READ(GTIER));
573 seq_printf(m, "Render IIR:\t%08x\n",
574 I915_READ(GTIIR));
575 seq_printf(m, "Render IMR:\t%08x\n",
576 I915_READ(GTIMR));
577
578 seq_printf(m, "PM IER:\t\t%08x\n",
579 I915_READ(GEN6_PMIER));
580 seq_printf(m, "PM IIR:\t\t%08x\n",
581 I915_READ(GEN6_PMIIR));
582 seq_printf(m, "PM IMR:\t\t%08x\n",
583 I915_READ(GEN6_PMIMR));
584
585 seq_printf(m, "Port hotplug:\t%08x\n",
586 I915_READ(PORT_HOTPLUG_EN));
587 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
588 I915_READ(VLV_DPFLIPSTAT));
589 seq_printf(m, "DPINVGTT:\t%08x\n",
590 I915_READ(DPINVGTT));
591
592 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800593 seq_printf(m, "Interrupt enable: %08x\n",
594 I915_READ(IER));
595 seq_printf(m, "Interrupt identity: %08x\n",
596 I915_READ(IIR));
597 seq_printf(m, "Interrupt mask: %08x\n",
598 I915_READ(IMR));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800599 for_each_pipe(pipe)
600 seq_printf(m, "Pipe %c stat: %08x\n",
601 pipe_name(pipe),
602 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800603 } else {
604 seq_printf(m, "North Display Interrupt enable: %08x\n",
605 I915_READ(DEIER));
606 seq_printf(m, "North Display Interrupt identity: %08x\n",
607 I915_READ(DEIIR));
608 seq_printf(m, "North Display Interrupt mask: %08x\n",
609 I915_READ(DEIMR));
610 seq_printf(m, "South Display Interrupt enable: %08x\n",
611 I915_READ(SDEIER));
612 seq_printf(m, "South Display Interrupt identity: %08x\n",
613 I915_READ(SDEIIR));
614 seq_printf(m, "South Display Interrupt mask: %08x\n",
615 I915_READ(SDEIMR));
616 seq_printf(m, "Graphics Interrupt enable: %08x\n",
617 I915_READ(GTIER));
618 seq_printf(m, "Graphics Interrupt identity: %08x\n",
619 I915_READ(GTIIR));
620 seq_printf(m, "Graphics Interrupt mask: %08x\n",
621 I915_READ(GTIMR));
622 }
Ben Gamari20172632009-02-17 20:08:50 -0500623 seq_printf(m, "Interrupts received: %d\n",
624 atomic_read(&dev_priv->irq_received));
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100625 for_each_ring(ring, dev_priv, i) {
Jesse Barnesda64c6f2011-08-09 09:17:46 -0700626 if (IS_GEN6(dev) || IS_GEN7(dev)) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100627 seq_printf(m,
628 "Graphics Interrupt mask (%s): %08x\n",
629 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000630 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100631 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000632 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100633 mutex_unlock(&dev->struct_mutex);
634
Ben Gamari20172632009-02-17 20:08:50 -0500635 return 0;
636}
637
Chris Wilsona6172a82009-02-11 14:26:38 +0000638static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
639{
640 struct drm_info_node *node = (struct drm_info_node *) m->private;
641 struct drm_device *dev = node->minor->dev;
642 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100643 int i, ret;
644
645 ret = mutex_lock_interruptible(&dev->struct_mutex);
646 if (ret)
647 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000648
649 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
650 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
651 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000652 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000653
Chris Wilson6c085a72012-08-20 11:40:46 +0200654 seq_printf(m, "Fence %d, pin count = %d, object = ",
655 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100656 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100657 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100658 else
Chris Wilson05394f32010-11-08 19:18:58 +0000659 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100660 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000661 }
662
Chris Wilson05394f32010-11-08 19:18:58 +0000663 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000664 return 0;
665}
666
Ben Gamari20172632009-02-17 20:08:50 -0500667static int i915_hws_info(struct seq_file *m, void *data)
668{
669 struct drm_info_node *node = (struct drm_info_node *) m->private;
670 struct drm_device *dev = node->minor->dev;
671 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100672 struct intel_ring_buffer *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100673 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100674 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500675
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000676 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100677 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500678 if (hws == NULL)
679 return 0;
680
681 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
682 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
683 i * 4,
684 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
685 }
686 return 0;
687}
688
Daniel Vetterd5442302012-04-27 15:17:40 +0200689static ssize_t
690i915_error_state_write(struct file *filp,
691 const char __user *ubuf,
692 size_t cnt,
693 loff_t *ppos)
694{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300695 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200696 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200697 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200698
699 DRM_DEBUG_DRIVER("Resetting error state\n");
700
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200701 ret = mutex_lock_interruptible(&dev->struct_mutex);
702 if (ret)
703 return ret;
704
Daniel Vetterd5442302012-04-27 15:17:40 +0200705 i915_destroy_error_state(dev);
706 mutex_unlock(&dev->struct_mutex);
707
708 return cnt;
709}
710
711static int i915_error_state_open(struct inode *inode, struct file *file)
712{
713 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200714 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200715
716 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
717 if (!error_priv)
718 return -ENOMEM;
719
720 error_priv->dev = dev;
721
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300722 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200723
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300724 file->private_data = error_priv;
725
726 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200727}
728
729static int i915_error_state_release(struct inode *inode, struct file *file)
730{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300731 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200732
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300733 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200734 kfree(error_priv);
735
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300736 return 0;
737}
738
739static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
740 size_t count, loff_t *pos)
741{
742 struct i915_error_state_file_priv *error_priv = file->private_data;
743 struct drm_i915_error_state_buf error_str;
744 loff_t tmp_pos = 0;
745 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300746 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300747
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300748 ret = i915_error_state_buf_init(&error_str, count, *pos);
749 if (ret)
750 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300751
Mika Kuoppalafc16b482013-06-06 15:18:39 +0300752 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300753 if (ret)
754 goto out;
755
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300756 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
757 error_str.buf,
758 error_str.bytes);
759
760 if (ret_count < 0)
761 ret = ret_count;
762 else
763 *pos = error_str.start + ret_count;
764out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300765 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300766 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +0200767}
768
769static const struct file_operations i915_error_state_fops = {
770 .owner = THIS_MODULE,
771 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300772 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200773 .write = i915_error_state_write,
774 .llseek = default_llseek,
775 .release = i915_error_state_release,
776};
777
Kees Cook647416f2013-03-10 14:10:06 -0700778static int
779i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200780{
Kees Cook647416f2013-03-10 14:10:06 -0700781 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200782 drm_i915_private_t *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +0200783 int ret;
784
785 ret = mutex_lock_interruptible(&dev->struct_mutex);
786 if (ret)
787 return ret;
788
Kees Cook647416f2013-03-10 14:10:06 -0700789 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +0200790 mutex_unlock(&dev->struct_mutex);
791
Kees Cook647416f2013-03-10 14:10:06 -0700792 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +0200793}
794
Kees Cook647416f2013-03-10 14:10:06 -0700795static int
796i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200797{
Kees Cook647416f2013-03-10 14:10:06 -0700798 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200799 int ret;
800
Mika Kuoppala40633212012-12-04 15:12:00 +0200801 ret = mutex_lock_interruptible(&dev->struct_mutex);
802 if (ret)
803 return ret;
804
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +0200805 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +0200806 mutex_unlock(&dev->struct_mutex);
807
Kees Cook647416f2013-03-10 14:10:06 -0700808 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +0200809}
810
Kees Cook647416f2013-03-10 14:10:06 -0700811DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
812 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +0300813 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +0200814
Jesse Barnesf97108d2010-01-29 11:27:07 -0800815static int i915_rstdby_delays(struct seq_file *m, void *unused)
816{
817 struct drm_info_node *node = (struct drm_info_node *) m->private;
818 struct drm_device *dev = node->minor->dev;
819 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700820 u16 crstanddelay;
821 int ret;
822
823 ret = mutex_lock_interruptible(&dev->struct_mutex);
824 if (ret)
825 return ret;
826
827 crstanddelay = I915_READ16(CRSTANDVID);
828
829 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800830
831 seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
832
833 return 0;
834}
835
836static int i915_cur_delayinfo(struct seq_file *m, void *unused)
837{
838 struct drm_info_node *node = (struct drm_info_node *) m->private;
839 struct drm_device *dev = node->minor->dev;
840 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100841 int ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800842
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800843 if (IS_GEN5(dev)) {
844 u16 rgvswctl = I915_READ16(MEMSWCTL);
845 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
846
847 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
848 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
849 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
850 MEMSTAT_VID_SHIFT);
851 seq_printf(m, "Current P-state: %d\n",
852 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700853 } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800854 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
855 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
856 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyf82855d2013-01-29 12:00:15 -0800857 u32 rpstat, cagf;
Jesse Barnesccab5c82011-01-18 15:49:25 -0800858 u32 rpupei, rpcurup, rpprevup;
859 u32 rpdownei, rpcurdown, rpprevdown;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800860 int max_freq;
861
862 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100863 ret = mutex_lock_interruptible(&dev->struct_mutex);
864 if (ret)
865 return ret;
866
Ben Widawskyfcca7922011-04-25 11:23:07 -0700867 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800868
Jesse Barnesccab5c82011-01-18 15:49:25 -0800869 rpstat = I915_READ(GEN6_RPSTAT1);
870 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
871 rpcurup = I915_READ(GEN6_RP_CUR_UP);
872 rpprevup = I915_READ(GEN6_RP_PREV_UP);
873 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
874 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
875 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Ben Widawskyf82855d2013-01-29 12:00:15 -0800876 if (IS_HASWELL(dev))
877 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
878 else
879 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
880 cagf *= GT_FREQUENCY_MULTIPLIER;
Jesse Barnesccab5c82011-01-18 15:49:25 -0800881
Ben Widawskyd1ebd8162011-04-25 20:11:50 +0100882 gen6_gt_force_wake_put(dev_priv);
883 mutex_unlock(&dev->struct_mutex);
884
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800885 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800886 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800887 seq_printf(m, "Render p-state ratio: %d\n",
888 (gt_perf_status & 0xff00) >> 8);
889 seq_printf(m, "Render p-state VID: %d\n",
890 gt_perf_status & 0xff);
891 seq_printf(m, "Render p-state limit: %d\n",
892 rp_state_limits & 0xff);
Ben Widawskyf82855d2013-01-29 12:00:15 -0800893 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -0800894 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
895 GEN6_CURICONT_MASK);
896 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
897 GEN6_CURBSYTAVG_MASK);
898 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
899 GEN6_CURBSYTAVG_MASK);
900 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
901 GEN6_CURIAVG_MASK);
902 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
903 GEN6_CURBSYTAVG_MASK);
904 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
905 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800906
907 max_freq = (rp_state_cap & 0xff0000) >> 16;
908 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -0700909 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800910
911 max_freq = (rp_state_cap & 0xff00) >> 8;
912 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -0700913 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800914
915 max_freq = rp_state_cap & 0xff;
916 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -0700917 max_freq * GT_FREQUENCY_MULTIPLIER);
Ben Widawsky31c77382013-04-05 14:29:22 -0700918
919 seq_printf(m, "Max overclocked frequency: %dMHz\n",
920 dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700921 } else if (IS_VALLEYVIEW(dev)) {
922 u32 freq_sts, val;
923
Jesse Barnes259bd5d2013-04-22 15:59:30 -0700924 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +0300925 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700926 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
927 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
928
Jani Nikula64936252013-05-22 15:36:20 +0300929 val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700930 seq_printf(m, "max GPU freq: %d MHz\n",
931 vlv_gpu_freq(dev_priv->mem_freq, val));
932
Jani Nikula64936252013-05-22 15:36:20 +0300933 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
Jesse Barnes0a073b82013-04-17 15:54:58 -0700934 seq_printf(m, "min GPU freq: %d MHz\n",
935 vlv_gpu_freq(dev_priv->mem_freq, val));
936
937 seq_printf(m, "current GPU freq: %d MHz\n",
938 vlv_gpu_freq(dev_priv->mem_freq,
939 (freq_sts >> 8) & 0xff));
Jesse Barnes259bd5d2013-04-22 15:59:30 -0700940 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800941 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +0100942 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800943 }
Jesse Barnesf97108d2010-01-29 11:27:07 -0800944
945 return 0;
946}
947
948static int i915_delayfreq_table(struct seq_file *m, void *unused)
949{
950 struct drm_info_node *node = (struct drm_info_node *) m->private;
951 struct drm_device *dev = node->minor->dev;
952 drm_i915_private_t *dev_priv = dev->dev_private;
953 u32 delayfreq;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700954 int ret, i;
955
956 ret = mutex_lock_interruptible(&dev->struct_mutex);
957 if (ret)
958 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800959
960 for (i = 0; i < 16; i++) {
961 delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700962 seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
963 (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800964 }
965
Ben Widawsky616fdb52011-10-05 11:44:54 -0700966 mutex_unlock(&dev->struct_mutex);
967
Jesse Barnesf97108d2010-01-29 11:27:07 -0800968 return 0;
969}
970
971static inline int MAP_TO_MV(int map)
972{
973 return 1250 - (map * 25);
974}
975
976static int i915_inttoext_table(struct seq_file *m, void *unused)
977{
978 struct drm_info_node *node = (struct drm_info_node *) m->private;
979 struct drm_device *dev = node->minor->dev;
980 drm_i915_private_t *dev_priv = dev->dev_private;
981 u32 inttoext;
Ben Widawsky616fdb52011-10-05 11:44:54 -0700982 int ret, i;
983
984 ret = mutex_lock_interruptible(&dev->struct_mutex);
985 if (ret)
986 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800987
988 for (i = 1; i <= 32; i++) {
989 inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
990 seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
991 }
992
Ben Widawsky616fdb52011-10-05 11:44:54 -0700993 mutex_unlock(&dev->struct_mutex);
994
Jesse Barnesf97108d2010-01-29 11:27:07 -0800995 return 0;
996}
997
Ben Widawsky4d855292011-12-12 19:34:16 -0800998static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800999{
1000 struct drm_info_node *node = (struct drm_info_node *) m->private;
1001 struct drm_device *dev = node->minor->dev;
1002 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001003 u32 rgvmodectl, rstdbyctl;
1004 u16 crstandvid;
1005 int ret;
1006
1007 ret = mutex_lock_interruptible(&dev->struct_mutex);
1008 if (ret)
1009 return ret;
1010
1011 rgvmodectl = I915_READ(MEMMODECTL);
1012 rstdbyctl = I915_READ(RSTDBYCTL);
1013 crstandvid = I915_READ16(CRSTANDVID);
1014
1015 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001016
1017 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1018 "yes" : "no");
1019 seq_printf(m, "Boost freq: %d\n",
1020 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1021 MEMMODE_BOOST_FREQ_SHIFT);
1022 seq_printf(m, "HW control enabled: %s\n",
1023 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1024 seq_printf(m, "SW control enabled: %s\n",
1025 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1026 seq_printf(m, "Gated voltage change: %s\n",
1027 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1028 seq_printf(m, "Starting frequency: P%d\n",
1029 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001030 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001031 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001032 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1033 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1034 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1035 seq_printf(m, "Render standby enabled: %s\n",
1036 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +01001037 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001038 switch (rstdbyctl & RSX_STATUS_MASK) {
1039 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001040 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001041 break;
1042 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001043 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001044 break;
1045 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001046 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001047 break;
1048 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001049 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001050 break;
1051 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001052 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001053 break;
1054 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001055 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001056 break;
1057 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001058 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001059 break;
1060 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001061
1062 return 0;
1063}
1064
Ben Widawsky4d855292011-12-12 19:34:16 -08001065static int gen6_drpc_info(struct seq_file *m)
1066{
1067
1068 struct drm_info_node *node = (struct drm_info_node *) m->private;
1069 struct drm_device *dev = node->minor->dev;
1070 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001071 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001072 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001073 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001074
1075 ret = mutex_lock_interruptible(&dev->struct_mutex);
1076 if (ret)
1077 return ret;
1078
Chris Wilson907b28c2013-07-19 20:36:52 +01001079 spin_lock_irq(&dev_priv->uncore.lock);
1080 forcewake_count = dev_priv->uncore.forcewake_count;
1081 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001082
1083 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001084 seq_puts(m, "RC information inaccurate because somebody "
1085 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001086 } else {
1087 /* NB: we cannot use forcewake, else we read the wrong values */
1088 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1089 udelay(10);
1090 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1091 }
1092
1093 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001094 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001095
1096 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1097 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1098 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001099 mutex_lock(&dev_priv->rps.hw_lock);
1100 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1101 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001102
1103 seq_printf(m, "Video Turbo Mode: %s\n",
1104 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1105 seq_printf(m, "HW control enabled: %s\n",
1106 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1107 seq_printf(m, "SW control enabled: %s\n",
1108 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1109 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001110 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001111 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1112 seq_printf(m, "RC6 Enabled: %s\n",
1113 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1114 seq_printf(m, "Deep RC6 Enabled: %s\n",
1115 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1116 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1117 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001118 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001119 switch (gt_core_status & GEN6_RCn_MASK) {
1120 case GEN6_RC0:
1121 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001122 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001123 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001124 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001125 break;
1126 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001127 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001128 break;
1129 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001130 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001131 break;
1132 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001133 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001134 break;
1135 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001136 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001137 break;
1138 }
1139
1140 seq_printf(m, "Core Power Down: %s\n",
1141 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001142
1143 /* Not exactly sure what this is */
1144 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1145 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1146 seq_printf(m, "RC6 residency since boot: %u\n",
1147 I915_READ(GEN6_GT_GFX_RC6));
1148 seq_printf(m, "RC6+ residency since boot: %u\n",
1149 I915_READ(GEN6_GT_GFX_RC6p));
1150 seq_printf(m, "RC6++ residency since boot: %u\n",
1151 I915_READ(GEN6_GT_GFX_RC6pp));
1152
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001153 seq_printf(m, "RC6 voltage: %dmV\n",
1154 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1155 seq_printf(m, "RC6+ voltage: %dmV\n",
1156 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1157 seq_printf(m, "RC6++ voltage: %dmV\n",
1158 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001159 return 0;
1160}
1161
1162static int i915_drpc_info(struct seq_file *m, void *unused)
1163{
1164 struct drm_info_node *node = (struct drm_info_node *) m->private;
1165 struct drm_device *dev = node->minor->dev;
1166
1167 if (IS_GEN6(dev) || IS_GEN7(dev))
1168 return gen6_drpc_info(m);
1169 else
1170 return ironlake_drpc_info(m);
1171}
1172
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001173static int i915_fbc_status(struct seq_file *m, void *unused)
1174{
1175 struct drm_info_node *node = (struct drm_info_node *) m->private;
1176 struct drm_device *dev = node->minor->dev;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001177 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001178
Adam Jacksonee5382a2010-04-23 11:17:39 -04001179 if (!I915_HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001180 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001181 return 0;
1182 }
1183
Adam Jacksonee5382a2010-04-23 11:17:39 -04001184 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001185 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001186 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001187 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001188 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001189 case FBC_OK:
1190 seq_puts(m, "FBC actived, but currently disabled in hardware");
1191 break;
1192 case FBC_UNSUPPORTED:
1193 seq_puts(m, "unsupported by this chipset");
1194 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001195 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001196 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001197 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001198 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001199 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001200 break;
1201 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001202 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001203 break;
1204 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001205 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001206 break;
1207 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001208 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001209 break;
1210 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001211 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001212 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001213 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001214 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001215 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001216 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001217 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001218 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001219 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001220 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001221 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001222 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001223 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001224 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001225 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001226 }
1227 return 0;
1228}
1229
Paulo Zanoni92d44622013-05-31 16:33:24 -03001230static int i915_ips_status(struct seq_file *m, void *unused)
1231{
1232 struct drm_info_node *node = (struct drm_info_node *) m->private;
1233 struct drm_device *dev = node->minor->dev;
1234 struct drm_i915_private *dev_priv = dev->dev_private;
1235
Damien Lespiauf5adf942013-06-24 18:29:34 +01001236 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001237 seq_puts(m, "not supported\n");
1238 return 0;
1239 }
1240
1241 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1242 seq_puts(m, "enabled\n");
1243 else
1244 seq_puts(m, "disabled\n");
1245
1246 return 0;
1247}
1248
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001249static int i915_sr_status(struct seq_file *m, void *unused)
1250{
1251 struct drm_info_node *node = (struct drm_info_node *) m->private;
1252 struct drm_device *dev = node->minor->dev;
1253 drm_i915_private_t *dev_priv = dev->dev_private;
1254 bool sr_enabled = false;
1255
Yuanhan Liu13982612010-12-15 15:42:31 +08001256 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001257 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001258 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001259 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1260 else if (IS_I915GM(dev))
1261 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1262 else if (IS_PINEVIEW(dev))
1263 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1264
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001265 seq_printf(m, "self-refresh: %s\n",
1266 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001267
1268 return 0;
1269}
1270
Jesse Barnes7648fa92010-05-20 14:28:11 -07001271static int i915_emon_status(struct seq_file *m, void *unused)
1272{
1273 struct drm_info_node *node = (struct drm_info_node *) m->private;
1274 struct drm_device *dev = node->minor->dev;
1275 drm_i915_private_t *dev_priv = dev->dev_private;
1276 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001277 int ret;
1278
Chris Wilson582be6b2012-04-30 19:35:02 +01001279 if (!IS_GEN5(dev))
1280 return -ENODEV;
1281
Chris Wilsonde227ef2010-07-03 07:58:38 +01001282 ret = mutex_lock_interruptible(&dev->struct_mutex);
1283 if (ret)
1284 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001285
1286 temp = i915_mch_val(dev_priv);
1287 chipset = i915_chipset_val(dev_priv);
1288 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001289 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001290
1291 seq_printf(m, "GMCH temp: %ld\n", temp);
1292 seq_printf(m, "Chipset power: %ld\n", chipset);
1293 seq_printf(m, "GFX power: %ld\n", gfx);
1294 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1295
1296 return 0;
1297}
1298
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001299static int i915_ring_freq_table(struct seq_file *m, void *unused)
1300{
1301 struct drm_info_node *node = (struct drm_info_node *) m->private;
1302 struct drm_device *dev = node->minor->dev;
1303 drm_i915_private_t *dev_priv = dev->dev_private;
1304 int ret;
1305 int gpu_freq, ia_freq;
1306
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001307 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001308 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001309 return 0;
1310 }
1311
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001312 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001313 if (ret)
1314 return ret;
1315
Damien Lespiau267f0c92013-06-24 22:59:48 +01001316 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001317
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001318 for (gpu_freq = dev_priv->rps.min_delay;
1319 gpu_freq <= dev_priv->rps.max_delay;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001320 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001321 ia_freq = gpu_freq;
1322 sandybridge_pcode_read(dev_priv,
1323 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1324 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001325 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1326 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1327 ((ia_freq >> 0) & 0xff) * 100,
1328 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001329 }
1330
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001331 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001332
1333 return 0;
1334}
1335
Jesse Barnes7648fa92010-05-20 14:28:11 -07001336static int i915_gfxec(struct seq_file *m, void *unused)
1337{
1338 struct drm_info_node *node = (struct drm_info_node *) m->private;
1339 struct drm_device *dev = node->minor->dev;
1340 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001341 int ret;
1342
1343 ret = mutex_lock_interruptible(&dev->struct_mutex);
1344 if (ret)
1345 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001346
1347 seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1348
Ben Widawsky616fdb52011-10-05 11:44:54 -07001349 mutex_unlock(&dev->struct_mutex);
1350
Jesse Barnes7648fa92010-05-20 14:28:11 -07001351 return 0;
1352}
1353
Chris Wilson44834a62010-08-19 16:09:23 +01001354static int i915_opregion(struct seq_file *m, void *unused)
1355{
1356 struct drm_info_node *node = (struct drm_info_node *) m->private;
1357 struct drm_device *dev = node->minor->dev;
1358 drm_i915_private_t *dev_priv = dev->dev_private;
1359 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001360 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001361 int ret;
1362
Daniel Vetter0d38f002012-04-21 22:49:10 +02001363 if (data == NULL)
1364 return -ENOMEM;
1365
Chris Wilson44834a62010-08-19 16:09:23 +01001366 ret = mutex_lock_interruptible(&dev->struct_mutex);
1367 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001368 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001369
Daniel Vetter0d38f002012-04-21 22:49:10 +02001370 if (opregion->header) {
1371 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1372 seq_write(m, data, OPREGION_SIZE);
1373 }
Chris Wilson44834a62010-08-19 16:09:23 +01001374
1375 mutex_unlock(&dev->struct_mutex);
1376
Daniel Vetter0d38f002012-04-21 22:49:10 +02001377out:
1378 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001379 return 0;
1380}
1381
Chris Wilson37811fc2010-08-25 22:45:57 +01001382static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1383{
1384 struct drm_info_node *node = (struct drm_info_node *) m->private;
1385 struct drm_device *dev = node->minor->dev;
1386 drm_i915_private_t *dev_priv = dev->dev_private;
1387 struct intel_fbdev *ifbdev;
1388 struct intel_framebuffer *fb;
1389 int ret;
1390
1391 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1392 if (ret)
1393 return ret;
1394
1395 ifbdev = dev_priv->fbdev;
1396 fb = to_intel_framebuffer(ifbdev->helper.fb);
1397
Daniel Vetter623f9782012-12-11 16:21:38 +01001398 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001399 fb->base.width,
1400 fb->base.height,
1401 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001402 fb->base.bits_per_pixel,
1403 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001404 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001405 seq_putc(m, '\n');
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001406 mutex_unlock(&dev->mode_config.mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001407
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001408 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001409 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1410 if (&fb->base == ifbdev->helper.fb)
1411 continue;
1412
Daniel Vetter623f9782012-12-11 16:21:38 +01001413 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001414 fb->base.width,
1415 fb->base.height,
1416 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001417 fb->base.bits_per_pixel,
1418 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001419 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001420 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001421 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001422 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001423
1424 return 0;
1425}
1426
Ben Widawskye76d3632011-03-19 18:14:29 -07001427static int i915_context_status(struct seq_file *m, void *unused)
1428{
1429 struct drm_info_node *node = (struct drm_info_node *) m->private;
1430 struct drm_device *dev = node->minor->dev;
1431 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskya168c292013-02-14 15:05:12 -08001432 struct intel_ring_buffer *ring;
1433 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001434
1435 ret = mutex_lock_interruptible(&dev->mode_config.mutex);
1436 if (ret)
1437 return ret;
1438
Daniel Vetter3e373942012-11-02 19:55:04 +01001439 if (dev_priv->ips.pwrctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001440 seq_puts(m, "power context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001441 describe_obj(m, dev_priv->ips.pwrctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001442 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001443 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001444
Daniel Vetter3e373942012-11-02 19:55:04 +01001445 if (dev_priv->ips.renderctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001446 seq_puts(m, "render context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001447 describe_obj(m, dev_priv->ips.renderctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001448 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001449 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001450
Ben Widawskya168c292013-02-14 15:05:12 -08001451 for_each_ring(ring, dev_priv, i) {
1452 if (ring->default_context) {
1453 seq_printf(m, "HW default context %s ring ", ring->name);
1454 describe_obj(m, ring->default_context->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001455 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001456 }
1457 }
1458
Ben Widawskye76d3632011-03-19 18:14:29 -07001459 mutex_unlock(&dev->mode_config.mutex);
1460
1461 return 0;
1462}
1463
Ben Widawsky6d794d42011-04-25 11:25:56 -07001464static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1465{
1466 struct drm_info_node *node = (struct drm_info_node *) m->private;
1467 struct drm_device *dev = node->minor->dev;
1468 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001469 unsigned forcewake_count;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001470
Chris Wilson907b28c2013-07-19 20:36:52 +01001471 spin_lock_irq(&dev_priv->uncore.lock);
1472 forcewake_count = dev_priv->uncore.forcewake_count;
1473 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001474
1475 seq_printf(m, "forcewake count = %u\n", forcewake_count);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001476
1477 return 0;
1478}
1479
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001480static const char *swizzle_string(unsigned swizzle)
1481{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001482 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001483 case I915_BIT_6_SWIZZLE_NONE:
1484 return "none";
1485 case I915_BIT_6_SWIZZLE_9:
1486 return "bit9";
1487 case I915_BIT_6_SWIZZLE_9_10:
1488 return "bit9/bit10";
1489 case I915_BIT_6_SWIZZLE_9_11:
1490 return "bit9/bit11";
1491 case I915_BIT_6_SWIZZLE_9_10_11:
1492 return "bit9/bit10/bit11";
1493 case I915_BIT_6_SWIZZLE_9_17:
1494 return "bit9/bit17";
1495 case I915_BIT_6_SWIZZLE_9_10_17:
1496 return "bit9/bit10/bit17";
1497 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001498 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001499 }
1500
1501 return "bug";
1502}
1503
1504static int i915_swizzle_info(struct seq_file *m, void *data)
1505{
1506 struct drm_info_node *node = (struct drm_info_node *) m->private;
1507 struct drm_device *dev = node->minor->dev;
1508 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001509 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001510
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001511 ret = mutex_lock_interruptible(&dev->struct_mutex);
1512 if (ret)
1513 return ret;
1514
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001515 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1516 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1517 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1518 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1519
1520 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1521 seq_printf(m, "DDC = 0x%08x\n",
1522 I915_READ(DCC));
1523 seq_printf(m, "C0DRB3 = 0x%04x\n",
1524 I915_READ16(C0DRB3));
1525 seq_printf(m, "C1DRB3 = 0x%04x\n",
1526 I915_READ16(C1DRB3));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001527 } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
1528 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1529 I915_READ(MAD_DIMM_C0));
1530 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1531 I915_READ(MAD_DIMM_C1));
1532 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1533 I915_READ(MAD_DIMM_C2));
1534 seq_printf(m, "TILECTL = 0x%08x\n",
1535 I915_READ(TILECTL));
1536 seq_printf(m, "ARB_MODE = 0x%08x\n",
1537 I915_READ(ARB_MODE));
1538 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1539 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001540 }
1541 mutex_unlock(&dev->struct_mutex);
1542
1543 return 0;
1544}
1545
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001546static int i915_ppgtt_info(struct seq_file *m, void *data)
1547{
1548 struct drm_info_node *node = (struct drm_info_node *) m->private;
1549 struct drm_device *dev = node->minor->dev;
1550 struct drm_i915_private *dev_priv = dev->dev_private;
1551 struct intel_ring_buffer *ring;
1552 int i, ret;
1553
1554
1555 ret = mutex_lock_interruptible(&dev->struct_mutex);
1556 if (ret)
1557 return ret;
1558 if (INTEL_INFO(dev)->gen == 6)
1559 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1560
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01001561 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001562 seq_printf(m, "%s\n", ring->name);
1563 if (INTEL_INFO(dev)->gen == 7)
1564 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1565 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1566 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1567 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1568 }
1569 if (dev_priv->mm.aliasing_ppgtt) {
1570 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1571
Damien Lespiau267f0c92013-06-24 22:59:48 +01001572 seq_puts(m, "aliasing PPGTT:\n");
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001573 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
1574 }
1575 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
1576 mutex_unlock(&dev->struct_mutex);
1577
1578 return 0;
1579}
1580
Jesse Barnes57f350b2012-03-28 13:39:25 -07001581static int i915_dpio_info(struct seq_file *m, void *data)
1582{
1583 struct drm_info_node *node = (struct drm_info_node *) m->private;
1584 struct drm_device *dev = node->minor->dev;
1585 struct drm_i915_private *dev_priv = dev->dev_private;
1586 int ret;
1587
1588
1589 if (!IS_VALLEYVIEW(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001590 seq_puts(m, "unsupported\n");
Jesse Barnes57f350b2012-03-28 13:39:25 -07001591 return 0;
1592 }
1593
Daniel Vetter09153002012-12-12 14:06:44 +01001594 ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
Jesse Barnes57f350b2012-03-28 13:39:25 -07001595 if (ret)
1596 return ret;
1597
1598 seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
1599
1600 seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001601 vlv_dpio_read(dev_priv, _DPIO_DIV_A));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001602 seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001603 vlv_dpio_read(dev_priv, _DPIO_DIV_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001604
1605 seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001606 vlv_dpio_read(dev_priv, _DPIO_REFSFR_A));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001607 seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001608 vlv_dpio_read(dev_priv, _DPIO_REFSFR_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001609
1610 seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001611 vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001612 seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001613 vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001614
Ville Syrjälä4abb2c32013-06-14 14:02:53 +03001615 seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
1616 vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_A));
1617 seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
1618 vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_B));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001619
1620 seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
Jani Nikulaae992582013-05-22 15:36:19 +03001621 vlv_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
Jesse Barnes57f350b2012-03-28 13:39:25 -07001622
Daniel Vetter09153002012-12-12 14:06:44 +01001623 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes57f350b2012-03-28 13:39:25 -07001624
1625 return 0;
1626}
1627
Ben Widawsky63573eb2013-07-04 11:02:07 -07001628static int i915_llc(struct seq_file *m, void *data)
1629{
1630 struct drm_info_node *node = (struct drm_info_node *) m->private;
1631 struct drm_device *dev = node->minor->dev;
1632 struct drm_i915_private *dev_priv = dev->dev_private;
1633
1634 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
1635 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
1636 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
1637
1638 return 0;
1639}
1640
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001641static int i915_edp_psr_status(struct seq_file *m, void *data)
1642{
1643 struct drm_info_node *node = m->private;
1644 struct drm_device *dev = node->minor->dev;
1645 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001646 u32 psrstat, psrperf;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001647
1648 if (!IS_HASWELL(dev)) {
1649 seq_puts(m, "PSR not supported on this platform\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001650 } else if (IS_HASWELL(dev) && I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE) {
1651 seq_puts(m, "PSR enabled\n");
1652 } else {
1653 seq_puts(m, "PSR disabled: ");
1654 switch (dev_priv->no_psr_reason) {
1655 case PSR_NO_SOURCE:
1656 seq_puts(m, "not supported on this platform");
1657 break;
1658 case PSR_NO_SINK:
1659 seq_puts(m, "not supported by panel");
1660 break;
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001661 case PSR_MODULE_PARAM:
1662 seq_puts(m, "disabled by flag");
1663 break;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001664 case PSR_CRTC_NOT_ACTIVE:
1665 seq_puts(m, "crtc not active");
1666 break;
1667 case PSR_PWR_WELL_ENABLED:
1668 seq_puts(m, "power well enabled");
1669 break;
1670 case PSR_NOT_TILED:
1671 seq_puts(m, "not tiled");
1672 break;
1673 case PSR_SPRITE_ENABLED:
1674 seq_puts(m, "sprite enabled");
1675 break;
1676 case PSR_S3D_ENABLED:
1677 seq_puts(m, "stereo 3d enabled");
1678 break;
1679 case PSR_INTERLACED_ENABLED:
1680 seq_puts(m, "interlaced enabled");
1681 break;
1682 case PSR_HSW_NOT_DDIA:
1683 seq_puts(m, "HSW ties PSR to DDI A (eDP)");
1684 break;
1685 default:
1686 seq_puts(m, "unknown reason");
1687 }
1688 seq_puts(m, "\n");
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001689 return 0;
1690 }
1691
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03001692 psrstat = I915_READ(EDP_PSR_STATUS_CTL);
1693
1694 seq_puts(m, "PSR Current State: ");
1695 switch (psrstat & EDP_PSR_STATUS_STATE_MASK) {
1696 case EDP_PSR_STATUS_STATE_IDLE:
1697 seq_puts(m, "Reset state\n");
1698 break;
1699 case EDP_PSR_STATUS_STATE_SRDONACK:
1700 seq_puts(m, "Wait for TG/Stream to send on frame of data after SRD conditions are met\n");
1701 break;
1702 case EDP_PSR_STATUS_STATE_SRDENT:
1703 seq_puts(m, "SRD entry\n");
1704 break;
1705 case EDP_PSR_STATUS_STATE_BUFOFF:
1706 seq_puts(m, "Wait for buffer turn off\n");
1707 break;
1708 case EDP_PSR_STATUS_STATE_BUFON:
1709 seq_puts(m, "Wait for buffer turn on\n");
1710 break;
1711 case EDP_PSR_STATUS_STATE_AUXACK:
1712 seq_puts(m, "Wait for AUX to acknowledge on SRD exit\n");
1713 break;
1714 case EDP_PSR_STATUS_STATE_SRDOFFACK:
1715 seq_puts(m, "Wait for TG/Stream to acknowledge the SRD VDM exit\n");
1716 break;
1717 default:
1718 seq_puts(m, "Unknown\n");
1719 break;
1720 }
1721
1722 seq_puts(m, "Link Status: ");
1723 switch (psrstat & EDP_PSR_STATUS_LINK_MASK) {
1724 case EDP_PSR_STATUS_LINK_FULL_OFF:
1725 seq_puts(m, "Link is fully off\n");
1726 break;
1727 case EDP_PSR_STATUS_LINK_FULL_ON:
1728 seq_puts(m, "Link is fully on\n");
1729 break;
1730 case EDP_PSR_STATUS_LINK_STANDBY:
1731 seq_puts(m, "Link is in standby\n");
1732 break;
1733 default:
1734 seq_puts(m, "Unknown\n");
1735 break;
1736 }
1737
1738 seq_printf(m, "PSR Entry Count: %u\n",
1739 psrstat >> EDP_PSR_STATUS_COUNT_SHIFT &
1740 EDP_PSR_STATUS_COUNT_MASK);
1741
1742 seq_printf(m, "Max Sleep Timer Counter: %u\n",
1743 psrstat >> EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT &
1744 EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK);
1745
1746 seq_printf(m, "Had AUX error: %s\n",
1747 yesno(psrstat & EDP_PSR_STATUS_AUX_ERROR));
1748
1749 seq_printf(m, "Sending AUX: %s\n",
1750 yesno(psrstat & EDP_PSR_STATUS_AUX_SENDING));
1751
1752 seq_printf(m, "Sending Idle: %s\n",
1753 yesno(psrstat & EDP_PSR_STATUS_SENDING_IDLE));
1754
1755 seq_printf(m, "Sending TP2 TP3: %s\n",
1756 yesno(psrstat & EDP_PSR_STATUS_SENDING_TP2_TP3));
1757
1758 seq_printf(m, "Sending TP1: %s\n",
1759 yesno(psrstat & EDP_PSR_STATUS_SENDING_TP1));
1760
1761 seq_printf(m, "Idle Count: %u\n",
1762 psrstat & EDP_PSR_STATUS_IDLE_MASK);
1763
1764 psrperf = (I915_READ(EDP_PSR_PERF_CNT)) & EDP_PSR_PERF_CNT_MASK;
1765 seq_printf(m, "Performance Counter: %u\n", psrperf);
1766
1767 return 0;
1768}
1769
Kees Cook647416f2013-03-10 14:10:06 -07001770static int
1771i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001772{
Kees Cook647416f2013-03-10 14:10:06 -07001773 struct drm_device *dev = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001774 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001775
Kees Cook647416f2013-03-10 14:10:06 -07001776 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001777
Kees Cook647416f2013-03-10 14:10:06 -07001778 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001779}
1780
Kees Cook647416f2013-03-10 14:10:06 -07001781static int
1782i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001783{
Kees Cook647416f2013-03-10 14:10:06 -07001784 struct drm_device *dev = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001785
Kees Cook647416f2013-03-10 14:10:06 -07001786 DRM_INFO("Manually setting wedged to %llu\n", val);
Chris Wilson527f9e92010-11-11 01:16:58 +00001787 i915_handle_error(dev, val);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001788
Kees Cook647416f2013-03-10 14:10:06 -07001789 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001790}
1791
Kees Cook647416f2013-03-10 14:10:06 -07001792DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
1793 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001794 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01001795
Kees Cook647416f2013-03-10 14:10:06 -07001796static int
1797i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001798{
Kees Cook647416f2013-03-10 14:10:06 -07001799 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001800 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001801
Kees Cook647416f2013-03-10 14:10:06 -07001802 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001803
Kees Cook647416f2013-03-10 14:10:06 -07001804 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001805}
1806
Kees Cook647416f2013-03-10 14:10:06 -07001807static int
1808i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001809{
Kees Cook647416f2013-03-10 14:10:06 -07001810 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001811 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07001812 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001813
Kees Cook647416f2013-03-10 14:10:06 -07001814 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001815
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001816 ret = mutex_lock_interruptible(&dev->struct_mutex);
1817 if (ret)
1818 return ret;
1819
Daniel Vetter99584db2012-11-14 17:14:04 +01001820 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001821 mutex_unlock(&dev->struct_mutex);
1822
Kees Cook647416f2013-03-10 14:10:06 -07001823 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02001824}
1825
Kees Cook647416f2013-03-10 14:10:06 -07001826DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
1827 i915_ring_stop_get, i915_ring_stop_set,
1828 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02001829
Chris Wilsondd624af2013-01-15 12:39:35 +00001830#define DROP_UNBOUND 0x1
1831#define DROP_BOUND 0x2
1832#define DROP_RETIRE 0x4
1833#define DROP_ACTIVE 0x8
1834#define DROP_ALL (DROP_UNBOUND | \
1835 DROP_BOUND | \
1836 DROP_RETIRE | \
1837 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07001838static int
1839i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00001840{
Kees Cook647416f2013-03-10 14:10:06 -07001841 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00001842
Kees Cook647416f2013-03-10 14:10:06 -07001843 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00001844}
1845
Kees Cook647416f2013-03-10 14:10:06 -07001846static int
1847i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00001848{
Kees Cook647416f2013-03-10 14:10:06 -07001849 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00001850 struct drm_i915_private *dev_priv = dev->dev_private;
1851 struct drm_i915_gem_object *obj, *next;
Ben Widawskyca191b12013-07-31 17:00:14 -07001852 struct i915_address_space *vm;
1853 struct i915_vma *vma, *x;
Kees Cook647416f2013-03-10 14:10:06 -07001854 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00001855
Kees Cook647416f2013-03-10 14:10:06 -07001856 DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00001857
1858 /* No need to check and wait for gpu resets, only libdrm auto-restarts
1859 * on ioctls on -EAGAIN. */
1860 ret = mutex_lock_interruptible(&dev->struct_mutex);
1861 if (ret)
1862 return ret;
1863
1864 if (val & DROP_ACTIVE) {
1865 ret = i915_gpu_idle(dev);
1866 if (ret)
1867 goto unlock;
1868 }
1869
1870 if (val & (DROP_RETIRE | DROP_ACTIVE))
1871 i915_gem_retire_requests(dev);
1872
1873 if (val & DROP_BOUND) {
Ben Widawskyca191b12013-07-31 17:00:14 -07001874 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
1875 list_for_each_entry_safe(vma, x, &vm->inactive_list,
1876 mm_list) {
1877 if (vma->obj->pin_count)
1878 continue;
Ben Widawsky31a46c92013-07-31 16:59:55 -07001879
Ben Widawskyca191b12013-07-31 17:00:14 -07001880 ret = i915_vma_unbind(vma);
1881 if (ret)
1882 goto unlock;
1883 }
Ben Widawsky31a46c92013-07-31 16:59:55 -07001884 }
Chris Wilsondd624af2013-01-15 12:39:35 +00001885 }
1886
1887 if (val & DROP_UNBOUND) {
Ben Widawsky35c20a62013-05-31 11:28:48 -07001888 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
1889 global_list)
Chris Wilsondd624af2013-01-15 12:39:35 +00001890 if (obj->pages_pin_count == 0) {
1891 ret = i915_gem_object_put_pages(obj);
1892 if (ret)
1893 goto unlock;
1894 }
1895 }
1896
1897unlock:
1898 mutex_unlock(&dev->struct_mutex);
1899
Kees Cook647416f2013-03-10 14:10:06 -07001900 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00001901}
1902
Kees Cook647416f2013-03-10 14:10:06 -07001903DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
1904 i915_drop_caches_get, i915_drop_caches_set,
1905 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00001906
Kees Cook647416f2013-03-10 14:10:06 -07001907static int
1908i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07001909{
Kees Cook647416f2013-03-10 14:10:06 -07001910 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07001911 drm_i915_private_t *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07001912 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02001913
1914 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1915 return -ENODEV;
1916
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001917 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02001918 if (ret)
1919 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07001920
Jesse Barnes0a073b82013-04-17 15:54:58 -07001921 if (IS_VALLEYVIEW(dev))
1922 *val = vlv_gpu_freq(dev_priv->mem_freq,
1923 dev_priv->rps.max_delay);
1924 else
1925 *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001926 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07001927
Kees Cook647416f2013-03-10 14:10:06 -07001928 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07001929}
1930
Kees Cook647416f2013-03-10 14:10:06 -07001931static int
1932i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07001933{
Kees Cook647416f2013-03-10 14:10:06 -07001934 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07001935 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07001936 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02001937
1938 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1939 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07001940
Kees Cook647416f2013-03-10 14:10:06 -07001941 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07001942
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001943 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02001944 if (ret)
1945 return ret;
1946
Jesse Barnes358733e2011-07-27 11:53:01 -07001947 /*
1948 * Turbo will still be enabled, but won't go above the set value.
1949 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07001950 if (IS_VALLEYVIEW(dev)) {
1951 val = vlv_freq_opcode(dev_priv->mem_freq, val);
1952 dev_priv->rps.max_delay = val;
1953 gen6_set_rps(dev, val);
1954 } else {
1955 do_div(val, GT_FREQUENCY_MULTIPLIER);
1956 dev_priv->rps.max_delay = val;
1957 gen6_set_rps(dev, val);
1958 }
1959
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001960 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07001961
Kees Cook647416f2013-03-10 14:10:06 -07001962 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07001963}
1964
Kees Cook647416f2013-03-10 14:10:06 -07001965DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
1966 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001967 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07001968
Kees Cook647416f2013-03-10 14:10:06 -07001969static int
1970i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07001971{
Kees Cook647416f2013-03-10 14:10:06 -07001972 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07001973 drm_i915_private_t *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07001974 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02001975
1976 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
1977 return -ENODEV;
1978
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001979 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02001980 if (ret)
1981 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07001982
Jesse Barnes0a073b82013-04-17 15:54:58 -07001983 if (IS_VALLEYVIEW(dev))
1984 *val = vlv_gpu_freq(dev_priv->mem_freq,
1985 dev_priv->rps.min_delay);
1986 else
1987 *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001988 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07001989
Kees Cook647416f2013-03-10 14:10:06 -07001990 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07001991}
1992
Kees Cook647416f2013-03-10 14:10:06 -07001993static int
1994i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07001995{
Kees Cook647416f2013-03-10 14:10:06 -07001996 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07001997 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07001998 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02001999
2000 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2001 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07002002
Kees Cook647416f2013-03-10 14:10:06 -07002003 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07002004
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002005 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02002006 if (ret)
2007 return ret;
2008
Jesse Barnes1523c312012-05-25 12:34:54 -07002009 /*
2010 * Turbo will still be enabled, but won't go below the set value.
2011 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07002012 if (IS_VALLEYVIEW(dev)) {
2013 val = vlv_freq_opcode(dev_priv->mem_freq, val);
2014 dev_priv->rps.min_delay = val;
2015 valleyview_set_rps(dev, val);
2016 } else {
2017 do_div(val, GT_FREQUENCY_MULTIPLIER);
2018 dev_priv->rps.min_delay = val;
2019 gen6_set_rps(dev, val);
2020 }
Jesse Barnes4fc688c2012-11-02 11:14:01 -07002021 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07002022
Kees Cook647416f2013-03-10 14:10:06 -07002023 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07002024}
2025
Kees Cook647416f2013-03-10 14:10:06 -07002026DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
2027 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03002028 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07002029
Kees Cook647416f2013-03-10 14:10:06 -07002030static int
2031i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002032{
Kees Cook647416f2013-03-10 14:10:06 -07002033 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002034 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002035 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07002036 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002037
Daniel Vetter004777c2012-08-09 15:07:01 +02002038 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2039 return -ENODEV;
2040
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002041 ret = mutex_lock_interruptible(&dev->struct_mutex);
2042 if (ret)
2043 return ret;
2044
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002045 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
2046 mutex_unlock(&dev_priv->dev->struct_mutex);
2047
Kees Cook647416f2013-03-10 14:10:06 -07002048 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002049
Kees Cook647416f2013-03-10 14:10:06 -07002050 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002051}
2052
Kees Cook647416f2013-03-10 14:10:06 -07002053static int
2054i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002055{
Kees Cook647416f2013-03-10 14:10:06 -07002056 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002057 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002058 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002059
Daniel Vetter004777c2012-08-09 15:07:01 +02002060 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
2061 return -ENODEV;
2062
Kees Cook647416f2013-03-10 14:10:06 -07002063 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002064 return -EINVAL;
2065
Kees Cook647416f2013-03-10 14:10:06 -07002066 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002067
2068 /* Update the cache sharing policy here as well */
2069 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
2070 snpcr &= ~GEN6_MBC_SNPCR_MASK;
2071 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
2072 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
2073
Kees Cook647416f2013-03-10 14:10:06 -07002074 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002075}
2076
Kees Cook647416f2013-03-10 14:10:06 -07002077DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
2078 i915_cache_sharing_get, i915_cache_sharing_set,
2079 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002080
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002081/* As the drm_debugfs_init() routines are called before dev->dev_private is
2082 * allocated we need to hook into the minor for release. */
2083static int
2084drm_add_fake_info_node(struct drm_minor *minor,
2085 struct dentry *ent,
2086 const void *key)
2087{
2088 struct drm_info_node *node;
2089
2090 node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
2091 if (node == NULL) {
2092 debugfs_remove(ent);
2093 return -ENOMEM;
2094 }
2095
2096 node->minor = minor;
2097 node->dent = ent;
2098 node->info_ent = (void *) key;
Marcin Slusarzb3e067c2011-11-09 22:20:35 +01002099
2100 mutex_lock(&minor->debugfs_lock);
2101 list_add(&node->list, &minor->debugfs_list);
2102 mutex_unlock(&minor->debugfs_lock);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002103
2104 return 0;
2105}
2106
Ben Widawsky6d794d42011-04-25 11:25:56 -07002107static int i915_forcewake_open(struct inode *inode, struct file *file)
2108{
2109 struct drm_device *dev = inode->i_private;
2110 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07002111
Daniel Vetter075edca2012-01-24 09:44:28 +01002112 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07002113 return 0;
2114
Ben Widawsky6d794d42011-04-25 11:25:56 -07002115 gen6_gt_force_wake_get(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002116
2117 return 0;
2118}
2119
Ben Widawskyc43b5632012-04-16 14:07:40 -07002120static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07002121{
2122 struct drm_device *dev = inode->i_private;
2123 struct drm_i915_private *dev_priv = dev->dev_private;
2124
Daniel Vetter075edca2012-01-24 09:44:28 +01002125 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07002126 return 0;
2127
Ben Widawsky6d794d42011-04-25 11:25:56 -07002128 gen6_gt_force_wake_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002129
2130 return 0;
2131}
2132
2133static const struct file_operations i915_forcewake_fops = {
2134 .owner = THIS_MODULE,
2135 .open = i915_forcewake_open,
2136 .release = i915_forcewake_release,
2137};
2138
2139static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
2140{
2141 struct drm_device *dev = minor->dev;
2142 struct dentry *ent;
2143
2144 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07002145 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07002146 root, dev,
2147 &i915_forcewake_fops);
2148 if (IS_ERR(ent))
2149 return PTR_ERR(ent);
2150
Ben Widawsky8eb57292011-05-11 15:10:58 -07002151 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002152}
2153
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002154static int i915_debugfs_create(struct dentry *root,
2155 struct drm_minor *minor,
2156 const char *name,
2157 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07002158{
2159 struct drm_device *dev = minor->dev;
2160 struct dentry *ent;
2161
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002162 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07002163 S_IRUGO | S_IWUSR,
2164 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002165 fops);
Jesse Barnes358733e2011-07-27 11:53:01 -07002166 if (IS_ERR(ent))
2167 return PTR_ERR(ent);
2168
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002169 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07002170}
2171
Ben Gamari27c202a2009-07-01 22:26:52 -04002172static struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00002173 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01002174 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00002175 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01002176 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05002177 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05002178 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b88852013-08-07 18:30:54 +01002179 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002180 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05002181 {"i915_gem_request", i915_gem_request_info, 0},
2182 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00002183 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05002184 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002185 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
2186 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
2187 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07002188 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Jesse Barnesf97108d2010-01-29 11:27:07 -08002189 {"i915_rstdby_delays", i915_rstdby_delays, 0},
2190 {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
2191 {"i915_delayfreq_table", i915_delayfreq_table, 0},
2192 {"i915_inttoext_table", i915_inttoext_table, 0},
2193 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07002194 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07002195 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07002196 {"i915_gfxec", i915_gfxec, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002197 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03002198 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08002199 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01002200 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01002201 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07002202 {"i915_context_status", i915_context_status, 0},
Ben Widawsky6d794d42011-04-25 11:25:56 -07002203 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002204 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002205 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Jesse Barnes57f350b2012-03-28 13:39:25 -07002206 {"i915_dpio", i915_dpio_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07002207 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002208 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Ben Gamari20172632009-02-17 20:08:50 -05002209};
Ben Gamari27c202a2009-07-01 22:26:52 -04002210#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05002211
Ville Syrjälä2b4bd0e2013-08-07 15:11:52 +03002212static struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02002213 const char *name;
2214 const struct file_operations *fops;
2215} i915_debugfs_files[] = {
2216 {"i915_wedged", &i915_wedged_fops},
2217 {"i915_max_freq", &i915_max_freq_fops},
2218 {"i915_min_freq", &i915_min_freq_fops},
2219 {"i915_cache_sharing", &i915_cache_sharing_fops},
2220 {"i915_ring_stop", &i915_ring_stop_fops},
2221 {"i915_gem_drop_caches", &i915_drop_caches_fops},
2222 {"i915_error_state", &i915_error_state_fops},
2223 {"i915_next_seqno", &i915_next_seqno_fops},
2224};
2225
Ben Gamari27c202a2009-07-01 22:26:52 -04002226int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05002227{
Daniel Vetter34b96742013-07-04 20:49:44 +02002228 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01002229
Ben Widawsky6d794d42011-04-25 11:25:56 -07002230 ret = i915_forcewake_create(minor->debugfs_root, minor);
2231 if (ret)
2232 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01002233
Daniel Vetter34b96742013-07-04 20:49:44 +02002234 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
2235 ret = i915_debugfs_create(minor->debugfs_root, minor,
2236 i915_debugfs_files[i].name,
2237 i915_debugfs_files[i].fops);
2238 if (ret)
2239 return ret;
2240 }
Mika Kuoppala40633212012-12-04 15:12:00 +02002241
Ben Gamari27c202a2009-07-01 22:26:52 -04002242 return drm_debugfs_create_files(i915_debugfs_list,
2243 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05002244 minor->debugfs_root, minor);
2245}
2246
Ben Gamari27c202a2009-07-01 22:26:52 -04002247void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05002248{
Daniel Vetter34b96742013-07-04 20:49:44 +02002249 int i;
2250
Ben Gamari27c202a2009-07-01 22:26:52 -04002251 drm_debugfs_remove_files(i915_debugfs_list,
2252 I915_DEBUGFS_ENTRIES, minor);
Ben Widawsky6d794d42011-04-25 11:25:56 -07002253 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
2254 1, minor);
Daniel Vetter34b96742013-07-04 20:49:44 +02002255 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
2256 struct drm_info_list *info_list =
2257 (struct drm_info_list *) i915_debugfs_files[i].fops;
2258
2259 drm_debugfs_remove_files(info_list, 1, minor);
2260 }
Ben Gamari20172632009-02-17 20:08:50 -05002261}
2262
2263#endif /* CONFIG_DEBUG_FS */