blob: ea38236f1ced5c2d40c5bb344defc32142e7842e [file] [log] [blame]
Ron Mercer5a4faa872006-07-25 00:40:21 -07001/*
2 * QLogic QLA3xxx NIC HBA Driver
3 * Copyright (c) 2003-2006 QLogic Corporation
4 *
5 * See LICENSE.qla3xxx for copyright and licensing details.
6 */
7
Joe Percheseddc5fb2010-07-22 12:33:31 +00008#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
9
Ron Mercer5a4faa872006-07-25 00:40:21 -070010#include <linux/kernel.h>
Ron Mercer5a4faa872006-07-25 00:40:21 -070011#include <linux/types.h>
12#include <linux/module.h>
13#include <linux/list.h>
14#include <linux/pci.h>
15#include <linux/dma-mapping.h>
16#include <linux/sched.h>
17#include <linux/slab.h>
18#include <linux/dmapool.h>
19#include <linux/mempool.h>
20#include <linux/spinlock.h>
21#include <linux/kthread.h>
22#include <linux/interrupt.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/ip.h>
Ron Mercerbd36b0a2007-01-03 16:26:08 -080026#include <linux/in.h>
Ron Mercer5a4faa872006-07-25 00:40:21 -070027#include <linux/if_arp.h>
28#include <linux/if_ether.h>
29#include <linux/netdevice.h>
30#include <linux/etherdevice.h>
31#include <linux/ethtool.h>
32#include <linux/skbuff.h>
33#include <linux/rtnetlink.h>
34#include <linux/if_vlan.h>
Ron Mercer5a4faa872006-07-25 00:40:21 -070035#include <linux/delay.h>
36#include <linux/mm.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040037#include <linux/prefetch.h>
Ron Mercer5a4faa872006-07-25 00:40:21 -070038
39#include "qla3xxx.h"
40
Joe Perchesd7f61772010-07-22 15:36:17 +000041#define DRV_NAME "qla3xxx"
42#define DRV_STRING "QLogic ISP3XXX Network Driver"
rootb08c42b2008-07-31 13:46:08 -070043#define DRV_VERSION "v2.03.00-k5"
Ron Mercer5a4faa872006-07-25 00:40:21 -070044
45static const char ql3xxx_driver_name[] = DRV_NAME;
46static const char ql3xxx_driver_version[] = DRV_VERSION;
47
Joe Percheseddc5fb2010-07-22 12:33:31 +000048#define TIMED_OUT_MSG \
49"Timed out waiting for management port to get free before issuing command\n"
50
Ron Mercer5a4faa872006-07-25 00:40:21 -070051MODULE_AUTHOR("QLogic Corporation");
52MODULE_DESCRIPTION("QLogic ISP3XXX Network Driver " DRV_VERSION " ");
53MODULE_LICENSE("GPL");
54MODULE_VERSION(DRV_VERSION);
55
56static const u32 default_msg
57 = NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
58 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
59
60static int debug = -1; /* defaults above */
61module_param(debug, int, 0);
62MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
63
64static int msi;
65module_param(msi, int, 0);
66MODULE_PARM_DESC(msi, "Turn on Message Signaled Interrupts.");
67
Benoit Taine9baa3c32014-08-08 15:56:03 +020068static const struct pci_device_id ql3xxx_pci_tbl[] = {
Ron Mercer5a4faa872006-07-25 00:40:21 -070069 {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QL3022_DEVICE_ID)},
Ron Mercerbd36b0a2007-01-03 16:26:08 -080070 {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QL3032_DEVICE_ID)},
Ron Mercer5a4faa872006-07-25 00:40:21 -070071 /* required last entry */
72 {0,}
73};
74
75MODULE_DEVICE_TABLE(pci, ql3xxx_pci_tbl);
76
77/*
Ron Mercer3efedf22007-03-26 12:43:52 -070078 * These are the known PHY's which are used
79 */
Joe Perchesd7f61772010-07-22 15:36:17 +000080enum PHY_DEVICE_TYPE {
Ron Mercer3efedf22007-03-26 12:43:52 -070081 PHY_TYPE_UNKNOWN = 0,
82 PHY_VITESSE_VSC8211,
83 PHY_AGERE_ET1011C,
84 MAX_PHY_DEV_TYPES
Joe Perchesd7f61772010-07-22 15:36:17 +000085};
Ron Mercer3efedf22007-03-26 12:43:52 -070086
Joe Perchesd7f61772010-07-22 15:36:17 +000087struct PHY_DEVICE_INFO {
88 const enum PHY_DEVICE_TYPE phyDevice;
89 const u32 phyIdOUI;
90 const u16 phyIdModel;
91 const char *name;
92};
Ron Mercer3efedf22007-03-26 12:43:52 -070093
Joe Perchesd7f61772010-07-22 15:36:17 +000094static const struct PHY_DEVICE_INFO PHY_DEVICES[] = {
95 {PHY_TYPE_UNKNOWN, 0x000000, 0x0, "PHY_TYPE_UNKNOWN"},
96 {PHY_VITESSE_VSC8211, 0x0003f1, 0xb, "PHY_VITESSE_VSC8211"},
97 {PHY_AGERE_ET1011C, 0x00a0bc, 0x1, "PHY_AGERE_ET1011C"},
Ron Mercer3efedf22007-03-26 12:43:52 -070098};
99
100
101/*
Ron Mercer5a4faa872006-07-25 00:40:21 -0700102 * Caller must take hw_lock.
103 */
104static int ql_sem_spinlock(struct ql3_adapter *qdev,
105 u32 sem_mask, u32 sem_bits)
106{
Joe Perchesd7f61772010-07-22 15:36:17 +0000107 struct ql3xxx_port_registers __iomem *port_regs =
108 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700109 u32 value;
110 unsigned int seconds = 3;
111
112 do {
113 writel((sem_mask | sem_bits),
114 &port_regs->CommonRegs.semaphoreReg);
115 value = readl(&port_regs->CommonRegs.semaphoreReg);
116 if ((value & (sem_mask >> 16)) == sem_bits)
117 return 0;
118 ssleep(1);
Joe Perchesd7f61772010-07-22 15:36:17 +0000119 } while (--seconds);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700120 return -1;
121}
122
123static void ql_sem_unlock(struct ql3_adapter *qdev, u32 sem_mask)
124{
Joe Perchesd7f61772010-07-22 15:36:17 +0000125 struct ql3xxx_port_registers __iomem *port_regs =
126 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700127 writel(sem_mask, &port_regs->CommonRegs.semaphoreReg);
128 readl(&port_regs->CommonRegs.semaphoreReg);
129}
130
131static int ql_sem_lock(struct ql3_adapter *qdev, u32 sem_mask, u32 sem_bits)
132{
Joe Perchesd7f61772010-07-22 15:36:17 +0000133 struct ql3xxx_port_registers __iomem *port_regs =
134 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700135 u32 value;
136
137 writel((sem_mask | sem_bits), &port_regs->CommonRegs.semaphoreReg);
138 value = readl(&port_regs->CommonRegs.semaphoreReg);
139 return ((value & (sem_mask >> 16)) == sem_bits);
140}
141
142/*
143 * Caller holds hw_lock.
144 */
145static int ql_wait_for_drvr_lock(struct ql3_adapter *qdev)
146{
147 int i = 0;
148
Andy Shevchenko2abad792015-01-06 23:17:53 +0200149 do {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000150 if (ql_sem_lock(qdev,
151 QL_DRVR_SEM_MASK,
152 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index)
153 * 2) << 1)) {
154 netdev_printk(KERN_DEBUG, qdev->ndev,
155 "driver lock acquired\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -0700156 return 1;
157 }
Andy Shevchenko2abad792015-01-06 23:17:53 +0200158 ssleep(1);
159 } while (++i < 10);
Joe Percheseddc5fb2010-07-22 12:33:31 +0000160
161 netdev_err(qdev->ndev, "Timed out waiting for driver lock...\n");
162 return 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700163}
164
165static void ql_set_register_page(struct ql3_adapter *qdev, u32 page)
166{
Joe Perchesd7f61772010-07-22 15:36:17 +0000167 struct ql3xxx_port_registers __iomem *port_regs =
168 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700169
170 writel(((ISP_CONTROL_NP_MASK << 16) | page),
171 &port_regs->CommonRegs.ispControlStatus);
172 readl(&port_regs->CommonRegs.ispControlStatus);
173 qdev->current_page = page;
174}
175
Joe Perchesd7f61772010-07-22 15:36:17 +0000176static u32 ql_read_common_reg_l(struct ql3_adapter *qdev, u32 __iomem *reg)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700177{
178 u32 value;
179 unsigned long hw_flags;
180
181 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
182 value = readl(reg);
183 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
184
185 return value;
186}
187
Joe Perchesd7f61772010-07-22 15:36:17 +0000188static u32 ql_read_common_reg(struct ql3_adapter *qdev, u32 __iomem *reg)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700189{
190 return readl(reg);
191}
192
193static u32 ql_read_page0_reg_l(struct ql3_adapter *qdev, u32 __iomem *reg)
194{
195 u32 value;
196 unsigned long hw_flags;
197
198 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
199
200 if (qdev->current_page != 0)
Joe Perchesd7f61772010-07-22 15:36:17 +0000201 ql_set_register_page(qdev, 0);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700202 value = readl(reg);
203
204 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
205 return value;
206}
207
208static u32 ql_read_page0_reg(struct ql3_adapter *qdev, u32 __iomem *reg)
209{
210 if (qdev->current_page != 0)
Joe Perchesd7f61772010-07-22 15:36:17 +0000211 ql_set_register_page(qdev, 0);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700212 return readl(reg);
213}
214
215static void ql_write_common_reg_l(struct ql3_adapter *qdev,
Al Viroee111d12006-09-25 02:53:53 +0100216 u32 __iomem *reg, u32 value)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700217{
218 unsigned long hw_flags;
219
220 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
Al Viroee111d12006-09-25 02:53:53 +0100221 writel(value, reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700222 readl(reg);
223 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700224}
225
226static void ql_write_common_reg(struct ql3_adapter *qdev,
Al Viroee111d12006-09-25 02:53:53 +0100227 u32 __iomem *reg, u32 value)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700228{
Al Viroee111d12006-09-25 02:53:53 +0100229 writel(value, reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700230 readl(reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700231}
232
Ron Mercer80b02e52007-01-03 16:26:07 -0800233static void ql_write_nvram_reg(struct ql3_adapter *qdev,
234 u32 __iomem *reg, u32 value)
235{
236 writel(value, reg);
237 readl(reg);
238 udelay(1);
Ron Mercer80b02e52007-01-03 16:26:07 -0800239}
240
Ron Mercer5a4faa872006-07-25 00:40:21 -0700241static void ql_write_page0_reg(struct ql3_adapter *qdev,
Al Viroee111d12006-09-25 02:53:53 +0100242 u32 __iomem *reg, u32 value)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700243{
244 if (qdev->current_page != 0)
Joe Perchesd7f61772010-07-22 15:36:17 +0000245 ql_set_register_page(qdev, 0);
Al Viroee111d12006-09-25 02:53:53 +0100246 writel(value, reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700247 readl(reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700248}
249
250/*
251 * Caller holds hw_lock. Only called during init.
252 */
253static void ql_write_page1_reg(struct ql3_adapter *qdev,
Al Viroee111d12006-09-25 02:53:53 +0100254 u32 __iomem *reg, u32 value)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700255{
256 if (qdev->current_page != 1)
Joe Perchesd7f61772010-07-22 15:36:17 +0000257 ql_set_register_page(qdev, 1);
Al Viroee111d12006-09-25 02:53:53 +0100258 writel(value, reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700259 readl(reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700260}
261
262/*
263 * Caller holds hw_lock. Only called during init.
264 */
265static void ql_write_page2_reg(struct ql3_adapter *qdev,
Al Viroee111d12006-09-25 02:53:53 +0100266 u32 __iomem *reg, u32 value)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700267{
268 if (qdev->current_page != 2)
Joe Perchesd7f61772010-07-22 15:36:17 +0000269 ql_set_register_page(qdev, 2);
Al Viroee111d12006-09-25 02:53:53 +0100270 writel(value, reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700271 readl(reg);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700272}
273
274static void ql_disable_interrupts(struct ql3_adapter *qdev)
275{
Joe Perchesd7f61772010-07-22 15:36:17 +0000276 struct ql3xxx_port_registers __iomem *port_regs =
277 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700278
279 ql_write_common_reg_l(qdev, &port_regs->CommonRegs.ispInterruptMaskReg,
280 (ISP_IMR_ENABLE_INT << 16));
281
282}
283
284static void ql_enable_interrupts(struct ql3_adapter *qdev)
285{
Joe Perchesd7f61772010-07-22 15:36:17 +0000286 struct ql3xxx_port_registers __iomem *port_regs =
287 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700288
289 ql_write_common_reg_l(qdev, &port_regs->CommonRegs.ispInterruptMaskReg,
290 ((0xff << 16) | ISP_IMR_ENABLE_INT));
291
292}
293
294static void ql_release_to_lrg_buf_free_list(struct ql3_adapter *qdev,
295 struct ql_rcv_buf_cb *lrg_buf_cb)
296{
Benjamin Li0f8ab892007-02-26 11:06:40 -0800297 dma_addr_t map;
298 int err;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700299 lrg_buf_cb->next = NULL;
300
301 if (qdev->lrg_buf_free_tail == NULL) { /* The list is empty */
302 qdev->lrg_buf_free_head = qdev->lrg_buf_free_tail = lrg_buf_cb;
303 } else {
304 qdev->lrg_buf_free_tail->next = lrg_buf_cb;
305 qdev->lrg_buf_free_tail = lrg_buf_cb;
306 }
307
308 if (!lrg_buf_cb->skb) {
Benjamin Licd238fa2007-02-26 11:06:33 -0800309 lrg_buf_cb->skb = netdev_alloc_skb(qdev->ndev,
310 qdev->lrg_buffer_len);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700311 if (unlikely(!lrg_buf_cb->skb)) {
Ron Mercer5a4faa872006-07-25 00:40:21 -0700312 qdev->lrg_buf_skb_check++;
313 } else {
314 /*
315 * We save some space to copy the ethhdr from first
316 * buffer
317 */
318 skb_reserve(lrg_buf_cb->skb, QL_HEADER_SPACE);
319 map = pci_map_single(qdev->pdev,
320 lrg_buf_cb->skb->data,
321 qdev->lrg_buffer_len -
322 QL_HEADER_SPACE,
323 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700324 err = pci_dma_mapping_error(qdev->pdev, map);
Joe Perchesd7f61772010-07-22 15:36:17 +0000325 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000326 netdev_err(qdev->ndev,
327 "PCI mapping failed with error: %d\n",
328 err);
Benjamin Li0f8ab892007-02-26 11:06:40 -0800329 dev_kfree_skb(lrg_buf_cb->skb);
330 lrg_buf_cb->skb = NULL;
331
332 qdev->lrg_buf_skb_check++;
333 return;
334 }
335
Ron Mercer5a4faa872006-07-25 00:40:21 -0700336 lrg_buf_cb->buf_phy_addr_low =
337 cpu_to_le32(LS_64BITS(map));
338 lrg_buf_cb->buf_phy_addr_high =
339 cpu_to_le32(MS_64BITS(map));
FUJITA Tomonori87196eb2010-04-12 14:32:13 +0000340 dma_unmap_addr_set(lrg_buf_cb, mapaddr, map);
341 dma_unmap_len_set(lrg_buf_cb, maplen,
Ron Mercer5a4faa872006-07-25 00:40:21 -0700342 qdev->lrg_buffer_len -
343 QL_HEADER_SPACE);
344 }
345 }
346
347 qdev->lrg_buf_free_count++;
348}
349
350static struct ql_rcv_buf_cb *ql_get_from_lrg_buf_free_list(struct ql3_adapter
351 *qdev)
352{
Joe Perchesd7f61772010-07-22 15:36:17 +0000353 struct ql_rcv_buf_cb *lrg_buf_cb = qdev->lrg_buf_free_head;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700354
Joe Perchesd7f61772010-07-22 15:36:17 +0000355 if (lrg_buf_cb != NULL) {
356 qdev->lrg_buf_free_head = lrg_buf_cb->next;
357 if (qdev->lrg_buf_free_head == NULL)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700358 qdev->lrg_buf_free_tail = NULL;
359 qdev->lrg_buf_free_count--;
360 }
361
362 return lrg_buf_cb;
363}
364
365static u32 addrBits = EEPROM_NO_ADDR_BITS;
366static u32 dataBits = EEPROM_NO_DATA_BITS;
367
368static void fm93c56a_deselect(struct ql3_adapter *qdev);
369static void eeprom_readword(struct ql3_adapter *qdev, u32 eepromAddr,
370 unsigned short *value);
371
372/*
373 * Caller holds hw_lock.
374 */
375static void fm93c56a_select(struct ql3_adapter *qdev)
376{
377 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000378 qdev->mem_map_registers;
stephen hemminger6f2e1542011-02-23 07:54:27 +0000379 __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700380
381 qdev->eeprom_cmd_data = AUBURN_EEPROM_CS_1;
Joe Perchesd7f61772010-07-22 15:36:17 +0000382 ql_write_nvram_reg(qdev, spir, ISP_NVRAM_MASK | qdev->eeprom_cmd_data);
383 ql_write_nvram_reg(qdev, spir,
384 ((ISP_NVRAM_MASK << 16) | qdev->eeprom_cmd_data));
Ron Mercer5a4faa872006-07-25 00:40:21 -0700385}
386
387/*
388 * Caller holds hw_lock.
389 */
390static void fm93c56a_cmd(struct ql3_adapter *qdev, u32 cmd, u32 eepromAddr)
391{
392 int i;
393 u32 mask;
394 u32 dataBit;
395 u32 previousBit;
396 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000397 qdev->mem_map_registers;
stephen hemminger6f2e1542011-02-23 07:54:27 +0000398 __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700399
400 /* Clock in a zero, then do the start bit */
Joe Perchesd7f61772010-07-22 15:36:17 +0000401 ql_write_nvram_reg(qdev, spir,
402 (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
403 AUBURN_EEPROM_DO_1));
404 ql_write_nvram_reg(qdev, spir,
405 (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
406 AUBURN_EEPROM_DO_1 | AUBURN_EEPROM_CLK_RISE));
407 ql_write_nvram_reg(qdev, spir,
408 (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
409 AUBURN_EEPROM_DO_1 | AUBURN_EEPROM_CLK_FALL));
Ron Mercer5a4faa872006-07-25 00:40:21 -0700410
411 mask = 1 << (FM93C56A_CMD_BITS - 1);
412 /* Force the previous data bit to be different */
413 previousBit = 0xffff;
414 for (i = 0; i < FM93C56A_CMD_BITS; i++) {
Joe Perchesd7f61772010-07-22 15:36:17 +0000415 dataBit = (cmd & mask)
416 ? AUBURN_EEPROM_DO_1
417 : AUBURN_EEPROM_DO_0;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700418 if (previousBit != dataBit) {
Joe Perchesd7f61772010-07-22 15:36:17 +0000419 /* If the bit changed, change the DO state to match */
420 ql_write_nvram_reg(qdev, spir,
421 (ISP_NVRAM_MASK |
422 qdev->eeprom_cmd_data | dataBit));
Ron Mercer5a4faa872006-07-25 00:40:21 -0700423 previousBit = dataBit;
424 }
Joe Perchesd7f61772010-07-22 15:36:17 +0000425 ql_write_nvram_reg(qdev, spir,
426 (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
427 dataBit | AUBURN_EEPROM_CLK_RISE));
428 ql_write_nvram_reg(qdev, spir,
429 (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
430 dataBit | AUBURN_EEPROM_CLK_FALL));
Ron Mercer5a4faa872006-07-25 00:40:21 -0700431 cmd = cmd << 1;
432 }
433
434 mask = 1 << (addrBits - 1);
435 /* Force the previous data bit to be different */
436 previousBit = 0xffff;
437 for (i = 0; i < addrBits; i++) {
Joe Perchesd7f61772010-07-22 15:36:17 +0000438 dataBit = (eepromAddr & mask) ? AUBURN_EEPROM_DO_1
439 : AUBURN_EEPROM_DO_0;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700440 if (previousBit != dataBit) {
441 /*
442 * If the bit changed, then change the DO state to
443 * match
444 */
Joe Perchesd7f61772010-07-22 15:36:17 +0000445 ql_write_nvram_reg(qdev, spir,
446 (ISP_NVRAM_MASK |
447 qdev->eeprom_cmd_data | dataBit));
Ron Mercer5a4faa872006-07-25 00:40:21 -0700448 previousBit = dataBit;
449 }
Joe Perchesd7f61772010-07-22 15:36:17 +0000450 ql_write_nvram_reg(qdev, spir,
451 (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
452 dataBit | AUBURN_EEPROM_CLK_RISE));
453 ql_write_nvram_reg(qdev, spir,
454 (ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
455 dataBit | AUBURN_EEPROM_CLK_FALL));
Ron Mercer5a4faa872006-07-25 00:40:21 -0700456 eepromAddr = eepromAddr << 1;
457 }
458}
459
460/*
461 * Caller holds hw_lock.
462 */
463static void fm93c56a_deselect(struct ql3_adapter *qdev)
464{
465 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000466 qdev->mem_map_registers;
stephen hemminger6f2e1542011-02-23 07:54:27 +0000467 __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
Joe Perchesd7f61772010-07-22 15:36:17 +0000468
Ron Mercer5a4faa872006-07-25 00:40:21 -0700469 qdev->eeprom_cmd_data = AUBURN_EEPROM_CS_0;
Joe Perchesd7f61772010-07-22 15:36:17 +0000470 ql_write_nvram_reg(qdev, spir, ISP_NVRAM_MASK | qdev->eeprom_cmd_data);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700471}
472
473/*
474 * Caller holds hw_lock.
475 */
476static void fm93c56a_datain(struct ql3_adapter *qdev, unsigned short *value)
477{
478 int i;
479 u32 data = 0;
480 u32 dataBit;
481 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000482 qdev->mem_map_registers;
stephen hemminger6f2e1542011-02-23 07:54:27 +0000483 __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700484
485 /* Read the data bits */
486 /* The first bit is a dummy. Clock right over it. */
487 for (i = 0; i < dataBits; i++) {
Joe Perchesd7f61772010-07-22 15:36:17 +0000488 ql_write_nvram_reg(qdev, spir,
489 ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
490 AUBURN_EEPROM_CLK_RISE);
491 ql_write_nvram_reg(qdev, spir,
492 ISP_NVRAM_MASK | qdev->eeprom_cmd_data |
493 AUBURN_EEPROM_CLK_FALL);
494 dataBit = (ql_read_common_reg(qdev, spir) &
495 AUBURN_EEPROM_DI_1) ? 1 : 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700496 data = (data << 1) | dataBit;
497 }
Joe Perchesd7f61772010-07-22 15:36:17 +0000498 *value = (u16)data;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700499}
500
501/*
502 * Caller holds hw_lock.
503 */
504static void eeprom_readword(struct ql3_adapter *qdev,
505 u32 eepromAddr, unsigned short *value)
506{
507 fm93c56a_select(qdev);
508 fm93c56a_cmd(qdev, (int)FM93C56A_READ, eepromAddr);
509 fm93c56a_datain(qdev, value);
510 fm93c56a_deselect(qdev);
511}
512
Al Viro804d8542007-12-22 19:44:29 +0000513static void ql_set_mac_addr(struct net_device *ndev, u16 *addr)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700514{
Al Viro804d8542007-12-22 19:44:29 +0000515 __le16 *p = (__le16 *)ndev->dev_addr;
516 p[0] = cpu_to_le16(addr[0]);
517 p[1] = cpu_to_le16(addr[1]);
518 p[2] = cpu_to_le16(addr[2]);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700519}
520
521static int ql_get_nvram_params(struct ql3_adapter *qdev)
522{
523 u16 *pEEPROMData;
524 u16 checksum = 0;
525 u32 index;
526 unsigned long hw_flags;
527
528 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
529
Joe Perchesd7f61772010-07-22 15:36:17 +0000530 pEEPROMData = (u16 *)&qdev->nvram_data;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700531 qdev->eeprom_cmd_data = 0;
Joe Perchesd7f61772010-07-22 15:36:17 +0000532 if (ql_sem_spinlock(qdev, QL_NVRAM_SEM_MASK,
Ron Mercer5a4faa872006-07-25 00:40:21 -0700533 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
534 2) << 10)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000535 pr_err("%s: Failed ql_sem_spinlock()\n", __func__);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700536 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
537 return -1;
538 }
539
540 for (index = 0; index < EEPROM_SIZE; index++) {
541 eeprom_readword(qdev, index, pEEPROMData);
542 checksum += *pEEPROMData;
543 pEEPROMData++;
544 }
545 ql_sem_unlock(qdev, QL_NVRAM_SEM_MASK);
546
547 if (checksum != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000548 netdev_err(qdev->ndev, "checksum should be zero, is %x!!\n",
549 checksum);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700550 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
551 return -1;
552 }
553
Ron Mercer5a4faa872006-07-25 00:40:21 -0700554 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
555 return checksum;
556}
557
558static const u32 PHYAddr[2] = {
559 PORT0_PHY_ADDRESS, PORT1_PHY_ADDRESS
560};
561
562static int ql_wait_for_mii_ready(struct ql3_adapter *qdev)
563{
564 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000565 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700566 u32 temp;
567 int count = 1000;
568
569 while (count) {
570 temp = ql_read_page0_reg(qdev, &port_regs->macMIIStatusReg);
571 if (!(temp & MAC_MII_STATUS_BSY))
572 return 0;
573 udelay(10);
574 count--;
575 }
576 return -1;
577}
578
579static void ql_mii_enable_scan_mode(struct ql3_adapter *qdev)
580{
581 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000582 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700583 u32 scanControl;
584
585 if (qdev->numPorts > 1) {
586 /* Auto scan will cycle through multiple ports */
587 scanControl = MAC_MII_CONTROL_AS | MAC_MII_CONTROL_SC;
588 } else {
589 scanControl = MAC_MII_CONTROL_SC;
590 }
591
592 /*
593 * Scan register 1 of PHY/PETBI,
594 * Set up to scan both devices
595 * The autoscan starts from the first register, completes
596 * the last one before rolling over to the first
597 */
598 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
599 PHYAddr[0] | MII_SCAN_REGISTER);
600
601 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
602 (scanControl) |
603 ((MAC_MII_CONTROL_SC | MAC_MII_CONTROL_AS) << 16));
604}
605
606static u8 ql_mii_disable_scan_mode(struct ql3_adapter *qdev)
607{
608 u8 ret;
609 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000610 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700611
612 /* See if scan mode is enabled before we turn it off */
613 if (ql_read_page0_reg(qdev, &port_regs->macMIIMgmtControlReg) &
614 (MAC_MII_CONTROL_AS | MAC_MII_CONTROL_SC)) {
615 /* Scan is enabled */
616 ret = 1;
617 } else {
618 /* Scan is disabled */
619 ret = 0;
620 }
621
622 /*
623 * When disabling scan mode you must first change the MII register
624 * address
625 */
626 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
627 PHYAddr[0] | MII_SCAN_REGISTER);
628
629 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
630 ((MAC_MII_CONTROL_SC | MAC_MII_CONTROL_AS |
631 MAC_MII_CONTROL_RC) << 16));
632
633 return ret;
634}
635
636static int ql_mii_write_reg_ex(struct ql3_adapter *qdev,
Ron Mercer3efedf22007-03-26 12:43:52 -0700637 u16 regAddr, u16 value, u32 phyAddr)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700638{
639 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000640 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700641 u8 scanWasEnabled;
642
643 scanWasEnabled = ql_mii_disable_scan_mode(qdev);
644
645 if (ql_wait_for_mii_ready(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000646 netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700647 return -1;
648 }
649
650 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
Ron Mercer3efedf22007-03-26 12:43:52 -0700651 phyAddr | regAddr);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700652
653 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtDataReg, value);
654
655 /* Wait for write to complete 9/10/04 SJP */
656 if (ql_wait_for_mii_ready(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000657 netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700658 return -1;
659 }
660
661 if (scanWasEnabled)
662 ql_mii_enable_scan_mode(qdev);
663
664 return 0;
665}
666
667static int ql_mii_read_reg_ex(struct ql3_adapter *qdev, u16 regAddr,
Joe Perchesd7f61772010-07-22 15:36:17 +0000668 u16 *value, u32 phyAddr)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700669{
670 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000671 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700672 u8 scanWasEnabled;
673 u32 temp;
674
675 scanWasEnabled = ql_mii_disable_scan_mode(qdev);
676
677 if (ql_wait_for_mii_ready(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000678 netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700679 return -1;
680 }
681
682 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
Ron Mercer3efedf22007-03-26 12:43:52 -0700683 phyAddr | regAddr);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700684
685 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
686 (MAC_MII_CONTROL_RC << 16));
687
688 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
689 (MAC_MII_CONTROL_RC << 16) | MAC_MII_CONTROL_RC);
690
691 /* Wait for the read to complete */
692 if (ql_wait_for_mii_ready(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000693 netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700694 return -1;
695 }
696
697 temp = ql_read_page0_reg(qdev, &port_regs->macMIIMgmtDataReg);
698 *value = (u16) temp;
699
700 if (scanWasEnabled)
701 ql_mii_enable_scan_mode(qdev);
702
703 return 0;
704}
705
706static int ql_mii_write_reg(struct ql3_adapter *qdev, u16 regAddr, u16 value)
707{
708 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000709 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700710
711 ql_mii_disable_scan_mode(qdev);
712
713 if (ql_wait_for_mii_ready(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000714 netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700715 return -1;
716 }
717
718 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
719 qdev->PHYAddr | regAddr);
720
721 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtDataReg, value);
722
723 /* Wait for write to complete. */
724 if (ql_wait_for_mii_ready(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000725 netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700726 return -1;
727 }
728
729 ql_mii_enable_scan_mode(qdev);
730
731 return 0;
732}
733
734static int ql_mii_read_reg(struct ql3_adapter *qdev, u16 regAddr, u16 *value)
735{
736 u32 temp;
737 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +0000738 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700739
740 ql_mii_disable_scan_mode(qdev);
741
742 if (ql_wait_for_mii_ready(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000743 netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700744 return -1;
745 }
746
747 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtAddrReg,
748 qdev->PHYAddr | regAddr);
749
750 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
751 (MAC_MII_CONTROL_RC << 16));
752
753 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
754 (MAC_MII_CONTROL_RC << 16) | MAC_MII_CONTROL_RC);
755
756 /* Wait for the read to complete */
757 if (ql_wait_for_mii_ready(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000758 netif_warn(qdev, link, qdev->ndev, TIMED_OUT_MSG);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700759 return -1;
760 }
761
762 temp = ql_read_page0_reg(qdev, &port_regs->macMIIMgmtDataReg);
763 *value = (u16) temp;
764
765 ql_mii_enable_scan_mode(qdev);
766
767 return 0;
768}
769
770static void ql_petbi_reset(struct ql3_adapter *qdev)
771{
772 ql_mii_write_reg(qdev, PETBI_CONTROL_REG, PETBI_CTRL_SOFT_RESET);
773}
774
775static void ql_petbi_start_neg(struct ql3_adapter *qdev)
776{
777 u16 reg;
778
779 /* Enable Auto-negotiation sense */
780 ql_mii_read_reg(qdev, PETBI_TBI_CTRL, &reg);
781 reg |= PETBI_TBI_AUTO_SENSE;
782 ql_mii_write_reg(qdev, PETBI_TBI_CTRL, reg);
783
784 ql_mii_write_reg(qdev, PETBI_NEG_ADVER,
785 PETBI_NEG_PAUSE | PETBI_NEG_DUPLEX);
786
787 ql_mii_write_reg(qdev, PETBI_CONTROL_REG,
788 PETBI_CTRL_AUTO_NEG | PETBI_CTRL_RESTART_NEG |
789 PETBI_CTRL_FULL_DUPLEX | PETBI_CTRL_SPEED_1000);
790
791}
792
Ron Mercer3efedf22007-03-26 12:43:52 -0700793static void ql_petbi_reset_ex(struct ql3_adapter *qdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700794{
795 ql_mii_write_reg_ex(qdev, PETBI_CONTROL_REG, PETBI_CTRL_SOFT_RESET,
Ron Mercer3efedf22007-03-26 12:43:52 -0700796 PHYAddr[qdev->mac_index]);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700797}
798
Ron Mercer3efedf22007-03-26 12:43:52 -0700799static void ql_petbi_start_neg_ex(struct ql3_adapter *qdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700800{
801 u16 reg;
802
803 /* Enable Auto-negotiation sense */
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400804 ql_mii_read_reg_ex(qdev, PETBI_TBI_CTRL, &reg,
Ron Mercer3efedf22007-03-26 12:43:52 -0700805 PHYAddr[qdev->mac_index]);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700806 reg |= PETBI_TBI_AUTO_SENSE;
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400807 ql_mii_write_reg_ex(qdev, PETBI_TBI_CTRL, reg,
Ron Mercer3efedf22007-03-26 12:43:52 -0700808 PHYAddr[qdev->mac_index]);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700809
810 ql_mii_write_reg_ex(qdev, PETBI_NEG_ADVER,
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400811 PETBI_NEG_PAUSE | PETBI_NEG_DUPLEX,
Ron Mercer3efedf22007-03-26 12:43:52 -0700812 PHYAddr[qdev->mac_index]);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700813
814 ql_mii_write_reg_ex(qdev, PETBI_CONTROL_REG,
815 PETBI_CTRL_AUTO_NEG | PETBI_CTRL_RESTART_NEG |
816 PETBI_CTRL_FULL_DUPLEX | PETBI_CTRL_SPEED_1000,
Ron Mercer3efedf22007-03-26 12:43:52 -0700817 PHYAddr[qdev->mac_index]);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700818}
819
820static void ql_petbi_init(struct ql3_adapter *qdev)
821{
822 ql_petbi_reset(qdev);
823 ql_petbi_start_neg(qdev);
824}
825
Ron Mercer3efedf22007-03-26 12:43:52 -0700826static void ql_petbi_init_ex(struct ql3_adapter *qdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -0700827{
Ron Mercer3efedf22007-03-26 12:43:52 -0700828 ql_petbi_reset_ex(qdev);
829 ql_petbi_start_neg_ex(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -0700830}
831
832static int ql_is_petbi_neg_pause(struct ql3_adapter *qdev)
833{
834 u16 reg;
835
836 if (ql_mii_read_reg(qdev, PETBI_NEG_PARTNER, &reg) < 0)
837 return 0;
838
839 return (reg & PETBI_NEG_PAUSE_MASK) == PETBI_NEG_PAUSE;
840}
841
Ron Mercer3efedf22007-03-26 12:43:52 -0700842static void phyAgereSpecificInit(struct ql3_adapter *qdev, u32 miiAddr)
843{
Joe Percheseddc5fb2010-07-22 12:33:31 +0000844 netdev_info(qdev->ndev, "enabling Agere specific PHY\n");
Ron Mercer3efedf22007-03-26 12:43:52 -0700845 /* power down device bit 11 = 1 */
846 ql_mii_write_reg_ex(qdev, 0x00, 0x1940, miiAddr);
847 /* enable diagnostic mode bit 2 = 1 */
848 ql_mii_write_reg_ex(qdev, 0x12, 0x840e, miiAddr);
849 /* 1000MB amplitude adjust (see Agere errata) */
850 ql_mii_write_reg_ex(qdev, 0x10, 0x8805, miiAddr);
851 /* 1000MB amplitude adjust (see Agere errata) */
852 ql_mii_write_reg_ex(qdev, 0x11, 0xf03e, miiAddr);
853 /* 100MB amplitude adjust (see Agere errata) */
854 ql_mii_write_reg_ex(qdev, 0x10, 0x8806, miiAddr);
855 /* 100MB amplitude adjust (see Agere errata) */
856 ql_mii_write_reg_ex(qdev, 0x11, 0x003e, miiAddr);
857 /* 10MB amplitude adjust (see Agere errata) */
858 ql_mii_write_reg_ex(qdev, 0x10, 0x8807, miiAddr);
859 /* 10MB amplitude adjust (see Agere errata) */
860 ql_mii_write_reg_ex(qdev, 0x11, 0x1f00, miiAddr);
861 /* point to hidden reg 0x2806 */
862 ql_mii_write_reg_ex(qdev, 0x10, 0x2806, miiAddr);
863 /* Write new PHYAD w/bit 5 set */
Joe Perchesd7f61772010-07-22 15:36:17 +0000864 ql_mii_write_reg_ex(qdev, 0x11,
865 0x0020 | (PHYAddr[qdev->mac_index] >> 8), miiAddr);
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400866 /*
Ron Mercer3efedf22007-03-26 12:43:52 -0700867 * Disable diagnostic mode bit 2 = 0
868 * Power up device bit 11 = 0
869 * Link up (on) and activity (blink)
870 */
871 ql_mii_write_reg(qdev, 0x12, 0x840a);
872 ql_mii_write_reg(qdev, 0x00, 0x1140);
873 ql_mii_write_reg(qdev, 0x1c, 0xfaf0);
874}
875
Joe Perchesd7f61772010-07-22 15:36:17 +0000876static enum PHY_DEVICE_TYPE getPhyType(struct ql3_adapter *qdev,
877 u16 phyIdReg0, u16 phyIdReg1)
Ron Mercer3efedf22007-03-26 12:43:52 -0700878{
Joe Perchesd7f61772010-07-22 15:36:17 +0000879 enum PHY_DEVICE_TYPE result = PHY_TYPE_UNKNOWN;
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400880 u32 oui;
Ron Mercer3efedf22007-03-26 12:43:52 -0700881 u16 model;
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400882 int i;
Ron Mercer3efedf22007-03-26 12:43:52 -0700883
Joe Perchesd7f61772010-07-22 15:36:17 +0000884 if (phyIdReg0 == 0xffff)
Ron Mercer3efedf22007-03-26 12:43:52 -0700885 return result;
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400886
Joe Perchesd7f61772010-07-22 15:36:17 +0000887 if (phyIdReg1 == 0xffff)
Ron Mercer3efedf22007-03-26 12:43:52 -0700888 return result;
Ron Mercer3efedf22007-03-26 12:43:52 -0700889
890 /* oui is split between two registers */
891 oui = (phyIdReg0 << 6) | ((phyIdReg1 & PHY_OUI_1_MASK) >> 10);
892
893 model = (phyIdReg1 & PHY_MODEL_MASK) >> 4;
894
895 /* Scan table for this PHY */
Joe Perchesd7f61772010-07-22 15:36:17 +0000896 for (i = 0; i < MAX_PHY_DEV_TYPES; i++) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000897 if ((oui == PHY_DEVICES[i].phyIdOUI) &&
898 (model == PHY_DEVICES[i].phyIdModel)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000899 netdev_info(qdev->ndev, "Phy: %s\n",
900 PHY_DEVICES[i].name);
Joe Perchesd7f61772010-07-22 15:36:17 +0000901 result = PHY_DEVICES[i].phyDevice;
902 break;
Ron Mercer3efedf22007-03-26 12:43:52 -0700903 }
904 }
905
906 return result;
907}
908
Ron Mercer5a4faa872006-07-25 00:40:21 -0700909static int ql_phy_get_speed(struct ql3_adapter *qdev)
910{
911 u16 reg;
912
Joe Perchesd7f61772010-07-22 15:36:17 +0000913 switch (qdev->phyType) {
914 case PHY_AGERE_ET1011C: {
Ron Mercer3efedf22007-03-26 12:43:52 -0700915 if (ql_mii_read_reg(qdev, 0x1A, &reg) < 0)
916 return 0;
917
918 reg = (reg >> 8) & 3;
919 break;
920 }
921 default:
Joe Perchesd7f61772010-07-22 15:36:17 +0000922 if (ql_mii_read_reg(qdev, AUX_CONTROL_STATUS, &reg) < 0)
923 return 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -0700924
Joe Perchesd7f61772010-07-22 15:36:17 +0000925 reg = (((reg & 0x18) >> 3) & 3);
Ron Mercer3efedf22007-03-26 12:43:52 -0700926 }
Ron Mercer5a4faa872006-07-25 00:40:21 -0700927
Joe Perchesd7f61772010-07-22 15:36:17 +0000928 switch (reg) {
929 case 2:
Ron Mercer5a4faa872006-07-25 00:40:21 -0700930 return SPEED_1000;
Joe Perchesd7f61772010-07-22 15:36:17 +0000931 case 1:
Ron Mercer5a4faa872006-07-25 00:40:21 -0700932 return SPEED_100;
Joe Perchesd7f61772010-07-22 15:36:17 +0000933 case 0:
Ron Mercer5a4faa872006-07-25 00:40:21 -0700934 return SPEED_10;
Joe Perchesd7f61772010-07-22 15:36:17 +0000935 default:
Ron Mercer5a4faa872006-07-25 00:40:21 -0700936 return -1;
Ron Mercer3efedf22007-03-26 12:43:52 -0700937 }
Ron Mercer5a4faa872006-07-25 00:40:21 -0700938}
939
940static int ql_is_full_dup(struct ql3_adapter *qdev)
941{
942 u16 reg;
943
Joe Perchesd7f61772010-07-22 15:36:17 +0000944 switch (qdev->phyType) {
945 case PHY_AGERE_ET1011C: {
Ron Mercer3efedf22007-03-26 12:43:52 -0700946 if (ql_mii_read_reg(qdev, 0x1A, &reg))
947 return 0;
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400948
Ron Mercer3efedf22007-03-26 12:43:52 -0700949 return ((reg & 0x0080) && (reg & 0x1000)) != 0;
950 }
951 case PHY_VITESSE_VSC8211:
Joe Perchesd7f61772010-07-22 15:36:17 +0000952 default: {
Ron Mercer3efedf22007-03-26 12:43:52 -0700953 if (ql_mii_read_reg(qdev, AUX_CONTROL_STATUS, &reg) < 0)
954 return 0;
955 return (reg & PHY_AUX_DUPLEX_STAT) != 0;
956 }
957 }
Ron Mercer5a4faa872006-07-25 00:40:21 -0700958}
959
960static int ql_is_phy_neg_pause(struct ql3_adapter *qdev)
961{
962 u16 reg;
963
964 if (ql_mii_read_reg(qdev, PHY_NEG_PARTNER, &reg) < 0)
965 return 0;
966
967 return (reg & PHY_NEG_PAUSE) != 0;
968}
969
Ron Mercer3efedf22007-03-26 12:43:52 -0700970static int PHY_Setup(struct ql3_adapter *qdev)
971{
972 u16 reg1;
973 u16 reg2;
974 bool agereAddrChangeNeeded = false;
975 u32 miiAddr = 0;
976 int err;
977
978 /* Determine the PHY we are using by reading the ID's */
979 err = ql_mii_read_reg(qdev, PHY_ID_0_REG, &reg1);
Joe Perchesd7f61772010-07-22 15:36:17 +0000980 if (err != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000981 netdev_err(qdev->ndev, "Could not read from reg PHY_ID_0_REG\n");
Joe Perchesd7f61772010-07-22 15:36:17 +0000982 return err;
Ron Mercer3efedf22007-03-26 12:43:52 -0700983 }
984
985 err = ql_mii_read_reg(qdev, PHY_ID_1_REG, &reg2);
Joe Perchesd7f61772010-07-22 15:36:17 +0000986 if (err != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +0000987 netdev_err(qdev->ndev, "Could not read from reg PHY_ID_1_REG\n");
Joe Perchesd7f61772010-07-22 15:36:17 +0000988 return err;
Ron Mercer3efedf22007-03-26 12:43:52 -0700989 }
990
991 /* Check if we have a Agere PHY */
992 if ((reg1 == 0xffff) || (reg2 == 0xffff)) {
993
Jeff Garzik9ddf7772007-10-03 13:52:23 -0400994 /* Determine which MII address we should be using
Ron Mercer3efedf22007-03-26 12:43:52 -0700995 determined by the index of the card */
Joe Perchesd7f61772010-07-22 15:36:17 +0000996 if (qdev->mac_index == 0)
Ron Mercer3efedf22007-03-26 12:43:52 -0700997 miiAddr = MII_AGERE_ADDR_1;
Joe Perchesd7f61772010-07-22 15:36:17 +0000998 else
Ron Mercer3efedf22007-03-26 12:43:52 -0700999 miiAddr = MII_AGERE_ADDR_2;
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001000
Joe Perchesd7f61772010-07-22 15:36:17 +00001001 err = ql_mii_read_reg_ex(qdev, PHY_ID_0_REG, &reg1, miiAddr);
1002 if (err != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001003 netdev_err(qdev->ndev,
1004 "Could not read from reg PHY_ID_0_REG after Agere detected\n");
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001005 return err;
Ron Mercer3efedf22007-03-26 12:43:52 -07001006 }
1007
1008 err = ql_mii_read_reg_ex(qdev, PHY_ID_1_REG, &reg2, miiAddr);
Joe Perchesd7f61772010-07-22 15:36:17 +00001009 if (err != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001010 netdev_err(qdev->ndev, "Could not read from reg PHY_ID_1_REG after Agere detected\n");
Joe Perchesd7f61772010-07-22 15:36:17 +00001011 return err;
Ron Mercer3efedf22007-03-26 12:43:52 -07001012 }
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001013
Ron Mercer3efedf22007-03-26 12:43:52 -07001014 /* We need to remember to initialize the Agere PHY */
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001015 agereAddrChangeNeeded = true;
Ron Mercer3efedf22007-03-26 12:43:52 -07001016 }
1017
1018 /* Determine the particular PHY we have on board to apply
1019 PHY specific initializations */
1020 qdev->phyType = getPhyType(qdev, reg1, reg2);
1021
1022 if ((qdev->phyType == PHY_AGERE_ET1011C) && agereAddrChangeNeeded) {
1023 /* need this here so address gets changed */
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001024 phyAgereSpecificInit(qdev, miiAddr);
Ron Mercer3efedf22007-03-26 12:43:52 -07001025 } else if (qdev->phyType == PHY_TYPE_UNKNOWN) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001026 netdev_err(qdev->ndev, "PHY is unknown\n");
Ron Mercer3efedf22007-03-26 12:43:52 -07001027 return -EIO;
1028 }
1029
1030 return 0;
1031}
1032
Ron Mercer5a4faa872006-07-25 00:40:21 -07001033/*
1034 * Caller holds hw_lock.
1035 */
1036static void ql_mac_enable(struct ql3_adapter *qdev, u32 enable)
1037{
1038 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001039 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001040 u32 value;
1041
1042 if (enable)
1043 value = (MAC_CONFIG_REG_PE | (MAC_CONFIG_REG_PE << 16));
1044 else
1045 value = (MAC_CONFIG_REG_PE << 16);
1046
1047 if (qdev->mac_index)
1048 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
1049 else
1050 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
1051}
1052
1053/*
1054 * Caller holds hw_lock.
1055 */
1056static void ql_mac_cfg_soft_reset(struct ql3_adapter *qdev, u32 enable)
1057{
1058 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001059 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001060 u32 value;
1061
1062 if (enable)
1063 value = (MAC_CONFIG_REG_SR | (MAC_CONFIG_REG_SR << 16));
1064 else
1065 value = (MAC_CONFIG_REG_SR << 16);
1066
1067 if (qdev->mac_index)
1068 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
1069 else
1070 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
1071}
1072
1073/*
1074 * Caller holds hw_lock.
1075 */
1076static void ql_mac_cfg_gig(struct ql3_adapter *qdev, u32 enable)
1077{
1078 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001079 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001080 u32 value;
1081
1082 if (enable)
1083 value = (MAC_CONFIG_REG_GM | (MAC_CONFIG_REG_GM << 16));
1084 else
1085 value = (MAC_CONFIG_REG_GM << 16);
1086
1087 if (qdev->mac_index)
1088 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
1089 else
1090 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
1091}
1092
1093/*
1094 * Caller holds hw_lock.
1095 */
1096static void ql_mac_cfg_full_dup(struct ql3_adapter *qdev, u32 enable)
1097{
1098 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001099 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001100 u32 value;
1101
1102 if (enable)
1103 value = (MAC_CONFIG_REG_FD | (MAC_CONFIG_REG_FD << 16));
1104 else
1105 value = (MAC_CONFIG_REG_FD << 16);
1106
1107 if (qdev->mac_index)
1108 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
1109 else
1110 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
1111}
1112
1113/*
1114 * Caller holds hw_lock.
1115 */
1116static void ql_mac_cfg_pause(struct ql3_adapter *qdev, u32 enable)
1117{
1118 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001119 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001120 u32 value;
1121
1122 if (enable)
1123 value =
1124 ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) |
1125 ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) << 16));
1126 else
1127 value = ((MAC_CONFIG_REG_TF | MAC_CONFIG_REG_RF) << 16);
1128
1129 if (qdev->mac_index)
1130 ql_write_page0_reg(qdev, &port_regs->mac1ConfigReg, value);
1131 else
1132 ql_write_page0_reg(qdev, &port_regs->mac0ConfigReg, value);
1133}
1134
1135/*
1136 * Caller holds hw_lock.
1137 */
1138static int ql_is_fiber(struct ql3_adapter *qdev)
1139{
1140 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001141 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001142 u32 bitToCheck = 0;
1143 u32 temp;
1144
1145 switch (qdev->mac_index) {
1146 case 0:
1147 bitToCheck = PORT_STATUS_SM0;
1148 break;
1149 case 1:
1150 bitToCheck = PORT_STATUS_SM1;
1151 break;
1152 }
1153
1154 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1155 return (temp & bitToCheck) != 0;
1156}
1157
1158static int ql_is_auto_cfg(struct ql3_adapter *qdev)
1159{
1160 u16 reg;
1161 ql_mii_read_reg(qdev, 0x00, &reg);
1162 return (reg & 0x1000) != 0;
1163}
1164
1165/*
1166 * Caller holds hw_lock.
1167 */
1168static int ql_is_auto_neg_complete(struct ql3_adapter *qdev)
1169{
1170 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001171 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001172 u32 bitToCheck = 0;
1173 u32 temp;
1174
1175 switch (qdev->mac_index) {
1176 case 0:
1177 bitToCheck = PORT_STATUS_AC0;
1178 break;
1179 case 1:
1180 bitToCheck = PORT_STATUS_AC1;
1181 break;
1182 }
1183
1184 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1185 if (temp & bitToCheck) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001186 netif_info(qdev, link, qdev->ndev, "Auto-Negotiate complete\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001187 return 1;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001188 }
Joe Percheseddc5fb2010-07-22 12:33:31 +00001189 netif_info(qdev, link, qdev->ndev, "Auto-Negotiate incomplete\n");
1190 return 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001191}
1192
1193/*
1194 * ql_is_neg_pause() returns 1 if pause was negotiated to be on
1195 */
1196static int ql_is_neg_pause(struct ql3_adapter *qdev)
1197{
1198 if (ql_is_fiber(qdev))
1199 return ql_is_petbi_neg_pause(qdev);
1200 else
1201 return ql_is_phy_neg_pause(qdev);
1202}
1203
1204static int ql_auto_neg_error(struct ql3_adapter *qdev)
1205{
1206 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001207 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001208 u32 bitToCheck = 0;
1209 u32 temp;
1210
1211 switch (qdev->mac_index) {
1212 case 0:
1213 bitToCheck = PORT_STATUS_AE0;
1214 break;
1215 case 1:
1216 bitToCheck = PORT_STATUS_AE1;
1217 break;
1218 }
1219 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1220 return (temp & bitToCheck) != 0;
1221}
1222
1223static u32 ql_get_link_speed(struct ql3_adapter *qdev)
1224{
1225 if (ql_is_fiber(qdev))
1226 return SPEED_1000;
1227 else
1228 return ql_phy_get_speed(qdev);
1229}
1230
1231static int ql_is_link_full_dup(struct ql3_adapter *qdev)
1232{
1233 if (ql_is_fiber(qdev))
1234 return 1;
1235 else
1236 return ql_is_full_dup(qdev);
1237}
1238
1239/*
1240 * Caller holds hw_lock.
1241 */
1242static int ql_link_down_detect(struct ql3_adapter *qdev)
1243{
1244 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001245 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001246 u32 bitToCheck = 0;
1247 u32 temp;
1248
1249 switch (qdev->mac_index) {
1250 case 0:
1251 bitToCheck = ISP_CONTROL_LINK_DN_0;
1252 break;
1253 case 1:
1254 bitToCheck = ISP_CONTROL_LINK_DN_1;
1255 break;
1256 }
1257
1258 temp =
1259 ql_read_common_reg(qdev, &port_regs->CommonRegs.ispControlStatus);
1260 return (temp & bitToCheck) != 0;
1261}
1262
1263/*
1264 * Caller holds hw_lock.
1265 */
1266static int ql_link_down_detect_clear(struct ql3_adapter *qdev)
1267{
1268 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001269 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001270
1271 switch (qdev->mac_index) {
1272 case 0:
1273 ql_write_common_reg(qdev,
1274 &port_regs->CommonRegs.ispControlStatus,
1275 (ISP_CONTROL_LINK_DN_0) |
1276 (ISP_CONTROL_LINK_DN_0 << 16));
1277 break;
1278
1279 case 1:
1280 ql_write_common_reg(qdev,
1281 &port_regs->CommonRegs.ispControlStatus,
1282 (ISP_CONTROL_LINK_DN_1) |
1283 (ISP_CONTROL_LINK_DN_1 << 16));
1284 break;
1285
1286 default:
1287 return 1;
1288 }
1289
1290 return 0;
1291}
1292
1293/*
1294 * Caller holds hw_lock.
1295 */
Ron Mercer3efedf22007-03-26 12:43:52 -07001296static int ql_this_adapter_controls_port(struct ql3_adapter *qdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -07001297{
1298 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001299 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001300 u32 bitToCheck = 0;
1301 u32 temp;
1302
Ron Mercer3efedf22007-03-26 12:43:52 -07001303 switch (qdev->mac_index) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07001304 case 0:
1305 bitToCheck = PORT_STATUS_F1_ENABLED;
1306 break;
1307 case 1:
1308 bitToCheck = PORT_STATUS_F3_ENABLED;
1309 break;
1310 default:
1311 break;
1312 }
1313
1314 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
1315 if (temp & bitToCheck) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001316 netif_printk(qdev, link, KERN_DEBUG, qdev->ndev,
1317 "not link master\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001318 return 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001319 }
Joe Percheseddc5fb2010-07-22 12:33:31 +00001320
1321 netif_printk(qdev, link, KERN_DEBUG, qdev->ndev, "link master\n");
1322 return 1;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001323}
1324
Ron Mercer3efedf22007-03-26 12:43:52 -07001325static void ql_phy_reset_ex(struct ql3_adapter *qdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -07001326{
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001327 ql_mii_write_reg_ex(qdev, CONTROL_REG, PHY_CTRL_SOFT_RESET,
Ron Mercer3efedf22007-03-26 12:43:52 -07001328 PHYAddr[qdev->mac_index]);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001329}
1330
Ron Mercer3efedf22007-03-26 12:43:52 -07001331static void ql_phy_start_neg_ex(struct ql3_adapter *qdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -07001332{
1333 u16 reg;
Ron Mercer3efedf22007-03-26 12:43:52 -07001334 u16 portConfiguration;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001335
Joe Perchesd7f61772010-07-22 15:36:17 +00001336 if (qdev->phyType == PHY_AGERE_ET1011C)
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001337 ql_mii_write_reg(qdev, 0x13, 0x0000);
Joe Perchesd7f61772010-07-22 15:36:17 +00001338 /* turn off external loopback */
Ron Mercer5a4faa872006-07-25 00:40:21 -07001339
Joe Perchesd7f61772010-07-22 15:36:17 +00001340 if (qdev->mac_index == 0)
1341 portConfiguration =
1342 qdev->nvram_data.macCfg_port0.portConfiguration;
Ron Mercer3efedf22007-03-26 12:43:52 -07001343 else
Joe Perchesd7f61772010-07-22 15:36:17 +00001344 portConfiguration =
1345 qdev->nvram_data.macCfg_port1.portConfiguration;
Ron Mercer3efedf22007-03-26 12:43:52 -07001346
1347 /* Some HBA's in the field are set to 0 and they need to
1348 be reinterpreted with a default value */
Joe Perchesd7f61772010-07-22 15:36:17 +00001349 if (portConfiguration == 0)
Ron Mercer3efedf22007-03-26 12:43:52 -07001350 portConfiguration = PORT_CONFIG_DEFAULT;
1351
1352 /* Set the 1000 advertisements */
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001353 ql_mii_read_reg_ex(qdev, PHY_GIG_CONTROL, &reg,
Ron Mercer3efedf22007-03-26 12:43:52 -07001354 PHYAddr[qdev->mac_index]);
1355 reg &= ~PHY_GIG_ALL_PARAMS;
1356
Joe Perchesd7f61772010-07-22 15:36:17 +00001357 if (portConfiguration & PORT_CONFIG_1000MB_SPEED) {
1358 if (portConfiguration & PORT_CONFIG_FULL_DUPLEX_ENABLED)
Ron Mercerad4c9a02007-11-07 13:59:07 -08001359 reg |= PHY_GIG_ADV_1000F;
Jeff Garzik7d2e3cb2008-05-13 01:41:58 -04001360 else
Ron Mercerad4c9a02007-11-07 13:59:07 -08001361 reg |= PHY_GIG_ADV_1000H;
Ron Mercer3efedf22007-03-26 12:43:52 -07001362 }
1363
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001364 ql_mii_write_reg_ex(qdev, PHY_GIG_CONTROL, reg,
Ron Mercer3efedf22007-03-26 12:43:52 -07001365 PHYAddr[qdev->mac_index]);
1366
1367 /* Set the 10/100 & pause negotiation advertisements */
1368 ql_mii_read_reg_ex(qdev, PHY_NEG_ADVER, &reg,
1369 PHYAddr[qdev->mac_index]);
1370 reg &= ~PHY_NEG_ALL_PARAMS;
1371
Joe Perchesd7f61772010-07-22 15:36:17 +00001372 if (portConfiguration & PORT_CONFIG_SYM_PAUSE_ENABLED)
Ron Mercer3efedf22007-03-26 12:43:52 -07001373 reg |= PHY_NEG_ASY_PAUSE | PHY_NEG_SYM_PAUSE;
1374
Joe Perchesd7f61772010-07-22 15:36:17 +00001375 if (portConfiguration & PORT_CONFIG_FULL_DUPLEX_ENABLED) {
1376 if (portConfiguration & PORT_CONFIG_100MB_SPEED)
Ron Mercer3efedf22007-03-26 12:43:52 -07001377 reg |= PHY_NEG_ADV_100F;
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001378
Joe Perchesd7f61772010-07-22 15:36:17 +00001379 if (portConfiguration & PORT_CONFIG_10MB_SPEED)
Ron Mercer3efedf22007-03-26 12:43:52 -07001380 reg |= PHY_NEG_ADV_10F;
1381 }
1382
Joe Perchesd7f61772010-07-22 15:36:17 +00001383 if (portConfiguration & PORT_CONFIG_HALF_DUPLEX_ENABLED) {
1384 if (portConfiguration & PORT_CONFIG_100MB_SPEED)
Ron Mercer3efedf22007-03-26 12:43:52 -07001385 reg |= PHY_NEG_ADV_100H;
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001386
Joe Perchesd7f61772010-07-22 15:36:17 +00001387 if (portConfiguration & PORT_CONFIG_10MB_SPEED)
Ron Mercer3efedf22007-03-26 12:43:52 -07001388 reg |= PHY_NEG_ADV_10H;
1389 }
1390
Joe Perchesd7f61772010-07-22 15:36:17 +00001391 if (portConfiguration & PORT_CONFIG_1000MB_SPEED)
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001392 reg |= 1;
Ron Mercer3efedf22007-03-26 12:43:52 -07001393
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001394 ql_mii_write_reg_ex(qdev, PHY_NEG_ADVER, reg,
Ron Mercer3efedf22007-03-26 12:43:52 -07001395 PHYAddr[qdev->mac_index]);
1396
1397 ql_mii_read_reg_ex(qdev, CONTROL_REG, &reg, PHYAddr[qdev->mac_index]);
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001398
1399 ql_mii_write_reg_ex(qdev, CONTROL_REG,
Ron Mercer3efedf22007-03-26 12:43:52 -07001400 reg | PHY_CTRL_RESTART_NEG | PHY_CTRL_AUTO_NEG,
1401 PHYAddr[qdev->mac_index]);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001402}
1403
Ron Mercer3efedf22007-03-26 12:43:52 -07001404static void ql_phy_init_ex(struct ql3_adapter *qdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -07001405{
Ron Mercer3efedf22007-03-26 12:43:52 -07001406 ql_phy_reset_ex(qdev);
1407 PHY_Setup(qdev);
1408 ql_phy_start_neg_ex(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001409}
1410
1411/*
1412 * Caller holds hw_lock.
1413 */
1414static u32 ql_get_link_state(struct ql3_adapter *qdev)
1415{
1416 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001417 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001418 u32 bitToCheck = 0;
1419 u32 temp, linkState;
1420
1421 switch (qdev->mac_index) {
1422 case 0:
1423 bitToCheck = PORT_STATUS_UP0;
1424 break;
1425 case 1:
1426 bitToCheck = PORT_STATUS_UP1;
1427 break;
1428 }
Joe Perchesd7f61772010-07-22 15:36:17 +00001429
Ron Mercer5a4faa872006-07-25 00:40:21 -07001430 temp = ql_read_page0_reg(qdev, &port_regs->portStatus);
Joe Perchesd7f61772010-07-22 15:36:17 +00001431 if (temp & bitToCheck)
Ron Mercer5a4faa872006-07-25 00:40:21 -07001432 linkState = LS_UP;
Joe Perchesd7f61772010-07-22 15:36:17 +00001433 else
Ron Mercer5a4faa872006-07-25 00:40:21 -07001434 linkState = LS_DOWN;
Joe Perchesd7f61772010-07-22 15:36:17 +00001435
Ron Mercer5a4faa872006-07-25 00:40:21 -07001436 return linkState;
1437}
1438
1439static int ql_port_start(struct ql3_adapter *qdev)
1440{
Joe Perchesd7f61772010-07-22 15:36:17 +00001441 if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
Ron Mercer5a4faa872006-07-25 00:40:21 -07001442 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
Ron Mercer3efedf22007-03-26 12:43:52 -07001443 2) << 7)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001444 netdev_err(qdev->ndev, "Could not get hw lock for GIO\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001445 return -1;
Ron Mercer3efedf22007-03-26 12:43:52 -07001446 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07001447
1448 if (ql_is_fiber(qdev)) {
1449 ql_petbi_init(qdev);
1450 } else {
1451 /* Copper port */
Ron Mercer3efedf22007-03-26 12:43:52 -07001452 ql_phy_init_ex(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001453 }
1454
1455 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1456 return 0;
1457}
1458
1459static int ql_finish_auto_neg(struct ql3_adapter *qdev)
1460{
1461
Joe Perchesd7f61772010-07-22 15:36:17 +00001462 if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
Ron Mercer5a4faa872006-07-25 00:40:21 -07001463 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
1464 2) << 7))
1465 return -1;
1466
1467 if (!ql_auto_neg_error(qdev)) {
Joe Perchesd7f61772010-07-22 15:36:17 +00001468 if (test_bit(QL_LINK_MASTER, &qdev->flags)) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07001469 /* configure the MAC */
Joe Percheseddc5fb2010-07-22 12:33:31 +00001470 netif_printk(qdev, link, KERN_DEBUG, qdev->ndev,
1471 "Configuring link\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001472 ql_mac_cfg_soft_reset(qdev, 1);
1473 ql_mac_cfg_gig(qdev,
1474 (ql_get_link_speed
1475 (qdev) ==
1476 SPEED_1000));
1477 ql_mac_cfg_full_dup(qdev,
1478 ql_is_link_full_dup
1479 (qdev));
1480 ql_mac_cfg_pause(qdev,
1481 ql_is_neg_pause
1482 (qdev));
1483 ql_mac_cfg_soft_reset(qdev, 0);
1484
1485 /* enable the MAC */
Joe Percheseddc5fb2010-07-22 12:33:31 +00001486 netif_printk(qdev, link, KERN_DEBUG, qdev->ndev,
1487 "Enabling mac\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001488 ql_mac_enable(qdev, 1);
1489 }
1490
Ron Mercer5a4faa872006-07-25 00:40:21 -07001491 qdev->port_link_state = LS_UP;
1492 netif_start_queue(qdev->ndev);
1493 netif_carrier_on(qdev->ndev);
Joe Percheseddc5fb2010-07-22 12:33:31 +00001494 netif_info(qdev, link, qdev->ndev,
1495 "Link is up at %d Mbps, %s duplex\n",
1496 ql_get_link_speed(qdev),
1497 ql_is_link_full_dup(qdev) ? "full" : "half");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001498
1499 } else { /* Remote error detected */
1500
Joe Perchesd7f61772010-07-22 15:36:17 +00001501 if (test_bit(QL_LINK_MASTER, &qdev->flags)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001502 netif_printk(qdev, link, KERN_DEBUG, qdev->ndev,
1503 "Remote error detected. Calling ql_port_start()\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001504 /*
1505 * ql_port_start() is shared code and needs
1506 * to lock the PHY on it's own.
1507 */
1508 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
Joe Perchesd7f61772010-07-22 15:36:17 +00001509 if (ql_port_start(qdev)) /* Restart port */
Ron Mercer5a4faa872006-07-25 00:40:21 -07001510 return -1;
Joe Perchesd7f61772010-07-22 15:36:17 +00001511 return 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001512 }
1513 }
1514 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1515 return 0;
1516}
1517
Ron Mercer3e23b7d2007-11-07 13:59:06 -08001518static void ql_link_state_machine_work(struct work_struct *work)
Ron Mercer5a4faa872006-07-25 00:40:21 -07001519{
Ron Mercer3e23b7d2007-11-07 13:59:06 -08001520 struct ql3_adapter *qdev =
1521 container_of(work, struct ql3_adapter, link_state_work.work);
1522
Ron Mercer5a4faa872006-07-25 00:40:21 -07001523 u32 curr_link_state;
1524 unsigned long hw_flags;
1525
1526 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
1527
1528 curr_link_state = ql_get_link_state(qdev);
1529
Joe Perchesd7f61772010-07-22 15:36:17 +00001530 if (test_bit(QL_RESET_ACTIVE, &qdev->flags)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001531 netif_info(qdev, link, qdev->ndev,
1532 "Reset in progress, skip processing link state\n");
Benjamin Li04f10772007-02-26 11:06:35 -08001533
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001534 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer3e23b7d2007-11-07 13:59:06 -08001535
1536 /* Restart timer on 2 second interval. */
Joe Percheseddc5fb2010-07-22 12:33:31 +00001537 mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
Ron Mercer3e23b7d2007-11-07 13:59:06 -08001538
Ron Mercer5a4faa872006-07-25 00:40:21 -07001539 return;
1540 }
1541
1542 switch (qdev->port_link_state) {
1543 default:
Joe Perchesd7f61772010-07-22 15:36:17 +00001544 if (test_bit(QL_LINK_MASTER, &qdev->flags))
Ron Mercer5a4faa872006-07-25 00:40:21 -07001545 ql_port_start(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001546 qdev->port_link_state = LS_DOWN;
1547 /* Fall Through */
1548
1549 case LS_DOWN:
Ron Mercer5a4faa872006-07-25 00:40:21 -07001550 if (curr_link_state == LS_UP) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001551 netif_info(qdev, link, qdev->ndev, "Link is up\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001552 if (ql_is_auto_neg_complete(qdev))
1553 ql_finish_auto_neg(qdev);
1554
1555 if (qdev->port_link_state == LS_UP)
1556 ql_link_down_detect_clear(qdev);
1557
Ron Mercer0f807042008-11-11 07:54:54 +00001558 qdev->port_link_state = LS_UP;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001559 }
1560 break;
1561
1562 case LS_UP:
1563 /*
1564 * See if the link is currently down or went down and came
1565 * back up
1566 */
Ron Mercer0f807042008-11-11 07:54:54 +00001567 if (curr_link_state == LS_DOWN) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001568 netif_info(qdev, link, qdev->ndev, "Link is down\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001569 qdev->port_link_state = LS_DOWN;
1570 }
Ron Mercer0f807042008-11-11 07:54:54 +00001571 if (ql_link_down_detect(qdev))
1572 qdev->port_link_state = LS_DOWN;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001573 break;
1574 }
1575 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer3e23b7d2007-11-07 13:59:06 -08001576
1577 /* Restart timer on 2 second interval. */
1578 mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001579}
1580
1581/*
1582 * Caller must take hw_lock and QL_PHY_GIO_SEM.
1583 */
1584static void ql_get_phy_owner(struct ql3_adapter *qdev)
1585{
Ron Mercer3efedf22007-03-26 12:43:52 -07001586 if (ql_this_adapter_controls_port(qdev))
Joe Perchesd7f61772010-07-22 15:36:17 +00001587 set_bit(QL_LINK_MASTER, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001588 else
Joe Perchesd7f61772010-07-22 15:36:17 +00001589 clear_bit(QL_LINK_MASTER, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001590}
1591
1592/*
1593 * Caller must take hw_lock and QL_PHY_GIO_SEM.
1594 */
1595static void ql_init_scan_mode(struct ql3_adapter *qdev)
1596{
1597 ql_mii_enable_scan_mode(qdev);
1598
Joe Perchesd7f61772010-07-22 15:36:17 +00001599 if (test_bit(QL_LINK_OPTICAL, &qdev->flags)) {
Ron Mercer3efedf22007-03-26 12:43:52 -07001600 if (ql_this_adapter_controls_port(qdev))
1601 ql_petbi_init_ex(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001602 } else {
Ron Mercer3efedf22007-03-26 12:43:52 -07001603 if (ql_this_adapter_controls_port(qdev))
1604 ql_phy_init_ex(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001605 }
1606}
1607
1608/*
Joe Perchesd7f61772010-07-22 15:36:17 +00001609 * MII_Setup needs to be called before taking the PHY out of reset
1610 * so that the management interface clock speed can be set properly.
1611 * It would be better if we had a way to disable MDC until after the
1612 * PHY is out of reset, but we don't have that capability.
Ron Mercer5a4faa872006-07-25 00:40:21 -07001613 */
1614static int ql_mii_setup(struct ql3_adapter *qdev)
1615{
1616 u32 reg;
1617 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00001618 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001619
Joe Perchesd7f61772010-07-22 15:36:17 +00001620 if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
Ron Mercer5a4faa872006-07-25 00:40:21 -07001621 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
1622 2) << 7))
1623 return -1;
1624
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001625 if (qdev->device_id == QL3032_DEVICE_ID)
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001626 ql_write_page0_reg(qdev,
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001627 &port_regs->macMIIMgmtControlReg, 0x0f00000);
1628
Ron Mercer5a4faa872006-07-25 00:40:21 -07001629 /* Divide 125MHz clock by 28 to meet PHY timing requirements */
1630 reg = MAC_MII_CONTROL_CLK_SEL_DIV28;
1631
1632 ql_write_page0_reg(qdev, &port_regs->macMIIMgmtControlReg,
1633 reg | ((MAC_MII_CONTROL_CLK_SEL_MASK) << 16));
1634
1635 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1636 return 0;
1637}
1638
Joe Perchesd7f61772010-07-22 15:36:17 +00001639#define SUPPORTED_OPTICAL_MODES (SUPPORTED_1000baseT_Full | \
1640 SUPPORTED_FIBRE | \
1641 SUPPORTED_Autoneg)
1642#define SUPPORTED_TP_MODES (SUPPORTED_10baseT_Half | \
1643 SUPPORTED_10baseT_Full | \
1644 SUPPORTED_100baseT_Half | \
1645 SUPPORTED_100baseT_Full | \
1646 SUPPORTED_1000baseT_Half | \
1647 SUPPORTED_1000baseT_Full | \
1648 SUPPORTED_Autoneg | \
Dan Carpenter8a4cadc2011-08-06 04:26:41 +00001649 SUPPORTED_TP) \
Joe Perchesd7f61772010-07-22 15:36:17 +00001650
Ron Mercer5a4faa872006-07-25 00:40:21 -07001651static u32 ql_supported_modes(struct ql3_adapter *qdev)
1652{
Joe Perchesd7f61772010-07-22 15:36:17 +00001653 if (test_bit(QL_LINK_OPTICAL, &qdev->flags))
1654 return SUPPORTED_OPTICAL_MODES;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001655
Joe Perchesd7f61772010-07-22 15:36:17 +00001656 return SUPPORTED_TP_MODES;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001657}
1658
1659static int ql_get_auto_cfg_status(struct ql3_adapter *qdev)
1660{
1661 int status;
1662 unsigned long hw_flags;
1663 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
Joe Perchesd7f61772010-07-22 15:36:17 +00001664 if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1665 (QL_RESOURCE_BITS_BASE_CODE |
1666 (qdev->mac_index) * 2) << 7)) {
Benjamin Li04f10772007-02-26 11:06:35 -08001667 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001668 return 0;
Benjamin Li04f10772007-02-26 11:06:35 -08001669 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07001670 status = ql_is_auto_cfg(qdev);
1671 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1672 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1673 return status;
1674}
1675
1676static u32 ql_get_speed(struct ql3_adapter *qdev)
1677{
1678 u32 status;
1679 unsigned long hw_flags;
1680 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
Joe Perchesd7f61772010-07-22 15:36:17 +00001681 if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1682 (QL_RESOURCE_BITS_BASE_CODE |
1683 (qdev->mac_index) * 2) << 7)) {
Benjamin Li04f10772007-02-26 11:06:35 -08001684 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001685 return 0;
Benjamin Li04f10772007-02-26 11:06:35 -08001686 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07001687 status = ql_get_link_speed(qdev);
1688 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1689 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1690 return status;
1691}
1692
1693static int ql_get_full_dup(struct ql3_adapter *qdev)
1694{
1695 int status;
1696 unsigned long hw_flags;
1697 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
Joe Perchesd7f61772010-07-22 15:36:17 +00001698 if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
1699 (QL_RESOURCE_BITS_BASE_CODE |
1700 (qdev->mac_index) * 2) << 7)) {
Benjamin Li04f10772007-02-26 11:06:35 -08001701 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001702 return 0;
Benjamin Li04f10772007-02-26 11:06:35 -08001703 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07001704 status = ql_is_link_full_dup(qdev);
1705 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
1706 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
1707 return status;
1708}
1709
Ron Mercer5a4faa872006-07-25 00:40:21 -07001710static int ql_get_settings(struct net_device *ndev, struct ethtool_cmd *ecmd)
1711{
1712 struct ql3_adapter *qdev = netdev_priv(ndev);
1713
1714 ecmd->transceiver = XCVR_INTERNAL;
1715 ecmd->supported = ql_supported_modes(qdev);
1716
Joe Perchesd7f61772010-07-22 15:36:17 +00001717 if (test_bit(QL_LINK_OPTICAL, &qdev->flags)) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07001718 ecmd->port = PORT_FIBRE;
1719 } else {
1720 ecmd->port = PORT_TP;
1721 ecmd->phy_address = qdev->PHYAddr;
1722 }
1723 ecmd->advertising = ql_supported_modes(qdev);
1724 ecmd->autoneg = ql_get_auto_cfg_status(qdev);
David Decotigny70739492011-04-27 18:32:40 +00001725 ethtool_cmd_speed_set(ecmd, ql_get_speed(qdev));
Ron Mercer5a4faa872006-07-25 00:40:21 -07001726 ecmd->duplex = ql_get_full_dup(qdev);
1727 return 0;
1728}
1729
1730static void ql_get_drvinfo(struct net_device *ndev,
1731 struct ethtool_drvinfo *drvinfo)
1732{
1733 struct ql3_adapter *qdev = netdev_priv(ndev);
Rick Jones68aad782011-11-07 13:29:27 +00001734 strlcpy(drvinfo->driver, ql3xxx_driver_name, sizeof(drvinfo->driver));
1735 strlcpy(drvinfo->version, ql3xxx_driver_version,
1736 sizeof(drvinfo->version));
Rick Jones68aad782011-11-07 13:29:27 +00001737 strlcpy(drvinfo->bus_info, pci_name(qdev->pdev),
1738 sizeof(drvinfo->bus_info));
Ron Mercer5a4faa872006-07-25 00:40:21 -07001739}
1740
1741static u32 ql_get_msglevel(struct net_device *ndev)
1742{
1743 struct ql3_adapter *qdev = netdev_priv(ndev);
1744 return qdev->msg_enable;
1745}
1746
1747static void ql_set_msglevel(struct net_device *ndev, u32 value)
1748{
1749 struct ql3_adapter *qdev = netdev_priv(ndev);
1750 qdev->msg_enable = value;
1751}
1752
Ron Mercerec826382007-03-26 13:43:01 -07001753static void ql_get_pauseparam(struct net_device *ndev,
1754 struct ethtool_pauseparam *pause)
1755{
1756 struct ql3_adapter *qdev = netdev_priv(ndev);
Joe Perchesd7f61772010-07-22 15:36:17 +00001757 struct ql3xxx_port_registers __iomem *port_regs =
1758 qdev->mem_map_registers;
Ron Mercerec826382007-03-26 13:43:01 -07001759
1760 u32 reg;
Joe Perchesd7f61772010-07-22 15:36:17 +00001761 if (qdev->mac_index == 0)
Ron Mercerec826382007-03-26 13:43:01 -07001762 reg = ql_read_page0_reg(qdev, &port_regs->mac0ConfigReg);
1763 else
1764 reg = ql_read_page0_reg(qdev, &port_regs->mac1ConfigReg);
1765
1766 pause->autoneg = ql_get_auto_cfg_status(qdev);
1767 pause->rx_pause = (reg & MAC_CONFIG_REG_RF) >> 2;
1768 pause->tx_pause = (reg & MAC_CONFIG_REG_TF) >> 1;
1769}
1770
Jeff Garzik7282d492006-09-13 14:30:00 -04001771static const struct ethtool_ops ql3xxx_ethtool_ops = {
Ron Mercer5a4faa872006-07-25 00:40:21 -07001772 .get_settings = ql_get_settings,
1773 .get_drvinfo = ql_get_drvinfo,
Ron Mercer5a4faa872006-07-25 00:40:21 -07001774 .get_link = ethtool_op_get_link,
1775 .get_msglevel = ql_get_msglevel,
1776 .set_msglevel = ql_set_msglevel,
Ron Mercerec826382007-03-26 13:43:01 -07001777 .get_pauseparam = ql_get_pauseparam,
Ron Mercer5a4faa872006-07-25 00:40:21 -07001778};
1779
1780static int ql_populate_free_queue(struct ql3_adapter *qdev)
1781{
1782 struct ql_rcv_buf_cb *lrg_buf_cb = qdev->lrg_buf_free_head;
Benjamin Li0f8ab892007-02-26 11:06:40 -08001783 dma_addr_t map;
1784 int err;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001785
1786 while (lrg_buf_cb) {
1787 if (!lrg_buf_cb->skb) {
Joe Perchesd7f61772010-07-22 15:36:17 +00001788 lrg_buf_cb->skb =
1789 netdev_alloc_skb(qdev->ndev,
1790 qdev->lrg_buffer_len);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001791 if (unlikely(!lrg_buf_cb->skb)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001792 netdev_printk(KERN_DEBUG, qdev->ndev,
1793 "Failed netdev_alloc_skb()\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07001794 break;
1795 } else {
1796 /*
1797 * We save some space to copy the ethhdr from
1798 * first buffer
1799 */
1800 skb_reserve(lrg_buf_cb->skb, QL_HEADER_SPACE);
1801 map = pci_map_single(qdev->pdev,
1802 lrg_buf_cb->skb->data,
1803 qdev->lrg_buffer_len -
1804 QL_HEADER_SPACE,
1805 PCI_DMA_FROMDEVICE);
Benjamin Li0f8ab892007-02-26 11:06:40 -08001806
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001807 err = pci_dma_mapping_error(qdev->pdev, map);
Joe Perchesd7f61772010-07-22 15:36:17 +00001808 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001809 netdev_err(qdev->ndev,
1810 "PCI mapping failed with error: %d\n",
1811 err);
Benjamin Li0f8ab892007-02-26 11:06:40 -08001812 dev_kfree_skb(lrg_buf_cb->skb);
1813 lrg_buf_cb->skb = NULL;
1814 break;
1815 }
1816
1817
Ron Mercer5a4faa872006-07-25 00:40:21 -07001818 lrg_buf_cb->buf_phy_addr_low =
Joe Perchesd7f61772010-07-22 15:36:17 +00001819 cpu_to_le32(LS_64BITS(map));
Ron Mercer5a4faa872006-07-25 00:40:21 -07001820 lrg_buf_cb->buf_phy_addr_high =
Joe Perchesd7f61772010-07-22 15:36:17 +00001821 cpu_to_le32(MS_64BITS(map));
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00001822 dma_unmap_addr_set(lrg_buf_cb, mapaddr, map);
1823 dma_unmap_len_set(lrg_buf_cb, maplen,
Ron Mercer5a4faa872006-07-25 00:40:21 -07001824 qdev->lrg_buffer_len -
1825 QL_HEADER_SPACE);
1826 --qdev->lrg_buf_skb_check;
1827 if (!qdev->lrg_buf_skb_check)
1828 return 1;
1829 }
1830 }
1831 lrg_buf_cb = lrg_buf_cb->next;
1832 }
1833 return 0;
1834}
1835
1836/*
1837 * Caller holds hw_lock.
1838 */
Ron Mercerf67cac02007-03-26 13:42:59 -07001839static void ql_update_small_bufq_prod_index(struct ql3_adapter *qdev)
1840{
Joe Perchesd7f61772010-07-22 15:36:17 +00001841 struct ql3xxx_port_registers __iomem *port_regs =
1842 qdev->mem_map_registers;
1843
Ron Mercerf67cac02007-03-26 13:42:59 -07001844 if (qdev->small_buf_release_cnt >= 16) {
1845 while (qdev->small_buf_release_cnt >= 16) {
1846 qdev->small_buf_q_producer_index++;
1847
1848 if (qdev->small_buf_q_producer_index ==
1849 NUM_SBUFQ_ENTRIES)
1850 qdev->small_buf_q_producer_index = 0;
1851 qdev->small_buf_release_cnt -= 8;
1852 }
1853 wmb();
1854 writel(qdev->small_buf_q_producer_index,
1855 &port_regs->CommonRegs.rxSmallQProducerIndex);
1856 }
1857}
1858
1859/*
1860 * Caller holds hw_lock.
1861 */
Ron Mercer5a4faa872006-07-25 00:40:21 -07001862static void ql_update_lrg_bufq_prod_index(struct ql3_adapter *qdev)
1863{
1864 struct bufq_addr_element *lrg_buf_q_ele;
1865 int i;
1866 struct ql_rcv_buf_cb *lrg_buf_cb;
Joe Perchesd7f61772010-07-22 15:36:17 +00001867 struct ql3xxx_port_registers __iomem *port_regs =
1868 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001869
Joe Perches8e95a202009-12-03 07:58:21 +00001870 if ((qdev->lrg_buf_free_count >= 8) &&
1871 (qdev->lrg_buf_release_cnt >= 16)) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07001872
1873 if (qdev->lrg_buf_skb_check)
1874 if (!ql_populate_free_queue(qdev))
1875 return;
1876
1877 lrg_buf_q_ele = qdev->lrg_buf_next_free;
1878
Joe Perches8e95a202009-12-03 07:58:21 +00001879 while ((qdev->lrg_buf_release_cnt >= 16) &&
1880 (qdev->lrg_buf_free_count >= 8)) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07001881
1882 for (i = 0; i < 8; i++) {
1883 lrg_buf_cb =
1884 ql_get_from_lrg_buf_free_list(qdev);
1885 lrg_buf_q_ele->addr_high =
1886 lrg_buf_cb->buf_phy_addr_high;
1887 lrg_buf_q_ele->addr_low =
1888 lrg_buf_cb->buf_phy_addr_low;
1889 lrg_buf_q_ele++;
1890
1891 qdev->lrg_buf_release_cnt--;
1892 }
1893
1894 qdev->lrg_buf_q_producer_index++;
1895
Joe Perchesd7f61772010-07-22 15:36:17 +00001896 if (qdev->lrg_buf_q_producer_index ==
1897 qdev->num_lbufq_entries)
Ron Mercer5a4faa872006-07-25 00:40:21 -07001898 qdev->lrg_buf_q_producer_index = 0;
1899
1900 if (qdev->lrg_buf_q_producer_index ==
Ron Mercer1357bfc2007-02-26 11:06:37 -08001901 (qdev->num_lbufq_entries - 1)) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07001902 lrg_buf_q_ele = qdev->lrg_buf_q_virt_addr;
1903 }
1904 }
Ron Mercerf67cac02007-03-26 13:42:59 -07001905 wmb();
Ron Mercer5a4faa872006-07-25 00:40:21 -07001906 qdev->lrg_buf_next_free = lrg_buf_q_ele;
Ron Mercerf67cac02007-03-26 13:42:59 -07001907 writel(qdev->lrg_buf_q_producer_index,
1908 &port_regs->CommonRegs.rxLargeQProducerIndex);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001909 }
1910}
1911
1912static void ql_process_mac_tx_intr(struct ql3_adapter *qdev,
1913 struct ob_mac_iocb_rsp *mac_rsp)
1914{
1915 struct ql_tx_buf_cb *tx_cb;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001916 int i;
Ron Mercer5a4faa872006-07-25 00:40:21 -07001917
Joe Perchesd7f61772010-07-22 15:36:17 +00001918 if (mac_rsp->flags & OB_MAC_IOCB_RSP_S) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001919 netdev_warn(qdev->ndev,
1920 "Frame too short but it was padded and sent\n");
Benjamin Lie8f4df22007-02-26 11:06:42 -08001921 }
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001922
Ron Mercer5a4faa872006-07-25 00:40:21 -07001923 tx_cb = &qdev->tx_buf[mac_rsp->transaction_id];
Benjamin Lie8f4df22007-02-26 11:06:42 -08001924
1925 /* Check the transmit response flags for any errors */
Joe Perchesd7f61772010-07-22 15:36:17 +00001926 if (mac_rsp->flags & OB_MAC_IOCB_RSP_S) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001927 netdev_err(qdev->ndev,
1928 "Frame too short to be legal, frame not sent\n");
Benjamin Lie8f4df22007-02-26 11:06:42 -08001929
Jeff Garzik09f75cd2007-10-03 17:41:50 -07001930 qdev->ndev->stats.tx_errors++;
Benjamin Lie8f4df22007-02-26 11:06:42 -08001931 goto frame_not_sent;
1932 }
1933
Joe Perchesd7f61772010-07-22 15:36:17 +00001934 if (tx_cb->seg_count == 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00001935 netdev_err(qdev->ndev, "tx_cb->seg_count == 0: %d\n",
1936 mac_rsp->transaction_id);
Benjamin Lie8f4df22007-02-26 11:06:42 -08001937
Jeff Garzik09f75cd2007-10-03 17:41:50 -07001938 qdev->ndev->stats.tx_errors++;
Benjamin Lie8f4df22007-02-26 11:06:42 -08001939 goto invalid_seg_count;
1940 }
1941
Ron Mercer5a4faa872006-07-25 00:40:21 -07001942 pci_unmap_single(qdev->pdev,
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00001943 dma_unmap_addr(&tx_cb->map[0], mapaddr),
1944 dma_unmap_len(&tx_cb->map[0], maplen),
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001945 PCI_DMA_TODEVICE);
1946 tx_cb->seg_count--;
1947 if (tx_cb->seg_count) {
1948 for (i = 1; i < tx_cb->seg_count; i++) {
1949 pci_unmap_page(qdev->pdev,
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00001950 dma_unmap_addr(&tx_cb->map[i],
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001951 mapaddr),
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00001952 dma_unmap_len(&tx_cb->map[i], maplen),
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001953 PCI_DMA_TODEVICE);
1954 }
1955 }
Jeff Garzik09f75cd2007-10-03 17:41:50 -07001956 qdev->ndev->stats.tx_packets++;
1957 qdev->ndev->stats.tx_bytes += tx_cb->skb->len;
Benjamin Lie8f4df22007-02-26 11:06:42 -08001958
1959frame_not_sent:
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001960 dev_kfree_skb_irq(tx_cb->skb);
Ron Mercer5a4faa872006-07-25 00:40:21 -07001961 tx_cb->skb = NULL;
Benjamin Lie8f4df22007-02-26 11:06:42 -08001962
1963invalid_seg_count:
Ron Mercer5a4faa872006-07-25 00:40:21 -07001964 atomic_inc(&qdev->tx_count);
1965}
1966
Adrian Bunk36640062007-03-05 02:49:27 +01001967static void ql_get_sbuf(struct ql3_adapter *qdev)
Ron Mercer97916332007-02-26 11:06:38 -08001968{
1969 if (++qdev->small_buf_index == NUM_SMALL_BUFFERS)
1970 qdev->small_buf_index = 0;
1971 qdev->small_buf_release_cnt++;
1972}
1973
Adrian Bunk36640062007-03-05 02:49:27 +01001974static struct ql_rcv_buf_cb *ql_get_lbuf(struct ql3_adapter *qdev)
Ron Mercer97916332007-02-26 11:06:38 -08001975{
1976 struct ql_rcv_buf_cb *lrg_buf_cb = NULL;
1977 lrg_buf_cb = &qdev->lrg_buf[qdev->lrg_buf_index];
1978 qdev->lrg_buf_release_cnt++;
1979 if (++qdev->lrg_buf_index == qdev->num_large_buffers)
1980 qdev->lrg_buf_index = 0;
Joe Perchesd7f61772010-07-22 15:36:17 +00001981 return lrg_buf_cb;
Ron Mercer97916332007-02-26 11:06:38 -08001982}
1983
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001984/*
1985 * The difference between 3022 and 3032 for inbound completions:
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001986 * 3022 uses two buffers per completion. The first buffer contains
1987 * (some) header info, the second the remainder of the headers plus
1988 * the data. For this chip we reserve some space at the top of the
1989 * receive buffer so that the header info in buffer one can be
1990 * prepended to the buffer two. Buffer two is the sent up while
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001991 * buffer one is returned to the hardware to be reused.
Jeff Garzik9ddf7772007-10-03 13:52:23 -04001992 * 3032 receives all of it's data and headers in one buffer for a
Ron Mercerbd36b0a2007-01-03 16:26:08 -08001993 * simpler process. 3032 also supports checksum verification as
1994 * can be seen in ql_process_macip_rx_intr().
1995 */
Ron Mercer5a4faa872006-07-25 00:40:21 -07001996static void ql_process_mac_rx_intr(struct ql3_adapter *qdev,
1997 struct ib_mac_iocb_rsp *ib_mac_rsp_ptr)
1998{
Ron Mercer5a4faa872006-07-25 00:40:21 -07001999 struct ql_rcv_buf_cb *lrg_buf_cb1 = NULL;
2000 struct ql_rcv_buf_cb *lrg_buf_cb2 = NULL;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002001 struct sk_buff *skb;
2002 u16 length = le16_to_cpu(ib_mac_rsp_ptr->length);
2003
2004 /*
2005 * Get the inbound address list (small buffer).
2006 */
Ron Mercer97916332007-02-26 11:06:38 -08002007 ql_get_sbuf(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002008
Ron Mercer97916332007-02-26 11:06:38 -08002009 if (qdev->device_id == QL3022_DEVICE_ID)
2010 lrg_buf_cb1 = ql_get_lbuf(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002011
2012 /* start of second buffer */
Ron Mercer97916332007-02-26 11:06:38 -08002013 lrg_buf_cb2 = ql_get_lbuf(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002014 skb = lrg_buf_cb2->skb;
2015
Jeff Garzik09f75cd2007-10-03 17:41:50 -07002016 qdev->ndev->stats.rx_packets++;
2017 qdev->ndev->stats.rx_bytes += length;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002018
2019 skb_put(skb, length);
2020 pci_unmap_single(qdev->pdev,
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002021 dma_unmap_addr(lrg_buf_cb2, mapaddr),
2022 dma_unmap_len(lrg_buf_cb2, maplen),
Ron Mercer5a4faa872006-07-25 00:40:21 -07002023 PCI_DMA_FROMDEVICE);
2024 prefetch(skb->data);
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002025 skb_checksum_none_assert(skb);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002026 skb->protocol = eth_type_trans(skb, qdev->ndev);
2027
Eric Dumazet0eb7b852017-02-04 15:24:59 -08002028 napi_gro_receive(&qdev->napi, skb);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002029 lrg_buf_cb2->skb = NULL;
2030
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002031 if (qdev->device_id == QL3022_DEVICE_ID)
2032 ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb1);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002033 ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb2);
2034}
2035
2036static void ql_process_macip_rx_intr(struct ql3_adapter *qdev,
2037 struct ib_ip_iocb_rsp *ib_ip_rsp_ptr)
2038{
Ron Mercer5a4faa872006-07-25 00:40:21 -07002039 struct ql_rcv_buf_cb *lrg_buf_cb1 = NULL;
2040 struct ql_rcv_buf_cb *lrg_buf_cb2 = NULL;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002041 struct sk_buff *skb1 = NULL, *skb2;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002042 struct net_device *ndev = qdev->ndev;
2043 u16 length = le16_to_cpu(ib_ip_rsp_ptr->length);
2044 u16 size = 0;
2045
2046 /*
2047 * Get the inbound address list (small buffer).
2048 */
2049
Ron Mercer97916332007-02-26 11:06:38 -08002050 ql_get_sbuf(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002051
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002052 if (qdev->device_id == QL3022_DEVICE_ID) {
2053 /* start of first buffer on 3022 */
Ron Mercer97916332007-02-26 11:06:38 -08002054 lrg_buf_cb1 = ql_get_lbuf(qdev);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002055 skb1 = lrg_buf_cb1->skb;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002056 size = ETH_HLEN;
2057 if (*((u16 *) skb1->data) != 0xFFFF)
2058 size += VLAN_ETH_HLEN - ETH_HLEN;
2059 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07002060
2061 /* start of second buffer */
Ron Mercer97916332007-02-26 11:06:38 -08002062 lrg_buf_cb2 = ql_get_lbuf(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002063 skb2 = lrg_buf_cb2->skb;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002064
Ron Mercer5a4faa872006-07-25 00:40:21 -07002065 skb_put(skb2, length); /* Just the second buffer length here. */
2066 pci_unmap_single(qdev->pdev,
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002067 dma_unmap_addr(lrg_buf_cb2, mapaddr),
2068 dma_unmap_len(lrg_buf_cb2, maplen),
Ron Mercer5a4faa872006-07-25 00:40:21 -07002069 PCI_DMA_FROMDEVICE);
2070 prefetch(skb2->data);
2071
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002072 skb_checksum_none_assert(skb2);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002073 if (qdev->device_id == QL3022_DEVICE_ID) {
2074 /*
2075 * Copy the ethhdr from first buffer to second. This
2076 * is necessary for 3022 IP completions.
2077 */
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002078 skb_copy_from_linear_data_offset(skb1, VLAN_ID_LEN,
2079 skb_push(skb2, size), size);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002080 } else {
2081 u16 checksum = le16_to_cpu(ib_ip_rsp_ptr->checksum);
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002082 if (checksum &
2083 (IB_IP_IOCB_RSP_3032_ICE |
2084 IB_IP_IOCB_RSP_3032_CE)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002085 netdev_err(ndev,
2086 "%s: Bad checksum for this %s packet, checksum = %x\n",
2087 __func__,
2088 ((checksum & IB_IP_IOCB_RSP_3032_TCP) ?
2089 "TCP" : "UDP"), checksum);
Ron Mercerb3b15142007-03-26 13:43:00 -07002090 } else if ((checksum & IB_IP_IOCB_RSP_3032_TCP) ||
2091 (checksum & IB_IP_IOCB_RSP_3032_UDP &&
2092 !(checksum & IB_IP_IOCB_RSP_3032_NUC))) {
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002093 skb2->ip_summed = CHECKSUM_UNNECESSARY;
Ron Mercerb3b15142007-03-26 13:43:00 -07002094 }
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002095 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07002096 skb2->protocol = eth_type_trans(skb2, qdev->ndev);
2097
Eric Dumazet0eb7b852017-02-04 15:24:59 -08002098 napi_gro_receive(&qdev->napi, skb2);
Jeff Garzik09f75cd2007-10-03 17:41:50 -07002099 ndev->stats.rx_packets++;
2100 ndev->stats.rx_bytes += length;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002101 lrg_buf_cb2->skb = NULL;
2102
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002103 if (qdev->device_id == QL3022_DEVICE_ID)
2104 ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb1);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002105 ql_release_to_lrg_buf_free_list(qdev, lrg_buf_cb2);
2106}
2107
Eric Dumazet0eb7b852017-02-04 15:24:59 -08002108static int ql_tx_rx_clean(struct ql3_adapter *qdev, int budget)
Ron Mercer5a4faa872006-07-25 00:40:21 -07002109{
Ron Mercer5a4faa872006-07-25 00:40:21 -07002110 struct net_rsp_iocb *net_rsp;
2111 struct net_device *ndev = qdev->ndev;
Ron Mercer63b66d12007-02-26 11:06:41 -08002112 int work_done = 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002113
2114 /* While there are entries in the completion queue. */
Ron Mercerf67cac02007-03-26 13:42:59 -07002115 while ((le32_to_cpu(*(qdev->prsp_producer_index)) !=
Eric Dumazet0eb7b852017-02-04 15:24:59 -08002116 qdev->rsp_consumer_index) && (work_done < budget)) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07002117
2118 net_rsp = qdev->rsp_current;
Ron Mercerb323e0e2007-10-01 11:43:22 -07002119 rmb();
Ron Mercer50626292007-10-01 11:43:23 -07002120 /*
Joe Perchesd7f61772010-07-22 15:36:17 +00002121 * Fix 4032 chip's undocumented "feature" where bit-8 is set
2122 * if the inbound completion is for a VLAN.
Ron Mercer50626292007-10-01 11:43:23 -07002123 */
2124 if (qdev->device_id == QL3032_DEVICE_ID)
2125 net_rsp->opcode &= 0x7f;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002126 switch (net_rsp->opcode) {
2127
2128 case OPCODE_OB_MAC_IOCB_FN0:
2129 case OPCODE_OB_MAC_IOCB_FN2:
2130 ql_process_mac_tx_intr(qdev, (struct ob_mac_iocb_rsp *)
2131 net_rsp);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002132 break;
2133
2134 case OPCODE_IB_MAC_IOCB:
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002135 case OPCODE_IB_3032_MAC_IOCB:
Ron Mercer5a4faa872006-07-25 00:40:21 -07002136 ql_process_mac_rx_intr(qdev, (struct ib_mac_iocb_rsp *)
2137 net_rsp);
Eric Dumazet0eb7b852017-02-04 15:24:59 -08002138 work_done++;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002139 break;
2140
2141 case OPCODE_IB_IP_IOCB:
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002142 case OPCODE_IB_3032_IP_IOCB:
Ron Mercer5a4faa872006-07-25 00:40:21 -07002143 ql_process_macip_rx_intr(qdev, (struct ib_ip_iocb_rsp *)
2144 net_rsp);
Eric Dumazet0eb7b852017-02-04 15:24:59 -08002145 work_done++;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002146 break;
Joe Perchesd7f61772010-07-22 15:36:17 +00002147 default: {
2148 u32 *tmp = (u32 *)net_rsp;
2149 netdev_err(ndev,
2150 "Hit default case, not handled!\n"
2151 " dropping the packet, opcode = %x\n"
2152 "0x%08lx 0x%08lx 0x%08lx 0x%08lx\n",
2153 net_rsp->opcode,
2154 (unsigned long int)tmp[0],
2155 (unsigned long int)tmp[1],
2156 (unsigned long int)tmp[2],
2157 (unsigned long int)tmp[3]);
2158 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07002159 }
2160
2161 qdev->rsp_consumer_index++;
2162
2163 if (qdev->rsp_consumer_index == NUM_RSP_Q_ENTRIES) {
2164 qdev->rsp_consumer_index = 0;
2165 qdev->rsp_current = qdev->rsp_q_virt_addr;
2166 } else {
2167 qdev->rsp_current++;
2168 }
Ron Mercer63b66d12007-02-26 11:06:41 -08002169
Ron Mercer5a4faa872006-07-25 00:40:21 -07002170 }
2171
Ron Mercerf67cac02007-03-26 13:42:59 -07002172 return work_done;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002173}
2174
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002175static int ql_poll(struct napi_struct *napi, int budget)
Ron Mercer5a4faa872006-07-25 00:40:21 -07002176{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002177 struct ql3_adapter *qdev = container_of(napi, struct ql3_adapter, napi);
Joe Perchesd7f61772010-07-22 15:36:17 +00002178 struct ql3xxx_port_registers __iomem *port_regs =
2179 qdev->mem_map_registers;
Eric Dumazet0eb7b852017-02-04 15:24:59 -08002180 int work_done;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002181
Eric Dumazet0eb7b852017-02-04 15:24:59 -08002182 work_done = ql_tx_rx_clean(qdev, budget);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002183
Eric Dumazet0eb7b852017-02-04 15:24:59 -08002184 if (work_done < budget && napi_complete_done(napi, work_done)) {
2185 unsigned long flags;
2186
2187 spin_lock_irqsave(&qdev->hw_lock, flags);
Ron Mercerf67cac02007-03-26 13:42:59 -07002188 ql_update_small_bufq_prod_index(qdev);
2189 ql_update_lrg_bufq_prod_index(qdev);
2190 writel(qdev->rsp_consumer_index,
2191 &port_regs->CommonRegs.rspQConsumerIndex);
Eric Dumazet0eb7b852017-02-04 15:24:59 -08002192 spin_unlock_irqrestore(&qdev->hw_lock, flags);
Ron Mercer63b66d12007-02-26 11:06:41 -08002193
Ron Mercer5a4faa872006-07-25 00:40:21 -07002194 ql_enable_interrupts(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002195 }
Eric Dumazet0eb7b852017-02-04 15:24:59 -08002196 return work_done;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002197}
2198
David Howells7d12e782006-10-05 14:55:46 +01002199static irqreturn_t ql3xxx_isr(int irq, void *dev_id)
Ron Mercer5a4faa872006-07-25 00:40:21 -07002200{
2201
2202 struct net_device *ndev = dev_id;
2203 struct ql3_adapter *qdev = netdev_priv(ndev);
Joe Perchesd7f61772010-07-22 15:36:17 +00002204 struct ql3xxx_port_registers __iomem *port_regs =
2205 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002206 u32 value;
2207 int handled = 1;
2208 u32 var;
2209
Joe Perchesd7f61772010-07-22 15:36:17 +00002210 value = ql_read_common_reg_l(qdev,
2211 &port_regs->CommonRegs.ispControlStatus);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002212
2213 if (value & (ISP_CONTROL_FE | ISP_CONTROL_RI)) {
2214 spin_lock(&qdev->adapter_lock);
2215 netif_stop_queue(qdev->ndev);
2216 netif_carrier_off(qdev->ndev);
2217 ql_disable_interrupts(qdev);
2218 qdev->port_link_state = LS_DOWN;
Joe Perchesd7f61772010-07-22 15:36:17 +00002219 set_bit(QL_RESET_ACTIVE, &qdev->flags) ;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002220
2221 if (value & ISP_CONTROL_FE) {
2222 /*
2223 * Chip Fatal Error.
2224 */
2225 var =
2226 ql_read_page0_reg_l(qdev,
2227 &port_regs->PortFatalErrStatus);
Joe Percheseddc5fb2010-07-22 12:33:31 +00002228 netdev_warn(ndev,
2229 "Resetting chip. PortFatalErrStatus register = 0x%x\n",
2230 var);
Joe Perchesd7f61772010-07-22 15:36:17 +00002231 set_bit(QL_RESET_START, &qdev->flags) ;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002232 } else {
2233 /*
2234 * Soft Reset Requested.
2235 */
Joe Perchesd7f61772010-07-22 15:36:17 +00002236 set_bit(QL_RESET_PER_SCSI, &qdev->flags) ;
Joe Percheseddc5fb2010-07-22 12:33:31 +00002237 netdev_err(ndev,
2238 "Another function issued a reset to the chip. ISR value = %x\n",
2239 value);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002240 }
David Howellsc4028952006-11-22 14:57:56 +00002241 queue_delayed_work(qdev->workqueue, &qdev->reset_work, 0);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002242 spin_unlock(&qdev->adapter_lock);
2243 } else if (value & ISP_IMR_DISABLE_CMPL_INT) {
Benjamin Lie8f4df22007-02-26 11:06:42 -08002244 ql_disable_interrupts(qdev);
Joe Perchesd7f61772010-07-22 15:36:17 +00002245 if (likely(napi_schedule_prep(&qdev->napi)))
Ben Hutchings288379f2009-01-19 16:43:59 -08002246 __napi_schedule(&qdev->napi);
Joe Perchesd7f61772010-07-22 15:36:17 +00002247 } else
Ron Mercer5a4faa872006-07-25 00:40:21 -07002248 return IRQ_NONE;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002249
2250 return IRQ_RETVAL(handled);
2251}
2252
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002253/*
Joe Perchesd7f61772010-07-22 15:36:17 +00002254 * Get the total number of segments needed for the given number of fragments.
2255 * This is necessary because outbound address lists (OAL) will be used when
2256 * more than two frags are given. Each address list has 5 addr/len pairs.
2257 * The 5th pair in each OAL is used to point to the next OAL if more frags
2258 * are coming. That is why the frags:segment count ratio is not linear.
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002259 */
Joe Perchesd7f61772010-07-22 15:36:17 +00002260static int ql_get_seg_count(struct ql3_adapter *qdev, unsigned short frags)
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002261{
Benjamin Lie8f4df22007-02-26 11:06:42 -08002262 if (qdev->device_id == QL3022_DEVICE_ID)
2263 return 1;
2264
Joe Perchesd7f61772010-07-22 15:36:17 +00002265 if (frags <= 2)
2266 return frags + 1;
2267 else if (frags <= 6)
2268 return frags + 2;
2269 else if (frags <= 10)
2270 return frags + 3;
2271 else if (frags <= 14)
2272 return frags + 4;
2273 else if (frags <= 18)
2274 return frags + 5;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002275 return -1;
2276}
2277
Stephen Hemminger91e745a2007-05-30 14:23:18 -07002278static void ql_hw_csum_setup(const struct sk_buff *skb,
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002279 struct ob_mac_iocb_req *mac_iocb_ptr)
2280{
Stephen Hemminger91e745a2007-05-30 14:23:18 -07002281 const struct iphdr *ip = ip_hdr(skb);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002282
Stephen Hemminger91e745a2007-05-30 14:23:18 -07002283 mac_iocb_ptr->ip_hdr_off = skb_network_offset(skb);
2284 mac_iocb_ptr->ip_hdr_len = ip->ihl;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002285
Stephen Hemminger91e745a2007-05-30 14:23:18 -07002286 if (ip->protocol == IPPROTO_TCP) {
2287 mac_iocb_ptr->flags1 |= OB_3032MAC_IOCB_REQ_TC |
2288 OB_3032MAC_IOCB_REQ_IC;
2289 } else {
2290 mac_iocb_ptr->flags1 |= OB_3032MAC_IOCB_REQ_UC |
2291 OB_3032MAC_IOCB_REQ_IC;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002292 }
2293
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002294}
2295
2296/*
Joe Perchesd7f61772010-07-22 15:36:17 +00002297 * Map the buffers for this transmit.
2298 * This will return NETDEV_TX_BUSY or NETDEV_TX_OK based on success.
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002299 */
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002300static int ql_send_map(struct ql3_adapter *qdev,
2301 struct ob_mac_iocb_req *mac_iocb_ptr,
2302 struct ql_tx_buf_cb *tx_cb,
2303 struct sk_buff *skb)
Ron Mercer5a4faa872006-07-25 00:40:21 -07002304{
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002305 struct oal *oal;
2306 struct oal_entry *oal_entry;
Ron Mercer63f779262007-02-28 16:42:17 -08002307 int len = skb_headlen(skb);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002308 dma_addr_t map;
2309 int err;
2310 int completed_segs, i;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002311 int seg_cnt, seg = 0;
2312 int frag_cnt = (int)skb_shinfo(skb)->nr_frags;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002313
Ron Mercerb6967eb2007-03-26 13:42:58 -07002314 seg_cnt = tx_cb->seg_count;
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002315 /*
2316 * Map the skb buffer first.
2317 */
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002318 map = pci_map_single(qdev->pdev, skb->data, len, PCI_DMA_TODEVICE);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002319
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002320 err = pci_dma_mapping_error(qdev->pdev, map);
Joe Perchesd7f61772010-07-22 15:36:17 +00002321 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002322 netdev_err(qdev->ndev, "PCI mapping failed with error: %d\n",
2323 err);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002324
2325 return NETDEV_TX_BUSY;
2326 }
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002327
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002328 oal_entry = (struct oal_entry *)&mac_iocb_ptr->buf_addr0_low;
2329 oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
2330 oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
2331 oal_entry->len = cpu_to_le32(len);
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002332 dma_unmap_addr_set(&tx_cb->map[seg], mapaddr, map);
2333 dma_unmap_len_set(&tx_cb->map[seg], maplen, len);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002334 seg++;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002335
Benjamin Lie8f4df22007-02-26 11:06:42 -08002336 if (seg_cnt == 1) {
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002337 /* Terminate the last segment. */
Marcin Slusarzb39b5a22008-03-04 15:19:20 -08002338 oal_entry->len |= cpu_to_le32(OAL_LAST_ENTRY);
Joe Perchesd7f61772010-07-22 15:36:17 +00002339 return NETDEV_TX_OK;
2340 }
2341 oal = tx_cb->oal;
2342 for (completed_segs = 0;
2343 completed_segs < frag_cnt;
2344 completed_segs++, seg++) {
2345 skb_frag_t *frag = &skb_shinfo(skb)->frags[completed_segs];
2346 oal_entry++;
2347 /*
2348 * Check for continuation requirements.
2349 * It's strange but necessary.
2350 * Continuation entry points to outbound address list.
2351 */
2352 if ((seg == 2 && seg_cnt > 3) ||
2353 (seg == 7 && seg_cnt > 8) ||
2354 (seg == 12 && seg_cnt > 13) ||
2355 (seg == 17 && seg_cnt > 18)) {
2356 map = pci_map_single(qdev->pdev, oal,
2357 sizeof(struct oal),
2358 PCI_DMA_TODEVICE);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002359
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002360 err = pci_dma_mapping_error(qdev->pdev, map);
Joe Perchesd7f61772010-07-22 15:36:17 +00002361 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002362 netdev_err(qdev->ndev,
Joe Perchesd7f61772010-07-22 15:36:17 +00002363 "PCI mapping outbound address list with error: %d\n",
Joe Percheseddc5fb2010-07-22 12:33:31 +00002364 err);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002365 goto map_error;
2366 }
2367
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002368 oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
2369 oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
Joe Perchesd7f61772010-07-22 15:36:17 +00002370 oal_entry->len = cpu_to_le32(sizeof(struct oal) |
2371 OAL_CONT_ENTRY);
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002372 dma_unmap_addr_set(&tx_cb->map[seg], mapaddr, map);
2373 dma_unmap_len_set(&tx_cb->map[seg], maplen,
Joe Perchesd7f61772010-07-22 15:36:17 +00002374 sizeof(struct oal));
2375 oal_entry = (struct oal_entry *)oal;
2376 oal++;
2377 seg++;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002378 }
Benjamin Li0f8ab892007-02-26 11:06:40 -08002379
Eric Dumazet9e903e02011-10-18 21:00:24 +00002380 map = skb_frag_dma_map(&qdev->pdev->dev, frag, 0, skb_frag_size(frag),
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01002381 DMA_TO_DEVICE);
Joe Perchesd7f61772010-07-22 15:36:17 +00002382
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01002383 err = dma_mapping_error(&qdev->pdev->dev, map);
Joe Perchesd7f61772010-07-22 15:36:17 +00002384 if (err) {
2385 netdev_err(qdev->ndev,
2386 "PCI mapping frags failed with error: %d\n",
2387 err);
2388 goto map_error;
2389 }
2390
2391 oal_entry->dma_lo = cpu_to_le32(LS_64BITS(map));
2392 oal_entry->dma_hi = cpu_to_le32(MS_64BITS(map));
Eric Dumazet9e903e02011-10-18 21:00:24 +00002393 oal_entry->len = cpu_to_le32(skb_frag_size(frag));
Joe Perchesd7f61772010-07-22 15:36:17 +00002394 dma_unmap_addr_set(&tx_cb->map[seg], mapaddr, map);
Eric Dumazet9e903e02011-10-18 21:00:24 +00002395 dma_unmap_len_set(&tx_cb->map[seg], maplen, skb_frag_size(frag));
Joe Perchesd7f61772010-07-22 15:36:17 +00002396 }
2397 /* Terminate the last segment. */
2398 oal_entry->len |= cpu_to_le32(OAL_LAST_ENTRY);
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002399 return NETDEV_TX_OK;
Benjamin Li0f8ab892007-02-26 11:06:40 -08002400
2401map_error:
2402 /* A PCI mapping failed and now we will need to back out
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002403 * We need to traverse through the oal's and associated pages which
Benjamin Li0f8ab892007-02-26 11:06:40 -08002404 * have been mapped and now we must unmap them to clean up properly
2405 */
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002406
Benjamin Li0f8ab892007-02-26 11:06:40 -08002407 seg = 1;
2408 oal_entry = (struct oal_entry *)&mac_iocb_ptr->buf_addr0_low;
2409 oal = tx_cb->oal;
Joe Perchesd7f61772010-07-22 15:36:17 +00002410 for (i = 0; i < completed_segs; i++, seg++) {
Benjamin Li0f8ab892007-02-26 11:06:40 -08002411 oal_entry++;
2412
Joe Perchesd7f61772010-07-22 15:36:17 +00002413 /*
2414 * Check for continuation requirements.
2415 * It's strange but necessary.
2416 */
2417
2418 if ((seg == 2 && seg_cnt > 3) ||
2419 (seg == 7 && seg_cnt > 8) ||
2420 (seg == 12 && seg_cnt > 13) ||
2421 (seg == 17 && seg_cnt > 18)) {
Benjamin Li0f8ab892007-02-26 11:06:40 -08002422 pci_unmap_single(qdev->pdev,
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002423 dma_unmap_addr(&tx_cb->map[seg], mapaddr),
2424 dma_unmap_len(&tx_cb->map[seg], maplen),
Benjamin Li0f8ab892007-02-26 11:06:40 -08002425 PCI_DMA_TODEVICE);
2426 oal++;
2427 seg++;
2428 }
2429
2430 pci_unmap_page(qdev->pdev,
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002431 dma_unmap_addr(&tx_cb->map[seg], mapaddr),
2432 dma_unmap_len(&tx_cb->map[seg], maplen),
Benjamin Li0f8ab892007-02-26 11:06:40 -08002433 PCI_DMA_TODEVICE);
2434 }
2435
2436 pci_unmap_single(qdev->pdev,
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002437 dma_unmap_addr(&tx_cb->map[0], mapaddr),
2438 dma_unmap_addr(&tx_cb->map[0], maplen),
Benjamin Li0f8ab892007-02-26 11:06:40 -08002439 PCI_DMA_TODEVICE);
2440
2441 return NETDEV_TX_BUSY;
2442
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002443}
2444
2445/*
2446 * The difference between 3022 and 3032 sends:
2447 * 3022 only supports a simple single segment transmission.
2448 * 3032 supports checksumming and scatter/gather lists (fragments).
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002449 * The 3032 supports sglists by using the 3 addr/len pairs (ALP)
2450 * in the IOCB plus a chain of outbound address lists (OAL) that
2451 * each contain 5 ALPs. The last ALP of the IOCB (3rd) or OAL (5th)
Gilles Espinasse177b2412011-01-09 08:59:49 +01002452 * will be used to point to an OAL when more ALP entries are required.
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002453 * The IOCB is always the top of the chain followed by one or more
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002454 * OALs (when necessary).
2455 */
Stephen Hemminger613573252009-08-31 19:50:58 +00002456static netdev_tx_t ql3xxx_send(struct sk_buff *skb,
2457 struct net_device *ndev)
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002458{
Joe Perches4dd15182010-11-15 11:12:27 +00002459 struct ql3_adapter *qdev = netdev_priv(ndev);
Joe Perchesd7f61772010-07-22 15:36:17 +00002460 struct ql3xxx_port_registers __iomem *port_regs =
2461 qdev->mem_map_registers;
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002462 struct ql_tx_buf_cb *tx_cb;
2463 u32 tot_len = skb->len;
2464 struct ob_mac_iocb_req *mac_iocb_ptr;
2465
Joe Perchesd7f61772010-07-22 15:36:17 +00002466 if (unlikely(atomic_read(&qdev->tx_count) < 2))
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002467 return NETDEV_TX_BUSY;
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002468
Joe Perchesd7f61772010-07-22 15:36:17 +00002469 tx_cb = &qdev->tx_buf[qdev->req_producer_index];
2470 tx_cb->seg_count = ql_get_seg_count(qdev,
2471 skb_shinfo(skb)->nr_frags);
2472 if (tx_cb->seg_count == -1) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002473 netdev_err(ndev, "%s: invalid segment count!\n", __func__);
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002474 return NETDEV_TX_OK;
2475 }
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002476
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002477 mac_iocb_ptr = tx_cb->queue_entry;
Ron Mercerd8a759f2007-03-26 13:42:57 -07002478 memset((void *)mac_iocb_ptr, 0, sizeof(struct ob_mac_iocb_req));
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002479 mac_iocb_ptr->opcode = qdev->mac_ob_opcode;
2480 mac_iocb_ptr->flags = OB_MAC_IOCB_REQ_X;
2481 mac_iocb_ptr->flags |= qdev->mb_bit_mask;
2482 mac_iocb_ptr->transaction_id = qdev->req_producer_index;
2483 mac_iocb_ptr->data_len = cpu_to_le16((u16) tot_len);
2484 tx_cb->skb = skb;
Benjamin Lie8f4df22007-02-26 11:06:42 -08002485 if (qdev->device_id == QL3032_DEVICE_ID &&
2486 skb->ip_summed == CHECKSUM_PARTIAL)
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002487 ql_hw_csum_setup(skb, mac_iocb_ptr);
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002488
Joe Perchesd7f61772010-07-22 15:36:17 +00002489 if (ql_send_map(qdev, mac_iocb_ptr, tx_cb, skb) != NETDEV_TX_OK) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002490 netdev_err(ndev, "%s: Could not map the segments!\n", __func__);
Ron Mercer3e71f6d2007-02-26 11:06:39 -08002491 return NETDEV_TX_BUSY;
2492 }
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002493
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002494 wmb();
Ron Mercer5a4faa872006-07-25 00:40:21 -07002495 qdev->req_producer_index++;
2496 if (qdev->req_producer_index == NUM_REQ_Q_ENTRIES)
2497 qdev->req_producer_index = 0;
2498 wmb();
2499 ql_write_common_reg_l(qdev,
Al Viroee111d12006-09-25 02:53:53 +01002500 &port_regs->CommonRegs.reqQProducerIndex,
Ron Mercer5a4faa872006-07-25 00:40:21 -07002501 qdev->req_producer_index);
2502
Joe Percheseddc5fb2010-07-22 12:33:31 +00002503 netif_printk(qdev, tx_queued, KERN_DEBUG, ndev,
2504 "tx queued, slot %d, len %d\n",
2505 qdev->req_producer_index, skb->len);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002506
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002507 atomic_dec(&qdev->tx_count);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002508 return NETDEV_TX_OK;
2509}
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002510
Ron Mercer5a4faa872006-07-25 00:40:21 -07002511static int ql_alloc_net_req_rsp_queues(struct ql3_adapter *qdev)
2512{
2513 qdev->req_q_size =
2514 (u32) (NUM_REQ_Q_ENTRIES * sizeof(struct ob_mac_iocb_req));
2515
Joe Jin8a6e29d2012-10-21 14:40:36 +00002516 qdev->rsp_q_size = NUM_RSP_Q_ENTRIES * sizeof(struct net_rsp_iocb);
2517
2518 /* The barrier is required to ensure request and response queue
2519 * addr writes to the registers.
2520 */
2521 wmb();
2522
Ron Mercer5a4faa872006-07-25 00:40:21 -07002523 qdev->req_q_virt_addr =
2524 pci_alloc_consistent(qdev->pdev,
2525 (size_t) qdev->req_q_size,
2526 &qdev->req_q_phy_addr);
2527
2528 if ((qdev->req_q_virt_addr == NULL) ||
2529 LS_64BITS(qdev->req_q_phy_addr) & (qdev->req_q_size - 1)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002530 netdev_err(qdev->ndev, "reqQ failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002531 return -ENOMEM;
2532 }
2533
Ron Mercer5a4faa872006-07-25 00:40:21 -07002534 qdev->rsp_q_virt_addr =
2535 pci_alloc_consistent(qdev->pdev,
2536 (size_t) qdev->rsp_q_size,
2537 &qdev->rsp_q_phy_addr);
2538
2539 if ((qdev->rsp_q_virt_addr == NULL) ||
2540 LS_64BITS(qdev->rsp_q_phy_addr) & (qdev->rsp_q_size - 1)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002541 netdev_err(qdev->ndev, "rspQ allocation failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002542 pci_free_consistent(qdev->pdev, (size_t) qdev->req_q_size,
2543 qdev->req_q_virt_addr,
2544 qdev->req_q_phy_addr);
2545 return -ENOMEM;
2546 }
2547
Joe Perchesd7f61772010-07-22 15:36:17 +00002548 set_bit(QL_ALLOC_REQ_RSP_Q_DONE, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002549
2550 return 0;
2551}
2552
2553static void ql_free_net_req_rsp_queues(struct ql3_adapter *qdev)
2554{
Joe Perchesd7f61772010-07-22 15:36:17 +00002555 if (!test_bit(QL_ALLOC_REQ_RSP_Q_DONE, &qdev->flags)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002556 netdev_info(qdev->ndev, "Already done\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002557 return;
2558 }
2559
2560 pci_free_consistent(qdev->pdev,
2561 qdev->req_q_size,
2562 qdev->req_q_virt_addr, qdev->req_q_phy_addr);
2563
2564 qdev->req_q_virt_addr = NULL;
2565
2566 pci_free_consistent(qdev->pdev,
2567 qdev->rsp_q_size,
2568 qdev->rsp_q_virt_addr, qdev->rsp_q_phy_addr);
2569
2570 qdev->rsp_q_virt_addr = NULL;
2571
Joe Perchesd7f61772010-07-22 15:36:17 +00002572 clear_bit(QL_ALLOC_REQ_RSP_Q_DONE, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002573}
2574
2575static int ql_alloc_buffer_queues(struct ql3_adapter *qdev)
2576{
2577 /* Create Large Buffer Queue */
2578 qdev->lrg_buf_q_size =
Joe Perchesd7f61772010-07-22 15:36:17 +00002579 qdev->num_lbufq_entries * sizeof(struct lrg_buf_q_entry);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002580 if (qdev->lrg_buf_q_size < PAGE_SIZE)
2581 qdev->lrg_buf_q_alloc_size = PAGE_SIZE;
2582 else
2583 qdev->lrg_buf_q_alloc_size = qdev->lrg_buf_q_size * 2;
2584
Joe Perchesb2adaca2013-02-03 17:43:58 +00002585 qdev->lrg_buf = kmalloc_array(qdev->num_large_buffers,
2586 sizeof(struct ql_rcv_buf_cb),
2587 GFP_KERNEL);
2588 if (qdev->lrg_buf == NULL)
Ron Mercer1357bfc2007-02-26 11:06:37 -08002589 return -ENOMEM;
Jeff Garzik9ddf7772007-10-03 13:52:23 -04002590
Ron Mercer5a4faa872006-07-25 00:40:21 -07002591 qdev->lrg_buf_q_alloc_virt_addr =
Joe Perchesd7f61772010-07-22 15:36:17 +00002592 pci_alloc_consistent(qdev->pdev,
2593 qdev->lrg_buf_q_alloc_size,
2594 &qdev->lrg_buf_q_alloc_phy_addr);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002595
2596 if (qdev->lrg_buf_q_alloc_virt_addr == NULL) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002597 netdev_err(qdev->ndev, "lBufQ failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002598 return -ENOMEM;
2599 }
2600 qdev->lrg_buf_q_virt_addr = qdev->lrg_buf_q_alloc_virt_addr;
2601 qdev->lrg_buf_q_phy_addr = qdev->lrg_buf_q_alloc_phy_addr;
2602
2603 /* Create Small Buffer Queue */
2604 qdev->small_buf_q_size =
Joe Perchesd7f61772010-07-22 15:36:17 +00002605 NUM_SBUFQ_ENTRIES * sizeof(struct lrg_buf_q_entry);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002606 if (qdev->small_buf_q_size < PAGE_SIZE)
2607 qdev->small_buf_q_alloc_size = PAGE_SIZE;
2608 else
2609 qdev->small_buf_q_alloc_size = qdev->small_buf_q_size * 2;
2610
2611 qdev->small_buf_q_alloc_virt_addr =
Joe Perchesd7f61772010-07-22 15:36:17 +00002612 pci_alloc_consistent(qdev->pdev,
2613 qdev->small_buf_q_alloc_size,
2614 &qdev->small_buf_q_alloc_phy_addr);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002615
2616 if (qdev->small_buf_q_alloc_virt_addr == NULL) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002617 netdev_err(qdev->ndev, "Small Buffer Queue allocation failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002618 pci_free_consistent(qdev->pdev, qdev->lrg_buf_q_alloc_size,
2619 qdev->lrg_buf_q_alloc_virt_addr,
2620 qdev->lrg_buf_q_alloc_phy_addr);
2621 return -ENOMEM;
2622 }
2623
2624 qdev->small_buf_q_virt_addr = qdev->small_buf_q_alloc_virt_addr;
2625 qdev->small_buf_q_phy_addr = qdev->small_buf_q_alloc_phy_addr;
Joe Perchesd7f61772010-07-22 15:36:17 +00002626 set_bit(QL_ALLOC_BUFQS_DONE, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002627 return 0;
2628}
2629
2630static void ql_free_buffer_queues(struct ql3_adapter *qdev)
2631{
Joe Perchesd7f61772010-07-22 15:36:17 +00002632 if (!test_bit(QL_ALLOC_BUFQS_DONE, &qdev->flags)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002633 netdev_info(qdev->ndev, "Already done\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002634 return;
2635 }
Joe Perchesd7f61772010-07-22 15:36:17 +00002636 kfree(qdev->lrg_buf);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002637 pci_free_consistent(qdev->pdev,
2638 qdev->lrg_buf_q_alloc_size,
2639 qdev->lrg_buf_q_alloc_virt_addr,
2640 qdev->lrg_buf_q_alloc_phy_addr);
2641
2642 qdev->lrg_buf_q_virt_addr = NULL;
2643
2644 pci_free_consistent(qdev->pdev,
2645 qdev->small_buf_q_alloc_size,
2646 qdev->small_buf_q_alloc_virt_addr,
2647 qdev->small_buf_q_alloc_phy_addr);
2648
2649 qdev->small_buf_q_virt_addr = NULL;
2650
Joe Perchesd7f61772010-07-22 15:36:17 +00002651 clear_bit(QL_ALLOC_BUFQS_DONE, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002652}
2653
2654static int ql_alloc_small_buffers(struct ql3_adapter *qdev)
2655{
2656 int i;
2657 struct bufq_addr_element *small_buf_q_entry;
2658
2659 /* Currently we allocate on one of memory and use it for smallbuffers */
2660 qdev->small_buf_total_size =
Joe Perchesd7f61772010-07-22 15:36:17 +00002661 (QL_ADDR_ELE_PER_BUFQ_ENTRY * NUM_SBUFQ_ENTRIES *
2662 QL_SMALL_BUFFER_SIZE);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002663
2664 qdev->small_buf_virt_addr =
Joe Perchesd7f61772010-07-22 15:36:17 +00002665 pci_alloc_consistent(qdev->pdev,
2666 qdev->small_buf_total_size,
2667 &qdev->small_buf_phy_addr);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002668
2669 if (qdev->small_buf_virt_addr == NULL) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002670 netdev_err(qdev->ndev, "Failed to get small buffer memory\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002671 return -ENOMEM;
2672 }
2673
2674 qdev->small_buf_phy_addr_low = LS_64BITS(qdev->small_buf_phy_addr);
2675 qdev->small_buf_phy_addr_high = MS_64BITS(qdev->small_buf_phy_addr);
2676
2677 small_buf_q_entry = qdev->small_buf_q_virt_addr;
2678
Ron Mercer5a4faa872006-07-25 00:40:21 -07002679 /* Initialize the small buffer queue. */
2680 for (i = 0; i < (QL_ADDR_ELE_PER_BUFQ_ENTRY * NUM_SBUFQ_ENTRIES); i++) {
2681 small_buf_q_entry->addr_high =
2682 cpu_to_le32(qdev->small_buf_phy_addr_high);
2683 small_buf_q_entry->addr_low =
2684 cpu_to_le32(qdev->small_buf_phy_addr_low +
2685 (i * QL_SMALL_BUFFER_SIZE));
2686 small_buf_q_entry++;
2687 }
2688 qdev->small_buf_index = 0;
Joe Perchesd7f61772010-07-22 15:36:17 +00002689 set_bit(QL_ALLOC_SMALL_BUF_DONE, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002690 return 0;
2691}
2692
2693static void ql_free_small_buffers(struct ql3_adapter *qdev)
2694{
Joe Perchesd7f61772010-07-22 15:36:17 +00002695 if (!test_bit(QL_ALLOC_SMALL_BUF_DONE, &qdev->flags)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002696 netdev_info(qdev->ndev, "Already done\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002697 return;
2698 }
2699 if (qdev->small_buf_virt_addr != NULL) {
2700 pci_free_consistent(qdev->pdev,
2701 qdev->small_buf_total_size,
2702 qdev->small_buf_virt_addr,
2703 qdev->small_buf_phy_addr);
2704
2705 qdev->small_buf_virt_addr = NULL;
2706 }
2707}
2708
2709static void ql_free_large_buffers(struct ql3_adapter *qdev)
2710{
2711 int i = 0;
2712 struct ql_rcv_buf_cb *lrg_buf_cb;
2713
Ron Mercer1357bfc2007-02-26 11:06:37 -08002714 for (i = 0; i < qdev->num_large_buffers; i++) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07002715 lrg_buf_cb = &qdev->lrg_buf[i];
2716 if (lrg_buf_cb->skb) {
2717 dev_kfree_skb(lrg_buf_cb->skb);
2718 pci_unmap_single(qdev->pdev,
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002719 dma_unmap_addr(lrg_buf_cb, mapaddr),
2720 dma_unmap_len(lrg_buf_cb, maplen),
Ron Mercer5a4faa872006-07-25 00:40:21 -07002721 PCI_DMA_FROMDEVICE);
2722 memset(lrg_buf_cb, 0, sizeof(struct ql_rcv_buf_cb));
2723 } else {
2724 break;
2725 }
2726 }
2727}
2728
2729static void ql_init_large_buffers(struct ql3_adapter *qdev)
2730{
2731 int i;
2732 struct ql_rcv_buf_cb *lrg_buf_cb;
2733 struct bufq_addr_element *buf_addr_ele = qdev->lrg_buf_q_virt_addr;
2734
Ron Mercer1357bfc2007-02-26 11:06:37 -08002735 for (i = 0; i < qdev->num_large_buffers; i++) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07002736 lrg_buf_cb = &qdev->lrg_buf[i];
2737 buf_addr_ele->addr_high = lrg_buf_cb->buf_phy_addr_high;
2738 buf_addr_ele->addr_low = lrg_buf_cb->buf_phy_addr_low;
2739 buf_addr_ele++;
2740 }
2741 qdev->lrg_buf_index = 0;
2742 qdev->lrg_buf_skb_check = 0;
2743}
2744
2745static int ql_alloc_large_buffers(struct ql3_adapter *qdev)
2746{
2747 int i;
2748 struct ql_rcv_buf_cb *lrg_buf_cb;
2749 struct sk_buff *skb;
Benjamin Li0f8ab892007-02-26 11:06:40 -08002750 dma_addr_t map;
2751 int err;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002752
Ron Mercer1357bfc2007-02-26 11:06:37 -08002753 for (i = 0; i < qdev->num_large_buffers; i++) {
Benjamin Licd238fa2007-02-26 11:06:33 -08002754 skb = netdev_alloc_skb(qdev->ndev,
2755 qdev->lrg_buffer_len);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002756 if (unlikely(!skb)) {
2757 /* Better luck next round */
Joe Percheseddc5fb2010-07-22 12:33:31 +00002758 netdev_err(qdev->ndev,
2759 "large buff alloc failed for %d bytes at index %d\n",
2760 qdev->lrg_buffer_len * 2, i);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002761 ql_free_large_buffers(qdev);
2762 return -ENOMEM;
2763 } else {
2764
2765 lrg_buf_cb = &qdev->lrg_buf[i];
2766 memset(lrg_buf_cb, 0, sizeof(struct ql_rcv_buf_cb));
2767 lrg_buf_cb->index = i;
2768 lrg_buf_cb->skb = skb;
2769 /*
2770 * We save some space to copy the ethhdr from first
2771 * buffer
2772 */
2773 skb_reserve(skb, QL_HEADER_SPACE);
2774 map = pci_map_single(qdev->pdev,
2775 skb->data,
2776 qdev->lrg_buffer_len -
2777 QL_HEADER_SPACE,
2778 PCI_DMA_FROMDEVICE);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002779
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002780 err = pci_dma_mapping_error(qdev->pdev, map);
Joe Perchesd7f61772010-07-22 15:36:17 +00002781 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002782 netdev_err(qdev->ndev,
2783 "PCI mapping failed with error: %d\n",
2784 err);
Benjamin Li0f8ab892007-02-26 11:06:40 -08002785 ql_free_large_buffers(qdev);
2786 return -ENOMEM;
2787 }
2788
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00002789 dma_unmap_addr_set(lrg_buf_cb, mapaddr, map);
2790 dma_unmap_len_set(lrg_buf_cb, maplen,
Ron Mercer5a4faa872006-07-25 00:40:21 -07002791 qdev->lrg_buffer_len -
2792 QL_HEADER_SPACE);
2793 lrg_buf_cb->buf_phy_addr_low =
2794 cpu_to_le32(LS_64BITS(map));
2795 lrg_buf_cb->buf_phy_addr_high =
2796 cpu_to_le32(MS_64BITS(map));
2797 }
2798 }
2799 return 0;
2800}
2801
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002802static void ql_free_send_free_list(struct ql3_adapter *qdev)
2803{
2804 struct ql_tx_buf_cb *tx_cb;
2805 int i;
2806
2807 tx_cb = &qdev->tx_buf[0];
2808 for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
Joe Perchesd7f61772010-07-22 15:36:17 +00002809 kfree(tx_cb->oal);
2810 tx_cb->oal = NULL;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002811 tx_cb++;
2812 }
2813}
2814
2815static int ql_create_send_free_list(struct ql3_adapter *qdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -07002816{
2817 struct ql_tx_buf_cb *tx_cb;
2818 int i;
Joe Perchesd7f61772010-07-22 15:36:17 +00002819 struct ob_mac_iocb_req *req_q_curr = qdev->req_q_virt_addr;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002820
2821 /* Create free list of transmit buffers */
2822 for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002823
Ron Mercer5a4faa872006-07-25 00:40:21 -07002824 tx_cb = &qdev->tx_buf[i];
2825 tx_cb->skb = NULL;
2826 tx_cb->queue_entry = req_q_curr;
2827 req_q_curr++;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002828 tx_cb->oal = kmalloc(512, GFP_KERNEL);
2829 if (tx_cb->oal == NULL)
Santosh Nayak6975f4c2012-03-02 05:09:39 +00002830 return -ENOMEM;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002831 }
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002832 return 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002833}
2834
2835static int ql_alloc_mem_resources(struct ql3_adapter *qdev)
2836{
Ron Mercer1357bfc2007-02-26 11:06:37 -08002837 if (qdev->ndev->mtu == NORMAL_MTU_SIZE) {
2838 qdev->num_lbufq_entries = NUM_LBUFQ_ENTRIES;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002839 qdev->lrg_buffer_len = NORMAL_MTU_SIZE;
Joe Perchesd7f61772010-07-22 15:36:17 +00002840 } else if (qdev->ndev->mtu == JUMBO_MTU_SIZE) {
Ron Mercer1357bfc2007-02-26 11:06:37 -08002841 /*
2842 * Bigger buffers, so less of them.
2843 */
2844 qdev->num_lbufq_entries = JUMBO_NUM_LBUFQ_ENTRIES;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002845 qdev->lrg_buffer_len = JUMBO_MTU_SIZE;
2846 } else {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002847 netdev_err(qdev->ndev, "Invalid mtu size: %d. Only %d and %d are accepted.\n",
2848 qdev->ndev->mtu, NORMAL_MTU_SIZE, JUMBO_MTU_SIZE);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002849 return -ENOMEM;
2850 }
Joe Perchesd7f61772010-07-22 15:36:17 +00002851 qdev->num_large_buffers =
2852 qdev->num_lbufq_entries * QL_ADDR_ELE_PER_BUFQ_ENTRY;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002853 qdev->lrg_buffer_len += VLAN_ETH_HLEN + VLAN_ID_LEN + QL_HEADER_SPACE;
2854 qdev->max_frame_size =
Joe Perchesd7f61772010-07-22 15:36:17 +00002855 (qdev->lrg_buffer_len - QL_HEADER_SPACE) + ETHERNET_CRC_SIZE;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002856
2857 /*
2858 * First allocate a page of shared memory and use it for shadow
2859 * locations of Network Request Queue Consumer Address Register and
2860 * Network Completion Queue Producer Index Register
2861 */
2862 qdev->shadow_reg_virt_addr =
Joe Perchesd7f61772010-07-22 15:36:17 +00002863 pci_alloc_consistent(qdev->pdev,
2864 PAGE_SIZE, &qdev->shadow_reg_phy_addr);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002865
2866 if (qdev->shadow_reg_virt_addr != NULL) {
Joe Perches43d620c2011-06-16 19:08:06 +00002867 qdev->preq_consumer_index = qdev->shadow_reg_virt_addr;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002868 qdev->req_consumer_index_phy_addr_high =
Joe Perchesd7f61772010-07-22 15:36:17 +00002869 MS_64BITS(qdev->shadow_reg_phy_addr);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002870 qdev->req_consumer_index_phy_addr_low =
Joe Perchesd7f61772010-07-22 15:36:17 +00002871 LS_64BITS(qdev->shadow_reg_phy_addr);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002872
2873 qdev->prsp_producer_index =
Joe Perchesd7f61772010-07-22 15:36:17 +00002874 (__le32 *) (((u8 *) qdev->preq_consumer_index) + 8);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002875 qdev->rsp_producer_index_phy_addr_high =
Joe Perchesd7f61772010-07-22 15:36:17 +00002876 qdev->req_consumer_index_phy_addr_high;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002877 qdev->rsp_producer_index_phy_addr_low =
Joe Perchesd7f61772010-07-22 15:36:17 +00002878 qdev->req_consumer_index_phy_addr_low + 8;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002879 } else {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002880 netdev_err(qdev->ndev, "shadowReg Alloc failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002881 return -ENOMEM;
2882 }
2883
2884 if (ql_alloc_net_req_rsp_queues(qdev) != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002885 netdev_err(qdev->ndev, "ql_alloc_net_req_rsp_queues failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002886 goto err_req_rsp;
2887 }
2888
2889 if (ql_alloc_buffer_queues(qdev) != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002890 netdev_err(qdev->ndev, "ql_alloc_buffer_queues failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002891 goto err_buffer_queues;
2892 }
2893
2894 if (ql_alloc_small_buffers(qdev) != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002895 netdev_err(qdev->ndev, "ql_alloc_small_buffers failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002896 goto err_small_buffers;
2897 }
2898
2899 if (ql_alloc_large_buffers(qdev) != 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00002900 netdev_err(qdev->ndev, "ql_alloc_large_buffers failed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07002901 goto err_small_buffers;
2902 }
2903
2904 /* Initialize the large buffer queue. */
2905 ql_init_large_buffers(qdev);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002906 if (ql_create_send_free_list(qdev))
2907 goto err_free_list;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002908
2909 qdev->rsp_current = qdev->rsp_q_virt_addr;
2910
2911 return 0;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002912err_free_list:
2913 ql_free_send_free_list(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002914err_small_buffers:
2915 ql_free_buffer_queues(qdev);
2916err_buffer_queues:
2917 ql_free_net_req_rsp_queues(qdev);
2918err_req_rsp:
2919 pci_free_consistent(qdev->pdev,
2920 PAGE_SIZE,
2921 qdev->shadow_reg_virt_addr,
2922 qdev->shadow_reg_phy_addr);
2923
2924 return -ENOMEM;
2925}
2926
2927static void ql_free_mem_resources(struct ql3_adapter *qdev)
2928{
Ron Mercerbd36b0a2007-01-03 16:26:08 -08002929 ql_free_send_free_list(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07002930 ql_free_large_buffers(qdev);
2931 ql_free_small_buffers(qdev);
2932 ql_free_buffer_queues(qdev);
2933 ql_free_net_req_rsp_queues(qdev);
2934 if (qdev->shadow_reg_virt_addr != NULL) {
2935 pci_free_consistent(qdev->pdev,
2936 PAGE_SIZE,
2937 qdev->shadow_reg_virt_addr,
2938 qdev->shadow_reg_phy_addr);
2939 qdev->shadow_reg_virt_addr = NULL;
2940 }
2941}
2942
2943static int ql_init_misc_registers(struct ql3_adapter *qdev)
2944{
Al Viroee111d12006-09-25 02:53:53 +01002945 struct ql3xxx_local_ram_registers __iomem *local_ram =
2946 (void __iomem *)qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07002947
Joe Perchesd7f61772010-07-22 15:36:17 +00002948 if (ql_sem_spinlock(qdev, QL_DDR_RAM_SEM_MASK,
Ron Mercer5a4faa872006-07-25 00:40:21 -07002949 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
2950 2) << 4))
2951 return -1;
2952
2953 ql_write_page2_reg(qdev,
2954 &local_ram->bufletSize, qdev->nvram_data.bufletSize);
2955
2956 ql_write_page2_reg(qdev,
2957 &local_ram->maxBufletCount,
2958 qdev->nvram_data.bufletCount);
2959
2960 ql_write_page2_reg(qdev,
2961 &local_ram->freeBufletThresholdLow,
2962 (qdev->nvram_data.tcpWindowThreshold25 << 16) |
2963 (qdev->nvram_data.tcpWindowThreshold0));
2964
2965 ql_write_page2_reg(qdev,
2966 &local_ram->freeBufletThresholdHigh,
2967 qdev->nvram_data.tcpWindowThreshold50);
2968
2969 ql_write_page2_reg(qdev,
2970 &local_ram->ipHashTableBase,
2971 (qdev->nvram_data.ipHashTableBaseHi << 16) |
2972 qdev->nvram_data.ipHashTableBaseLo);
2973 ql_write_page2_reg(qdev,
2974 &local_ram->ipHashTableCount,
2975 qdev->nvram_data.ipHashTableSize);
2976 ql_write_page2_reg(qdev,
2977 &local_ram->tcpHashTableBase,
2978 (qdev->nvram_data.tcpHashTableBaseHi << 16) |
2979 qdev->nvram_data.tcpHashTableBaseLo);
2980 ql_write_page2_reg(qdev,
2981 &local_ram->tcpHashTableCount,
2982 qdev->nvram_data.tcpHashTableSize);
2983 ql_write_page2_reg(qdev,
2984 &local_ram->ncbBase,
2985 (qdev->nvram_data.ncbTableBaseHi << 16) |
2986 qdev->nvram_data.ncbTableBaseLo);
2987 ql_write_page2_reg(qdev,
2988 &local_ram->maxNcbCount,
2989 qdev->nvram_data.ncbTableSize);
2990 ql_write_page2_reg(qdev,
2991 &local_ram->drbBase,
2992 (qdev->nvram_data.drbTableBaseHi << 16) |
2993 qdev->nvram_data.drbTableBaseLo);
2994 ql_write_page2_reg(qdev,
2995 &local_ram->maxDrbCount,
2996 qdev->nvram_data.drbTableSize);
2997 ql_sem_unlock(qdev, QL_DDR_RAM_SEM_MASK);
2998 return 0;
2999}
3000
3001static int ql_adapter_initialize(struct ql3_adapter *qdev)
3002{
3003 u32 value;
Joe Perchesd7f61772010-07-22 15:36:17 +00003004 struct ql3xxx_port_registers __iomem *port_regs =
3005 qdev->mem_map_registers;
stephen hemminger6f2e1542011-02-23 07:54:27 +00003006 __iomem u32 *spir = &port_regs->CommonRegs.serialPortInterfaceReg;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003007 struct ql3xxx_host_memory_registers __iomem *hmem_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00003008 (void __iomem *)port_regs;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003009 u32 delay = 10;
3010 int status = 0;
3011
Joe Perchesd7f61772010-07-22 15:36:17 +00003012 if (ql_mii_setup(qdev))
Ron Mercer5a4faa872006-07-25 00:40:21 -07003013 return -1;
3014
3015 /* Bring out PHY out of reset */
Joe Perchesd7f61772010-07-22 15:36:17 +00003016 ql_write_common_reg(qdev, spir,
Ron Mercer5a4faa872006-07-25 00:40:21 -07003017 (ISP_SERIAL_PORT_IF_WE |
3018 (ISP_SERIAL_PORT_IF_WE << 16)));
Ron Mercere5a67372009-06-23 09:00:01 +00003019 /* Give the PHY time to come out of reset. */
3020 mdelay(100);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003021 qdev->port_link_state = LS_DOWN;
3022 netif_carrier_off(qdev->ndev);
3023
3024 /* V2 chip fix for ARS-39168. */
Joe Perchesd7f61772010-07-22 15:36:17 +00003025 ql_write_common_reg(qdev, spir,
Ron Mercer5a4faa872006-07-25 00:40:21 -07003026 (ISP_SERIAL_PORT_IF_SDE |
3027 (ISP_SERIAL_PORT_IF_SDE << 16)));
3028
3029 /* Request Queue Registers */
Joe Perchesd7f61772010-07-22 15:36:17 +00003030 *((u32 *)(qdev->preq_consumer_index)) = 0;
3031 atomic_set(&qdev->tx_count, NUM_REQ_Q_ENTRIES);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003032 qdev->req_producer_index = 0;
3033
3034 ql_write_page1_reg(qdev,
3035 &hmem_regs->reqConsumerIndexAddrHigh,
3036 qdev->req_consumer_index_phy_addr_high);
3037 ql_write_page1_reg(qdev,
3038 &hmem_regs->reqConsumerIndexAddrLow,
3039 qdev->req_consumer_index_phy_addr_low);
3040
3041 ql_write_page1_reg(qdev,
3042 &hmem_regs->reqBaseAddrHigh,
3043 MS_64BITS(qdev->req_q_phy_addr));
3044 ql_write_page1_reg(qdev,
3045 &hmem_regs->reqBaseAddrLow,
3046 LS_64BITS(qdev->req_q_phy_addr));
3047 ql_write_page1_reg(qdev, &hmem_regs->reqLength, NUM_REQ_Q_ENTRIES);
3048
3049 /* Response Queue Registers */
Al Viro804d8542007-12-22 19:44:29 +00003050 *((__le16 *) (qdev->prsp_producer_index)) = 0;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003051 qdev->rsp_consumer_index = 0;
3052 qdev->rsp_current = qdev->rsp_q_virt_addr;
3053
3054 ql_write_page1_reg(qdev,
3055 &hmem_regs->rspProducerIndexAddrHigh,
3056 qdev->rsp_producer_index_phy_addr_high);
3057
3058 ql_write_page1_reg(qdev,
3059 &hmem_regs->rspProducerIndexAddrLow,
3060 qdev->rsp_producer_index_phy_addr_low);
3061
3062 ql_write_page1_reg(qdev,
3063 &hmem_regs->rspBaseAddrHigh,
3064 MS_64BITS(qdev->rsp_q_phy_addr));
3065
3066 ql_write_page1_reg(qdev,
3067 &hmem_regs->rspBaseAddrLow,
3068 LS_64BITS(qdev->rsp_q_phy_addr));
3069
3070 ql_write_page1_reg(qdev, &hmem_regs->rspLength, NUM_RSP_Q_ENTRIES);
3071
3072 /* Large Buffer Queue */
3073 ql_write_page1_reg(qdev,
3074 &hmem_regs->rxLargeQBaseAddrHigh,
3075 MS_64BITS(qdev->lrg_buf_q_phy_addr));
3076
3077 ql_write_page1_reg(qdev,
3078 &hmem_regs->rxLargeQBaseAddrLow,
3079 LS_64BITS(qdev->lrg_buf_q_phy_addr));
3080
Joe Perchesd7f61772010-07-22 15:36:17 +00003081 ql_write_page1_reg(qdev,
3082 &hmem_regs->rxLargeQLength,
3083 qdev->num_lbufq_entries);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003084
3085 ql_write_page1_reg(qdev,
3086 &hmem_regs->rxLargeBufferLength,
3087 qdev->lrg_buffer_len);
3088
3089 /* Small Buffer Queue */
3090 ql_write_page1_reg(qdev,
3091 &hmem_regs->rxSmallQBaseAddrHigh,
3092 MS_64BITS(qdev->small_buf_q_phy_addr));
3093
3094 ql_write_page1_reg(qdev,
3095 &hmem_regs->rxSmallQBaseAddrLow,
3096 LS_64BITS(qdev->small_buf_q_phy_addr));
3097
3098 ql_write_page1_reg(qdev, &hmem_regs->rxSmallQLength, NUM_SBUFQ_ENTRIES);
3099 ql_write_page1_reg(qdev,
3100 &hmem_regs->rxSmallBufferLength,
3101 QL_SMALL_BUFFER_SIZE);
3102
3103 qdev->small_buf_q_producer_index = NUM_SBUFQ_ENTRIES - 1;
3104 qdev->small_buf_release_cnt = 8;
Ron Mercer1357bfc2007-02-26 11:06:37 -08003105 qdev->lrg_buf_q_producer_index = qdev->num_lbufq_entries - 1;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003106 qdev->lrg_buf_release_cnt = 8;
Joe Perches43d620c2011-06-16 19:08:06 +00003107 qdev->lrg_buf_next_free = qdev->lrg_buf_q_virt_addr;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003108 qdev->small_buf_index = 0;
3109 qdev->lrg_buf_index = 0;
3110 qdev->lrg_buf_free_count = 0;
3111 qdev->lrg_buf_free_head = NULL;
3112 qdev->lrg_buf_free_tail = NULL;
3113
3114 ql_write_common_reg(qdev,
Al Viroee111d12006-09-25 02:53:53 +01003115 &port_regs->CommonRegs.
Ron Mercer5a4faa872006-07-25 00:40:21 -07003116 rxSmallQProducerIndex,
3117 qdev->small_buf_q_producer_index);
3118 ql_write_common_reg(qdev,
Al Viroee111d12006-09-25 02:53:53 +01003119 &port_regs->CommonRegs.
Ron Mercer5a4faa872006-07-25 00:40:21 -07003120 rxLargeQProducerIndex,
3121 qdev->lrg_buf_q_producer_index);
3122
3123 /*
3124 * Find out if the chip has already been initialized. If it has, then
3125 * we skip some of the initialization.
3126 */
3127 clear_bit(QL_LINK_MASTER, &qdev->flags);
3128 value = ql_read_page0_reg(qdev, &port_regs->portStatus);
3129 if ((value & PORT_STATUS_IC) == 0) {
3130
3131 /* Chip has not been configured yet, so let it rip. */
Joe Perchesd7f61772010-07-22 15:36:17 +00003132 if (ql_init_misc_registers(qdev)) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07003133 status = -1;
3134 goto out;
3135 }
3136
Ron Mercer5a4faa872006-07-25 00:40:21 -07003137 value = qdev->nvram_data.tcpMaxWindowSize;
3138 ql_write_page0_reg(qdev, &port_regs->tcpMaxWindow, value);
3139
3140 value = (0xFFFF << 16) | qdev->nvram_data.extHwConfig;
3141
Joe Perchesd7f61772010-07-22 15:36:17 +00003142 if (ql_sem_spinlock(qdev, QL_FLASH_SEM_MASK,
Ron Mercer5a4faa872006-07-25 00:40:21 -07003143 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index)
3144 * 2) << 13)) {
3145 status = -1;
3146 goto out;
3147 }
3148 ql_write_page0_reg(qdev, &port_regs->ExternalHWConfig, value);
3149 ql_write_page0_reg(qdev, &port_regs->InternalChipConfig,
3150 (((INTERNAL_CHIP_SD | INTERNAL_CHIP_WE) <<
3151 16) | (INTERNAL_CHIP_SD |
3152 INTERNAL_CHIP_WE)));
3153 ql_sem_unlock(qdev, QL_FLASH_SEM_MASK);
3154 }
3155
Ron Mercerb3b15142007-03-26 13:43:00 -07003156 if (qdev->mac_index)
3157 ql_write_page0_reg(qdev,
3158 &port_regs->mac1MaxFrameLengthReg,
3159 qdev->max_frame_size);
3160 else
3161 ql_write_page0_reg(qdev,
3162 &port_regs->mac0MaxFrameLengthReg,
3163 qdev->max_frame_size);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003164
Joe Perchesd7f61772010-07-22 15:36:17 +00003165 if (ql_sem_spinlock(qdev, QL_PHY_GIO_SEM_MASK,
Ron Mercer5a4faa872006-07-25 00:40:21 -07003166 (QL_RESOURCE_BITS_BASE_CODE | (qdev->mac_index) *
3167 2) << 7)) {
3168 status = -1;
3169 goto out;
3170 }
3171
Ron Mercer3efedf22007-03-26 12:43:52 -07003172 PHY_Setup(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003173 ql_init_scan_mode(qdev);
3174 ql_get_phy_owner(qdev);
3175
3176 /* Load the MAC Configuration */
3177
3178 /* Program lower 32 bits of the MAC address */
3179 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3180 (MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16));
3181 ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
3182 ((qdev->ndev->dev_addr[2] << 24)
3183 | (qdev->ndev->dev_addr[3] << 16)
3184 | (qdev->ndev->dev_addr[4] << 8)
3185 | qdev->ndev->dev_addr[5]));
3186
3187 /* Program top 16 bits of the MAC address */
3188 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3189 ((MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16) | 1));
3190 ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
3191 ((qdev->ndev->dev_addr[0] << 8)
3192 | qdev->ndev->dev_addr[1]));
3193
3194 /* Enable Primary MAC */
3195 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3196 ((MAC_ADDR_INDIRECT_PTR_REG_PE << 16) |
3197 MAC_ADDR_INDIRECT_PTR_REG_PE));
3198
3199 /* Clear Primary and Secondary IP addresses */
3200 ql_write_page0_reg(qdev, &port_regs->ipAddrIndexReg,
3201 ((IP_ADDR_INDEX_REG_MASK << 16) |
3202 (qdev->mac_index << 2)));
3203 ql_write_page0_reg(qdev, &port_regs->ipAddrDataReg, 0);
3204
3205 ql_write_page0_reg(qdev, &port_regs->ipAddrIndexReg,
3206 ((IP_ADDR_INDEX_REG_MASK << 16) |
3207 ((qdev->mac_index << 2) + 1)));
3208 ql_write_page0_reg(qdev, &port_regs->ipAddrDataReg, 0);
3209
3210 ql_sem_unlock(qdev, QL_PHY_GIO_SEM_MASK);
3211
3212 /* Indicate Configuration Complete */
3213 ql_write_page0_reg(qdev,
3214 &port_regs->portControl,
3215 ((PORT_CONTROL_CC << 16) | PORT_CONTROL_CC));
3216
3217 do {
3218 value = ql_read_page0_reg(qdev, &port_regs->portStatus);
3219 if (value & PORT_STATUS_IC)
3220 break;
Santosh Nayak9d1dfc02012-03-02 05:09:05 +00003221 spin_unlock_irq(&qdev->hw_lock);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003222 msleep(500);
Santosh Nayak9d1dfc02012-03-02 05:09:05 +00003223 spin_lock_irq(&qdev->hw_lock);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003224 } while (--delay);
3225
3226 if (delay == 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003227 netdev_err(qdev->ndev, "Hw Initialization timeout\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003228 status = -1;
3229 goto out;
3230 }
3231
3232 /* Enable Ethernet Function */
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003233 if (qdev->device_id == QL3032_DEVICE_ID) {
3234 value =
3235 (QL3032_PORT_CONTROL_EF | QL3032_PORT_CONTROL_KIE |
Ron Mercerb3b15142007-03-26 13:43:00 -07003236 QL3032_PORT_CONTROL_EIv6 | QL3032_PORT_CONTROL_EIv4 |
3237 QL3032_PORT_CONTROL_ET);
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003238 ql_write_page0_reg(qdev, &port_regs->functionControl,
3239 ((value << 16) | value));
3240 } else {
3241 value =
3242 (PORT_CONTROL_EF | PORT_CONTROL_ET | PORT_CONTROL_EI |
3243 PORT_CONTROL_HH);
3244 ql_write_page0_reg(qdev, &port_regs->portControl,
3245 ((value << 16) | value));
3246 }
3247
Ron Mercer5a4faa872006-07-25 00:40:21 -07003248
3249out:
3250 return status;
3251}
3252
3253/*
3254 * Caller holds hw_lock.
3255 */
3256static int ql_adapter_reset(struct ql3_adapter *qdev)
3257{
Joe Perchesd7f61772010-07-22 15:36:17 +00003258 struct ql3xxx_port_registers __iomem *port_regs =
3259 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003260 int status = 0;
3261 u16 value;
3262 int max_wait_time;
3263
3264 set_bit(QL_RESET_ACTIVE, &qdev->flags);
3265 clear_bit(QL_RESET_DONE, &qdev->flags);
3266
3267 /*
3268 * Issue soft reset to chip.
3269 */
Joe Percheseddc5fb2010-07-22 12:33:31 +00003270 netdev_printk(KERN_DEBUG, qdev->ndev, "Issue soft reset to chip\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003271 ql_write_common_reg(qdev,
Al Viroee111d12006-09-25 02:53:53 +01003272 &port_regs->CommonRegs.ispControlStatus,
Ron Mercer5a4faa872006-07-25 00:40:21 -07003273 ((ISP_CONTROL_SR << 16) | ISP_CONTROL_SR));
3274
3275 /* Wait 3 seconds for reset to complete. */
Joe Percheseddc5fb2010-07-22 12:33:31 +00003276 netdev_printk(KERN_DEBUG, qdev->ndev,
3277 "Wait 10 milliseconds for reset to complete\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003278
3279 /* Wait until the firmware tells us the Soft Reset is done */
3280 max_wait_time = 5;
3281 do {
3282 value =
3283 ql_read_common_reg(qdev,
3284 &port_regs->CommonRegs.ispControlStatus);
3285 if ((value & ISP_CONTROL_SR) == 0)
3286 break;
3287
3288 ssleep(1);
3289 } while ((--max_wait_time));
3290
3291 /*
3292 * Also, make sure that the Network Reset Interrupt bit has been
3293 * cleared after the soft reset has taken place.
3294 */
3295 value =
3296 ql_read_common_reg(qdev, &port_regs->CommonRegs.ispControlStatus);
3297 if (value & ISP_CONTROL_RI) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003298 netdev_printk(KERN_DEBUG, qdev->ndev,
3299 "clearing RI after reset\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003300 ql_write_common_reg(qdev,
Al Viroee111d12006-09-25 02:53:53 +01003301 &port_regs->CommonRegs.
Ron Mercer5a4faa872006-07-25 00:40:21 -07003302 ispControlStatus,
3303 ((ISP_CONTROL_RI << 16) | ISP_CONTROL_RI));
3304 }
3305
3306 if (max_wait_time == 0) {
3307 /* Issue Force Soft Reset */
3308 ql_write_common_reg(qdev,
Al Viroee111d12006-09-25 02:53:53 +01003309 &port_regs->CommonRegs.
Ron Mercer5a4faa872006-07-25 00:40:21 -07003310 ispControlStatus,
3311 ((ISP_CONTROL_FSR << 16) |
3312 ISP_CONTROL_FSR));
3313 /*
3314 * Wait until the firmware tells us the Force Soft Reset is
3315 * done
3316 */
3317 max_wait_time = 5;
3318 do {
Joe Perchesd7f61772010-07-22 15:36:17 +00003319 value = ql_read_common_reg(qdev,
3320 &port_regs->CommonRegs.
3321 ispControlStatus);
3322 if ((value & ISP_CONTROL_FSR) == 0)
Ron Mercer5a4faa872006-07-25 00:40:21 -07003323 break;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003324 ssleep(1);
3325 } while ((--max_wait_time));
3326 }
3327 if (max_wait_time == 0)
3328 status = 1;
3329
3330 clear_bit(QL_RESET_ACTIVE, &qdev->flags);
3331 set_bit(QL_RESET_DONE, &qdev->flags);
3332 return status;
3333}
3334
3335static void ql_set_mac_info(struct ql3_adapter *qdev)
3336{
Joe Perchesd7f61772010-07-22 15:36:17 +00003337 struct ql3xxx_port_registers __iomem *port_regs =
3338 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003339 u32 value, port_status;
3340 u8 func_number;
3341
3342 /* Get the function number */
3343 value =
3344 ql_read_common_reg_l(qdev, &port_regs->CommonRegs.ispControlStatus);
3345 func_number = (u8) ((value >> 4) & OPCODE_FUNC_ID_MASK);
3346 port_status = ql_read_page0_reg(qdev, &port_regs->portStatus);
3347 switch (value & ISP_CONTROL_FN_MASK) {
3348 case ISP_CONTROL_FN0_NET:
3349 qdev->mac_index = 0;
3350 qdev->mac_ob_opcode = OUTBOUND_MAC_IOCB | func_number;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003351 qdev->mb_bit_mask = FN0_MA_BITS_MASK;
3352 qdev->PHYAddr = PORT0_PHY_ADDRESS;
3353 if (port_status & PORT_STATUS_SM0)
Joe Perchesd7f61772010-07-22 15:36:17 +00003354 set_bit(QL_LINK_OPTICAL, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003355 else
Joe Perchesd7f61772010-07-22 15:36:17 +00003356 clear_bit(QL_LINK_OPTICAL, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003357 break;
3358
3359 case ISP_CONTROL_FN1_NET:
3360 qdev->mac_index = 1;
3361 qdev->mac_ob_opcode = OUTBOUND_MAC_IOCB | func_number;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003362 qdev->mb_bit_mask = FN1_MA_BITS_MASK;
3363 qdev->PHYAddr = PORT1_PHY_ADDRESS;
3364 if (port_status & PORT_STATUS_SM1)
Joe Perchesd7f61772010-07-22 15:36:17 +00003365 set_bit(QL_LINK_OPTICAL, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003366 else
Joe Perchesd7f61772010-07-22 15:36:17 +00003367 clear_bit(QL_LINK_OPTICAL, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003368 break;
3369
3370 case ISP_CONTROL_FN0_SCSI:
3371 case ISP_CONTROL_FN1_SCSI:
3372 default:
Joe Percheseddc5fb2010-07-22 12:33:31 +00003373 netdev_printk(KERN_DEBUG, qdev->ndev,
3374 "Invalid function number, ispControlStatus = 0x%x\n",
3375 value);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003376 break;
3377 }
Al Viro804d8542007-12-22 19:44:29 +00003378 qdev->numPorts = qdev->nvram_data.version_and_numPorts >> 8;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003379}
3380
3381static void ql_display_dev_info(struct net_device *ndev)
3382{
Joe Perches4dd15182010-11-15 11:12:27 +00003383 struct ql3_adapter *qdev = netdev_priv(ndev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003384 struct pci_dev *pdev = qdev->pdev;
3385
Joe Percheseddc5fb2010-07-22 12:33:31 +00003386 netdev_info(ndev,
3387 "%s Adapter %d RevisionID %d found %s on PCI slot %d\n",
3388 DRV_NAME, qdev->index, qdev->chip_rev_id,
Joe Perchesd7f61772010-07-22 15:36:17 +00003389 qdev->device_id == QL3032_DEVICE_ID ? "QLA3032" : "QLA3022",
Joe Percheseddc5fb2010-07-22 12:33:31 +00003390 qdev->pci_slot);
3391 netdev_info(ndev, "%s Interface\n",
3392 test_bit(QL_LINK_OPTICAL, &qdev->flags) ? "OPTICAL" : "COPPER");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003393
3394 /*
3395 * Print PCI bus width/type.
3396 */
Joe Percheseddc5fb2010-07-22 12:33:31 +00003397 netdev_info(ndev, "Bus interface is %s %s\n",
3398 ((qdev->pci_width == 64) ? "64-bit" : "32-bit"),
3399 ((qdev->pci_x) ? "PCI-X" : "PCI"));
Ron Mercer5a4faa872006-07-25 00:40:21 -07003400
Joe Percheseddc5fb2010-07-22 12:33:31 +00003401 netdev_info(ndev, "mem IO base address adjusted = 0x%p\n",
3402 qdev->mem_map_registers);
3403 netdev_info(ndev, "Interrupt number = %d\n", pdev->irq);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003404
Joe Percheseddc5fb2010-07-22 12:33:31 +00003405 netif_info(qdev, probe, ndev, "MAC address %pM\n", ndev->dev_addr);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003406}
3407
3408static int ql_adapter_down(struct ql3_adapter *qdev, int do_reset)
3409{
3410 struct net_device *ndev = qdev->ndev;
3411 int retval = 0;
3412
3413 netif_stop_queue(ndev);
3414 netif_carrier_off(ndev);
3415
Joe Perchesd7f61772010-07-22 15:36:17 +00003416 clear_bit(QL_ADAPTER_UP, &qdev->flags);
3417 clear_bit(QL_LINK_MASTER, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003418
3419 ql_disable_interrupts(qdev);
3420
3421 free_irq(qdev->pdev->irq, ndev);
3422
Joe Perchesd7f61772010-07-22 15:36:17 +00003423 if (qdev->msi && test_bit(QL_MSI_ENABLED, &qdev->flags)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003424 netdev_info(qdev->ndev, "calling pci_disable_msi()\n");
Joe Perchesd7f61772010-07-22 15:36:17 +00003425 clear_bit(QL_MSI_ENABLED, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003426 pci_disable_msi(qdev->pdev);
3427 }
3428
3429 del_timer_sync(&qdev->adapter_timer);
3430
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003431 napi_disable(&qdev->napi);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003432
3433 if (do_reset) {
3434 int soft_reset;
3435 unsigned long hw_flags;
3436
3437 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3438 if (ql_wait_for_drvr_lock(qdev)) {
Joe Perchesd7f61772010-07-22 15:36:17 +00003439 soft_reset = ql_adapter_reset(qdev);
3440 if (soft_reset) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003441 netdev_err(ndev, "ql_adapter_reset(%d) FAILED!\n",
3442 qdev->index);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003443 }
Joe Percheseddc5fb2010-07-22 12:33:31 +00003444 netdev_err(ndev,
3445 "Releasing driver lock via chip reset\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003446 } else {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003447 netdev_err(ndev,
3448 "Could not acquire driver lock to do reset!\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003449 retval = -1;
3450 }
3451 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3452 }
3453 ql_free_mem_resources(qdev);
3454 return retval;
3455}
3456
3457static int ql_adapter_up(struct ql3_adapter *qdev)
3458{
3459 struct net_device *ndev = qdev->ndev;
3460 int err;
Javier Martinez Canillasab392d22011-03-28 16:27:31 +00003461 unsigned long irq_flags = IRQF_SHARED;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003462 unsigned long hw_flags;
3463
3464 if (ql_alloc_mem_resources(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003465 netdev_err(ndev, "Unable to allocate buffers\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003466 return -ENOMEM;
3467 }
3468
3469 if (qdev->msi) {
3470 if (pci_enable_msi(qdev->pdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003471 netdev_err(ndev,
3472 "User requested MSI, but MSI failed to initialize. Continuing without MSI.\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003473 qdev->msi = 0;
3474 } else {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003475 netdev_info(ndev, "MSI Enabled...\n");
Joe Perchesd7f61772010-07-22 15:36:17 +00003476 set_bit(QL_MSI_ENABLED, &qdev->flags);
Thomas Gleixner38515e92007-02-14 00:33:16 -08003477 irq_flags &= ~IRQF_SHARED;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003478 }
3479 }
3480
Joe Perchesd7f61772010-07-22 15:36:17 +00003481 err = request_irq(qdev->pdev->irq, ql3xxx_isr,
3482 irq_flags, ndev->name, ndev);
3483 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003484 netdev_err(ndev,
Joe Perchesd7f61772010-07-22 15:36:17 +00003485 "Failed to reserve interrupt %d - already in use\n",
Joe Percheseddc5fb2010-07-22 12:33:31 +00003486 qdev->pdev->irq);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003487 goto err_irq;
3488 }
3489
3490 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3491
Joe Perchesd7f61772010-07-22 15:36:17 +00003492 err = ql_wait_for_drvr_lock(qdev);
3493 if (err) {
3494 err = ql_adapter_initialize(qdev);
3495 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003496 netdev_err(ndev, "Unable to initialize adapter\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003497 goto err_init;
3498 }
Joe Percheseddc5fb2010-07-22 12:33:31 +00003499 netdev_err(ndev, "Releasing driver lock\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003500 ql_sem_unlock(qdev, QL_DRVR_SEM_MASK);
3501 } else {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003502 netdev_err(ndev, "Could not acquire driver lock\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003503 goto err_lock;
3504 }
3505
3506 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3507
Joe Perchesd7f61772010-07-22 15:36:17 +00003508 set_bit(QL_ADAPTER_UP, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003509
3510 mod_timer(&qdev->adapter_timer, jiffies + HZ * 1);
3511
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003512 napi_enable(&qdev->napi);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003513 ql_enable_interrupts(qdev);
3514 return 0;
3515
3516err_init:
3517 ql_sem_unlock(qdev, QL_DRVR_SEM_MASK);
3518err_lock:
Benjamin Li04f10772007-02-26 11:06:35 -08003519 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003520 free_irq(qdev->pdev->irq, ndev);
3521err_irq:
Joe Perchesd7f61772010-07-22 15:36:17 +00003522 if (qdev->msi && test_bit(QL_MSI_ENABLED, &qdev->flags)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003523 netdev_info(ndev, "calling pci_disable_msi()\n");
Joe Perchesd7f61772010-07-22 15:36:17 +00003524 clear_bit(QL_MSI_ENABLED, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003525 pci_disable_msi(qdev->pdev);
3526 }
3527 return err;
3528}
3529
3530static int ql_cycle_adapter(struct ql3_adapter *qdev, int reset)
3531{
Joe Perchesd7f61772010-07-22 15:36:17 +00003532 if (ql_adapter_down(qdev, reset) || ql_adapter_up(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003533 netdev_err(qdev->ndev,
3534 "Driver up/down cycle failed, closing device\n");
Ben Hutchingsc81ec802008-05-06 19:36:26 +01003535 rtnl_lock();
Ron Mercer5a4faa872006-07-25 00:40:21 -07003536 dev_close(qdev->ndev);
Ben Hutchingsc81ec802008-05-06 19:36:26 +01003537 rtnl_unlock();
Ron Mercer5a4faa872006-07-25 00:40:21 -07003538 return -1;
3539 }
3540 return 0;
3541}
3542
3543static int ql3xxx_close(struct net_device *ndev)
3544{
3545 struct ql3_adapter *qdev = netdev_priv(ndev);
3546
3547 /*
3548 * Wait for device to recover from a reset.
3549 * (Rarely happens, but possible.)
3550 */
Joe Perchesd7f61772010-07-22 15:36:17 +00003551 while (!test_bit(QL_ADAPTER_UP, &qdev->flags))
Ron Mercer5a4faa872006-07-25 00:40:21 -07003552 msleep(50);
3553
Joe Perchesd7f61772010-07-22 15:36:17 +00003554 ql_adapter_down(qdev, QL_DO_RESET);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003555 return 0;
3556}
3557
3558static int ql3xxx_open(struct net_device *ndev)
3559{
3560 struct ql3_adapter *qdev = netdev_priv(ndev);
Joe Perchesd7f61772010-07-22 15:36:17 +00003561 return ql_adapter_up(qdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003562}
3563
Ron Mercer5a4faa872006-07-25 00:40:21 -07003564static int ql3xxx_set_mac_address(struct net_device *ndev, void *p)
3565{
Joe Perches4dd15182010-11-15 11:12:27 +00003566 struct ql3_adapter *qdev = netdev_priv(ndev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003567 struct ql3xxx_port_registers __iomem *port_regs =
Joe Perchesd7f61772010-07-22 15:36:17 +00003568 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003569 struct sockaddr *addr = p;
3570 unsigned long hw_flags;
3571
3572 if (netif_running(ndev))
3573 return -EBUSY;
3574
3575 if (!is_valid_ether_addr(addr->sa_data))
3576 return -EADDRNOTAVAIL;
3577
3578 memcpy(ndev->dev_addr, addr->sa_data, ndev->addr_len);
3579
3580 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3581 /* Program lower 32 bits of the MAC address */
3582 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3583 (MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16));
3584 ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
3585 ((ndev->dev_addr[2] << 24) | (ndev->
3586 dev_addr[3] << 16) |
3587 (ndev->dev_addr[4] << 8) | ndev->dev_addr[5]));
3588
3589 /* Program top 16 bits of the MAC address */
3590 ql_write_page0_reg(qdev, &port_regs->macAddrIndirectPtrReg,
3591 ((MAC_ADDR_INDIRECT_PTR_REG_RP_MASK << 16) | 1));
3592 ql_write_page0_reg(qdev, &port_regs->macAddrDataReg,
3593 ((ndev->dev_addr[0] << 8) | ndev->dev_addr[1]));
3594 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3595
3596 return 0;
3597}
3598
3599static void ql3xxx_tx_timeout(struct net_device *ndev)
3600{
Joe Perches4dd15182010-11-15 11:12:27 +00003601 struct ql3_adapter *qdev = netdev_priv(ndev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003602
Joe Percheseddc5fb2010-07-22 12:33:31 +00003603 netdev_err(ndev, "Resetting...\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003604 /*
3605 * Stop the queues, we've got a problem.
3606 */
3607 netif_stop_queue(ndev);
3608
3609 /*
3610 * Wake up the worker to process this event.
3611 */
David Howellsc4028952006-11-22 14:57:56 +00003612 queue_delayed_work(qdev->workqueue, &qdev->tx_timeout_work, 0);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003613}
3614
David Howellsc4028952006-11-22 14:57:56 +00003615static void ql_reset_work(struct work_struct *work)
Ron Mercer5a4faa872006-07-25 00:40:21 -07003616{
David Howellsc4028952006-11-22 14:57:56 +00003617 struct ql3_adapter *qdev =
3618 container_of(work, struct ql3_adapter, reset_work.work);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003619 struct net_device *ndev = qdev->ndev;
3620 u32 value;
3621 struct ql_tx_buf_cb *tx_cb;
3622 int max_wait_time, i;
Joe Perchesd7f61772010-07-22 15:36:17 +00003623 struct ql3xxx_port_registers __iomem *port_regs =
3624 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003625 unsigned long hw_flags;
3626
Joe Perchesd7f61772010-07-22 15:36:17 +00003627 if (test_bit((QL_RESET_PER_SCSI | QL_RESET_START), &qdev->flags)) {
3628 clear_bit(QL_LINK_MASTER, &qdev->flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003629
3630 /*
3631 * Loop through the active list and return the skb.
3632 */
3633 for (i = 0; i < NUM_REQ_Q_ENTRIES; i++) {
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003634 int j;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003635 tx_cb = &qdev->tx_buf[i];
3636 if (tx_cb->skb) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003637 netdev_printk(KERN_DEBUG, ndev,
3638 "Freeing lost SKB\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003639 pci_unmap_single(qdev->pdev,
Joe Perchesd7f61772010-07-22 15:36:17 +00003640 dma_unmap_addr(&tx_cb->map[0],
3641 mapaddr),
FUJITA Tomonori87196eb2010-04-12 14:32:13 +00003642 dma_unmap_len(&tx_cb->map[0], maplen),
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003643 PCI_DMA_TODEVICE);
Joe Perchesd7f61772010-07-22 15:36:17 +00003644 for (j = 1; j < tx_cb->seg_count; j++) {
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003645 pci_unmap_page(qdev->pdev,
Joe Perchesd7f61772010-07-22 15:36:17 +00003646 dma_unmap_addr(&tx_cb->map[j],
3647 mapaddr),
3648 dma_unmap_len(&tx_cb->map[j],
3649 maplen),
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003650 PCI_DMA_TODEVICE);
3651 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07003652 dev_kfree_skb(tx_cb->skb);
3653 tx_cb->skb = NULL;
3654 }
3655 }
3656
Joe Percheseddc5fb2010-07-22 12:33:31 +00003657 netdev_err(ndev, "Clearing NRI after reset\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003658 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
3659 ql_write_common_reg(qdev,
3660 &port_regs->CommonRegs.
3661 ispControlStatus,
3662 ((ISP_CONTROL_RI << 16) | ISP_CONTROL_RI));
3663 /*
3664 * Wait the for Soft Reset to Complete.
3665 */
3666 max_wait_time = 10;
3667 do {
3668 value = ql_read_common_reg(qdev,
3669 &port_regs->CommonRegs.
3670
3671 ispControlStatus);
3672 if ((value & ISP_CONTROL_SR) == 0) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003673 netdev_printk(KERN_DEBUG, ndev,
3674 "reset completed\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003675 break;
3676 }
3677
3678 if (value & ISP_CONTROL_RI) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003679 netdev_printk(KERN_DEBUG, ndev,
3680 "clearing NRI after reset\n");
Ron Mercer5a4faa872006-07-25 00:40:21 -07003681 ql_write_common_reg(qdev,
Al Viroee111d12006-09-25 02:53:53 +01003682 &port_regs->
Ron Mercer5a4faa872006-07-25 00:40:21 -07003683 CommonRegs.
3684 ispControlStatus,
3685 ((ISP_CONTROL_RI <<
3686 16) | ISP_CONTROL_RI));
3687 }
3688
Jiri Slaby83b462c2009-06-20 01:20:30 -07003689 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003690 ssleep(1);
Jiri Slaby83b462c2009-06-20 01:20:30 -07003691 spin_lock_irqsave(&qdev->hw_lock, hw_flags);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003692 } while (--max_wait_time);
3693 spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
3694
3695 if (value & ISP_CONTROL_SR) {
3696
3697 /*
3698 * Set the reset flags and clear the board again.
3699 * Nothing else to do...
3700 */
Joe Percheseddc5fb2010-07-22 12:33:31 +00003701 netdev_err(ndev,
3702 "Timed out waiting for reset to complete\n");
3703 netdev_err(ndev, "Do a reset\n");
Joe Perchesd7f61772010-07-22 15:36:17 +00003704 clear_bit(QL_RESET_PER_SCSI, &qdev->flags);
3705 clear_bit(QL_RESET_START, &qdev->flags);
3706 ql_cycle_adapter(qdev, QL_DO_RESET);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003707 return;
3708 }
3709
Joe Perchesd7f61772010-07-22 15:36:17 +00003710 clear_bit(QL_RESET_ACTIVE, &qdev->flags);
3711 clear_bit(QL_RESET_PER_SCSI, &qdev->flags);
3712 clear_bit(QL_RESET_START, &qdev->flags);
3713 ql_cycle_adapter(qdev, QL_NO_RESET);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003714 }
3715}
3716
David Howellsc4028952006-11-22 14:57:56 +00003717static void ql_tx_timeout_work(struct work_struct *work)
Ron Mercer5a4faa872006-07-25 00:40:21 -07003718{
David Howellsc4028952006-11-22 14:57:56 +00003719 struct ql3_adapter *qdev =
3720 container_of(work, struct ql3_adapter, tx_timeout_work.work);
3721
3722 ql_cycle_adapter(qdev, QL_DO_RESET);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003723}
3724
3725static void ql_get_board_info(struct ql3_adapter *qdev)
3726{
Joe Perchesd7f61772010-07-22 15:36:17 +00003727 struct ql3xxx_port_registers __iomem *port_regs =
3728 qdev->mem_map_registers;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003729 u32 value;
3730
3731 value = ql_read_page0_reg_l(qdev, &port_regs->portStatus);
3732
3733 qdev->chip_rev_id = ((value & PORT_STATUS_REV_ID_MASK) >> 12);
3734 if (value & PORT_STATUS_64)
3735 qdev->pci_width = 64;
3736 else
3737 qdev->pci_width = 32;
3738 if (value & PORT_STATUS_X)
3739 qdev->pci_x = 1;
3740 else
3741 qdev->pci_x = 0;
3742 qdev->pci_slot = (u8) PCI_SLOT(qdev->pdev->devfn);
3743}
3744
3745static void ql3xxx_timer(unsigned long ptr)
3746{
3747 struct ql3_adapter *qdev = (struct ql3_adapter *)ptr;
Ron Mercer3e23b7d2007-11-07 13:59:06 -08003748 queue_delayed_work(qdev->workqueue, &qdev->link_state_work, 0);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003749}
3750
Stephen Hemmingerda1c14a2008-11-21 17:36:58 -08003751static const struct net_device_ops ql3xxx_netdev_ops = {
3752 .ndo_open = ql3xxx_open,
3753 .ndo_start_xmit = ql3xxx_send,
3754 .ndo_stop = ql3xxx_close,
Stephen Hemmingerda1c14a2008-11-21 17:36:58 -08003755 .ndo_validate_addr = eth_validate_addr,
3756 .ndo_set_mac_address = ql3xxx_set_mac_address,
3757 .ndo_tx_timeout = ql3xxx_tx_timeout,
3758};
3759
Bill Pembertone3a582f2012-12-03 09:23:26 -05003760static int ql3xxx_probe(struct pci_dev *pdev,
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00003761 const struct pci_device_id *pci_entry)
Ron Mercer5a4faa872006-07-25 00:40:21 -07003762{
3763 struct net_device *ndev = NULL;
3764 struct ql3_adapter *qdev = NULL;
Joe Perchesd7f61772010-07-22 15:36:17 +00003765 static int cards_found;
Ingo Molnarbe5a3c62008-11-25 16:49:07 -08003766 int uninitialized_var(pci_using_dac), err;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003767
3768 err = pci_enable_device(pdev);
3769 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003770 pr_err("%s cannot enable PCI device\n", pci_name(pdev));
Ron Mercer5a4faa872006-07-25 00:40:21 -07003771 goto err_out;
3772 }
3773
3774 err = pci_request_regions(pdev, DRV_NAME);
3775 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003776 pr_err("%s cannot obtain PCI resources\n", pci_name(pdev));
Ron Mercer5a4faa872006-07-25 00:40:21 -07003777 goto err_out_disable_pdev;
3778 }
3779
3780 pci_set_master(pdev);
3781
Yang Hongyang6a355282009-04-06 19:01:13 -07003782 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07003783 pci_using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07003784 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Yang Hongyang284901a2009-04-06 19:01:15 -07003785 } else if (!(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))) {
Ron Mercer5a4faa872006-07-25 00:40:21 -07003786 pci_using_dac = 0;
Yang Hongyang284901a2009-04-06 19:01:15 -07003787 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Ron Mercer5a4faa872006-07-25 00:40:21 -07003788 }
3789
3790 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003791 pr_err("%s no usable DMA configuration\n", pci_name(pdev));
Ron Mercer5a4faa872006-07-25 00:40:21 -07003792 goto err_out_free_regions;
3793 }
3794
3795 ndev = alloc_etherdev(sizeof(struct ql3_adapter));
Benjamin Li546faf02007-02-26 11:06:31 -08003796 if (!ndev) {
Benjamin Li546faf02007-02-26 11:06:31 -08003797 err = -ENOMEM;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003798 goto err_out_free_regions;
Benjamin Li546faf02007-02-26 11:06:31 -08003799 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07003800
Ron Mercer5a4faa872006-07-25 00:40:21 -07003801 SET_NETDEV_DEV(ndev, &pdev->dev);
3802
Ron Mercer5a4faa872006-07-25 00:40:21 -07003803 pci_set_drvdata(pdev, ndev);
3804
3805 qdev = netdev_priv(ndev);
3806 qdev->index = cards_found;
3807 qdev->ndev = ndev;
3808 qdev->pdev = pdev;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003809 qdev->device_id = pci_entry->device;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003810 qdev->port_link_state = LS_DOWN;
3811 if (msi)
3812 qdev->msi = 1;
3813
3814 qdev->msg_enable = netif_msg_init(debug, default_msg);
3815
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003816 if (pci_using_dac)
3817 ndev->features |= NETIF_F_HIGHDMA;
3818 if (qdev->device_id == QL3032_DEVICE_ID)
Stephen Hemmingere68a8c12007-05-30 14:23:17 -07003819 ndev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Ron Mercerbd36b0a2007-01-03 16:26:08 -08003820
Arjan van de Ven275f1652008-10-20 21:42:39 -07003821 qdev->mem_map_registers = pci_ioremap_bar(pdev, 1);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003822 if (!qdev->mem_map_registers) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003823 pr_err("%s: cannot map device registers\n", pci_name(pdev));
Benjamin Li546faf02007-02-26 11:06:31 -08003824 err = -EIO;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003825 goto err_out_free_ndev;
3826 }
3827
3828 spin_lock_init(&qdev->adapter_lock);
3829 spin_lock_init(&qdev->hw_lock);
3830
3831 /* Set driver entry points */
Stephen Hemmingerda1c14a2008-11-21 17:36:58 -08003832 ndev->netdev_ops = &ql3xxx_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003833 ndev->ethtool_ops = &ql3xxx_ethtool_ops;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003834 ndev->watchdog_timeo = 5 * HZ;
3835
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003836 netif_napi_add(ndev, &qdev->napi, ql_poll, 64);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003837
3838 ndev->irq = pdev->irq;
3839
3840 /* make sure the EEPROM is good */
3841 if (ql_get_nvram_params(qdev)) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003842 pr_alert("%s: Adapter #%d, Invalid NVRAM parameters\n",
3843 __func__, qdev->index);
Benjamin Li546faf02007-02-26 11:06:31 -08003844 err = -EIO;
Ron Mercer5a4faa872006-07-25 00:40:21 -07003845 goto err_out_iounmap;
3846 }
3847
3848 ql_set_mac_info(qdev);
3849
3850 /* Validate and set parameters */
3851 if (qdev->mac_index) {
Ron Mercercb8bac12007-02-26 11:06:36 -08003852 ndev->mtu = qdev->nvram_data.macCfg_port1.etherMtu_mac ;
Al Viro804d8542007-12-22 19:44:29 +00003853 ql_set_mac_addr(ndev, qdev->nvram_data.funcCfg_fn2.macAddress);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003854 } else {
Ron Mercercb8bac12007-02-26 11:06:36 -08003855 ndev->mtu = qdev->nvram_data.macCfg_port0.etherMtu_mac ;
Al Viro804d8542007-12-22 19:44:29 +00003856 ql_set_mac_addr(ndev, qdev->nvram_data.funcCfg_fn0.macAddress);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003857 }
Ron Mercer5a4faa872006-07-25 00:40:21 -07003858
3859 ndev->tx_queue_len = NUM_REQ_Q_ENTRIES;
3860
Ron Mercer5a4faa872006-07-25 00:40:21 -07003861 /* Record PCI bus information. */
3862 ql_get_board_info(qdev);
3863
3864 /*
3865 * Set the Maximum Memory Read Byte Count value. We do this to handle
3866 * jumbo frames.
3867 */
Joe Perchesd7f61772010-07-22 15:36:17 +00003868 if (qdev->pci_x)
Ron Mercer5a4faa872006-07-25 00:40:21 -07003869 pci_write_config_word(pdev, (int)0x4e, (u16) 0x0036);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003870
3871 err = register_netdev(ndev);
3872 if (err) {
Joe Percheseddc5fb2010-07-22 12:33:31 +00003873 pr_err("%s: cannot register net device\n", pci_name(pdev));
Ron Mercer5a4faa872006-07-25 00:40:21 -07003874 goto err_out_iounmap;
3875 }
3876
3877 /* we're going to reset, so assume we have no link for now */
3878
3879 netif_carrier_off(ndev);
3880 netif_stop_queue(ndev);
3881
3882 qdev->workqueue = create_singlethread_workqueue(ndev->name);
David Howellsc4028952006-11-22 14:57:56 +00003883 INIT_DELAYED_WORK(&qdev->reset_work, ql_reset_work);
3884 INIT_DELAYED_WORK(&qdev->tx_timeout_work, ql_tx_timeout_work);
Ron Mercer3e23b7d2007-11-07 13:59:06 -08003885 INIT_DELAYED_WORK(&qdev->link_state_work, ql_link_state_machine_work);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003886
3887 init_timer(&qdev->adapter_timer);
3888 qdev->adapter_timer.function = ql3xxx_timer;
3889 qdev->adapter_timer.expires = jiffies + HZ * 2; /* two second delay */
3890 qdev->adapter_timer.data = (unsigned long)qdev;
3891
Joe Percheseddc5fb2010-07-22 12:33:31 +00003892 if (!cards_found) {
3893 pr_alert("%s\n", DRV_STRING);
3894 pr_alert("Driver name: %s, Version: %s\n",
3895 DRV_NAME, DRV_VERSION);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003896 }
3897 ql_display_dev_info(ndev);
3898
3899 cards_found++;
3900 return 0;
3901
3902err_out_iounmap:
3903 iounmap(qdev->mem_map_registers);
3904err_out_free_ndev:
3905 free_netdev(ndev);
3906err_out_free_regions:
3907 pci_release_regions(pdev);
3908err_out_disable_pdev:
3909 pci_disable_device(pdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003910err_out:
3911 return err;
3912}
3913
Bill Pembertone3a582f2012-12-03 09:23:26 -05003914static void ql3xxx_remove(struct pci_dev *pdev)
Ron Mercer5a4faa872006-07-25 00:40:21 -07003915{
3916 struct net_device *ndev = pci_get_drvdata(pdev);
3917 struct ql3_adapter *qdev = netdev_priv(ndev);
3918
3919 unregister_netdev(ndev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003920
3921 ql_disable_interrupts(qdev);
3922
3923 if (qdev->workqueue) {
3924 cancel_delayed_work(&qdev->reset_work);
3925 cancel_delayed_work(&qdev->tx_timeout_work);
3926 destroy_workqueue(qdev->workqueue);
3927 qdev->workqueue = NULL;
3928 }
3929
Al Viro855fc732006-09-25 02:54:46 +01003930 iounmap(qdev->mem_map_registers);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003931 pci_release_regions(pdev);
Ron Mercer5a4faa872006-07-25 00:40:21 -07003932 free_netdev(ndev);
3933}
3934
3935static struct pci_driver ql3xxx_driver = {
3936
3937 .name = DRV_NAME,
3938 .id_table = ql3xxx_pci_tbl,
3939 .probe = ql3xxx_probe,
Bill Pembertone3a582f2012-12-03 09:23:26 -05003940 .remove = ql3xxx_remove,
Ron Mercer5a4faa872006-07-25 00:40:21 -07003941};
3942
Wei Yongjun680d8662012-10-26 05:02:30 +00003943module_pci_driver(ql3xxx_driver);