blob: 80dec87a94f8431024d88a6303f1f9189b2114e6 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
Joe Perches574e2af2013-08-01 16:17:48 -070036#include <linux/if_ether.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070037#include <linux/pci.h>
38#include <linux/completion.h>
39#include <linux/radix-tree.h>
Amir Vadaid9236c32012-07-18 22:33:51 +000040#include <linux/cpu_rmap.h>
Amir Vadai48ea5262014-08-25 16:06:53 +030041#include <linux/crash_dump.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070042
Arun Sharma600634972011-07-26 16:09:06 -070043#include <linux/atomic.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070044
Richard Cochran74d23cc2014-12-21 19:46:56 +010045#include <linux/timecounter.h>
Amir Vadaiec693d42013-04-23 06:06:49 +000046
Huy Nguyen85743f12016-02-17 17:24:26 +020047#define DEFAULT_UAR_PAGE_SHIFT 12
48
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000049#define MAX_MSIX_P_PORT 17
50#define MAX_MSIX 64
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000051#define MIN_MSIX_P_PORT 5
Matan Barakc66fa192015-05-31 09:30:16 +030052#define MLX4_IS_LEGACY_EQ_MODE(dev_cap) ((dev_cap).num_comp_vectors < \
53 (dev_cap).num_ports * MIN_MSIX_P_PORT)
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000054
Eugenia Emantayev523ece82014-07-08 11:25:19 +030055#define MLX4_MAX_100M_UNITS_VAL 255 /*
56 * work around: can't set values
57 * greater then this value when
58 * using 100 Mbps units.
59 */
60#define MLX4_RATELIMIT_100M_UNITS 3 /* 100 Mbps */
61#define MLX4_RATELIMIT_1G_UNITS 4 /* 1 Gbps */
62#define MLX4_RATELIMIT_DEFAULT 0x00ff
63
Jack Morgenstein6ee51a42014-03-12 12:00:37 +020064#define MLX4_ROCE_MAX_GIDS 128
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +020065#define MLX4_ROCE_PF_GIDS 16
Jack Morgenstein6ee51a42014-03-12 12:00:37 +020066
Roland Dreier225c7b12007-05-08 18:00:38 -070067enum {
68 MLX4_FLAG_MSI_X = 1 << 0,
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070069 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
Jack Morgenstein623ed842011-12-13 04:10:33 +000070 MLX4_FLAG_MASTER = 1 << 2,
71 MLX4_FLAG_SLAVE = 1 << 3,
72 MLX4_FLAG_SRIOV = 1 << 4,
Jack Morgensteinacddd5d2013-11-03 10:03:18 +020073 MLX4_FLAG_OLD_REG_MAC = 1 << 6,
Moni Shoua53f33ae2015-02-03 16:48:33 +020074 MLX4_FLAG_BONDED = 1 << 7
Roland Dreier225c7b12007-05-08 18:00:38 -070075};
76
77enum {
Jack Morgensteinefcd2352012-08-03 08:40:52 +000078 MLX4_PORT_CAP_IS_SM = 1 << 1,
79 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
80};
81
82enum {
Jack Morgensteinfc065732012-08-03 08:40:42 +000083 MLX4_MAX_PORTS = 2,
Moni Shouae26be1b2015-07-30 18:33:29 +030084 MLX4_MAX_PORT_PKEYS = 128,
85 MLX4_MAX_PORT_GIDS = 128
Roland Dreier225c7b12007-05-08 18:00:38 -070086};
87
Jack Morgenstein396f2fe2012-06-19 11:21:42 +030088/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
89 * These qkeys must not be allowed for general use. This is a 64k range,
90 * and to test for violation, we use the mask (protect against future chg).
91 */
92#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
93#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
94
Roland Dreier225c7b12007-05-08 18:00:38 -070095enum {
Jack Morgensteincd9281d2007-09-18 09:14:18 +020096 MLX4_BOARD_ID_LEN = 64
97};
98
99enum {
Jack Morgenstein623ed842011-12-13 04:10:33 +0000100 MLX4_MAX_NUM_PF = 16,
Matan Barakde966c52014-11-13 14:45:33 +0200101 MLX4_MAX_NUM_VF = 126,
Matan Barak1ab95d32014-03-19 18:11:50 +0200102 MLX4_MAX_NUM_VF_P_PORT = 64,
Jack Morgenstein5a2e87b2015-02-02 15:18:42 +0200103 MLX4_MFUNC_MAX = 128,
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000104 MLX4_MAX_EQ_NUM = 1024,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000105 MLX4_MFUNC_EQ_NUM = 4,
106 MLX4_MFUNC_MAX_EQES = 8,
107 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
108};
109
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000110/* Driver supports 3 diffrent device methods to manage traffic steering:
111 * -device managed - High level API for ib and eth flow steering. FW is
112 * managing flow steering tables.
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000113 * - B0 steering mode - Common low level API for ib and (if supported) eth.
114 * - A0 steering mode - Limited low level API for eth. In case of IB,
115 * B0 mode is in use.
116 */
117enum {
118 MLX4_STEERING_MODE_A0,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000119 MLX4_STEERING_MODE_B0,
120 MLX4_STEERING_MODE_DEVICE_MANAGED
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000121};
122
Matan Barak7d077cd2014-12-11 10:58:00 +0200123enum {
124 MLX4_STEERING_DMFS_A0_DEFAULT,
125 MLX4_STEERING_DMFS_A0_DYNAMIC,
126 MLX4_STEERING_DMFS_A0_STATIC,
127 MLX4_STEERING_DMFS_A0_DISABLE,
128 MLX4_STEERING_DMFS_A0_NOT_SUPPORTED
129};
130
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000131static inline const char *mlx4_steering_mode_str(int steering_mode)
132{
133 switch (steering_mode) {
134 case MLX4_STEERING_MODE_A0:
135 return "A0 steering";
136
137 case MLX4_STEERING_MODE_B0:
138 return "B0 steering";
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000139
140 case MLX4_STEERING_MODE_DEVICE_MANAGED:
141 return "Device managed flow steering";
142
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000143 default:
144 return "Unrecognize steering mode";
145 }
146}
147
Jack Morgenstein623ed842011-12-13 04:10:33 +0000148enum {
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200149 MLX4_TUNNEL_OFFLOAD_MODE_NONE,
150 MLX4_TUNNEL_OFFLOAD_MODE_VXLAN
151};
152
153enum {
Or Gerlitz52eafc62011-06-15 14:41:42 +0000154 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
155 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
156 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
Sean Hefty012a8ff2011-06-02 09:01:33 -0700157 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
Or Gerlitz52eafc62011-06-15 14:41:42 +0000158 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
159 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
160 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
161 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
162 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
163 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
164 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
165 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
166 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
167 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
168 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
169 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
Or Gerlitzccf86322011-07-07 19:19:29 +0000170 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
171 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +0000172 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
Oren Duer559a9f12011-11-26 19:55:15 +0000173 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
174 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
Or Gerlitzccf86322011-07-07 19:19:29 +0000175 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
176 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000177 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000178 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
Ido Shamay802f42a2015-04-02 16:31:06 +0300179 MLX4_DEV_CAP_FLAG_RSS_IP_FRAG = 1LL << 52,
Or Gerlitz540b3a32013-04-07 03:44:07 +0000180 MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300181 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
182 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
Or Gerlitz08ff3232012-10-21 14:59:24 +0000183 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
184 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
Roland Dreier225c7b12007-05-08 18:00:38 -0700185};
186
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300187enum {
188 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
189 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000190 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
Matan Barak955154f2013-01-30 23:07:10 +0000191 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
Or Gerlitz5930e8d2013-10-15 16:55:22 +0200192 MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN = 1LL << 4,
Rony Efraim3f7fb022013-04-25 05:22:28 +0000193 MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
Rony Efraime6b6a232013-04-25 05:22:29 +0000194 MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
Jack Morgensteinb01978c2013-06-27 19:05:21 +0300195 MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
Matan Barak4de65802013-11-07 15:25:14 +0200196 MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8,
Linus Torvalds4ba99202014-01-25 11:17:34 -0800197 MLX4_DEV_CAP_FLAG2_DMFS_IPOIB = 1LL << 9,
198 MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS = 1LL << 10,
Jack Morgenstein114840c2014-06-01 11:53:50 +0300199 MLX4_DEV_CAP_FLAG2_MAD_DEMUX = 1LL << 11,
Ido Shamay77507aa2014-09-18 11:50:59 +0300200 MLX4_DEV_CAP_FLAG2_CQE_STRIDE = 1LL << 12,
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +0200201 MLX4_DEV_CAP_FLAG2_EQE_STRIDE = 1LL << 13,
Saeed Mahameeda53e3e82014-10-27 11:37:38 +0200202 MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL = 1LL << 14,
Matan Barakd475c952014-11-02 16:26:17 +0200203 MLX4_DEV_CAP_FLAG2_ETH_BACKPL_AN_REP = 1LL << 15,
Matan Barak7ae0e402014-11-13 14:45:32 +0200204 MLX4_DEV_CAP_FLAG2_CONFIG_DEV = 1LL << 16,
Matan Barakde966c52014-11-13 14:45:33 +0200205 MLX4_DEV_CAP_FLAG2_SYS_EQS = 1LL << 17,
Matan Barak7d077cd2014-12-11 10:58:00 +0200206 MLX4_DEV_CAP_FLAG2_80_VFS = 1LL << 18,
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +0200207 MLX4_DEV_CAP_FLAG2_FS_A0 = 1LL << 19,
Moni Shoua59e14e32015-02-03 16:48:32 +0200208 MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT = 1LL << 20,
Shani Michaelid237baa2015-03-05 20:16:12 +0200209 MLX4_DEV_CAP_FLAG2_PORT_REMAP = 1LL << 21,
210 MLX4_DEV_CAP_FLAG2_QCN = 1LL << 22,
Matan Barak0b131562015-03-30 17:45:25 +0300211 MLX4_DEV_CAP_FLAG2_QP_RATE_LIMIT = 1LL << 23,
Ido Shamayd019fcb2015-04-02 16:31:13 +0300212 MLX4_DEV_CAP_FLAG2_FLOWSTATS_EN = 1LL << 24,
213 MLX4_DEV_CAP_FLAG2_QOS_VPP = 1LL << 25,
Ido Shamay3742cc62015-04-02 16:31:17 +0300214 MLX4_DEV_CAP_FLAG2_ETS_CFG = 1LL << 26,
Ido Shamay51af33c2015-04-02 16:31:20 +0300215 MLX4_DEV_CAP_FLAG2_PORT_BEACON = 1LL << 27,
Muhammad Mahajna78500b82015-04-02 16:31:22 +0300216 MLX4_DEV_CAP_FLAG2_IGNORE_FCS = 1LL << 28,
Hadar Hen Zion77fc29c2015-07-27 14:46:31 +0300217 MLX4_DEV_CAP_FLAG2_PHV_EN = 1LL << 29,
218 MLX4_DEV_CAP_FLAG2_SKIP_OUTER_VLAN = 1LL << 30,
Maor Gottlieb9a892832015-10-15 14:44:38 +0300219 MLX4_DEV_CAP_FLAG2_UPDATE_QP_SRC_CHECK_LB = 1ULL << 31,
220 MLX4_DEV_CAP_FLAG2_LB_SRC_CHK = 1ULL << 32,
Moni Shouad8ae9142016-01-14 17:50:32 +0200221 MLX4_DEV_CAP_FLAG2_ROCE_V1_V2 = 1ULL << 33,
Marina Varshaver0e451e82016-02-18 18:31:06 +0200222 MLX4_DEV_CAP_FLAG2_DMFS_UC_MC_SNIFFER = 1ULL << 34,
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300223};
224
Or Gerlitz08ff3232012-10-21 14:59:24 +0000225enum {
Matan Barakd57febe2014-12-11 10:57:57 +0200226 MLX4_QUERY_FUNC_FLAGS_BF_RES_QP = 1LL << 0,
227 MLX4_QUERY_FUNC_FLAGS_A0_RES_QP = 1LL << 1
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200228};
229
Yishai Hadas55ad3592015-01-25 16:59:42 +0200230enum {
231 MLX4_VF_CAP_FLAG_RESET = 1 << 0
232};
233
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200234/* bit enums for an 8-bit flags field indicating special use
235 * QPs which require special handling in qp_reserve_range.
236 * Currently, this only includes QPs used by the ETH interface,
237 * where we expect to use blueflame. These QPs must not have
238 * bits 6 and 7 set in their qp number.
239 *
240 * This enum may use only bits 0..7.
241 */
242enum {
Matan Barakd57febe2014-12-11 10:57:57 +0200243 MLX4_RESERVE_A0_QP = 1 << 6,
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200244 MLX4_RESERVE_ETH_BF_QP = 1 << 7,
245};
246
247enum {
Or Gerlitz08ff3232012-10-21 14:59:24 +0000248 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
Ido Shamay77507aa2014-09-18 11:50:59 +0300249 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1,
250 MLX4_DEV_CAP_CQE_STRIDE_ENABLED = 1LL << 2,
251 MLX4_DEV_CAP_EQE_STRIDE_ENABLED = 1LL << 3
Or Gerlitz08ff3232012-10-21 14:59:24 +0000252};
253
254enum {
Ido Shamay77507aa2014-09-18 11:50:59 +0300255 MLX4_USER_DEV_CAP_LARGE_CQE = 1L << 0
Or Gerlitz08ff3232012-10-21 14:59:24 +0000256};
257
258enum {
Ido Shamay77507aa2014-09-18 11:50:59 +0300259 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0,
Matan Barak7d077cd2014-12-11 10:58:00 +0200260 MLX4_FUNC_CAP_EQE_CQE_STRIDE = 1L << 1,
261 MLX4_FUNC_CAP_DMFS_A0_STATIC = 1L << 2
Or Gerlitz08ff3232012-10-21 14:59:24 +0000262};
263
264
Marcel Apfelbaum97285b72011-10-24 11:02:34 +0200265#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
266
267enum {
Shani Michaeli804d6a82013-02-06 16:19:14 +0000268 MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
Roland Dreier95d04f02008-07-23 08:12:26 -0700269 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
270 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
271 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
272 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
273 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
Moni Shouad8ae9142016-01-14 17:50:32 +0200274 MLX4_BMME_FLAG_ROCE_V1_V2 = 1 << 19,
Moni Shoua59e14e32015-02-03 16:48:32 +0200275 MLX4_BMME_FLAG_PORT_REMAP = 1 << 24,
Matan Barak09e05c32014-09-10 16:41:56 +0300276 MLX4_BMME_FLAG_VSD_INIT2RTR = 1 << 28,
Roland Dreier95d04f02008-07-23 08:12:26 -0700277};
278
Moni Shoua59e14e32015-02-03 16:48:32 +0200279enum {
Moni Shouad8ae9142016-01-14 17:50:32 +0200280 MLX4_FLAG_PORT_REMAP = MLX4_BMME_FLAG_PORT_REMAP,
281 MLX4_FLAG_ROCE_V1_V2 = MLX4_BMME_FLAG_ROCE_V1_V2
Moni Shoua59e14e32015-02-03 16:48:32 +0200282};
283
Roland Dreier225c7b12007-05-08 18:00:38 -0700284enum mlx4_event {
285 MLX4_EVENT_TYPE_COMP = 0x00,
286 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
287 MLX4_EVENT_TYPE_COMM_EST = 0x02,
288 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
289 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
290 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
291 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
292 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
293 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
294 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
295 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
296 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
297 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
298 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
299 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
300 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
301 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000302 MLX4_EVENT_TYPE_CMD = 0x0a,
303 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
304 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +0300305 MLX4_EVENT_TYPE_OP_REQUIRED = 0x1a,
Jack Morgenstein5984be92012-03-06 15:50:49 +0200306 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000307 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300308 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +0200309 MLX4_EVENT_TYPE_RECOVERABLE_ERROR_EVENT = 0x3e,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000310 MLX4_EVENT_TYPE_NONE = 0xff,
Roland Dreier225c7b12007-05-08 18:00:38 -0700311};
312
313enum {
314 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
315 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
316};
317
318enum {
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +0200319 MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_BAD_CABLE = 1,
320 MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_UNSUPPORTED_CABLE = 2,
321};
322
323enum {
Jack Morgenstein5984be92012-03-06 15:50:49 +0200324 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
325};
326
Jack Morgenstein993c4012012-08-03 08:40:48 +0000327enum slave_port_state {
328 SLAVE_PORT_DOWN = 0,
329 SLAVE_PENDING_UP,
330 SLAVE_PORT_UP,
331};
332
333enum slave_port_gen_event {
334 SLAVE_PORT_GEN_EVENT_DOWN = 0,
335 SLAVE_PORT_GEN_EVENT_UP,
336 SLAVE_PORT_GEN_EVENT_NONE,
337};
338
339enum slave_port_state_event {
340 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
341 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
342 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
343 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
344};
345
Jack Morgenstein5984be92012-03-06 15:50:49 +0200346enum {
Roland Dreier225c7b12007-05-08 18:00:38 -0700347 MLX4_PERM_LOCAL_READ = 1 << 10,
348 MLX4_PERM_LOCAL_WRITE = 1 << 11,
349 MLX4_PERM_REMOTE_READ = 1 << 12,
350 MLX4_PERM_REMOTE_WRITE = 1 << 13,
Shani Michaeli804d6a82013-02-06 16:19:14 +0000351 MLX4_PERM_ATOMIC = 1 << 14,
352 MLX4_PERM_BIND_MW = 1 << 15,
Matan Barake6306642014-07-31 11:01:29 +0300353 MLX4_PERM_MASK = 0xFC00
Roland Dreier225c7b12007-05-08 18:00:38 -0700354};
355
356enum {
357 MLX4_OPCODE_NOP = 0x00,
358 MLX4_OPCODE_SEND_INVAL = 0x01,
359 MLX4_OPCODE_RDMA_WRITE = 0x08,
360 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
361 MLX4_OPCODE_SEND = 0x0a,
362 MLX4_OPCODE_SEND_IMM = 0x0b,
363 MLX4_OPCODE_LSO = 0x0e,
364 MLX4_OPCODE_RDMA_READ = 0x10,
365 MLX4_OPCODE_ATOMIC_CS = 0x11,
366 MLX4_OPCODE_ATOMIC_FA = 0x12,
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300367 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
368 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700369 MLX4_OPCODE_BIND_MW = 0x18,
370 MLX4_OPCODE_FMR = 0x19,
371 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
372 MLX4_OPCODE_CONFIG_CMD = 0x1f,
373
374 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
375 MLX4_RECV_OPCODE_SEND = 0x01,
376 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
377 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
378
379 MLX4_CQE_OPCODE_ERROR = 0x1e,
380 MLX4_CQE_OPCODE_RESIZE = 0x16,
381};
382
383enum {
384 MLX4_STAT_RATE_OFFSET = 5
385};
386
Aleksey Seninda995a82010-12-02 11:44:49 +0000387enum mlx4_protocol {
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000388 MLX4_PROT_IB_IPV6 = 0,
389 MLX4_PROT_ETH,
390 MLX4_PROT_IB_IPV4,
391 MLX4_PROT_FCOE
Aleksey Seninda995a82010-12-02 11:44:49 +0000392};
393
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -0700394enum {
395 MLX4_MTT_FLAG_PRESENT = 1
396};
397
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700398enum mlx4_qp_region {
399 MLX4_QP_REGION_FW = 0,
Matan Barakd57febe2014-12-11 10:57:57 +0200400 MLX4_QP_REGION_RSS_RAW_ETH,
401 MLX4_QP_REGION_BOTTOM = MLX4_QP_REGION_RSS_RAW_ETH,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700402 MLX4_QP_REGION_ETH_ADDR,
403 MLX4_QP_REGION_FC_ADDR,
404 MLX4_QP_REGION_FC_EXCH,
405 MLX4_NUM_QP_REGION
406};
407
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700408enum mlx4_port_type {
Jack Morgenstein623ed842011-12-13 04:10:33 +0000409 MLX4_PORT_TYPE_NONE = 0,
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700410 MLX4_PORT_TYPE_IB = 1,
411 MLX4_PORT_TYPE_ETH = 2,
412 MLX4_PORT_TYPE_AUTO = 3
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700413};
414
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700415enum mlx4_special_vlan_idx {
416 MLX4_NO_VLAN_IDX = 0,
417 MLX4_VLAN_MISS_IDX,
418 MLX4_VLAN_REGULAR
419};
420
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000421enum mlx4_steer_type {
422 MLX4_MC_STEER = 0,
423 MLX4_UC_STEER,
424 MLX4_NUM_STEERS
425};
426
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700427enum {
428 MLX4_NUM_FEXCH = 64 * 1024,
429};
430
Eli Cohen5a0fd092010-10-07 16:24:16 +0200431enum {
432 MLX4_MAX_FAST_REG_PAGES = 511,
433};
434
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300435enum {
Sagi Grimberga5e14ba2015-10-28 13:28:15 +0200436 /*
437 * Max wqe size for rdma read is 512 bytes, so this
438 * limits our max_sge_rd as the wqe needs to fit:
439 * - ctrl segment (16 bytes)
440 * - rdma segment (16 bytes)
441 * - scatter elements (16 bytes each)
442 */
443 MLX4_MAX_SGE_RD = (512 - 16 - 16) / 16
444};
445
446enum {
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300447 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
448 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
449 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
450};
451
452/* Port mgmt change event handling */
453enum {
454 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
455 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
456 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
457 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
458 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
459};
460
Yishai Hadasf6bc11e2015-01-25 16:59:38 +0200461enum {
462 MLX4_DEVICE_STATE_UP = 1 << 0,
463 MLX4_DEVICE_STATE_INTERNAL_ERROR = 1 << 1,
464};
465
Yishai Hadasc69453e2015-01-25 16:59:40 +0200466enum {
467 MLX4_INTERFACE_STATE_UP = 1 << 0,
468 MLX4_INTERFACE_STATE_DELETION = 1 << 1,
469};
470
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300471#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
472 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
473
Saeed Mahameed32a173c2014-10-27 11:37:35 +0200474enum mlx4_module_id {
475 MLX4_MODULE_ID_SFP = 0x3,
476 MLX4_MODULE_ID_QSFP = 0xC,
477 MLX4_MODULE_ID_QSFP_PLUS = 0xD,
478 MLX4_MODULE_ID_QSFP28 = 0x11,
479};
480
Or Gerlitzfc31e252015-03-18 14:57:34 +0200481enum { /* rl */
482 MLX4_QP_RATE_LIMIT_NONE = 0,
483 MLX4_QP_RATE_LIMIT_KBS = 1,
484 MLX4_QP_RATE_LIMIT_MBS = 2,
485 MLX4_QP_RATE_LIMIT_GBS = 3
486};
487
488struct mlx4_rate_limit_caps {
489 u16 num_rates; /* Number of different rates */
490 u8 min_unit;
491 u16 min_val;
492 u8 max_unit;
493 u16 max_val;
494};
495
Jack Morgensteinea54b102008-01-28 10:40:59 +0200496static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
497{
498 return (major << 32) | (minor << 16) | subminor;
499}
500
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000501struct mlx4_phys_caps {
Jack Morgenstein66349612012-06-19 11:21:44 +0300502 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
503 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000504 u32 num_phys_eqs;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000505 u32 base_sqpn;
506 u32 base_proxy_sqpn;
507 u32 base_tunnel_sqpn;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000508};
509
Roland Dreier225c7b12007-05-08 18:00:38 -0700510struct mlx4_caps {
511 u64 fw_ver;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000512 u32 function;
Roland Dreier225c7b12007-05-08 18:00:38 -0700513 int num_ports;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700514 int vl_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700515 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
Jack Morgenstein9a5aa622008-11-28 21:29:46 -0800516 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700517 u64 def_mac[MLX4_MAX_PORTS + 1];
518 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700519 int gid_table_len[MLX4_MAX_PORTS + 1];
520 int pkey_table_len[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000521 int trans_type[MLX4_MAX_PORTS + 1];
522 int vendor_oui[MLX4_MAX_PORTS + 1];
523 int wavelength[MLX4_MAX_PORTS + 1];
524 u64 trans_code[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700525 int local_ca_ack_delay;
526 int num_uars;
Jack Morgensteinf5311ac2011-12-13 04:12:13 +0000527 u32 uar_page_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700528 int bf_reg_size;
529 int bf_regs_per_page;
530 int max_sq_sg;
531 int max_rq_sg;
532 int num_qps;
533 int max_wqes;
534 int max_sq_desc_sz;
535 int max_rq_desc_sz;
536 int max_qp_init_rdma;
537 int max_qp_dest_rdma;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300538 u32 *qp0_qkey;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000539 u32 *qp0_proxy;
540 u32 *qp1_proxy;
541 u32 *qp0_tunnel;
542 u32 *qp1_tunnel;
Roland Dreier225c7b12007-05-08 18:00:38 -0700543 int num_srqs;
544 int max_srq_wqes;
545 int max_srq_sge;
546 int reserved_srqs;
547 int num_cqs;
548 int max_cqes;
549 int reserved_cqs;
Matan Barak7ae0e402014-11-13 14:45:32 +0200550 int num_sys_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -0700551 int num_eqs;
552 int reserved_eqs;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800553 int num_comp_vectors;
Roland Dreier225c7b12007-05-08 18:00:38 -0700554 int num_mpts;
Eli Cohena5bbe892012-02-09 18:10:06 +0200555 int max_fmr_maps;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000556 int num_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700557 int fmr_reserved_mtts;
558 int reserved_mtts;
559 int reserved_mrws;
560 int reserved_uars;
561 int num_mgms;
562 int num_amgms;
563 int reserved_mcgs;
564 int num_qp_per_mgm;
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000565 int steering_mode;
Matan Barak7d077cd2014-12-11 10:58:00 +0200566 int dmfs_high_steer_mode;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000567 int fs_log_max_ucast_qp_range_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700568 int num_pds;
569 int reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700570 int max_xrcds;
571 int reserved_xrcds;
Roland Dreier225c7b12007-05-08 18:00:38 -0700572 int mtt_entry_sz;
Dotan Barak149983af2007-06-26 15:55:28 +0300573 u32 max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700574 u32 page_size_cap;
Or Gerlitz52eafc62011-06-15 14:41:42 +0000575 u64 flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300576 u64 flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700577 u32 bmme_flags;
578 u32 reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700579 u16 stat_rate_support;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700580 u8 port_width_cap[MLX4_MAX_PORTS + 1];
Eli Cohenb832be12008-04-16 21:09:27 -0700581 int max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300582 int max_rss_tbl_sz;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700583 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
584 int reserved_qps;
585 int reserved_qps_base[MLX4_NUM_QP_REGION];
586 int log_num_macs;
587 int log_num_vlans;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700588 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
589 u8 supported_type[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000590 u8 suggested_type[MLX4_MAX_PORTS + 1];
591 u8 default_sense[MLX4_MAX_PORTS + 1];
Jack Morgenstein65dab252011-12-13 04:10:41 +0000592 u32 port_mask[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700593 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000594 u32 max_counters;
Or Gerlitz096335b2012-01-11 19:02:17 +0200595 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000596 u16 sqp_demux;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000597 u32 eqe_size;
598 u32 cqe_size;
599 u8 eqe_factor;
600 u32 userspace_caps; /* userspace must be aware of these */
601 u32 function_caps; /* VFs must be aware of these */
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000602 u16 hca_core_clock;
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200603 u64 phys_port_id[MLX4_MAX_PORTS + 1];
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200604 int tunnel_offload_mode;
Shani Michaelif8c64552014-11-09 13:51:53 +0200605 u8 rx_checksum_flags_port[MLX4_MAX_PORTS + 1];
Hadar Hen Zion77fc29c2015-07-27 14:46:31 +0300606 u8 phv_bit[MLX4_MAX_PORTS + 1];
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200607 u8 alloc_res_qp_mask;
Matan Barak7d077cd2014-12-11 10:58:00 +0200608 u32 dmfs_high_rate_qpn_base;
609 u32 dmfs_high_rate_qpn_range;
Yishai Hadas55ad3592015-01-25 16:59:42 +0200610 u32 vf_caps;
Or Gerlitzfc31e252015-03-18 14:57:34 +0200611 struct mlx4_rate_limit_caps rl_caps;
Roland Dreier225c7b12007-05-08 18:00:38 -0700612};
613
614struct mlx4_buf_list {
615 void *buf;
616 dma_addr_t map;
617};
618
619struct mlx4_buf {
Roland Dreierb57aacf2008-02-06 21:17:59 -0800620 struct mlx4_buf_list direct;
621 struct mlx4_buf_list *page_list;
Roland Dreier225c7b12007-05-08 18:00:38 -0700622 int nbufs;
623 int npages;
624 int page_shift;
625};
626
627struct mlx4_mtt {
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000628 u32 offset;
Roland Dreier225c7b12007-05-08 18:00:38 -0700629 int order;
630 int page_shift;
631};
632
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700633enum {
634 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
635};
636
637struct mlx4_db_pgdir {
638 struct list_head list;
639 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
640 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
641 unsigned long *bits[2];
642 __be32 *db_page;
643 dma_addr_t db_dma;
644};
645
646struct mlx4_ib_user_db_page;
647
648struct mlx4_db {
649 __be32 *db;
650 union {
651 struct mlx4_db_pgdir *pgdir;
652 struct mlx4_ib_user_db_page *user_page;
653 } u;
654 dma_addr_t dma;
655 int index;
656 int order;
657};
658
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700659struct mlx4_hwq_resources {
660 struct mlx4_db db;
661 struct mlx4_mtt mtt;
662 struct mlx4_buf buf;
663};
664
Roland Dreier225c7b12007-05-08 18:00:38 -0700665struct mlx4_mr {
666 struct mlx4_mtt mtt;
667 u64 iova;
668 u64 size;
669 u32 key;
670 u32 pd;
671 u32 access;
672 int enabled;
673};
674
Shani Michaeli804d6a82013-02-06 16:19:14 +0000675enum mlx4_mw_type {
676 MLX4_MW_TYPE_1 = 1,
677 MLX4_MW_TYPE_2 = 2,
678};
679
680struct mlx4_mw {
681 u32 key;
682 u32 pd;
683 enum mlx4_mw_type type;
684 int enabled;
685};
686
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300687struct mlx4_fmr {
688 struct mlx4_mr mr;
689 struct mlx4_mpt_entry *mpt;
690 __be64 *mtts;
691 dma_addr_t dma_handle;
692 int max_pages;
693 int max_maps;
694 int maps;
695 u8 page_shift;
696};
697
Roland Dreier225c7b12007-05-08 18:00:38 -0700698struct mlx4_uar {
699 unsigned long pfn;
700 int index;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000701 struct list_head bf_list;
702 unsigned free_bf_bmap;
703 void __iomem *map;
704 void __iomem *bf_map;
705};
706
707struct mlx4_bf {
Eric Dumazet7dfa4b42014-10-05 12:35:09 +0300708 unsigned int offset;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000709 int buf_size;
710 struct mlx4_uar *uar;
711 void __iomem *reg;
Roland Dreier225c7b12007-05-08 18:00:38 -0700712};
713
714struct mlx4_cq {
715 void (*comp) (struct mlx4_cq *);
716 void (*event) (struct mlx4_cq *, enum mlx4_event);
717
718 struct mlx4_uar *uar;
719
720 u32 cons_index;
721
Yuval Atias2eacc232014-05-14 12:15:10 +0300722 u16 irq;
Roland Dreier225c7b12007-05-08 18:00:38 -0700723 __be32 *set_ci_db;
724 __be32 *arm_db;
725 int arm_sn;
726
727 int cqn;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800728 unsigned vector;
Roland Dreier225c7b12007-05-08 18:00:38 -0700729
730 atomic_t refcount;
731 struct completion free;
Matan Barak3dca0f422014-12-11 10:57:53 +0200732 struct {
733 struct list_head list;
734 void (*comp)(struct mlx4_cq *);
735 void *priv;
736 } tasklet_ctx;
Yishai Hadas35f05da2015-02-08 11:49:34 +0200737 int reset_notify_added;
738 struct list_head reset_notify;
Roland Dreier225c7b12007-05-08 18:00:38 -0700739};
740
741struct mlx4_qp {
742 void (*event) (struct mlx4_qp *, enum mlx4_event);
743
744 int qpn;
745
746 atomic_t refcount;
747 struct completion free;
748};
749
750struct mlx4_srq {
751 void (*event) (struct mlx4_srq *, enum mlx4_event);
752
753 int srqn;
754 int max;
755 int max_gs;
756 int wqe_shift;
757
758 atomic_t refcount;
759 struct completion free;
760};
761
762struct mlx4_av {
763 __be32 port_pd;
764 u8 reserved1;
765 u8 g_slid;
766 __be16 dlid;
767 u8 reserved2;
768 u8 gid_index;
769 u8 stat_rate;
770 u8 hop_limit;
771 __be32 sl_tclass_flowlabel;
772 u8 dgid[16];
773};
774
Eli Cohenfa417f72010-10-24 21:08:52 -0700775struct mlx4_eth_av {
776 __be32 port_pd;
777 u8 reserved1;
778 u8 smac_idx;
779 u16 reserved2;
780 u8 reserved3;
781 u8 gid_index;
782 u8 stat_rate;
783 u8 hop_limit;
784 __be32 sl_tclass_flowlabel;
785 u8 dgid[16];
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +0200786 u8 s_mac[6];
787 u8 reserved4[2];
Eli Cohenfa417f72010-10-24 21:08:52 -0700788 __be16 vlan;
Joe Perches574e2af2013-08-01 16:17:48 -0700789 u8 mac[ETH_ALEN];
Eli Cohenfa417f72010-10-24 21:08:52 -0700790};
791
792union mlx4_ext_av {
793 struct mlx4_av ib;
794 struct mlx4_eth_av eth;
795};
796
Eran Ben Elisha96169822015-06-15 17:59:05 +0300797/* Counters should be saturate once they reach their maximum value */
798#define ASSIGN_32BIT_COUNTER(counter, value) do { \
799 if ((value) > U32_MAX) \
800 counter = cpu_to_be32(U32_MAX); \
801 else \
802 counter = cpu_to_be32(value); \
803} while (0)
804
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000805struct mlx4_counter {
806 u8 reserved1[3];
807 u8 counter_mode;
808 __be32 num_ifc;
809 u32 reserved2[2];
810 __be64 rx_frames;
811 __be64 rx_bytes;
812 __be64 tx_frames;
813 __be64 tx_bytes;
814};
815
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200816struct mlx4_quotas {
817 int qp;
818 int cq;
819 int srq;
820 int mpt;
821 int mtt;
822 int counter;
823 int xrcd;
824};
825
Matan Barak1ab95d32014-03-19 18:11:50 +0200826struct mlx4_vf_dev {
827 u8 min_port;
828 u8 n_ports;
829};
830
Daniel Jurgens4bfd2e62016-04-20 16:01:16 +0300831enum mlx4_pci_status {
832 MLX4_PCI_STATUS_DISABLED,
833 MLX4_PCI_STATUS_ENABLED,
834};
835
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200836struct mlx4_dev_persistent {
Roland Dreier225c7b12007-05-08 18:00:38 -0700837 struct pci_dev *pdev;
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200838 struct mlx4_dev *dev;
839 int nvfs[MLX4_MAX_PORTS + 1];
840 int num_vfs;
Yishai Hadasdd0eefe2015-01-25 16:59:36 +0200841 enum mlx4_port_type curr_port_type[MLX4_MAX_PORTS + 1];
842 enum mlx4_port_type curr_port_poss_type[MLX4_MAX_PORTS + 1];
Yishai Hadasad9a0bf2015-01-25 16:59:37 +0200843 struct work_struct catas_work;
844 struct workqueue_struct *catas_wq;
Yishai Hadasf6bc11e2015-01-25 16:59:38 +0200845 struct mutex device_state_mutex; /* protect HW state */
846 u8 state;
Yishai Hadasc69453e2015-01-25 16:59:40 +0200847 struct mutex interface_state_mutex; /* protect SW state */
848 u8 interface_state;
Daniel Jurgens4bfd2e62016-04-20 16:01:16 +0300849 struct mutex pci_status_mutex; /* sync pci state */
850 enum mlx4_pci_status pci_status;
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200851};
852
853struct mlx4_dev {
854 struct mlx4_dev_persistent *persist;
Roland Dreier225c7b12007-05-08 18:00:38 -0700855 unsigned long flags;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000856 unsigned long num_slaves;
Roland Dreier225c7b12007-05-08 18:00:38 -0700857 struct mlx4_caps caps;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000858 struct mlx4_phys_caps phys_caps;
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200859 struct mlx4_quotas quotas;
Roland Dreier225c7b12007-05-08 18:00:38 -0700860 struct radix_tree_root qp_table_tree;
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000861 u8 rev_id;
Jack Morgenstein2b3ddf22015-10-14 17:43:48 +0300862 u8 port_random_macs;
Jack Morgensteincd9281d2007-09-18 09:14:18 +0200863 char board_id[MLX4_BOARD_ID_LEN];
Eugenia Emantayev6e7136e2013-11-07 12:19:53 +0200864 int numa_node;
Jack Morgenstein3c439b52012-12-06 17:12:00 +0000865 int oper_log_mgm_entry_size;
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000866 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
867 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
Matan Barak1ab95d32014-03-19 18:11:50 +0200868 struct mlx4_vf_dev *dev_vfs;
Huy Nguyen85743f12016-02-17 17:24:26 +0200869 u8 uar_page_shift;
Roland Dreier225c7b12007-05-08 18:00:38 -0700870};
871
Matan Barak52033cf2015-06-11 16:35:26 +0300872struct mlx4_clock_params {
873 u64 offset;
874 u8 bar;
875 u8 size;
876};
877
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300878struct mlx4_eqe {
879 u8 reserved1;
880 u8 type;
881 u8 reserved2;
882 u8 subtype;
883 union {
884 u32 raw[6];
885 struct {
886 __be32 cqn;
887 } __packed comp;
888 struct {
889 u16 reserved1;
890 __be16 token;
891 u32 reserved2;
892 u8 reserved3[3];
893 u8 status;
894 __be64 out_param;
895 } __packed cmd;
896 struct {
897 __be32 qpn;
898 } __packed qp;
899 struct {
900 __be32 srqn;
901 } __packed srq;
902 struct {
903 __be32 cqn;
904 u32 reserved1;
905 u8 reserved2[3];
906 u8 syndrome;
907 } __packed cq_err;
908 struct {
909 u32 reserved1[2];
910 __be32 port;
911 } __packed port_change;
912 struct {
913 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
914 u32 reserved;
915 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
916 } __packed comm_channel_arm;
917 struct {
918 u8 port;
919 u8 reserved[3];
920 __be64 mac;
921 } __packed mac_update;
922 struct {
923 __be32 slave_id;
924 } __packed flr_event;
925 struct {
926 __be16 current_temperature;
927 __be16 warning_threshold;
928 } __packed warming;
929 struct {
930 u8 reserved[3];
931 u8 port;
932 union {
933 struct {
934 __be16 mstr_sm_lid;
935 __be16 port_lid;
936 __be32 changed_attr;
937 u8 reserved[3];
938 u8 mstr_sm_sl;
939 __be64 gid_prefix;
940 } __packed port_info;
941 struct {
942 __be32 block_ptr;
943 __be32 tbl_entries_mask;
944 } __packed tbl_change_info;
945 } params;
946 } __packed port_mgmt_change;
Jack Morgensteinbe6a6b42015-01-27 15:57:59 +0200947 struct {
948 u8 reserved[3];
949 u8 port;
950 u32 reserved1[5];
951 } __packed bad_cable;
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300952 } event;
953 u8 slave_id;
954 u8 reserved3[2];
955 u8 owner;
956} __packed;
957
Roland Dreier225c7b12007-05-08 18:00:38 -0700958struct mlx4_init_port_param {
959 int set_guid0;
960 int set_node_guid;
961 int set_si_guid;
962 u16 mtu;
963 int port_width_cap;
964 u16 vl_cap;
965 u16 max_gid;
966 u16 max_pkey;
967 u64 guid0;
968 u64 node_guid;
969 u64 si_guid;
970};
971
Saeed Mahameed32a173c2014-10-27 11:37:35 +0200972#define MAD_IFC_DATA_SZ 192
973/* MAD IFC Mailbox */
974struct mlx4_mad_ifc {
975 u8 base_version;
976 u8 mgmt_class;
977 u8 class_version;
978 u8 method;
979 __be16 status;
980 __be16 class_specific;
981 __be64 tid;
982 __be16 attr_id;
983 __be16 resv;
984 __be32 attr_mod;
985 __be64 mkey;
986 __be16 dr_slid;
987 __be16 dr_dlid;
988 u8 reserved[28];
989 u8 data[MAD_IFC_DATA_SZ];
990} __packed;
991
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700992#define mlx4_foreach_port(port, dev, type) \
993 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
Jack Morgenstein65dab252011-12-13 04:10:41 +0000994 if ((type) == (dev)->caps.port_mask[(port)])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700995
Jack Morgenstein65dab252011-12-13 04:10:41 +0000996#define mlx4_foreach_ib_transport_port(port, dev) \
Moni Shouad8ae9142016-01-14 17:50:32 +0200997 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
Jack Morgenstein65dab252011-12-13 04:10:41 +0000998 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
Moni Shouad8ae9142016-01-14 17:50:32 +0200999 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE) || \
1000 ((dev)->caps.flags2 & MLX4_DEV_CAP_FLAG2_ROCE_V1_V2))
Eli Cohenfa417f72010-10-24 21:08:52 -07001001
Jack Morgenstein752a50c2012-06-19 11:21:33 +03001002#define MLX4_INVALID_SLAVE_ID 0xFF
Eran Ben Elisha47d84172015-06-15 17:58:58 +03001003#define MLX4_SINK_COUNTER_INDEX(dev) (dev->caps.max_counters - 1)
Jack Morgenstein752a50c2012-06-19 11:21:33 +03001004
Jack Morgenstein00f5ce92012-06-19 11:21:40 +03001005void handle_port_mgmt_change_event(struct work_struct *work);
1006
Jack Morgenstein2aca1172012-06-19 11:21:41 +03001007static inline int mlx4_master_func_num(struct mlx4_dev *dev)
1008{
1009 return dev->caps.function;
1010}
1011
Jack Morgenstein623ed842011-12-13 04:10:33 +00001012static inline int mlx4_is_master(struct mlx4_dev *dev)
1013{
1014 return dev->flags & MLX4_FLAG_MASTER;
1015}
1016
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +02001017static inline int mlx4_num_reserved_sqps(struct mlx4_dev *dev)
1018{
1019 return dev->phys_caps.base_sqpn + 8 +
1020 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev);
1021}
1022
Jack Morgenstein623ed842011-12-13 04:10:33 +00001023static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
1024{
Jack Morgenstein47605df2012-08-03 08:40:57 +00001025 return (qpn < dev->phys_caps.base_sqpn + 8 +
Matan Barakd57febe2014-12-11 10:57:57 +02001026 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev) &&
1027 qpn >= dev->phys_caps.base_sqpn) ||
1028 (qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW]);
Jack Morgensteine2c76822012-08-03 08:40:41 +00001029}
1030
1031static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
1032{
Jack Morgenstein47605df2012-08-03 08:40:57 +00001033 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
Jack Morgensteine2c76822012-08-03 08:40:41 +00001034
Jack Morgenstein47605df2012-08-03 08:40:57 +00001035 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
Jack Morgensteine2c76822012-08-03 08:40:41 +00001036 return 1;
1037
1038 return 0;
Jack Morgenstein623ed842011-12-13 04:10:33 +00001039}
1040
1041static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
1042{
1043 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
1044}
1045
1046static inline int mlx4_is_slave(struct mlx4_dev *dev)
1047{
1048 return dev->flags & MLX4_FLAG_SLAVE;
1049}
Eli Cohenfa417f72010-10-24 21:08:52 -07001050
Ido Shamayfccea642015-04-02 16:31:08 +03001051static inline int mlx4_is_eth(struct mlx4_dev *dev, int port)
1052{
1053 return dev->caps.port_type[port] == MLX4_PORT_TYPE_IB ? 0 : 1;
1054}
1055
Roland Dreier225c7b12007-05-08 18:00:38 -07001056int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
Jiri Kosina40f22872014-05-11 15:15:12 +03001057 struct mlx4_buf *buf, gfp_t gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001058void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
Roland Dreier1c69fc22008-02-06 21:07:54 -08001059static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
1060{
Haggai Abramovsky73898db2016-05-04 14:50:15 +03001061 if (buf->nbufs == 1)
Roland Dreierb57aacf2008-02-06 21:17:59 -08001062 return buf->direct.buf + offset;
Roland Dreier1c69fc22008-02-06 21:07:54 -08001063 else
Roland Dreierb57aacf2008-02-06 21:17:59 -08001064 return buf->page_list[offset >> PAGE_SHIFT].buf +
Roland Dreier1c69fc22008-02-06 21:07:54 -08001065 (offset & (PAGE_SIZE - 1));
1066}
Roland Dreier225c7b12007-05-08 18:00:38 -07001067
1068int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
1069void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
Sean Hefty012a8ff2011-06-02 09:01:33 -07001070int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
1071void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
Roland Dreier225c7b12007-05-08 18:00:38 -07001072
1073int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
1074void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
Eugenia Emantayev163561a2013-11-07 12:19:54 +02001075int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf, int node);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001076void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
Roland Dreier225c7b12007-05-08 18:00:38 -07001077
1078int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
1079 struct mlx4_mtt *mtt);
1080void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
1081u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
1082
1083int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
1084 int npages, int page_shift, struct mlx4_mr *mr);
Shani Michaeli61083722013-02-06 16:19:09 +00001085int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
Roland Dreier225c7b12007-05-08 18:00:38 -07001086int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
Shani Michaeli804d6a82013-02-06 16:19:14 +00001087int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
1088 struct mlx4_mw *mw);
1089void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
1090int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
Roland Dreier225c7b12007-05-08 18:00:38 -07001091int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
1092 int start_index, int npages, u64 *page_list);
1093int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
Jiri Kosina40f22872014-05-11 15:15:12 +03001094 struct mlx4_buf *buf, gfp_t gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001095
Jiri Kosina40f22872014-05-11 15:15:12 +03001096int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order,
1097 gfp_t gfp);
Yevgeny Petrilin62968832008-04-23 11:55:45 -07001098void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
1099
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -07001100int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
Haggai Abramovsky73898db2016-05-04 14:50:15 +03001101 int size);
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -07001102void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
1103 int size);
1104
Roland Dreier225c7b12007-05-08 18:00:38 -07001105int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
Yevgeny Petriline463c7b2008-04-29 13:46:50 -07001106 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
Amir Vadaiec693d42013-04-23 06:06:49 +00001107 unsigned vector, int collapsed, int timestamp_en);
Roland Dreier225c7b12007-05-08 18:00:38 -07001108void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
Eugenia Emantayevddae0342014-12-11 10:57:54 +02001109int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
1110 int *base, u8 flags);
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -07001111void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
1112
Jiri Kosina40f22872014-05-11 15:15:12 +03001113int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp,
1114 gfp_t gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -07001115void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
1116
Sean Hefty18abd5e2011-06-02 10:43:26 -07001117int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
1118 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
Roland Dreier225c7b12007-05-08 18:00:38 -07001119void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
1120int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
Jack Morgenstein65541cb2007-06-21 13:03:11 +03001121int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
Roland Dreier225c7b12007-05-08 18:00:38 -07001122
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001123int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
Roland Dreier225c7b12007-05-08 18:00:38 -07001124int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
1125
Eugenia Emantayevffe455a2011-12-13 04:16:21 +00001126int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1127 int block_mcast_loopback, enum mlx4_protocol prot);
1128int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1129 enum mlx4_protocol prot);
Ron Livne521e5752008-07-14 23:48:48 -07001130int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001131 u8 port, int block_mcast_loopback,
1132 enum mlx4_protocol protocol, u64 *reg_id);
Aleksey Seninda995a82010-12-02 11:44:49 +00001133int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001134 enum mlx4_protocol protocol, u64 reg_id);
1135
1136enum {
1137 MLX4_DOMAIN_UVERBS = 0x1000,
1138 MLX4_DOMAIN_ETHTOOL = 0x2000,
1139 MLX4_DOMAIN_RFS = 0x3000,
1140 MLX4_DOMAIN_NIC = 0x5000,
1141};
1142
1143enum mlx4_net_trans_rule_id {
1144 MLX4_NET_TRANS_RULE_ID_ETH = 0,
1145 MLX4_NET_TRANS_RULE_ID_IB,
1146 MLX4_NET_TRANS_RULE_ID_IPV6,
1147 MLX4_NET_TRANS_RULE_ID_IPV4,
1148 MLX4_NET_TRANS_RULE_ID_TCP,
1149 MLX4_NET_TRANS_RULE_ID_UDP,
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001150 MLX4_NET_TRANS_RULE_ID_VXLAN,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001151 MLX4_NET_TRANS_RULE_NUM, /* should be last */
1152};
1153
Hadar Hen Ziona8edc3b2012-09-05 22:50:48 +00001154extern const u16 __sw_id_hw[];
1155
Hadar Hen Zion7fb40f82012-09-05 22:50:49 +00001156static inline int map_hw_to_sw_id(u16 header_id)
1157{
1158
1159 int i;
1160 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
1161 if (header_id == __sw_id_hw[i])
1162 return i;
1163 }
1164 return -EINVAL;
1165}
1166
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001167enum mlx4_net_trans_promisc_mode {
Hadar Hen Zionf9162532013-04-24 13:58:45 +00001168 MLX4_FS_REGULAR = 1,
1169 MLX4_FS_ALL_DEFAULT,
1170 MLX4_FS_MC_DEFAULT,
Marina Varshaver0e451e82016-02-18 18:31:06 +02001171 MLX4_FS_MIRROR_RX_PORT,
1172 MLX4_FS_MIRROR_SX_PORT,
Hadar Hen Zionf9162532013-04-24 13:58:45 +00001173 MLX4_FS_UC_SNIFFER,
1174 MLX4_FS_MC_SNIFFER,
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +00001175 MLX4_FS_MODE_NUM, /* should be last */
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001176};
1177
1178struct mlx4_spec_eth {
Joe Perches574e2af2013-08-01 16:17:48 -07001179 u8 dst_mac[ETH_ALEN];
1180 u8 dst_mac_msk[ETH_ALEN];
1181 u8 src_mac[ETH_ALEN];
1182 u8 src_mac_msk[ETH_ALEN];
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001183 u8 ether_type_enable;
1184 __be16 ether_type;
1185 __be16 vlan_id_msk;
1186 __be16 vlan_id;
1187};
1188
1189struct mlx4_spec_tcp_udp {
1190 __be16 dst_port;
1191 __be16 dst_port_msk;
1192 __be16 src_port;
1193 __be16 src_port_msk;
1194};
1195
1196struct mlx4_spec_ipv4 {
1197 __be32 dst_ip;
1198 __be32 dst_ip_msk;
1199 __be32 src_ip;
1200 __be32 src_ip_msk;
1201};
1202
1203struct mlx4_spec_ib {
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001204 __be32 l3_qpn;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001205 __be32 qpn_msk;
1206 u8 dst_gid[16];
1207 u8 dst_gid_msk[16];
1208};
1209
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001210struct mlx4_spec_vxlan {
1211 __be32 vni;
1212 __be32 vni_mask;
1213
1214};
1215
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001216struct mlx4_spec_list {
1217 struct list_head list;
1218 enum mlx4_net_trans_rule_id id;
1219 union {
1220 struct mlx4_spec_eth eth;
1221 struct mlx4_spec_ib ib;
1222 struct mlx4_spec_ipv4 ipv4;
1223 struct mlx4_spec_tcp_udp tcp_udp;
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001224 struct mlx4_spec_vxlan vxlan;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001225 };
1226};
1227
1228enum mlx4_net_trans_hw_rule_queue {
1229 MLX4_NET_TRANS_Q_FIFO,
1230 MLX4_NET_TRANS_Q_LIFO,
1231};
1232
1233struct mlx4_net_trans_rule {
1234 struct list_head list;
1235 enum mlx4_net_trans_hw_rule_queue queue_mode;
1236 bool exclusive;
1237 bool allow_loopback;
1238 enum mlx4_net_trans_promisc_mode promisc_mode;
1239 u8 port;
1240 u16 priority;
1241 u32 qpn;
1242};
1243
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001244struct mlx4_net_trans_rule_hw_ctrl {
Hadar Hen Zionbcf37292013-04-24 13:58:47 +00001245 __be16 prio;
1246 u8 type;
1247 u8 flags;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001248 u8 rsvd1;
1249 u8 funcid;
1250 u8 vep;
1251 u8 port;
1252 __be32 qpn;
1253 __be32 rsvd2;
1254};
1255
1256struct mlx4_net_trans_rule_hw_ib {
1257 u8 size;
1258 u8 rsvd1;
1259 __be16 id;
1260 u32 rsvd2;
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001261 __be32 l3_qpn;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001262 __be32 qpn_mask;
1263 u8 dst_gid[16];
1264 u8 dst_gid_msk[16];
1265} __packed;
1266
1267struct mlx4_net_trans_rule_hw_eth {
1268 u8 size;
1269 u8 rsvd;
1270 __be16 id;
1271 u8 rsvd1[6];
1272 u8 dst_mac[6];
1273 u16 rsvd2;
1274 u8 dst_mac_msk[6];
1275 u16 rsvd3;
1276 u8 src_mac[6];
1277 u16 rsvd4;
1278 u8 src_mac_msk[6];
1279 u8 rsvd5;
1280 u8 ether_type_enable;
1281 __be16 ether_type;
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001282 __be16 vlan_tag_msk;
1283 __be16 vlan_tag;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001284} __packed;
1285
1286struct mlx4_net_trans_rule_hw_tcp_udp {
1287 u8 size;
1288 u8 rsvd;
1289 __be16 id;
1290 __be16 rsvd1[3];
1291 __be16 dst_port;
1292 __be16 rsvd2;
1293 __be16 dst_port_msk;
1294 __be16 rsvd3;
1295 __be16 src_port;
1296 __be16 rsvd4;
1297 __be16 src_port_msk;
1298} __packed;
1299
1300struct mlx4_net_trans_rule_hw_ipv4 {
1301 u8 size;
1302 u8 rsvd;
1303 __be16 id;
1304 __be32 rsvd1;
1305 __be32 dst_ip;
1306 __be32 dst_ip_msk;
1307 __be32 src_ip;
1308 __be32 src_ip_msk;
1309} __packed;
1310
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001311struct mlx4_net_trans_rule_hw_vxlan {
1312 u8 size;
1313 u8 rsvd;
1314 __be16 id;
1315 __be32 rsvd1;
1316 __be32 vni;
1317 __be32 vni_mask;
1318} __packed;
1319
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001320struct _rule_hw {
1321 union {
1322 struct {
1323 u8 size;
1324 u8 rsvd;
1325 __be16 id;
1326 };
1327 struct mlx4_net_trans_rule_hw_eth eth;
1328 struct mlx4_net_trans_rule_hw_ib ib;
1329 struct mlx4_net_trans_rule_hw_ipv4 ipv4;
1330 struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001331 struct mlx4_net_trans_rule_hw_vxlan vxlan;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001332 };
1333};
1334
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001335enum {
1336 VXLAN_STEER_BY_OUTER_MAC = 1 << 0,
1337 VXLAN_STEER_BY_OUTER_VLAN = 1 << 1,
1338 VXLAN_STEER_BY_VSID_VNI = 1 << 2,
1339 VXLAN_STEER_BY_INNER_MAC = 1 << 3,
1340 VXLAN_STEER_BY_INNER_VLAN = 1 << 4,
1341};
1342
1343
Hadar Hen Zion592e49d2012-07-05 04:03:48 +00001344int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
1345 enum mlx4_net_trans_promisc_mode mode);
1346int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
1347 enum mlx4_net_trans_promisc_mode mode);
Yevgeny Petrilin16792002011-03-22 22:38:31 +00001348int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1349int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1350int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1351int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1352int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Roland Dreier225c7b12007-05-08 18:00:38 -07001353
Eugenia Emantayevffe455a2011-12-13 04:16:21 +00001354int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1355void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
Yan Burman16a10ff2013-02-07 02:25:22 +00001356int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
1357int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
Yevgeny Petrilin9a9a2322012-03-06 04:04:47 +00001358int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
1359 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
1360int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
1361 u8 promisc);
Ido Shamay51af33c2015-04-02 16:31:20 +03001362int mlx4_SET_PORT_BEACON(struct mlx4_dev *dev, u8 port, u16 time);
Muhammad Mahajna78500b82015-04-02 16:31:22 +03001363int mlx4_SET_PORT_fcs_check(struct mlx4_dev *dev, u8 port,
1364 u8 ignore_fcs_value);
Or Gerlitz1b136de2014-03-27 14:02:04 +02001365int mlx4_SET_PORT_VXLAN(struct mlx4_dev *dev, u8 port, u8 steering, int enable);
Hadar Hen Zion77fc29c2015-07-27 14:46:31 +03001366int set_phv_bit(struct mlx4_dev *dev, u8 port, int new_val);
1367int get_phv_bit(struct mlx4_dev *dev, u8 port, int *phv);
Matan Barakdd5f03b2013-12-12 18:03:11 +02001368int mlx4_find_cached_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *idx);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001369int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001370int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
Jack Morgenstein2009d002013-11-03 10:03:19 +02001371void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001372
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001373int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
1374 int npages, u64 iova, u32 *lkey, u32 *rkey);
1375int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
1376 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
1377int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1378void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1379 u32 *lkey, u32 *rkey);
1380int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1381int mlx4_SYNC_TPT(struct mlx4_dev *dev);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +00001382int mlx4_test_interrupts(struct mlx4_dev *dev);
Matan Barakc66fa192015-05-31 09:30:16 +03001383u32 mlx4_get_eqs_per_port(struct mlx4_dev *dev, u8 port);
1384bool mlx4_is_eq_vector_valid(struct mlx4_dev *dev, u8 port, int vector);
1385struct cpu_rmap *mlx4_get_cpu_rmap(struct mlx4_dev *dev, int port);
1386int mlx4_assign_eq(struct mlx4_dev *dev, u8 port, int *vector);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001387void mlx4_release_eq(struct mlx4_dev *dev, int vec);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001388
Matan Barakc66fa192015-05-31 09:30:16 +03001389int mlx4_is_eq_shared(struct mlx4_dev *dev, int vector);
Amir Vadai35f6f452014-06-29 11:54:55 +03001390int mlx4_eq_get_irq(struct mlx4_dev *dev, int vec);
1391
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +02001392int mlx4_get_phys_port_id(struct mlx4_dev *dev);
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00001393int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1394int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1395
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001396int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1397void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03001398int mlx4_get_default_counter_index(struct mlx4_dev *dev, int port);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001399
Yishai Hadas773af942015-03-03 10:54:48 +02001400void mlx4_set_admin_guid(struct mlx4_dev *dev, __be64 guid, int entry,
1401 int port);
1402__be64 mlx4_get_admin_guid(struct mlx4_dev *dev, int entry, int port);
Yishai Hadasfb517a42015-03-03 11:23:32 +02001403void mlx4_set_random_admin_guid(struct mlx4_dev *dev, int entry, int port);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001404int mlx4_flow_attach(struct mlx4_dev *dev,
1405 struct mlx4_net_trans_rule *rule, u64 *reg_id);
1406int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +00001407int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
1408 enum mlx4_net_trans_promisc_mode flow_type);
1409int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
1410 enum mlx4_net_trans_rule_id id);
1411int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001412
Or Gerlitzb95089d2014-08-27 16:47:48 +03001413int mlx4_tunnel_steer_add(struct mlx4_dev *dev, unsigned char *addr,
1414 int port, int qpn, u16 prio, u64 *reg_id);
1415
Jack Morgenstein54679e12012-08-03 08:40:43 +00001416void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1417 int i, int val);
1418
Jack Morgenstein396f2fe2012-06-19 11:21:42 +03001419int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1420
Jack Morgenstein993c4012012-08-03 08:40:48 +00001421int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1422int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1423int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1424int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1425int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1426enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1427int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1428
Jack Morgensteinafa8fd12012-08-03 08:40:56 +00001429void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1430__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
Jack Morgenstein9cd59352014-03-12 12:00:38 +02001431
1432int mlx4_get_slave_from_roce_gid(struct mlx4_dev *dev, int port, u8 *gid,
1433 int *slave_id);
1434int mlx4_get_roce_gid_from_slave(struct mlx4_dev *dev, int port, int slave_id,
1435 u8 *gid);
Jack Morgenstein993c4012012-08-03 08:40:48 +00001436
Matan Barak4de65802013-11-07 15:25:14 +02001437int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
1438 u32 max_range_qpn);
1439
Amir Vadaiec693d42013-04-23 06:06:49 +00001440cycle_t mlx4_read_clock(struct mlx4_dev *dev);
1441
Matan Barakf74462a2014-03-19 18:11:51 +02001442struct mlx4_active_ports {
1443 DECLARE_BITMAP(ports, MLX4_MAX_PORTS);
1444};
1445/* Returns a bitmap of the physical ports which are assigned to slave */
1446struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave);
1447
1448/* Returns the physical port that represents the virtual port of the slave, */
1449/* or a value < 0 in case of an error. If a slave has 2 ports, the identity */
1450/* mapping is returned. */
1451int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port);
1452
1453struct mlx4_slaves_pport {
1454 DECLARE_BITMAP(slaves, MLX4_MFUNC_MAX);
1455};
1456/* Returns a bitmap of all slaves that are assigned to port. */
1457struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev,
1458 int port);
1459
1460/* Returns a bitmap of all slaves that are assigned exactly to all the */
1461/* the ports that are set in crit_ports. */
1462struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv(
1463 struct mlx4_dev *dev,
1464 const struct mlx4_active_ports *crit_ports);
1465
1466/* Returns the slave's virtual port that represents the physical port. */
1467int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port);
1468
Matan Barak449fc482014-03-19 18:11:52 +02001469int mlx4_get_base_gid_ix(struct mlx4_dev *dev, int slave, int port);
Or Gerlitzd18f1412014-03-27 14:02:03 +02001470
1471int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port);
Moni Shoua59e14e32015-02-03 16:48:32 +02001472int mlx4_disable_rx_port_check(struct mlx4_dev *dev, bool dis);
Moni Shouafca83002016-01-14 17:50:36 +02001473int mlx4_config_roce_v2_port(struct mlx4_dev *dev, u16 udp_port);
Moni Shoua59e14e32015-02-03 16:48:32 +02001474int mlx4_virt2phy_port_map(struct mlx4_dev *dev, u32 port1, u32 port2);
Jack Morgenstein97982f52014-05-29 16:31:02 +03001475int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port);
Jack Morgenstein65fed8a2014-05-29 16:31:04 +03001476int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port);
1477int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port,
1478 int enable);
Matan Barake6306642014-07-31 11:01:29 +03001479int mlx4_mr_hw_get_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1480 struct mlx4_mpt_entry ***mpt_entry);
1481int mlx4_mr_hw_write_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1482 struct mlx4_mpt_entry **mpt_entry);
1483int mlx4_mr_hw_change_pd(struct mlx4_dev *dev, struct mlx4_mpt_entry *mpt_entry,
1484 u32 pdn);
1485int mlx4_mr_hw_change_access(struct mlx4_dev *dev,
1486 struct mlx4_mpt_entry *mpt_entry,
1487 u32 access);
1488void mlx4_mr_hw_put_mpt(struct mlx4_dev *dev,
1489 struct mlx4_mpt_entry **mpt_entry);
1490void mlx4_mr_rereg_mem_cleanup(struct mlx4_dev *dev, struct mlx4_mr *mr);
1491int mlx4_mr_rereg_mem_write(struct mlx4_dev *dev, struct mlx4_mr *mr,
1492 u64 iova, u64 size, int npages,
1493 int page_shift, struct mlx4_mpt_entry *mpt_entry);
Amir Vadai2599d852014-07-22 15:44:11 +03001494
Saeed Mahameed32a173c2014-10-27 11:37:35 +02001495int mlx4_get_module_info(struct mlx4_dev *dev, u8 port,
1496 u16 offset, u16 size, u8 *data);
1497
Amir Vadai2599d852014-07-22 15:44:11 +03001498/* Returns true if running in low memory profile (kdump kernel) */
1499static inline bool mlx4_low_memory_profile(void)
1500{
Amir Vadai48ea5262014-08-25 16:06:53 +03001501 return is_kdump_kernel();
Amir Vadai2599d852014-07-22 15:44:11 +03001502}
1503
Saeed Mahameedadbc7ac2014-10-27 11:37:37 +02001504/* ACCESS REG commands */
1505enum mlx4_access_reg_method {
1506 MLX4_ACCESS_REG_QUERY = 0x1,
1507 MLX4_ACCESS_REG_WRITE = 0x2,
1508};
1509
1510/* ACCESS PTYS Reg command */
1511enum mlx4_ptys_proto {
1512 MLX4_PTYS_IB = 1<<0,
1513 MLX4_PTYS_EN = 1<<2,
1514};
1515
1516struct mlx4_ptys_reg {
1517 u8 resrvd1;
1518 u8 local_port;
1519 u8 resrvd2;
1520 u8 proto_mask;
1521 __be32 resrvd3[2];
1522 __be32 eth_proto_cap;
1523 __be16 ib_width_cap;
1524 __be16 ib_speed_cap;
1525 __be32 resrvd4;
1526 __be32 eth_proto_admin;
1527 __be16 ib_width_admin;
1528 __be16 ib_speed_admin;
1529 __be32 resrvd5;
1530 __be32 eth_proto_oper;
1531 __be16 ib_width_oper;
1532 __be16 ib_speed_oper;
1533 __be32 resrvd6;
1534 __be32 eth_proto_lp_adv;
1535} __packed;
1536
1537int mlx4_ACCESS_PTYS_REG(struct mlx4_dev *dev,
1538 enum mlx4_access_reg_method method,
1539 struct mlx4_ptys_reg *ptys_reg);
1540
Matan Barak52033cf2015-06-11 16:35:26 +03001541int mlx4_get_internal_clock_params(struct mlx4_dev *dev,
1542 struct mlx4_clock_params *params);
1543
Huy Nguyen85743f12016-02-17 17:24:26 +02001544static inline int mlx4_to_hw_uar_index(struct mlx4_dev *dev, int index)
1545{
1546 return (index << (PAGE_SHIFT - dev->uar_page_shift));
1547}
1548
1549static inline int mlx4_get_num_reserved_uar(struct mlx4_dev *dev)
1550{
1551 /* The first 128 UARs are used for EQ doorbells */
1552 return (128 >> (PAGE_SHIFT - dev->uar_page_shift));
1553}
Roland Dreier225c7b12007-05-08 18:00:38 -07001554#endif /* MLX4_DEVICE_H */