blob: ee688b0a13c309ab90b00d6ef4fd650c51dc1705 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Russell King4baa9922008-08-02 10:55:55 +01002 * arch/arm/include/asm/ptrace.h
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1996-2003 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10#ifndef __ASM_ARM_PTRACE_H
11#define __ASM_ARM_PTRACE_H
12
David Howellscb8db5d2012-10-12 13:05:52 +010013#include <uapi/asm/ptrace.h>
Paul Brook68b7f7152009-07-24 12:34:58 +010014
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#ifndef __ASSEMBLY__
Jamie Iles092a4e92010-01-06 10:50:08 +010016struct pt_regs {
17 unsigned long uregs[18];
18};
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#define user_mode(regs) \
21 (((regs)->ARM_cpsr & 0xf) == 0)
22
23#ifdef CONFIG_ARM_THUMB
24#define thumb_mode(regs) \
25 (((regs)->ARM_cpsr & PSR_T_BIT))
26#else
27#define thumb_mode(regs) (0)
28#endif
29
George G. Davis909d6c62007-06-26 01:38:27 +010030#define isa_mode(regs) \
31 ((((regs)->ARM_cpsr & PSR_J_BIT) >> 23) | \
32 (((regs)->ARM_cpsr & PSR_T_BIT) >> 5))
33
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#define processor_mode(regs) \
35 ((regs)->ARM_cpsr & MODE_MASK)
36
37#define interrupts_enabled(regs) \
38 (!((regs)->ARM_cpsr & PSR_I_BIT))
39
40#define fast_interrupts_enabled(regs) \
41 (!((regs)->ARM_cpsr & PSR_F_BIT))
42
Linus Torvalds1da177e2005-04-16 15:20:36 -070043/* Are the current registers suitable for user mode?
44 * (used to maintain security in signal handlers)
45 */
46static inline int valid_user_regs(struct pt_regs *regs)
47{
Catalin Marinas55bdd692010-05-21 18:06:41 +010048#ifndef CONFIG_CPU_V7M
Russell King41e2e8f2010-08-13 23:33:46 +010049 unsigned long mode = regs->ARM_cpsr & MODE_MASK;
50
51 /*
52 * Always clear the F (FIQ) and A (delayed abort) bits
53 */
54 regs->ARM_cpsr &= ~(PSR_F_BIT | PSR_A_BIT);
55
56 if ((regs->ARM_cpsr & PSR_I_BIT) == 0) {
57 if (mode == USR_MODE)
58 return 1;
59 if (elf_hwcap & HWCAP_26BIT && mode == USR26_MODE)
60 return 1;
Catalin Marinasd1cbbd62007-07-11 11:29:39 +010061 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
63 /*
64 * Force CPSR to something logical...
65 */
Russell King41e2e8f2010-08-13 23:33:46 +010066 regs->ARM_cpsr &= PSR_f | PSR_s | PSR_x | PSR_T_BIT | MODE32_BIT;
Catalin Marinasd1cbbd62007-07-11 11:29:39 +010067 if (!(elf_hwcap & HWCAP_26BIT))
68 regs->ARM_cpsr |= USR_MODE;
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
70 return 0;
Catalin Marinas55bdd692010-05-21 18:06:41 +010071#else /* ifndef CONFIG_CPU_V7M */
72 return 1;
73#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070074}
75
Nathaniel Husted29ef73b2012-01-03 14:23:09 -050076static inline long regs_return_value(struct pt_regs *regs)
77{
78 return regs->ARM_r0;
79}
80
Russell King1de765c2008-09-06 10:14:24 +010081#define instruction_pointer(regs) (regs)->ARM_pc
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
David A. Longc7edc9e2014-03-07 11:23:04 -050083static inline void instruction_pointer_set(struct pt_regs *regs,
84 unsigned long val)
85{
86 instruction_pointer(regs) = val;
87}
88
Linus Torvalds1da177e2005-04-16 15:20:36 -070089#ifdef CONFIG_SMP
90extern unsigned long profile_pc(struct pt_regs *regs);
91#else
92#define profile_pc(regs) instruction_pointer(regs)
93#endif
94
Russell King652a12e2005-04-17 15:50:36 +010095#define predicate(x) ((x) & 0xf0000000)
Linus Torvalds1da177e2005-04-16 15:20:36 -070096#define PREDICATE_ALWAYS 0xe0000000
Adrian Bunkf22ab812008-07-25 01:47:34 -070097
Will Deacone513f8b2010-06-25 12:24:53 +010098/*
Jon Medhurst592201a2011-03-26 19:19:07 +000099 * True if instr is a 32-bit thumb instruction. This works if instr
100 * is the first or only half-word of a thumb instruction. It also works
101 * when instr holds all 32-bits of a wide thumb instruction if stored
102 * in the form (first_half<<16)|(second_half)
103 */
104#define is_wide_instruction(instr) ((unsigned)(instr) >= 0xe800)
105
106/*
Will Deacone513f8b2010-06-25 12:24:53 +0100107 * kprobe-based event tracer support
108 */
109#include <linux/stddef.h>
110#include <linux/types.h>
111#define MAX_REG_OFFSET (offsetof(struct pt_regs, ARM_ORIG_r0))
112
113extern int regs_query_register_offset(const char *name);
114extern const char *regs_query_register_name(unsigned int offset);
115extern bool regs_within_kernel_stack(struct pt_regs *regs, unsigned long addr);
116extern unsigned long regs_get_kernel_stack_nth(struct pt_regs *regs,
117 unsigned int n);
118
119/**
120 * regs_get_register() - get register value from its offset
121 * @regs: pt_regs from which register value is gotten
122 * @offset: offset number of the register.
123 *
124 * regs_get_register returns the value of a register whose offset from @regs.
125 * The @offset is the offset of the register in struct pt_regs.
126 * If @offset is bigger than MAX_REG_OFFSET, this returns 0.
127 */
128static inline unsigned long regs_get_register(struct pt_regs *regs,
129 unsigned int offset)
130{
131 if (unlikely(offset > MAX_REG_OFFSET))
132 return 0;
133 return *(unsigned long *)((unsigned long)regs + offset);
134}
135
136/* Valid only for Kernel mode traps. */
137static inline unsigned long kernel_stack_pointer(struct pt_regs *regs)
138{
139 return regs->ARM_sp;
140}
141
Wade Farnsworth0693bf62012-04-04 16:19:47 +0100142static inline unsigned long user_stack_pointer(struct pt_regs *regs)
143{
144 return regs->ARM_sp;
145}
146
Al Virobfd170d2012-08-02 11:49:43 +0400147#define current_pt_regs(void) ({ \
148 register unsigned long sp asm ("sp"); \
149 (struct pt_regs *)((sp | (THREAD_SIZE - 1)) - 7) - 1; \
150})
151
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152#endif /* __ASSEMBLY__ */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153#endif