blob: 5ad2e792632854bfa3303a14b88bd75400a978b8 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Permission is hereby granted, free of charge, to any person obtaining a
3 * copy of this software and associated documentation files (the "Software"),
4 * to deal in the Software without restriction, including without limitation
5 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
6 * and/or sell copies of the Software, and to permit persons to whom the
7 * Software is furnished to do so, subject to the following conditions:
8 *
9 * The above copyright notice and this permission notice shall be included in
10 * all copies or substantial portions of the Software.
11 *
12 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
13 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
14 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
15 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
16 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
17 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
18 * OTHER DEALINGS IN THE SOFTWARE.
19 *
20 * Authors: Rafał Miłecki <zajec5@gmail.com>
21 * Alex Deucher <alexdeucher@gmail.com>
22 */
23#include <drm/drmP.h>
24#include "amdgpu.h"
25#include "amdgpu_drv.h"
26#include "amdgpu_pm.h"
27#include "amdgpu_dpm.h"
28#include "atom.h"
29#include <linux/power_supply.h>
30#include <linux/hwmon.h>
31#include <linux/hwmon-sysfs.h>
32
Rex Zhu1b5708f2015-11-10 18:25:24 -050033#include "amd_powerplay.h"
34
Alex Deucherd38ceaf2015-04-20 16:55:21 -040035static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev);
36
37void amdgpu_pm_acpi_event_handler(struct amdgpu_device *adev)
38{
Jammy Zhoue61710c2015-11-10 18:31:08 -050039 if (adev->pp_enabled)
Rex Zhu1b5708f2015-11-10 18:25:24 -050040 /* TODO */
41 return;
42
Alex Deucherd38ceaf2015-04-20 16:55:21 -040043 if (adev->pm.dpm_enabled) {
44 mutex_lock(&adev->pm.mutex);
45 if (power_supply_is_system_supplied() > 0)
46 adev->pm.dpm.ac_power = true;
47 else
48 adev->pm.dpm.ac_power = false;
49 if (adev->pm.funcs->enable_bapm)
50 amdgpu_dpm_enable_bapm(adev, adev->pm.dpm.ac_power);
51 mutex_unlock(&adev->pm.mutex);
52 }
53}
54
55static ssize_t amdgpu_get_dpm_state(struct device *dev,
56 struct device_attribute *attr,
57 char *buf)
58{
59 struct drm_device *ddev = dev_get_drvdata(dev);
60 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhu1b5708f2015-11-10 18:25:24 -050061 enum amd_pm_state_type pm;
62
Jammy Zhoue61710c2015-11-10 18:31:08 -050063 if (adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -050064 pm = amdgpu_dpm_get_current_power_state(adev);
65 } else
66 pm = adev->pm.dpm.user_state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040067
68 return snprintf(buf, PAGE_SIZE, "%s\n",
69 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
70 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
71}
72
73static ssize_t amdgpu_set_dpm_state(struct device *dev,
74 struct device_attribute *attr,
75 const char *buf,
76 size_t count)
77{
78 struct drm_device *ddev = dev_get_drvdata(dev);
79 struct amdgpu_device *adev = ddev->dev_private;
Rex Zhu1b5708f2015-11-10 18:25:24 -050080 enum amd_pm_state_type state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040081
Alex Deucherd38ceaf2015-04-20 16:55:21 -040082 if (strncmp("battery", buf, strlen("battery")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -050083 state = POWER_STATE_TYPE_BATTERY;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040084 else if (strncmp("balanced", buf, strlen("balanced")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -050085 state = POWER_STATE_TYPE_BALANCED;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040086 else if (strncmp("performance", buf, strlen("performance")) == 0)
Rex Zhu1b5708f2015-11-10 18:25:24 -050087 state = POWER_STATE_TYPE_PERFORMANCE;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040088 else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -040089 count = -EINVAL;
90 goto fail;
91 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -040092
Jammy Zhoue61710c2015-11-10 18:31:08 -050093 if (adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -050094 amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_ENABLE_USER_STATE, &state, NULL);
95 } else {
96 mutex_lock(&adev->pm.mutex);
97 adev->pm.dpm.user_state = state;
98 mutex_unlock(&adev->pm.mutex);
99
100 /* Can't set dpm state when the card is off */
101 if (!(adev->flags & AMD_IS_PX) ||
102 (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
103 amdgpu_pm_compute_clocks(adev);
104 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400105fail:
106 return count;
107}
108
109static ssize_t amdgpu_get_dpm_forced_performance_level(struct device *dev,
Rex Zhu1b5708f2015-11-10 18:25:24 -0500110 struct device_attribute *attr,
111 char *buf)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400112{
113 struct drm_device *ddev = dev_get_drvdata(dev);
114 struct amdgpu_device *adev = ddev->dev_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400115
Alex Deucher0c67df42016-02-19 15:30:15 -0500116 if ((adev->flags & AMD_IS_PX) &&
117 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
118 return snprintf(buf, PAGE_SIZE, "off\n");
119
Jammy Zhoue61710c2015-11-10 18:31:08 -0500120 if (adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -0500121 enum amd_dpm_forced_level level;
122
123 level = amdgpu_dpm_get_performance_level(adev);
124 return snprintf(buf, PAGE_SIZE, "%s\n",
125 (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
Eric Huangf3898ea2015-12-11 16:24:34 -0500126 (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
127 (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
128 (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" : "unknown");
Rex Zhu1b5708f2015-11-10 18:25:24 -0500129 } else {
130 enum amdgpu_dpm_forced_level level;
131
132 level = adev->pm.dpm.forced_level;
133 return snprintf(buf, PAGE_SIZE, "%s\n",
134 (level == AMDGPU_DPM_FORCED_LEVEL_AUTO) ? "auto" :
135 (level == AMDGPU_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
136 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137}
138
139static ssize_t amdgpu_set_dpm_forced_performance_level(struct device *dev,
140 struct device_attribute *attr,
141 const char *buf,
142 size_t count)
143{
144 struct drm_device *ddev = dev_get_drvdata(dev);
145 struct amdgpu_device *adev = ddev->dev_private;
146 enum amdgpu_dpm_forced_level level;
147 int ret = 0;
148
Alex Deucher0c67df42016-02-19 15:30:15 -0500149 /* Can't force performance level when the card is off */
150 if ((adev->flags & AMD_IS_PX) &&
151 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
152 return -EINVAL;
153
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400154 if (strncmp("low", buf, strlen("low")) == 0) {
155 level = AMDGPU_DPM_FORCED_LEVEL_LOW;
156 } else if (strncmp("high", buf, strlen("high")) == 0) {
157 level = AMDGPU_DPM_FORCED_LEVEL_HIGH;
158 } else if (strncmp("auto", buf, strlen("auto")) == 0) {
159 level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
Eric Huangf3898ea2015-12-11 16:24:34 -0500160 } else if (strncmp("manual", buf, strlen("manual")) == 0) {
161 level = AMDGPU_DPM_FORCED_LEVEL_MANUAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400162 } else {
163 count = -EINVAL;
164 goto fail;
165 }
Rex Zhu1b5708f2015-11-10 18:25:24 -0500166
Jammy Zhoue61710c2015-11-10 18:31:08 -0500167 if (adev->pp_enabled)
Rex Zhu1b5708f2015-11-10 18:25:24 -0500168 amdgpu_dpm_force_performance_level(adev, level);
169 else {
170 mutex_lock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400171 if (adev->pm.dpm.thermal_active) {
172 count = -EINVAL;
Alex Deucher10f950f2016-02-19 15:18:45 -0500173 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400174 goto fail;
175 }
176 ret = amdgpu_dpm_force_performance_level(adev, level);
177 if (ret)
178 count = -EINVAL;
Rex Zhu1b5708f2015-11-10 18:25:24 -0500179 else
180 adev->pm.dpm.forced_level = level;
181 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400182 }
183fail:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400184 return count;
185}
186
Eric Huangf3898ea2015-12-11 16:24:34 -0500187static ssize_t amdgpu_get_pp_num_states(struct device *dev,
188 struct device_attribute *attr,
189 char *buf)
190{
191 struct drm_device *ddev = dev_get_drvdata(dev);
192 struct amdgpu_device *adev = ddev->dev_private;
193 struct pp_states_info data;
194 int i, buf_len;
195
196 if (adev->pp_enabled)
197 amdgpu_dpm_get_pp_num_states(adev, &data);
198
199 buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
200 for (i = 0; i < data.nums; i++)
201 buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
202 (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
203 (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
204 (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
205 (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
206
207 return buf_len;
208}
209
210static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
211 struct device_attribute *attr,
212 char *buf)
213{
214 struct drm_device *ddev = dev_get_drvdata(dev);
215 struct amdgpu_device *adev = ddev->dev_private;
216 struct pp_states_info data;
217 enum amd_pm_state_type pm = 0;
218 int i = 0;
219
220 if (adev->pp_enabled) {
221
222 pm = amdgpu_dpm_get_current_power_state(adev);
223 amdgpu_dpm_get_pp_num_states(adev, &data);
224
225 for (i = 0; i < data.nums; i++) {
226 if (pm == data.states[i])
227 break;
228 }
229
230 if (i == data.nums)
231 i = -EINVAL;
232 }
233
234 return snprintf(buf, PAGE_SIZE, "%d\n", i);
235}
236
237static ssize_t amdgpu_get_pp_force_state(struct device *dev,
238 struct device_attribute *attr,
239 char *buf)
240{
241 struct drm_device *ddev = dev_get_drvdata(dev);
242 struct amdgpu_device *adev = ddev->dev_private;
243 struct pp_states_info data;
244 enum amd_pm_state_type pm = 0;
245 int i;
246
247 if (adev->pp_force_state_enabled && adev->pp_enabled) {
248 pm = amdgpu_dpm_get_current_power_state(adev);
249 amdgpu_dpm_get_pp_num_states(adev, &data);
250
251 for (i = 0; i < data.nums; i++) {
252 if (pm == data.states[i])
253 break;
254 }
255
256 if (i == data.nums)
257 i = -EINVAL;
258
259 return snprintf(buf, PAGE_SIZE, "%d\n", i);
260
261 } else
262 return snprintf(buf, PAGE_SIZE, "\n");
263}
264
265static ssize_t amdgpu_set_pp_force_state(struct device *dev,
266 struct device_attribute *attr,
267 const char *buf,
268 size_t count)
269{
270 struct drm_device *ddev = dev_get_drvdata(dev);
271 struct amdgpu_device *adev = ddev->dev_private;
272 enum amd_pm_state_type state = 0;
Dan Carpenter041bf022016-06-16 11:30:23 +0300273 unsigned long idx;
Eric Huangf3898ea2015-12-11 16:24:34 -0500274 int ret;
275
276 if (strlen(buf) == 1)
277 adev->pp_force_state_enabled = false;
Dan Carpenter041bf022016-06-16 11:30:23 +0300278 else if (adev->pp_enabled) {
279 struct pp_states_info data;
Eric Huangf3898ea2015-12-11 16:24:34 -0500280
Dan Carpenter041bf022016-06-16 11:30:23 +0300281 ret = kstrtoul(buf, 0, &idx);
282 if (ret || idx >= ARRAY_SIZE(data.states)) {
Eric Huangf3898ea2015-12-11 16:24:34 -0500283 count = -EINVAL;
284 goto fail;
285 }
286
Dan Carpenter041bf022016-06-16 11:30:23 +0300287 amdgpu_dpm_get_pp_num_states(adev, &data);
288 state = data.states[idx];
289 /* only set user selected power states */
290 if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
291 state != POWER_STATE_TYPE_DEFAULT) {
292 amdgpu_dpm_dispatch_task(adev,
293 AMD_PP_EVENT_ENABLE_USER_STATE, &state, NULL);
294 adev->pp_force_state_enabled = true;
Eric Huangf3898ea2015-12-11 16:24:34 -0500295 }
296 }
297fail:
298 return count;
299}
300
301static ssize_t amdgpu_get_pp_table(struct device *dev,
302 struct device_attribute *attr,
303 char *buf)
304{
305 struct drm_device *ddev = dev_get_drvdata(dev);
306 struct amdgpu_device *adev = ddev->dev_private;
307 char *table = NULL;
308 int size, i;
309
310 if (adev->pp_enabled)
311 size = amdgpu_dpm_get_pp_table(adev, &table);
312 else
313 return 0;
314
315 if (size >= PAGE_SIZE)
316 size = PAGE_SIZE - 1;
317
318 for (i = 0; i < size; i++) {
319 sprintf(buf + i, "%02x", table[i]);
320 }
321 sprintf(buf + i, "\n");
322
323 return size;
324}
325
326static ssize_t amdgpu_set_pp_table(struct device *dev,
327 struct device_attribute *attr,
328 const char *buf,
329 size_t count)
330{
331 struct drm_device *ddev = dev_get_drvdata(dev);
332 struct amdgpu_device *adev = ddev->dev_private;
333
334 if (adev->pp_enabled)
335 amdgpu_dpm_set_pp_table(adev, buf, count);
336
337 return count;
338}
339
340static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
341 struct device_attribute *attr,
342 char *buf)
343{
344 struct drm_device *ddev = dev_get_drvdata(dev);
345 struct amdgpu_device *adev = ddev->dev_private;
346 ssize_t size = 0;
347
348 if (adev->pp_enabled)
349 size = amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf);
Eric Huangc85e2992016-05-19 15:41:25 -0400350 else if (adev->pm.funcs->print_clock_levels)
351 size = adev->pm.funcs->print_clock_levels(adev, PP_SCLK, buf);
Eric Huangf3898ea2015-12-11 16:24:34 -0500352
353 return size;
354}
355
356static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
357 struct device_attribute *attr,
358 const char *buf,
359 size_t count)
360{
361 struct drm_device *ddev = dev_get_drvdata(dev);
362 struct amdgpu_device *adev = ddev->dev_private;
363 int ret;
364 long level;
Eric Huang56327082016-04-12 14:57:23 -0400365 uint32_t i, mask = 0;
366 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500367
Eric Huang56327082016-04-12 14:57:23 -0400368 for (i = 0; i < strlen(buf) - 1; i++) {
369 sub_str[0] = *(buf + i);
370 sub_str[1] = '\0';
371 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500372
Eric Huang56327082016-04-12 14:57:23 -0400373 if (ret) {
374 count = -EINVAL;
375 goto fail;
376 }
377 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500378 }
379
380 if (adev->pp_enabled)
Eric Huang56327082016-04-12 14:57:23 -0400381 amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask);
Eric Huangc85e2992016-05-19 15:41:25 -0400382 else if (adev->pm.funcs->force_clock_level)
383 adev->pm.funcs->force_clock_level(adev, PP_SCLK, mask);
Eric Huangf3898ea2015-12-11 16:24:34 -0500384fail:
385 return count;
386}
387
388static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
389 struct device_attribute *attr,
390 char *buf)
391{
392 struct drm_device *ddev = dev_get_drvdata(dev);
393 struct amdgpu_device *adev = ddev->dev_private;
394 ssize_t size = 0;
395
396 if (adev->pp_enabled)
397 size = amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf);
Eric Huangc85e2992016-05-19 15:41:25 -0400398 else if (adev->pm.funcs->print_clock_levels)
399 size = adev->pm.funcs->print_clock_levels(adev, PP_MCLK, buf);
Eric Huangf3898ea2015-12-11 16:24:34 -0500400
401 return size;
402}
403
404static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
405 struct device_attribute *attr,
406 const char *buf,
407 size_t count)
408{
409 struct drm_device *ddev = dev_get_drvdata(dev);
410 struct amdgpu_device *adev = ddev->dev_private;
411 int ret;
412 long level;
Eric Huang56327082016-04-12 14:57:23 -0400413 uint32_t i, mask = 0;
414 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500415
Eric Huang56327082016-04-12 14:57:23 -0400416 for (i = 0; i < strlen(buf) - 1; i++) {
417 sub_str[0] = *(buf + i);
418 sub_str[1] = '\0';
419 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500420
Eric Huang56327082016-04-12 14:57:23 -0400421 if (ret) {
422 count = -EINVAL;
423 goto fail;
424 }
425 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500426 }
427
428 if (adev->pp_enabled)
Eric Huang56327082016-04-12 14:57:23 -0400429 amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask);
Eric Huangc85e2992016-05-19 15:41:25 -0400430 else if (adev->pm.funcs->force_clock_level)
431 adev->pm.funcs->force_clock_level(adev, PP_MCLK, mask);
Eric Huangf3898ea2015-12-11 16:24:34 -0500432fail:
433 return count;
434}
435
436static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
437 struct device_attribute *attr,
438 char *buf)
439{
440 struct drm_device *ddev = dev_get_drvdata(dev);
441 struct amdgpu_device *adev = ddev->dev_private;
442 ssize_t size = 0;
443
444 if (adev->pp_enabled)
445 size = amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf);
Eric Huangc85e2992016-05-19 15:41:25 -0400446 else if (adev->pm.funcs->print_clock_levels)
447 size = adev->pm.funcs->print_clock_levels(adev, PP_PCIE, buf);
Eric Huangf3898ea2015-12-11 16:24:34 -0500448
449 return size;
450}
451
452static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
453 struct device_attribute *attr,
454 const char *buf,
455 size_t count)
456{
457 struct drm_device *ddev = dev_get_drvdata(dev);
458 struct amdgpu_device *adev = ddev->dev_private;
459 int ret;
460 long level;
Eric Huang56327082016-04-12 14:57:23 -0400461 uint32_t i, mask = 0;
462 char sub_str[2];
Eric Huangf3898ea2015-12-11 16:24:34 -0500463
Eric Huang56327082016-04-12 14:57:23 -0400464 for (i = 0; i < strlen(buf) - 1; i++) {
465 sub_str[0] = *(buf + i);
466 sub_str[1] = '\0';
467 ret = kstrtol(sub_str, 0, &level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500468
Eric Huang56327082016-04-12 14:57:23 -0400469 if (ret) {
470 count = -EINVAL;
471 goto fail;
472 }
473 mask |= 1 << level;
Eric Huangf3898ea2015-12-11 16:24:34 -0500474 }
475
476 if (adev->pp_enabled)
Eric Huang56327082016-04-12 14:57:23 -0400477 amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask);
Eric Huangc85e2992016-05-19 15:41:25 -0400478 else if (adev->pm.funcs->force_clock_level)
479 adev->pm.funcs->force_clock_level(adev, PP_PCIE, mask);
Eric Huangf3898ea2015-12-11 16:24:34 -0500480fail:
481 return count;
482}
483
Eric Huang428bafa2016-05-12 14:51:21 -0400484static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
485 struct device_attribute *attr,
486 char *buf)
487{
488 struct drm_device *ddev = dev_get_drvdata(dev);
489 struct amdgpu_device *adev = ddev->dev_private;
490 uint32_t value = 0;
491
492 if (adev->pp_enabled)
493 value = amdgpu_dpm_get_sclk_od(adev);
494
495 return snprintf(buf, PAGE_SIZE, "%d\n", value);
496}
497
498static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
499 struct device_attribute *attr,
500 const char *buf,
501 size_t count)
502{
503 struct drm_device *ddev = dev_get_drvdata(dev);
504 struct amdgpu_device *adev = ddev->dev_private;
505 int ret;
506 long int value;
507
508 ret = kstrtol(buf, 0, &value);
509
510 if (ret) {
511 count = -EINVAL;
512 goto fail;
513 }
514
515 if (adev->pp_enabled)
516 amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
517
518 amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_READJUST_POWER_STATE, NULL, NULL);
519
520fail:
521 return count;
522}
523
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400524static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, amdgpu_get_dpm_state, amdgpu_set_dpm_state);
525static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
526 amdgpu_get_dpm_forced_performance_level,
527 amdgpu_set_dpm_forced_performance_level);
Eric Huangf3898ea2015-12-11 16:24:34 -0500528static DEVICE_ATTR(pp_num_states, S_IRUGO, amdgpu_get_pp_num_states, NULL);
529static DEVICE_ATTR(pp_cur_state, S_IRUGO, amdgpu_get_pp_cur_state, NULL);
530static DEVICE_ATTR(pp_force_state, S_IRUGO | S_IWUSR,
531 amdgpu_get_pp_force_state,
532 amdgpu_set_pp_force_state);
533static DEVICE_ATTR(pp_table, S_IRUGO | S_IWUSR,
534 amdgpu_get_pp_table,
535 amdgpu_set_pp_table);
536static DEVICE_ATTR(pp_dpm_sclk, S_IRUGO | S_IWUSR,
537 amdgpu_get_pp_dpm_sclk,
538 amdgpu_set_pp_dpm_sclk);
539static DEVICE_ATTR(pp_dpm_mclk, S_IRUGO | S_IWUSR,
540 amdgpu_get_pp_dpm_mclk,
541 amdgpu_set_pp_dpm_mclk);
542static DEVICE_ATTR(pp_dpm_pcie, S_IRUGO | S_IWUSR,
543 amdgpu_get_pp_dpm_pcie,
544 amdgpu_set_pp_dpm_pcie);
Eric Huang428bafa2016-05-12 14:51:21 -0400545static DEVICE_ATTR(pp_sclk_od, S_IRUGO | S_IWUSR,
546 amdgpu_get_pp_sclk_od,
547 amdgpu_set_pp_sclk_od);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400548
549static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
550 struct device_attribute *attr,
551 char *buf)
552{
553 struct amdgpu_device *adev = dev_get_drvdata(dev);
Alex Deucher0c67df42016-02-19 15:30:15 -0500554 struct drm_device *ddev = adev->ddev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400555 int temp;
556
Alex Deucher0c67df42016-02-19 15:30:15 -0500557 /* Can't get temperature when the card is off */
558 if ((adev->flags & AMD_IS_PX) &&
559 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
560 return -EINVAL;
561
Jammy Zhoue61710c2015-11-10 18:31:08 -0500562 if (!adev->pp_enabled && !adev->pm.funcs->get_temperature)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400563 temp = 0;
Rex Zhu8804b8d2015-11-10 18:29:11 -0500564 else
565 temp = amdgpu_dpm_get_temperature(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400566
567 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
568}
569
570static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
571 struct device_attribute *attr,
572 char *buf)
573{
574 struct amdgpu_device *adev = dev_get_drvdata(dev);
575 int hyst = to_sensor_dev_attr(attr)->index;
576 int temp;
577
578 if (hyst)
579 temp = adev->pm.dpm.thermal.min_temp;
580 else
581 temp = adev->pm.dpm.thermal.max_temp;
582
583 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
584}
585
586static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
587 struct device_attribute *attr,
588 char *buf)
589{
590 struct amdgpu_device *adev = dev_get_drvdata(dev);
591 u32 pwm_mode = 0;
592
Jammy Zhoue61710c2015-11-10 18:31:08 -0500593 if (!adev->pp_enabled && !adev->pm.funcs->get_fan_control_mode)
Rex Zhu8804b8d2015-11-10 18:29:11 -0500594 return -EINVAL;
595
596 pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400597
598 /* never 0 (full-speed), fuse or smc-controlled always */
599 return sprintf(buf, "%i\n", pwm_mode == FDO_PWM_MODE_STATIC ? 1 : 2);
600}
601
602static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
603 struct device_attribute *attr,
604 const char *buf,
605 size_t count)
606{
607 struct amdgpu_device *adev = dev_get_drvdata(dev);
608 int err;
609 int value;
610
Jammy Zhoue61710c2015-11-10 18:31:08 -0500611 if (!adev->pp_enabled && !adev->pm.funcs->set_fan_control_mode)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400612 return -EINVAL;
613
614 err = kstrtoint(buf, 10, &value);
615 if (err)
616 return err;
617
618 switch (value) {
619 case 1: /* manual, percent-based */
620 amdgpu_dpm_set_fan_control_mode(adev, FDO_PWM_MODE_STATIC);
621 break;
622 default: /* disable */
623 amdgpu_dpm_set_fan_control_mode(adev, 0);
624 break;
625 }
626
627 return count;
628}
629
630static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
631 struct device_attribute *attr,
632 char *buf)
633{
634 return sprintf(buf, "%i\n", 0);
635}
636
637static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
638 struct device_attribute *attr,
639 char *buf)
640{
641 return sprintf(buf, "%i\n", 255);
642}
643
644static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
645 struct device_attribute *attr,
646 const char *buf, size_t count)
647{
648 struct amdgpu_device *adev = dev_get_drvdata(dev);
649 int err;
650 u32 value;
651
652 err = kstrtou32(buf, 10, &value);
653 if (err)
654 return err;
655
656 value = (value * 100) / 255;
657
658 err = amdgpu_dpm_set_fan_speed_percent(adev, value);
659 if (err)
660 return err;
661
662 return count;
663}
664
665static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
666 struct device_attribute *attr,
667 char *buf)
668{
669 struct amdgpu_device *adev = dev_get_drvdata(dev);
670 int err;
671 u32 speed;
672
673 err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
674 if (err)
675 return err;
676
677 speed = (speed * 255) / 100;
678
679 return sprintf(buf, "%i\n", speed);
680}
681
682static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, 0);
683static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
684static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
685static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
686static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
687static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
688static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
689
690static struct attribute *hwmon_attributes[] = {
691 &sensor_dev_attr_temp1_input.dev_attr.attr,
692 &sensor_dev_attr_temp1_crit.dev_attr.attr,
693 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
694 &sensor_dev_attr_pwm1.dev_attr.attr,
695 &sensor_dev_attr_pwm1_enable.dev_attr.attr,
696 &sensor_dev_attr_pwm1_min.dev_attr.attr,
697 &sensor_dev_attr_pwm1_max.dev_attr.attr,
698 NULL
699};
700
701static umode_t hwmon_attributes_visible(struct kobject *kobj,
702 struct attribute *attr, int index)
703{
Geliang Tangcc29ec82016-01-13 22:48:42 +0800704 struct device *dev = kobj_to_dev(kobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400705 struct amdgpu_device *adev = dev_get_drvdata(dev);
706 umode_t effective_mode = attr->mode;
707
Rex Zhu1b5708f2015-11-10 18:25:24 -0500708 /* Skip limit attributes if DPM is not enabled */
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400709 if (!adev->pm.dpm_enabled &&
710 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
Alex Deucher27100732015-10-19 15:49:11 -0400711 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
712 attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
713 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
714 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
715 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400716 return 0;
717
Jammy Zhoue61710c2015-11-10 18:31:08 -0500718 if (adev->pp_enabled)
Rex Zhu8804b8d2015-11-10 18:29:11 -0500719 return effective_mode;
720
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400721 /* Skip fan attributes if fan is not present */
722 if (adev->pm.no_fan &&
723 (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
724 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
725 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
726 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
727 return 0;
728
729 /* mask fan attributes if we have no bindings for this asic to expose */
730 if ((!adev->pm.funcs->get_fan_speed_percent &&
731 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
732 (!adev->pm.funcs->get_fan_control_mode &&
733 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
734 effective_mode &= ~S_IRUGO;
735
736 if ((!adev->pm.funcs->set_fan_speed_percent &&
737 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
738 (!adev->pm.funcs->set_fan_control_mode &&
739 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
740 effective_mode &= ~S_IWUSR;
741
742 /* hide max/min values if we can't both query and manage the fan */
743 if ((!adev->pm.funcs->set_fan_speed_percent &&
744 !adev->pm.funcs->get_fan_speed_percent) &&
745 (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
746 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
747 return 0;
748
749 return effective_mode;
750}
751
752static const struct attribute_group hwmon_attrgroup = {
753 .attrs = hwmon_attributes,
754 .is_visible = hwmon_attributes_visible,
755};
756
757static const struct attribute_group *hwmon_groups[] = {
758 &hwmon_attrgroup,
759 NULL
760};
761
762void amdgpu_dpm_thermal_work_handler(struct work_struct *work)
763{
764 struct amdgpu_device *adev =
765 container_of(work, struct amdgpu_device,
766 pm.dpm.thermal.work);
767 /* switch to the thermal state */
Rex Zhu3a2c7882015-08-25 15:57:43 +0800768 enum amd_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400769
770 if (!adev->pm.dpm_enabled)
771 return;
772
773 if (adev->pm.funcs->get_temperature) {
774 int temp = amdgpu_dpm_get_temperature(adev);
775
776 if (temp < adev->pm.dpm.thermal.min_temp)
777 /* switch back the user state */
778 dpm_state = adev->pm.dpm.user_state;
779 } else {
780 if (adev->pm.dpm.thermal.high_to_low)
781 /* switch back the user state */
782 dpm_state = adev->pm.dpm.user_state;
783 }
784 mutex_lock(&adev->pm.mutex);
785 if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
786 adev->pm.dpm.thermal_active = true;
787 else
788 adev->pm.dpm.thermal_active = false;
789 adev->pm.dpm.state = dpm_state;
790 mutex_unlock(&adev->pm.mutex);
791
792 amdgpu_pm_compute_clocks(adev);
793}
794
795static struct amdgpu_ps *amdgpu_dpm_pick_power_state(struct amdgpu_device *adev,
Rex Zhu3a2c7882015-08-25 15:57:43 +0800796 enum amd_pm_state_type dpm_state)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400797{
798 int i;
799 struct amdgpu_ps *ps;
800 u32 ui_class;
801 bool single_display = (adev->pm.dpm.new_active_crtc_count < 2) ?
802 true : false;
803
804 /* check if the vblank period is too short to adjust the mclk */
805 if (single_display && adev->pm.funcs->vblank_too_short) {
806 if (amdgpu_dpm_vblank_too_short(adev))
807 single_display = false;
808 }
809
810 /* certain older asics have a separare 3D performance state,
811 * so try that first if the user selected performance
812 */
813 if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
814 dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
815 /* balanced states don't exist at the moment */
816 if (dpm_state == POWER_STATE_TYPE_BALANCED)
817 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
818
819restart_search:
820 /* Pick the best power state based on current conditions */
821 for (i = 0; i < adev->pm.dpm.num_ps; i++) {
822 ps = &adev->pm.dpm.ps[i];
823 ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
824 switch (dpm_state) {
825 /* user states */
826 case POWER_STATE_TYPE_BATTERY:
827 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
828 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
829 if (single_display)
830 return ps;
831 } else
832 return ps;
833 }
834 break;
835 case POWER_STATE_TYPE_BALANCED:
836 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
837 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
838 if (single_display)
839 return ps;
840 } else
841 return ps;
842 }
843 break;
844 case POWER_STATE_TYPE_PERFORMANCE:
845 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
846 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
847 if (single_display)
848 return ps;
849 } else
850 return ps;
851 }
852 break;
853 /* internal states */
854 case POWER_STATE_TYPE_INTERNAL_UVD:
855 if (adev->pm.dpm.uvd_ps)
856 return adev->pm.dpm.uvd_ps;
857 else
858 break;
859 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
860 if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
861 return ps;
862 break;
863 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
864 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
865 return ps;
866 break;
867 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
868 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
869 return ps;
870 break;
871 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
872 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
873 return ps;
874 break;
875 case POWER_STATE_TYPE_INTERNAL_BOOT:
876 return adev->pm.dpm.boot_ps;
877 case POWER_STATE_TYPE_INTERNAL_THERMAL:
878 if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
879 return ps;
880 break;
881 case POWER_STATE_TYPE_INTERNAL_ACPI:
882 if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
883 return ps;
884 break;
885 case POWER_STATE_TYPE_INTERNAL_ULV:
886 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
887 return ps;
888 break;
889 case POWER_STATE_TYPE_INTERNAL_3DPERF:
890 if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
891 return ps;
892 break;
893 default:
894 break;
895 }
896 }
897 /* use a fallback state if we didn't match */
898 switch (dpm_state) {
899 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
900 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
901 goto restart_search;
902 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
903 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
904 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
905 if (adev->pm.dpm.uvd_ps) {
906 return adev->pm.dpm.uvd_ps;
907 } else {
908 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
909 goto restart_search;
910 }
911 case POWER_STATE_TYPE_INTERNAL_THERMAL:
912 dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
913 goto restart_search;
914 case POWER_STATE_TYPE_INTERNAL_ACPI:
915 dpm_state = POWER_STATE_TYPE_BATTERY;
916 goto restart_search;
917 case POWER_STATE_TYPE_BATTERY:
918 case POWER_STATE_TYPE_BALANCED:
919 case POWER_STATE_TYPE_INTERNAL_3DPERF:
920 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
921 goto restart_search;
922 default:
923 break;
924 }
925
926 return NULL;
927}
928
929static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev)
930{
931 int i;
932 struct amdgpu_ps *ps;
Rex Zhu3a2c7882015-08-25 15:57:43 +0800933 enum amd_pm_state_type dpm_state;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400934 int ret;
935
936 /* if dpm init failed */
937 if (!adev->pm.dpm_enabled)
938 return;
939
940 if (adev->pm.dpm.user_state != adev->pm.dpm.state) {
941 /* add other state override checks here */
942 if ((!adev->pm.dpm.thermal_active) &&
943 (!adev->pm.dpm.uvd_active))
944 adev->pm.dpm.state = adev->pm.dpm.user_state;
945 }
946 dpm_state = adev->pm.dpm.state;
947
948 ps = amdgpu_dpm_pick_power_state(adev, dpm_state);
949 if (ps)
950 adev->pm.dpm.requested_ps = ps;
951 else
952 return;
953
954 /* no need to reprogram if nothing changed unless we are on BTC+ */
955 if (adev->pm.dpm.current_ps == adev->pm.dpm.requested_ps) {
956 /* vce just modifies an existing state so force a change */
957 if (ps->vce_active != adev->pm.dpm.vce_active)
958 goto force;
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800959 if (adev->flags & AMD_IS_APU) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400960 /* for APUs if the num crtcs changed but state is the same,
961 * all we need to do is update the display configuration.
962 */
963 if (adev->pm.dpm.new_active_crtcs != adev->pm.dpm.current_active_crtcs) {
964 /* update display watermarks based on new power state */
965 amdgpu_display_bandwidth_update(adev);
966 /* update displays */
967 amdgpu_dpm_display_configuration_changed(adev);
968 adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
969 adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
970 }
971 return;
972 } else {
973 /* for BTC+ if the num crtcs hasn't changed and state is the same,
974 * nothing to do, if the num crtcs is > 1 and state is the same,
975 * update display configuration.
976 */
977 if (adev->pm.dpm.new_active_crtcs ==
978 adev->pm.dpm.current_active_crtcs) {
979 return;
980 } else if ((adev->pm.dpm.current_active_crtc_count > 1) &&
981 (adev->pm.dpm.new_active_crtc_count > 1)) {
982 /* update display watermarks based on new power state */
983 amdgpu_display_bandwidth_update(adev);
984 /* update displays */
985 amdgpu_dpm_display_configuration_changed(adev);
986 adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
987 adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
988 return;
989 }
990 }
991 }
992
993force:
994 if (amdgpu_dpm == 1) {
995 printk("switching from power state:\n");
996 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.current_ps);
997 printk("switching to power state:\n");
998 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps);
999 }
1000
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001001 /* update whether vce is active */
1002 ps->vce_active = adev->pm.dpm.vce_active;
1003
1004 ret = amdgpu_dpm_pre_set_power_state(adev);
1005 if (ret)
Christian Königa27de352016-01-21 11:28:53 +01001006 return;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001007
1008 /* update display watermarks based on new power state */
1009 amdgpu_display_bandwidth_update(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001010
1011 /* wait for the rings to drain */
1012 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
1013 struct amdgpu_ring *ring = adev->rings[i];
1014 if (ring && ring->ready)
1015 amdgpu_fence_wait_empty(ring);
1016 }
1017
1018 /* program the new power state */
1019 amdgpu_dpm_set_power_state(adev);
1020
1021 /* update current power state */
1022 adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps;
1023
1024 amdgpu_dpm_post_set_power_state(adev);
1025
Alex Deucher8e7cedc2016-02-19 17:55:31 -05001026 /* update displays */
1027 amdgpu_dpm_display_configuration_changed(adev);
1028
Alex Deuchereda1d1c2016-02-24 17:18:25 -05001029 adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
1030 adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
1031
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001032 if (adev->pm.funcs->force_performance_level) {
1033 if (adev->pm.dpm.thermal_active) {
1034 enum amdgpu_dpm_forced_level level = adev->pm.dpm.forced_level;
1035 /* force low perf level for thermal */
1036 amdgpu_dpm_force_performance_level(adev, AMDGPU_DPM_FORCED_LEVEL_LOW);
1037 /* save the user's level */
1038 adev->pm.dpm.forced_level = level;
1039 } else {
1040 /* otherwise, user selected level */
1041 amdgpu_dpm_force_performance_level(adev, adev->pm.dpm.forced_level);
1042 }
1043 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001044}
1045
1046void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable)
1047{
Jammy Zhoue61710c2015-11-10 18:31:08 -05001048 if (adev->pp_enabled)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001049 amdgpu_dpm_powergate_uvd(adev, !enable);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001050 else {
1051 if (adev->pm.funcs->powergate_uvd) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001052 mutex_lock(&adev->pm.mutex);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001053 /* enable/disable UVD */
1054 amdgpu_dpm_powergate_uvd(adev, !enable);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001055 mutex_unlock(&adev->pm.mutex);
1056 } else {
Rex Zhu1b5708f2015-11-10 18:25:24 -05001057 if (enable) {
1058 mutex_lock(&adev->pm.mutex);
1059 adev->pm.dpm.uvd_active = true;
1060 adev->pm.dpm.state = POWER_STATE_TYPE_INTERNAL_UVD;
1061 mutex_unlock(&adev->pm.mutex);
1062 } else {
1063 mutex_lock(&adev->pm.mutex);
1064 adev->pm.dpm.uvd_active = false;
1065 mutex_unlock(&adev->pm.mutex);
1066 }
1067 amdgpu_pm_compute_clocks(adev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001068 }
1069
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001070 }
1071}
1072
1073void amdgpu_dpm_enable_vce(struct amdgpu_device *adev, bool enable)
1074{
Jammy Zhoue61710c2015-11-10 18:31:08 -05001075 if (adev->pp_enabled)
Sonny Jiangb7a077692015-05-28 15:47:53 -04001076 amdgpu_dpm_powergate_vce(adev, !enable);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001077 else {
1078 if (adev->pm.funcs->powergate_vce) {
Sonny Jiangb7a077692015-05-28 15:47:53 -04001079 mutex_lock(&adev->pm.mutex);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001080 amdgpu_dpm_powergate_vce(adev, !enable);
Sonny Jiangb7a077692015-05-28 15:47:53 -04001081 mutex_unlock(&adev->pm.mutex);
1082 } else {
Rex Zhu1b5708f2015-11-10 18:25:24 -05001083 if (enable) {
1084 mutex_lock(&adev->pm.mutex);
1085 adev->pm.dpm.vce_active = true;
1086 /* XXX select vce level based on ring/task */
1087 adev->pm.dpm.vce_level = AMDGPU_VCE_LEVEL_AC_ALL;
1088 mutex_unlock(&adev->pm.mutex);
1089 } else {
1090 mutex_lock(&adev->pm.mutex);
1091 adev->pm.dpm.vce_active = false;
1092 mutex_unlock(&adev->pm.mutex);
1093 }
1094 amdgpu_pm_compute_clocks(adev);
Sonny Jiangb7a077692015-05-28 15:47:53 -04001095 }
Sonny Jiangb7a077692015-05-28 15:47:53 -04001096 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001097}
1098
1099void amdgpu_pm_print_power_states(struct amdgpu_device *adev)
1100{
1101 int i;
1102
Jammy Zhoue61710c2015-11-10 18:31:08 -05001103 if (adev->pp_enabled)
Rex Zhu1b5708f2015-11-10 18:25:24 -05001104 /* TO DO */
1105 return;
1106
1107 for (i = 0; i < adev->pm.dpm.num_ps; i++)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001108 amdgpu_dpm_print_power_state(adev, &adev->pm.dpm.ps[i]);
Rex Zhu1b5708f2015-11-10 18:25:24 -05001109
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001110}
1111
1112int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
1113{
1114 int ret;
1115
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001116 if (adev->pm.sysfs_initialized)
1117 return 0;
1118
Jammy Zhoue61710c2015-11-10 18:31:08 -05001119 if (!adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -05001120 if (adev->pm.funcs->get_temperature == NULL)
1121 return 0;
1122 }
1123
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001124 adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
1125 DRIVER_NAME, adev,
1126 hwmon_groups);
1127 if (IS_ERR(adev->pm.int_hwmon_dev)) {
1128 ret = PTR_ERR(adev->pm.int_hwmon_dev);
1129 dev_err(adev->dev,
1130 "Unable to register hwmon device: %d\n", ret);
1131 return ret;
1132 }
1133
1134 ret = device_create_file(adev->dev, &dev_attr_power_dpm_state);
1135 if (ret) {
1136 DRM_ERROR("failed to create device file for dpm state\n");
1137 return ret;
1138 }
1139 ret = device_create_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
1140 if (ret) {
1141 DRM_ERROR("failed to create device file for dpm state\n");
1142 return ret;
1143 }
Eric Huangf3898ea2015-12-11 16:24:34 -05001144
1145 if (adev->pp_enabled) {
1146 ret = device_create_file(adev->dev, &dev_attr_pp_num_states);
1147 if (ret) {
1148 DRM_ERROR("failed to create device file pp_num_states\n");
1149 return ret;
1150 }
1151 ret = device_create_file(adev->dev, &dev_attr_pp_cur_state);
1152 if (ret) {
1153 DRM_ERROR("failed to create device file pp_cur_state\n");
1154 return ret;
1155 }
1156 ret = device_create_file(adev->dev, &dev_attr_pp_force_state);
1157 if (ret) {
1158 DRM_ERROR("failed to create device file pp_force_state\n");
1159 return ret;
1160 }
1161 ret = device_create_file(adev->dev, &dev_attr_pp_table);
1162 if (ret) {
1163 DRM_ERROR("failed to create device file pp_table\n");
1164 return ret;
1165 }
Eric Huang428bafa2016-05-12 14:51:21 -04001166 ret = device_create_file(adev->dev, &dev_attr_pp_sclk_od);
1167 if (ret) {
1168 DRM_ERROR("failed to create device file pp_sclk_od\n");
1169 return ret;
1170 }
Eric Huangf3898ea2015-12-11 16:24:34 -05001171 }
Eric Huangc85e2992016-05-19 15:41:25 -04001172
1173 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_sclk);
1174 if (ret) {
1175 DRM_ERROR("failed to create device file pp_dpm_sclk\n");
1176 return ret;
1177 }
1178 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_mclk);
1179 if (ret) {
1180 DRM_ERROR("failed to create device file pp_dpm_mclk\n");
1181 return ret;
1182 }
1183 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_pcie);
1184 if (ret) {
1185 DRM_ERROR("failed to create device file pp_dpm_pcie\n");
1186 return ret;
1187 }
1188
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001189 ret = amdgpu_debugfs_pm_init(adev);
1190 if (ret) {
1191 DRM_ERROR("Failed to register debugfs file for dpm!\n");
1192 return ret;
1193 }
1194
Alex Deucherc86f5ebf2015-10-23 10:45:14 -04001195 adev->pm.sysfs_initialized = true;
1196
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001197 return 0;
1198}
1199
1200void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
1201{
1202 if (adev->pm.int_hwmon_dev)
1203 hwmon_device_unregister(adev->pm.int_hwmon_dev);
1204 device_remove_file(adev->dev, &dev_attr_power_dpm_state);
1205 device_remove_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
Eric Huangf3898ea2015-12-11 16:24:34 -05001206 if (adev->pp_enabled) {
1207 device_remove_file(adev->dev, &dev_attr_pp_num_states);
1208 device_remove_file(adev->dev, &dev_attr_pp_cur_state);
1209 device_remove_file(adev->dev, &dev_attr_pp_force_state);
1210 device_remove_file(adev->dev, &dev_attr_pp_table);
Eric Huang428bafa2016-05-12 14:51:21 -04001211 device_remove_file(adev->dev, &dev_attr_pp_sclk_od);
Eric Huangf3898ea2015-12-11 16:24:34 -05001212 }
Eric Huangc85e2992016-05-19 15:41:25 -04001213 device_remove_file(adev->dev, &dev_attr_pp_dpm_sclk);
1214 device_remove_file(adev->dev, &dev_attr_pp_dpm_mclk);
1215 device_remove_file(adev->dev, &dev_attr_pp_dpm_pcie);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001216}
1217
1218void amdgpu_pm_compute_clocks(struct amdgpu_device *adev)
1219{
1220 struct drm_device *ddev = adev->ddev;
1221 struct drm_crtc *crtc;
1222 struct amdgpu_crtc *amdgpu_crtc;
1223
1224 if (!adev->pm.dpm_enabled)
1225 return;
1226
Jammy Zhoue61710c2015-11-10 18:31:08 -05001227 if (adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -05001228 int i = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001229
Rex Zhu1b5708f2015-11-10 18:25:24 -05001230 amdgpu_display_bandwidth_update(adev);
Christian Königa27de352016-01-21 11:28:53 +01001231 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
1232 struct amdgpu_ring *ring = adev->rings[i];
1233 if (ring && ring->ready)
1234 amdgpu_fence_wait_empty(ring);
1235 }
Rex Zhu1b5708f2015-11-10 18:25:24 -05001236
1237 amdgpu_dpm_dispatch_task(adev, AMD_PP_EVENT_DISPLAY_CONFIG_CHANGE, NULL, NULL);
1238 } else {
1239 mutex_lock(&adev->pm.mutex);
1240 adev->pm.dpm.new_active_crtcs = 0;
1241 adev->pm.dpm.new_active_crtc_count = 0;
1242 if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
1243 list_for_each_entry(crtc,
1244 &ddev->mode_config.crtc_list, head) {
1245 amdgpu_crtc = to_amdgpu_crtc(crtc);
1246 if (crtc->enabled) {
1247 adev->pm.dpm.new_active_crtcs |= (1 << amdgpu_crtc->crtc_id);
1248 adev->pm.dpm.new_active_crtc_count++;
1249 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001250 }
1251 }
Rex Zhu1b5708f2015-11-10 18:25:24 -05001252 /* update battery/ac status */
1253 if (power_supply_is_system_supplied() > 0)
1254 adev->pm.dpm.ac_power = true;
1255 else
1256 adev->pm.dpm.ac_power = false;
1257
1258 amdgpu_dpm_change_power_state_locked(adev);
1259
1260 mutex_unlock(&adev->pm.mutex);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001261 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001262}
1263
1264/*
1265 * Debugfs info
1266 */
1267#if defined(CONFIG_DEBUG_FS)
1268
1269static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data)
1270{
1271 struct drm_info_node *node = (struct drm_info_node *) m->private;
1272 struct drm_device *dev = node->minor->dev;
1273 struct amdgpu_device *adev = dev->dev_private;
Alex Deucher0c67df42016-02-19 15:30:15 -05001274 struct drm_device *ddev = adev->ddev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001275
Rex Zhu1b5708f2015-11-10 18:25:24 -05001276 if (!adev->pm.dpm_enabled) {
1277 seq_printf(m, "dpm not enabled\n");
1278 return 0;
1279 }
Alex Deucher0c67df42016-02-19 15:30:15 -05001280 if ((adev->flags & AMD_IS_PX) &&
1281 (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
1282 seq_printf(m, "PX asic powered off\n");
1283 } else if (adev->pp_enabled) {
Rex Zhu1b5708f2015-11-10 18:25:24 -05001284 amdgpu_dpm_debugfs_print_current_performance_level(adev, m);
1285 } else {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001286 mutex_lock(&adev->pm.mutex);
1287 if (adev->pm.funcs->debugfs_print_current_performance_level)
1288 amdgpu_dpm_debugfs_print_current_performance_level(adev, m);
1289 else
1290 seq_printf(m, "Debugfs support not implemented for this asic\n");
1291 mutex_unlock(&adev->pm.mutex);
1292 }
1293
1294 return 0;
1295}
1296
Nils Wallménius06ab6832016-05-02 12:46:15 -04001297static const struct drm_info_list amdgpu_pm_info_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001298 {"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL},
1299};
1300#endif
1301
1302static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
1303{
1304#if defined(CONFIG_DEBUG_FS)
1305 return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list));
1306#else
1307 return 0;
1308#endif
1309}