blob: 7dd6a1c473453b9ad4b2aca5f4ba4e53c3ed7668 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include "drmP.h"
31#include "drm.h"
32#include "radeon_drm.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020033#include "radeon_reg.h"
34#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000035#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100036#include "r100d.h"
Jerome Glissed4550902009-10-01 10:12:06 +020037#include "rs100d.h"
38#include "rv200d.h"
39#include "rv250d.h"
Alex Deucher49e02b72010-04-23 17:57:27 -040040#include "atom.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100041
Ben Hutchings70967ab2009-08-29 14:53:51 +010042#include <linux/firmware.h>
43#include <linux/platform_device.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040044#include <linux/module.h>
Ben Hutchings70967ab2009-08-29 14:53:51 +010045
Dave Airlie551ebd82009-09-01 15:25:57 +100046#include "r100_reg_safe.h"
47#include "rn50_reg_safe.h"
48
Ben Hutchings70967ab2009-08-29 14:53:51 +010049/* Firmware Names */
50#define FIRMWARE_R100 "radeon/R100_cp.bin"
51#define FIRMWARE_R200 "radeon/R200_cp.bin"
52#define FIRMWARE_R300 "radeon/R300_cp.bin"
53#define FIRMWARE_R420 "radeon/R420_cp.bin"
54#define FIRMWARE_RS690 "radeon/RS690_cp.bin"
55#define FIRMWARE_RS600 "radeon/RS600_cp.bin"
56#define FIRMWARE_R520 "radeon/R520_cp.bin"
57
58MODULE_FIRMWARE(FIRMWARE_R100);
59MODULE_FIRMWARE(FIRMWARE_R200);
60MODULE_FIRMWARE(FIRMWARE_R300);
61MODULE_FIRMWARE(FIRMWARE_R420);
62MODULE_FIRMWARE(FIRMWARE_RS690);
63MODULE_FIRMWARE(FIRMWARE_RS600);
64MODULE_FIRMWARE(FIRMWARE_R520);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020065
Dave Airlie551ebd82009-09-01 15:25:57 +100066#include "r100_track.h"
67
Jerome Glisse771fe6b2009-06-05 14:42:42 +020068/* This files gather functions specifics to:
69 * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
Jerome Glisse771fe6b2009-06-05 14:42:42 +020070 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +020071
Andi Kleencbdd4502011-10-13 16:08:46 -070072int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
73 struct radeon_cs_packet *pkt,
74 unsigned idx,
75 unsigned reg)
76{
77 int r;
78 u32 tile_flags = 0;
79 u32 tmp;
80 struct radeon_cs_reloc *reloc;
81 u32 value;
82
83 r = r100_cs_packet_next_reloc(p, &reloc);
84 if (r) {
85 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
86 idx, reg);
87 r100_cs_dump_packet(p, pkt);
88 return r;
89 }
Alex Deucherc9068eb2012-02-02 10:11:11 -050090
Andi Kleencbdd4502011-10-13 16:08:46 -070091 value = radeon_get_ib_value(p, idx);
92 tmp = value & 0x003fffff;
93 tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
94
Alex Deucherc9068eb2012-02-02 10:11:11 -050095 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
96 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
97 tile_flags |= RADEON_DST_TILE_MACRO;
98 if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
99 if (reg == RADEON_SRC_PITCH_OFFSET) {
100 DRM_ERROR("Cannot src blit from microtiled surface\n");
101 r100_cs_dump_packet(p, pkt);
102 return -EINVAL;
103 }
104 tile_flags |= RADEON_DST_TILE_MICRO;
Andi Kleencbdd4502011-10-13 16:08:46 -0700105 }
Andi Kleencbdd4502011-10-13 16:08:46 -0700106
Alex Deucherc9068eb2012-02-02 10:11:11 -0500107 tmp |= tile_flags;
108 p->ib->ptr[idx] = (value & 0x3fc00000) | tmp;
109 } else
110 p->ib->ptr[idx] = (value & 0xffc00000) | tmp;
Andi Kleencbdd4502011-10-13 16:08:46 -0700111 return 0;
112}
113
114int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
115 struct radeon_cs_packet *pkt,
116 int idx)
117{
118 unsigned c, i;
119 struct radeon_cs_reloc *reloc;
120 struct r100_cs_track *track;
121 int r = 0;
122 volatile uint32_t *ib;
123 u32 idx_value;
124
125 ib = p->ib->ptr;
126 track = (struct r100_cs_track *)p->track;
127 c = radeon_get_ib_value(p, idx++) & 0x1F;
128 if (c > 16) {
129 DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
130 pkt->opcode);
131 r100_cs_dump_packet(p, pkt);
132 return -EINVAL;
133 }
134 track->num_arrays = c;
135 for (i = 0; i < (c - 1); i+=2, idx+=3) {
136 r = r100_cs_packet_next_reloc(p, &reloc);
137 if (r) {
138 DRM_ERROR("No reloc for packet3 %d\n",
139 pkt->opcode);
140 r100_cs_dump_packet(p, pkt);
141 return r;
142 }
143 idx_value = radeon_get_ib_value(p, idx);
144 ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
145
146 track->arrays[i + 0].esize = idx_value >> 8;
147 track->arrays[i + 0].robj = reloc->robj;
148 track->arrays[i + 0].esize &= 0x7F;
149 r = r100_cs_packet_next_reloc(p, &reloc);
150 if (r) {
151 DRM_ERROR("No reloc for packet3 %d\n",
152 pkt->opcode);
153 r100_cs_dump_packet(p, pkt);
154 return r;
155 }
156 ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
157 track->arrays[i + 1].robj = reloc->robj;
158 track->arrays[i + 1].esize = idx_value >> 24;
159 track->arrays[i + 1].esize &= 0x7F;
160 }
161 if (c & 1) {
162 r = r100_cs_packet_next_reloc(p, &reloc);
163 if (r) {
164 DRM_ERROR("No reloc for packet3 %d\n",
165 pkt->opcode);
166 r100_cs_dump_packet(p, pkt);
167 return r;
168 }
169 idx_value = radeon_get_ib_value(p, idx);
170 ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
171 track->arrays[i + 0].robj = reloc->robj;
172 track->arrays[i + 0].esize = idx_value >> 8;
173 track->arrays[i + 0].esize &= 0x7F;
174 }
175 return r;
176}
177
Alex Deucher6f34be52010-11-21 10:59:01 -0500178void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
179{
Alex Deucher6f34be52010-11-21 10:59:01 -0500180 /* enable the pflip int */
181 radeon_irq_kms_pflip_irq_get(rdev, crtc);
182}
183
184void r100_post_page_flip(struct radeon_device *rdev, int crtc)
185{
186 /* disable the pflip int */
187 radeon_irq_kms_pflip_irq_put(rdev, crtc);
188}
189
190u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
191{
192 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
193 u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
Alex Deucherf6496472011-11-28 14:49:26 -0500194 int i;
Alex Deucher6f34be52010-11-21 10:59:01 -0500195
196 /* Lock the graphics update lock */
197 /* update the scanout addresses */
198 WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
199
Alex Deucheracb32502010-11-23 00:41:00 -0500200 /* Wait for update_pending to go high. */
Alex Deucherf6496472011-11-28 14:49:26 -0500201 for (i = 0; i < rdev->usec_timeout; i++) {
202 if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
203 break;
204 udelay(1);
205 }
Alex Deucheracb32502010-11-23 00:41:00 -0500206 DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
Alex Deucher6f34be52010-11-21 10:59:01 -0500207
208 /* Unlock the lock, so double-buffering can take place inside vblank */
209 tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
210 WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
211
212 /* Return current update_pending status: */
213 return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
214}
215
Alex Deucherce8f5372010-05-07 15:10:16 -0400216void r100_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400217{
218 int i;
Alex Deucherce8f5372010-05-07 15:10:16 -0400219 rdev->pm.dynpm_can_upclock = true;
220 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400221
Alex Deucherce8f5372010-05-07 15:10:16 -0400222 switch (rdev->pm.dynpm_planned_action) {
223 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400224 rdev->pm.requested_power_state_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400225 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400226 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400227 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400228 if (rdev->pm.current_power_state_index == 0) {
229 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400230 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400231 } else {
232 if (rdev->pm.active_crtc_count > 1) {
233 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400234 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400235 continue;
236 else if (i >= rdev->pm.current_power_state_index) {
237 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
238 break;
239 } else {
240 rdev->pm.requested_power_state_index = i;
241 break;
242 }
243 }
244 } else
245 rdev->pm.requested_power_state_index =
246 rdev->pm.current_power_state_index - 1;
247 }
Alex Deucherd7311172010-05-03 01:13:14 -0400248 /* don't use the power state if crtcs are active and no display flag is set */
249 if ((rdev->pm.active_crtc_count > 0) &&
250 (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
251 RADEON_PM_MODE_NO_DISPLAY)) {
252 rdev->pm.requested_power_state_index++;
253 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400254 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400255 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400256 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
257 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400258 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400259 } else {
260 if (rdev->pm.active_crtc_count > 1) {
261 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400262 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400263 continue;
264 else if (i <= rdev->pm.current_power_state_index) {
265 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
266 break;
267 } else {
268 rdev->pm.requested_power_state_index = i;
269 break;
270 }
271 }
272 } else
273 rdev->pm.requested_power_state_index =
274 rdev->pm.current_power_state_index + 1;
275 }
276 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400277 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400278 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400279 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400280 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400281 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400282 default:
283 DRM_ERROR("Requested mode for not defined action\n");
284 return;
285 }
286 /* only one clock mode per power state */
287 rdev->pm.requested_clock_mode_index = 0;
288
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000289 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400290 rdev->pm.power_state[rdev->pm.requested_power_state_index].
291 clock_info[rdev->pm.requested_clock_mode_index].sclk,
292 rdev->pm.power_state[rdev->pm.requested_power_state_index].
293 clock_info[rdev->pm.requested_clock_mode_index].mclk,
294 rdev->pm.power_state[rdev->pm.requested_power_state_index].
295 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400296}
297
Alex Deucherce8f5372010-05-07 15:10:16 -0400298void r100_pm_init_profile(struct radeon_device *rdev)
Alex Deucherbae6b5622010-04-22 13:38:05 -0400299{
Alex Deucherce8f5372010-05-07 15:10:16 -0400300 /* default */
301 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
302 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
303 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
304 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
305 /* low sh */
306 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
307 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
308 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
309 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400310 /* mid sh */
311 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
312 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
313 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
314 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400315 /* high sh */
316 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
317 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
318 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
319 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
320 /* low mh */
321 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
322 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
323 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
324 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400325 /* mid mh */
326 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
327 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
328 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
329 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400330 /* high mh */
331 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
332 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
333 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
334 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherbae6b5622010-04-22 13:38:05 -0400335}
336
Alex Deucher49e02b72010-04-23 17:57:27 -0400337void r100_pm_misc(struct radeon_device *rdev)
338{
Alex Deucher49e02b72010-04-23 17:57:27 -0400339 int requested_index = rdev->pm.requested_power_state_index;
340 struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
341 struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
342 u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
343
344 if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
345 if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
346 tmp = RREG32(voltage->gpio.reg);
347 if (voltage->active_high)
348 tmp |= voltage->gpio.mask;
349 else
350 tmp &= ~(voltage->gpio.mask);
351 WREG32(voltage->gpio.reg, tmp);
352 if (voltage->delay)
353 udelay(voltage->delay);
354 } else {
355 tmp = RREG32(voltage->gpio.reg);
356 if (voltage->active_high)
357 tmp &= ~voltage->gpio.mask;
358 else
359 tmp |= voltage->gpio.mask;
360 WREG32(voltage->gpio.reg, tmp);
361 if (voltage->delay)
362 udelay(voltage->delay);
363 }
364 }
365
366 sclk_cntl = RREG32_PLL(SCLK_CNTL);
367 sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
368 sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
369 sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
370 sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
371 if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
372 sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
373 if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
374 sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
375 else
376 sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
377 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
378 sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
379 else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
380 sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
381 } else
382 sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
383
384 if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
385 sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
386 if (voltage->delay) {
387 sclk_more_cntl |= VOLTAGE_DROP_SYNC;
388 switch (voltage->delay) {
389 case 33:
390 sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
391 break;
392 case 66:
393 sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
394 break;
395 case 99:
396 sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
397 break;
398 case 132:
399 sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
400 break;
401 }
402 } else
403 sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
404 } else
405 sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
406
407 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
408 sclk_cntl &= ~FORCE_HDP;
409 else
410 sclk_cntl |= FORCE_HDP;
411
412 WREG32_PLL(SCLK_CNTL, sclk_cntl);
413 WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
414 WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
415
416 /* set pcie lanes */
417 if ((rdev->flags & RADEON_IS_PCIE) &&
418 !(rdev->flags & RADEON_IS_IGP) &&
419 rdev->asic->set_pcie_lanes &&
420 (ps->pcie_lanes !=
421 rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
422 radeon_set_pcie_lanes(rdev,
423 ps->pcie_lanes);
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000424 DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
Alex Deucher49e02b72010-04-23 17:57:27 -0400425 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400426}
427
428void r100_pm_prepare(struct radeon_device *rdev)
429{
430 struct drm_device *ddev = rdev->ddev;
431 struct drm_crtc *crtc;
432 struct radeon_crtc *radeon_crtc;
433 u32 tmp;
434
435 /* disable any active CRTCs */
436 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
437 radeon_crtc = to_radeon_crtc(crtc);
438 if (radeon_crtc->enabled) {
439 if (radeon_crtc->crtc_id) {
440 tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
441 tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
442 WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
443 } else {
444 tmp = RREG32(RADEON_CRTC_GEN_CNTL);
445 tmp |= RADEON_CRTC_DISP_REQ_EN_B;
446 WREG32(RADEON_CRTC_GEN_CNTL, tmp);
447 }
448 }
449 }
450}
451
452void r100_pm_finish(struct radeon_device *rdev)
453{
454 struct drm_device *ddev = rdev->ddev;
455 struct drm_crtc *crtc;
456 struct radeon_crtc *radeon_crtc;
457 u32 tmp;
458
459 /* enable any active CRTCs */
460 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
461 radeon_crtc = to_radeon_crtc(crtc);
462 if (radeon_crtc->enabled) {
463 if (radeon_crtc->crtc_id) {
464 tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
465 tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
466 WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
467 } else {
468 tmp = RREG32(RADEON_CRTC_GEN_CNTL);
469 tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
470 WREG32(RADEON_CRTC_GEN_CNTL, tmp);
471 }
472 }
473 }
474}
475
Alex Deucherdef9ba92010-04-22 12:39:58 -0400476bool r100_gui_idle(struct radeon_device *rdev)
477{
478 if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
479 return false;
480 else
481 return true;
482}
483
Alex Deucher05a05c52009-12-04 14:53:41 -0500484/* hpd for digital panel detect/disconnect */
485bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
486{
487 bool connected = false;
488
489 switch (hpd) {
490 case RADEON_HPD_1:
491 if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
492 connected = true;
493 break;
494 case RADEON_HPD_2:
495 if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
496 connected = true;
497 break;
498 default:
499 break;
500 }
501 return connected;
502}
503
504void r100_hpd_set_polarity(struct radeon_device *rdev,
505 enum radeon_hpd_id hpd)
506{
507 u32 tmp;
508 bool connected = r100_hpd_sense(rdev, hpd);
509
510 switch (hpd) {
511 case RADEON_HPD_1:
512 tmp = RREG32(RADEON_FP_GEN_CNTL);
513 if (connected)
514 tmp &= ~RADEON_FP_DETECT_INT_POL;
515 else
516 tmp |= RADEON_FP_DETECT_INT_POL;
517 WREG32(RADEON_FP_GEN_CNTL, tmp);
518 break;
519 case RADEON_HPD_2:
520 tmp = RREG32(RADEON_FP2_GEN_CNTL);
521 if (connected)
522 tmp &= ~RADEON_FP2_DETECT_INT_POL;
523 else
524 tmp |= RADEON_FP2_DETECT_INT_POL;
525 WREG32(RADEON_FP2_GEN_CNTL, tmp);
526 break;
527 default:
528 break;
529 }
530}
531
532void r100_hpd_init(struct radeon_device *rdev)
533{
534 struct drm_device *dev = rdev->ddev;
535 struct drm_connector *connector;
536
537 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
538 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
539 switch (radeon_connector->hpd.hpd) {
540 case RADEON_HPD_1:
541 rdev->irq.hpd[0] = true;
542 break;
543 case RADEON_HPD_2:
544 rdev->irq.hpd[1] = true;
545 break;
546 default:
547 break;
548 }
Alex Deucher64912e92011-11-03 11:21:39 -0400549 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deucher05a05c52009-12-04 14:53:41 -0500550 }
Jerome Glisse003e69f2010-01-07 15:39:14 +0100551 if (rdev->irq.installed)
552 r100_irq_set(rdev);
Alex Deucher05a05c52009-12-04 14:53:41 -0500553}
554
555void r100_hpd_fini(struct radeon_device *rdev)
556{
557 struct drm_device *dev = rdev->ddev;
558 struct drm_connector *connector;
559
560 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
561 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
562 switch (radeon_connector->hpd.hpd) {
563 case RADEON_HPD_1:
564 rdev->irq.hpd[0] = false;
565 break;
566 case RADEON_HPD_2:
567 rdev->irq.hpd[1] = false;
568 break;
569 default:
570 break;
571 }
572 }
573}
574
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200575/*
576 * PCI GART
577 */
578void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
579{
580 /* TODO: can we do somethings here ? */
581 /* It seems hw only cache one entry so we should discard this
582 * entry otherwise if first GPU GART read hit this entry it
583 * could end up in wrong address. */
584}
585
Jerome Glisse4aac0472009-09-14 18:29:49 +0200586int r100_pci_gart_init(struct radeon_device *rdev)
587{
588 int r;
589
Jerome Glissec9a1be92011-11-03 11:16:49 -0400590 if (rdev->gart.ptr) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000591 WARN(1, "R100 PCI GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200592 return 0;
593 }
594 /* Initialize common gart structure */
595 r = radeon_gart_init(rdev);
596 if (r)
597 return r;
598 rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
599 rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
600 rdev->asic->gart_set_page = &r100_pci_gart_set_page;
601 return radeon_gart_table_ram_alloc(rdev);
602}
603
Dave Airlie17e15b02009-11-05 15:36:53 +1000604/* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
605void r100_enable_bm(struct radeon_device *rdev)
606{
607 uint32_t tmp;
608 /* Enable bus mastering */
609 tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
610 WREG32(RADEON_BUS_CNTL, tmp);
611}
612
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200613int r100_pci_gart_enable(struct radeon_device *rdev)
614{
615 uint32_t tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200616
Dave Airlie82568562010-02-05 16:00:07 +1000617 radeon_gart_restore(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200618 /* discard memory request outside of configured range */
619 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
620 WREG32(RADEON_AIC_CNTL, tmp);
621 /* set address range for PCI address translate */
Jerome Glissed594e462010-02-17 21:54:29 +0000622 WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
623 WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200624 /* set PCI GART page-table base address */
625 WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
626 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
627 WREG32(RADEON_AIC_CNTL, tmp);
628 r100_pci_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000629 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
630 (unsigned)(rdev->mc.gtt_size >> 20),
631 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200632 rdev->gart.ready = true;
633 return 0;
634}
635
636void r100_pci_gart_disable(struct radeon_device *rdev)
637{
638 uint32_t tmp;
639
640 /* discard memory request outside of configured range */
641 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
642 WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
643 WREG32(RADEON_AIC_LO_ADDR, 0);
644 WREG32(RADEON_AIC_HI_ADDR, 0);
645}
646
647int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
648{
Jerome Glissec9a1be92011-11-03 11:16:49 -0400649 u32 *gtt = rdev->gart.ptr;
650
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200651 if (i < 0 || i > rdev->gart.num_gpu_pages) {
652 return -EINVAL;
653 }
Jerome Glissec9a1be92011-11-03 11:16:49 -0400654 gtt[i] = cpu_to_le32(lower_32_bits(addr));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200655 return 0;
656}
657
Jerome Glisse4aac0472009-09-14 18:29:49 +0200658void r100_pci_gart_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200659{
Jerome Glissef9274562010-03-17 14:44:29 +0000660 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200661 r100_pci_gart_disable(rdev);
662 radeon_gart_table_ram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200663}
664
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200665int r100_irq_set(struct radeon_device *rdev)
666{
667 uint32_t tmp = 0;
668
Jerome Glisse003e69f2010-01-07 15:39:14 +0100669 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000670 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +0100671 WREG32(R_000040_GEN_INT_CNTL, 0);
672 return -EINVAL;
673 }
Alex Deucher1b370782011-11-17 20:13:28 -0500674 if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200675 tmp |= RADEON_SW_INT_ENABLE;
676 }
Alex Deucher2031f772010-04-22 12:52:11 -0400677 if (rdev->irq.gui_idle) {
678 tmp |= RADEON_GUI_IDLE_MASK;
679 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500680 if (rdev->irq.crtc_vblank_int[0] ||
681 rdev->irq.pflip[0]) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200682 tmp |= RADEON_CRTC_VBLANK_MASK;
683 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500684 if (rdev->irq.crtc_vblank_int[1] ||
685 rdev->irq.pflip[1]) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200686 tmp |= RADEON_CRTC2_VBLANK_MASK;
687 }
Alex Deucher05a05c52009-12-04 14:53:41 -0500688 if (rdev->irq.hpd[0]) {
689 tmp |= RADEON_FP_DETECT_MASK;
690 }
691 if (rdev->irq.hpd[1]) {
692 tmp |= RADEON_FP2_DETECT_MASK;
693 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200694 WREG32(RADEON_GEN_INT_CNTL, tmp);
695 return 0;
696}
697
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200698void r100_irq_disable(struct radeon_device *rdev)
699{
700 u32 tmp;
701
702 WREG32(R_000040_GEN_INT_CNTL, 0);
703 /* Wait and acknowledge irq */
704 mdelay(1);
705 tmp = RREG32(R_000044_GEN_INT_STATUS);
706 WREG32(R_000044_GEN_INT_STATUS, tmp);
707}
708
Andi Kleencbdd4502011-10-13 16:08:46 -0700709static uint32_t r100_irq_ack(struct radeon_device *rdev)
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200710{
711 uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
Alex Deucher05a05c52009-12-04 14:53:41 -0500712 uint32_t irq_mask = RADEON_SW_INT_TEST |
713 RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
714 RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200715
Alex Deucher2031f772010-04-22 12:52:11 -0400716 /* the interrupt works, but the status bit is permanently asserted */
717 if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
718 if (!rdev->irq.gui_idle_acked)
719 irq_mask |= RADEON_GUI_IDLE_STAT;
720 }
721
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200722 if (irqs) {
723 WREG32(RADEON_GEN_INT_STATUS, irqs);
724 }
725 return irqs & irq_mask;
726}
727
728int r100_irq_process(struct radeon_device *rdev)
729{
Alex Deucher3e5cb982009-10-16 12:21:24 -0400730 uint32_t status, msi_rearm;
Alex Deucherd4877cf2009-12-04 16:56:37 -0500731 bool queue_hotplug = false;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200732
Alex Deucher2031f772010-04-22 12:52:11 -0400733 /* reset gui idle ack. the status bit is broken */
734 rdev->irq.gui_idle_acked = false;
735
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200736 status = r100_irq_ack(rdev);
737 if (!status) {
738 return IRQ_NONE;
739 }
Jerome Glissea513c182009-09-09 22:23:07 +0200740 if (rdev->shutdown) {
741 return IRQ_NONE;
742 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200743 while (status) {
744 /* SW interrupt */
745 if (status & RADEON_SW_INT_TEST) {
Alex Deucher74652802011-08-25 13:39:48 -0400746 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200747 }
Alex Deucher2031f772010-04-22 12:52:11 -0400748 /* gui idle interrupt */
749 if (status & RADEON_GUI_IDLE_STAT) {
750 rdev->irq.gui_idle_acked = true;
751 rdev->pm.gui_idle = true;
752 wake_up(&rdev->irq.idle_queue);
753 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200754 /* Vertical blank interrupts */
755 if (status & RADEON_CRTC_VBLANK_STAT) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500756 if (rdev->irq.crtc_vblank_int[0]) {
757 drm_handle_vblank(rdev->ddev, 0);
758 rdev->pm.vblank_sync = true;
759 wake_up(&rdev->irq.vblank_queue);
760 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -0500761 if (rdev->irq.pflip[0])
762 radeon_crtc_handle_flip(rdev, 0);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200763 }
764 if (status & RADEON_CRTC2_VBLANK_STAT) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500765 if (rdev->irq.crtc_vblank_int[1]) {
766 drm_handle_vblank(rdev->ddev, 1);
767 rdev->pm.vblank_sync = true;
768 wake_up(&rdev->irq.vblank_queue);
769 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -0500770 if (rdev->irq.pflip[1])
771 radeon_crtc_handle_flip(rdev, 1);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200772 }
Alex Deucher05a05c52009-12-04 14:53:41 -0500773 if (status & RADEON_FP_DETECT_STAT) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500774 queue_hotplug = true;
775 DRM_DEBUG("HPD1\n");
Alex Deucher05a05c52009-12-04 14:53:41 -0500776 }
777 if (status & RADEON_FP2_DETECT_STAT) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500778 queue_hotplug = true;
779 DRM_DEBUG("HPD2\n");
Alex Deucher05a05c52009-12-04 14:53:41 -0500780 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200781 status = r100_irq_ack(rdev);
782 }
Alex Deucher2031f772010-04-22 12:52:11 -0400783 /* reset gui idle ack. the status bit is broken */
784 rdev->irq.gui_idle_acked = false;
Alex Deucherd4877cf2009-12-04 16:56:37 -0500785 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +0100786 schedule_work(&rdev->hotplug_work);
Alex Deucher3e5cb982009-10-16 12:21:24 -0400787 if (rdev->msi_enabled) {
788 switch (rdev->family) {
789 case CHIP_RS400:
790 case CHIP_RS480:
791 msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
792 WREG32(RADEON_AIC_CNTL, msi_rearm);
793 WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
794 break;
795 default:
796 msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
797 WREG32(RADEON_MSI_REARM_EN, msi_rearm);
798 WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
799 break;
800 }
801 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200802 return IRQ_HANDLED;
803}
804
805u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
806{
807 if (crtc == 0)
808 return RREG32(RADEON_CRTC_CRNT_FRAME);
809 else
810 return RREG32(RADEON_CRTC2_CRNT_FRAME);
811}
812
Pauli Nieminen9e5b2af2010-02-04 19:20:53 +0200813/* Who ever call radeon_fence_emit should call ring_lock and ask
814 * for enough space (today caller are ib schedule and buffer move) */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200815void r100_fence_ring_emit(struct radeon_device *rdev,
816 struct radeon_fence *fence)
817{
Christian Könige32eb502011-10-23 12:56:27 +0200818 struct radeon_ring *ring = &rdev->ring[fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +0200819
Pauli Nieminen9e5b2af2010-02-04 19:20:53 +0200820 /* We have to make sure that caches are flushed before
821 * CPU might read something from VRAM. */
Christian Könige32eb502011-10-23 12:56:27 +0200822 radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
823 radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
824 radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
825 radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200826 /* Wait until IDLE & CLEAN */
Christian Könige32eb502011-10-23 12:56:27 +0200827 radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
828 radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
829 radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
830 radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
Jerome Glissecafe6602010-01-07 12:39:21 +0100831 RADEON_HDP_READ_BUFFER_INVALIDATE);
Christian Könige32eb502011-10-23 12:56:27 +0200832 radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
833 radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200834 /* Emit fence sequence & fire IRQ */
Christian Könige32eb502011-10-23 12:56:27 +0200835 radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
836 radeon_ring_write(ring, fence->seq);
837 radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
838 radeon_ring_write(ring, RADEON_SW_INT_FIRE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200839}
840
Christian König15d33322011-09-15 19:02:22 +0200841void r100_semaphore_ring_emit(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +0200842 struct radeon_ring *ring,
Christian König15d33322011-09-15 19:02:22 +0200843 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +0200844 bool emit_wait)
Christian König15d33322011-09-15 19:02:22 +0200845{
846 /* Unused on older asics, since we don't have semaphores or multiple rings */
847 BUG();
848}
849
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200850int r100_copy_blit(struct radeon_device *rdev,
851 uint64_t src_offset,
852 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -0400853 unsigned num_gpu_pages,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200854 struct radeon_fence *fence)
855{
Christian Könige32eb502011-10-23 12:56:27 +0200856 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200857 uint32_t cur_pages;
Alex Deucher003cefe2011-09-16 12:04:08 -0400858 uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200859 uint32_t pitch;
860 uint32_t stride_pixels;
861 unsigned ndw;
862 int num_loops;
863 int r = 0;
864
865 /* radeon limited to 16k stride */
866 stride_bytes &= 0x3fff;
867 /* radeon pitch is /64 */
868 pitch = stride_bytes / 64;
869 stride_pixels = stride_bytes / 4;
Alex Deucher003cefe2011-09-16 12:04:08 -0400870 num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200871
872 /* Ask for enough room for blit + flush + fence */
873 ndw = 64 + (10 * num_loops);
Christian Könige32eb502011-10-23 12:56:27 +0200874 r = radeon_ring_lock(rdev, ring, ndw);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200875 if (r) {
876 DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
877 return -EINVAL;
878 }
Alex Deucher003cefe2011-09-16 12:04:08 -0400879 while (num_gpu_pages > 0) {
880 cur_pages = num_gpu_pages;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200881 if (cur_pages > 8191) {
882 cur_pages = 8191;
883 }
Alex Deucher003cefe2011-09-16 12:04:08 -0400884 num_gpu_pages -= cur_pages;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200885
886 /* pages are in Y direction - height
887 page width in X direction - width */
Christian Könige32eb502011-10-23 12:56:27 +0200888 radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
889 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200890 RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
891 RADEON_GMC_DST_PITCH_OFFSET_CNTL |
892 RADEON_GMC_SRC_CLIPPING |
893 RADEON_GMC_DST_CLIPPING |
894 RADEON_GMC_BRUSH_NONE |
895 (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
896 RADEON_GMC_SRC_DATATYPE_COLOR |
897 RADEON_ROP3_S |
898 RADEON_DP_SRC_SOURCE_MEMORY |
899 RADEON_GMC_CLR_CMP_CNTL_DIS |
900 RADEON_GMC_WR_MSK_DIS);
Christian Könige32eb502011-10-23 12:56:27 +0200901 radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
902 radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
903 radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
904 radeon_ring_write(ring, 0);
905 radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
906 radeon_ring_write(ring, num_gpu_pages);
907 radeon_ring_write(ring, num_gpu_pages);
908 radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200909 }
Christian Könige32eb502011-10-23 12:56:27 +0200910 radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
911 radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
912 radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
913 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200914 RADEON_WAIT_2D_IDLECLEAN |
915 RADEON_WAIT_HOST_IDLECLEAN |
916 RADEON_WAIT_DMA_GUI_IDLE);
917 if (fence) {
918 r = radeon_fence_emit(rdev, fence);
919 }
Christian Könige32eb502011-10-23 12:56:27 +0200920 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200921 return r;
922}
923
Jerome Glisse45600232009-09-09 22:23:45 +0200924static int r100_cp_wait_for_idle(struct radeon_device *rdev)
925{
926 unsigned i;
927 u32 tmp;
928
929 for (i = 0; i < rdev->usec_timeout; i++) {
930 tmp = RREG32(R_000E40_RBBM_STATUS);
931 if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
932 return 0;
933 }
934 udelay(1);
935 }
936 return -1;
937}
938
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200939void r100_ring_start(struct radeon_device *rdev)
940{
Christian Könige32eb502011-10-23 12:56:27 +0200941 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200942 int r;
943
Christian Könige32eb502011-10-23 12:56:27 +0200944 r = radeon_ring_lock(rdev, ring, 2);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200945 if (r) {
946 return;
947 }
Christian Könige32eb502011-10-23 12:56:27 +0200948 radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
949 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200950 RADEON_ISYNC_ANY2D_IDLE3D |
951 RADEON_ISYNC_ANY3D_IDLE2D |
952 RADEON_ISYNC_WAIT_IDLEGUI |
953 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
Christian Könige32eb502011-10-23 12:56:27 +0200954 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200955}
956
Ben Hutchings70967ab2009-08-29 14:53:51 +0100957
958/* Load the microcode for the CP */
959static int r100_cp_init_microcode(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200960{
Ben Hutchings70967ab2009-08-29 14:53:51 +0100961 struct platform_device *pdev;
962 const char *fw_name = NULL;
963 int err;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200964
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000965 DRM_DEBUG_KMS("\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100966
967 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
968 err = IS_ERR(pdev);
969 if (err) {
970 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
971 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200972 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200973 if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
974 (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
975 (rdev->family == CHIP_RS200)) {
976 DRM_INFO("Loading R100 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100977 fw_name = FIRMWARE_R100;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200978 } else if ((rdev->family == CHIP_R200) ||
979 (rdev->family == CHIP_RV250) ||
980 (rdev->family == CHIP_RV280) ||
981 (rdev->family == CHIP_RS300)) {
982 DRM_INFO("Loading R200 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100983 fw_name = FIRMWARE_R200;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200984 } else if ((rdev->family == CHIP_R300) ||
985 (rdev->family == CHIP_R350) ||
986 (rdev->family == CHIP_RV350) ||
987 (rdev->family == CHIP_RV380) ||
988 (rdev->family == CHIP_RS400) ||
989 (rdev->family == CHIP_RS480)) {
990 DRM_INFO("Loading R300 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100991 fw_name = FIRMWARE_R300;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200992 } else if ((rdev->family == CHIP_R420) ||
993 (rdev->family == CHIP_R423) ||
994 (rdev->family == CHIP_RV410)) {
995 DRM_INFO("Loading R400 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100996 fw_name = FIRMWARE_R420;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200997 } else if ((rdev->family == CHIP_RS690) ||
998 (rdev->family == CHIP_RS740)) {
999 DRM_INFO("Loading RS690/RS740 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +01001000 fw_name = FIRMWARE_RS690;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001001 } else if (rdev->family == CHIP_RS600) {
1002 DRM_INFO("Loading RS600 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +01001003 fw_name = FIRMWARE_RS600;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001004 } else if ((rdev->family == CHIP_RV515) ||
1005 (rdev->family == CHIP_R520) ||
1006 (rdev->family == CHIP_RV530) ||
1007 (rdev->family == CHIP_R580) ||
1008 (rdev->family == CHIP_RV560) ||
1009 (rdev->family == CHIP_RV570)) {
1010 DRM_INFO("Loading R500 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +01001011 fw_name = FIRMWARE_R520;
1012 }
1013
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001014 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
Ben Hutchings70967ab2009-08-29 14:53:51 +01001015 platform_device_unregister(pdev);
1016 if (err) {
1017 printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
1018 fw_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001019 } else if (rdev->me_fw->size % 8) {
Ben Hutchings70967ab2009-08-29 14:53:51 +01001020 printk(KERN_ERR
1021 "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001022 rdev->me_fw->size, fw_name);
Ben Hutchings70967ab2009-08-29 14:53:51 +01001023 err = -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001024 release_firmware(rdev->me_fw);
1025 rdev->me_fw = NULL;
Ben Hutchings70967ab2009-08-29 14:53:51 +01001026 }
1027 return err;
1028}
Jerome Glissed4550902009-10-01 10:12:06 +02001029
Ben Hutchings70967ab2009-08-29 14:53:51 +01001030static void r100_cp_load_microcode(struct radeon_device *rdev)
1031{
1032 const __be32 *fw_data;
1033 int i, size;
1034
1035 if (r100_gui_wait_for_idle(rdev)) {
1036 printk(KERN_WARNING "Failed to wait GUI idle while "
1037 "programming pipes. Bad things might happen.\n");
1038 }
1039
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001040 if (rdev->me_fw) {
1041 size = rdev->me_fw->size / 4;
1042 fw_data = (const __be32 *)&rdev->me_fw->data[0];
Ben Hutchings70967ab2009-08-29 14:53:51 +01001043 WREG32(RADEON_CP_ME_RAM_ADDR, 0);
1044 for (i = 0; i < size; i += 2) {
1045 WREG32(RADEON_CP_ME_RAM_DATAH,
1046 be32_to_cpup(&fw_data[i]));
1047 WREG32(RADEON_CP_ME_RAM_DATAL,
1048 be32_to_cpup(&fw_data[i + 1]));
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001049 }
1050 }
1051}
1052
1053int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
1054{
Christian Könige32eb502011-10-23 12:56:27 +02001055 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001056 unsigned rb_bufsz;
1057 unsigned rb_blksz;
1058 unsigned max_fetch;
1059 unsigned pre_write_timer;
1060 unsigned pre_write_limit;
1061 unsigned indirect2_start;
1062 unsigned indirect1_start;
1063 uint32_t tmp;
1064 int r;
1065
1066 if (r100_debugfs_cp_init(rdev)) {
1067 DRM_ERROR("Failed to register debugfs file for CP !\n");
1068 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001069 if (!rdev->me_fw) {
Ben Hutchings70967ab2009-08-29 14:53:51 +01001070 r = r100_cp_init_microcode(rdev);
1071 if (r) {
1072 DRM_ERROR("Failed to load firmware!\n");
1073 return r;
1074 }
1075 }
1076
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001077 /* Align ring size */
1078 rb_bufsz = drm_order(ring_size / 8);
1079 ring_size = (1 << (rb_bufsz + 1)) * 4;
1080 r100_cp_load_microcode(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02001081 r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
Alex Deucher78c55602011-11-17 14:25:56 -05001082 RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR,
1083 0, 0x7fffff, RADEON_CP_PACKET2);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001084 if (r) {
1085 return r;
1086 }
1087 /* Each time the cp read 1024 bytes (16 dword/quadword) update
1088 * the rptr copy in system ram */
1089 rb_blksz = 9;
1090 /* cp will read 128bytes at a time (4 dwords) */
1091 max_fetch = 1;
Christian Könige32eb502011-10-23 12:56:27 +02001092 ring->align_mask = 16 - 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001093 /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
1094 pre_write_timer = 64;
1095 /* Force CP_RB_WPTR write if written more than one time before the
1096 * delay expire
1097 */
1098 pre_write_limit = 0;
1099 /* Setup the cp cache like this (cache size is 96 dwords) :
1100 * RING 0 to 15
1101 * INDIRECT1 16 to 79
1102 * INDIRECT2 80 to 95
1103 * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1104 * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
1105 * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1106 * Idea being that most of the gpu cmd will be through indirect1 buffer
1107 * so it gets the bigger cache.
1108 */
1109 indirect2_start = 80;
1110 indirect1_start = 16;
1111 /* cp setup */
1112 WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
Alex Deucherd6f28932009-11-02 16:01:27 -05001113 tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001114 REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
Alex Deucher724c80e2010-08-27 18:25:25 -04001115 REG_SET(RADEON_MAX_FETCH, max_fetch));
Alex Deucherd6f28932009-11-02 16:01:27 -05001116#ifdef __BIG_ENDIAN
1117 tmp |= RADEON_BUF_SWAP_32BIT;
1118#endif
Alex Deucher724c80e2010-08-27 18:25:25 -04001119 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
Alex Deucherd6f28932009-11-02 16:01:27 -05001120
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001121 /* Set ring address */
Christian Könige32eb502011-10-23 12:56:27 +02001122 DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
1123 WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001124 /* Force read & write ptr to 0 */
Alex Deucher724c80e2010-08-27 18:25:25 -04001125 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001126 WREG32(RADEON_CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02001127 ring->wptr = 0;
1128 WREG32(RADEON_CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04001129
1130 /* set the wb address whether it's enabled or not */
1131 WREG32(R_00070C_CP_RB_RPTR_ADDR,
1132 S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
1133 WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
1134
1135 if (rdev->wb.enabled)
1136 WREG32(R_000770_SCRATCH_UMSK, 0xff);
1137 else {
1138 tmp |= RADEON_RB_NO_UPDATE;
1139 WREG32(R_000770_SCRATCH_UMSK, 0);
1140 }
1141
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001142 WREG32(RADEON_CP_RB_CNTL, tmp);
1143 udelay(10);
Christian Könige32eb502011-10-23 12:56:27 +02001144 ring->rptr = RREG32(RADEON_CP_RB_RPTR);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001145 /* Set cp mode to bus mastering & enable cp*/
1146 WREG32(RADEON_CP_CSQ_MODE,
1147 REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
1148 REG_SET(RADEON_INDIRECT1_START, indirect1_start));
Alex Deucherd75ee3b2011-01-24 23:24:59 -05001149 WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
1150 WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001151 WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
1152 radeon_ring_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02001153 r = radeon_ring_test(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001154 if (r) {
1155 DRM_ERROR("radeon: cp isn't working (%d).\n", r);
1156 return r;
1157 }
Christian Könige32eb502011-10-23 12:56:27 +02001158 ring->ready = true;
Dave Airlie53595332011-03-14 09:47:24 +10001159 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001160 return 0;
1161}
1162
1163void r100_cp_fini(struct radeon_device *rdev)
1164{
Jerome Glisse45600232009-09-09 22:23:45 +02001165 if (r100_cp_wait_for_idle(rdev)) {
1166 DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
1167 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001168 /* Disable ring */
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001169 r100_cp_disable(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02001170 radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001171 DRM_INFO("radeon: cp finalized\n");
1172}
1173
1174void r100_cp_disable(struct radeon_device *rdev)
1175{
1176 /* Disable ring */
Dave Airlie53595332011-03-14 09:47:24 +10001177 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Christian Könige32eb502011-10-23 12:56:27 +02001178 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001179 WREG32(RADEON_CP_CSQ_MODE, 0);
1180 WREG32(RADEON_CP_CSQ_CNTL, 0);
Alex Deucher724c80e2010-08-27 18:25:25 -04001181 WREG32(R_000770_SCRATCH_UMSK, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001182 if (r100_gui_wait_for_idle(rdev)) {
1183 printk(KERN_WARNING "Failed to wait GUI idle while "
1184 "programming pipes. Bad things might happen.\n");
1185 }
1186}
1187
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001188/*
1189 * CS functions
1190 */
1191int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1192 struct radeon_cs_packet *pkt,
Jerome Glisse068a1172009-06-17 13:28:30 +02001193 const unsigned *auth, unsigned n,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001194 radeon_packet0_check_t check)
1195{
1196 unsigned reg;
1197 unsigned i, j, m;
1198 unsigned idx;
1199 int r;
1200
1201 idx = pkt->idx + 1;
1202 reg = pkt->reg;
Jerome Glisse068a1172009-06-17 13:28:30 +02001203 /* Check that register fall into register range
1204 * determined by the number of entry (n) in the
1205 * safe register bitmap.
1206 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001207 if (pkt->one_reg_wr) {
1208 if ((reg >> 7) > n) {
1209 return -EINVAL;
1210 }
1211 } else {
1212 if (((reg + (pkt->count << 2)) >> 7) > n) {
1213 return -EINVAL;
1214 }
1215 }
1216 for (i = 0; i <= pkt->count; i++, idx++) {
1217 j = (reg >> 7);
1218 m = 1 << ((reg >> 2) & 31);
1219 if (auth[j] & m) {
1220 r = check(p, pkt, idx, reg);
1221 if (r) {
1222 return r;
1223 }
1224 }
1225 if (pkt->one_reg_wr) {
1226 if (!(auth[j] & m)) {
1227 break;
1228 }
1229 } else {
1230 reg += 4;
1231 }
1232 }
1233 return 0;
1234}
1235
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001236void r100_cs_dump_packet(struct radeon_cs_parser *p,
1237 struct radeon_cs_packet *pkt)
1238{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001239 volatile uint32_t *ib;
1240 unsigned i;
1241 unsigned idx;
1242
1243 ib = p->ib->ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001244 idx = pkt->idx;
1245 for (i = 0; i <= (pkt->count + 1); i++, idx++) {
1246 DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
1247 }
1248}
1249
1250/**
1251 * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
1252 * @parser: parser structure holding parsing context.
1253 * @pkt: where to store packet informations
1254 *
1255 * Assume that chunk_ib_index is properly set. Will return -EINVAL
1256 * if packet is bigger than remaining ib size. or if packets is unknown.
1257 **/
1258int r100_cs_packet_parse(struct radeon_cs_parser *p,
1259 struct radeon_cs_packet *pkt,
1260 unsigned idx)
1261{
1262 struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
Roel Kluinfa992392009-08-03 14:20:32 +02001263 uint32_t header;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001264
1265 if (idx >= ib_chunk->length_dw) {
1266 DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
1267 idx, ib_chunk->length_dw);
1268 return -EINVAL;
1269 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001270 header = radeon_get_ib_value(p, idx);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001271 pkt->idx = idx;
1272 pkt->type = CP_PACKET_GET_TYPE(header);
1273 pkt->count = CP_PACKET_GET_COUNT(header);
1274 switch (pkt->type) {
1275 case PACKET_TYPE0:
1276 pkt->reg = CP_PACKET0_GET_REG(header);
1277 pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
1278 break;
1279 case PACKET_TYPE3:
1280 pkt->opcode = CP_PACKET3_GET_OPCODE(header);
1281 break;
1282 case PACKET_TYPE2:
1283 pkt->count = -1;
1284 break;
1285 default:
1286 DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
1287 return -EINVAL;
1288 }
1289 if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
1290 DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
1291 pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
1292 return -EINVAL;
1293 }
1294 return 0;
1295}
1296
1297/**
Dave Airlie531369e2009-06-29 11:21:25 +10001298 * r100_cs_packet_next_vline() - parse userspace VLINE packet
1299 * @parser: parser structure holding parsing context.
1300 *
1301 * Userspace sends a special sequence for VLINE waits.
1302 * PACKET0 - VLINE_START_END + value
1303 * PACKET0 - WAIT_UNTIL +_value
1304 * RELOC (P3) - crtc_id in reloc.
1305 *
1306 * This function parses this and relocates the VLINE START END
1307 * and WAIT UNTIL packets to the correct crtc.
1308 * It also detects a switched off crtc and nulls out the
1309 * wait in that case.
1310 */
1311int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1312{
Dave Airlie531369e2009-06-29 11:21:25 +10001313 struct drm_mode_object *obj;
1314 struct drm_crtc *crtc;
1315 struct radeon_crtc *radeon_crtc;
1316 struct radeon_cs_packet p3reloc, waitreloc;
1317 int crtc_id;
1318 int r;
1319 uint32_t header, h_idx, reg;
Dave Airlie513bcb42009-09-23 16:56:27 +10001320 volatile uint32_t *ib;
Dave Airlie531369e2009-06-29 11:21:25 +10001321
Dave Airlie513bcb42009-09-23 16:56:27 +10001322 ib = p->ib->ptr;
Dave Airlie531369e2009-06-29 11:21:25 +10001323
1324 /* parse the wait until */
1325 r = r100_cs_packet_parse(p, &waitreloc, p->idx);
1326 if (r)
1327 return r;
1328
1329 /* check its a wait until and only 1 count */
1330 if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1331 waitreloc.count != 0) {
1332 DRM_ERROR("vline wait had illegal wait until segment\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001333 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001334 }
1335
Dave Airlie513bcb42009-09-23 16:56:27 +10001336 if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
Dave Airlie531369e2009-06-29 11:21:25 +10001337 DRM_ERROR("vline wait had illegal wait until\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001338 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001339 }
1340
1341 /* jump over the NOP */
Alex Deucher90ebd062009-09-25 16:39:24 -04001342 r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
Dave Airlie531369e2009-06-29 11:21:25 +10001343 if (r)
1344 return r;
1345
1346 h_idx = p->idx - 2;
Alex Deucher90ebd062009-09-25 16:39:24 -04001347 p->idx += waitreloc.count + 2;
1348 p->idx += p3reloc.count + 2;
Dave Airlie531369e2009-06-29 11:21:25 +10001349
Dave Airlie513bcb42009-09-23 16:56:27 +10001350 header = radeon_get_ib_value(p, h_idx);
1351 crtc_id = radeon_get_ib_value(p, h_idx + 5);
Dave Airlied4ac6a02009-10-08 11:32:49 +10001352 reg = CP_PACKET0_GET_REG(header);
Dave Airlie531369e2009-06-29 11:21:25 +10001353 obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
1354 if (!obj) {
1355 DRM_ERROR("cannot find crtc %d\n", crtc_id);
Paul Bollea3a88a62011-03-16 22:10:06 +01001356 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001357 }
1358 crtc = obj_to_crtc(obj);
1359 radeon_crtc = to_radeon_crtc(crtc);
1360 crtc_id = radeon_crtc->crtc_id;
1361
1362 if (!crtc->enabled) {
1363 /* if the CRTC isn't enabled - we need to nop out the wait until */
Dave Airlie513bcb42009-09-23 16:56:27 +10001364 ib[h_idx + 2] = PACKET2(0);
1365 ib[h_idx + 3] = PACKET2(0);
Dave Airlie531369e2009-06-29 11:21:25 +10001366 } else if (crtc_id == 1) {
1367 switch (reg) {
1368 case AVIVO_D1MODE_VLINE_START_END:
Alex Deucher90ebd062009-09-25 16:39:24 -04001369 header &= ~R300_CP_PACKET0_REG_MASK;
Dave Airlie531369e2009-06-29 11:21:25 +10001370 header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1371 break;
1372 case RADEON_CRTC_GUI_TRIG_VLINE:
Alex Deucher90ebd062009-09-25 16:39:24 -04001373 header &= ~R300_CP_PACKET0_REG_MASK;
Dave Airlie531369e2009-06-29 11:21:25 +10001374 header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1375 break;
1376 default:
1377 DRM_ERROR("unknown crtc reloc\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001378 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001379 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001380 ib[h_idx] = header;
1381 ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
Dave Airlie531369e2009-06-29 11:21:25 +10001382 }
Paul Bollea3a88a62011-03-16 22:10:06 +01001383
1384 return 0;
Dave Airlie531369e2009-06-29 11:21:25 +10001385}
1386
1387/**
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001388 * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
1389 * @parser: parser structure holding parsing context.
1390 * @data: pointer to relocation data
1391 * @offset_start: starting offset
1392 * @offset_mask: offset mask (to align start offset on)
1393 * @reloc: reloc informations
1394 *
1395 * Check next packet is relocation packet3, do bo validation and compute
1396 * GPU offset using the provided start.
1397 **/
1398int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
1399 struct radeon_cs_reloc **cs_reloc)
1400{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001401 struct radeon_cs_chunk *relocs_chunk;
1402 struct radeon_cs_packet p3reloc;
1403 unsigned idx;
1404 int r;
1405
1406 if (p->chunk_relocs_idx == -1) {
1407 DRM_ERROR("No relocation chunk !\n");
1408 return -EINVAL;
1409 }
1410 *cs_reloc = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001411 relocs_chunk = &p->chunks[p->chunk_relocs_idx];
1412 r = r100_cs_packet_parse(p, &p3reloc, p->idx);
1413 if (r) {
1414 return r;
1415 }
1416 p->idx += p3reloc.count + 2;
1417 if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
1418 DRM_ERROR("No packet3 for relocation for packet at %d.\n",
1419 p3reloc.idx);
1420 r100_cs_dump_packet(p, &p3reloc);
1421 return -EINVAL;
1422 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001423 idx = radeon_get_ib_value(p, p3reloc.idx + 1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001424 if (idx >= relocs_chunk->length_dw) {
1425 DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
1426 idx, relocs_chunk->length_dw);
1427 r100_cs_dump_packet(p, &p3reloc);
1428 return -EINVAL;
1429 }
1430 /* FIXME: we assume reloc size is 4 dwords */
1431 *cs_reloc = p->relocs_ptr[(idx / 4)];
1432 return 0;
1433}
1434
Dave Airlie551ebd82009-09-01 15:25:57 +10001435static int r100_get_vtx_size(uint32_t vtx_fmt)
1436{
1437 int vtx_size;
1438 vtx_size = 2;
1439 /* ordered according to bits in spec */
1440 if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1441 vtx_size++;
1442 if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1443 vtx_size += 3;
1444 if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1445 vtx_size++;
1446 if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1447 vtx_size++;
1448 if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1449 vtx_size += 3;
1450 if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1451 vtx_size++;
1452 if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1453 vtx_size++;
1454 if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1455 vtx_size += 2;
1456 if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1457 vtx_size += 2;
1458 if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1459 vtx_size++;
1460 if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1461 vtx_size += 2;
1462 if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1463 vtx_size++;
1464 if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1465 vtx_size += 2;
1466 if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1467 vtx_size++;
1468 if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1469 vtx_size++;
1470 /* blend weight */
1471 if (vtx_fmt & (0x7 << 15))
1472 vtx_size += (vtx_fmt >> 15) & 0x7;
1473 if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1474 vtx_size += 3;
1475 if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1476 vtx_size += 2;
1477 if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1478 vtx_size++;
1479 if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1480 vtx_size++;
1481 if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1482 vtx_size++;
1483 if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1484 vtx_size++;
1485 return vtx_size;
1486}
1487
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001488static int r100_packet0_check(struct radeon_cs_parser *p,
Dave Airlie551ebd82009-09-01 15:25:57 +10001489 struct radeon_cs_packet *pkt,
1490 unsigned idx, unsigned reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001491{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001492 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +10001493 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001494 volatile uint32_t *ib;
1495 uint32_t tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001496 int r;
Dave Airlie551ebd82009-09-01 15:25:57 +10001497 int i, face;
Dave Airliee024e112009-06-24 09:48:08 +10001498 u32 tile_flags = 0;
Dave Airlie513bcb42009-09-23 16:56:27 +10001499 u32 idx_value;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001500
1501 ib = p->ib->ptr;
Dave Airlie551ebd82009-09-01 15:25:57 +10001502 track = (struct r100_cs_track *)p->track;
1503
Dave Airlie513bcb42009-09-23 16:56:27 +10001504 idx_value = radeon_get_ib_value(p, idx);
1505
Dave Airlie551ebd82009-09-01 15:25:57 +10001506 switch (reg) {
1507 case RADEON_CRTC_GUI_TRIG_VLINE:
1508 r = r100_cs_packet_parse_vline(p);
1509 if (r) {
1510 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1511 idx, reg);
1512 r100_cs_dump_packet(p, pkt);
1513 return r;
1514 }
1515 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001516 /* FIXME: only allow PACKET3 blit? easier to check for out of
1517 * range access */
Dave Airlie551ebd82009-09-01 15:25:57 +10001518 case RADEON_DST_PITCH_OFFSET:
1519 case RADEON_SRC_PITCH_OFFSET:
1520 r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1521 if (r)
1522 return r;
1523 break;
1524 case RADEON_RB3D_DEPTHOFFSET:
1525 r = r100_cs_packet_next_reloc(p, &reloc);
1526 if (r) {
1527 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1528 idx, reg);
1529 r100_cs_dump_packet(p, pkt);
1530 return r;
1531 }
1532 track->zb.robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +10001533 track->zb.offset = idx_value;
Marek Olšák40b4a752011-02-12 19:21:35 +01001534 track->zb_dirty = true;
Dave Airlie513bcb42009-09-23 16:56:27 +10001535 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001536 break;
1537 case RADEON_RB3D_COLOROFFSET:
1538 r = r100_cs_packet_next_reloc(p, &reloc);
1539 if (r) {
1540 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1541 idx, reg);
1542 r100_cs_dump_packet(p, pkt);
1543 return r;
1544 }
1545 track->cb[0].robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +10001546 track->cb[0].offset = idx_value;
Marek Olšák40b4a752011-02-12 19:21:35 +01001547 track->cb_dirty = true;
Dave Airlie513bcb42009-09-23 16:56:27 +10001548 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001549 break;
1550 case RADEON_PP_TXOFFSET_0:
1551 case RADEON_PP_TXOFFSET_1:
1552 case RADEON_PP_TXOFFSET_2:
1553 i = (reg - RADEON_PP_TXOFFSET_0) / 24;
1554 r = r100_cs_packet_next_reloc(p, &reloc);
1555 if (r) {
1556 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1557 idx, reg);
1558 r100_cs_dump_packet(p, pkt);
1559 return r;
1560 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001561 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001562 track->textures[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001563 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001564 break;
1565 case RADEON_PP_CUBIC_OFFSET_T0_0:
1566 case RADEON_PP_CUBIC_OFFSET_T0_1:
1567 case RADEON_PP_CUBIC_OFFSET_T0_2:
1568 case RADEON_PP_CUBIC_OFFSET_T0_3:
1569 case RADEON_PP_CUBIC_OFFSET_T0_4:
1570 i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
1571 r = r100_cs_packet_next_reloc(p, &reloc);
1572 if (r) {
1573 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1574 idx, reg);
1575 r100_cs_dump_packet(p, pkt);
1576 return r;
1577 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001578 track->textures[0].cube_info[i].offset = idx_value;
1579 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001580 track->textures[0].cube_info[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001581 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001582 break;
1583 case RADEON_PP_CUBIC_OFFSET_T1_0:
1584 case RADEON_PP_CUBIC_OFFSET_T1_1:
1585 case RADEON_PP_CUBIC_OFFSET_T1_2:
1586 case RADEON_PP_CUBIC_OFFSET_T1_3:
1587 case RADEON_PP_CUBIC_OFFSET_T1_4:
1588 i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
1589 r = r100_cs_packet_next_reloc(p, &reloc);
1590 if (r) {
1591 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1592 idx, reg);
1593 r100_cs_dump_packet(p, pkt);
1594 return r;
1595 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001596 track->textures[1].cube_info[i].offset = idx_value;
1597 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001598 track->textures[1].cube_info[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001599 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001600 break;
1601 case RADEON_PP_CUBIC_OFFSET_T2_0:
1602 case RADEON_PP_CUBIC_OFFSET_T2_1:
1603 case RADEON_PP_CUBIC_OFFSET_T2_2:
1604 case RADEON_PP_CUBIC_OFFSET_T2_3:
1605 case RADEON_PP_CUBIC_OFFSET_T2_4:
1606 i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
1607 r = r100_cs_packet_next_reloc(p, &reloc);
1608 if (r) {
1609 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1610 idx, reg);
1611 r100_cs_dump_packet(p, pkt);
1612 return r;
1613 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001614 track->textures[2].cube_info[i].offset = idx_value;
1615 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001616 track->textures[2].cube_info[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001617 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001618 break;
1619 case RADEON_RE_WIDTH_HEIGHT:
Dave Airlie513bcb42009-09-23 16:56:27 +10001620 track->maxy = ((idx_value >> 16) & 0x7FF);
Marek Olšák40b4a752011-02-12 19:21:35 +01001621 track->cb_dirty = true;
1622 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001623 break;
1624 case RADEON_RB3D_COLORPITCH:
1625 r = r100_cs_packet_next_reloc(p, &reloc);
1626 if (r) {
1627 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1628 idx, reg);
1629 r100_cs_dump_packet(p, pkt);
1630 return r;
1631 }
Alex Deucherc9068eb2012-02-02 10:11:11 -05001632 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1633 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1634 tile_flags |= RADEON_COLOR_TILE_ENABLE;
1635 if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1636 tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
Dave Airliee024e112009-06-24 09:48:08 +10001637
Alex Deucherc9068eb2012-02-02 10:11:11 -05001638 tmp = idx_value & ~(0x7 << 16);
1639 tmp |= tile_flags;
1640 ib[idx] = tmp;
1641 } else
1642 ib[idx] = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001643
Dave Airlie513bcb42009-09-23 16:56:27 +10001644 track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
Marek Olšák40b4a752011-02-12 19:21:35 +01001645 track->cb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001646 break;
1647 case RADEON_RB3D_DEPTHPITCH:
Dave Airlie513bcb42009-09-23 16:56:27 +10001648 track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
Marek Olšák40b4a752011-02-12 19:21:35 +01001649 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001650 break;
1651 case RADEON_RB3D_CNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001652 switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001653 case 7:
1654 case 8:
1655 case 9:
1656 case 11:
1657 case 12:
1658 track->cb[0].cpp = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001659 break;
Dave Airlie551ebd82009-09-01 15:25:57 +10001660 case 3:
1661 case 4:
1662 case 15:
1663 track->cb[0].cpp = 2;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001664 break;
Dave Airlie551ebd82009-09-01 15:25:57 +10001665 case 6:
1666 track->cb[0].cpp = 4;
Dave Airlie17782d92009-08-21 10:07:54 +10001667 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001668 default:
Dave Airlie551ebd82009-09-01 15:25:57 +10001669 DRM_ERROR("Invalid color buffer format (%d) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +10001670 ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
Dave Airlie551ebd82009-09-01 15:25:57 +10001671 return -EINVAL;
1672 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001673 track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
Marek Olšák40b4a752011-02-12 19:21:35 +01001674 track->cb_dirty = true;
1675 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001676 break;
1677 case RADEON_RB3D_ZSTENCILCNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001678 switch (idx_value & 0xf) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001679 case 0:
1680 track->zb.cpp = 2;
1681 break;
1682 case 2:
1683 case 3:
1684 case 4:
1685 case 5:
1686 case 9:
1687 case 11:
1688 track->zb.cpp = 4;
1689 break;
1690 default:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001691 break;
1692 }
Marek Olšák40b4a752011-02-12 19:21:35 +01001693 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001694 break;
1695 case RADEON_RB3D_ZPASS_ADDR:
1696 r = r100_cs_packet_next_reloc(p, &reloc);
1697 if (r) {
1698 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1699 idx, reg);
1700 r100_cs_dump_packet(p, pkt);
1701 return r;
1702 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001703 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001704 break;
1705 case RADEON_PP_CNTL:
1706 {
Dave Airlie513bcb42009-09-23 16:56:27 +10001707 uint32_t temp = idx_value >> 4;
Dave Airlie551ebd82009-09-01 15:25:57 +10001708 for (i = 0; i < track->num_texture; i++)
1709 track->textures[i].enabled = !!(temp & (1 << i));
Marek Olšák40b4a752011-02-12 19:21:35 +01001710 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001711 }
1712 break;
1713 case RADEON_SE_VF_CNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001714 track->vap_vf_cntl = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001715 break;
1716 case RADEON_SE_VTX_FMT:
Dave Airlie513bcb42009-09-23 16:56:27 +10001717 track->vtx_size = r100_get_vtx_size(idx_value);
Dave Airlie551ebd82009-09-01 15:25:57 +10001718 break;
1719 case RADEON_PP_TEX_SIZE_0:
1720 case RADEON_PP_TEX_SIZE_1:
1721 case RADEON_PP_TEX_SIZE_2:
1722 i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
Dave Airlie513bcb42009-09-23 16:56:27 +10001723 track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1724 track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
Marek Olšák40b4a752011-02-12 19:21:35 +01001725 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001726 break;
1727 case RADEON_PP_TEX_PITCH_0:
1728 case RADEON_PP_TEX_PITCH_1:
1729 case RADEON_PP_TEX_PITCH_2:
1730 i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
Dave Airlie513bcb42009-09-23 16:56:27 +10001731 track->textures[i].pitch = idx_value + 32;
Marek Olšák40b4a752011-02-12 19:21:35 +01001732 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001733 break;
1734 case RADEON_PP_TXFILTER_0:
1735 case RADEON_PP_TXFILTER_1:
1736 case RADEON_PP_TXFILTER_2:
1737 i = (reg - RADEON_PP_TXFILTER_0) / 24;
Dave Airlie513bcb42009-09-23 16:56:27 +10001738 track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
Dave Airlie551ebd82009-09-01 15:25:57 +10001739 >> RADEON_MAX_MIP_LEVEL_SHIFT);
Dave Airlie513bcb42009-09-23 16:56:27 +10001740 tmp = (idx_value >> 23) & 0x7;
Dave Airlie551ebd82009-09-01 15:25:57 +10001741 if (tmp == 2 || tmp == 6)
1742 track->textures[i].roundup_w = false;
Dave Airlie513bcb42009-09-23 16:56:27 +10001743 tmp = (idx_value >> 27) & 0x7;
Dave Airlie551ebd82009-09-01 15:25:57 +10001744 if (tmp == 2 || tmp == 6)
1745 track->textures[i].roundup_h = false;
Marek Olšák40b4a752011-02-12 19:21:35 +01001746 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001747 break;
1748 case RADEON_PP_TXFORMAT_0:
1749 case RADEON_PP_TXFORMAT_1:
1750 case RADEON_PP_TXFORMAT_2:
1751 i = (reg - RADEON_PP_TXFORMAT_0) / 24;
Dave Airlie513bcb42009-09-23 16:56:27 +10001752 if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001753 track->textures[i].use_pitch = 1;
1754 } else {
1755 track->textures[i].use_pitch = 0;
Dave Airlie513bcb42009-09-23 16:56:27 +10001756 track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
1757 track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
Dave Airlie551ebd82009-09-01 15:25:57 +10001758 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001759 if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
Dave Airlie551ebd82009-09-01 15:25:57 +10001760 track->textures[i].tex_coord_type = 2;
Dave Airlie513bcb42009-09-23 16:56:27 +10001761 switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001762 case RADEON_TXFORMAT_I8:
1763 case RADEON_TXFORMAT_RGB332:
1764 case RADEON_TXFORMAT_Y8:
1765 track->textures[i].cpp = 1;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -04001766 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Dave Airlie551ebd82009-09-01 15:25:57 +10001767 break;
1768 case RADEON_TXFORMAT_AI88:
1769 case RADEON_TXFORMAT_ARGB1555:
1770 case RADEON_TXFORMAT_RGB565:
1771 case RADEON_TXFORMAT_ARGB4444:
1772 case RADEON_TXFORMAT_VYUY422:
1773 case RADEON_TXFORMAT_YVYU422:
Dave Airlie551ebd82009-09-01 15:25:57 +10001774 case RADEON_TXFORMAT_SHADOW16:
1775 case RADEON_TXFORMAT_LDUDV655:
1776 case RADEON_TXFORMAT_DUDV88:
1777 track->textures[i].cpp = 2;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -04001778 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Dave Airlie551ebd82009-09-01 15:25:57 +10001779 break;
1780 case RADEON_TXFORMAT_ARGB8888:
1781 case RADEON_TXFORMAT_RGBA8888:
Dave Airlie551ebd82009-09-01 15:25:57 +10001782 case RADEON_TXFORMAT_SHADOW32:
1783 case RADEON_TXFORMAT_LDUDUV8888:
1784 track->textures[i].cpp = 4;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -04001785 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001786 break;
Dave Airlied785d782009-12-07 13:16:06 +10001787 case RADEON_TXFORMAT_DXT1:
1788 track->textures[i].cpp = 1;
1789 track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1790 break;
1791 case RADEON_TXFORMAT_DXT23:
1792 case RADEON_TXFORMAT_DXT45:
1793 track->textures[i].cpp = 1;
1794 track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1795 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001796 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001797 track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1798 track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
Marek Olšák40b4a752011-02-12 19:21:35 +01001799 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001800 break;
1801 case RADEON_PP_CUBIC_FACES_0:
1802 case RADEON_PP_CUBIC_FACES_1:
1803 case RADEON_PP_CUBIC_FACES_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001804 tmp = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001805 i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1806 for (face = 0; face < 4; face++) {
1807 track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1808 track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1809 }
Marek Olšák40b4a752011-02-12 19:21:35 +01001810 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001811 break;
1812 default:
1813 printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1814 reg, idx);
1815 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001816 }
1817 return 0;
1818}
1819
Jerome Glisse068a1172009-06-17 13:28:30 +02001820int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1821 struct radeon_cs_packet *pkt,
Jerome Glisse4c788672009-11-20 14:29:23 +01001822 struct radeon_bo *robj)
Jerome Glisse068a1172009-06-17 13:28:30 +02001823{
Jerome Glisse068a1172009-06-17 13:28:30 +02001824 unsigned idx;
Dave Airlie513bcb42009-09-23 16:56:27 +10001825 u32 value;
Jerome Glisse068a1172009-06-17 13:28:30 +02001826 idx = pkt->idx + 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001827 value = radeon_get_ib_value(p, idx + 2);
Jerome Glisse4c788672009-11-20 14:29:23 +01001828 if ((value + 1) > radeon_bo_size(robj)) {
Jerome Glisse068a1172009-06-17 13:28:30 +02001829 DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1830 "(need %u have %lu) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +10001831 value + 1,
Jerome Glisse4c788672009-11-20 14:29:23 +01001832 radeon_bo_size(robj));
Jerome Glisse068a1172009-06-17 13:28:30 +02001833 return -EINVAL;
1834 }
1835 return 0;
1836}
1837
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001838static int r100_packet3_check(struct radeon_cs_parser *p,
1839 struct radeon_cs_packet *pkt)
1840{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001841 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +10001842 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001843 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001844 volatile uint32_t *ib;
1845 int r;
1846
1847 ib = p->ib->ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001848 idx = pkt->idx + 1;
Dave Airlie551ebd82009-09-01 15:25:57 +10001849 track = (struct r100_cs_track *)p->track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001850 switch (pkt->opcode) {
1851 case PACKET3_3D_LOAD_VBPNTR:
Dave Airlie513bcb42009-09-23 16:56:27 +10001852 r = r100_packet3_load_vbpntr(p, pkt, idx);
1853 if (r)
1854 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001855 break;
1856 case PACKET3_INDX_BUFFER:
1857 r = r100_cs_packet_next_reloc(p, &reloc);
1858 if (r) {
1859 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1860 r100_cs_dump_packet(p, pkt);
1861 return r;
1862 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001863 ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
Jerome Glisse068a1172009-06-17 13:28:30 +02001864 r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1865 if (r) {
1866 return r;
1867 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001868 break;
1869 case 0x23:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001870 /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
1871 r = r100_cs_packet_next_reloc(p, &reloc);
1872 if (r) {
1873 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1874 r100_cs_dump_packet(p, pkt);
1875 return r;
1876 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001877 ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001878 track->num_arrays = 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001879 track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
Dave Airlie551ebd82009-09-01 15:25:57 +10001880
1881 track->arrays[0].robj = reloc->robj;
1882 track->arrays[0].esize = track->vtx_size;
1883
Dave Airlie513bcb42009-09-23 16:56:27 +10001884 track->max_indx = radeon_get_ib_value(p, idx+1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001885
Dave Airlie513bcb42009-09-23 16:56:27 +10001886 track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
Dave Airlie551ebd82009-09-01 15:25:57 +10001887 track->immd_dwords = pkt->count - 1;
1888 r = r100_cs_track_check(p->rdev, track);
1889 if (r)
1890 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001891 break;
1892 case PACKET3_3D_DRAW_IMMD:
Dave Airlie513bcb42009-09-23 16:56:27 +10001893 if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001894 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1895 return -EINVAL;
1896 }
Alex Deuchercf57fc72010-01-18 20:20:07 -05001897 track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
Dave Airlie513bcb42009-09-23 16:56:27 +10001898 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001899 track->immd_dwords = pkt->count - 1;
1900 r = r100_cs_track_check(p->rdev, track);
1901 if (r)
1902 return r;
1903 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001904 /* triggers drawing using in-packet vertex data */
1905 case PACKET3_3D_DRAW_IMMD_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001906 if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001907 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1908 return -EINVAL;
1909 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001910 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001911 track->immd_dwords = pkt->count;
1912 r = r100_cs_track_check(p->rdev, track);
1913 if (r)
1914 return r;
1915 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001916 /* triggers drawing using in-packet vertex data */
1917 case PACKET3_3D_DRAW_VBUF_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001918 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001919 r = r100_cs_track_check(p->rdev, track);
1920 if (r)
1921 return r;
1922 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001923 /* triggers drawing of vertex buffers setup elsewhere */
1924 case PACKET3_3D_DRAW_INDX_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001925 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001926 r = r100_cs_track_check(p->rdev, track);
1927 if (r)
1928 return r;
1929 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001930 /* triggers drawing using indices to vertex buffer */
1931 case PACKET3_3D_DRAW_VBUF:
Dave Airlie513bcb42009-09-23 16:56:27 +10001932 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001933 r = r100_cs_track_check(p->rdev, track);
1934 if (r)
1935 return r;
1936 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001937 /* triggers drawing of vertex buffers setup elsewhere */
1938 case PACKET3_3D_DRAW_INDX:
Dave Airlie513bcb42009-09-23 16:56:27 +10001939 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001940 r = r100_cs_track_check(p->rdev, track);
1941 if (r)
1942 return r;
1943 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001944 /* triggers drawing using indices to vertex buffer */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001945 case PACKET3_3D_CLEAR_HIZ:
1946 case PACKET3_3D_CLEAR_ZMASK:
1947 if (p->rdev->hyperz_filp != p->filp)
1948 return -EINVAL;
1949 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001950 case PACKET3_NOP:
1951 break;
1952 default:
1953 DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
1954 return -EINVAL;
1955 }
1956 return 0;
1957}
1958
1959int r100_cs_parse(struct radeon_cs_parser *p)
1960{
1961 struct radeon_cs_packet pkt;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001962 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001963 int r;
1964
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001965 track = kzalloc(sizeof(*track), GFP_KERNEL);
1966 r100_cs_track_clear(p->rdev, track);
1967 p->track = track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001968 do {
1969 r = r100_cs_packet_parse(p, &pkt, p->idx);
1970 if (r) {
1971 return r;
1972 }
1973 p->idx += pkt.count + 2;
1974 switch (pkt.type) {
Jerome Glisse068a1172009-06-17 13:28:30 +02001975 case PACKET_TYPE0:
Dave Airlie551ebd82009-09-01 15:25:57 +10001976 if (p->rdev->family >= CHIP_R200)
1977 r = r100_cs_parse_packet0(p, &pkt,
1978 p->rdev->config.r100.reg_safe_bm,
1979 p->rdev->config.r100.reg_safe_bm_size,
1980 &r200_packet0_check);
1981 else
1982 r = r100_cs_parse_packet0(p, &pkt,
1983 p->rdev->config.r100.reg_safe_bm,
1984 p->rdev->config.r100.reg_safe_bm_size,
1985 &r100_packet0_check);
Jerome Glisse068a1172009-06-17 13:28:30 +02001986 break;
1987 case PACKET_TYPE2:
1988 break;
1989 case PACKET_TYPE3:
1990 r = r100_packet3_check(p, &pkt);
1991 break;
1992 default:
1993 DRM_ERROR("Unknown packet type %d !\n",
1994 pkt.type);
1995 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001996 }
1997 if (r) {
1998 return r;
1999 }
2000 } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
2001 return 0;
2002}
2003
2004
2005/*
2006 * Global GPU functions
2007 */
2008void r100_errata(struct radeon_device *rdev)
2009{
2010 rdev->pll_errata = 0;
2011
2012 if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
2013 rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
2014 }
2015
2016 if (rdev->family == CHIP_RV100 ||
2017 rdev->family == CHIP_RS100 ||
2018 rdev->family == CHIP_RS200) {
2019 rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
2020 }
2021}
2022
2023/* Wait for vertical sync on primary CRTC */
2024void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
2025{
2026 uint32_t crtc_gen_cntl, tmp;
2027 int i;
2028
2029 crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
2030 if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
2031 !(crtc_gen_cntl & RADEON_CRTC_EN)) {
2032 return;
2033 }
2034 /* Clear the CRTC_VBLANK_SAVE bit */
2035 WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
2036 for (i = 0; i < rdev->usec_timeout; i++) {
2037 tmp = RREG32(RADEON_CRTC_STATUS);
2038 if (tmp & RADEON_CRTC_VBLANK_SAVE) {
2039 return;
2040 }
2041 DRM_UDELAY(1);
2042 }
2043}
2044
2045/* Wait for vertical sync on secondary CRTC */
2046void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
2047{
2048 uint32_t crtc2_gen_cntl, tmp;
2049 int i;
2050
2051 crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
2052 if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
2053 !(crtc2_gen_cntl & RADEON_CRTC2_EN))
2054 return;
2055
2056 /* Clear the CRTC_VBLANK_SAVE bit */
2057 WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
2058 for (i = 0; i < rdev->usec_timeout; i++) {
2059 tmp = RREG32(RADEON_CRTC2_STATUS);
2060 if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
2061 return;
2062 }
2063 DRM_UDELAY(1);
2064 }
2065}
2066
2067int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
2068{
2069 unsigned i;
2070 uint32_t tmp;
2071
2072 for (i = 0; i < rdev->usec_timeout; i++) {
2073 tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
2074 if (tmp >= n) {
2075 return 0;
2076 }
2077 DRM_UDELAY(1);
2078 }
2079 return -1;
2080}
2081
2082int r100_gui_wait_for_idle(struct radeon_device *rdev)
2083{
2084 unsigned i;
2085 uint32_t tmp;
2086
2087 if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
2088 printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
2089 " Bad things might happen.\n");
2090 }
2091 for (i = 0; i < rdev->usec_timeout; i++) {
2092 tmp = RREG32(RADEON_RBBM_STATUS);
Alex Deucher4612dc92010-02-05 01:58:28 -05002093 if (!(tmp & RADEON_RBBM_ACTIVE)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002094 return 0;
2095 }
2096 DRM_UDELAY(1);
2097 }
2098 return -1;
2099}
2100
2101int r100_mc_wait_for_idle(struct radeon_device *rdev)
2102{
2103 unsigned i;
2104 uint32_t tmp;
2105
2106 for (i = 0; i < rdev->usec_timeout; i++) {
2107 /* read MC_STATUS */
Alex Deucher4612dc92010-02-05 01:58:28 -05002108 tmp = RREG32(RADEON_MC_STATUS);
2109 if (tmp & RADEON_MC_IDLE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002110 return 0;
2111 }
2112 DRM_UDELAY(1);
2113 }
2114 return -1;
2115}
2116
Christian Könige32eb502011-10-23 12:56:27 +02002117void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002118{
Christian Könige32eb502011-10-23 12:56:27 +02002119 lockup->last_cp_rptr = ring->rptr;
Jerome Glisse225758d2010-03-09 14:45:10 +00002120 lockup->last_jiffies = jiffies;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002121}
2122
Jerome Glisse225758d2010-03-09 14:45:10 +00002123/**
2124 * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
2125 * @rdev: radeon device structure
2126 * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
2127 * @cp: radeon_cp structure holding CP information
2128 *
2129 * We don't need to initialize the lockup tracking information as we will either
2130 * have CP rptr to a different value of jiffies wrap around which will force
2131 * initialization of the lockup tracking informations.
2132 *
2133 * A possible false positivie is if we get call after while and last_cp_rptr ==
2134 * the current CP rptr, even if it's unlikely it might happen. To avoid this
2135 * if the elapsed time since last call is bigger than 2 second than we return
2136 * false and update the tracking information. Due to this the caller must call
2137 * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
2138 * the fencing code should be cautious about that.
2139 *
2140 * Caller should write to the ring to force CP to do something so we don't get
2141 * false positive when CP is just gived nothing to do.
2142 *
2143 **/
Christian Könige32eb502011-10-23 12:56:27 +02002144bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002145{
Jerome Glisse225758d2010-03-09 14:45:10 +00002146 unsigned long cjiffies, elapsed;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002147
Jerome Glisse225758d2010-03-09 14:45:10 +00002148 cjiffies = jiffies;
2149 if (!time_after(cjiffies, lockup->last_jiffies)) {
2150 /* likely a wrap around */
Christian Könige32eb502011-10-23 12:56:27 +02002151 lockup->last_cp_rptr = ring->rptr;
Jerome Glisse225758d2010-03-09 14:45:10 +00002152 lockup->last_jiffies = jiffies;
2153 return false;
2154 }
Christian Könige32eb502011-10-23 12:56:27 +02002155 if (ring->rptr != lockup->last_cp_rptr) {
Jerome Glisse225758d2010-03-09 14:45:10 +00002156 /* CP is still working no lockup */
Christian Könige32eb502011-10-23 12:56:27 +02002157 lockup->last_cp_rptr = ring->rptr;
Jerome Glisse225758d2010-03-09 14:45:10 +00002158 lockup->last_jiffies = jiffies;
2159 return false;
2160 }
2161 elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
Marek Olšákec00efb2010-09-12 05:09:12 +02002162 if (elapsed >= 10000) {
Jerome Glisse225758d2010-03-09 14:45:10 +00002163 dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
2164 return true;
2165 }
2166 /* give a chance to the GPU ... */
2167 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002168}
2169
Christian Könige32eb502011-10-23 12:56:27 +02002170bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002171{
Jerome Glisse225758d2010-03-09 14:45:10 +00002172 u32 rbbm_status;
2173 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002174
Jerome Glisse225758d2010-03-09 14:45:10 +00002175 rbbm_status = RREG32(R_000E40_RBBM_STATUS);
2176 if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
Christian Könige32eb502011-10-23 12:56:27 +02002177 r100_gpu_lockup_update(&rdev->config.r100.lockup, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00002178 return false;
2179 }
2180 /* force CP activities */
Christian Könige32eb502011-10-23 12:56:27 +02002181 r = radeon_ring_lock(rdev, ring, 2);
Jerome Glisse225758d2010-03-09 14:45:10 +00002182 if (!r) {
2183 /* PACKET2 NOP */
Christian Könige32eb502011-10-23 12:56:27 +02002184 radeon_ring_write(ring, 0x80000000);
2185 radeon_ring_write(ring, 0x80000000);
2186 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00002187 }
Christian Könige32eb502011-10-23 12:56:27 +02002188 ring->rptr = RREG32(ring->rptr_reg);
2189 return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00002190}
2191
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002192void r100_bm_disable(struct radeon_device *rdev)
2193{
2194 u32 tmp;
2195
2196 /* disable bus mastering */
2197 tmp = RREG32(R_000030_BUS_CNTL);
2198 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002199 mdelay(1);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002200 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
2201 mdelay(1);
2202 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
2203 tmp = RREG32(RADEON_BUS_CNTL);
2204 mdelay(1);
Michel Dänzer642ce522012-01-12 16:04:11 +01002205 pci_clear_master(rdev->pdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002206 mdelay(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002207}
2208
Jerome Glissea2d07b72010-03-09 14:45:11 +00002209int r100_asic_reset(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002210{
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002211 struct r100_mc_save save;
2212 u32 status, tmp;
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002213 int ret = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002214
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002215 status = RREG32(R_000E40_RBBM_STATUS);
2216 if (!G_000E40_GUI_ACTIVE(status)) {
2217 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002218 }
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002219 r100_mc_stop(rdev, &save);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002220 status = RREG32(R_000E40_RBBM_STATUS);
2221 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2222 /* stop CP */
2223 WREG32(RADEON_CP_CSQ_CNTL, 0);
2224 tmp = RREG32(RADEON_CP_RB_CNTL);
2225 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
2226 WREG32(RADEON_CP_RB_RPTR_WR, 0);
2227 WREG32(RADEON_CP_RB_WPTR, 0);
2228 WREG32(RADEON_CP_RB_CNTL, tmp);
2229 /* save PCI state */
2230 pci_save_state(rdev->pdev);
2231 /* disable bus mastering */
2232 r100_bm_disable(rdev);
2233 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
2234 S_0000F0_SOFT_RESET_RE(1) |
2235 S_0000F0_SOFT_RESET_PP(1) |
2236 S_0000F0_SOFT_RESET_RB(1));
2237 RREG32(R_0000F0_RBBM_SOFT_RESET);
2238 mdelay(500);
2239 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
2240 mdelay(1);
2241 status = RREG32(R_000E40_RBBM_STATUS);
2242 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002243 /* reset CP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002244 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
2245 RREG32(R_0000F0_RBBM_SOFT_RESET);
2246 mdelay(500);
2247 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
2248 mdelay(1);
2249 status = RREG32(R_000E40_RBBM_STATUS);
2250 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2251 /* restore PCI & busmastering */
2252 pci_restore_state(rdev->pdev);
2253 r100_enable_bm(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002254 /* Check if GPU is idle */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002255 if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
2256 G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
2257 dev_err(rdev->dev, "failed to reset GPU\n");
2258 rdev->gpu_lockup = true;
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002259 ret = -1;
2260 } else
2261 dev_info(rdev->dev, "GPU reset succeed\n");
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002262 r100_mc_resume(rdev, &save);
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002263 return ret;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002264}
2265
Alex Deucher92cde002009-12-04 10:55:12 -05002266void r100_set_common_regs(struct radeon_device *rdev)
2267{
Alex Deucher2739d492010-02-05 03:34:16 -05002268 struct drm_device *dev = rdev->ddev;
2269 bool force_dac2 = false;
Dave Airlied6680462010-03-31 13:41:35 +10002270 u32 tmp;
Alex Deucher2739d492010-02-05 03:34:16 -05002271
Alex Deucher92cde002009-12-04 10:55:12 -05002272 /* set these so they don't interfere with anything */
2273 WREG32(RADEON_OV0_SCALE_CNTL, 0);
2274 WREG32(RADEON_SUBPIC_CNTL, 0);
2275 WREG32(RADEON_VIPH_CONTROL, 0);
2276 WREG32(RADEON_I2C_CNTL_1, 0);
2277 WREG32(RADEON_DVI_I2C_CNTL_1, 0);
2278 WREG32(RADEON_CAP0_TRIG_CNTL, 0);
2279 WREG32(RADEON_CAP1_TRIG_CNTL, 0);
Alex Deucher2739d492010-02-05 03:34:16 -05002280
2281 /* always set up dac2 on rn50 and some rv100 as lots
2282 * of servers seem to wire it up to a VGA port but
2283 * don't report it in the bios connector
2284 * table.
2285 */
2286 switch (dev->pdev->device) {
2287 /* RN50 */
2288 case 0x515e:
2289 case 0x5969:
2290 force_dac2 = true;
2291 break;
2292 /* RV100*/
2293 case 0x5159:
2294 case 0x515a:
2295 /* DELL triple head servers */
2296 if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
2297 ((dev->pdev->subsystem_device == 0x016c) ||
2298 (dev->pdev->subsystem_device == 0x016d) ||
2299 (dev->pdev->subsystem_device == 0x016e) ||
2300 (dev->pdev->subsystem_device == 0x016f) ||
2301 (dev->pdev->subsystem_device == 0x0170) ||
2302 (dev->pdev->subsystem_device == 0x017d) ||
2303 (dev->pdev->subsystem_device == 0x017e) ||
2304 (dev->pdev->subsystem_device == 0x0183) ||
2305 (dev->pdev->subsystem_device == 0x018a) ||
2306 (dev->pdev->subsystem_device == 0x019a)))
2307 force_dac2 = true;
2308 break;
2309 }
2310
2311 if (force_dac2) {
2312 u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
2313 u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
2314 u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
2315
2316 /* For CRT on DAC2, don't turn it on if BIOS didn't
2317 enable it, even it's detected.
2318 */
2319
2320 /* force it to crtc0 */
2321 dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
2322 dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
2323 disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
2324
2325 /* set up the TV DAC */
2326 tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
2327 RADEON_TV_DAC_STD_MASK |
2328 RADEON_TV_DAC_RDACPD |
2329 RADEON_TV_DAC_GDACPD |
2330 RADEON_TV_DAC_BDACPD |
2331 RADEON_TV_DAC_BGADJ_MASK |
2332 RADEON_TV_DAC_DACADJ_MASK);
2333 tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
2334 RADEON_TV_DAC_NHOLD |
2335 RADEON_TV_DAC_STD_PS2 |
2336 (0x58 << 16));
2337
2338 WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
2339 WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
2340 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
2341 }
Dave Airlied6680462010-03-31 13:41:35 +10002342
2343 /* switch PM block to ACPI mode */
2344 tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2345 tmp &= ~RADEON_PM_MODE_SEL;
2346 WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2347
Alex Deucher92cde002009-12-04 10:55:12 -05002348}
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002349
2350/*
2351 * VRAM info
2352 */
2353static void r100_vram_get_type(struct radeon_device *rdev)
2354{
2355 uint32_t tmp;
2356
2357 rdev->mc.vram_is_ddr = false;
2358 if (rdev->flags & RADEON_IS_IGP)
2359 rdev->mc.vram_is_ddr = true;
2360 else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2361 rdev->mc.vram_is_ddr = true;
2362 if ((rdev->family == CHIP_RV100) ||
2363 (rdev->family == CHIP_RS100) ||
2364 (rdev->family == CHIP_RS200)) {
2365 tmp = RREG32(RADEON_MEM_CNTL);
2366 if (tmp & RV100_HALF_MODE) {
2367 rdev->mc.vram_width = 32;
2368 } else {
2369 rdev->mc.vram_width = 64;
2370 }
2371 if (rdev->flags & RADEON_SINGLE_CRTC) {
2372 rdev->mc.vram_width /= 4;
2373 rdev->mc.vram_is_ddr = true;
2374 }
2375 } else if (rdev->family <= CHIP_RV280) {
2376 tmp = RREG32(RADEON_MEM_CNTL);
2377 if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2378 rdev->mc.vram_width = 128;
2379 } else {
2380 rdev->mc.vram_width = 64;
2381 }
2382 } else {
2383 /* newer IGPs */
2384 rdev->mc.vram_width = 128;
2385 }
2386}
2387
Dave Airlie2a0f8912009-07-11 04:44:47 +10002388static u32 r100_get_accessible_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002389{
Dave Airlie2a0f8912009-07-11 04:44:47 +10002390 u32 aper_size;
2391 u8 byte;
2392
2393 aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2394
2395 /* Set HDP_APER_CNTL only on cards that are known not to be broken,
2396 * that is has the 2nd generation multifunction PCI interface
2397 */
2398 if (rdev->family == CHIP_RV280 ||
2399 rdev->family >= CHIP_RV350) {
2400 WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
2401 ~RADEON_HDP_APER_CNTL);
2402 DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
2403 return aper_size * 2;
2404 }
2405
2406 /* Older cards have all sorts of funny issues to deal with. First
2407 * check if it's a multifunction card by reading the PCI config
2408 * header type... Limit those to one aperture size
2409 */
2410 pci_read_config_byte(rdev->pdev, 0xe, &byte);
2411 if (byte & 0x80) {
2412 DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
2413 DRM_INFO("Limiting VRAM to one aperture\n");
2414 return aper_size;
2415 }
2416
2417 /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
2418 * have set it up. We don't write this as it's broken on some ASICs but
2419 * we expect the BIOS to have done the right thing (might be too optimistic...)
2420 */
2421 if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
2422 return aper_size * 2;
2423 return aper_size;
2424}
2425
2426void r100_vram_init_sizes(struct radeon_device *rdev)
2427{
2428 u64 config_aper_size;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002429
Jerome Glissed594e462010-02-17 21:54:29 +00002430 /* work out accessible VRAM */
Jordan Crouse01d73a62010-05-27 13:40:24 -06002431 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
2432 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00002433 rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
2434 /* FIXME we don't use the second aperture yet when we could use it */
2435 if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
2436 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002437 config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002438 if (rdev->flags & RADEON_IS_IGP) {
2439 uint32_t tom;
2440 /* read NB_TOM to get the amount of ram stolen for the GPU */
2441 tom = RREG32(RADEON_NB_TOM);
Dave Airlie7a50f012009-07-21 20:39:30 +10002442 rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
Dave Airlie7a50f012009-07-21 20:39:30 +10002443 WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2444 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002445 } else {
Dave Airlie7a50f012009-07-21 20:39:30 +10002446 rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002447 /* Some production boards of m6 will report 0
2448 * if it's 8 MB
2449 */
Dave Airlie7a50f012009-07-21 20:39:30 +10002450 if (rdev->mc.real_vram_size == 0) {
2451 rdev->mc.real_vram_size = 8192 * 1024;
2452 WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002453 }
Jerome Glissed594e462010-02-17 21:54:29 +00002454 /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2455 * Novell bug 204882 + along with lots of ubuntu ones
2456 */
Alex Deucherb7d8cce2010-10-25 19:44:00 -04002457 if (rdev->mc.aper_size > config_aper_size)
2458 config_aper_size = rdev->mc.aper_size;
2459
Dave Airlie7a50f012009-07-21 20:39:30 +10002460 if (config_aper_size > rdev->mc.real_vram_size)
2461 rdev->mc.mc_vram_size = config_aper_size;
2462 else
2463 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002464 }
Dave Airlie2a0f8912009-07-11 04:44:47 +10002465}
2466
Dave Airlie28d52042009-09-21 14:33:58 +10002467void r100_vga_set_state(struct radeon_device *rdev, bool state)
2468{
2469 uint32_t temp;
2470
2471 temp = RREG32(RADEON_CONFIG_CNTL);
2472 if (state == false) {
Alex Deucherd75ee3b2011-01-24 23:24:59 -05002473 temp &= ~RADEON_CFG_VGA_RAM_EN;
2474 temp |= RADEON_CFG_VGA_IO_DIS;
Dave Airlie28d52042009-09-21 14:33:58 +10002475 } else {
Alex Deucherd75ee3b2011-01-24 23:24:59 -05002476 temp &= ~RADEON_CFG_VGA_IO_DIS;
Dave Airlie28d52042009-09-21 14:33:58 +10002477 }
2478 WREG32(RADEON_CONFIG_CNTL, temp);
2479}
2480
Jerome Glissed594e462010-02-17 21:54:29 +00002481void r100_mc_init(struct radeon_device *rdev)
Dave Airlie2a0f8912009-07-11 04:44:47 +10002482{
Jerome Glissed594e462010-02-17 21:54:29 +00002483 u64 base;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002484
Jerome Glissed594e462010-02-17 21:54:29 +00002485 r100_vram_get_type(rdev);
Dave Airlie2a0f8912009-07-11 04:44:47 +10002486 r100_vram_init_sizes(rdev);
Jerome Glissed594e462010-02-17 21:54:29 +00002487 base = rdev->mc.aper_base;
2488 if (rdev->flags & RADEON_IS_IGP)
2489 base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2490 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04002491 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00002492 if (!(rdev->flags & RADEON_IS_AGP))
2493 radeon_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04002494 radeon_update_bandwidth_info(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002495}
2496
2497
2498/*
2499 * Indirect registers accessor
2500 */
2501void r100_pll_errata_after_index(struct radeon_device *rdev)
2502{
Alex Deucher4ce91982010-06-30 12:13:55 -04002503 if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
2504 (void)RREG32(RADEON_CLOCK_CNTL_DATA);
2505 (void)RREG32(RADEON_CRTC_GEN_CNTL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002506 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002507}
2508
2509static void r100_pll_errata_after_data(struct radeon_device *rdev)
2510{
2511 /* This workarounds is necessary on RV100, RS100 and RS200 chips
2512 * or the chip could hang on a subsequent access
2513 */
2514 if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
2515 udelay(5000);
2516 }
2517
2518 /* This function is required to workaround a hardware bug in some (all?)
2519 * revisions of the R300. This workaround should be called after every
2520 * CLOCK_CNTL_INDEX register access. If not, register reads afterward
2521 * may not be correct.
2522 */
2523 if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2524 uint32_t save, tmp;
2525
2526 save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2527 tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2528 WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
2529 tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
2530 WREG32(RADEON_CLOCK_CNTL_INDEX, save);
2531 }
2532}
2533
2534uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
2535{
2536 uint32_t data;
2537
2538 WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
2539 r100_pll_errata_after_index(rdev);
2540 data = RREG32(RADEON_CLOCK_CNTL_DATA);
2541 r100_pll_errata_after_data(rdev);
2542 return data;
2543}
2544
2545void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2546{
2547 WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
2548 r100_pll_errata_after_index(rdev);
2549 WREG32(RADEON_CLOCK_CNTL_DATA, v);
2550 r100_pll_errata_after_data(rdev);
2551}
2552
Jerome Glissed4550902009-10-01 10:12:06 +02002553void r100_set_safe_registers(struct radeon_device *rdev)
Jerome Glisse068a1172009-06-17 13:28:30 +02002554{
Dave Airlie551ebd82009-09-01 15:25:57 +10002555 if (ASIC_IS_RN50(rdev)) {
2556 rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
2557 rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
2558 } else if (rdev->family < CHIP_R200) {
2559 rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
2560 rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
2561 } else {
Jerome Glissed4550902009-10-01 10:12:06 +02002562 r200_set_safe_registers(rdev);
Dave Airlie551ebd82009-09-01 15:25:57 +10002563 }
Jerome Glisse068a1172009-06-17 13:28:30 +02002564}
2565
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002566/*
2567 * Debugfs info
2568 */
2569#if defined(CONFIG_DEBUG_FS)
2570static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
2571{
2572 struct drm_info_node *node = (struct drm_info_node *) m->private;
2573 struct drm_device *dev = node->minor->dev;
2574 struct radeon_device *rdev = dev->dev_private;
2575 uint32_t reg, value;
2576 unsigned i;
2577
2578 seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
2579 seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
2580 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2581 for (i = 0; i < 64; i++) {
2582 WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
2583 reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
2584 WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
2585 value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
2586 seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
2587 }
2588 return 0;
2589}
2590
2591static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
2592{
2593 struct drm_info_node *node = (struct drm_info_node *) m->private;
2594 struct drm_device *dev = node->minor->dev;
2595 struct radeon_device *rdev = dev->dev_private;
Christian Könige32eb502011-10-23 12:56:27 +02002596 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002597 uint32_t rdp, wdp;
2598 unsigned count, i, j;
2599
Christian Könige32eb502011-10-23 12:56:27 +02002600 radeon_ring_free_size(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002601 rdp = RREG32(RADEON_CP_RB_RPTR);
2602 wdp = RREG32(RADEON_CP_RB_WPTR);
Christian Könige32eb502011-10-23 12:56:27 +02002603 count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002604 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2605 seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
2606 seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
Christian Könige32eb502011-10-23 12:56:27 +02002607 seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002608 seq_printf(m, "%u dwords in ring\n", count);
2609 for (j = 0; j <= count; j++) {
Christian Könige32eb502011-10-23 12:56:27 +02002610 i = (rdp + j) & ring->ptr_mask;
2611 seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002612 }
2613 return 0;
2614}
2615
2616
2617static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
2618{
2619 struct drm_info_node *node = (struct drm_info_node *) m->private;
2620 struct drm_device *dev = node->minor->dev;
2621 struct radeon_device *rdev = dev->dev_private;
2622 uint32_t csq_stat, csq2_stat, tmp;
2623 unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
2624 unsigned i;
2625
2626 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2627 seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
2628 csq_stat = RREG32(RADEON_CP_CSQ_STAT);
2629 csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
2630 r_rptr = (csq_stat >> 0) & 0x3ff;
2631 r_wptr = (csq_stat >> 10) & 0x3ff;
2632 ib1_rptr = (csq_stat >> 20) & 0x3ff;
2633 ib1_wptr = (csq2_stat >> 0) & 0x3ff;
2634 ib2_rptr = (csq2_stat >> 10) & 0x3ff;
2635 ib2_wptr = (csq2_stat >> 20) & 0x3ff;
2636 seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
2637 seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
2638 seq_printf(m, "Ring rptr %u\n", r_rptr);
2639 seq_printf(m, "Ring wptr %u\n", r_wptr);
2640 seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
2641 seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
2642 seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
2643 seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
2644 /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
2645 * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
2646 seq_printf(m, "Ring fifo:\n");
2647 for (i = 0; i < 256; i++) {
2648 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2649 tmp = RREG32(RADEON_CP_CSQ_DATA);
2650 seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
2651 }
2652 seq_printf(m, "Indirect1 fifo:\n");
2653 for (i = 256; i <= 512; i++) {
2654 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2655 tmp = RREG32(RADEON_CP_CSQ_DATA);
2656 seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
2657 }
2658 seq_printf(m, "Indirect2 fifo:\n");
2659 for (i = 640; i < ib1_wptr; i++) {
2660 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2661 tmp = RREG32(RADEON_CP_CSQ_DATA);
2662 seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
2663 }
2664 return 0;
2665}
2666
2667static int r100_debugfs_mc_info(struct seq_file *m, void *data)
2668{
2669 struct drm_info_node *node = (struct drm_info_node *) m->private;
2670 struct drm_device *dev = node->minor->dev;
2671 struct radeon_device *rdev = dev->dev_private;
2672 uint32_t tmp;
2673
2674 tmp = RREG32(RADEON_CONFIG_MEMSIZE);
2675 seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
2676 tmp = RREG32(RADEON_MC_FB_LOCATION);
2677 seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
2678 tmp = RREG32(RADEON_BUS_CNTL);
2679 seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
2680 tmp = RREG32(RADEON_MC_AGP_LOCATION);
2681 seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
2682 tmp = RREG32(RADEON_AGP_BASE);
2683 seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
2684 tmp = RREG32(RADEON_HOST_PATH_CNTL);
2685 seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
2686 tmp = RREG32(0x01D0);
2687 seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
2688 tmp = RREG32(RADEON_AIC_LO_ADDR);
2689 seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
2690 tmp = RREG32(RADEON_AIC_HI_ADDR);
2691 seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
2692 tmp = RREG32(0x01E4);
2693 seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
2694 return 0;
2695}
2696
2697static struct drm_info_list r100_debugfs_rbbm_list[] = {
2698 {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
2699};
2700
2701static struct drm_info_list r100_debugfs_cp_list[] = {
2702 {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
2703 {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
2704};
2705
2706static struct drm_info_list r100_debugfs_mc_info_list[] = {
2707 {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
2708};
2709#endif
2710
2711int r100_debugfs_rbbm_init(struct radeon_device *rdev)
2712{
2713#if defined(CONFIG_DEBUG_FS)
2714 return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
2715#else
2716 return 0;
2717#endif
2718}
2719
2720int r100_debugfs_cp_init(struct radeon_device *rdev)
2721{
2722#if defined(CONFIG_DEBUG_FS)
2723 return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
2724#else
2725 return 0;
2726#endif
2727}
2728
2729int r100_debugfs_mc_info_init(struct radeon_device *rdev)
2730{
2731#if defined(CONFIG_DEBUG_FS)
2732 return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
2733#else
2734 return 0;
2735#endif
2736}
Dave Airliee024e112009-06-24 09:48:08 +10002737
2738int r100_set_surface_reg(struct radeon_device *rdev, int reg,
2739 uint32_t tiling_flags, uint32_t pitch,
2740 uint32_t offset, uint32_t obj_size)
2741{
2742 int surf_index = reg * 16;
2743 int flags = 0;
2744
Dave Airliee024e112009-06-24 09:48:08 +10002745 if (rdev->family <= CHIP_RS200) {
2746 if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2747 == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2748 flags |= RADEON_SURF_TILE_COLOR_BOTH;
2749 if (tiling_flags & RADEON_TILING_MACRO)
2750 flags |= RADEON_SURF_TILE_COLOR_MACRO;
2751 } else if (rdev->family <= CHIP_RV280) {
2752 if (tiling_flags & (RADEON_TILING_MACRO))
2753 flags |= R200_SURF_TILE_COLOR_MACRO;
2754 if (tiling_flags & RADEON_TILING_MICRO)
2755 flags |= R200_SURF_TILE_COLOR_MICRO;
2756 } else {
2757 if (tiling_flags & RADEON_TILING_MACRO)
2758 flags |= R300_SURF_TILE_MACRO;
2759 if (tiling_flags & RADEON_TILING_MICRO)
2760 flags |= R300_SURF_TILE_MICRO;
2761 }
2762
Michel Dänzerc88f9f02009-09-15 17:09:30 +02002763 if (tiling_flags & RADEON_TILING_SWAP_16BIT)
2764 flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
2765 if (tiling_flags & RADEON_TILING_SWAP_32BIT)
2766 flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
2767
Dave Airlief5c5f042010-06-11 14:40:16 +10002768 /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
2769 if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
2770 if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
2771 if (ASIC_IS_RN50(rdev))
2772 pitch /= 16;
2773 }
2774
2775 /* r100/r200 divide by 16 */
2776 if (rdev->family < CHIP_R300)
2777 flags |= pitch / 16;
2778 else
2779 flags |= pitch / 8;
2780
2781
Dave Airlied9fdaaf2010-08-02 10:42:55 +10002782 DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
Dave Airliee024e112009-06-24 09:48:08 +10002783 WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
2784 WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
2785 WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
2786 return 0;
2787}
2788
2789void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
2790{
2791 int surf_index = reg * 16;
2792 WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
2793}
Jerome Glissec93bb852009-07-13 21:04:08 +02002794
2795void r100_bandwidth_update(struct radeon_device *rdev)
2796{
2797 fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
2798 fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
2799 fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
2800 uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
2801 fixed20_12 memtcas_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002802 dfixed_init(1),
2803 dfixed_init(2),
2804 dfixed_init(3),
2805 dfixed_init(0),
2806 dfixed_init_half(1),
2807 dfixed_init_half(2),
2808 dfixed_init(0),
Jerome Glissec93bb852009-07-13 21:04:08 +02002809 };
2810 fixed20_12 memtcas_rs480_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002811 dfixed_init(0),
2812 dfixed_init(1),
2813 dfixed_init(2),
2814 dfixed_init(3),
2815 dfixed_init(0),
2816 dfixed_init_half(1),
2817 dfixed_init_half(2),
2818 dfixed_init_half(3),
Jerome Glissec93bb852009-07-13 21:04:08 +02002819 };
2820 fixed20_12 memtcas2_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002821 dfixed_init(0),
2822 dfixed_init(1),
2823 dfixed_init(2),
2824 dfixed_init(3),
2825 dfixed_init(4),
2826 dfixed_init(5),
2827 dfixed_init(6),
2828 dfixed_init(7),
Jerome Glissec93bb852009-07-13 21:04:08 +02002829 };
2830 fixed20_12 memtrbs[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002831 dfixed_init(1),
2832 dfixed_init_half(1),
2833 dfixed_init(2),
2834 dfixed_init_half(2),
2835 dfixed_init(3),
2836 dfixed_init_half(3),
2837 dfixed_init(4),
2838 dfixed_init_half(4)
Jerome Glissec93bb852009-07-13 21:04:08 +02002839 };
2840 fixed20_12 memtrbs_r4xx[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10002841 dfixed_init(4),
2842 dfixed_init(5),
2843 dfixed_init(6),
2844 dfixed_init(7),
2845 dfixed_init(8),
2846 dfixed_init(9),
2847 dfixed_init(10),
2848 dfixed_init(11)
Jerome Glissec93bb852009-07-13 21:04:08 +02002849 };
2850 fixed20_12 min_mem_eff;
2851 fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
2852 fixed20_12 cur_latency_mclk, cur_latency_sclk;
2853 fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
2854 disp_drain_rate2, read_return_rate;
2855 fixed20_12 time_disp1_drop_priority;
2856 int c;
2857 int cur_size = 16; /* in octawords */
2858 int critical_point = 0, critical_point2;
2859/* uint32_t read_return_rate, time_disp1_drop_priority; */
2860 int stop_req, max_stop_req;
2861 struct drm_display_mode *mode1 = NULL;
2862 struct drm_display_mode *mode2 = NULL;
2863 uint32_t pixel_bytes1 = 0;
2864 uint32_t pixel_bytes2 = 0;
2865
Alex Deucherf46c0122010-03-31 00:33:27 -04002866 radeon_update_display_priority(rdev);
2867
Jerome Glissec93bb852009-07-13 21:04:08 +02002868 if (rdev->mode_info.crtcs[0]->base.enabled) {
2869 mode1 = &rdev->mode_info.crtcs[0]->base.mode;
2870 pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
2871 }
Dave Airliedfee5612009-10-02 09:19:09 +10002872 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
2873 if (rdev->mode_info.crtcs[1]->base.enabled) {
2874 mode2 = &rdev->mode_info.crtcs[1]->base.mode;
2875 pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
2876 }
Jerome Glissec93bb852009-07-13 21:04:08 +02002877 }
2878
Ben Skeggs68adac52010-04-28 11:46:42 +10002879 min_mem_eff.full = dfixed_const_8(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02002880 /* get modes */
2881 if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
2882 uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
2883 mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
2884 mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
2885 /* check crtc enables */
2886 if (mode2)
2887 mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
2888 if (mode1)
2889 mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
2890 WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
2891 }
2892
2893 /*
2894 * determine is there is enough bw for current mode
2895 */
Alex Deucherf47299c2010-03-16 20:54:38 -04002896 sclk_ff = rdev->pm.sclk;
2897 mclk_ff = rdev->pm.mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02002898
2899 temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
Ben Skeggs68adac52010-04-28 11:46:42 +10002900 temp_ff.full = dfixed_const(temp);
2901 mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002902
2903 pix_clk.full = 0;
2904 pix_clk2.full = 0;
2905 peak_disp_bw.full = 0;
2906 if (mode1) {
Ben Skeggs68adac52010-04-28 11:46:42 +10002907 temp_ff.full = dfixed_const(1000);
2908 pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
2909 pix_clk.full = dfixed_div(pix_clk, temp_ff);
2910 temp_ff.full = dfixed_const(pixel_bytes1);
2911 peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002912 }
2913 if (mode2) {
Ben Skeggs68adac52010-04-28 11:46:42 +10002914 temp_ff.full = dfixed_const(1000);
2915 pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
2916 pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
2917 temp_ff.full = dfixed_const(pixel_bytes2);
2918 peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002919 }
2920
Ben Skeggs68adac52010-04-28 11:46:42 +10002921 mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
Jerome Glissec93bb852009-07-13 21:04:08 +02002922 if (peak_disp_bw.full >= mem_bw.full) {
2923 DRM_ERROR("You may not have enough display bandwidth for current mode\n"
2924 "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
2925 }
2926
2927 /* Get values from the EXT_MEM_CNTL register...converting its contents. */
2928 temp = RREG32(RADEON_MEM_TIMING_CNTL);
2929 if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
2930 mem_trcd = ((temp >> 2) & 0x3) + 1;
2931 mem_trp = ((temp & 0x3)) + 1;
2932 mem_tras = ((temp & 0x70) >> 4) + 1;
2933 } else if (rdev->family == CHIP_R300 ||
2934 rdev->family == CHIP_R350) { /* r300, r350 */
2935 mem_trcd = (temp & 0x7) + 1;
2936 mem_trp = ((temp >> 8) & 0x7) + 1;
2937 mem_tras = ((temp >> 11) & 0xf) + 4;
2938 } else if (rdev->family == CHIP_RV350 ||
2939 rdev->family <= CHIP_RV380) {
2940 /* rv3x0 */
2941 mem_trcd = (temp & 0x7) + 3;
2942 mem_trp = ((temp >> 8) & 0x7) + 3;
2943 mem_tras = ((temp >> 11) & 0xf) + 6;
2944 } else if (rdev->family == CHIP_R420 ||
2945 rdev->family == CHIP_R423 ||
2946 rdev->family == CHIP_RV410) {
2947 /* r4xx */
2948 mem_trcd = (temp & 0xf) + 3;
2949 if (mem_trcd > 15)
2950 mem_trcd = 15;
2951 mem_trp = ((temp >> 8) & 0xf) + 3;
2952 if (mem_trp > 15)
2953 mem_trp = 15;
2954 mem_tras = ((temp >> 12) & 0x1f) + 6;
2955 if (mem_tras > 31)
2956 mem_tras = 31;
2957 } else { /* RV200, R200 */
2958 mem_trcd = (temp & 0x7) + 1;
2959 mem_trp = ((temp >> 8) & 0x7) + 1;
2960 mem_tras = ((temp >> 12) & 0xf) + 4;
2961 }
2962 /* convert to FF */
Ben Skeggs68adac52010-04-28 11:46:42 +10002963 trcd_ff.full = dfixed_const(mem_trcd);
2964 trp_ff.full = dfixed_const(mem_trp);
2965 tras_ff.full = dfixed_const(mem_tras);
Jerome Glissec93bb852009-07-13 21:04:08 +02002966
2967 /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
2968 temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
2969 data = (temp & (7 << 20)) >> 20;
2970 if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
2971 if (rdev->family == CHIP_RS480) /* don't think rs400 */
2972 tcas_ff = memtcas_rs480_ff[data];
2973 else
2974 tcas_ff = memtcas_ff[data];
2975 } else
2976 tcas_ff = memtcas2_ff[data];
2977
2978 if (rdev->family == CHIP_RS400 ||
2979 rdev->family == CHIP_RS480) {
2980 /* extra cas latency stored in bits 23-25 0-4 clocks */
2981 data = (temp >> 23) & 0x7;
2982 if (data < 5)
Ben Skeggs68adac52010-04-28 11:46:42 +10002983 tcas_ff.full += dfixed_const(data);
Jerome Glissec93bb852009-07-13 21:04:08 +02002984 }
2985
2986 if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
2987 /* on the R300, Tcas is included in Trbs.
2988 */
2989 temp = RREG32(RADEON_MEM_CNTL);
2990 data = (R300_MEM_NUM_CHANNELS_MASK & temp);
2991 if (data == 1) {
2992 if (R300_MEM_USE_CD_CH_ONLY & temp) {
2993 temp = RREG32(R300_MC_IND_INDEX);
2994 temp &= ~R300_MC_IND_ADDR_MASK;
2995 temp |= R300_MC_READ_CNTL_CD_mcind;
2996 WREG32(R300_MC_IND_INDEX, temp);
2997 temp = RREG32(R300_MC_IND_DATA);
2998 data = (R300_MEM_RBS_POSITION_C_MASK & temp);
2999 } else {
3000 temp = RREG32(R300_MC_READ_CNTL_AB);
3001 data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3002 }
3003 } else {
3004 temp = RREG32(R300_MC_READ_CNTL_AB);
3005 data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3006 }
3007 if (rdev->family == CHIP_RV410 ||
3008 rdev->family == CHIP_R420 ||
3009 rdev->family == CHIP_R423)
3010 trbs_ff = memtrbs_r4xx[data];
3011 else
3012 trbs_ff = memtrbs[data];
3013 tcas_ff.full += trbs_ff.full;
3014 }
3015
3016 sclk_eff_ff.full = sclk_ff.full;
3017
3018 if (rdev->flags & RADEON_IS_AGP) {
3019 fixed20_12 agpmode_ff;
Ben Skeggs68adac52010-04-28 11:46:42 +10003020 agpmode_ff.full = dfixed_const(radeon_agpmode);
3021 temp_ff.full = dfixed_const_666(16);
3022 sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003023 }
3024 /* TODO PCIE lanes may affect this - agpmode == 16?? */
3025
3026 if (ASIC_IS_R300(rdev)) {
Ben Skeggs68adac52010-04-28 11:46:42 +10003027 sclk_delay_ff.full = dfixed_const(250);
Jerome Glissec93bb852009-07-13 21:04:08 +02003028 } else {
3029 if ((rdev->family == CHIP_RV100) ||
3030 rdev->flags & RADEON_IS_IGP) {
3031 if (rdev->mc.vram_is_ddr)
Ben Skeggs68adac52010-04-28 11:46:42 +10003032 sclk_delay_ff.full = dfixed_const(41);
Jerome Glissec93bb852009-07-13 21:04:08 +02003033 else
Ben Skeggs68adac52010-04-28 11:46:42 +10003034 sclk_delay_ff.full = dfixed_const(33);
Jerome Glissec93bb852009-07-13 21:04:08 +02003035 } else {
3036 if (rdev->mc.vram_width == 128)
Ben Skeggs68adac52010-04-28 11:46:42 +10003037 sclk_delay_ff.full = dfixed_const(57);
Jerome Glissec93bb852009-07-13 21:04:08 +02003038 else
Ben Skeggs68adac52010-04-28 11:46:42 +10003039 sclk_delay_ff.full = dfixed_const(41);
Jerome Glissec93bb852009-07-13 21:04:08 +02003040 }
3041 }
3042
Ben Skeggs68adac52010-04-28 11:46:42 +10003043 mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003044
3045 if (rdev->mc.vram_is_ddr) {
3046 if (rdev->mc.vram_width == 32) {
Ben Skeggs68adac52010-04-28 11:46:42 +10003047 k1.full = dfixed_const(40);
Jerome Glissec93bb852009-07-13 21:04:08 +02003048 c = 3;
3049 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10003050 k1.full = dfixed_const(20);
Jerome Glissec93bb852009-07-13 21:04:08 +02003051 c = 1;
3052 }
3053 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10003054 k1.full = dfixed_const(40);
Jerome Glissec93bb852009-07-13 21:04:08 +02003055 c = 3;
3056 }
3057
Ben Skeggs68adac52010-04-28 11:46:42 +10003058 temp_ff.full = dfixed_const(2);
3059 mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
3060 temp_ff.full = dfixed_const(c);
3061 mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
3062 temp_ff.full = dfixed_const(4);
3063 mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
3064 mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003065 mc_latency_mclk.full += k1.full;
3066
Ben Skeggs68adac52010-04-28 11:46:42 +10003067 mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
3068 mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003069
3070 /*
3071 HW cursor time assuming worst case of full size colour cursor.
3072 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003073 temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
Jerome Glissec93bb852009-07-13 21:04:08 +02003074 temp_ff.full += trcd_ff.full;
3075 if (temp_ff.full < tras_ff.full)
3076 temp_ff.full = tras_ff.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003077 cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003078
Ben Skeggs68adac52010-04-28 11:46:42 +10003079 temp_ff.full = dfixed_const(cur_size);
3080 cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003081 /*
3082 Find the total latency for the display data.
3083 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003084 disp_latency_overhead.full = dfixed_const(8);
3085 disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003086 mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
3087 mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
3088
3089 if (mc_latency_mclk.full > mc_latency_sclk.full)
3090 disp_latency.full = mc_latency_mclk.full;
3091 else
3092 disp_latency.full = mc_latency_sclk.full;
3093
3094 /* setup Max GRPH_STOP_REQ default value */
3095 if (ASIC_IS_RV100(rdev))
3096 max_stop_req = 0x5c;
3097 else
3098 max_stop_req = 0x7c;
3099
3100 if (mode1) {
3101 /* CRTC1
3102 Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
3103 GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
3104 */
3105 stop_req = mode1->hdisplay * pixel_bytes1 / 16;
3106
3107 if (stop_req > max_stop_req)
3108 stop_req = max_stop_req;
3109
3110 /*
3111 Find the drain rate of the display buffer.
3112 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003113 temp_ff.full = dfixed_const((16/pixel_bytes1));
3114 disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003115
3116 /*
3117 Find the critical point of the display buffer.
3118 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003119 crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
3120 crit_point_ff.full += dfixed_const_half(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02003121
Ben Skeggs68adac52010-04-28 11:46:42 +10003122 critical_point = dfixed_trunc(crit_point_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003123
3124 if (rdev->disp_priority == 2) {
3125 critical_point = 0;
3126 }
3127
3128 /*
3129 The critical point should never be above max_stop_req-4. Setting
3130 GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
3131 */
3132 if (max_stop_req - critical_point < 4)
3133 critical_point = 0;
3134
3135 if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
3136 /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
3137 critical_point = 0x10;
3138 }
3139
3140 temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
3141 temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
3142 temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3143 temp &= ~(RADEON_GRPH_START_REQ_MASK);
3144 if ((rdev->family == CHIP_R350) &&
3145 (stop_req > 0x15)) {
3146 stop_req -= 0x10;
3147 }
3148 temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3149 temp |= RADEON_GRPH_BUFFER_SIZE;
3150 temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
3151 RADEON_GRPH_CRITICAL_AT_SOF |
3152 RADEON_GRPH_STOP_CNTL);
3153 /*
3154 Write the result into the register.
3155 */
3156 WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3157 (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3158
3159#if 0
3160 if ((rdev->family == CHIP_RS400) ||
3161 (rdev->family == CHIP_RS480)) {
3162 /* attempt to program RS400 disp regs correctly ??? */
3163 temp = RREG32(RS400_DISP1_REG_CNTL);
3164 temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
3165 RS400_DISP1_STOP_REQ_LEVEL_MASK);
3166 WREG32(RS400_DISP1_REQ_CNTL1, (temp |
3167 (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3168 (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3169 temp = RREG32(RS400_DMIF_MEM_CNTL1);
3170 temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
3171 RS400_DISP1_CRITICAL_POINT_STOP_MASK);
3172 WREG32(RS400_DMIF_MEM_CNTL1, (temp |
3173 (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
3174 (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
3175 }
3176#endif
3177
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003178 DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
Jerome Glissec93bb852009-07-13 21:04:08 +02003179 /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
3180 (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
3181 }
3182
3183 if (mode2) {
3184 u32 grph2_cntl;
3185 stop_req = mode2->hdisplay * pixel_bytes2 / 16;
3186
3187 if (stop_req > max_stop_req)
3188 stop_req = max_stop_req;
3189
3190 /*
3191 Find the drain rate of the display buffer.
3192 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003193 temp_ff.full = dfixed_const((16/pixel_bytes2));
3194 disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003195
3196 grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
3197 grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
3198 grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3199 grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
3200 if ((rdev->family == CHIP_R350) &&
3201 (stop_req > 0x15)) {
3202 stop_req -= 0x10;
3203 }
3204 grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3205 grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
3206 grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
3207 RADEON_GRPH_CRITICAL_AT_SOF |
3208 RADEON_GRPH_STOP_CNTL);
3209
3210 if ((rdev->family == CHIP_RS100) ||
3211 (rdev->family == CHIP_RS200))
3212 critical_point2 = 0;
3213 else {
3214 temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
Ben Skeggs68adac52010-04-28 11:46:42 +10003215 temp_ff.full = dfixed_const(temp);
3216 temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003217 if (sclk_ff.full < temp_ff.full)
3218 temp_ff.full = sclk_ff.full;
3219
3220 read_return_rate.full = temp_ff.full;
3221
3222 if (mode1) {
3223 temp_ff.full = read_return_rate.full - disp_drain_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003224 time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003225 } else {
3226 time_disp1_drop_priority.full = 0;
3227 }
3228 crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003229 crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
3230 crit_point_ff.full += dfixed_const_half(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02003231
Ben Skeggs68adac52010-04-28 11:46:42 +10003232 critical_point2 = dfixed_trunc(crit_point_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003233
3234 if (rdev->disp_priority == 2) {
3235 critical_point2 = 0;
3236 }
3237
3238 if (max_stop_req - critical_point2 < 4)
3239 critical_point2 = 0;
3240
3241 }
3242
3243 if (critical_point2 == 0 && rdev->family == CHIP_R300) {
3244 /* some R300 cards have problem with this set to 0 */
3245 critical_point2 = 0x10;
3246 }
3247
3248 WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3249 (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3250
3251 if ((rdev->family == CHIP_RS400) ||
3252 (rdev->family == CHIP_RS480)) {
3253#if 0
3254 /* attempt to program RS400 disp2 regs correctly ??? */
3255 temp = RREG32(RS400_DISP2_REQ_CNTL1);
3256 temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
3257 RS400_DISP2_STOP_REQ_LEVEL_MASK);
3258 WREG32(RS400_DISP2_REQ_CNTL1, (temp |
3259 (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3260 (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3261 temp = RREG32(RS400_DISP2_REQ_CNTL2);
3262 temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
3263 RS400_DISP2_CRITICAL_POINT_STOP_MASK);
3264 WREG32(RS400_DISP2_REQ_CNTL2, (temp |
3265 (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
3266 (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
3267#endif
3268 WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
3269 WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
3270 WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
3271 WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
3272 }
3273
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003274 DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
Jerome Glissec93bb852009-07-13 21:04:08 +02003275 (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
3276 }
3277}
Dave Airlie551ebd82009-09-01 15:25:57 +10003278
Andi Kleencbdd4502011-10-13 16:08:46 -07003279static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
Dave Airlie551ebd82009-09-01 15:25:57 +10003280{
3281 DRM_ERROR("pitch %d\n", t->pitch);
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003282 DRM_ERROR("use_pitch %d\n", t->use_pitch);
Dave Airlie551ebd82009-09-01 15:25:57 +10003283 DRM_ERROR("width %d\n", t->width);
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003284 DRM_ERROR("width_11 %d\n", t->width_11);
Dave Airlie551ebd82009-09-01 15:25:57 +10003285 DRM_ERROR("height %d\n", t->height);
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003286 DRM_ERROR("height_11 %d\n", t->height_11);
Dave Airlie551ebd82009-09-01 15:25:57 +10003287 DRM_ERROR("num levels %d\n", t->num_levels);
3288 DRM_ERROR("depth %d\n", t->txdepth);
3289 DRM_ERROR("bpp %d\n", t->cpp);
3290 DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
3291 DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
3292 DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
Dave Airlied785d782009-12-07 13:16:06 +10003293 DRM_ERROR("compress format %d\n", t->compress_format);
Dave Airlie551ebd82009-09-01 15:25:57 +10003294}
3295
Dave Airlied785d782009-12-07 13:16:06 +10003296static int r100_track_compress_size(int compress_format, int w, int h)
3297{
3298 int block_width, block_height, block_bytes;
3299 int wblocks, hblocks;
3300 int min_wblocks;
3301 int sz;
3302
3303 block_width = 4;
3304 block_height = 4;
3305
3306 switch (compress_format) {
3307 case R100_TRACK_COMP_DXT1:
3308 block_bytes = 8;
3309 min_wblocks = 4;
3310 break;
3311 default:
3312 case R100_TRACK_COMP_DXT35:
3313 block_bytes = 16;
3314 min_wblocks = 2;
3315 break;
3316 }
3317
3318 hblocks = (h + block_height - 1) / block_height;
3319 wblocks = (w + block_width - 1) / block_width;
3320 if (wblocks < min_wblocks)
3321 wblocks = min_wblocks;
3322 sz = wblocks * hblocks * block_bytes;
3323 return sz;
3324}
3325
Roland Scheidegger37cf6b02010-06-12 13:31:11 -04003326static int r100_cs_track_cube(struct radeon_device *rdev,
3327 struct r100_cs_track *track, unsigned idx)
3328{
3329 unsigned face, w, h;
3330 struct radeon_bo *cube_robj;
3331 unsigned long size;
3332 unsigned compress_format = track->textures[idx].compress_format;
3333
3334 for (face = 0; face < 5; face++) {
3335 cube_robj = track->textures[idx].cube_info[face].robj;
3336 w = track->textures[idx].cube_info[face].width;
3337 h = track->textures[idx].cube_info[face].height;
3338
3339 if (compress_format) {
3340 size = r100_track_compress_size(compress_format, w, h);
3341 } else
3342 size = w * h;
3343 size *= track->textures[idx].cpp;
3344
3345 size += track->textures[idx].cube_info[face].offset;
3346
3347 if (size > radeon_bo_size(cube_robj)) {
3348 DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
3349 size, radeon_bo_size(cube_robj));
3350 r100_cs_track_texture_print(&track->textures[idx]);
3351 return -1;
3352 }
3353 }
3354 return 0;
3355}
3356
Dave Airlie551ebd82009-09-01 15:25:57 +10003357static int r100_cs_track_texture_check(struct radeon_device *rdev,
3358 struct r100_cs_track *track)
3359{
Jerome Glisse4c788672009-11-20 14:29:23 +01003360 struct radeon_bo *robj;
Dave Airlie551ebd82009-09-01 15:25:57 +10003361 unsigned long size;
Marek Olšákb73c5f82010-04-11 03:18:52 +02003362 unsigned u, i, w, h, d;
Dave Airlie551ebd82009-09-01 15:25:57 +10003363 int ret;
3364
3365 for (u = 0; u < track->num_texture; u++) {
3366 if (!track->textures[u].enabled)
3367 continue;
Alex Deucher43b93fb2010-10-27 01:02:35 -04003368 if (track->textures[u].lookup_disable)
3369 continue;
Dave Airlie551ebd82009-09-01 15:25:57 +10003370 robj = track->textures[u].robj;
3371 if (robj == NULL) {
3372 DRM_ERROR("No texture bound to unit %u\n", u);
3373 return -EINVAL;
3374 }
3375 size = 0;
3376 for (i = 0; i <= track->textures[u].num_levels; i++) {
3377 if (track->textures[u].use_pitch) {
3378 if (rdev->family < CHIP_R300)
3379 w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
3380 else
3381 w = track->textures[u].pitch / (1 << i);
3382 } else {
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003383 w = track->textures[u].width;
Dave Airlie551ebd82009-09-01 15:25:57 +10003384 if (rdev->family >= CHIP_RV515)
3385 w |= track->textures[u].width_11;
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003386 w = w / (1 << i);
Dave Airlie551ebd82009-09-01 15:25:57 +10003387 if (track->textures[u].roundup_w)
3388 w = roundup_pow_of_two(w);
3389 }
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003390 h = track->textures[u].height;
Dave Airlie551ebd82009-09-01 15:25:57 +10003391 if (rdev->family >= CHIP_RV515)
3392 h |= track->textures[u].height_11;
Mathias Fröhlichceb776b2009-10-19 12:50:41 -04003393 h = h / (1 << i);
Dave Airlie551ebd82009-09-01 15:25:57 +10003394 if (track->textures[u].roundup_h)
3395 h = roundup_pow_of_two(h);
Marek Olšákb73c5f82010-04-11 03:18:52 +02003396 if (track->textures[u].tex_coord_type == 1) {
3397 d = (1 << track->textures[u].txdepth) / (1 << i);
3398 if (!d)
3399 d = 1;
3400 } else {
3401 d = 1;
3402 }
Dave Airlied785d782009-12-07 13:16:06 +10003403 if (track->textures[u].compress_format) {
3404
Marek Olšákb73c5f82010-04-11 03:18:52 +02003405 size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
Dave Airlied785d782009-12-07 13:16:06 +10003406 /* compressed textures are block based */
3407 } else
Marek Olšákb73c5f82010-04-11 03:18:52 +02003408 size += w * h * d;
Dave Airlie551ebd82009-09-01 15:25:57 +10003409 }
3410 size *= track->textures[u].cpp;
Dave Airlied785d782009-12-07 13:16:06 +10003411
Dave Airlie551ebd82009-09-01 15:25:57 +10003412 switch (track->textures[u].tex_coord_type) {
3413 case 0:
Dave Airlie551ebd82009-09-01 15:25:57 +10003414 case 1:
Dave Airlie551ebd82009-09-01 15:25:57 +10003415 break;
3416 case 2:
3417 if (track->separate_cube) {
3418 ret = r100_cs_track_cube(rdev, track, u);
3419 if (ret)
3420 return ret;
3421 } else
3422 size *= 6;
3423 break;
3424 default:
3425 DRM_ERROR("Invalid texture coordinate type %u for unit "
3426 "%u\n", track->textures[u].tex_coord_type, u);
3427 return -EINVAL;
3428 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003429 if (size > radeon_bo_size(robj)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003430 DRM_ERROR("Texture of unit %u needs %lu bytes but is "
Jerome Glisse4c788672009-11-20 14:29:23 +01003431 "%lu\n", u, size, radeon_bo_size(robj));
Dave Airlie551ebd82009-09-01 15:25:57 +10003432 r100_cs_track_texture_print(&track->textures[u]);
3433 return -EINVAL;
3434 }
3435 }
3436 return 0;
3437}
3438
3439int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
3440{
3441 unsigned i;
3442 unsigned long size;
3443 unsigned prim_walk;
3444 unsigned nverts;
Marek Olšák40b4a752011-02-12 19:21:35 +01003445 unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
Dave Airlie551ebd82009-09-01 15:25:57 +10003446
Marek Olšák40b4a752011-02-12 19:21:35 +01003447 if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
Marek Olšáka41ceb12010-09-12 05:09:13 +02003448 !track->blend_read_enable)
3449 num_cb = 0;
3450
3451 for (i = 0; i < num_cb; i++) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003452 if (track->cb[i].robj == NULL) {
3453 DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
3454 return -EINVAL;
3455 }
3456 size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
3457 size += track->cb[i].offset;
Jerome Glisse4c788672009-11-20 14:29:23 +01003458 if (size > radeon_bo_size(track->cb[i].robj)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003459 DRM_ERROR("[drm] Buffer too small for color buffer %d "
3460 "(need %lu have %lu) !\n", i, size,
Jerome Glisse4c788672009-11-20 14:29:23 +01003461 radeon_bo_size(track->cb[i].robj));
Dave Airlie551ebd82009-09-01 15:25:57 +10003462 DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
3463 i, track->cb[i].pitch, track->cb[i].cpp,
3464 track->cb[i].offset, track->maxy);
3465 return -EINVAL;
3466 }
3467 }
Marek Olšák40b4a752011-02-12 19:21:35 +01003468 track->cb_dirty = false;
3469
3470 if (track->zb_dirty && track->z_enabled) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003471 if (track->zb.robj == NULL) {
3472 DRM_ERROR("[drm] No buffer for z buffer !\n");
3473 return -EINVAL;
3474 }
3475 size = track->zb.pitch * track->zb.cpp * track->maxy;
3476 size += track->zb.offset;
Jerome Glisse4c788672009-11-20 14:29:23 +01003477 if (size > radeon_bo_size(track->zb.robj)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10003478 DRM_ERROR("[drm] Buffer too small for z buffer "
3479 "(need %lu have %lu) !\n", size,
Jerome Glisse4c788672009-11-20 14:29:23 +01003480 radeon_bo_size(track->zb.robj));
Dave Airlie551ebd82009-09-01 15:25:57 +10003481 DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
3482 track->zb.pitch, track->zb.cpp,
3483 track->zb.offset, track->maxy);
3484 return -EINVAL;
3485 }
3486 }
Marek Olšák40b4a752011-02-12 19:21:35 +01003487 track->zb_dirty = false;
3488
Marek Olšákfff1ce42011-02-14 01:01:10 +01003489 if (track->aa_dirty && track->aaresolve) {
3490 if (track->aa.robj == NULL) {
3491 DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
3492 return -EINVAL;
3493 }
3494 /* I believe the format comes from colorbuffer0. */
3495 size = track->aa.pitch * track->cb[0].cpp * track->maxy;
3496 size += track->aa.offset;
3497 if (size > radeon_bo_size(track->aa.robj)) {
3498 DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
3499 "(need %lu have %lu) !\n", i, size,
3500 radeon_bo_size(track->aa.robj));
3501 DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
3502 i, track->aa.pitch, track->cb[0].cpp,
3503 track->aa.offset, track->maxy);
3504 return -EINVAL;
3505 }
3506 }
3507 track->aa_dirty = false;
3508
Dave Airlie551ebd82009-09-01 15:25:57 +10003509 prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
Marek Olšákcae94b02010-02-21 21:24:15 +01003510 if (track->vap_vf_cntl & (1 << 14)) {
3511 nverts = track->vap_alt_nverts;
3512 } else {
3513 nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
3514 }
Dave Airlie551ebd82009-09-01 15:25:57 +10003515 switch (prim_walk) {
3516 case 1:
3517 for (i = 0; i < track->num_arrays; i++) {
3518 size = track->arrays[i].esize * track->max_indx * 4;
3519 if (track->arrays[i].robj == NULL) {
3520 DRM_ERROR("(PW %u) Vertex array %u no buffer "
3521 "bound\n", prim_walk, i);
3522 return -EINVAL;
3523 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003524 if (size > radeon_bo_size(track->arrays[i].robj)) {
3525 dev_err(rdev->dev, "(PW %u) Vertex array %u "
3526 "need %lu dwords have %lu dwords\n",
3527 prim_walk, i, size >> 2,
3528 radeon_bo_size(track->arrays[i].robj)
3529 >> 2);
Dave Airlie551ebd82009-09-01 15:25:57 +10003530 DRM_ERROR("Max indices %u\n", track->max_indx);
3531 return -EINVAL;
3532 }
3533 }
3534 break;
3535 case 2:
3536 for (i = 0; i < track->num_arrays; i++) {
3537 size = track->arrays[i].esize * (nverts - 1) * 4;
3538 if (track->arrays[i].robj == NULL) {
3539 DRM_ERROR("(PW %u) Vertex array %u no buffer "
3540 "bound\n", prim_walk, i);
3541 return -EINVAL;
3542 }
Jerome Glisse4c788672009-11-20 14:29:23 +01003543 if (size > radeon_bo_size(track->arrays[i].robj)) {
3544 dev_err(rdev->dev, "(PW %u) Vertex array %u "
3545 "need %lu dwords have %lu dwords\n",
3546 prim_walk, i, size >> 2,
3547 radeon_bo_size(track->arrays[i].robj)
3548 >> 2);
Dave Airlie551ebd82009-09-01 15:25:57 +10003549 return -EINVAL;
3550 }
3551 }
3552 break;
3553 case 3:
3554 size = track->vtx_size * nverts;
3555 if (size != track->immd_dwords) {
3556 DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
3557 track->immd_dwords, size);
3558 DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
3559 nverts, track->vtx_size);
3560 return -EINVAL;
3561 }
3562 break;
3563 default:
3564 DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
3565 prim_walk);
3566 return -EINVAL;
3567 }
Marek Olšák40b4a752011-02-12 19:21:35 +01003568
3569 if (track->tex_dirty) {
3570 track->tex_dirty = false;
3571 return r100_cs_track_texture_check(rdev, track);
3572 }
3573 return 0;
Dave Airlie551ebd82009-09-01 15:25:57 +10003574}
3575
3576void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
3577{
3578 unsigned i, face;
3579
Marek Olšák40b4a752011-02-12 19:21:35 +01003580 track->cb_dirty = true;
3581 track->zb_dirty = true;
3582 track->tex_dirty = true;
Marek Olšákfff1ce42011-02-14 01:01:10 +01003583 track->aa_dirty = true;
Marek Olšák40b4a752011-02-12 19:21:35 +01003584
Dave Airlie551ebd82009-09-01 15:25:57 +10003585 if (rdev->family < CHIP_R300) {
3586 track->num_cb = 1;
3587 if (rdev->family <= CHIP_RS200)
3588 track->num_texture = 3;
3589 else
3590 track->num_texture = 6;
3591 track->maxy = 2048;
3592 track->separate_cube = 1;
3593 } else {
3594 track->num_cb = 4;
3595 track->num_texture = 16;
3596 track->maxy = 4096;
3597 track->separate_cube = 0;
Dave Airlie45e40392011-02-20 21:57:32 +00003598 track->aaresolve = false;
Marek Olšákfff1ce42011-02-14 01:01:10 +01003599 track->aa.robj = NULL;
Dave Airlie551ebd82009-09-01 15:25:57 +10003600 }
3601
3602 for (i = 0; i < track->num_cb; i++) {
3603 track->cb[i].robj = NULL;
3604 track->cb[i].pitch = 8192;
3605 track->cb[i].cpp = 16;
3606 track->cb[i].offset = 0;
3607 }
3608 track->z_enabled = true;
3609 track->zb.robj = NULL;
3610 track->zb.pitch = 8192;
3611 track->zb.cpp = 4;
3612 track->zb.offset = 0;
3613 track->vtx_size = 0x7F;
3614 track->immd_dwords = 0xFFFFFFFFUL;
3615 track->num_arrays = 11;
3616 track->max_indx = 0x00FFFFFFUL;
3617 for (i = 0; i < track->num_arrays; i++) {
3618 track->arrays[i].robj = NULL;
3619 track->arrays[i].esize = 0x7F;
3620 }
3621 for (i = 0; i < track->num_texture; i++) {
Dave Airlied785d782009-12-07 13:16:06 +10003622 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Dave Airlie551ebd82009-09-01 15:25:57 +10003623 track->textures[i].pitch = 16536;
3624 track->textures[i].width = 16536;
3625 track->textures[i].height = 16536;
3626 track->textures[i].width_11 = 1 << 11;
3627 track->textures[i].height_11 = 1 << 11;
3628 track->textures[i].num_levels = 12;
3629 if (rdev->family <= CHIP_RS200) {
3630 track->textures[i].tex_coord_type = 0;
3631 track->textures[i].txdepth = 0;
3632 } else {
3633 track->textures[i].txdepth = 16;
3634 track->textures[i].tex_coord_type = 1;
3635 }
3636 track->textures[i].cpp = 64;
3637 track->textures[i].robj = NULL;
3638 /* CS IB emission code makes sure texture unit are disabled */
3639 track->textures[i].enabled = false;
Alex Deucher43b93fb2010-10-27 01:02:35 -04003640 track->textures[i].lookup_disable = false;
Dave Airlie551ebd82009-09-01 15:25:57 +10003641 track->textures[i].roundup_w = true;
3642 track->textures[i].roundup_h = true;
3643 if (track->separate_cube)
3644 for (face = 0; face < 5; face++) {
3645 track->textures[i].cube_info[face].robj = NULL;
3646 track->textures[i].cube_info[face].width = 16536;
3647 track->textures[i].cube_info[face].height = 16536;
3648 track->textures[i].cube_info[face].offset = 0;
3649 }
3650 }
3651}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003652
Christian Könige32eb502011-10-23 12:56:27 +02003653int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003654{
3655 uint32_t scratch;
3656 uint32_t tmp = 0;
3657 unsigned i;
3658 int r;
3659
3660 r = radeon_scratch_get(rdev, &scratch);
3661 if (r) {
3662 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
3663 return r;
3664 }
3665 WREG32(scratch, 0xCAFEDEAD);
Christian Könige32eb502011-10-23 12:56:27 +02003666 r = radeon_ring_lock(rdev, ring, 2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003667 if (r) {
3668 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
3669 radeon_scratch_free(rdev, scratch);
3670 return r;
3671 }
Christian Könige32eb502011-10-23 12:56:27 +02003672 radeon_ring_write(ring, PACKET0(scratch, 0));
3673 radeon_ring_write(ring, 0xDEADBEEF);
3674 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003675 for (i = 0; i < rdev->usec_timeout; i++) {
3676 tmp = RREG32(scratch);
3677 if (tmp == 0xDEADBEEF) {
3678 break;
3679 }
3680 DRM_UDELAY(1);
3681 }
3682 if (i < rdev->usec_timeout) {
3683 DRM_INFO("ring test succeeded in %d usecs\n", i);
3684 } else {
Alex Deucher369d7ec2011-01-17 18:08:58 +00003685 DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003686 scratch, tmp);
3687 r = -EINVAL;
3688 }
3689 radeon_scratch_free(rdev, scratch);
3690 return r;
3691}
3692
3693void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3694{
Christian Könige32eb502011-10-23 12:56:27 +02003695 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian König7b1f2482011-09-23 15:11:23 +02003696
Christian Könige32eb502011-10-23 12:56:27 +02003697 radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
3698 radeon_ring_write(ring, ib->gpu_addr);
3699 radeon_ring_write(ring, ib->length_dw);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003700}
3701
3702int r100_ib_test(struct radeon_device *rdev)
3703{
3704 struct radeon_ib *ib;
3705 uint32_t scratch;
3706 uint32_t tmp = 0;
3707 unsigned i;
3708 int r;
3709
3710 r = radeon_scratch_get(rdev, &scratch);
3711 if (r) {
3712 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3713 return r;
3714 }
3715 WREG32(scratch, 0xCAFEDEAD);
Jerome Glisse69e130a2011-12-21 12:13:46 -05003716 r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, 256);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003717 if (r) {
3718 return r;
3719 }
3720 ib->ptr[0] = PACKET0(scratch, 0);
3721 ib->ptr[1] = 0xDEADBEEF;
3722 ib->ptr[2] = PACKET2(0);
3723 ib->ptr[3] = PACKET2(0);
3724 ib->ptr[4] = PACKET2(0);
3725 ib->ptr[5] = PACKET2(0);
3726 ib->ptr[6] = PACKET2(0);
3727 ib->ptr[7] = PACKET2(0);
3728 ib->length_dw = 8;
3729 r = radeon_ib_schedule(rdev, ib);
3730 if (r) {
3731 radeon_scratch_free(rdev, scratch);
3732 radeon_ib_free(rdev, &ib);
3733 return r;
3734 }
3735 r = radeon_fence_wait(ib->fence, false);
3736 if (r) {
3737 return r;
3738 }
3739 for (i = 0; i < rdev->usec_timeout; i++) {
3740 tmp = RREG32(scratch);
3741 if (tmp == 0xDEADBEEF) {
3742 break;
3743 }
3744 DRM_UDELAY(1);
3745 }
3746 if (i < rdev->usec_timeout) {
3747 DRM_INFO("ib test succeeded in %u usecs\n", i);
3748 } else {
Paul Bolle62f288c2011-02-19 22:34:00 +01003749 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003750 scratch, tmp);
3751 r = -EINVAL;
3752 }
3753 radeon_scratch_free(rdev, scratch);
3754 radeon_ib_free(rdev, &ib);
3755 return r;
3756}
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003757
3758void r100_ib_fini(struct radeon_device *rdev)
3759{
Jerome Glisseb15ba512011-11-15 11:48:34 -05003760 radeon_ib_pool_suspend(rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003761 radeon_ib_pool_fini(rdev);
3762}
3763
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003764void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
3765{
3766 /* Shutdown CP we shouldn't need to do that but better be safe than
3767 * sorry
3768 */
Christian Könige32eb502011-10-23 12:56:27 +02003769 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003770 WREG32(R_000740_CP_CSQ_CNTL, 0);
3771
3772 /* Save few CRTC registers */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003773 save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003774 save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
3775 save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
3776 save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
3777 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3778 save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
3779 save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
3780 }
3781
3782 /* Disable VGA aperture access */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003783 WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003784 /* Disable cursor, overlay, crtc */
3785 WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
3786 WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
3787 S_000054_CRTC_DISPLAY_DIS(1));
3788 WREG32(R_000050_CRTC_GEN_CNTL,
3789 (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
3790 S_000050_CRTC_DISP_REQ_EN_B(1));
3791 WREG32(R_000420_OV0_SCALE_CNTL,
3792 C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
3793 WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
3794 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3795 WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
3796 S_000360_CUR2_LOCK(1));
3797 WREG32(R_0003F8_CRTC2_GEN_CNTL,
3798 (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
3799 S_0003F8_CRTC2_DISPLAY_DIS(1) |
3800 S_0003F8_CRTC2_DISP_REQ_EN_B(1));
3801 WREG32(R_000360_CUR2_OFFSET,
3802 C_000360_CUR2_LOCK & save->CUR2_OFFSET);
3803 }
3804}
3805
3806void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
3807{
3808 /* Update base address for crtc */
Jerome Glissed594e462010-02-17 21:54:29 +00003809 WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003810 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
Jerome Glissed594e462010-02-17 21:54:29 +00003811 WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003812 }
3813 /* Restore CRTC registers */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003814 WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003815 WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
3816 WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
3817 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3818 WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
3819 }
3820}
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003821
3822void r100_vga_render_disable(struct radeon_device *rdev)
3823{
Jerome Glissed4550902009-10-01 10:12:06 +02003824 u32 tmp;
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003825
Jerome Glissed4550902009-10-01 10:12:06 +02003826 tmp = RREG8(R_0003C2_GENMO_WT);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003827 WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3828}
Jerome Glissed4550902009-10-01 10:12:06 +02003829
3830static void r100_debugfs(struct radeon_device *rdev)
3831{
3832 int r;
3833
3834 r = r100_debugfs_mc_info_init(rdev);
3835 if (r)
3836 dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3837}
3838
3839static void r100_mc_program(struct radeon_device *rdev)
3840{
3841 struct r100_mc_save save;
3842
3843 /* Stops all mc clients */
3844 r100_mc_stop(rdev, &save);
3845 if (rdev->flags & RADEON_IS_AGP) {
3846 WREG32(R_00014C_MC_AGP_LOCATION,
3847 S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3848 S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3849 WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3850 if (rdev->family > CHIP_RV200)
3851 WREG32(R_00015C_AGP_BASE_2,
3852 upper_32_bits(rdev->mc.agp_base) & 0xff);
3853 } else {
3854 WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3855 WREG32(R_000170_AGP_BASE, 0);
3856 if (rdev->family > CHIP_RV200)
3857 WREG32(R_00015C_AGP_BASE_2, 0);
3858 }
3859 /* Wait for mc idle */
3860 if (r100_mc_wait_for_idle(rdev))
3861 dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3862 /* Program MC, should be a 32bits limited address space */
3863 WREG32(R_000148_MC_FB_LOCATION,
3864 S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3865 S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3866 r100_mc_resume(rdev, &save);
3867}
3868
3869void r100_clock_startup(struct radeon_device *rdev)
3870{
3871 u32 tmp;
3872
3873 if (radeon_dynclks != -1 && radeon_dynclks)
3874 radeon_legacy_set_clock_gating(rdev, 1);
3875 /* We need to force on some of the block */
3876 tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3877 tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3878 if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3879 tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3880 WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3881}
3882
3883static int r100_startup(struct radeon_device *rdev)
3884{
3885 int r;
3886
Alex Deucher92cde002009-12-04 10:55:12 -05003887 /* set common regs */
3888 r100_set_common_regs(rdev);
3889 /* program mc */
Jerome Glissed4550902009-10-01 10:12:06 +02003890 r100_mc_program(rdev);
3891 /* Resume clock */
3892 r100_clock_startup(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003893 /* Initialize GART (initialize after TTM so we can allocate
3894 * memory through TTM but finalize after TTM) */
Dave Airlie17e15b02009-11-05 15:36:53 +10003895 r100_enable_bm(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003896 if (rdev->flags & RADEON_IS_PCI) {
3897 r = r100_pci_gart_enable(rdev);
3898 if (r)
3899 return r;
3900 }
Alex Deucher724c80e2010-08-27 18:25:25 -04003901
3902 /* allocate wb buffer */
3903 r = radeon_wb_init(rdev);
3904 if (r)
3905 return r;
3906
Jerome Glisse30eb77f2011-11-20 20:45:34 +00003907 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
3908 if (r) {
3909 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
3910 return r;
3911 }
3912
Jerome Glissed4550902009-10-01 10:12:06 +02003913 /* Enable IRQ */
Jerome Glissed4550902009-10-01 10:12:06 +02003914 r100_irq_set(rdev);
Jerome Glissecafe6602010-01-07 12:39:21 +01003915 rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
Jerome Glissed4550902009-10-01 10:12:06 +02003916 /* 1M ring buffer */
3917 r = r100_cp_init(rdev, 1024 * 1024);
3918 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +01003919 dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
Jerome Glissed4550902009-10-01 10:12:06 +02003920 return r;
3921 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05003922
3923 r = radeon_ib_pool_start(rdev);
3924 if (r)
3925 return r;
3926
3927 r = r100_ib_test(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003928 if (r) {
Jerome Glisseb15ba512011-11-15 11:48:34 -05003929 dev_err(rdev->dev, "failed testing IB (%d).\n", r);
3930 rdev->accel_working = false;
Jerome Glissed4550902009-10-01 10:12:06 +02003931 return r;
3932 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05003933
Jerome Glissed4550902009-10-01 10:12:06 +02003934 return 0;
3935}
3936
3937int r100_resume(struct radeon_device *rdev)
3938{
3939 /* Make sur GART are not working */
3940 if (rdev->flags & RADEON_IS_PCI)
3941 r100_pci_gart_disable(rdev);
3942 /* Resume clock before doing reset */
3943 r100_clock_startup(rdev);
3944 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00003945 if (radeon_asic_reset(rdev)) {
Jerome Glissed4550902009-10-01 10:12:06 +02003946 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3947 RREG32(R_000E40_RBBM_STATUS),
3948 RREG32(R_0007C0_CP_STAT));
3949 }
3950 /* post */
3951 radeon_combios_asic_init(rdev->ddev);
3952 /* Resume clock after posting */
3953 r100_clock_startup(rdev);
Dave Airlie550e2d92009-12-09 14:15:38 +10003954 /* Initialize surface registers */
3955 radeon_surface_init(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05003956
3957 rdev->accel_working = true;
Jerome Glissed4550902009-10-01 10:12:06 +02003958 return r100_startup(rdev);
3959}
3960
3961int r100_suspend(struct radeon_device *rdev)
3962{
Jerome Glisseb15ba512011-11-15 11:48:34 -05003963 radeon_ib_pool_suspend(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003964 r100_cp_disable(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003965 radeon_wb_disable(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003966 r100_irq_disable(rdev);
3967 if (rdev->flags & RADEON_IS_PCI)
3968 r100_pci_gart_disable(rdev);
3969 return 0;
3970}
3971
3972void r100_fini(struct radeon_device *rdev)
3973{
Jerome Glissed4550902009-10-01 10:12:06 +02003974 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003975 radeon_wb_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003976 r100_ib_fini(rdev);
3977 radeon_gem_fini(rdev);
3978 if (rdev->flags & RADEON_IS_PCI)
3979 r100_pci_gart_fini(rdev);
Jerome Glissed0269ed2010-01-07 16:08:32 +01003980 radeon_agp_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003981 radeon_irq_kms_fini(rdev);
3982 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01003983 radeon_bo_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003984 radeon_atombios_fini(rdev);
3985 kfree(rdev->bios);
3986 rdev->bios = NULL;
3987}
3988
Dave Airlie4c712e62010-07-15 12:13:50 +10003989/*
3990 * Due to how kexec works, it can leave the hw fully initialised when it
3991 * boots the new kernel. However doing our init sequence with the CP and
3992 * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
3993 * do some quick sanity checks and restore sane values to avoid this
3994 * problem.
3995 */
3996void r100_restore_sanity(struct radeon_device *rdev)
3997{
3998 u32 tmp;
3999
4000 tmp = RREG32(RADEON_CP_CSQ_CNTL);
4001 if (tmp) {
4002 WREG32(RADEON_CP_CSQ_CNTL, 0);
4003 }
4004 tmp = RREG32(RADEON_CP_RB_CNTL);
4005 if (tmp) {
4006 WREG32(RADEON_CP_RB_CNTL, 0);
4007 }
4008 tmp = RREG32(RADEON_SCRATCH_UMSK);
4009 if (tmp) {
4010 WREG32(RADEON_SCRATCH_UMSK, 0);
4011 }
4012}
4013
Jerome Glissed4550902009-10-01 10:12:06 +02004014int r100_init(struct radeon_device *rdev)
4015{
4016 int r;
4017
Jerome Glissed4550902009-10-01 10:12:06 +02004018 /* Register debugfs file specific to this group of asics */
4019 r100_debugfs(rdev);
4020 /* Disable VGA */
4021 r100_vga_render_disable(rdev);
4022 /* Initialize scratch registers */
4023 radeon_scratch_init(rdev);
4024 /* Initialize surface registers */
4025 radeon_surface_init(rdev);
Dave Airlie4c712e62010-07-15 12:13:50 +10004026 /* sanity check some register to avoid hangs like after kexec */
4027 r100_restore_sanity(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004028 /* TODO: disable VGA need to use VGA request */
4029 /* BIOS*/
4030 if (!radeon_get_bios(rdev)) {
4031 if (ASIC_IS_AVIVO(rdev))
4032 return -EINVAL;
4033 }
4034 if (rdev->is_atom_bios) {
4035 dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
4036 return -EINVAL;
4037 } else {
4038 r = radeon_combios_init(rdev);
4039 if (r)
4040 return r;
4041 }
4042 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00004043 if (radeon_asic_reset(rdev)) {
Jerome Glissed4550902009-10-01 10:12:06 +02004044 dev_warn(rdev->dev,
4045 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
4046 RREG32(R_000E40_RBBM_STATUS),
4047 RREG32(R_0007C0_CP_STAT));
4048 }
4049 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +10004050 if (radeon_boot_test_post_card(rdev) == false)
4051 return -EINVAL;
Jerome Glissed4550902009-10-01 10:12:06 +02004052 /* Set asic errata */
4053 r100_errata(rdev);
4054 /* Initialize clocks */
4055 radeon_get_clock_info(rdev->ddev);
Jerome Glissed594e462010-02-17 21:54:29 +00004056 /* initialize AGP */
4057 if (rdev->flags & RADEON_IS_AGP) {
4058 r = radeon_agp_init(rdev);
4059 if (r) {
4060 radeon_agp_disable(rdev);
4061 }
4062 }
4063 /* initialize VRAM */
4064 r100_mc_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004065 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00004066 r = radeon_fence_driver_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004067 if (r)
4068 return r;
4069 r = radeon_irq_kms_init(rdev);
4070 if (r)
4071 return r;
4072 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01004073 r = radeon_bo_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004074 if (r)
4075 return r;
4076 if (rdev->flags & RADEON_IS_PCI) {
4077 r = r100_pci_gart_init(rdev);
4078 if (r)
4079 return r;
4080 }
4081 r100_set_safe_registers(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05004082
4083 r = radeon_ib_pool_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004084 rdev->accel_working = true;
Jerome Glisseb15ba512011-11-15 11:48:34 -05004085 if (r) {
4086 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
4087 rdev->accel_working = false;
4088 }
4089
Jerome Glissed4550902009-10-01 10:12:06 +02004090 r = r100_startup(rdev);
4091 if (r) {
4092 /* Somethings want wront with the accel init stop accel */
4093 dev_err(rdev->dev, "Disabling GPU acceleration\n");
Jerome Glissed4550902009-10-01 10:12:06 +02004094 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04004095 radeon_wb_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004096 r100_ib_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01004097 radeon_irq_kms_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004098 if (rdev->flags & RADEON_IS_PCI)
4099 r100_pci_gart_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004100 rdev->accel_working = false;
4101 }
4102 return 0;
4103}
Andi Kleen6fcbef72011-10-13 16:08:42 -07004104
4105uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
4106{
4107 if (reg < rdev->rmmio_size)
4108 return readl(((void __iomem *)rdev->rmmio) + reg);
4109 else {
4110 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
4111 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
4112 }
4113}
4114
4115void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
4116{
4117 if (reg < rdev->rmmio_size)
4118 writel(v, ((void __iomem *)rdev->rmmio) + reg);
4119 else {
4120 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
4121 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
4122 }
4123}
4124
4125u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
4126{
4127 if (reg < rdev->rio_mem_size)
4128 return ioread32(rdev->rio_mem + reg);
4129 else {
4130 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
4131 return ioread32(rdev->rio_mem + RADEON_MM_DATA);
4132 }
4133}
4134
4135void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
4136{
4137 if (reg < rdev->rio_mem_size)
4138 iowrite32(v, rdev->rio_mem + reg);
4139 else {
4140 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
4141 iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
4142 }
4143}