Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 1 | /** |
| 2 | * dwc3-omap.c - OMAP Specific Glue layer |
| 3 | * |
| 4 | * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 5 | * |
| 6 | * Authors: Felipe Balbi <balbi@ti.com>, |
| 7 | * Sebastian Andrzej Siewior <bigeasy@linutronix.de> |
| 8 | * |
Felipe Balbi | 5945f78 | 2013-06-30 14:15:11 +0300 | [diff] [blame] | 9 | * This program is free software: you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 of |
| 11 | * the License as published by the Free Software Foundation. |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 12 | * |
Felipe Balbi | 5945f78 | 2013-06-30 14:15:11 +0300 | [diff] [blame] | 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 17 | */ |
| 18 | |
Felipe Balbi | a72e658 | 2011-09-05 13:37:28 +0300 | [diff] [blame] | 19 | #include <linux/module.h> |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 20 | #include <linux/kernel.h> |
| 21 | #include <linux/slab.h> |
Grygorii Strashko | 12a7f17 | 2016-12-12 13:37:52 -0600 | [diff] [blame] | 22 | #include <linux/irq.h> |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 23 | #include <linux/interrupt.h> |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 24 | #include <linux/platform_device.h> |
Felipe Balbi | 9962444 | 2011-09-01 22:26:25 +0300 | [diff] [blame] | 25 | #include <linux/platform_data/dwc3-omap.h> |
Kishon Vijay Abraham I | af310e9 | 2013-01-25 08:30:47 +0530 | [diff] [blame] | 26 | #include <linux/pm_runtime.h> |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 27 | #include <linux/dma-mapping.h> |
| 28 | #include <linux/ioport.h> |
| 29 | #include <linux/io.h> |
Felipe Balbi | 45b3cd4a | 2012-01-25 11:07:03 +0200 | [diff] [blame] | 30 | #include <linux/of.h> |
Kishon Vijay Abraham I | b4bfe6a | 2013-01-25 08:30:46 +0530 | [diff] [blame] | 31 | #include <linux/of_platform.h> |
Kishon Vijay Abraham I | 8061ad7 | 2013-07-08 09:54:43 +0900 | [diff] [blame] | 32 | #include <linux/extcon.h> |
Kishon Vijay Abraham I | 8061ad7 | 2013-07-08 09:54:43 +0900 | [diff] [blame] | 33 | #include <linux/regulator/consumer.h> |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 34 | |
Felipe Balbi | a418cc4 | 2012-07-19 13:56:07 +0300 | [diff] [blame] | 35 | #include <linux/usb/otg.h> |
Felipe Balbi | a418cc4 | 2012-07-19 13:56:07 +0300 | [diff] [blame] | 36 | |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 37 | /* |
| 38 | * All these registers belong to OMAP's Wrapper around the |
| 39 | * DesignWare USB3 Core. |
| 40 | */ |
| 41 | |
| 42 | #define USBOTGSS_REVISION 0x0000 |
| 43 | #define USBOTGSS_SYSCONFIG 0x0010 |
| 44 | #define USBOTGSS_IRQ_EOI 0x0020 |
George Cherian | ff7307b | 2013-06-12 14:53:46 +0530 | [diff] [blame] | 45 | #define USBOTGSS_EOI_OFFSET 0x0008 |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 46 | #define USBOTGSS_IRQSTATUS_RAW_0 0x0024 |
| 47 | #define USBOTGSS_IRQSTATUS_0 0x0028 |
| 48 | #define USBOTGSS_IRQENABLE_SET_0 0x002c |
| 49 | #define USBOTGSS_IRQENABLE_CLR_0 0x0030 |
George Cherian | ff7307b | 2013-06-12 14:53:46 +0530 | [diff] [blame] | 50 | #define USBOTGSS_IRQ0_OFFSET 0x0004 |
George Cherian | b1fd6cb | 2013-06-12 14:53:47 +0530 | [diff] [blame] | 51 | #define USBOTGSS_IRQSTATUS_RAW_1 0x0030 |
| 52 | #define USBOTGSS_IRQSTATUS_1 0x0034 |
| 53 | #define USBOTGSS_IRQENABLE_SET_1 0x0038 |
| 54 | #define USBOTGSS_IRQENABLE_CLR_1 0x003c |
| 55 | #define USBOTGSS_IRQSTATUS_RAW_2 0x0040 |
| 56 | #define USBOTGSS_IRQSTATUS_2 0x0044 |
| 57 | #define USBOTGSS_IRQENABLE_SET_2 0x0048 |
| 58 | #define USBOTGSS_IRQENABLE_CLR_2 0x004c |
| 59 | #define USBOTGSS_IRQSTATUS_RAW_3 0x0050 |
| 60 | #define USBOTGSS_IRQSTATUS_3 0x0054 |
| 61 | #define USBOTGSS_IRQENABLE_SET_3 0x0058 |
| 62 | #define USBOTGSS_IRQENABLE_CLR_3 0x005c |
George Cherian | ff7307b | 2013-06-12 14:53:46 +0530 | [diff] [blame] | 63 | #define USBOTGSS_IRQSTATUS_EOI_MISC 0x0030 |
| 64 | #define USBOTGSS_IRQSTATUS_RAW_MISC 0x0034 |
| 65 | #define USBOTGSS_IRQSTATUS_MISC 0x0038 |
| 66 | #define USBOTGSS_IRQENABLE_SET_MISC 0x003c |
| 67 | #define USBOTGSS_IRQENABLE_CLR_MISC 0x0040 |
| 68 | #define USBOTGSS_IRQMISC_OFFSET 0x03fc |
Bin Liu | 2283219 | 2015-03-24 15:08:49 -0500 | [diff] [blame] | 69 | #define USBOTGSS_UTMI_OTG_STATUS 0x0080 |
| 70 | #define USBOTGSS_UTMI_OTG_CTRL 0x0084 |
George Cherian | ff7307b | 2013-06-12 14:53:46 +0530 | [diff] [blame] | 71 | #define USBOTGSS_UTMI_OTG_OFFSET 0x0480 |
| 72 | #define USBOTGSS_TXFIFO_DEPTH 0x0508 |
| 73 | #define USBOTGSS_RXFIFO_DEPTH 0x050c |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 74 | #define USBOTGSS_MMRAM_OFFSET 0x0100 |
| 75 | #define USBOTGSS_FLADJ 0x0104 |
| 76 | #define USBOTGSS_DEBUG_CFG 0x0108 |
| 77 | #define USBOTGSS_DEBUG_DATA 0x010c |
George Cherian | ff7307b | 2013-06-12 14:53:46 +0530 | [diff] [blame] | 78 | #define USBOTGSS_DEV_EBC_EN 0x0110 |
| 79 | #define USBOTGSS_DEBUG_OFFSET 0x0600 |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 80 | |
| 81 | /* SYSCONFIG REGISTER */ |
| 82 | #define USBOTGSS_SYSCONFIG_DMADISABLE (1 << 16) |
Felipe Balbi | 4b5faa7a | 2011-09-06 10:56:51 +0300 | [diff] [blame] | 83 | |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 84 | /* IRQ_EOI REGISTER */ |
| 85 | #define USBOTGSS_IRQ_EOI_LINE_NUMBER (1 << 0) |
| 86 | |
| 87 | /* IRQS0 BITS */ |
| 88 | #define USBOTGSS_IRQO_COREIRQ_ST (1 << 0) |
| 89 | |
George Cherian | b1fd6cb | 2013-06-12 14:53:47 +0530 | [diff] [blame] | 90 | /* IRQMISC BITS */ |
| 91 | #define USBOTGSS_IRQMISC_DMADISABLECLR (1 << 17) |
| 92 | #define USBOTGSS_IRQMISC_OEVT (1 << 16) |
| 93 | #define USBOTGSS_IRQMISC_DRVVBUS_RISE (1 << 13) |
| 94 | #define USBOTGSS_IRQMISC_CHRGVBUS_RISE (1 << 12) |
| 95 | #define USBOTGSS_IRQMISC_DISCHRGVBUS_RISE (1 << 11) |
| 96 | #define USBOTGSS_IRQMISC_IDPULLUP_RISE (1 << 8) |
| 97 | #define USBOTGSS_IRQMISC_DRVVBUS_FALL (1 << 5) |
| 98 | #define USBOTGSS_IRQMISC_CHRGVBUS_FALL (1 << 4) |
| 99 | #define USBOTGSS_IRQMISC_DISCHRGVBUS_FALL (1 << 3) |
| 100 | #define USBOTGSS_IRQMISC_IDPULLUP_FALL (1 << 0) |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 101 | |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 102 | /* UTMI_OTG_STATUS REGISTER */ |
Bin Liu | 2283219 | 2015-03-24 15:08:49 -0500 | [diff] [blame] | 103 | #define USBOTGSS_UTMI_OTG_STATUS_DRVVBUS (1 << 5) |
| 104 | #define USBOTGSS_UTMI_OTG_STATUS_CHRGVBUS (1 << 4) |
| 105 | #define USBOTGSS_UTMI_OTG_STATUS_DISCHRGVBUS (1 << 3) |
| 106 | #define USBOTGSS_UTMI_OTG_STATUS_IDPULLUP (1 << 0) |
| 107 | |
| 108 | /* UTMI_OTG_CTRL REGISTER */ |
| 109 | #define USBOTGSS_UTMI_OTG_CTRL_SW_MODE (1 << 31) |
| 110 | #define USBOTGSS_UTMI_OTG_CTRL_POWERPRESENT (1 << 9) |
| 111 | #define USBOTGSS_UTMI_OTG_CTRL_TXBITSTUFFENABLE (1 << 8) |
| 112 | #define USBOTGSS_UTMI_OTG_CTRL_IDDIG (1 << 4) |
| 113 | #define USBOTGSS_UTMI_OTG_CTRL_SESSEND (1 << 3) |
| 114 | #define USBOTGSS_UTMI_OTG_CTRL_SESSVALID (1 << 2) |
| 115 | #define USBOTGSS_UTMI_OTG_CTRL_VBUSVALID (1 << 1) |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 116 | |
| 117 | struct dwc3_omap { |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 118 | struct device *dev; |
| 119 | |
| 120 | int irq; |
| 121 | void __iomem *base; |
| 122 | |
Bin Liu | 2283219 | 2015-03-24 15:08:49 -0500 | [diff] [blame] | 123 | u32 utmi_otg_ctrl; |
George Cherian | 1e2a064 | 2013-06-12 14:53:45 +0530 | [diff] [blame] | 124 | u32 utmi_otg_offset; |
| 125 | u32 irqmisc_offset; |
| 126 | u32 irq_eoi_offset; |
| 127 | u32 debug_offset; |
| 128 | u32 irq0_offset; |
Felipe Balbi | f3e117f | 2013-02-11 11:12:02 +0200 | [diff] [blame] | 129 | |
Chanwoo Choi | 5960387 | 2015-07-01 13:11:30 +0900 | [diff] [blame] | 130 | struct extcon_dev *edev; |
Kishon Vijay Abraham I | 8061ad7 | 2013-07-08 09:54:43 +0900 | [diff] [blame] | 131 | struct notifier_block vbus_nb; |
| 132 | struct notifier_block id_nb; |
| 133 | |
| 134 | struct regulator *vbus_reg; |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 135 | }; |
| 136 | |
Kishon Vijay Abraham I | 8061ad7 | 2013-07-08 09:54:43 +0900 | [diff] [blame] | 137 | enum omap_dwc3_vbus_id_status { |
| 138 | OMAP_DWC3_ID_FLOAT, |
| 139 | OMAP_DWC3_ID_GROUND, |
| 140 | OMAP_DWC3_VBUS_OFF, |
| 141 | OMAP_DWC3_VBUS_VALID, |
| 142 | }; |
Kishon Vijay Abraham I | 7e41bba | 2013-01-25 08:30:49 +0530 | [diff] [blame] | 143 | |
Ido Shayevitz | ab5e59d | 2012-04-24 14:18:38 +0300 | [diff] [blame] | 144 | static inline u32 dwc3_omap_readl(void __iomem *base, u32 offset) |
| 145 | { |
| 146 | return readl(base + offset); |
| 147 | } |
| 148 | |
| 149 | static inline void dwc3_omap_writel(void __iomem *base, u32 offset, u32 value) |
| 150 | { |
| 151 | writel(value, base + offset); |
| 152 | } |
| 153 | |
Bin Liu | 2283219 | 2015-03-24 15:08:49 -0500 | [diff] [blame] | 154 | static u32 dwc3_omap_read_utmi_ctrl(struct dwc3_omap *omap) |
George Cherian | b1fd6cb | 2013-06-12 14:53:47 +0530 | [diff] [blame] | 155 | { |
Bin Liu | 2283219 | 2015-03-24 15:08:49 -0500 | [diff] [blame] | 156 | return dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_CTRL + |
George Cherian | b1fd6cb | 2013-06-12 14:53:47 +0530 | [diff] [blame] | 157 | omap->utmi_otg_offset); |
| 158 | } |
| 159 | |
Bin Liu | 2283219 | 2015-03-24 15:08:49 -0500 | [diff] [blame] | 160 | static void dwc3_omap_write_utmi_ctrl(struct dwc3_omap *omap, u32 value) |
George Cherian | b1fd6cb | 2013-06-12 14:53:47 +0530 | [diff] [blame] | 161 | { |
Bin Liu | 2283219 | 2015-03-24 15:08:49 -0500 | [diff] [blame] | 162 | dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_CTRL + |
George Cherian | b1fd6cb | 2013-06-12 14:53:47 +0530 | [diff] [blame] | 163 | omap->utmi_otg_offset, value); |
| 164 | |
| 165 | } |
| 166 | |
| 167 | static u32 dwc3_omap_read_irq0_status(struct dwc3_omap *omap) |
| 168 | { |
Roger Quadros | 3f586c9 | 2016-05-11 17:36:42 +0300 | [diff] [blame] | 169 | return dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_RAW_0 - |
George Cherian | b1fd6cb | 2013-06-12 14:53:47 +0530 | [diff] [blame] | 170 | omap->irq0_offset); |
| 171 | } |
| 172 | |
| 173 | static void dwc3_omap_write_irq0_status(struct dwc3_omap *omap, u32 value) |
| 174 | { |
| 175 | dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_0 - |
| 176 | omap->irq0_offset, value); |
| 177 | |
| 178 | } |
| 179 | |
| 180 | static u32 dwc3_omap_read_irqmisc_status(struct dwc3_omap *omap) |
| 181 | { |
Roger Quadros | 3f586c9 | 2016-05-11 17:36:42 +0300 | [diff] [blame] | 182 | return dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_RAW_MISC + |
George Cherian | b1fd6cb | 2013-06-12 14:53:47 +0530 | [diff] [blame] | 183 | omap->irqmisc_offset); |
| 184 | } |
| 185 | |
| 186 | static void dwc3_omap_write_irqmisc_status(struct dwc3_omap *omap, u32 value) |
| 187 | { |
| 188 | dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_MISC + |
| 189 | omap->irqmisc_offset, value); |
| 190 | |
| 191 | } |
| 192 | |
| 193 | static void dwc3_omap_write_irqmisc_set(struct dwc3_omap *omap, u32 value) |
| 194 | { |
| 195 | dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_MISC + |
| 196 | omap->irqmisc_offset, value); |
| 197 | |
| 198 | } |
| 199 | |
| 200 | static void dwc3_omap_write_irq0_set(struct dwc3_omap *omap, u32 value) |
| 201 | { |
| 202 | dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_0 - |
| 203 | omap->irq0_offset, value); |
| 204 | } |
| 205 | |
George Cherian | 96e5d31 | 2015-02-13 10:13:24 +0530 | [diff] [blame] | 206 | static void dwc3_omap_write_irqmisc_clr(struct dwc3_omap *omap, u32 value) |
| 207 | { |
| 208 | dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_CLR_MISC + |
| 209 | omap->irqmisc_offset, value); |
| 210 | } |
| 211 | |
| 212 | static void dwc3_omap_write_irq0_clr(struct dwc3_omap *omap, u32 value) |
| 213 | { |
| 214 | dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_CLR_0 - |
| 215 | omap->irq0_offset, value); |
| 216 | } |
| 217 | |
Kishon Vijay Abraham I | 8061ad7 | 2013-07-08 09:54:43 +0900 | [diff] [blame] | 218 | static void dwc3_omap_set_mailbox(struct dwc3_omap *omap, |
| 219 | enum omap_dwc3_vbus_id_status status) |
Kishon Vijay Abraham I | 7e41bba | 2013-01-25 08:30:49 +0530 | [diff] [blame] | 220 | { |
Kishon Vijay Abraham I | 8061ad7 | 2013-07-08 09:54:43 +0900 | [diff] [blame] | 221 | int ret; |
| 222 | u32 val; |
Kishon Vijay Abraham I | 2ba7943 | 2013-03-07 18:51:44 +0530 | [diff] [blame] | 223 | |
Kishon Vijay Abraham I | 7e41bba | 2013-01-25 08:30:49 +0530 | [diff] [blame] | 224 | switch (status) { |
| 225 | case OMAP_DWC3_ID_GROUND: |
Kishon Vijay Abraham I | 8061ad7 | 2013-07-08 09:54:43 +0900 | [diff] [blame] | 226 | if (omap->vbus_reg) { |
| 227 | ret = regulator_enable(omap->vbus_reg); |
| 228 | if (ret) { |
Felipe Balbi | e4f7566 | 2015-06-30 12:46:07 -0500 | [diff] [blame] | 229 | dev_err(omap->dev, "regulator enable failed\n"); |
Kishon Vijay Abraham I | 8061ad7 | 2013-07-08 09:54:43 +0900 | [diff] [blame] | 230 | return; |
| 231 | } |
| 232 | } |
| 233 | |
Bin Liu | 2283219 | 2015-03-24 15:08:49 -0500 | [diff] [blame] | 234 | val = dwc3_omap_read_utmi_ctrl(omap); |
Roger Quadros | d2728fb | 2016-05-11 17:36:45 +0300 | [diff] [blame] | 235 | val &= ~USBOTGSS_UTMI_OTG_CTRL_IDDIG; |
Bin Liu | 2283219 | 2015-03-24 15:08:49 -0500 | [diff] [blame] | 236 | dwc3_omap_write_utmi_ctrl(omap, val); |
Kishon Vijay Abraham I | 7e41bba | 2013-01-25 08:30:49 +0530 | [diff] [blame] | 237 | break; |
| 238 | |
| 239 | case OMAP_DWC3_VBUS_VALID: |
Bin Liu | 2283219 | 2015-03-24 15:08:49 -0500 | [diff] [blame] | 240 | val = dwc3_omap_read_utmi_ctrl(omap); |
| 241 | val &= ~USBOTGSS_UTMI_OTG_CTRL_SESSEND; |
Roger Quadros | d2728fb | 2016-05-11 17:36:45 +0300 | [diff] [blame] | 242 | val |= USBOTGSS_UTMI_OTG_CTRL_VBUSVALID |
Roger Quadros | 9ab330b | 2016-05-11 17:36:44 +0300 | [diff] [blame] | 243 | | USBOTGSS_UTMI_OTG_CTRL_SESSVALID; |
Bin Liu | 2283219 | 2015-03-24 15:08:49 -0500 | [diff] [blame] | 244 | dwc3_omap_write_utmi_ctrl(omap, val); |
Kishon Vijay Abraham I | 7e41bba | 2013-01-25 08:30:49 +0530 | [diff] [blame] | 245 | break; |
| 246 | |
| 247 | case OMAP_DWC3_ID_FLOAT: |
Kishon Vijay Abraham I | 8061ad7 | 2013-07-08 09:54:43 +0900 | [diff] [blame] | 248 | if (omap->vbus_reg) |
| 249 | regulator_disable(omap->vbus_reg); |
Roger Quadros | d2728fb | 2016-05-11 17:36:45 +0300 | [diff] [blame] | 250 | val = dwc3_omap_read_utmi_ctrl(omap); |
| 251 | val |= USBOTGSS_UTMI_OTG_CTRL_IDDIG; |
| 252 | dwc3_omap_write_utmi_ctrl(omap, val); |
Roger Quadros | 0913750 | 2017-02-15 13:38:22 +0200 | [diff] [blame] | 253 | break; |
Kishon Vijay Abraham I | 8061ad7 | 2013-07-08 09:54:43 +0900 | [diff] [blame] | 254 | |
Kishon Vijay Abraham I | 7e41bba | 2013-01-25 08:30:49 +0530 | [diff] [blame] | 255 | case OMAP_DWC3_VBUS_OFF: |
Bin Liu | 2283219 | 2015-03-24 15:08:49 -0500 | [diff] [blame] | 256 | val = dwc3_omap_read_utmi_ctrl(omap); |
| 257 | val &= ~(USBOTGSS_UTMI_OTG_CTRL_SESSVALID |
Roger Quadros | 9ab330b | 2016-05-11 17:36:44 +0300 | [diff] [blame] | 258 | | USBOTGSS_UTMI_OTG_CTRL_VBUSVALID); |
Roger Quadros | d2728fb | 2016-05-11 17:36:45 +0300 | [diff] [blame] | 259 | val |= USBOTGSS_UTMI_OTG_CTRL_SESSEND; |
Bin Liu | 2283219 | 2015-03-24 15:08:49 -0500 | [diff] [blame] | 260 | dwc3_omap_write_utmi_ctrl(omap, val); |
Kishon Vijay Abraham I | 7e41bba | 2013-01-25 08:30:49 +0530 | [diff] [blame] | 261 | break; |
| 262 | |
| 263 | default: |
Felipe Balbi | e4f7566 | 2015-06-30 12:46:07 -0500 | [diff] [blame] | 264 | dev_WARN(omap->dev, "invalid state\n"); |
Kishon Vijay Abraham I | 7e41bba | 2013-01-25 08:30:49 +0530 | [diff] [blame] | 265 | } |
Kishon Vijay Abraham I | 7e41bba | 2013-01-25 08:30:49 +0530 | [diff] [blame] | 266 | } |
Kishon Vijay Abraham I | 7e41bba | 2013-01-25 08:30:49 +0530 | [diff] [blame] | 267 | |
Roger Quadros | 3f586c9 | 2016-05-11 17:36:42 +0300 | [diff] [blame] | 268 | static void dwc3_omap_enable_irqs(struct dwc3_omap *omap); |
| 269 | static void dwc3_omap_disable_irqs(struct dwc3_omap *omap); |
| 270 | |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 271 | static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap) |
| 272 | { |
| 273 | struct dwc3_omap *omap = _omap; |
Roger Quadros | 3f586c9 | 2016-05-11 17:36:42 +0300 | [diff] [blame] | 274 | |
| 275 | if (dwc3_omap_read_irqmisc_status(omap) || |
| 276 | dwc3_omap_read_irq0_status(omap)) { |
| 277 | /* mask irqs */ |
| 278 | dwc3_omap_disable_irqs(omap); |
| 279 | return IRQ_WAKE_THREAD; |
| 280 | } |
| 281 | |
| 282 | return IRQ_NONE; |
| 283 | } |
| 284 | |
| 285 | static irqreturn_t dwc3_omap_interrupt_thread(int irq, void *_omap) |
| 286 | { |
| 287 | struct dwc3_omap *omap = _omap; |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 288 | u32 reg; |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 289 | |
Roger Quadros | 3f586c9 | 2016-05-11 17:36:42 +0300 | [diff] [blame] | 290 | /* clear irq status flags */ |
George Cherian | b1fd6cb | 2013-06-12 14:53:47 +0530 | [diff] [blame] | 291 | reg = dwc3_omap_read_irqmisc_status(omap); |
George Cherian | b1fd6cb | 2013-06-12 14:53:47 +0530 | [diff] [blame] | 292 | dwc3_omap_write_irqmisc_status(omap, reg); |
Felipe Balbi | 42077b0 | 2011-09-06 12:00:39 +0300 | [diff] [blame] | 293 | |
George Cherian | b1fd6cb | 2013-06-12 14:53:47 +0530 | [diff] [blame] | 294 | reg = dwc3_omap_read_irq0_status(omap); |
George Cherian | b1fd6cb | 2013-06-12 14:53:47 +0530 | [diff] [blame] | 295 | dwc3_omap_write_irq0_status(omap, reg); |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 296 | |
Roger Quadros | 3f586c9 | 2016-05-11 17:36:42 +0300 | [diff] [blame] | 297 | /* unmask irqs */ |
| 298 | dwc3_omap_enable_irqs(omap); |
| 299 | |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 300 | return IRQ_HANDLED; |
| 301 | } |
| 302 | |
Felipe Balbi | 9a4b5da | 2013-02-11 11:03:59 +0200 | [diff] [blame] | 303 | static void dwc3_omap_enable_irqs(struct dwc3_omap *omap) |
| 304 | { |
| 305 | u32 reg; |
| 306 | |
| 307 | /* enable all IRQs */ |
| 308 | reg = USBOTGSS_IRQO_COREIRQ_ST; |
George Cherian | b1fd6cb | 2013-06-12 14:53:47 +0530 | [diff] [blame] | 309 | dwc3_omap_write_irq0_set(omap, reg); |
Felipe Balbi | 9a4b5da | 2013-02-11 11:03:59 +0200 | [diff] [blame] | 310 | |
George Cherian | b1fd6cb | 2013-06-12 14:53:47 +0530 | [diff] [blame] | 311 | reg = (USBOTGSS_IRQMISC_OEVT | |
| 312 | USBOTGSS_IRQMISC_DRVVBUS_RISE | |
| 313 | USBOTGSS_IRQMISC_CHRGVBUS_RISE | |
| 314 | USBOTGSS_IRQMISC_DISCHRGVBUS_RISE | |
| 315 | USBOTGSS_IRQMISC_IDPULLUP_RISE | |
| 316 | USBOTGSS_IRQMISC_DRVVBUS_FALL | |
| 317 | USBOTGSS_IRQMISC_CHRGVBUS_FALL | |
| 318 | USBOTGSS_IRQMISC_DISCHRGVBUS_FALL | |
| 319 | USBOTGSS_IRQMISC_IDPULLUP_FALL); |
Felipe Balbi | 9a4b5da | 2013-02-11 11:03:59 +0200 | [diff] [blame] | 320 | |
George Cherian | b1fd6cb | 2013-06-12 14:53:47 +0530 | [diff] [blame] | 321 | dwc3_omap_write_irqmisc_set(omap, reg); |
Felipe Balbi | 9a4b5da | 2013-02-11 11:03:59 +0200 | [diff] [blame] | 322 | } |
| 323 | |
| 324 | static void dwc3_omap_disable_irqs(struct dwc3_omap *omap) |
| 325 | { |
George Cherian | 96e5d31 | 2015-02-13 10:13:24 +0530 | [diff] [blame] | 326 | u32 reg; |
| 327 | |
Felipe Balbi | 9a4b5da | 2013-02-11 11:03:59 +0200 | [diff] [blame] | 328 | /* disable all IRQs */ |
George Cherian | 96e5d31 | 2015-02-13 10:13:24 +0530 | [diff] [blame] | 329 | reg = USBOTGSS_IRQO_COREIRQ_ST; |
| 330 | dwc3_omap_write_irq0_clr(omap, reg); |
| 331 | |
| 332 | reg = (USBOTGSS_IRQMISC_OEVT | |
| 333 | USBOTGSS_IRQMISC_DRVVBUS_RISE | |
| 334 | USBOTGSS_IRQMISC_CHRGVBUS_RISE | |
| 335 | USBOTGSS_IRQMISC_DISCHRGVBUS_RISE | |
| 336 | USBOTGSS_IRQMISC_IDPULLUP_RISE | |
| 337 | USBOTGSS_IRQMISC_DRVVBUS_FALL | |
| 338 | USBOTGSS_IRQMISC_CHRGVBUS_FALL | |
| 339 | USBOTGSS_IRQMISC_DISCHRGVBUS_FALL | |
| 340 | USBOTGSS_IRQMISC_IDPULLUP_FALL); |
| 341 | |
| 342 | dwc3_omap_write_irqmisc_clr(omap, reg); |
Felipe Balbi | 9a4b5da | 2013-02-11 11:03:59 +0200 | [diff] [blame] | 343 | } |
| 344 | |
Kishon Vijay Abraham I | 8061ad7 | 2013-07-08 09:54:43 +0900 | [diff] [blame] | 345 | static int dwc3_omap_id_notifier(struct notifier_block *nb, |
| 346 | unsigned long event, void *ptr) |
| 347 | { |
| 348 | struct dwc3_omap *omap = container_of(nb, struct dwc3_omap, id_nb); |
| 349 | |
| 350 | if (event) |
| 351 | dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_GROUND); |
| 352 | else |
| 353 | dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_FLOAT); |
| 354 | |
| 355 | return NOTIFY_DONE; |
| 356 | } |
| 357 | |
| 358 | static int dwc3_omap_vbus_notifier(struct notifier_block *nb, |
| 359 | unsigned long event, void *ptr) |
| 360 | { |
| 361 | struct dwc3_omap *omap = container_of(nb, struct dwc3_omap, vbus_nb); |
| 362 | |
| 363 | if (event) |
| 364 | dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_VALID); |
| 365 | else |
| 366 | dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_OFF); |
| 367 | |
| 368 | return NOTIFY_DONE; |
| 369 | } |
| 370 | |
George Cherian | 30fef1a | 2014-07-16 18:37:06 +0530 | [diff] [blame] | 371 | static void dwc3_omap_map_offset(struct dwc3_omap *omap) |
| 372 | { |
| 373 | struct device_node *node = omap->dev->of_node; |
| 374 | |
| 375 | /* |
| 376 | * Differentiate between OMAP5 and AM437x. |
| 377 | * |
| 378 | * For OMAP5(ES2.0) and AM437x wrapper revision is same, even |
| 379 | * though there are changes in wrapper register offsets. |
| 380 | * |
| 381 | * Using dt compatible to differentiate AM437x. |
| 382 | */ |
| 383 | if (of_device_is_compatible(node, "ti,am437x-dwc3")) { |
| 384 | omap->irq_eoi_offset = USBOTGSS_EOI_OFFSET; |
| 385 | omap->irq0_offset = USBOTGSS_IRQ0_OFFSET; |
| 386 | omap->irqmisc_offset = USBOTGSS_IRQMISC_OFFSET; |
| 387 | omap->utmi_otg_offset = USBOTGSS_UTMI_OTG_OFFSET; |
| 388 | omap->debug_offset = USBOTGSS_DEBUG_OFFSET; |
| 389 | } |
| 390 | } |
| 391 | |
George Cherian | d2f0cf89 | 2014-07-16 18:37:07 +0530 | [diff] [blame] | 392 | static void dwc3_omap_set_utmi_mode(struct dwc3_omap *omap) |
| 393 | { |
| 394 | u32 reg; |
| 395 | struct device_node *node = omap->dev->of_node; |
Franck Demathieu | 7356112 | 2017-02-27 11:52:46 +0100 | [diff] [blame] | 396 | u32 utmi_mode = 0; |
George Cherian | d2f0cf89 | 2014-07-16 18:37:07 +0530 | [diff] [blame] | 397 | |
Bin Liu | 2283219 | 2015-03-24 15:08:49 -0500 | [diff] [blame] | 398 | reg = dwc3_omap_read_utmi_ctrl(omap); |
George Cherian | d2f0cf89 | 2014-07-16 18:37:07 +0530 | [diff] [blame] | 399 | |
| 400 | of_property_read_u32(node, "utmi-mode", &utmi_mode); |
| 401 | |
| 402 | switch (utmi_mode) { |
| 403 | case DWC3_OMAP_UTMI_MODE_SW: |
Bin Liu | 2283219 | 2015-03-24 15:08:49 -0500 | [diff] [blame] | 404 | reg |= USBOTGSS_UTMI_OTG_CTRL_SW_MODE; |
George Cherian | d2f0cf89 | 2014-07-16 18:37:07 +0530 | [diff] [blame] | 405 | break; |
| 406 | case DWC3_OMAP_UTMI_MODE_HW: |
Bin Liu | 2283219 | 2015-03-24 15:08:49 -0500 | [diff] [blame] | 407 | reg &= ~USBOTGSS_UTMI_OTG_CTRL_SW_MODE; |
George Cherian | d2f0cf89 | 2014-07-16 18:37:07 +0530 | [diff] [blame] | 408 | break; |
| 409 | default: |
Felipe Balbi | e4f7566 | 2015-06-30 12:46:07 -0500 | [diff] [blame] | 410 | dev_WARN(omap->dev, "UNKNOWN utmi mode %d\n", utmi_mode); |
George Cherian | d2f0cf89 | 2014-07-16 18:37:07 +0530 | [diff] [blame] | 411 | } |
| 412 | |
Bin Liu | 2283219 | 2015-03-24 15:08:49 -0500 | [diff] [blame] | 413 | dwc3_omap_write_utmi_ctrl(omap, reg); |
George Cherian | d2f0cf89 | 2014-07-16 18:37:07 +0530 | [diff] [blame] | 414 | } |
| 415 | |
George Cherian | 025b431 | 2014-07-16 18:37:08 +0530 | [diff] [blame] | 416 | static int dwc3_omap_extcon_register(struct dwc3_omap *omap) |
| 417 | { |
Dan Carpenter | 788b0bc4 | 2014-07-31 18:30:51 +0300 | [diff] [blame] | 418 | int ret; |
George Cherian | 025b431 | 2014-07-16 18:37:08 +0530 | [diff] [blame] | 419 | struct device_node *node = omap->dev->of_node; |
| 420 | struct extcon_dev *edev; |
| 421 | |
| 422 | if (of_property_read_bool(node, "extcon")) { |
| 423 | edev = extcon_get_edev_by_phandle(omap->dev, 0); |
| 424 | if (IS_ERR(edev)) { |
| 425 | dev_vdbg(omap->dev, "couldn't get extcon device\n"); |
| 426 | return -EPROBE_DEFER; |
| 427 | } |
| 428 | |
| 429 | omap->vbus_nb.notifier_call = dwc3_omap_vbus_notifier; |
Chanwoo Choi | c773bb0 | 2017-01-16 21:36:57 +0900 | [diff] [blame] | 430 | ret = devm_extcon_register_notifier(omap->dev, edev, |
| 431 | EXTCON_USB, &omap->vbus_nb); |
George Cherian | 025b431 | 2014-07-16 18:37:08 +0530 | [diff] [blame] | 432 | if (ret < 0) |
| 433 | dev_vdbg(omap->dev, "failed to register notifier for USB\n"); |
| 434 | |
| 435 | omap->id_nb.notifier_call = dwc3_omap_id_notifier; |
Chanwoo Choi | c773bb0 | 2017-01-16 21:36:57 +0900 | [diff] [blame] | 436 | ret = devm_extcon_register_notifier(omap->dev, edev, |
| 437 | EXTCON_USB_HOST, &omap->id_nb); |
George Cherian | 025b431 | 2014-07-16 18:37:08 +0530 | [diff] [blame] | 438 | if (ret < 0) |
| 439 | dev_vdbg(omap->dev, "failed to register notifier for USB-HOST\n"); |
| 440 | |
Chanwoo Choi | c773bb0 | 2017-01-16 21:36:57 +0900 | [diff] [blame] | 441 | if (extcon_get_state(edev, EXTCON_USB) == true) |
George Cherian | 025b431 | 2014-07-16 18:37:08 +0530 | [diff] [blame] | 442 | dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_VALID); |
Chanwoo Choi | c773bb0 | 2017-01-16 21:36:57 +0900 | [diff] [blame] | 443 | if (extcon_get_state(edev, EXTCON_USB_HOST) == true) |
George Cherian | 025b431 | 2014-07-16 18:37:08 +0530 | [diff] [blame] | 444 | dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_GROUND); |
Chanwoo Choi | 5960387 | 2015-07-01 13:11:30 +0900 | [diff] [blame] | 445 | |
| 446 | omap->edev = edev; |
George Cherian | 025b431 | 2014-07-16 18:37:08 +0530 | [diff] [blame] | 447 | } |
| 448 | |
| 449 | return 0; |
| 450 | } |
| 451 | |
Bill Pemberton | 41ac7b3 | 2012-11-19 13:21:48 -0500 | [diff] [blame] | 452 | static int dwc3_omap_probe(struct platform_device *pdev) |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 453 | { |
Felipe Balbi | 45b3cd4a | 2012-01-25 11:07:03 +0200 | [diff] [blame] | 454 | struct device_node *node = pdev->dev.of_node; |
| 455 | |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 456 | struct dwc3_omap *omap; |
| 457 | struct resource *res; |
Chanho Park | 802ca85 | 2012-02-15 18:27:55 +0900 | [diff] [blame] | 458 | struct device *dev = &pdev->dev; |
Kishon Vijay Abraham I | 8061ad7 | 2013-07-08 09:54:43 +0900 | [diff] [blame] | 459 | struct regulator *vbus_reg = NULL; |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 460 | |
Andy Shevchenko | b09e99e | 2014-05-15 15:53:32 +0300 | [diff] [blame] | 461 | int ret; |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 462 | int irq; |
| 463 | |
| 464 | u32 reg; |
| 465 | |
| 466 | void __iomem *base; |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 467 | |
Kishon Vijay Abraham I | 4495afc | 2013-02-26 20:03:28 +0530 | [diff] [blame] | 468 | if (!node) { |
| 469 | dev_err(dev, "device node not found\n"); |
| 470 | return -EINVAL; |
| 471 | } |
| 472 | |
Chanho Park | 802ca85 | 2012-02-15 18:27:55 +0900 | [diff] [blame] | 473 | omap = devm_kzalloc(dev, sizeof(*omap), GFP_KERNEL); |
Jingoo Han | 734d5a5 | 2014-07-17 12:45:11 +0900 | [diff] [blame] | 474 | if (!omap) |
Chanho Park | 802ca85 | 2012-02-15 18:27:55 +0900 | [diff] [blame] | 475 | return -ENOMEM; |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 476 | |
| 477 | platform_set_drvdata(pdev, omap); |
| 478 | |
Kishon Vijay Abraham I | e36a0c8 | 2013-02-26 20:03:27 +0530 | [diff] [blame] | 479 | irq = platform_get_irq(pdev, 0); |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 480 | if (irq < 0) { |
Chanho Park | 802ca85 | 2012-02-15 18:27:55 +0900 | [diff] [blame] | 481 | dev_err(dev, "missing IRQ resource\n"); |
| 482 | return -EINVAL; |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 483 | } |
| 484 | |
Kishon Vijay Abraham I | e36a0c8 | 2013-02-26 20:03:27 +0530 | [diff] [blame] | 485 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
Felipe Balbi | 8bbcd17 | 2013-07-12 15:33:35 +0300 | [diff] [blame] | 486 | base = devm_ioremap_resource(dev, res); |
| 487 | if (IS_ERR(base)) |
| 488 | return PTR_ERR(base); |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 489 | |
Kishon Vijay Abraham I | 8061ad7 | 2013-07-08 09:54:43 +0900 | [diff] [blame] | 490 | if (of_property_read_bool(node, "vbus-supply")) { |
| 491 | vbus_reg = devm_regulator_get(dev, "vbus"); |
| 492 | if (IS_ERR(vbus_reg)) { |
| 493 | dev_err(dev, "vbus init failed\n"); |
| 494 | return PTR_ERR(vbus_reg); |
| 495 | } |
| 496 | } |
| 497 | |
Chanho Park | 802ca85 | 2012-02-15 18:27:55 +0900 | [diff] [blame] | 498 | omap->dev = dev; |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 499 | omap->irq = irq; |
| 500 | omap->base = base; |
Kishon Vijay Abraham I | 8061ad7 | 2013-07-08 09:54:43 +0900 | [diff] [blame] | 501 | omap->vbus_reg = vbus_reg; |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 502 | |
Kishon Vijay Abraham I | af310e9 | 2013-01-25 08:30:47 +0530 | [diff] [blame] | 503 | pm_runtime_enable(dev); |
| 504 | ret = pm_runtime_get_sync(dev); |
| 505 | if (ret < 0) { |
| 506 | dev_err(dev, "get_sync failed with err %d\n", ret); |
Felipe Balbi | 45d49cb | 2016-04-11 17:12:33 +0300 | [diff] [blame] | 507 | goto err1; |
Kishon Vijay Abraham I | af310e9 | 2013-01-25 08:30:47 +0530 | [diff] [blame] | 508 | } |
| 509 | |
George Cherian | 30fef1a | 2014-07-16 18:37:06 +0530 | [diff] [blame] | 510 | dwc3_omap_map_offset(omap); |
George Cherian | d2f0cf89 | 2014-07-16 18:37:07 +0530 | [diff] [blame] | 511 | dwc3_omap_set_utmi_mode(omap); |
Felipe Balbi | 9962444 | 2011-09-01 22:26:25 +0300 | [diff] [blame] | 512 | |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 513 | /* check the DMA Status */ |
Ido Shayevitz | ab5e59d | 2012-04-24 14:18:38 +0300 | [diff] [blame] | 514 | reg = dwc3_omap_readl(omap->base, USBOTGSS_SYSCONFIG); |
Grygorii Strashko | 12a7f17 | 2016-12-12 13:37:52 -0600 | [diff] [blame] | 515 | irq_set_status_flags(omap->irq, IRQ_NOAUTOEN); |
Roger Quadros | 3f586c9 | 2016-05-11 17:36:42 +0300 | [diff] [blame] | 516 | ret = devm_request_threaded_irq(dev, omap->irq, dwc3_omap_interrupt, |
Roger Quadros | 12da8ea | 2016-05-11 17:36:43 +0300 | [diff] [blame] | 517 | dwc3_omap_interrupt_thread, IRQF_SHARED, |
Roger Quadros | 3f586c9 | 2016-05-11 17:36:42 +0300 | [diff] [blame] | 518 | "dwc3-omap", omap); |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 519 | if (ret) { |
Chanho Park | 802ca85 | 2012-02-15 18:27:55 +0900 | [diff] [blame] | 520 | dev_err(dev, "failed to request IRQ #%d --> %d\n", |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 521 | omap->irq, ret); |
Kishon Vijay Abraham I | 594daba | 2013-06-03 21:43:39 +0530 | [diff] [blame] | 522 | goto err1; |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 523 | } |
| 524 | |
George Cherian | 025b431 | 2014-07-16 18:37:08 +0530 | [diff] [blame] | 525 | ret = dwc3_omap_extcon_register(omap); |
| 526 | if (ret < 0) |
Felipe Balbi | 45d49cb | 2016-04-11 17:12:33 +0300 | [diff] [blame] | 527 | goto err1; |
Kishon Vijay Abraham I | 8061ad7 | 2013-07-08 09:54:43 +0900 | [diff] [blame] | 528 | |
Kishon Vijay Abraham I | 4495afc | 2013-02-26 20:03:28 +0530 | [diff] [blame] | 529 | ret = of_platform_populate(node, NULL, NULL, dev); |
| 530 | if (ret) { |
| 531 | dev_err(&pdev->dev, "failed to create dwc3 core\n"); |
Chanwoo Choi | c773bb0 | 2017-01-16 21:36:57 +0900 | [diff] [blame] | 532 | goto err1; |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 533 | } |
| 534 | |
Felipe Balbi | e2ae069 | 2015-08-25 12:07:45 -0500 | [diff] [blame] | 535 | dwc3_omap_enable_irqs(omap); |
Grygorii Strashko | 12a7f17 | 2016-12-12 13:37:52 -0600 | [diff] [blame] | 536 | enable_irq(omap->irq); |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 537 | return 0; |
Kishon Vijay Abraham I | 594daba | 2013-06-03 21:43:39 +0530 | [diff] [blame] | 538 | |
Kishon Vijay Abraham I | 594daba | 2013-06-03 21:43:39 +0530 | [diff] [blame] | 539 | err1: |
| 540 | pm_runtime_put_sync(dev); |
Kishon Vijay Abraham I | 594daba | 2013-06-03 21:43:39 +0530 | [diff] [blame] | 541 | pm_runtime_disable(dev); |
| 542 | |
| 543 | return ret; |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 544 | } |
| 545 | |
Bill Pemberton | fb4e98a | 2012-11-19 13:26:20 -0500 | [diff] [blame] | 546 | static int dwc3_omap_remove(struct platform_device *pdev) |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 547 | { |
Felipe Balbi | 9a4b5da | 2013-02-11 11:03:59 +0200 | [diff] [blame] | 548 | struct dwc3_omap *omap = platform_get_drvdata(pdev); |
| 549 | |
| 550 | dwc3_omap_disable_irqs(omap); |
Grygorii Strashko | 12a7f17 | 2016-12-12 13:37:52 -0600 | [diff] [blame] | 551 | disable_irq(omap->irq); |
Felipe Balbi | 3d0184d | 2014-09-02 14:12:26 -0500 | [diff] [blame] | 552 | of_platform_depopulate(omap->dev); |
Kishon Vijay Abraham I | af310e9 | 2013-01-25 08:30:47 +0530 | [diff] [blame] | 553 | pm_runtime_put_sync(&pdev->dev); |
| 554 | pm_runtime_disable(&pdev->dev); |
Kishon Vijay Abraham I | 94c6a43 | 2013-01-25 08:30:45 +0530 | [diff] [blame] | 555 | |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 556 | return 0; |
| 557 | } |
| 558 | |
Felipe Balbi | 2c2dc89 | 2013-02-11 10:31:15 +0200 | [diff] [blame] | 559 | static const struct of_device_id of_dwc3_match[] = { |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 560 | { |
Kishon Vijay Abraham I | e36a0c8 | 2013-02-26 20:03:27 +0530 | [diff] [blame] | 561 | .compatible = "ti,dwc3" |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 562 | }, |
George Cherian | ff7307b | 2013-06-12 14:53:46 +0530 | [diff] [blame] | 563 | { |
| 564 | .compatible = "ti,am437x-dwc3" |
| 565 | }, |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 566 | { }, |
| 567 | }; |
Felipe Balbi | 2c2dc89 | 2013-02-11 10:31:15 +0200 | [diff] [blame] | 568 | MODULE_DEVICE_TABLE(of, of_dwc3_match); |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 569 | |
Jingoo Han | 19fda7c | 2013-03-26 01:52:48 +0000 | [diff] [blame] | 570 | #ifdef CONFIG_PM_SLEEP |
Felipe Balbi | f3e117f | 2013-02-11 11:12:02 +0200 | [diff] [blame] | 571 | static int dwc3_omap_suspend(struct device *dev) |
| 572 | { |
| 573 | struct dwc3_omap *omap = dev_get_drvdata(dev); |
| 574 | |
Bin Liu | 2283219 | 2015-03-24 15:08:49 -0500 | [diff] [blame] | 575 | omap->utmi_otg_ctrl = dwc3_omap_read_utmi_ctrl(omap); |
George Cherian | 7ee2566 | 2013-12-17 18:47:54 +0530 | [diff] [blame] | 576 | dwc3_omap_disable_irqs(omap); |
Felipe Balbi | f3e117f | 2013-02-11 11:12:02 +0200 | [diff] [blame] | 577 | |
| 578 | return 0; |
| 579 | } |
| 580 | |
| 581 | static int dwc3_omap_resume(struct device *dev) |
| 582 | { |
| 583 | struct dwc3_omap *omap = dev_get_drvdata(dev); |
| 584 | |
Bin Liu | 2283219 | 2015-03-24 15:08:49 -0500 | [diff] [blame] | 585 | dwc3_omap_write_utmi_ctrl(omap, omap->utmi_otg_ctrl); |
George Cherian | 7ee2566 | 2013-12-17 18:47:54 +0530 | [diff] [blame] | 586 | dwc3_omap_enable_irqs(omap); |
Felipe Balbi | f3e117f | 2013-02-11 11:12:02 +0200 | [diff] [blame] | 587 | |
| 588 | pm_runtime_disable(dev); |
| 589 | pm_runtime_set_active(dev); |
| 590 | pm_runtime_enable(dev); |
| 591 | |
| 592 | return 0; |
| 593 | } |
| 594 | |
| 595 | static const struct dev_pm_ops dwc3_omap_dev_pm_ops = { |
Felipe Balbi | f3e117f | 2013-02-11 11:12:02 +0200 | [diff] [blame] | 596 | |
| 597 | SET_SYSTEM_SLEEP_PM_OPS(dwc3_omap_suspend, dwc3_omap_resume) |
| 598 | }; |
| 599 | |
| 600 | #define DEV_PM_OPS (&dwc3_omap_dev_pm_ops) |
| 601 | #else |
| 602 | #define DEV_PM_OPS NULL |
Jingoo Han | 19fda7c | 2013-03-26 01:52:48 +0000 | [diff] [blame] | 603 | #endif /* CONFIG_PM_SLEEP */ |
Felipe Balbi | f3e117f | 2013-02-11 11:12:02 +0200 | [diff] [blame] | 604 | |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 605 | static struct platform_driver dwc3_omap_driver = { |
| 606 | .probe = dwc3_omap_probe, |
Bill Pemberton | 7690417 | 2012-11-19 13:21:08 -0500 | [diff] [blame] | 607 | .remove = dwc3_omap_remove, |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 608 | .driver = { |
| 609 | .name = "omap-dwc3", |
Felipe Balbi | 2c2dc89 | 2013-02-11 10:31:15 +0200 | [diff] [blame] | 610 | .of_match_table = of_dwc3_match, |
Felipe Balbi | f3e117f | 2013-02-11 11:12:02 +0200 | [diff] [blame] | 611 | .pm = DEV_PM_OPS, |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 612 | }, |
| 613 | }; |
| 614 | |
Axel Lin | cc27c96 | 2011-11-27 20:16:27 +0800 | [diff] [blame] | 615 | module_platform_driver(dwc3_omap_driver); |
| 616 | |
Sebastian Andrzej Siewior | 7ae4fc4 | 2011-10-19 19:39:50 +0200 | [diff] [blame] | 617 | MODULE_ALIAS("platform:omap-dwc3"); |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 618 | MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>"); |
Felipe Balbi | 5945f78 | 2013-06-30 14:15:11 +0300 | [diff] [blame] | 619 | MODULE_LICENSE("GPL v2"); |
Felipe Balbi | 72246da | 2011-08-19 18:10:58 +0300 | [diff] [blame] | 620 | MODULE_DESCRIPTION("DesignWare USB3 OMAP Glue Layer"); |