blob: f5e17f95e812050f758743d2cd0a1d56cdd00f3a [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
33#include <linux/slab.h>
34#include <drm/drmP.h>
35#include <drm/amdgpu_drm.h>
36#include "amdgpu.h"
37#include "amdgpu_trace.h"
38
39
40int amdgpu_ttm_init(struct amdgpu_device *adev);
41void amdgpu_ttm_fini(struct amdgpu_device *adev);
42
43static u64 amdgpu_get_vis_part_size(struct amdgpu_device *adev,
44 struct ttm_mem_reg * mem)
45{
46 u64 ret = 0;
47 if (mem->start << PAGE_SHIFT < adev->mc.visible_vram_size) {
48 ret = (u64)((mem->start << PAGE_SHIFT) + mem->size) >
49 adev->mc.visible_vram_size ?
50 adev->mc.visible_vram_size - (mem->start << PAGE_SHIFT):
51 mem->size;
52 }
53 return ret;
54}
55
56static void amdgpu_update_memory_usage(struct amdgpu_device *adev,
57 struct ttm_mem_reg *old_mem,
58 struct ttm_mem_reg *new_mem)
59{
60 u64 vis_size;
61 if (!adev)
62 return;
63
64 if (new_mem) {
65 switch (new_mem->mem_type) {
66 case TTM_PL_TT:
67 atomic64_add(new_mem->size, &adev->gtt_usage);
68 break;
69 case TTM_PL_VRAM:
70 atomic64_add(new_mem->size, &adev->vram_usage);
71 vis_size = amdgpu_get_vis_part_size(adev, new_mem);
72 atomic64_add(vis_size, &adev->vram_vis_usage);
73 break;
74 }
75 }
76
77 if (old_mem) {
78 switch (old_mem->mem_type) {
79 case TTM_PL_TT:
80 atomic64_sub(old_mem->size, &adev->gtt_usage);
81 break;
82 case TTM_PL_VRAM:
83 atomic64_sub(old_mem->size, &adev->vram_usage);
84 vis_size = amdgpu_get_vis_part_size(adev, old_mem);
85 atomic64_sub(vis_size, &adev->vram_vis_usage);
86 break;
87 }
88 }
89}
90
91static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
92{
93 struct amdgpu_bo *bo;
94
95 bo = container_of(tbo, struct amdgpu_bo, tbo);
96
97 amdgpu_update_memory_usage(bo->adev, &bo->tbo.mem, NULL);
98 amdgpu_mn_unregister(bo);
99
100 mutex_lock(&bo->adev->gem.mutex);
101 list_del_init(&bo->list);
102 mutex_unlock(&bo->adev->gem.mutex);
103 drm_gem_object_release(&bo->gem_base);
104 kfree(bo->metadata);
105 kfree(bo);
106}
107
108bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
109{
110 if (bo->destroy == &amdgpu_ttm_bo_destroy)
111 return true;
112 return false;
113}
114
115void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain)
116{
117 u32 c = 0, i;
118 rbo->placement.placement = rbo->placements;
119 rbo->placement.busy_placement = rbo->placements;
120
121 if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
122 if (rbo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS &&
123 rbo->adev->mc.visible_vram_size < rbo->adev->mc.real_vram_size) {
124 rbo->placements[c].fpfn =
125 rbo->adev->mc.visible_vram_size >> PAGE_SHIFT;
126 rbo->placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
127 TTM_PL_FLAG_VRAM;
128 }
129 rbo->placements[c].fpfn = 0;
130 rbo->placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
131 TTM_PL_FLAG_VRAM;
132 }
133
134 if (domain & AMDGPU_GEM_DOMAIN_GTT) {
135 if (rbo->flags & AMDGPU_GEM_CREATE_CPU_GTT_UC) {
136 rbo->placements[c].fpfn = 0;
137 rbo->placements[c++].flags = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_TT;
138 } else if (rbo->flags & AMDGPU_GEM_CREATE_CPU_GTT_WC) {
139 rbo->placements[c].fpfn = 0;
140 rbo->placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT |
141 TTM_PL_FLAG_UNCACHED;
142 } else {
143 rbo->placements[c].fpfn = 0;
144 rbo->placements[c++].flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
145 }
146 }
147
148 if (domain & AMDGPU_GEM_DOMAIN_CPU) {
149 if (rbo->flags & AMDGPU_GEM_CREATE_CPU_GTT_UC) {
150 rbo->placements[c].fpfn = 0;
151 rbo->placements[c++].flags = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_SYSTEM;
152 } else if (rbo->flags & AMDGPU_GEM_CREATE_CPU_GTT_WC) {
153 rbo->placements[c].fpfn = 0;
154 rbo->placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_SYSTEM |
155 TTM_PL_FLAG_UNCACHED;
156 } else {
157 rbo->placements[c].fpfn = 0;
158 rbo->placements[c++].flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_SYSTEM;
159 }
160 }
161
162 if (domain & AMDGPU_GEM_DOMAIN_GDS) {
163 rbo->placements[c++].flags = TTM_PL_FLAG_UNCACHED |
164 AMDGPU_PL_FLAG_GDS;
165 }
166 if (domain & AMDGPU_GEM_DOMAIN_GWS) {
167 rbo->placements[c++].flags = TTM_PL_FLAG_UNCACHED |
168 AMDGPU_PL_FLAG_GWS;
169 }
170 if (domain & AMDGPU_GEM_DOMAIN_OA) {
171 rbo->placements[c++].flags = TTM_PL_FLAG_UNCACHED |
172 AMDGPU_PL_FLAG_OA;
173 }
174
175 if (!c) {
176 rbo->placements[c].fpfn = 0;
177 rbo->placements[c++].flags = TTM_PL_MASK_CACHING |
178 TTM_PL_FLAG_SYSTEM;
179 }
180 rbo->placement.num_placement = c;
181 rbo->placement.num_busy_placement = c;
182
183 for (i = 0; i < c; i++) {
184 if ((rbo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
185 (rbo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
186 !rbo->placements[i].fpfn)
187 rbo->placements[i].lpfn =
188 rbo->adev->mc.visible_vram_size >> PAGE_SHIFT;
189 else
190 rbo->placements[i].lpfn = 0;
191 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400192}
193
194int amdgpu_bo_create(struct amdgpu_device *adev,
195 unsigned long size, int byte_align, bool kernel, u32 domain, u64 flags,
196 struct sg_table *sg, struct amdgpu_bo **bo_ptr)
197{
198 struct amdgpu_bo *bo;
199 enum ttm_bo_type type;
200 unsigned long page_align;
201 size_t acc_size;
202 int r;
203
204 /* VI has a hw bug where VM PTEs have to be allocated in groups of 8.
205 * do this as a temporary workaround
206 */
207 if (!(domain & (AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA))) {
208 if (adev->asic_type >= CHIP_TOPAZ) {
209 if (byte_align & 0x7fff)
210 byte_align = ALIGN(byte_align, 0x8000);
211 if (size & 0x7fff)
212 size = ALIGN(size, 0x8000);
213 }
214 }
215
216 page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
217 size = ALIGN(size, PAGE_SIZE);
218
219 if (kernel) {
220 type = ttm_bo_type_kernel;
221 } else if (sg) {
222 type = ttm_bo_type_sg;
223 } else {
224 type = ttm_bo_type_device;
225 }
226 *bo_ptr = NULL;
227
228 acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
229 sizeof(struct amdgpu_bo));
230
231 bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
232 if (bo == NULL)
233 return -ENOMEM;
234 r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
235 if (unlikely(r)) {
236 kfree(bo);
237 return r;
238 }
239 bo->adev = adev;
240 INIT_LIST_HEAD(&bo->list);
241 INIT_LIST_HEAD(&bo->va);
242 bo->initial_domain = domain & (AMDGPU_GEM_DOMAIN_VRAM |
243 AMDGPU_GEM_DOMAIN_GTT |
244 AMDGPU_GEM_DOMAIN_CPU |
245 AMDGPU_GEM_DOMAIN_GDS |
246 AMDGPU_GEM_DOMAIN_GWS |
247 AMDGPU_GEM_DOMAIN_OA);
248
249 bo->flags = flags;
250 amdgpu_ttm_placement_from_domain(bo, domain);
251 /* Kernel allocation are uninterruptible */
252 down_read(&adev->pm.mclk_lock);
253 r = ttm_bo_init(&adev->mman.bdev, &bo->tbo, size, type,
254 &bo->placement, page_align, !kernel, NULL,
255 acc_size, sg, NULL, &amdgpu_ttm_bo_destroy);
256 up_read(&adev->pm.mclk_lock);
257 if (unlikely(r != 0)) {
258 return r;
259 }
260 *bo_ptr = bo;
261
262 trace_amdgpu_bo_create(bo);
263
264 return 0;
265}
266
267int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
268{
269 bool is_iomem;
270 int r;
271
272 if (bo->kptr) {
273 if (ptr) {
274 *ptr = bo->kptr;
275 }
276 return 0;
277 }
278 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
279 if (r) {
280 return r;
281 }
282 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
283 if (ptr) {
284 *ptr = bo->kptr;
285 }
286 return 0;
287}
288
289void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
290{
291 if (bo->kptr == NULL)
292 return;
293 bo->kptr = NULL;
294 ttm_bo_kunmap(&bo->kmap);
295}
296
297struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
298{
299 if (bo == NULL)
300 return NULL;
301
302 ttm_bo_reference(&bo->tbo);
303 return bo;
304}
305
306void amdgpu_bo_unref(struct amdgpu_bo **bo)
307{
308 struct ttm_buffer_object *tbo;
309
310 if ((*bo) == NULL)
311 return;
312
313 tbo = &((*bo)->tbo);
314 ttm_bo_unref(&tbo);
315 if (tbo == NULL)
316 *bo = NULL;
317}
318
319int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain, u64 max_offset,
320 u64 *gpu_addr)
321{
322 int r, i;
323
324 if (amdgpu_ttm_tt_has_userptr(bo->tbo.ttm))
325 return -EPERM;
326
327 if (bo->pin_count) {
328 bo->pin_count++;
329 if (gpu_addr)
330 *gpu_addr = amdgpu_bo_gpu_offset(bo);
331
332 if (max_offset != 0) {
333 u64 domain_start;
334
335 if (domain == AMDGPU_GEM_DOMAIN_VRAM)
336 domain_start = bo->adev->mc.vram_start;
337 else
338 domain_start = bo->adev->mc.gtt_start;
339 WARN_ON_ONCE(max_offset <
340 (amdgpu_bo_gpu_offset(bo) - domain_start));
341 }
342
343 return 0;
344 }
345 amdgpu_ttm_placement_from_domain(bo, domain);
346 for (i = 0; i < bo->placement.num_placement; i++) {
347 /* force to pin into visible video ram */
348 if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
349 !(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) &&
350 (!max_offset || max_offset > bo->adev->mc.visible_vram_size))
351 bo->placements[i].lpfn =
352 bo->adev->mc.visible_vram_size >> PAGE_SHIFT;
353 else
354 bo->placements[i].lpfn = max_offset >> PAGE_SHIFT;
355
356 bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
357 }
358
359 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
360 if (likely(r == 0)) {
361 bo->pin_count = 1;
362 if (gpu_addr != NULL)
363 *gpu_addr = amdgpu_bo_gpu_offset(bo);
364 if (domain == AMDGPU_GEM_DOMAIN_VRAM)
365 bo->adev->vram_pin_size += amdgpu_bo_size(bo);
366 else
367 bo->adev->gart_pin_size += amdgpu_bo_size(bo);
368 } else {
369 dev_err(bo->adev->dev, "%p pin failed\n", bo);
370 }
371 return r;
372}
373
374int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
375{
376 return amdgpu_bo_pin_restricted(bo, domain, 0, gpu_addr);
377}
378
379int amdgpu_bo_unpin(struct amdgpu_bo *bo)
380{
381 int r, i;
382
383 if (!bo->pin_count) {
384 dev_warn(bo->adev->dev, "%p unpin not necessary\n", bo);
385 return 0;
386 }
387 bo->pin_count--;
388 if (bo->pin_count)
389 return 0;
390 for (i = 0; i < bo->placement.num_placement; i++) {
391 bo->placements[i].lpfn = 0;
392 bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
393 }
394 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
395 if (likely(r == 0)) {
396 if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
397 bo->adev->vram_pin_size -= amdgpu_bo_size(bo);
398 else
399 bo->adev->gart_pin_size -= amdgpu_bo_size(bo);
400 } else {
401 dev_err(bo->adev->dev, "%p validate failed for unpin\n", bo);
402 }
403 return r;
404}
405
406int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
407{
408 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
409 if (0 && (adev->flags & AMDGPU_IS_APU)) {
410 /* Useless to evict on IGP chips */
411 return 0;
412 }
413 return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
414}
415
416void amdgpu_bo_force_delete(struct amdgpu_device *adev)
417{
418 struct amdgpu_bo *bo, *n;
419
420 if (list_empty(&adev->gem.objects)) {
421 return;
422 }
423 dev_err(adev->dev, "Userspace still has active objects !\n");
424 list_for_each_entry_safe(bo, n, &adev->gem.objects, list) {
425 mutex_lock(&adev->ddev->struct_mutex);
426 dev_err(adev->dev, "%p %p %lu %lu force free\n",
427 &bo->gem_base, bo, (unsigned long)bo->gem_base.size,
428 *((unsigned long *)&bo->gem_base.refcount));
429 mutex_lock(&bo->adev->gem.mutex);
430 list_del_init(&bo->list);
431 mutex_unlock(&bo->adev->gem.mutex);
432 /* this should unref the ttm bo */
433 drm_gem_object_unreference(&bo->gem_base);
434 mutex_unlock(&adev->ddev->struct_mutex);
435 }
436}
437
438int amdgpu_bo_init(struct amdgpu_device *adev)
439{
440 /* Add an MTRR for the VRAM */
441 adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
442 adev->mc.aper_size);
443 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
444 adev->mc.mc_vram_size >> 20,
445 (unsigned long long)adev->mc.aper_size >> 20);
446 DRM_INFO("RAM width %dbits DDR\n",
447 adev->mc.vram_width);
448 return amdgpu_ttm_init(adev);
449}
450
451void amdgpu_bo_fini(struct amdgpu_device *adev)
452{
453 amdgpu_ttm_fini(adev);
454 arch_phys_wc_del(adev->mc.vram_mtrr);
455}
456
457int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
458 struct vm_area_struct *vma)
459{
460 return ttm_fbdev_mmap(vma, &bo->tbo);
461}
462
463int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
464{
465 unsigned bankw, bankh, mtaspect, tilesplit, stilesplit;
466
467 bankw = (tiling_flags >> AMDGPU_TILING_EG_BANKW_SHIFT) & AMDGPU_TILING_EG_BANKW_MASK;
468 bankh = (tiling_flags >> AMDGPU_TILING_EG_BANKH_SHIFT) & AMDGPU_TILING_EG_BANKH_MASK;
469 mtaspect = (tiling_flags >> AMDGPU_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & AMDGPU_TILING_EG_MACRO_TILE_ASPECT_MASK;
470 tilesplit = (tiling_flags >> AMDGPU_TILING_EG_TILE_SPLIT_SHIFT) & AMDGPU_TILING_EG_TILE_SPLIT_MASK;
471 stilesplit = (tiling_flags >> AMDGPU_TILING_EG_STENCIL_TILE_SPLIT_SHIFT) & AMDGPU_TILING_EG_STENCIL_TILE_SPLIT_MASK;
472 switch (bankw) {
473 case 0:
474 case 1:
475 case 2:
476 case 4:
477 case 8:
478 break;
479 default:
480 return -EINVAL;
481 }
482 switch (bankh) {
483 case 0:
484 case 1:
485 case 2:
486 case 4:
487 case 8:
488 break;
489 default:
490 return -EINVAL;
491 }
492 switch (mtaspect) {
493 case 0:
494 case 1:
495 case 2:
496 case 4:
497 case 8:
498 break;
499 default:
500 return -EINVAL;
501 }
502 if (tilesplit > 6) {
503 return -EINVAL;
504 }
505 if (stilesplit > 6) {
506 return -EINVAL;
507 }
508
509 bo->tiling_flags = tiling_flags;
510 return 0;
511}
512
513void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
514{
515 lockdep_assert_held(&bo->tbo.resv->lock.base);
516
517 if (tiling_flags)
518 *tiling_flags = bo->tiling_flags;
519}
520
521int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
522 uint32_t metadata_size, uint64_t flags)
523{
524 void *buffer;
525
526 if (!metadata_size) {
527 if (bo->metadata_size) {
528 kfree(bo->metadata);
529 bo->metadata_size = 0;
530 }
531 return 0;
532 }
533
534 if (metadata == NULL)
535 return -EINVAL;
536
537 buffer = kzalloc(metadata_size, GFP_KERNEL);
538 if (buffer == NULL)
539 return -ENOMEM;
540
541 memcpy(buffer, metadata, metadata_size);
542
543 kfree(bo->metadata);
544 bo->metadata_flags = flags;
545 bo->metadata = buffer;
546 bo->metadata_size = metadata_size;
547
548 return 0;
549}
550
551int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
552 size_t buffer_size, uint32_t *metadata_size,
553 uint64_t *flags)
554{
555 if (!buffer && !metadata_size)
556 return -EINVAL;
557
558 if (buffer) {
559 if (buffer_size < bo->metadata_size)
560 return -EINVAL;
561
562 if (bo->metadata_size)
563 memcpy(buffer, bo->metadata, bo->metadata_size);
564 }
565
566 if (metadata_size)
567 *metadata_size = bo->metadata_size;
568 if (flags)
569 *flags = bo->metadata_flags;
570
571 return 0;
572}
573
574void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
575 struct ttm_mem_reg *new_mem)
576{
577 struct amdgpu_bo *rbo;
578
579 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
580 return;
581
582 rbo = container_of(bo, struct amdgpu_bo, tbo);
583 amdgpu_vm_bo_invalidate(rbo->adev, rbo);
584
585 /* update statistics */
586 if (!new_mem)
587 return;
588
589 /* move_notify is called before move happens */
590 amdgpu_update_memory_usage(rbo->adev, &bo->mem, new_mem);
591}
592
593int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
594{
595 struct amdgpu_device *adev;
596 struct amdgpu_bo *rbo;
597 unsigned long offset, size;
598 int r;
599
600 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
601 return 0;
602 rbo = container_of(bo, struct amdgpu_bo, tbo);
603 adev = rbo->adev;
604 if (bo->mem.mem_type == TTM_PL_VRAM) {
605 size = bo->mem.num_pages << PAGE_SHIFT;
606 offset = bo->mem.start << PAGE_SHIFT;
607 if ((offset + size) > adev->mc.visible_vram_size) {
608 /* hurrah the memory is not visible ! */
609 amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_VRAM);
610 rbo->placements[0].lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
611 r = ttm_bo_validate(bo, &rbo->placement, false, false);
612 if (unlikely(r != 0))
613 return r;
614 offset = bo->mem.start << PAGE_SHIFT;
615 /* this should not happen */
616 if ((offset + size) > adev->mc.visible_vram_size)
617 return -EINVAL;
618 }
619 }
620 return 0;
621}
622
623/**
624 * amdgpu_bo_fence - add fence to buffer object
625 *
626 * @bo: buffer object in question
627 * @fence: fence to add
628 * @shared: true if fence should be added shared
629 *
630 */
631void amdgpu_bo_fence(struct amdgpu_bo *bo, struct amdgpu_fence *fence,
632 bool shared)
633{
634 struct reservation_object *resv = bo->tbo.resv;
635
636 if (shared)
637 reservation_object_add_shared_fence(resv, &fence->base);
638 else
639 reservation_object_add_excl_fence(resv, &fence->base);
640}