blob: 8b9d080d89da7ae3b276589bd8398fc39d211bb8 [file] [log] [blame]
Sujith394cf0a2009-02-09 13:26:54 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujith394cf0a2009-02-09 13:26:54 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef DEBUG_H
18#define DEBUG_H
19
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -070020#include "hw.h"
Felix Fietkau545750d2009-11-23 22:21:01 +010021#include "rc.h"
Zefir Kurtisi29942bc2011-12-14 20:16:34 -080022#include "dfs_debug.h"
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -070023
Sujithfec247c2009-07-27 12:08:16 +053024struct ath_txq;
25struct ath_buf;
26
Felix Fietkaua830df02009-11-23 22:33:27 +010027#ifdef CONFIG_ATH9K_DEBUGFS
Sujithfec247c2009-07-27 12:08:16 +053028#define TX_STAT_INC(q, c) sc->debug.stats.txstats[q].c++
Felix Fietkau030d6292011-10-07 02:28:13 +020029#define RESET_STAT_INC(sc, type) sc->debug.stats.reset[type]++
Sujithfec247c2009-07-27 12:08:16 +053030#else
31#define TX_STAT_INC(q, c) do { } while (0)
Felix Fietkau030d6292011-10-07 02:28:13 +020032#define RESET_STAT_INC(sc, type) do { } while (0)
Sujithfec247c2009-07-27 12:08:16 +053033#endif
34
Rajkumar Manoharan124b9792012-07-17 17:16:42 +053035enum ath_reset_type {
36 RESET_TYPE_BB_HANG,
37 RESET_TYPE_BB_WATCHDOG,
38 RESET_TYPE_FATAL_INT,
39 RESET_TYPE_TX_ERROR,
40 RESET_TYPE_TX_HANG,
41 RESET_TYPE_PLL_HANG,
42 RESET_TYPE_MAC_HANG,
43 RESET_TYPE_BEACON_STUCK,
44 RESET_TYPE_MCI,
45 __RESET_TYPE_MAX
46};
47
Felix Fietkaua830df02009-11-23 22:33:27 +010048#ifdef CONFIG_ATH9K_DEBUGFS
Sujith394cf0a2009-02-09 13:26:54 +053049
50/**
51 * struct ath_interrupt_stats - Contains statistics about interrupts
52 * @total: Total no. of interrupts generated so far
53 * @rxok: RX with no errors
Luis R. Rodrigueza9616f42010-04-15 17:39:30 -040054 * @rxlp: RX with low priority RX
55 * @rxhp: RX with high priority, uapsd only
Sujith394cf0a2009-02-09 13:26:54 +053056 * @rxeol: RX with no more RXDESC available
57 * @rxorn: RX FIFO overrun
58 * @txok: TX completed at the requested rate
59 * @txurn: TX FIFO underrun
60 * @mib: MIB regs reaching its threshold
61 * @rxphyerr: RX with phy errors
62 * @rx_keycache_miss: RX with key cache misses
63 * @swba: Software Beacon Alert
64 * @bmiss: Beacon Miss
65 * @bnr: Beacon Not Ready
66 * @cst: Carrier Sense TImeout
67 * @gtt: Global TX Timeout
68 * @tim: RX beacon TIM occurrence
69 * @cabend: RX End of CAB traffic
70 * @dtimsync: DTIM sync lossage
71 * @dtim: RX Beacon with DTIM
Luis R. Rodriguez08578b82010-05-13 13:33:44 -040072 * @bb_watchdog: Baseband watchdog
Mohammed Shafi Shajakhan6dde1aa2011-04-22 17:27:01 +053073 * @tsfoor: TSF out of range, indicates that the corrected TSF received
74 * from a beacon differs from the PCU's internal TSF by more than a
75 * (programmable) threshold
Ben Greear462e58f2012-04-12 10:04:00 -070076 * @local_timeout: Internal bus timeout.
Sujith394cf0a2009-02-09 13:26:54 +053077 */
78struct ath_interrupt_stats {
79 u32 total;
80 u32 rxok;
Luis R. Rodrigueza9616f42010-04-15 17:39:30 -040081 u32 rxlp;
82 u32 rxhp;
Sujith394cf0a2009-02-09 13:26:54 +053083 u32 rxeol;
84 u32 rxorn;
85 u32 txok;
86 u32 txeol;
87 u32 txurn;
88 u32 mib;
89 u32 rxphyerr;
90 u32 rx_keycache_miss;
91 u32 swba;
92 u32 bmiss;
93 u32 bnr;
94 u32 cst;
95 u32 gtt;
96 u32 tim;
97 u32 cabend;
98 u32 dtimsync;
99 u32 dtim;
Luis R. Rodriguez08578b82010-05-13 13:33:44 -0400100 u32 bb_watchdog;
Mohammed Shafi Shajakhan6dde1aa2011-04-22 17:27:01 +0530101 u32 tsfoor;
Sujith Manoharan97ba5152012-06-04 16:27:41 +0530102 u32 mci;
Ben Greear462e58f2012-04-12 10:04:00 -0700103
104 /* Sync-cause stats */
105 u32 sync_cause_all;
106 u32 sync_rtc_irq;
107 u32 sync_mac_irq;
108 u32 eeprom_illegal_access;
109 u32 apb_timeout;
110 u32 pci_mode_conflict;
111 u32 host1_fatal;
112 u32 host1_perr;
113 u32 trcv_fifo_perr;
114 u32 radm_cpl_ep;
115 u32 radm_cpl_dllp_abort;
116 u32 radm_cpl_tlp_abort;
117 u32 radm_cpl_ecrc_err;
118 u32 radm_cpl_timeout;
119 u32 local_timeout;
120 u32 pm_access;
121 u32 mac_awake;
122 u32 mac_asleep;
123 u32 mac_sleep_access;
Sujith394cf0a2009-02-09 13:26:54 +0530124};
125
Ben Greear462e58f2012-04-12 10:04:00 -0700126
Sujithfec247c2009-07-27 12:08:16 +0530127/**
128 * struct ath_tx_stats - Statistics about TX
Ben Greear99c15bf2010-10-01 12:26:30 -0700129 * @tx_pkts_all: No. of total frames transmitted, including ones that
130 may have had errors.
131 * @tx_bytes_all: No. of total bytes transmitted, including ones that
132 may have had errors.
Sujithfec247c2009-07-27 12:08:16 +0530133 * @queued: Total MPDUs (non-aggr) queued
134 * @completed: Total MPDUs (non-aggr) completed
135 * @a_aggr: Total no. of aggregates queued
Ben Greearbda8add2011-01-09 23:11:48 -0800136 * @a_queued_hw: Total AMPDUs queued to hardware
137 * @a_queued_sw: Total AMPDUs queued to software queues
Sujithfec247c2009-07-27 12:08:16 +0530138 * @a_completed: Total AMPDUs completed
139 * @a_retries: No. of AMPDUs retried (SW)
140 * @a_xretries: No. of AMPDUs dropped due to xretries
141 * @fifo_underrun: FIFO underrun occurrences
142 Valid only for:
143 - non-aggregate condition.
144 - first packet of aggregate.
145 * @xtxop: No. of frames filtered because of TXOP limit
146 * @timer_exp: Transmit timer expiry
147 * @desc_cfg_err: Descriptor configuration errors
148 * @data_urn: TX data underrun errors
149 * @delim_urn: TX delimiter underrun errors
Ben Greear2dac4fb2011-01-09 23:11:45 -0800150 * @puttxbuf: Number of times hardware was given txbuf to write.
151 * @txstart: Number of times hardware was told to start tx.
152 * @txprocdesc: Number of times tx descriptor was processed
Ben Greeara5a0bca2012-04-03 09:16:55 -0700153 * @txfailed: Out-of-memory or other errors in xmit path.
Sujithfec247c2009-07-27 12:08:16 +0530154 */
155struct ath_tx_stats {
Ben Greear99c15bf2010-10-01 12:26:30 -0700156 u32 tx_pkts_all;
157 u32 tx_bytes_all;
Sujithfec247c2009-07-27 12:08:16 +0530158 u32 queued;
159 u32 completed;
Felix Fietkau5a6f78a2011-05-31 21:21:41 +0200160 u32 xretries;
Sujithfec247c2009-07-27 12:08:16 +0530161 u32 a_aggr;
Ben Greearbda8add2011-01-09 23:11:48 -0800162 u32 a_queued_hw;
163 u32 a_queued_sw;
Sujithfec247c2009-07-27 12:08:16 +0530164 u32 a_completed;
165 u32 a_retries;
166 u32 a_xretries;
167 u32 fifo_underrun;
168 u32 xtxop;
169 u32 timer_exp;
170 u32 desc_cfg_err;
171 u32 data_underrun;
172 u32 delim_underrun;
Ben Greear2dac4fb2011-01-09 23:11:45 -0800173 u32 puttxbuf;
174 u32 txstart;
175 u32 txprocdesc;
Ben Greeara5a0bca2012-04-03 09:16:55 -0700176 u32 txfailed;
Sujithfec247c2009-07-27 12:08:16 +0530177};
178
Ben Greear15072182012-04-03 09:18:59 -0700179#define RX_STAT_INC(c) (sc->debug.stats.rxstats.c++)
180
Sujith1395d3f2010-01-08 10:36:11 +0530181/**
182 * struct ath_rx_stats - RX Statistics
Ben Greear99c15bf2010-10-01 12:26:30 -0700183 * @rx_pkts_all: No. of total frames received, including ones that
184 may have had errors.
185 * @rx_bytes_all: No. of total bytes received, including ones that
186 may have had errors.
Sujith1395d3f2010-01-08 10:36:11 +0530187 * @crc_err: No. of frames with incorrect CRC value
188 * @decrypt_crc_err: No. of frames whose CRC check failed after
189 decryption process completed
190 * @phy_err: No. of frames whose reception failed because the PHY
191 encountered an error
192 * @mic_err: No. of frames with incorrect TKIP MIC verification failure
193 * @pre_delim_crc_err: Pre-Frame delimiter CRC error detections
194 * @post_delim_crc_err: Post-Frame delimiter CRC error detections
195 * @decrypt_busy_err: Decryption interruptions counter
196 * @phy_err_stats: Individual PHY error statistics
Ben Greear15072182012-04-03 09:18:59 -0700197 * @rx_len_err: No. of frames discarded due to bad length.
198 * @rx_oom_err: No. of frames dropped due to OOM issues.
199 * @rx_rate_err: No. of frames dropped due to rate errors.
200 * @rx_too_many_frags_err: Frames dropped due to too-many-frags received.
201 * @rx_drop_rxflush: No. of frames dropped due to RX-FLUSH.
202 * @rx_beacons: No. of beacons received.
203 * @rx_frags: No. of rx-fragements received.
Sujith1395d3f2010-01-08 10:36:11 +0530204 */
205struct ath_rx_stats {
Ben Greear99c15bf2010-10-01 12:26:30 -0700206 u32 rx_pkts_all;
207 u32 rx_bytes_all;
Sujith1395d3f2010-01-08 10:36:11 +0530208 u32 crc_err;
209 u32 decrypt_crc_err;
210 u32 phy_err;
211 u32 mic_err;
212 u32 pre_delim_crc_err;
213 u32 post_delim_crc_err;
214 u32 decrypt_busy_err;
215 u32 phy_err_stats[ATH9K_PHYERR_MAX];
Ben Greear15072182012-04-03 09:18:59 -0700216 u32 rx_len_err;
217 u32 rx_oom_err;
218 u32 rx_rate_err;
219 u32 rx_too_many_frags_err;
220 u32 rx_drop_rxflush;
221 u32 rx_beacons;
222 u32 rx_frags;
Sujith1395d3f2010-01-08 10:36:11 +0530223};
224
Sujith394cf0a2009-02-09 13:26:54 +0530225struct ath_stats {
226 struct ath_interrupt_stats istats;
Sujithfec247c2009-07-27 12:08:16 +0530227 struct ath_tx_stats txstats[ATH9K_NUM_TX_QUEUES];
Sujith1395d3f2010-01-08 10:36:11 +0530228 struct ath_rx_stats rxstats;
Zefir Kurtisi29942bc2011-12-14 20:16:34 -0800229 struct ath_dfs_stats dfs_stats;
Felix Fietkau030d6292011-10-07 02:28:13 +0200230 u32 reset[__RESET_TYPE_MAX];
Sujith394cf0a2009-02-09 13:26:54 +0530231};
232
Rajkumar Manoharancf3af742011-08-27 16:17:47 +0530233#define ATH_DBG_MAX_SAMPLES 10
234struct ath_dbg_bb_mac_samp {
235 u32 dma_dbg_reg_vals[ATH9K_NUM_DMA_DEBUG_REGS];
236 u32 pcu_obs, pcu_cr, noise;
237 struct {
238 u64 jiffies;
239 int8_t rssi_ctl0;
240 int8_t rssi_ctl1;
241 int8_t rssi_ctl2;
242 int8_t rssi_ext0;
243 int8_t rssi_ext1;
244 int8_t rssi_ext2;
245 int8_t rssi;
246 bool isok;
247 u8 rts_fail_cnt;
248 u8 data_fail_cnt;
249 u8 rateindex;
250 u8 qid;
251 u8 tid;
Mohammed Shafi Shajakhan129321802011-09-21 14:22:49 +0530252 u32 ba_low;
253 u32 ba_high;
Rajkumar Manoharancf3af742011-08-27 16:17:47 +0530254 } ts[ATH_DBG_MAX_SAMPLES];
255 struct {
256 u64 jiffies;
257 int8_t rssi_ctl0;
258 int8_t rssi_ctl1;
259 int8_t rssi_ctl2;
260 int8_t rssi_ext0;
261 int8_t rssi_ext1;
262 int8_t rssi_ext2;
263 int8_t rssi;
264 bool is_mybeacon;
265 u8 antenna;
266 u8 rate;
267 } rs[ATH_DBG_MAX_SAMPLES];
268 struct ath_cycle_counters cc;
269 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
270};
271
Sujith394cf0a2009-02-09 13:26:54 +0530272struct ath9k_debug {
Sujith394cf0a2009-02-09 13:26:54 +0530273 struct dentry *debugfs_phy;
Felix Fietkau9bff0bc2010-05-11 17:23:02 +0200274 u32 regidx;
Sujith394cf0a2009-02-09 13:26:54 +0530275 struct ath_stats stats;
Felix Fietkau5baec742012-03-03 15:17:03 +0100276#ifdef CONFIG_ATH9K_MAC_DEBUG
Rajkumar Manoharancf3af742011-08-27 16:17:47 +0530277 spinlock_t samp_lock;
278 struct ath_dbg_bb_mac_samp bb_mac_samp[ATH_DBG_MAX_SAMPLES];
279 u8 sampidx;
280 u8 tsidx;
281 u8 rsidx;
Felix Fietkau5baec742012-03-03 15:17:03 +0100282#endif
Sujith394cf0a2009-02-09 13:26:54 +0530283};
284
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -0700285int ath9k_init_debug(struct ath_hw *ah);
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -0700286
Sujith394cf0a2009-02-09 13:26:54 +0530287void ath_debug_stat_interrupt(struct ath_softc *sc, enum ath9k_int status);
Felix Fietkau066dae92010-11-07 14:59:39 +0100288void ath_debug_stat_tx(struct ath_softc *sc, struct ath_buf *bf,
Felix Fietkau55797b12011-09-14 21:24:16 +0200289 struct ath_tx_status *ts, struct ath_txq *txq,
290 unsigned int flags);
Felix Fietkau8e6f5aa2010-03-29 20:09:27 -0700291void ath_debug_stat_rx(struct ath_softc *sc, struct ath_rx_status *rs);
Sujith394cf0a2009-02-09 13:26:54 +0530292
293#else
294
Ben Greear15072182012-04-03 09:18:59 -0700295#define RX_STAT_INC(c) /* NOP */
296
Luis R. Rodriguez4d6b2282009-09-07 04:52:26 -0700297static inline int ath9k_init_debug(struct ath_hw *ah)
Sujith394cf0a2009-02-09 13:26:54 +0530298{
299 return 0;
300}
301
Sujith394cf0a2009-02-09 13:26:54 +0530302static inline void ath_debug_stat_interrupt(struct ath_softc *sc,
303 enum ath9k_int status)
304{
305}
306
Sujithfec247c2009-07-27 12:08:16 +0530307static inline void ath_debug_stat_tx(struct ath_softc *sc,
Felix Fietkau32ffb1f2010-03-31 15:41:36 -0700308 struct ath_buf *bf,
Felix Fietkau3bf63e52011-01-28 17:52:49 +0100309 struct ath_tx_status *ts,
Felix Fietkau55797b12011-09-14 21:24:16 +0200310 struct ath_txq *txq,
311 unsigned int flags)
Sujithfec247c2009-07-27 12:08:16 +0530312{
313}
314
Sujith1395d3f2010-01-08 10:36:11 +0530315static inline void ath_debug_stat_rx(struct ath_softc *sc,
Felix Fietkau32ffb1f2010-03-31 15:41:36 -0700316 struct ath_rx_status *rs)
Sujith1395d3f2010-01-08 10:36:11 +0530317{
318}
319
Felix Fietkaua830df02009-11-23 22:33:27 +0100320#endif /* CONFIG_ATH9K_DEBUGFS */
Sujith394cf0a2009-02-09 13:26:54 +0530321
Felix Fietkau5baec742012-03-03 15:17:03 +0100322#ifdef CONFIG_ATH9K_MAC_DEBUG
323
324void ath9k_debug_samp_bb_mac(struct ath_softc *sc);
325
326#else
327
328static inline void ath9k_debug_samp_bb_mac(struct ath_softc *sc)
329{
330}
331
332#endif
333
334
Sujith394cf0a2009-02-09 13:26:54 +0530335#endif /* DEBUG_H */