blob: 46be4cc8ba962ed510a0b598200f699258e1e563 [file] [log] [blame]
Chaoming Lie5e8cd72011-05-03 09:48:56 -05001/******************************************************************************
2 *
Larry Fingerca742cd2012-01-07 20:46:47 -06003 * Copyright(c) 2009-2012 Realtek Corporation.
Chaoming Lie5e8cd72011-05-03 09:48:56 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
25 *
26 * Larry Finger <Larry.Finger@lwfinger.net>
27 *
28 *****************************************************************************/
29
Joe Perches292b1192011-07-20 08:51:35 -070030#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
31
Chaoming Lie5e8cd72011-05-03 09:48:56 -050032#include "../wifi.h"
33#include "reg.h"
34#include "def.h"
35#include "phy.h"
36#include "rf.h"
37#include "dm.h"
38
39
40static void _rtl92s_get_powerbase(struct ieee80211_hw *hw, u8 *p_pwrlevel,
41 u8 chnl, u32 *ofdmbase, u32 *mcsbase,
42 u8 *p_final_pwridx)
43{
44 struct rtl_priv *rtlpriv = rtl_priv(hw);
45 struct rtl_phy *rtlphy = &(rtlpriv->phy);
46 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
47 u32 pwrbase0, pwrbase1;
48 u8 legacy_pwrdiff = 0, ht20_pwrdiff = 0;
49 u8 i, pwrlevel[4];
50
51 for (i = 0; i < 2; i++)
52 pwrlevel[i] = p_pwrlevel[i];
53
54 /* We only care about the path A for legacy. */
55 if (rtlefuse->eeprom_version < 2) {
56 pwrbase0 = pwrlevel[0] + (rtlefuse->legacy_httxpowerdiff & 0xf);
57 } else if (rtlefuse->eeprom_version >= 2) {
58 legacy_pwrdiff = rtlefuse->txpwr_legacyhtdiff
59 [RF90_PATH_A][chnl - 1];
60
61 /* For legacy OFDM, tx pwr always > HT OFDM pwr.
62 * We do not care Path B
63 * legacy OFDM pwr diff. NO BB register
64 * to notify HW. */
65 pwrbase0 = pwrlevel[0] + legacy_pwrdiff;
66 }
67
68 pwrbase0 = (pwrbase0 << 24) | (pwrbase0 << 16) | (pwrbase0 << 8) |
69 pwrbase0;
70 *ofdmbase = pwrbase0;
71
72 /* MCS rates */
73 if (rtlefuse->eeprom_version >= 2) {
74 /* Check HT20 to HT40 diff */
75 if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20) {
76 for (i = 0; i < 2; i++) {
77 /* rf-A, rf-B */
78 /* HT 20<->40 pwr diff */
79 ht20_pwrdiff = rtlefuse->txpwr_ht20diff
80 [i][chnl - 1];
81
82 if (ht20_pwrdiff < 8) /* 0~+7 */
83 pwrlevel[i] += ht20_pwrdiff;
84 else /* index8-15=-8~-1 */
85 pwrlevel[i] -= (16 - ht20_pwrdiff);
86 }
87 }
88 }
89
90 /* use index of rf-A */
91 pwrbase1 = pwrlevel[0];
92 pwrbase1 = (pwrbase1 << 24) | (pwrbase1 << 16) | (pwrbase1 << 8) |
93 pwrbase1;
94 *mcsbase = pwrbase1;
95
96 /* The following is for Antenna
97 * diff from Ant-B to Ant-A */
98 p_final_pwridx[0] = pwrlevel[0];
99 p_final_pwridx[1] = pwrlevel[1];
100
101 switch (rtlefuse->eeprom_regulatory) {
102 case 3:
103 /* The following is for calculation
104 * of the power diff for Ant-B to Ant-A. */
105 if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
106 p_final_pwridx[0] += rtlefuse->pwrgroup_ht40
107 [RF90_PATH_A][
108 chnl - 1];
109 p_final_pwridx[1] += rtlefuse->pwrgroup_ht40
110 [RF90_PATH_B][
111 chnl - 1];
112 } else {
113 p_final_pwridx[0] += rtlefuse->pwrgroup_ht20
114 [RF90_PATH_A][
115 chnl - 1];
116 p_final_pwridx[1] += rtlefuse->pwrgroup_ht20
117 [RF90_PATH_B][
118 chnl - 1];
119 }
120 break;
121 default:
122 break;
123 }
124
125 if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
Joe Perchesf30d7502012-01-04 19:40:41 -0800126 RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
127 "40MHz finalpwr_idx (A / B) = 0x%x / 0x%x\n",
128 p_final_pwridx[0], p_final_pwridx[1]);
Chaoming Lie5e8cd72011-05-03 09:48:56 -0500129 } else {
Joe Perchesf30d7502012-01-04 19:40:41 -0800130 RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
131 "20MHz finalpwr_idx (A / B) = 0x%x / 0x%x\n",
132 p_final_pwridx[0], p_final_pwridx[1]);
Chaoming Lie5e8cd72011-05-03 09:48:56 -0500133 }
134}
135
136static void _rtl92s_set_antennadiff(struct ieee80211_hw *hw,
137 u8 *p_final_pwridx)
138{
139 struct rtl_priv *rtlpriv = rtl_priv(hw);
140 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
141 struct rtl_phy *rtlphy = &(rtlpriv->phy);
142 char ant_pwr_diff = 0;
143 u32 u4reg_val = 0;
144
145 if (rtlphy->rf_type == RF_2T2R) {
146 ant_pwr_diff = p_final_pwridx[1] - p_final_pwridx[0];
147
148 /* range is from 7~-8,
149 * index = 0x0~0xf */
150 if (ant_pwr_diff > 7)
151 ant_pwr_diff = 7;
152 if (ant_pwr_diff < -8)
153 ant_pwr_diff = -8;
154
155 RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800156 "Antenna Diff from RF-B to RF-A = %d (0x%x)\n",
157 ant_pwr_diff, ant_pwr_diff & 0xf);
Chaoming Lie5e8cd72011-05-03 09:48:56 -0500158
159 ant_pwr_diff &= 0xf;
160 }
161
162 /* Antenna TX power difference */
163 rtlefuse->antenna_txpwdiff[2] = 0;/* RF-D, don't care */
164 rtlefuse->antenna_txpwdiff[1] = 0;/* RF-C, don't care */
165 rtlefuse->antenna_txpwdiff[0] = (u8)(ant_pwr_diff); /* RF-B */
166
167 u4reg_val = rtlefuse->antenna_txpwdiff[2] << 8 |
168 rtlefuse->antenna_txpwdiff[1] << 4 |
169 rtlefuse->antenna_txpwdiff[0];
170
171 rtl_set_bbreg(hw, RFPGA0_TXGAINSTAGE, (BXBTXAGC | BXCTXAGC | BXDTXAGC),
172 u4reg_val);
173
Joe Perchesf30d7502012-01-04 19:40:41 -0800174 RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, "Write BCD-Diff(0x%x) = 0x%x\n",
175 RFPGA0_TXGAINSTAGE, u4reg_val);
Chaoming Lie5e8cd72011-05-03 09:48:56 -0500176}
177
178static void _rtl92s_get_txpower_writeval_byregulatory(struct ieee80211_hw *hw,
179 u8 chnl, u8 index,
180 u32 pwrbase0,
181 u32 pwrbase1,
182 u32 *p_outwrite_val)
183{
184 struct rtl_priv *rtlpriv = rtl_priv(hw);
185 struct rtl_phy *rtlphy = &(rtlpriv->phy);
186 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
187 u8 i, chnlgroup, pwrdiff_limit[4];
188 u32 writeval, customer_limit;
189
190 /* Index 0 & 1= legacy OFDM, 2-5=HT_MCS rate */
191 switch (rtlefuse->eeprom_regulatory) {
192 case 0:
193 /* Realtek better performance increase power diff
194 * defined by Realtek for large power */
195 chnlgroup = 0;
196
197 writeval = rtlphy->mcs_txpwrlevel_origoffset
198 [chnlgroup][index] +
199 ((index < 2) ? pwrbase0 : pwrbase1);
200
201 RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800202 "RTK better performance, writeval = 0x%x\n", writeval);
Chaoming Lie5e8cd72011-05-03 09:48:56 -0500203 break;
204 case 1:
205 /* Realtek regulatory increase power diff defined
206 * by Realtek for regulatory */
207 if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
208 writeval = ((index < 2) ? pwrbase0 : pwrbase1);
209
210 RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800211 "Realtek regulatory, 40MHz, writeval = 0x%x\n",
212 writeval);
Chaoming Lie5e8cd72011-05-03 09:48:56 -0500213 } else {
214 if (rtlphy->pwrgroup_cnt == 1)
215 chnlgroup = 0;
216
217 if (rtlphy->pwrgroup_cnt >= 3) {
218 if (chnl <= 3)
219 chnlgroup = 0;
220 else if (chnl >= 4 && chnl <= 8)
221 chnlgroup = 1;
222 else if (chnl > 8)
223 chnlgroup = 2;
224 if (rtlphy->pwrgroup_cnt == 4)
225 chnlgroup++;
226 }
227
228 writeval = rtlphy->mcs_txpwrlevel_origoffset
229 [chnlgroup][index]
230 + ((index < 2) ?
231 pwrbase0 : pwrbase1);
232
233 RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800234 "Realtek regulatory, 20MHz, writeval = 0x%x\n",
235 writeval);
Chaoming Lie5e8cd72011-05-03 09:48:56 -0500236 }
237 break;
238 case 2:
239 /* Better regulatory don't increase any power diff */
240 writeval = ((index < 2) ? pwrbase0 : pwrbase1);
241 RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800242 "Better regulatory, writeval = 0x%x\n", writeval);
Chaoming Lie5e8cd72011-05-03 09:48:56 -0500243 break;
244 case 3:
245 /* Customer defined power diff. increase power diff
246 defined by customer. */
247 chnlgroup = 0;
248
249 if (rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20_40) {
250 RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800251 "customer's limit, 40MHz = 0x%x\n",
252 rtlefuse->pwrgroup_ht40
253 [RF90_PATH_A][chnl - 1]);
Chaoming Lie5e8cd72011-05-03 09:48:56 -0500254 } else {
255 RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800256 "customer's limit, 20MHz = 0x%x\n",
257 rtlefuse->pwrgroup_ht20
258 [RF90_PATH_A][chnl - 1]);
Chaoming Lie5e8cd72011-05-03 09:48:56 -0500259 }
260
261 for (i = 0; i < 4; i++) {
262 pwrdiff_limit[i] =
263 (u8)((rtlphy->mcs_txpwrlevel_origoffset
264 [chnlgroup][index] & (0x7f << (i * 8)))
265 >> (i * 8));
266
267 if (rtlphy->current_chan_bw ==
268 HT_CHANNEL_WIDTH_20_40) {
269 if (pwrdiff_limit[i] >
270 rtlefuse->pwrgroup_ht40
271 [RF90_PATH_A][chnl - 1]) {
272 pwrdiff_limit[i] =
273 rtlefuse->pwrgroup_ht20
274 [RF90_PATH_A][chnl - 1];
275 }
276 } else {
277 if (pwrdiff_limit[i] >
278 rtlefuse->pwrgroup_ht20
279 [RF90_PATH_A][chnl - 1]) {
280 pwrdiff_limit[i] =
281 rtlefuse->pwrgroup_ht20
282 [RF90_PATH_A][chnl - 1];
283 }
284 }
285 }
286
287 customer_limit = (pwrdiff_limit[3] << 24) |
288 (pwrdiff_limit[2] << 16) |
289 (pwrdiff_limit[1] << 8) |
290 (pwrdiff_limit[0]);
291 RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800292 "Customer's limit = 0x%x\n", customer_limit);
Chaoming Lie5e8cd72011-05-03 09:48:56 -0500293
294 writeval = customer_limit + ((index < 2) ?
295 pwrbase0 : pwrbase1);
296 RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800297 "Customer, writeval = 0x%x\n", writeval);
Chaoming Lie5e8cd72011-05-03 09:48:56 -0500298 break;
299 default:
300 chnlgroup = 0;
301 writeval = rtlphy->mcs_txpwrlevel_origoffset[chnlgroup][index] +
302 ((index < 2) ? pwrbase0 : pwrbase1);
303 RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800304 "RTK better performance, writeval = 0x%x\n", writeval);
Chaoming Lie5e8cd72011-05-03 09:48:56 -0500305 break;
306 }
307
308 if (rtlpriv->dm.dynamic_txhighpower_lvl == TX_HIGH_PWR_LEVEL_LEVEL1)
309 writeval = 0x10101010;
310 else if (rtlpriv->dm.dynamic_txhighpower_lvl ==
311 TX_HIGH_PWR_LEVEL_LEVEL2)
312 writeval = 0x0;
313
314 *p_outwrite_val = writeval;
315
316}
317
318static void _rtl92s_write_ofdm_powerreg(struct ieee80211_hw *hw,
319 u8 index, u32 val)
320{
321 struct rtl_priv *rtlpriv = rtl_priv(hw);
322 struct rtl_phy *rtlphy = &(rtlpriv->phy);
323 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
324 u16 regoffset[6] = {0xe00, 0xe04, 0xe10, 0xe14, 0xe18, 0xe1c};
325 u8 i, rfa_pwr[4];
326 u8 rfa_lower_bound = 0, rfa_upper_bound = 0, rf_pwr_diff = 0;
327 u32 writeval = val;
328
329 /* If path A and Path B coexist, we must limit Path A tx power.
330 * Protect Path B pwr over or under flow. We need to calculate
331 * upper and lower bound of path A tx power. */
332 if (rtlphy->rf_type == RF_2T2R) {
333 rf_pwr_diff = rtlefuse->antenna_txpwdiff[0];
334
335 /* Diff=-8~-1 */
336 if (rf_pwr_diff >= 8) {
337 /* Prevent underflow!! */
338 rfa_lower_bound = 0x10 - rf_pwr_diff;
339 /* if (rf_pwr_diff >= 0) Diff = 0-7 */
340 } else {
341 rfa_upper_bound = RF6052_MAX_TX_PWR - rf_pwr_diff;
342 }
343 }
344
345 for (i = 0; i < 4; i++) {
346 rfa_pwr[i] = (u8)((writeval & (0x7f << (i * 8))) >> (i * 8));
347 if (rfa_pwr[i] > RF6052_MAX_TX_PWR)
348 rfa_pwr[i] = RF6052_MAX_TX_PWR;
349
350 /* If path A and Path B coexist, we must limit Path A tx power.
351 * Protect Path B pwr over or under flow. We need to calculate
352 * upper and lower bound of path A tx power. */
353 if (rtlphy->rf_type == RF_2T2R) {
354 /* Diff=-8~-1 */
355 if (rf_pwr_diff >= 8) {
356 /* Prevent underflow!! */
357 if (rfa_pwr[i] < rfa_lower_bound)
358 rfa_pwr[i] = rfa_lower_bound;
359 /* Diff = 0-7 */
360 } else if (rf_pwr_diff >= 1) {
361 /* Prevent overflow */
362 if (rfa_pwr[i] > rfa_upper_bound)
363 rfa_pwr[i] = rfa_upper_bound;
364 }
365 }
366
367 }
368
369 writeval = (rfa_pwr[3] << 24) | (rfa_pwr[2] << 16) | (rfa_pwr[1] << 8) |
370 rfa_pwr[0];
371
372 rtl_set_bbreg(hw, regoffset[index], 0x7f7f7f7f, writeval);
373}
374
375void rtl92s_phy_rf6052_set_ofdmtxpower(struct ieee80211_hw *hw,
376 u8 *p_pwrlevel, u8 chnl)
377{
378 u32 writeval, pwrbase0, pwrbase1;
379 u8 index = 0;
380 u8 finalpwr_idx[4];
381
382 _rtl92s_get_powerbase(hw, p_pwrlevel, chnl, &pwrbase0, &pwrbase1,
383 &finalpwr_idx[0]);
384 _rtl92s_set_antennadiff(hw, &finalpwr_idx[0]);
385
386 for (index = 0; index < 6; index++) {
387 _rtl92s_get_txpower_writeval_byregulatory(hw, chnl, index,
388 pwrbase0, pwrbase1, &writeval);
389
390 _rtl92s_write_ofdm_powerreg(hw, index, writeval);
391 }
392}
393
394void rtl92s_phy_rf6052_set_ccktxpower(struct ieee80211_hw *hw, u8 pwrlevel)
395{
396 struct rtl_priv *rtlpriv = rtl_priv(hw);
397 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
398 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
399 u32 txagc = 0;
400 bool dont_inc_cck_or_turboscanoff = false;
401
402 if (((rtlefuse->eeprom_version >= 2) &&
403 (rtlefuse->txpwr_safetyflag == 1)) ||
404 ((rtlefuse->eeprom_version >= 2) &&
405 (rtlefuse->eeprom_regulatory != 0)))
406 dont_inc_cck_or_turboscanoff = true;
407
Mike McCormacke10542c2011-06-20 10:47:51 +0900408 if (mac->act_scanning) {
Chaoming Lie5e8cd72011-05-03 09:48:56 -0500409 txagc = 0x3f;
410 if (dont_inc_cck_or_turboscanoff)
411 txagc = pwrlevel;
412 } else {
413 txagc = pwrlevel;
414
415 if (rtlpriv->dm.dynamic_txhighpower_lvl ==
416 TX_HIGH_PWR_LEVEL_LEVEL1)
417 txagc = 0x10;
418 else if (rtlpriv->dm.dynamic_txhighpower_lvl ==
419 TX_HIGH_PWR_LEVEL_LEVEL2)
420 txagc = 0x0;
421 }
422
423 if (txagc > RF6052_MAX_TX_PWR)
424 txagc = RF6052_MAX_TX_PWR;
425
426 rtl_set_bbreg(hw, RTXAGC_CCK_MCS32, BTX_AGCRATECCK, txagc);
427
428}
429
430bool rtl92s_phy_rf6052_config(struct ieee80211_hw *hw)
431{
432 struct rtl_priv *rtlpriv = rtl_priv(hw);
433 struct rtl_phy *rtlphy = &(rtlpriv->phy);
434 u32 u4reg_val = 0;
435 u8 rfpath;
436 bool rtstatus = true;
437 struct bb_reg_def *pphyreg;
438
439 /* Initialize RF */
440 for (rfpath = 0; rfpath < rtlphy->num_total_rfpath; rfpath++) {
441
442 pphyreg = &rtlphy->phyreg_def[rfpath];
443
444 /* Store original RFENV control type */
445 switch (rfpath) {
446 case RF90_PATH_A:
447 case RF90_PATH_C:
448 u4reg_val = rtl92s_phy_query_bb_reg(hw,
449 pphyreg->rfintfs,
450 BRFSI_RFENV);
451 break;
452 case RF90_PATH_B:
453 case RF90_PATH_D:
454 u4reg_val = rtl92s_phy_query_bb_reg(hw,
455 pphyreg->rfintfs,
456 BRFSI_RFENV << 16);
457 break;
458 }
459
460 /* Set RF_ENV enable */
461 rtl92s_phy_set_bb_reg(hw, pphyreg->rfintfe,
462 BRFSI_RFENV << 16, 0x1);
463
464 /* Set RF_ENV output high */
465 rtl92s_phy_set_bb_reg(hw, pphyreg->rfintfo, BRFSI_RFENV, 0x1);
466
467 /* Set bit number of Address and Data for RF register */
468 rtl92s_phy_set_bb_reg(hw, pphyreg->rfhssi_para2,
469 B3WIRE_ADDRESSLENGTH, 0x0);
470 rtl92s_phy_set_bb_reg(hw, pphyreg->rfhssi_para2,
471 B3WIRE_DATALENGTH, 0x0);
472
473 /* Initialize RF fom connfiguration file */
474 switch (rfpath) {
475 case RF90_PATH_A:
476 rtstatus = rtl92s_phy_config_rf(hw,
477 (enum radio_path)rfpath);
478 break;
479 case RF90_PATH_B:
480 rtstatus = rtl92s_phy_config_rf(hw,
481 (enum radio_path)rfpath);
482 break;
483 case RF90_PATH_C:
484 break;
485 case RF90_PATH_D:
486 break;
487 }
488
489 /* Restore RFENV control type */
490 switch (rfpath) {
491 case RF90_PATH_A:
492 case RF90_PATH_C:
493 rtl92s_phy_set_bb_reg(hw, pphyreg->rfintfs, BRFSI_RFENV,
494 u4reg_val);
495 break;
496 case RF90_PATH_B:
497 case RF90_PATH_D:
498 rtl92s_phy_set_bb_reg(hw, pphyreg->rfintfs,
499 BRFSI_RFENV << 16,
500 u4reg_val);
501 break;
502 }
503
504 if (rtstatus != true) {
Joe Perches292b1192011-07-20 08:51:35 -0700505 pr_err("Radio[%d] Fail!!\n", rfpath);
Chaoming Lie5e8cd72011-05-03 09:48:56 -0500506 goto fail;
507 }
508
509 }
510
511 return rtstatus;
512
513fail:
514 return rtstatus;
515}
516
517void rtl92s_phy_rf6052_set_bandwidth(struct ieee80211_hw *hw, u8 bandwidth)
518{
519 struct rtl_priv *rtlpriv = rtl_priv(hw);
520 struct rtl_phy *rtlphy = &(rtlpriv->phy);
521
522 switch (bandwidth) {
523 case HT_CHANNEL_WIDTH_20:
524 rtlphy->rfreg_chnlval[0] = ((rtlphy->rfreg_chnlval[0] &
525 0xfffff3ff) | 0x0400);
526 rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, RFREG_OFFSET_MASK,
527 rtlphy->rfreg_chnlval[0]);
528 break;
529 case HT_CHANNEL_WIDTH_20_40:
530 rtlphy->rfreg_chnlval[0] = ((rtlphy->rfreg_chnlval[0] &
531 0xfffff3ff));
532 rtl_set_rfreg(hw, RF90_PATH_A, RF_CHNLBW, RFREG_OFFSET_MASK,
533 rtlphy->rfreg_chnlval[0]);
534 break;
535 default:
536 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800537 "unknown bandwidth: %#X\n", bandwidth);
Chaoming Lie5e8cd72011-05-03 09:48:56 -0500538 break;
539 }
540}