blob: 3cc14dd8587c097746dc7c8138be18f64b5ace94 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Russell King4baa9922008-08-02 10:55:55 +01002 * arch/arm/include/asm/mmu_context.h
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1996 Russell King.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Changelog:
11 * 27-06-1996 RMK Created
12 */
13#ifndef __ASM_ARM_MMU_CONTEXT_H
14#define __ASM_ARM_MMU_CONTEXT_H
15
Russell King8dc39b82005-11-16 17:23:57 +000016#include <linux/compiler.h>
Russell King87c52572008-11-29 17:35:51 +000017#include <linux/sched.h>
Andy Lutomirski88f10e32016-04-26 09:39:05 -070018#include <linux/preempt.h>
Russell King4fe15ba2005-11-06 19:47:04 +000019#include <asm/cacheflush.h>
Russell King46097c72008-08-10 18:10:19 +010020#include <asm/cachetype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <asm/proc-fns.h>
Will Deacon621a0142013-06-12 12:25:56 +010022#include <asm/smp_plat.h>
Will Deaconf9d48612012-01-20 12:01:13 +010023#include <asm-generic/mm_hooks.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
Nicolas Pitre3e996752012-11-25 03:24:32 +010025void __check_vmalloc_seq(struct mm_struct *mm);
Russell Kingff0daca2006-06-29 20:17:15 +010026
Russell King516793c2007-05-17 10:19:23 +010027#ifdef CONFIG_CPU_HAS_ASID
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Will Deaconb5466f82012-06-15 14:47:31 +010029void check_and_switch_context(struct mm_struct *mm, struct task_struct *tsk);
Arnd Bergmann7d74a5f2016-02-18 16:00:23 +010030static inline int
31init_new_context(struct task_struct *tsk, struct mm_struct *mm)
32{
33 atomic64_set(&mm->context.id, 0);
34 return 0;
35}
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Marc Zyngier0d0752b2013-06-21 12:07:27 +010037#ifdef CONFIG_ARM_ERRATA_798181
38void a15_erratum_get_cpumask(int this_cpu, struct mm_struct *mm,
39 cpumask_t *mask);
40#else /* !CONFIG_ARM_ERRATA_798181 */
41static inline void a15_erratum_get_cpumask(int this_cpu, struct mm_struct *mm,
42 cpumask_t *mask)
43{
44}
45#endif /* CONFIG_ARM_ERRATA_798181 */
Catalin Marinas93dc6882013-03-26 23:35:04 +010046
Catalin Marinas7fec1b52011-11-28 13:53:28 +000047#else /* !CONFIG_CPU_HAS_ASID */
48
Catalin Marinasb9d4d422011-11-28 21:57:24 +000049#ifdef CONFIG_MMU
50
Catalin Marinas7fec1b52011-11-28 13:53:28 +000051static inline void check_and_switch_context(struct mm_struct *mm,
52 struct task_struct *tsk)
Russell Kingff0daca2006-06-29 20:17:15 +010053{
Nicolas Pitre3e996752012-11-25 03:24:32 +010054 if (unlikely(mm->context.vmalloc_seq != init_mm.context.vmalloc_seq))
55 __check_vmalloc_seq(mm);
Catalin Marinasb9d4d422011-11-28 21:57:24 +000056
57 if (irqs_disabled())
58 /*
59 * cpu_switch_mm() needs to flush the VIVT caches. To avoid
60 * high interrupt latencies, defer the call and continue
61 * running with the old mm. Since we only support UP systems
62 * on non-ASID CPUs, the old mm will remain valid until the
63 * finish_arch_post_lock_switch() call.
64 */
Catalin Marinasbdae73c2013-07-23 16:15:36 +010065 mm->context.switch_pending = 1;
Catalin Marinasb9d4d422011-11-28 21:57:24 +000066 else
67 cpu_switch_mm(mm->pgd, mm);
Russell Kingff0daca2006-06-29 20:17:15 +010068}
69
Steven Rostedtef0491e2016-05-13 15:30:13 +020070#ifndef MODULE
Catalin Marinasb9d4d422011-11-28 21:57:24 +000071#define finish_arch_post_lock_switch \
72 finish_arch_post_lock_switch
73static inline void finish_arch_post_lock_switch(void)
74{
Catalin Marinasbdae73c2013-07-23 16:15:36 +010075 struct mm_struct *mm = current->mm;
76
77 if (mm && mm->context.switch_pending) {
78 /*
79 * Preemption must be disabled during cpu_switch_mm() as we
80 * have some stateful cache flush implementations. Check
81 * switch_pending again in case we were preempted and the
82 * switch to this mm was already done.
83 */
84 preempt_disable();
85 if (mm->context.switch_pending) {
86 mm->context.switch_pending = 0;
87 cpu_switch_mm(mm->pgd, mm);
88 }
89 preempt_enable_no_resched();
Catalin Marinasb9d4d422011-11-28 21:57:24 +000090 }
91}
Steven Rostedtef0491e2016-05-13 15:30:13 +020092#endif /* !MODULE */
Linus Torvalds1da177e2005-04-16 15:20:36 -070093
Catalin Marinasb9d4d422011-11-28 21:57:24 +000094#endif /* CONFIG_MMU */
95
Arnd Bergmann7d74a5f2016-02-18 16:00:23 +010096static inline int
97init_new_context(struct task_struct *tsk, struct mm_struct *mm)
98{
99 return 0;
100}
101
Catalin Marinas7fec1b52011-11-28 13:53:28 +0000102
103#endif /* CONFIG_CPU_HAS_ASID */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
105#define destroy_context(mm) do { } while(0)
Will Deaconb5466f82012-06-15 14:47:31 +0100106#define activate_mm(prev,next) switch_mm(prev, next, NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108/*
109 * This is called when "tsk" is about to enter lazy TLB mode.
110 *
111 * mm: describes the currently active mm context
112 * tsk: task which is entering lazy tlb
113 * cpu: cpu number which is entering lazy tlb
114 *
115 * tsk->mm will be NULL
116 */
117static inline void
118enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
119{
120}
121
122/*
123 * This is the actual mm switch as far as the scheduler
124 * is concerned. No registers are touched. We avoid
125 * calling the CPU specific function when the mm hasn't
126 * actually changed.
127 */
128static inline void
129switch_mm(struct mm_struct *prev, struct mm_struct *next,
130 struct task_struct *tsk)
131{
Russell King002547b2006-06-20 20:46:52 +0100132#ifdef CONFIG_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 unsigned int cpu = smp_processor_id();
134
Will Deacon621a0142013-06-12 12:25:56 +0100135 /*
136 * __sync_icache_dcache doesn't broadcast the I-cache invalidation,
137 * so check for possible thread migration and invalidate the I-cache
138 * if we're new to this CPU.
139 */
140 if (cache_ops_need_broadcast() &&
141 !cpumask_empty(mm_cpumask(next)) &&
Rusty Russell56f8ba82009-09-24 09:34:49 -0600142 !cpumask_test_cpu(cpu, mm_cpumask(next)))
Catalin Marinas826cbda2008-06-13 10:28:36 +0100143 __flush_icache_all();
Will Deacon621a0142013-06-12 12:25:56 +0100144
Rusty Russell56f8ba82009-09-24 09:34:49 -0600145 if (!cpumask_test_and_set_cpu(cpu, mm_cpumask(next)) || prev != next) {
Catalin Marinas7fec1b52011-11-28 13:53:28 +0000146 check_and_switch_context(next, tsk);
Russell King7e5e6e92005-11-03 20:32:45 +0000147 if (cache_is_vivt())
Rusty Russell56f8ba82009-09-24 09:34:49 -0600148 cpumask_clear_cpu(cpu, mm_cpumask(prev));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 }
Russell King002547b2006-06-20 20:46:52 +0100150#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151}
152
153#define deactivate_mm(tsk,mm) do { } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155#endif