blob: 42c5587cc50cd0e8cfdc24edb6e6c038d04cdf0a [file] [log] [blame]
Andrew Vasquezfa90c542005-10-27 11:10:08 -07001/*
2 * QLogic Fibre Channel HBA Driver
Andrew Vasquez01e58d82008-04-03 13:13:13 -07003 * Copyright (c) 2003-2008 QLogic Corporation
Andrew Vasquezfa90c542005-10-27 11:10:08 -07004 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
Andrew Vasquez3d716442005-07-06 10:30:26 -07007#ifndef __QLA_FW_H
8#define __QLA_FW_H
9
Andrew Vasquez3d716442005-07-06 10:30:26 -070010#define MBS_CHECKSUM_ERROR 0x4010
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -070011#define MBS_INVALID_PRODUCT_KEY 0x4020
Andrew Vasquez3d716442005-07-06 10:30:26 -070012
13/*
14 * Firmware Options.
15 */
16#define FO1_ENABLE_PUREX BIT_10
17#define FO1_DISABLE_LED_CTRL BIT_6
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -070018#define FO1_ENABLE_8016 BIT_0
Andrew Vasquez3d716442005-07-06 10:30:26 -070019#define FO2_ENABLE_SEL_CLASS2 BIT_5
20#define FO3_NO_ABTS_ON_LINKDOWN BIT_14
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -070021#define FO3_HOLD_STS_IOCB BIT_12
Andrew Vasquez3d716442005-07-06 10:30:26 -070022
23/*
24 * Port Database structure definition for ISP 24xx.
25 */
26#define PDO_FORCE_ADISC BIT_1
27#define PDO_FORCE_PLOGI BIT_0
28
29
30#define PORT_DATABASE_24XX_SIZE 64
31struct port_database_24xx {
32 uint16_t flags;
33#define PDF_TASK_RETRY_ID BIT_14
34#define PDF_FC_TAPE BIT_7
35#define PDF_ACK0_CAPABLE BIT_6
36#define PDF_FCP2_CONF BIT_5
37#define PDF_CLASS_2 BIT_4
38#define PDF_HARD_ADDR BIT_1
39
40 uint8_t current_login_state;
41 uint8_t last_login_state;
42#define PDS_PLOGI_PENDING 0x03
43#define PDS_PLOGI_COMPLETE 0x04
44#define PDS_PRLI_PENDING 0x05
45#define PDS_PRLI_COMPLETE 0x06
46#define PDS_PORT_UNAVAILABLE 0x07
47#define PDS_PRLO_PENDING 0x09
48#define PDS_LOGO_PENDING 0x11
Andrew Vasquez3d716442005-07-06 10:30:26 -070049#define PDS_PRLI2_PENDING 0x12
50
51 uint8_t hard_address[3];
52 uint8_t reserved_1;
53
54 uint8_t port_id[3];
55 uint8_t sequence_id;
56
57 uint16_t port_timer;
58
59 uint16_t nport_handle; /* N_PORT handle. */
60
61 uint16_t receive_data_size;
62 uint16_t reserved_2;
63
64 uint8_t prli_svc_param_word_0[2]; /* Big endian */
65 /* Bits 15-0 of word 0 */
66 uint8_t prli_svc_param_word_3[2]; /* Big endian */
67 /* Bits 15-0 of word 3 */
68
69 uint8_t port_name[WWN_SIZE];
70 uint8_t node_name[WWN_SIZE];
71
72 uint8_t reserved_3[24];
73};
74
Seokmann Ju2c3dfe32007-07-05 13:16:51 -070075struct vp_database_24xx {
76 uint16_t vp_status;
77 uint8_t options;
78 uint8_t id;
79 uint8_t port_name[WWN_SIZE];
80 uint8_t node_name[WWN_SIZE];
81 uint16_t port_id_low;
82 uint16_t port_id_high;
83};
84
Andrew Vasquez3d716442005-07-06 10:30:26 -070085struct nvram_24xx {
86 /* NVRAM header. */
87 uint8_t id[4];
88 uint16_t nvram_version;
89 uint16_t reserved_0;
90
91 /* Firmware Initialization Control Block. */
92 uint16_t version;
93 uint16_t reserved_1;
94 uint16_t frame_payload_size;
95 uint16_t execution_throttle;
96 uint16_t exchange_count;
97 uint16_t hard_address;
98
99 uint8_t port_name[WWN_SIZE];
100 uint8_t node_name[WWN_SIZE];
101
102 uint16_t login_retry_count;
103 uint16_t link_down_on_nos;
104 uint16_t interrupt_delay_timer;
105 uint16_t login_timeout;
106
107 uint32_t firmware_options_1;
108 uint32_t firmware_options_2;
109 uint32_t firmware_options_3;
110
111 /* Offset 56. */
112
113 /*
114 * BIT 0 = Control Enable
115 * BIT 1-15 =
116 *
117 * BIT 0-7 = Reserved
118 * BIT 8-10 = Output Swing 1G
119 * BIT 11-13 = Output Emphasis 1G
120 * BIT 14-15 = Reserved
121 *
122 * BIT 0-7 = Reserved
123 * BIT 8-10 = Output Swing 2G
124 * BIT 11-13 = Output Emphasis 2G
125 * BIT 14-15 = Reserved
126 *
127 * BIT 0-7 = Reserved
128 * BIT 8-10 = Output Swing 4G
129 * BIT 11-13 = Output Emphasis 4G
130 * BIT 14-15 = Reserved
131 */
132 uint16_t seriallink_options[4];
133
134 uint16_t reserved_2[16];
135
136 /* Offset 96. */
137 uint16_t reserved_3[16];
138
139 /* PCIe table entries. */
140 uint16_t reserved_4[16];
141
142 /* Offset 160. */
143 uint16_t reserved_5[16];
144
145 /* Offset 192. */
146 uint16_t reserved_6[16];
147
148 /* Offset 224. */
149 uint16_t reserved_7[16];
150
151 /*
152 * BIT 0 = Enable spinup delay
153 * BIT 1 = Disable BIOS
154 * BIT 2 = Enable Memory Map BIOS
155 * BIT 3 = Enable Selectable Boot
156 * BIT 4 = Disable RISC code load
Andrew Vasquezd4c760c2006-06-23 16:10:39 -0700157 * BIT 5 = Disable Serdes
Andrew Vasquez3d716442005-07-06 10:30:26 -0700158 * BIT 6 =
159 * BIT 7 =
160 *
161 * BIT 8 =
162 * BIT 9 =
163 * BIT 10 = Enable lip full login
164 * BIT 11 = Enable target reset
165 * BIT 12 =
166 * BIT 13 =
167 * BIT 14 =
168 * BIT 15 = Enable alternate WWN
169 *
170 * BIT 16-31 =
171 */
172 uint32_t host_p;
173
174 uint8_t alternate_port_name[WWN_SIZE];
175 uint8_t alternate_node_name[WWN_SIZE];
176
177 uint8_t boot_port_name[WWN_SIZE];
178 uint16_t boot_lun_number;
179 uint16_t reserved_8;
180
181 uint8_t alt1_boot_port_name[WWN_SIZE];
182 uint16_t alt1_boot_lun_number;
183 uint16_t reserved_9;
184
185 uint8_t alt2_boot_port_name[WWN_SIZE];
186 uint16_t alt2_boot_lun_number;
187 uint16_t reserved_10;
188
189 uint8_t alt3_boot_port_name[WWN_SIZE];
190 uint16_t alt3_boot_lun_number;
191 uint16_t reserved_11;
192
193 /*
194 * BIT 0 = Selective Login
195 * BIT 1 = Alt-Boot Enable
196 * BIT 2 = Reserved
197 * BIT 3 = Boot Order List
198 * BIT 4 = Reserved
199 * BIT 5 = Selective LUN
200 * BIT 6 = Reserved
201 * BIT 7-31 =
202 */
203 uint32_t efi_parameters;
204
205 uint8_t reset_delay;
206 uint8_t reserved_12;
207 uint16_t reserved_13;
208
209 uint16_t boot_id_number;
210 uint16_t reserved_14;
211
212 uint16_t max_luns_per_target;
213 uint16_t reserved_15;
214
215 uint16_t port_down_retry_count;
216 uint16_t link_down_timeout;
217
218 /* FCode parameters. */
219 uint16_t fcode_parameter;
220
221 uint16_t reserved_16[3];
222
223 /* Offset 352. */
224 uint8_t prev_drv_ver_major;
225 uint8_t prev_drv_ver_submajob;
226 uint8_t prev_drv_ver_minor;
227 uint8_t prev_drv_ver_subminor;
228
229 uint16_t prev_bios_ver_major;
230 uint16_t prev_bios_ver_minor;
231
232 uint16_t prev_efi_ver_major;
233 uint16_t prev_efi_ver_minor;
234
235 uint16_t prev_fw_ver_major;
236 uint8_t prev_fw_ver_minor;
237 uint8_t prev_fw_ver_subminor;
238
239 uint16_t reserved_17[8];
240
241 /* Offset 384. */
242 uint16_t reserved_18[16];
243
244 /* Offset 416. */
245 uint16_t reserved_19[16];
246
247 /* Offset 448. */
248 uint16_t reserved_20[16];
249
250 /* Offset 480. */
251 uint8_t model_name[16];
252
253 uint16_t reserved_21[2];
254
255 /* Offset 500. */
256 /* HW Parameter Block. */
257 uint16_t pcie_table_sig;
258 uint16_t pcie_table_offset;
259
260 uint16_t subsystem_vendor_id;
261 uint16_t subsystem_device_id;
262
263 uint32_t checksum;
264};
265
266/*
267 * ISP Initialization Control Block.
268 * Little endian except where noted.
269 */
270#define ICB_VERSION 1
271struct init_cb_24xx {
272 uint16_t version;
273 uint16_t reserved_1;
274
275 uint16_t frame_payload_size;
276 uint16_t execution_throttle;
277 uint16_t exchange_count;
278
279 uint16_t hard_address;
280
281 uint8_t port_name[WWN_SIZE]; /* Big endian. */
282 uint8_t node_name[WWN_SIZE]; /* Big endian. */
283
284 uint16_t response_q_inpointer;
285 uint16_t request_q_outpointer;
286
287 uint16_t login_retry_count;
288
289 uint16_t prio_request_q_outpointer;
290
291 uint16_t response_q_length;
292 uint16_t request_q_length;
293
Andrew Vasquez3ea66e22006-06-23 16:11:27 -0700294 uint16_t link_down_on_nos; /* Milliseconds. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700295
296 uint16_t prio_request_q_length;
297
298 uint32_t request_q_address[2];
299 uint32_t response_q_address[2];
300 uint32_t prio_request_q_address[2];
301
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800302 uint16_t msix;
303 uint8_t reserved_2[6];
Andrew Vasquez3d716442005-07-06 10:30:26 -0700304
305 uint16_t atio_q_inpointer;
306 uint16_t atio_q_length;
307 uint32_t atio_q_address[2];
308
309 uint16_t interrupt_delay_timer; /* 100us increments. */
310 uint16_t login_timeout;
311
312 /*
313 * BIT 0 = Enable Hard Loop Id
314 * BIT 1 = Enable Fairness
315 * BIT 2 = Enable Full-Duplex
316 * BIT 3 = Reserved
317 * BIT 4 = Enable Target Mode
318 * BIT 5 = Disable Initiator Mode
319 * BIT 6 = Reserved
320 * BIT 7 = Reserved
321 *
322 * BIT 8 = Reserved
323 * BIT 9 = Non Participating LIP
324 * BIT 10 = Descending Loop ID Search
325 * BIT 11 = Acquire Loop ID in LIPA
326 * BIT 12 = Reserved
327 * BIT 13 = Full Login after LIP
328 * BIT 14 = Node Name Option
329 * BIT 15-31 = Reserved
330 */
331 uint32_t firmware_options_1;
332
333 /*
334 * BIT 0 = Operation Mode bit 0
335 * BIT 1 = Operation Mode bit 1
336 * BIT 2 = Operation Mode bit 2
337 * BIT 3 = Operation Mode bit 3
338 * BIT 4 = Connection Options bit 0
339 * BIT 5 = Connection Options bit 1
340 * BIT 6 = Connection Options bit 2
341 * BIT 7 = Enable Non part on LIHA failure
342 *
343 * BIT 8 = Enable Class 2
344 * BIT 9 = Enable ACK0
345 * BIT 10 = Reserved
346 * BIT 11 = Enable FC-SP Security
347 * BIT 12 = FC Tape Enable
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -0700348 * BIT 13 = Reserved
349 * BIT 14 = Enable Target PRLI Control
350 * BIT 15-31 = Reserved
Andrew Vasquez3d716442005-07-06 10:30:26 -0700351 */
352 uint32_t firmware_options_2;
353
354 /*
355 * BIT 0 = Reserved
356 * BIT 1 = Soft ID only
357 * BIT 2 = Reserved
358 * BIT 3 = Reserved
359 * BIT 4 = FCP RSP Payload bit 0
360 * BIT 5 = FCP RSP Payload bit 1
361 * BIT 6 = Enable Receive Out-of-Order data frame handling
362 * BIT 7 = Disable Automatic PLOGI on Local Loop
363 *
364 * BIT 8 = Reserved
365 * BIT 9 = Enable Out-of-Order FCP_XFER_RDY relative offset handling
366 * BIT 10 = Reserved
367 * BIT 11 = Reserved
368 * BIT 12 = Reserved
369 * BIT 13 = Data Rate bit 0
370 * BIT 14 = Data Rate bit 1
371 * BIT 15 = Data Rate bit 2
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -0700372 * BIT 16 = Enable 75 ohm Termination Select
373 * BIT 17-31 = Reserved
Andrew Vasquez3d716442005-07-06 10:30:26 -0700374 */
375 uint32_t firmware_options_3;
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800376 uint16_t qos;
377 uint16_t rid;
378 uint8_t reserved_3[20];
Andrew Vasquez3d716442005-07-06 10:30:26 -0700379};
380
381/*
382 * ISP queue - command entry structure definition.
383 */
384#define COMMAND_TYPE_6 0x48 /* Command Type 6 entry */
385struct cmd_type_6 {
386 uint8_t entry_type; /* Entry type. */
387 uint8_t entry_count; /* Entry count. */
388 uint8_t sys_define; /* System defined. */
389 uint8_t entry_status; /* Entry Status. */
390
391 uint32_t handle; /* System handle. */
392
393 uint16_t nport_handle; /* N_PORT handle. */
394 uint16_t timeout; /* Command timeout. */
395
396 uint16_t dseg_count; /* Data segment count. */
397
398 uint16_t fcp_rsp_dsd_len; /* FCP_RSP DSD length. */
399
Andrew Vasquez661c3f62005-10-27 11:09:58 -0700400 struct scsi_lun lun; /* FCP LUN (BE). */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700401
402 uint16_t control_flags; /* Control flags. */
403#define CF_DATA_SEG_DESCR_ENABLE BIT_2
404#define CF_READ_DATA BIT_1
405#define CF_WRITE_DATA BIT_0
406
407 uint16_t fcp_cmnd_dseg_len; /* Data segment length. */
408 uint32_t fcp_cmnd_dseg_address[2]; /* Data segment address. */
409
410 uint32_t fcp_rsp_dseg_address[2]; /* Data segment address. */
411
412 uint32_t byte_count; /* Total byte count. */
413
414 uint8_t port_id[3]; /* PortID of destination port. */
415 uint8_t vp_index;
416
417 uint32_t fcp_data_dseg_address[2]; /* Data segment address. */
418 uint16_t fcp_data_dseg_len; /* Data segment length. */
419 uint16_t reserved_1; /* MUST be set to 0. */
420};
421
422#define COMMAND_TYPE_7 0x18 /* Command Type 7 entry */
423struct cmd_type_7 {
424 uint8_t entry_type; /* Entry type. */
425 uint8_t entry_count; /* Entry count. */
426 uint8_t sys_define; /* System defined. */
427 uint8_t entry_status; /* Entry Status. */
428
429 uint32_t handle; /* System handle. */
430
431 uint16_t nport_handle; /* N_PORT handle. */
432 uint16_t timeout; /* Command timeout. */
433#define FW_MAX_TIMEOUT 0x1999
434
435 uint16_t dseg_count; /* Data segment count. */
436 uint16_t reserved_1;
437
Andrew Vasquez661c3f62005-10-27 11:09:58 -0700438 struct scsi_lun lun; /* FCP LUN (BE). */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700439
440 uint16_t task_mgmt_flags; /* Task management flags. */
441#define TMF_CLEAR_ACA BIT_14
442#define TMF_TARGET_RESET BIT_13
443#define TMF_LUN_RESET BIT_12
444#define TMF_CLEAR_TASK_SET BIT_10
445#define TMF_ABORT_TASK_SET BIT_9
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -0700446#define TMF_DSD_LIST_ENABLE BIT_2
Andrew Vasquez3d716442005-07-06 10:30:26 -0700447#define TMF_READ_DATA BIT_1
448#define TMF_WRITE_DATA BIT_0
449
450 uint8_t task;
451#define TSK_SIMPLE 0
452#define TSK_HEAD_OF_QUEUE 1
453#define TSK_ORDERED 2
454#define TSK_ACA 4
455#define TSK_UNTAGGED 5
456
457 uint8_t crn;
458
459 uint8_t fcp_cdb[MAX_CMDSZ]; /* SCSI command words. */
460 uint32_t byte_count; /* Total byte count. */
461
462 uint8_t port_id[3]; /* PortID of destination port. */
463 uint8_t vp_index;
464
465 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
466 uint32_t dseg_0_len; /* Data segment 0 length. */
467};
468
469/*
470 * ISP queue - status entry structure definition.
471 */
472#define STATUS_TYPE 0x03 /* Status entry. */
473struct sts_entry_24xx {
474 uint8_t entry_type; /* Entry type. */
475 uint8_t entry_count; /* Entry count. */
476 uint8_t sys_define; /* System defined. */
477 uint8_t entry_status; /* Entry Status. */
478
479 uint32_t handle; /* System handle. */
480
481 uint16_t comp_status; /* Completion status. */
482 uint16_t ox_id; /* OX_ID used by the firmware. */
483
Ravi Ananded17c71b52006-05-17 15:08:55 -0700484 uint32_t residual_len; /* FW calc residual transfer length. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700485
486 uint16_t reserved_1;
487 uint16_t state_flags; /* State flags. */
488#define SF_TRANSFERRED_DATA BIT_11
489#define SF_FCP_RSP_DMA BIT_0
490
491 uint16_t reserved_2;
492 uint16_t scsi_status; /* SCSI status. */
493#define SS_CONFIRMATION_REQ BIT_12
494
495 uint32_t rsp_residual_count; /* FCP RSP residual count. */
496
497 uint32_t sense_len; /* FCP SENSE length. */
498 uint32_t rsp_data_len; /* FCP response data length. */
499
500 uint8_t data[28]; /* FCP response/sense information. */
501};
502
503/*
504 * Status entry completion status
505 */
506#define CS_DATA_REASSEMBLY_ERROR 0x11 /* Data Reassembly Error.. */
507#define CS_ABTS_BY_TARGET 0x13 /* Target send ABTS to abort IOCB. */
508#define CS_FW_RESOURCE 0x2C /* Firmware Resource Unavailable. */
509#define CS_TASK_MGMT_OVERRUN 0x30 /* Task management overrun (8+). */
510#define CS_ABORT_BY_TARGET 0x47 /* Abort By Target. */
511
512/*
513 * ISP queue - marker entry structure definition.
514 */
515#define MARKER_TYPE 0x04 /* Marker entry. */
516struct mrk_entry_24xx {
517 uint8_t entry_type; /* Entry type. */
518 uint8_t entry_count; /* Entry count. */
519 uint8_t handle_count; /* Handle count. */
520 uint8_t entry_status; /* Entry Status. */
521
522 uint32_t handle; /* System handle. */
523
524 uint16_t nport_handle; /* N_PORT handle. */
525
526 uint8_t modifier; /* Modifier (7-0). */
527#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
528#define MK_SYNC_ID 1 /* Synchronize ID */
529#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
530 uint8_t reserved_1;
531
532 uint8_t reserved_2;
533 uint8_t vp_index;
534
535 uint16_t reserved_3;
536
537 uint8_t lun[8]; /* FCP LUN (BE). */
538 uint8_t reserved_4[40];
539};
540
541/*
542 * ISP queue - CT Pass-Through entry structure definition.
543 */
544#define CT_IOCB_TYPE 0x29 /* CT Pass-Through IOCB entry */
545struct ct_entry_24xx {
546 uint8_t entry_type; /* Entry type. */
547 uint8_t entry_count; /* Entry count. */
548 uint8_t sys_define; /* System Defined. */
549 uint8_t entry_status; /* Entry Status. */
550
551 uint32_t handle; /* System handle. */
552
553 uint16_t comp_status; /* Completion status. */
554
555 uint16_t nport_handle; /* N_PORT handle. */
556
557 uint16_t cmd_dsd_count;
558
559 uint8_t vp_index;
560 uint8_t reserved_1;
561
562 uint16_t timeout; /* Command timeout. */
563 uint16_t reserved_2;
564
565 uint16_t rsp_dsd_count;
566
567 uint8_t reserved_3[10];
568
569 uint32_t rsp_byte_count;
570 uint32_t cmd_byte_count;
571
572 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
573 uint32_t dseg_0_len; /* Data segment 0 length. */
574 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
575 uint32_t dseg_1_len; /* Data segment 1 length. */
576};
577
578/*
579 * ISP queue - ELS Pass-Through entry structure definition.
580 */
581#define ELS_IOCB_TYPE 0x53 /* ELS Pass-Through IOCB entry */
582struct els_entry_24xx {
583 uint8_t entry_type; /* Entry type. */
584 uint8_t entry_count; /* Entry count. */
585 uint8_t sys_define; /* System Defined. */
586 uint8_t entry_status; /* Entry Status. */
587
588 uint32_t handle; /* System handle. */
589
590 uint16_t reserved_1;
591
592 uint16_t nport_handle; /* N_PORT handle. */
593
594 uint16_t tx_dsd_count;
595
596 uint8_t vp_index;
597 uint8_t sof_type;
598#define EST_SOFI3 (1 << 4)
599#define EST_SOFI2 (3 << 4)
600
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -0700601 uint32_t rx_xchg_address; /* Receive exchange address. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700602 uint16_t rx_dsd_count;
603
604 uint8_t opcode;
605 uint8_t reserved_2;
606
607 uint8_t port_id[3];
608 uint8_t reserved_3;
609
610 uint16_t reserved_4;
611
612 uint16_t control_flags; /* Control flags. */
613#define ECF_PAYLOAD_DESCR_MASK (BIT_15|BIT_14|BIT_13)
614#define EPD_ELS_COMMAND (0 << 13)
615#define EPD_ELS_ACC (1 << 13)
616#define EPD_ELS_RJT (2 << 13)
617#define EPD_RX_XCHG (3 << 13)
618#define ECF_CLR_PASSTHRU_PEND BIT_12
619#define ECF_INCL_FRAME_HDR BIT_11
620
621 uint32_t rx_byte_count;
622 uint32_t tx_byte_count;
623
624 uint32_t tx_address[2]; /* Data segment 0 address. */
625 uint32_t tx_len; /* Data segment 0 length. */
626 uint32_t rx_address[2]; /* Data segment 1 address. */
627 uint32_t rx_len; /* Data segment 1 length. */
628};
629
Giridhar Malavali9a069e12010-01-12 13:02:47 -0800630struct els_sts_entry_24xx {
631 uint8_t entry_type; /* Entry type. */
632 uint8_t entry_count; /* Entry count. */
633 uint8_t sys_define; /* System Defined. */
634 uint8_t entry_status; /* Entry Status. */
635
636 uint32_t handle; /* System handle. */
637
638 uint16_t comp_status;
639
640 uint16_t nport_handle; /* N_PORT handle. */
641
642 uint16_t reserved_1;
643
644 uint8_t vp_index;
645 uint8_t sof_type;
646
647 uint32_t rx_xchg_address; /* Receive exchange address. */
648 uint16_t reserved_2;
649
650 uint8_t opcode;
651 uint8_t reserved_3;
652
653 uint8_t port_id[3];
654 uint8_t reserved_4;
655
656 uint16_t reserved_5;
657
658 uint16_t control_flags; /* Control flags. */
659 uint32_t total_byte_count;
660 uint32_t error_subcode_1;
661 uint32_t error_subcode_2;
662};
Andrew Vasquez3d716442005-07-06 10:30:26 -0700663/*
664 * ISP queue - Mailbox Command entry structure definition.
665 */
666#define MBX_IOCB_TYPE 0x39
667struct mbx_entry_24xx {
668 uint8_t entry_type; /* Entry type. */
669 uint8_t entry_count; /* Entry count. */
670 uint8_t handle_count; /* Handle count. */
671 uint8_t entry_status; /* Entry Status. */
672
673 uint32_t handle; /* System handle. */
674
675 uint16_t mbx[28];
676};
677
678
679#define LOGINOUT_PORT_IOCB_TYPE 0x52 /* Login/Logout Port entry. */
680struct logio_entry_24xx {
681 uint8_t entry_type; /* Entry type. */
682 uint8_t entry_count; /* Entry count. */
683 uint8_t sys_define; /* System defined. */
684 uint8_t entry_status; /* Entry Status. */
685
686 uint32_t handle; /* System handle. */
687
688 uint16_t comp_status; /* Completion status. */
689#define CS_LOGIO_ERROR 0x31 /* Login/Logout IOCB error. */
690
691 uint16_t nport_handle; /* N_PORT handle. */
692
693 uint16_t control_flags; /* Control flags. */
694 /* Modifiers. */
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -0700695#define LCF_INCLUDE_SNS BIT_10 /* Include SNS (FFFFFC) during LOGO. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700696#define LCF_FCP2_OVERRIDE BIT_9 /* Set/Reset word 3 of PRLI. */
697#define LCF_CLASS_2 BIT_8 /* Enable class 2 during PLOGI. */
698#define LCF_FREE_NPORT BIT_7 /* Release NPORT handle after LOGO. */
699#define LCF_EXPL_LOGO BIT_6 /* Perform an explicit LOGO. */
700#define LCF_SKIP_PRLI BIT_5 /* Skip PRLI after PLOGI. */
701#define LCF_IMPL_LOGO_ALL BIT_5 /* Implicit LOGO to all ports. */
702#define LCF_COND_PLOGI BIT_4 /* PLOGI only if not logged-in. */
703#define LCF_IMPL_LOGO BIT_4 /* Perform an implicit LOGO. */
704#define LCF_IMPL_PRLO BIT_4 /* Perform an implicit PRLO. */
705 /* Commands. */
706#define LCF_COMMAND_PLOGI 0x00 /* PLOGI. */
707#define LCF_COMMAND_PRLI 0x01 /* PRLI. */
708#define LCF_COMMAND_PDISC 0x02 /* PDISC. */
709#define LCF_COMMAND_ADISC 0x03 /* ADISC. */
710#define LCF_COMMAND_LOGO 0x08 /* LOGO. */
711#define LCF_COMMAND_PRLO 0x09 /* PRLO. */
712#define LCF_COMMAND_TPRLO 0x0A /* TPRLO. */
713
714 uint8_t vp_index;
715 uint8_t reserved_1;
716
717 uint8_t port_id[3]; /* PortID of destination port. */
718
719 uint8_t rsp_size; /* Response size in 32bit words. */
720
721 uint32_t io_parameter[11]; /* General I/O parameters. */
722#define LSC_SCODE_NOLINK 0x01
723#define LSC_SCODE_NOIOCB 0x02
724#define LSC_SCODE_NOXCB 0x03
725#define LSC_SCODE_CMD_FAILED 0x04
726#define LSC_SCODE_NOFABRIC 0x05
727#define LSC_SCODE_FW_NOT_READY 0x07
728#define LSC_SCODE_NOT_LOGGED_IN 0x09
729#define LSC_SCODE_NOPCB 0x0A
730
731#define LSC_SCODE_ELS_REJECT 0x18
732#define LSC_SCODE_CMD_PARAM_ERR 0x19
733#define LSC_SCODE_PORTID_USED 0x1A
734#define LSC_SCODE_NPORT_USED 0x1B
735#define LSC_SCODE_NONPORT 0x1C
736#define LSC_SCODE_LOGGED_IN 0x1D
737#define LSC_SCODE_NOFLOGI_ACC 0x1F
738};
739
740#define TSK_MGMT_IOCB_TYPE 0x14
741struct tsk_mgmt_entry {
742 uint8_t entry_type; /* Entry type. */
743 uint8_t entry_count; /* Entry count. */
744 uint8_t handle_count; /* Handle count. */
745 uint8_t entry_status; /* Entry Status. */
746
747 uint32_t handle; /* System handle. */
748
749 uint16_t nport_handle; /* N_PORT handle. */
750
751 uint16_t reserved_1;
752
753 uint16_t delay; /* Activity delay in seconds. */
754
755 uint16_t timeout; /* Command timeout. */
756
Andrew Vasquez523ec772008-04-03 13:13:24 -0700757 struct scsi_lun lun; /* FCP LUN (BE). */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700758
759 uint32_t control_flags; /* Control Flags. */
760#define TCF_NOTMCMD_TO_TARGET BIT_31
761#define TCF_LUN_RESET BIT_4
762#define TCF_ABORT_TASK_SET BIT_3
763#define TCF_CLEAR_TASK_SET BIT_2
764#define TCF_TARGET_RESET BIT_1
765#define TCF_CLEAR_ACA BIT_0
766
767 uint8_t reserved_2[20];
768
769 uint8_t port_id[3]; /* PortID of destination port. */
770 uint8_t vp_index;
771
772 uint8_t reserved_3[12];
773};
774
775#define ABORT_IOCB_TYPE 0x33
776struct abort_entry_24xx {
777 uint8_t entry_type; /* Entry type. */
778 uint8_t entry_count; /* Entry count. */
779 uint8_t handle_count; /* Handle count. */
780 uint8_t entry_status; /* Entry Status. */
781
782 uint32_t handle; /* System handle. */
783
784 uint16_t nport_handle; /* N_PORT handle. */
785 /* or Completion status. */
786
787 uint16_t options; /* Options. */
788#define AOF_NO_ABTS BIT_0 /* Do not send any ABTS. */
789
790 uint32_t handle_to_abort; /* System handle to abort. */
791
Anirban Chakraborty73208df2008-12-09 16:45:39 -0800792 uint16_t req_que_no;
793 uint8_t reserved_1[30];
Andrew Vasquez3d716442005-07-06 10:30:26 -0700794
795 uint8_t port_id[3]; /* PortID of destination port. */
796 uint8_t vp_index;
797
798 uint8_t reserved_2[12];
799};
800
801/*
802 * ISP I/O Register Set structure definitions.
803 */
804struct device_reg_24xx {
805 uint32_t flash_addr; /* Flash/NVRAM BIOS address. */
806#define FARX_DATA_FLAG BIT_31
807#define FARX_ACCESS_FLASH_CONF 0x7FFD0000
808#define FARX_ACCESS_FLASH_DATA 0x7FF00000
809#define FARX_ACCESS_NVRAM_CONF 0x7FFF0000
810#define FARX_ACCESS_NVRAM_DATA 0x7FFE0000
811
812#define FA_NVRAM_FUNC0_ADDR 0x80
813#define FA_NVRAM_FUNC1_ADDR 0x180
814
andrew.vasquez@qlogic.com6f641792006-03-09 14:27:34 -0800815#define FA_NVRAM_VPD_SIZE 0x200
Andrew Vasquez3d716442005-07-06 10:30:26 -0700816#define FA_NVRAM_VPD0_ADDR 0x00
817#define FA_NVRAM_VPD1_ADDR 0x100
Joe Carnucciob7cc1762007-09-20 14:07:35 -0700818
819#define FA_BOOT_CODE_ADDR 0x00000
Andrew Vasquez3d716442005-07-06 10:30:26 -0700820 /*
821 * RISC code begins at offset 512KB
822 * within flash. Consisting of two
823 * contiguous RISC code segments.
824 */
825#define FA_RISC_CODE_ADDR 0x20000
826#define FA_RISC_CODE_SEGMENTS 2
827
Andrew Vasquezc00d8992008-09-11 21:22:49 -0700828#define FA_FLASH_DESCR_ADDR_24 0x11000
829#define FA_FLASH_LAYOUT_ADDR_24 0x11400
Andrew Vasquez272976c2008-09-11 21:22:50 -0700830#define FA_NPIV_CONF0_ADDR_24 0x16000
831#define FA_NPIV_CONF1_ADDR_24 0x17000
Andrew Vasquezc00d8992008-09-11 21:22:49 -0700832
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -0700833#define FA_FW_AREA_ADDR 0x40000
834#define FA_VPD_NVRAM_ADDR 0x48000
835#define FA_FEATURE_ADDR 0x4C000
836#define FA_FLASH_DESCR_ADDR 0x50000
Andrew Vasquezc00d8992008-09-11 21:22:49 -0700837#define FA_FLASH_LAYOUT_ADDR 0x50400
Andrew Vasquezcb8dacb2008-04-03 13:13:19 -0700838#define FA_HW_EVENT0_ADDR 0x54000
Andrew Vasquezc00d8992008-09-11 21:22:49 -0700839#define FA_HW_EVENT1_ADDR 0x54400
Andrew Vasquezcb8dacb2008-04-03 13:13:19 -0700840#define FA_HW_EVENT_SIZE 0x200
841#define FA_HW_EVENT_ENTRY_SIZE 4
Andrew Vasquez272976c2008-09-11 21:22:50 -0700842#define FA_NPIV_CONF0_ADDR 0x5C000
843#define FA_NPIV_CONF1_ADDR 0x5D000
844
Andrew Vasquezcb8dacb2008-04-03 13:13:19 -0700845/*
846 * Flash Error Log Event Codes.
847 */
848#define HW_EVENT_RESET_ERR 0xF00B
849#define HW_EVENT_ISP_ERR 0xF020
850#define HW_EVENT_PARITY_ERR 0xF022
851#define HW_EVENT_NVRAM_CHKSUM_ERR 0xF023
852#define HW_EVENT_FLASH_FW_ERR 0xF024
853
Andrew Vasquez3d716442005-07-06 10:30:26 -0700854 uint32_t flash_data; /* Flash/NVRAM BIOS data. */
855
856 uint32_t ctrl_status; /* Control/Status. */
857#define CSRX_FLASH_ACCESS_ERROR BIT_18 /* Flash/NVRAM Access Error. */
858#define CSRX_DMA_ACTIVE BIT_17 /* DMA Active status. */
859#define CSRX_DMA_SHUTDOWN BIT_16 /* DMA Shutdown control status. */
860#define CSRX_FUNCTION BIT_15 /* Function number. */
861 /* PCI-X Bus Mode. */
862#define CSRX_PCIX_BUS_MODE_MASK (BIT_11|BIT_10|BIT_9|BIT_8)
863#define PBM_PCI_33MHZ (0 << 8)
864#define PBM_PCIX_M1_66MHZ (1 << 8)
865#define PBM_PCIX_M1_100MHZ (2 << 8)
866#define PBM_PCIX_M1_133MHZ (3 << 8)
867#define PBM_PCIX_M2_66MHZ (5 << 8)
868#define PBM_PCIX_M2_100MHZ (6 << 8)
869#define PBM_PCIX_M2_133MHZ (7 << 8)
870#define PBM_PCI_66MHZ (8 << 8)
871 /* Max Write Burst byte count. */
872#define CSRX_MAX_WRT_BURST_MASK (BIT_5|BIT_4)
873#define MWB_512_BYTES (0 << 4)
874#define MWB_1024_BYTES (1 << 4)
875#define MWB_2048_BYTES (2 << 4)
876#define MWB_4096_BYTES (3 << 4)
877
878#define CSRX_64BIT_SLOT BIT_2 /* PCI 64-Bit Bus Slot. */
879#define CSRX_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable. */
880#define CSRX_ISP_SOFT_RESET BIT_0 /* ISP soft reset. */
881
882 uint32_t ictrl; /* Interrupt control. */
883#define ICRX_EN_RISC_INT BIT_3 /* Enable RISC interrupts on PCI. */
884
885 uint32_t istatus; /* Interrupt status. */
886#define ISRX_RISC_INT BIT_3 /* RISC interrupt. */
887
888 uint32_t unused_1[2]; /* Gap. */
889
890 /* Request Queue. */
891 uint32_t req_q_in; /* In-Pointer. */
892 uint32_t req_q_out; /* Out-Pointer. */
893 /* Response Queue. */
894 uint32_t rsp_q_in; /* In-Pointer. */
895 uint32_t rsp_q_out; /* Out-Pointer. */
896 /* Priority Request Queue. */
897 uint32_t preq_q_in; /* In-Pointer. */
898 uint32_t preq_q_out; /* Out-Pointer. */
899
900 uint32_t unused_2[2]; /* Gap. */
901
902 /* ATIO Queue. */
903 uint32_t atio_q_in; /* In-Pointer. */
904 uint32_t atio_q_out; /* Out-Pointer. */
905
906 uint32_t host_status;
907#define HSRX_RISC_INT BIT_15 /* RISC to Host interrupt. */
908#define HSRX_RISC_PAUSED BIT_8 /* RISC Paused. */
909
910 uint32_t hccr; /* Host command & control register. */
911 /* HCCR statuses. */
912#define HCCRX_HOST_INT BIT_6 /* Host to RISC interrupt bit. */
913#define HCCRX_RISC_RESET BIT_5 /* RISC Reset mode bit. */
Andrew Vasquez3d716442005-07-06 10:30:26 -0700914 /* HCCR commands. */
915 /* NOOP. */
916#define HCCRX_NOOP 0x00000000
917 /* Set RISC Reset. */
918#define HCCRX_SET_RISC_RESET 0x10000000
919 /* Clear RISC Reset. */
920#define HCCRX_CLR_RISC_RESET 0x20000000
921 /* Set RISC Pause. */
922#define HCCRX_SET_RISC_PAUSE 0x30000000
923 /* Releases RISC Pause. */
924#define HCCRX_REL_RISC_PAUSE 0x40000000
925 /* Set HOST to RISC interrupt. */
926#define HCCRX_SET_HOST_INT 0x50000000
927 /* Clear HOST to RISC interrupt. */
928#define HCCRX_CLR_HOST_INT 0x60000000
929 /* Clear RISC to PCI interrupt. */
930#define HCCRX_CLR_RISC_INT 0xA0000000
931
932 uint32_t gpiod; /* GPIO Data register. */
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -0700933
Andrew Vasquez3d716442005-07-06 10:30:26 -0700934 /* LED update mask. */
935#define GPDX_LED_UPDATE_MASK (BIT_20|BIT_19|BIT_18)
936 /* Data update mask. */
937#define GPDX_DATA_UPDATE_MASK (BIT_17|BIT_16)
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -0700938 /* Data update mask. */
939#define GPDX_DATA_UPDATE_2_MASK (BIT_28|BIT_27|BIT_26|BIT_17|BIT_16)
Andrew Vasquez3d716442005-07-06 10:30:26 -0700940 /* LED control mask. */
941#define GPDX_LED_COLOR_MASK (BIT_4|BIT_3|BIT_2)
942 /* LED bit values. Color names as
943 * referenced in fw spec.
944 */
945#define GPDX_LED_YELLOW_ON BIT_2
946#define GPDX_LED_GREEN_ON BIT_3
947#define GPDX_LED_AMBER_ON BIT_4
948 /* Data in/out. */
949#define GPDX_DATA_INOUT (BIT_1|BIT_0)
950
951 uint32_t gpioe; /* GPIO Enable register. */
952 /* Enable update mask. */
953#define GPEX_ENABLE_UPDATE_MASK (BIT_17|BIT_16)
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -0700954 /* Enable update mask. */
955#define GPEX_ENABLE_UPDATE_2_MASK (BIT_28|BIT_27|BIT_26|BIT_17|BIT_16)
Andrew Vasquez3d716442005-07-06 10:30:26 -0700956 /* Enable. */
957#define GPEX_ENABLE (BIT_1|BIT_0)
958
959 uint32_t iobase_addr; /* I/O Bus Base Address register. */
960
961 uint32_t unused_3[10]; /* Gap. */
962
963 uint16_t mailbox0;
964 uint16_t mailbox1;
965 uint16_t mailbox2;
966 uint16_t mailbox3;
967 uint16_t mailbox4;
968 uint16_t mailbox5;
969 uint16_t mailbox6;
970 uint16_t mailbox7;
971 uint16_t mailbox8;
972 uint16_t mailbox9;
973 uint16_t mailbox10;
974 uint16_t mailbox11;
975 uint16_t mailbox12;
976 uint16_t mailbox13;
977 uint16_t mailbox14;
978 uint16_t mailbox15;
979 uint16_t mailbox16;
980 uint16_t mailbox17;
981 uint16_t mailbox18;
982 uint16_t mailbox19;
983 uint16_t mailbox20;
984 uint16_t mailbox21;
985 uint16_t mailbox22;
986 uint16_t mailbox23;
987 uint16_t mailbox24;
988 uint16_t mailbox25;
989 uint16_t mailbox26;
990 uint16_t mailbox27;
991 uint16_t mailbox28;
992 uint16_t mailbox29;
993 uint16_t mailbox30;
994 uint16_t mailbox31;
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -0700995
996 uint32_t iobase_window;
Andrew Vasquezb5836922007-09-20 14:07:39 -0700997 uint32_t iobase_c4;
Andrew Vasquez05236a02007-09-20 14:07:37 -0700998 uint32_t iobase_c8;
999 uint32_t unused_4_1[6]; /* Gap. */
Andrew Vasquezc3a2f0d2007-07-19 20:37:34 -07001000 uint32_t iobase_q;
1001 uint32_t unused_5[2]; /* Gap. */
1002 uint32_t iobase_select;
1003 uint32_t unused_6[2]; /* Gap. */
1004 uint32_t iobase_sdata;
Andrew Vasquez3d716442005-07-06 10:30:26 -07001005};
1006
Andrew Vasquez00b6bd22008-01-17 09:02:16 -08001007/* Trace Control *************************************************************/
1008
1009#define TC_AEN_DISABLE 0
1010
1011#define TC_EFT_ENABLE 4
1012#define TC_EFT_DISABLE 5
1013
Andrew Vasquezdf613b92008-01-17 09:02:17 -08001014#define TC_FCE_ENABLE 8
1015#define TC_FCE_OPTIONS 0
1016#define TC_FCE_DEFAULT_RX_SIZE 2112
1017#define TC_FCE_DEFAULT_TX_SIZE 2112
1018#define TC_FCE_DISABLE 9
1019#define TC_FCE_DISABLE_TRACE BIT_0
1020
Andrew Vasquez3d716442005-07-06 10:30:26 -07001021/* MID Support ***************************************************************/
1022
Andrew Vasquezeb66dc62007-11-12 10:30:58 -08001023#define MIN_MULTI_ID_FABRIC 64 /* Must be power-of-2. */
1024#define MAX_MULTI_ID_FABRIC 256 /* ... */
1025
1026#define for_each_mapped_vp_idx(_ha, _idx) \
1027 for (_idx = find_next_bit((_ha)->vp_idx_map, \
1028 (_ha)->max_npiv_vports + 1, 1); \
1029 _idx <= (_ha)->max_npiv_vports; \
1030 _idx = find_next_bit((_ha)->vp_idx_map, \
1031 (_ha)->max_npiv_vports + 1, _idx + 1)) \
Andrew Vasquez3d716442005-07-06 10:30:26 -07001032
1033struct mid_conf_entry_24xx {
1034 uint16_t reserved_1;
1035
1036 /*
1037 * BIT 0 = Enable Hard Loop Id
1038 * BIT 1 = Acquire Loop ID in LIPA
1039 * BIT 2 = ID not Acquired
1040 * BIT 3 = Enable VP
1041 * BIT 4 = Enable Initiator Mode
1042 * BIT 5 = Disable Target Mode
1043 * BIT 6-7 = Reserved
1044 */
1045 uint8_t options;
1046
1047 uint8_t hard_address;
1048
1049 uint8_t port_name[WWN_SIZE];
1050 uint8_t node_name[WWN_SIZE];
1051};
1052
1053struct mid_init_cb_24xx {
1054 struct init_cb_24xx init_cb;
1055
1056 uint16_t count;
1057 uint16_t options;
1058
Andrew Vasquezeb66dc62007-11-12 10:30:58 -08001059 struct mid_conf_entry_24xx entries[MAX_MULTI_ID_FABRIC];
Andrew Vasquez3d716442005-07-06 10:30:26 -07001060};
1061
1062
1063struct mid_db_entry_24xx {
1064 uint16_t status;
1065#define MDBS_NON_PARTIC BIT_3
1066#define MDBS_ID_ACQUIRED BIT_1
1067#define MDBS_ENABLED BIT_0
1068
1069 uint8_t options;
1070 uint8_t hard_address;
1071
1072 uint8_t port_name[WWN_SIZE];
1073 uint8_t node_name[WWN_SIZE];
1074
1075 uint8_t port_id[3];
1076 uint8_t reserved_1;
1077};
1078
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001079/*
1080 * Virtual Port Control IOCB
1081 */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001082#define VP_CTRL_IOCB_TYPE 0x30 /* Vitual Port Control entry. */
1083struct vp_ctrl_entry_24xx {
1084 uint8_t entry_type; /* Entry type. */
1085 uint8_t entry_count; /* Entry count. */
1086 uint8_t sys_define; /* System defined. */
1087 uint8_t entry_status; /* Entry Status. */
1088
1089 uint32_t handle; /* System handle. */
1090
1091 uint16_t vp_idx_failed;
1092
1093 uint16_t comp_status; /* Completion status. */
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001094#define CS_VCE_IOCB_ERROR 0x01 /* Error processing IOCB */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001095#define CS_VCE_ACQ_ID_ERROR 0x02 /* Error while acquireing ID. */
1096#define CS_VCE_BUSY 0x05 /* Firmware not ready to accept cmd. */
1097
1098 uint16_t command;
1099#define VCE_COMMAND_ENABLE_VPS 0x00 /* Enable VPs. */
1100#define VCE_COMMAND_DISABLE_VPS 0x08 /* Disable VPs. */
1101#define VCE_COMMAND_DISABLE_VPS_REINIT 0x09 /* Disable VPs and reinit link. */
1102#define VCE_COMMAND_DISABLE_VPS_LOGO 0x0a /* Disable VPs and LOGO ports. */
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001103#define VCE_COMMAND_DISABLE_VPS_LOGO_ALL 0x0b /* Disable VPs and LOGO ports. */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001104
1105 uint16_t vp_count;
1106
1107 uint8_t vp_idx_map[16];
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001108 uint16_t flags;
Seokmann Juc6852c42008-04-24 15:21:29 -07001109 uint16_t id;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001110 uint16_t reserved_4;
Seokmann Juc6852c42008-04-24 15:21:29 -07001111 uint16_t hopct;
1112 uint8_t reserved_5[24];
Andrew Vasquez3d716442005-07-06 10:30:26 -07001113};
1114
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001115/*
1116 * Modify Virtual Port Configuration IOCB
1117 */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001118#define VP_CONFIG_IOCB_TYPE 0x31 /* Vitual Port Config entry. */
1119struct vp_config_entry_24xx {
1120 uint8_t entry_type; /* Entry type. */
1121 uint8_t entry_count; /* Entry count. */
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001122 uint8_t handle_count;
Andrew Vasquez3d716442005-07-06 10:30:26 -07001123 uint8_t entry_status; /* Entry Status. */
1124
1125 uint32_t handle; /* System handle. */
1126
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001127 uint16_t flags;
1128#define CS_VF_BIND_VPORTS_TO_VF BIT_0
1129#define CS_VF_SET_QOS_OF_VPORTS BIT_1
1130#define CS_VF_SET_HOPS_OF_VPORTS BIT_2
Andrew Vasquez3d716442005-07-06 10:30:26 -07001131
1132 uint16_t comp_status; /* Completion status. */
1133#define CS_VCT_STS_ERROR 0x01 /* Specified VPs were not disabled. */
1134#define CS_VCT_CNT_ERROR 0x02 /* Invalid VP count. */
1135#define CS_VCT_ERROR 0x03 /* Unknown error. */
1136#define CS_VCT_IDX_ERROR 0x02 /* Invalid VP index. */
1137#define CS_VCT_BUSY 0x05 /* Firmware not ready to accept cmd. */
1138
1139 uint8_t command;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001140#define VCT_COMMAND_MOD_VPS 0x00 /* Modify VP configurations. */
1141#define VCT_COMMAND_MOD_ENABLE_VPS 0x01 /* Modify configuration & enable VPs. */
Andrew Vasquez3d716442005-07-06 10:30:26 -07001142
1143 uint8_t vp_count;
1144
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001145 uint8_t vp_index1;
1146 uint8_t vp_index2;
Andrew Vasquez3d716442005-07-06 10:30:26 -07001147
1148 uint8_t options_idx1;
1149 uint8_t hard_address_idx1;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001150 uint16_t reserved_vp1;
Andrew Vasquez3d716442005-07-06 10:30:26 -07001151 uint8_t port_name_idx1[WWN_SIZE];
1152 uint8_t node_name_idx1[WWN_SIZE];
1153
1154 uint8_t options_idx2;
1155 uint8_t hard_address_idx2;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001156 uint16_t reserved_vp2;
Andrew Vasquez3d716442005-07-06 10:30:26 -07001157 uint8_t port_name_idx2[WWN_SIZE];
1158 uint8_t node_name_idx2[WWN_SIZE];
Seokmann Juc6852c42008-04-24 15:21:29 -07001159 uint16_t id;
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001160 uint16_t reserved_4;
Seokmann Juc6852c42008-04-24 15:21:29 -07001161 uint16_t hopct;
Shyam Sundarf9e899e2009-07-31 15:09:30 -07001162 uint8_t reserved_5[2];
Andrew Vasquez3d716442005-07-06 10:30:26 -07001163};
1164
1165#define VP_RPT_ID_IOCB_TYPE 0x32 /* Report ID Acquisition entry. */
1166struct vp_rpt_id_entry_24xx {
1167 uint8_t entry_type; /* Entry type. */
1168 uint8_t entry_count; /* Entry count. */
1169 uint8_t sys_define; /* System defined. */
1170 uint8_t entry_status; /* Entry Status. */
1171
1172 uint32_t handle; /* System handle. */
1173
1174 uint16_t vp_count; /* Format 0 -- | VP setup | VP acq |. */
1175 /* Format 1 -- | VP count |. */
1176 uint16_t vp_idx; /* Format 0 -- Reserved. */
1177 /* Format 1 -- VP status and index. */
1178
1179 uint8_t port_id[3];
1180 uint8_t format;
1181
1182 uint8_t vp_idx_map[16];
1183
1184 uint8_t reserved_4[32];
1185};
1186
Seokmann Ju2c3dfe32007-07-05 13:16:51 -07001187#define VF_EVFP_IOCB_TYPE 0x26 /* Exchange Virtual Fabric Parameters entry. */
1188struct vf_evfp_entry_24xx {
1189 uint8_t entry_type; /* Entry type. */
1190 uint8_t entry_count; /* Entry count. */
1191 uint8_t sys_define; /* System defined. */
1192 uint8_t entry_status; /* Entry Status. */
1193
1194 uint32_t handle; /* System handle. */
1195 uint16_t comp_status; /* Completion status. */
1196 uint16_t timeout; /* timeout */
1197 uint16_t adim_tagging_mode;
1198
1199 uint16_t vfport_id;
1200 uint32_t exch_addr;
1201
1202 uint16_t nport_handle; /* N_PORT handle. */
1203 uint16_t control_flags;
1204 uint32_t io_parameter_0;
1205 uint32_t io_parameter_1;
1206 uint32_t tx_address[2]; /* Data segment 0 address. */
1207 uint32_t tx_len; /* Data segment 0 length. */
1208 uint32_t rx_address[2]; /* Data segment 1 address. */
1209 uint32_t rx_len; /* Data segment 1 length. */
1210};
1211
Andrew Vasquez3d716442005-07-06 10:30:26 -07001212/* END MID Support ***********************************************************/
Andrew Vasquez7d232c72008-04-03 13:13:22 -07001213
1214/* Flash Description Table ***************************************************/
1215
1216struct qla_fdt_layout {
1217 uint8_t sig[4];
1218 uint16_t version;
1219 uint16_t len;
1220 uint16_t checksum;
1221 uint8_t unused1[2];
1222 uint8_t model[16];
1223 uint16_t man_id;
1224 uint16_t id;
1225 uint8_t flags;
1226 uint8_t erase_cmd;
1227 uint8_t alt_erase_cmd;
1228 uint8_t wrt_enable_cmd;
1229 uint8_t wrt_enable_bits;
1230 uint8_t wrt_sts_reg_cmd;
1231 uint8_t unprotect_sec_cmd;
1232 uint8_t read_man_id_cmd;
1233 uint32_t block_size;
1234 uint32_t alt_block_size;
1235 uint32_t flash_size;
1236 uint32_t wrt_enable_data;
1237 uint8_t read_id_addr_len;
1238 uint8_t wrt_disable_bits;
1239 uint8_t read_dev_id_len;
1240 uint8_t chip_erase_cmd;
1241 uint16_t read_timeout;
1242 uint8_t protect_sec_cmd;
1243 uint8_t unused2[65];
1244};
Harihara Kadayam4d4df192008-04-03 13:13:26 -07001245
Andrew Vasquezc00d8992008-09-11 21:22:49 -07001246/* Flash Layout Table ********************************************************/
1247
1248struct qla_flt_location {
1249 uint8_t sig[4];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08001250 uint16_t start_lo;
1251 uint16_t start_hi;
1252 uint8_t version;
1253 uint8_t unused[5];
Andrew Vasquezc00d8992008-09-11 21:22:49 -07001254 uint16_t checksum;
1255};
1256
1257struct qla_flt_header {
1258 uint16_t version;
1259 uint16_t length;
1260 uint16_t checksum;
1261 uint16_t unused;
1262};
1263
1264#define FLT_REG_FW 0x01
1265#define FLT_REG_BOOT_CODE 0x07
1266#define FLT_REG_VPD_0 0x14
1267#define FLT_REG_NVRAM_0 0x15
1268#define FLT_REG_VPD_1 0x16
1269#define FLT_REG_NVRAM_1 0x17
1270#define FLT_REG_FDT 0x1a
1271#define FLT_REG_FLT 0x1c
1272#define FLT_REG_HW_EVENT_0 0x1d
1273#define FLT_REG_HW_EVENT_1 0x1f
Andrew Vasquez272976c2008-09-11 21:22:50 -07001274#define FLT_REG_NPIV_CONF_0 0x29
1275#define FLT_REG_NPIV_CONF_1 0x2a
Andrew Vasquezcbc8eb62009-06-03 09:55:17 -07001276#define FLT_REG_GOLD_FW 0x2f
Andrew Vasquezc00d8992008-09-11 21:22:49 -07001277
1278struct qla_flt_region {
1279 uint32_t code;
1280 uint32_t size;
1281 uint32_t start;
1282 uint32_t end;
1283};
1284
Andrew Vasquez272976c2008-09-11 21:22:50 -07001285/* Flash NPIV Configuration Table ********************************************/
1286
1287struct qla_npiv_header {
1288 uint8_t sig[2];
1289 uint16_t version;
1290 uint16_t entries;
1291 uint16_t unused[4];
1292 uint16_t checksum;
1293};
1294
1295struct qla_npiv_entry {
1296 uint16_t flags;
1297 uint16_t vf_id;
Anirban Chakraborty73208df2008-12-09 16:45:39 -08001298 uint8_t q_qos;
1299 uint8_t f_qos;
Andrew Vasquez272976c2008-09-11 21:22:50 -07001300 uint16_t unused1;
1301 uint8_t port_name[WWN_SIZE];
1302 uint8_t node_name[WWN_SIZE];
1303};
1304
Harihara Kadayam4d4df192008-04-03 13:13:26 -07001305/* 84XX Support **************************************************************/
1306
1307#define MBA_ISP84XX_ALERT 0x800f /* Alert Notification. */
1308#define A84_PANIC_RECOVERY 0x1
1309#define A84_OP_LOGIN_COMPLETE 0x2
1310#define A84_DIAG_LOGIN_COMPLETE 0x3
1311#define A84_GOLD_LOGIN_COMPLETE 0x4
1312
1313#define MBC_ISP84XX_RESET 0x3a /* Reset. */
1314
1315#define FSTATE_REMOTE_FC_DOWN BIT_0
1316#define FSTATE_NSL_LINK_DOWN BIT_1
1317#define FSTATE_IS_DIAG_FW BIT_2
1318#define FSTATE_LOGGED_IN BIT_3
1319#define FSTATE_WAITING_FOR_VERIFY BIT_4
1320
1321#define VERIFY_CHIP_IOCB_TYPE 0x1B
1322struct verify_chip_entry_84xx {
1323 uint8_t entry_type;
1324 uint8_t entry_count;
1325 uint8_t sys_defined;
1326 uint8_t entry_status;
1327
1328 uint32_t handle;
1329
1330 uint16_t options;
1331#define VCO_DONT_UPDATE_FW BIT_0
1332#define VCO_FORCE_UPDATE BIT_1
1333#define VCO_DONT_RESET_UPDATE BIT_2
1334#define VCO_DIAG_FW BIT_3
1335#define VCO_END_OF_DATA BIT_14
1336#define VCO_ENABLE_DSD BIT_15
1337
1338 uint16_t reserved_1;
1339
1340 uint16_t data_seg_cnt;
1341 uint16_t reserved_2[3];
1342
1343 uint32_t fw_ver;
1344 uint32_t exchange_address;
1345
1346 uint32_t reserved_3[3];
1347 uint32_t fw_size;
1348 uint32_t fw_seq_size;
1349 uint32_t relative_offset;
1350
1351 uint32_t dseg_address[2];
1352 uint32_t dseg_length;
1353};
1354
1355struct verify_chip_rsp_84xx {
1356 uint8_t entry_type;
1357 uint8_t entry_count;
1358 uint8_t sys_defined;
1359 uint8_t entry_status;
1360
1361 uint32_t handle;
1362
1363 uint16_t comp_status;
1364#define CS_VCS_CHIP_FAILURE 0x3
1365#define CS_VCS_BAD_EXCHANGE 0x8
1366#define CS_VCS_SEQ_COMPLETEi 0x40
1367
1368 uint16_t failure_code;
1369#define VFC_CHECKSUM_ERROR 0x1
1370#define VFC_INVALID_LEN 0x2
1371#define VFC_ALREADY_IN_PROGRESS 0x8
1372
1373 uint16_t reserved_1[4];
1374
1375 uint32_t fw_ver;
1376 uint32_t exchange_address;
1377
1378 uint32_t reserved_2[6];
1379};
1380
1381#define ACCESS_CHIP_IOCB_TYPE 0x2B
1382struct access_chip_84xx {
1383 uint8_t entry_type;
1384 uint8_t entry_count;
1385 uint8_t sys_defined;
1386 uint8_t entry_status;
1387
1388 uint32_t handle;
1389
1390 uint16_t options;
1391#define ACO_DUMP_MEMORY 0x0
1392#define ACO_LOAD_MEMORY 0x1
1393#define ACO_CHANGE_CONFIG_PARAM 0x2
1394#define ACO_REQUEST_INFO 0x3
1395
1396 uint16_t reserved1;
1397
1398 uint16_t dseg_count;
1399 uint16_t reserved2[3];
1400
1401 uint32_t parameter1;
1402 uint32_t parameter2;
1403 uint32_t parameter3;
1404
1405 uint32_t reserved3[3];
1406 uint32_t total_byte_cnt;
1407 uint32_t reserved4;
1408
1409 uint32_t dseg_address[2];
1410 uint32_t dseg_length;
1411};
1412
1413struct access_chip_rsp_84xx {
1414 uint8_t entry_type;
1415 uint8_t entry_count;
1416 uint8_t sys_defined;
1417 uint8_t entry_status;
1418
1419 uint32_t handle;
1420
1421 uint16_t comp_status;
1422 uint16_t failure_code;
1423 uint32_t residual_count;
1424
1425 uint32_t reserved[12];
1426};
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08001427
1428/* 81XX Support **************************************************************/
1429
1430#define MBA_DCBX_START 0x8016
1431#define MBA_DCBX_COMPLETE 0x8030
1432#define MBA_FCF_CONF_ERR 0x8031
1433#define MBA_DCBX_PARAM_UPDATE 0x8032
1434#define MBA_IDC_COMPLETE 0x8100
1435#define MBA_IDC_NOTIFY 0x8101
1436#define MBA_IDC_TIME_EXT 0x8102
1437
Andrew Vasquez8a659572009-02-08 20:50:12 -08001438#define MBC_IDC_ACK 0x101
Lalit Chandivade6e181be2009-03-26 08:49:17 -07001439#define MBC_RESTART_MPI_FW 0x3d
Joe Carnuccio1d2874d2009-03-24 09:08:06 -07001440#define MBC_FLASH_ACCESS_CTRL 0x3e /* Control flash access. */
Andrew Vasquezce0423f2009-06-03 09:55:13 -07001441#define MBC_GET_XGMAC_STATS 0x7a
Andrew Vasquez11bbc1d2009-06-03 09:55:14 -07001442#define MBC_GET_DCBX_PARAMS 0x51
Joe Carnuccio1d2874d2009-03-24 09:08:06 -07001443
1444/* Flash access control option field bit definitions */
1445#define FAC_OPT_FORCE_SEMAPHORE BIT_15
1446#define FAC_OPT_REQUESTOR_ID BIT_14
1447#define FAC_OPT_CMD_SUBCODE 0xff
1448
1449/* Flash access control command subcodes */
1450#define FAC_OPT_CMD_WRITE_PROTECT 0x00
1451#define FAC_OPT_CMD_WRITE_ENABLE 0x01
1452#define FAC_OPT_CMD_ERASE_SECTOR 0x02
1453#define FAC_OPT_CMD_LOCK_SEMAPHORE 0x03
1454#define FAC_OPT_CMD_UNLOCK_SEMAPHORE 0x04
1455#define FAC_OPT_CMD_GET_SECTOR_SIZE 0x05
Andrew Vasquez8a659572009-02-08 20:50:12 -08001456
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08001457struct nvram_81xx {
1458 /* NVRAM header. */
1459 uint8_t id[4];
1460 uint16_t nvram_version;
1461 uint16_t reserved_0;
1462
1463 /* Firmware Initialization Control Block. */
1464 uint16_t version;
1465 uint16_t reserved_1;
1466 uint16_t frame_payload_size;
1467 uint16_t execution_throttle;
1468 uint16_t exchange_count;
1469 uint16_t reserved_2;
1470
1471 uint8_t port_name[WWN_SIZE];
1472 uint8_t node_name[WWN_SIZE];
1473
1474 uint16_t login_retry_count;
1475 uint16_t reserved_3;
1476 uint16_t interrupt_delay_timer;
1477 uint16_t login_timeout;
1478
1479 uint32_t firmware_options_1;
1480 uint32_t firmware_options_2;
1481 uint32_t firmware_options_3;
1482
1483 uint16_t reserved_4[4];
1484
1485 /* Offset 64. */
1486 uint8_t enode_mac[6];
1487 uint16_t reserved_5[5];
1488
1489 /* Offset 80. */
1490 uint16_t reserved_6[24];
1491
1492 /* Offset 128. */
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07001493 uint16_t ex_version;
1494 uint8_t prio_fcf_matching_flags;
1495 uint8_t reserved_6_1[3];
1496 uint16_t pri_fcf_vlan_id;
1497 uint8_t pri_fcf_fabric_name[8];
1498 uint16_t reserved_6_2[7];
1499 uint8_t spma_mac_addr[6];
1500 uint16_t reserved_6_3[14];
1501
1502 /* Offset 192. */
1503 uint16_t reserved_7[32];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08001504
1505 /*
1506 * BIT 0 = Enable spinup delay
1507 * BIT 1 = Disable BIOS
1508 * BIT 2 = Enable Memory Map BIOS
1509 * BIT 3 = Enable Selectable Boot
1510 * BIT 4 = Disable RISC code load
1511 * BIT 5 = Disable Serdes
1512 * BIT 6 = Opt boot mode
1513 * BIT 7 = Interrupt enable
1514 *
1515 * BIT 8 = EV Control enable
1516 * BIT 9 = Enable lip reset
1517 * BIT 10 = Enable lip full login
1518 * BIT 11 = Enable target reset
1519 * BIT 12 = Stop firmware
1520 * BIT 13 = Enable nodename option
1521 * BIT 14 = Default WWPN valid
1522 * BIT 15 = Enable alternate WWN
1523 *
1524 * BIT 16 = CLP LUN string
1525 * BIT 17 = CLP Target string
1526 * BIT 18 = CLP BIOS enable string
1527 * BIT 19 = CLP Serdes string
1528 * BIT 20 = CLP WWPN string
1529 * BIT 21 = CLP WWNN string
1530 * BIT 22 =
1531 * BIT 23 =
1532 * BIT 24 = Keep WWPN
1533 * BIT 25 = Temp WWPN
1534 * BIT 26-31 =
1535 */
1536 uint32_t host_p;
1537
1538 uint8_t alternate_port_name[WWN_SIZE];
1539 uint8_t alternate_node_name[WWN_SIZE];
1540
1541 uint8_t boot_port_name[WWN_SIZE];
1542 uint16_t boot_lun_number;
1543 uint16_t reserved_8;
1544
1545 uint8_t alt1_boot_port_name[WWN_SIZE];
1546 uint16_t alt1_boot_lun_number;
1547 uint16_t reserved_9;
1548
1549 uint8_t alt2_boot_port_name[WWN_SIZE];
1550 uint16_t alt2_boot_lun_number;
1551 uint16_t reserved_10;
1552
1553 uint8_t alt3_boot_port_name[WWN_SIZE];
1554 uint16_t alt3_boot_lun_number;
1555 uint16_t reserved_11;
1556
1557 /*
1558 * BIT 0 = Selective Login
1559 * BIT 1 = Alt-Boot Enable
1560 * BIT 2 = Reserved
1561 * BIT 3 = Boot Order List
1562 * BIT 4 = Reserved
1563 * BIT 5 = Selective LUN
1564 * BIT 6 = Reserved
1565 * BIT 7-31 =
1566 */
1567 uint32_t efi_parameters;
1568
1569 uint8_t reset_delay;
1570 uint8_t reserved_12;
1571 uint16_t reserved_13;
1572
1573 uint16_t boot_id_number;
1574 uint16_t reserved_14;
1575
1576 uint16_t max_luns_per_target;
1577 uint16_t reserved_15;
1578
1579 uint16_t port_down_retry_count;
1580 uint16_t link_down_timeout;
1581
1582 /* FCode parameters. */
1583 uint16_t fcode_parameter;
1584
1585 uint16_t reserved_16[3];
1586
1587 /* Offset 352. */
1588 uint8_t reserved_17[4];
1589 uint16_t reserved_18[5];
1590 uint8_t reserved_19[2];
1591 uint16_t reserved_20[8];
1592
1593 /* Offset 384. */
1594 uint8_t reserved_21[16];
Santosh Vernekarcad454b2010-03-19 16:59:16 -07001595 uint16_t reserved_22[3];
1596
1597 /*
1598 * BIT 0 = Extended BB credits for LR
1599 * BIT 1 = Virtual Fabric Enable
1600 * BIT 2 = Enhanced Features Unused
1601 * BIT 3-7 = Enhanced Features Reserved
1602 */
1603 /* Enhanced Features */
1604 uint8_t enhanced_features;
1605
1606 uint8_t reserved_23;
1607 uint16_t reserved_24[4];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08001608
1609 /* Offset 416. */
Santosh Vernekarcad454b2010-03-19 16:59:16 -07001610 uint16_t reserved_25[32];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08001611
1612 /* Offset 480. */
1613 uint8_t model_name[16];
1614
1615 /* Offset 496. */
1616 uint16_t feature_mask_l;
1617 uint16_t feature_mask_h;
Santosh Vernekarcad454b2010-03-19 16:59:16 -07001618 uint16_t reserved_26[2];
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08001619
1620 uint16_t subsystem_vendor_id;
1621 uint16_t subsystem_device_id;
1622
1623 uint32_t checksum;
1624};
1625
1626/*
1627 * ISP Initialization Control Block.
1628 * Little endian except where noted.
1629 */
1630#define ICB_VERSION 1
1631struct init_cb_81xx {
1632 uint16_t version;
1633 uint16_t reserved_1;
1634
1635 uint16_t frame_payload_size;
1636 uint16_t execution_throttle;
1637 uint16_t exchange_count;
1638
1639 uint16_t reserved_2;
1640
1641 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1642 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1643
1644 uint16_t response_q_inpointer;
1645 uint16_t request_q_outpointer;
1646
1647 uint16_t login_retry_count;
1648
1649 uint16_t prio_request_q_outpointer;
1650
1651 uint16_t response_q_length;
1652 uint16_t request_q_length;
1653
1654 uint16_t reserved_3;
1655
1656 uint16_t prio_request_q_length;
1657
1658 uint32_t request_q_address[2];
1659 uint32_t response_q_address[2];
1660 uint32_t prio_request_q_address[2];
1661
1662 uint8_t reserved_4[8];
1663
1664 uint16_t atio_q_inpointer;
1665 uint16_t atio_q_length;
1666 uint32_t atio_q_address[2];
1667
1668 uint16_t interrupt_delay_timer; /* 100us increments. */
1669 uint16_t login_timeout;
1670
1671 /*
1672 * BIT 0-3 = Reserved
1673 * BIT 4 = Enable Target Mode
1674 * BIT 5 = Disable Initiator Mode
1675 * BIT 6 = Reserved
1676 * BIT 7 = Reserved
1677 *
1678 * BIT 8-13 = Reserved
1679 * BIT 14 = Node Name Option
1680 * BIT 15-31 = Reserved
1681 */
1682 uint32_t firmware_options_1;
1683
1684 /*
1685 * BIT 0 = Operation Mode bit 0
1686 * BIT 1 = Operation Mode bit 1
1687 * BIT 2 = Operation Mode bit 2
1688 * BIT 3 = Operation Mode bit 3
1689 * BIT 4-7 = Reserved
1690 *
1691 * BIT 8 = Enable Class 2
1692 * BIT 9 = Enable ACK0
1693 * BIT 10 = Reserved
1694 * BIT 11 = Enable FC-SP Security
1695 * BIT 12 = FC Tape Enable
1696 * BIT 13 = Reserved
1697 * BIT 14 = Enable Target PRLI Control
1698 * BIT 15-31 = Reserved
1699 */
1700 uint32_t firmware_options_2;
1701
1702 /*
1703 * BIT 0-3 = Reserved
1704 * BIT 4 = FCP RSP Payload bit 0
1705 * BIT 5 = FCP RSP Payload bit 1
1706 * BIT 6 = Enable Receive Out-of-Order data frame handling
1707 * BIT 7 = Reserved
1708 *
1709 * BIT 8 = Reserved
1710 * BIT 9 = Enable Out-of-Order FCP_XFER_RDY relative offset handling
1711 * BIT 10-16 = Reserved
1712 * BIT 17 = Enable multiple FCFs
1713 * BIT 18-20 = MAC addressing mode
1714 * BIT 21-25 = Ethernet data rate
1715 * BIT 26 = Enable ethernet header rx IOCB for ATIO q
1716 * BIT 27 = Enable ethernet header rx IOCB for response q
1717 * BIT 28 = SPMA selection bit 0
1718 * BIT 28 = SPMA selection bit 1
1719 * BIT 30-31 = Reserved
1720 */
1721 uint32_t firmware_options_3;
1722
1723 uint8_t reserved_5[8];
1724
1725 uint8_t enode_mac[6];
1726
1727 uint8_t reserved_6[10];
1728};
1729
1730struct mid_init_cb_81xx {
1731 struct init_cb_81xx init_cb;
1732
1733 uint16_t count;
1734 uint16_t options;
1735
1736 struct mid_conf_entry_24xx entries[MAX_MULTI_ID_FABRIC];
1737};
1738
Andrew Vasquezb64b0e82009-03-24 09:08:01 -07001739struct ex_init_cb_81xx {
1740 uint16_t ex_version;
1741 uint8_t prio_fcf_matching_flags;
1742 uint8_t reserved_1[3];
1743 uint16_t pri_fcf_vlan_id;
1744 uint8_t pri_fcf_fabric_name[8];
1745 uint16_t reserved_2[7];
1746 uint8_t spma_mac_addr[6];
1747 uint16_t reserved_3[14];
1748};
1749
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08001750#define FARX_ACCESS_FLASH_CONF_81XX 0x7FFD0000
1751#define FARX_ACCESS_FLASH_DATA_81XX 0x7F800000
1752
1753/* 81XX Flash locations -- occupies second 2MB region. */
1754#define FA_BOOT_CODE_ADDR_81 0x80000
1755#define FA_RISC_CODE_ADDR_81 0xA0000
1756#define FA_FW_AREA_ADDR_81 0xC0000
1757#define FA_VPD_NVRAM_ADDR_81 0xD0000
Andrew Vasquez3d79038f2009-03-24 09:08:14 -07001758#define FA_VPD0_ADDR_81 0xD0000
1759#define FA_VPD1_ADDR_81 0xD0400
1760#define FA_NVRAM0_ADDR_81 0xD0080
Harish Zunjarraofc3ea9b2009-04-06 22:33:44 -07001761#define FA_NVRAM1_ADDR_81 0xD0180
Andrew Vasquez3a03eb72009-01-05 11:18:11 -08001762#define FA_FEATURE_ADDR_81 0xD4000
1763#define FA_FLASH_DESCR_ADDR_81 0xD8000
1764#define FA_FLASH_LAYOUT_ADDR_81 0xD8400
1765#define FA_HW_EVENT0_ADDR_81 0xDC000
1766#define FA_HW_EVENT1_ADDR_81 0xDC400
1767#define FA_NPIV_CONF0_ADDR_81 0xD1000
1768#define FA_NPIV_CONF1_ADDR_81 0xD2000
1769
Andrew Vasquez3d716442005-07-06 10:30:26 -07001770#endif