blob: 2489bb7537087ab10c52b28f237b6aac62b3846d [file] [log] [blame]
Olof Johansson03d2bfc2011-01-01 23:52:56 -05001/*
2 * Copyright (C) 2010 Google, Inc.
3 *
4 * This software is licensed under the terms of the GNU General Public
5 * License version 2, as published by the Free Software Foundation, and
6 * may be copied, distributed, and modified under those terms.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 */
14
15#include <linux/err.h>
Paul Gortmaker96547f52011-07-03 15:15:51 -040016#include <linux/module.h>
Olof Johansson03d2bfc2011-01-01 23:52:56 -050017#include <linux/init.h>
18#include <linux/platform_device.h>
19#include <linux/clk.h>
20#include <linux/io.h>
Stephen Warren55cd65e2011-08-30 13:17:16 -060021#include <linux/of.h>
Stephen Warren3e44a1a2012-02-01 16:30:55 -070022#include <linux/of_device.h>
Grant Likely275173b2011-08-23 12:15:33 -060023#include <linux/of_gpio.h>
Olof Johansson03d2bfc2011-01-01 23:52:56 -050024#include <linux/gpio.h>
25#include <linux/mmc/card.h>
26#include <linux/mmc/host.h>
Joseph Lo0aacd232013-03-11 14:44:11 -060027#include <linux/mmc/slot-gpio.h>
Olof Johansson03d2bfc2011-01-01 23:52:56 -050028
Olof Johansson03d2bfc2011-01-01 23:52:56 -050029#include "sdhci-pltfm.h"
30
Pavan Kunapulica5879d2012-04-18 18:48:02 +053031/* Tegra SDHOST controller vendor register definitions */
32#define SDHCI_TEGRA_VENDOR_MISC_CTRL 0x120
Andrew Bresticker31453512014-05-22 08:55:35 -070033#define SDHCI_MISC_CTRL_ENABLE_SDR104 0x8
34#define SDHCI_MISC_CTRL_ENABLE_SDR50 0x10
Pavan Kunapulica5879d2012-04-18 18:48:02 +053035#define SDHCI_MISC_CTRL_ENABLE_SDHCI_SPEC_300 0x20
Andrew Bresticker31453512014-05-22 08:55:35 -070036#define SDHCI_MISC_CTRL_ENABLE_DDR50 0x200
Pavan Kunapulica5879d2012-04-18 18:48:02 +053037
Stephen Warren3e44a1a2012-02-01 16:30:55 -070038#define NVQUIRK_FORCE_SDHCI_SPEC_200 BIT(0)
39#define NVQUIRK_ENABLE_BLOCK_GAP_DET BIT(1)
Pavan Kunapulica5879d2012-04-18 18:48:02 +053040#define NVQUIRK_ENABLE_SDHCI_SPEC_300 BIT(2)
Andrew Bresticker31453512014-05-22 08:55:35 -070041#define NVQUIRK_DISABLE_SDR50 BIT(3)
42#define NVQUIRK_DISABLE_SDR104 BIT(4)
43#define NVQUIRK_DISABLE_DDR50 BIT(5)
Pavan Kunapuli352ee862015-01-28 11:45:16 -050044#define NVQUIRK_SHADOW_XFER_MODE_REG BIT(6)
Stephen Warren3e44a1a2012-02-01 16:30:55 -070045
46struct sdhci_tegra_soc_data {
Lars-Peter Clausen1db5eeb2013-03-13 19:26:03 +010047 const struct sdhci_pltfm_data *pdata;
Stephen Warren3e44a1a2012-02-01 16:30:55 -070048 u32 nvquirks;
49};
50
51struct sdhci_tegra {
Stephen Warren3e44a1a2012-02-01 16:30:55 -070052 const struct sdhci_tegra_soc_data *soc_data;
Stephen Warren0e786102013-02-15 15:07:19 -070053 int power_gpio;
Stephen Warren3e44a1a2012-02-01 16:30:55 -070054};
55
Olof Johansson03d2bfc2011-01-01 23:52:56 -050056static u16 tegra_sdhci_readw(struct sdhci_host *host, int reg)
57{
Stephen Warren3e44a1a2012-02-01 16:30:55 -070058 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
59 struct sdhci_tegra *tegra_host = pltfm_host->priv;
60 const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;
61
62 if (unlikely((soc_data->nvquirks & NVQUIRK_FORCE_SDHCI_SPEC_200) &&
63 (reg == SDHCI_HOST_VERSION))) {
Olof Johansson03d2bfc2011-01-01 23:52:56 -050064 /* Erratum: Version register is invalid in HW. */
65 return SDHCI_SPEC_200;
66 }
67
68 return readw(host->ioaddr + reg);
69}
70
Pavan Kunapuli352ee862015-01-28 11:45:16 -050071static void tegra_sdhci_writew(struct sdhci_host *host, u16 val, int reg)
72{
73 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
74 struct sdhci_tegra *tegra_host = pltfm_host->priv;
75 const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;
76
77 if (soc_data->nvquirks & NVQUIRK_SHADOW_XFER_MODE_REG) {
78 switch (reg) {
79 case SDHCI_TRANSFER_MODE:
80 /*
81 * Postpone this write, we must do it together with a
82 * command write that is down below.
83 */
84 pltfm_host->xfer_mode_shadow = val;
85 return;
86 case SDHCI_COMMAND:
87 writel((val << 16) | pltfm_host->xfer_mode_shadow,
88 host->ioaddr + SDHCI_TRANSFER_MODE);
89 return;
90 }
91 }
92
93 writew(val, host->ioaddr + reg);
94}
95
Olof Johansson03d2bfc2011-01-01 23:52:56 -050096static void tegra_sdhci_writel(struct sdhci_host *host, u32 val, int reg)
97{
Stephen Warren3e44a1a2012-02-01 16:30:55 -070098 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
99 struct sdhci_tegra *tegra_host = pltfm_host->priv;
100 const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;
101
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500102 /* Seems like we're getting spurious timeout and crc errors, so
103 * disable signalling of them. In case of real errors software
104 * timers should take care of eventually detecting them.
105 */
106 if (unlikely(reg == SDHCI_SIGNAL_ENABLE))
107 val &= ~(SDHCI_INT_TIMEOUT|SDHCI_INT_CRC);
108
109 writel(val, host->ioaddr + reg);
110
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700111 if (unlikely((soc_data->nvquirks & NVQUIRK_ENABLE_BLOCK_GAP_DET) &&
112 (reg == SDHCI_INT_ENABLE))) {
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500113 /* Erratum: Must enable block gap interrupt detection */
114 u8 gap_ctrl = readb(host->ioaddr + SDHCI_BLOCK_GAP_CONTROL);
115 if (val & SDHCI_INT_CARD_INT)
116 gap_ctrl |= 0x8;
117 else
118 gap_ctrl &= ~0x8;
119 writeb(gap_ctrl, host->ioaddr + SDHCI_BLOCK_GAP_CONTROL);
120 }
121}
122
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700123static unsigned int tegra_sdhci_get_ro(struct sdhci_host *host)
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500124{
Joseph Lo0aacd232013-03-11 14:44:11 -0600125 return mmc_gpio_get_ro(host->mmc);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500126}
127
Russell King03231f92014-04-25 12:57:12 +0100128static void tegra_sdhci_reset(struct sdhci_host *host, u8 mask)
Pavan Kunapulica5879d2012-04-18 18:48:02 +0530129{
130 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
131 struct sdhci_tegra *tegra_host = pltfm_host->priv;
132 const struct sdhci_tegra_soc_data *soc_data = tegra_host->soc_data;
Andrew Bresticker31453512014-05-22 08:55:35 -0700133 u32 misc_ctrl;
Pavan Kunapulica5879d2012-04-18 18:48:02 +0530134
Russell King03231f92014-04-25 12:57:12 +0100135 sdhci_reset(host, mask);
136
Pavan Kunapulica5879d2012-04-18 18:48:02 +0530137 if (!(mask & SDHCI_RESET_ALL))
138 return;
139
Andrew Bresticker31453512014-05-22 08:55:35 -0700140 misc_ctrl = sdhci_readw(host, SDHCI_TEGRA_VENDOR_MISC_CTRL);
Pavan Kunapulica5879d2012-04-18 18:48:02 +0530141 /* Erratum: Enable SDHCI spec v3.00 support */
Andrew Bresticker31453512014-05-22 08:55:35 -0700142 if (soc_data->nvquirks & NVQUIRK_ENABLE_SDHCI_SPEC_300)
Pavan Kunapulica5879d2012-04-18 18:48:02 +0530143 misc_ctrl |= SDHCI_MISC_CTRL_ENABLE_SDHCI_SPEC_300;
Andrew Bresticker31453512014-05-22 08:55:35 -0700144 /* Don't advertise UHS modes which aren't supported yet */
145 if (soc_data->nvquirks & NVQUIRK_DISABLE_SDR50)
146 misc_ctrl &= ~SDHCI_MISC_CTRL_ENABLE_SDR50;
147 if (soc_data->nvquirks & NVQUIRK_DISABLE_DDR50)
148 misc_ctrl &= ~SDHCI_MISC_CTRL_ENABLE_DDR50;
149 if (soc_data->nvquirks & NVQUIRK_DISABLE_SDR104)
150 misc_ctrl &= ~SDHCI_MISC_CTRL_ENABLE_SDR104;
151 sdhci_writew(host, misc_ctrl, SDHCI_TEGRA_VENDOR_MISC_CTRL);
Pavan Kunapulica5879d2012-04-18 18:48:02 +0530152}
153
Russell King2317f562014-04-25 12:57:07 +0100154static void tegra_sdhci_set_bus_width(struct sdhci_host *host, int bus_width)
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500155{
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500156 u32 ctrl;
157
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500158 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Joseph Lo0aacd232013-03-11 14:44:11 -0600159 if ((host->mmc->caps & MMC_CAP_8_BIT_DATA) &&
160 (bus_width == MMC_BUS_WIDTH_8)) {
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500161 ctrl &= ~SDHCI_CTRL_4BITBUS;
162 ctrl |= SDHCI_CTRL_8BITBUS;
163 } else {
164 ctrl &= ~SDHCI_CTRL_8BITBUS;
165 if (bus_width == MMC_BUS_WIDTH_4)
166 ctrl |= SDHCI_CTRL_4BITBUS;
167 else
168 ctrl &= ~SDHCI_CTRL_4BITBUS;
169 }
170 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500171}
172
Lars-Peter Clausenc9155682013-03-13 19:26:05 +0100173static const struct sdhci_ops tegra_sdhci_ops = {
Shawn Guo85d65092011-05-27 23:48:12 +0800174 .get_ro = tegra_sdhci_get_ro,
Shawn Guo85d65092011-05-27 23:48:12 +0800175 .read_w = tegra_sdhci_readw,
Pavan Kunapuli352ee862015-01-28 11:45:16 -0500176 .write_w = tegra_sdhci_writew,
Shawn Guo85d65092011-05-27 23:48:12 +0800177 .write_l = tegra_sdhci_writel,
Russell King17710592014-04-25 12:58:55 +0100178 .set_clock = sdhci_set_clock,
Russell King2317f562014-04-25 12:57:07 +0100179 .set_bus_width = tegra_sdhci_set_bus_width,
Russell King03231f92014-04-25 12:57:12 +0100180 .reset = tegra_sdhci_reset,
Russell King96d7b782014-04-25 12:59:26 +0100181 .set_uhs_signaling = sdhci_set_uhs_signaling,
Andrew Brestickerf9260352014-05-22 08:55:36 -0700182 .get_max_clock = sdhci_pltfm_clk_get_max_clock,
Shawn Guo85d65092011-05-27 23:48:12 +0800183};
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500184
Lars-Peter Clausen1db5eeb2013-03-13 19:26:03 +0100185static const struct sdhci_pltfm_data sdhci_tegra20_pdata = {
Shawn Guo85d65092011-05-27 23:48:12 +0800186 .quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
187 SDHCI_QUIRK_SINGLE_POWER_WRITE |
188 SDHCI_QUIRK_NO_HISPD_BIT |
Andrew Brestickerf9260352014-05-22 08:55:36 -0700189 SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
190 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
Shawn Guo85d65092011-05-27 23:48:12 +0800191 .ops = &tegra_sdhci_ops,
192};
193
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700194static struct sdhci_tegra_soc_data soc_data_tegra20 = {
195 .pdata = &sdhci_tegra20_pdata,
196 .nvquirks = NVQUIRK_FORCE_SDHCI_SPEC_200 |
197 NVQUIRK_ENABLE_BLOCK_GAP_DET,
198};
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700199
Lars-Peter Clausen1db5eeb2013-03-13 19:26:03 +0100200static const struct sdhci_pltfm_data sdhci_tegra30_pdata = {
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700201 .quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
202 SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
203 SDHCI_QUIRK_SINGLE_POWER_WRITE |
204 SDHCI_QUIRK_NO_HISPD_BIT |
Andrew Brestickerf9260352014-05-22 08:55:36 -0700205 SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
206 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700207 .ops = &tegra_sdhci_ops,
208};
209
210static struct sdhci_tegra_soc_data soc_data_tegra30 = {
211 .pdata = &sdhci_tegra30_pdata,
Andrew Bresticker31453512014-05-22 08:55:35 -0700212 .nvquirks = NVQUIRK_ENABLE_SDHCI_SPEC_300 |
213 NVQUIRK_DISABLE_SDR50 |
214 NVQUIRK_DISABLE_SDR104,
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700215};
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700216
Lars-Peter Clausen1db5eeb2013-03-13 19:26:03 +0100217static const struct sdhci_pltfm_data sdhci_tegra114_pdata = {
Rhyland Klein5ebf2552013-02-20 13:35:17 -0500218 .quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL |
219 SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
220 SDHCI_QUIRK_SINGLE_POWER_WRITE |
221 SDHCI_QUIRK_NO_HISPD_BIT |
Andrew Brestickerf9260352014-05-22 08:55:36 -0700222 SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC |
223 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
Rhyland Klein5ebf2552013-02-20 13:35:17 -0500224 .ops = &tegra_sdhci_ops,
225};
226
227static struct sdhci_tegra_soc_data soc_data_tegra114 = {
228 .pdata = &sdhci_tegra114_pdata,
Andrew Bresticker31453512014-05-22 08:55:35 -0700229 .nvquirks = NVQUIRK_DISABLE_SDR50 |
230 NVQUIRK_DISABLE_DDR50 |
Pavan Kunapuli352ee862015-01-28 11:45:16 -0500231 NVQUIRK_DISABLE_SDR104 |
232 NVQUIRK_SHADOW_XFER_MODE_REG,
Rhyland Klein5ebf2552013-02-20 13:35:17 -0500233};
234
Bill Pemberton498d83e2012-11-19 13:24:22 -0500235static const struct of_device_id sdhci_tegra_dt_match[] = {
Stephen Warren67debea2014-01-06 11:17:47 -0700236 { .compatible = "nvidia,tegra124-sdhci", .data = &soc_data_tegra114 },
Rhyland Klein5ebf2552013-02-20 13:35:17 -0500237 { .compatible = "nvidia,tegra114-sdhci", .data = &soc_data_tegra114 },
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700238 { .compatible = "nvidia,tegra30-sdhci", .data = &soc_data_tegra30 },
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700239 { .compatible = "nvidia,tegra20-sdhci", .data = &soc_data_tegra20 },
Grant Likely275173b2011-08-23 12:15:33 -0600240 {}
241};
Arnd Bergmanne4404fa2013-04-23 15:05:57 -0400242MODULE_DEVICE_TABLE(of, sdhci_tegra_dt_match);
Grant Likely275173b2011-08-23 12:15:33 -0600243
Simon Baatz47caa842013-06-09 22:14:16 +0200244static int sdhci_tegra_parse_dt(struct device *dev)
Grant Likely275173b2011-08-23 12:15:33 -0600245{
Stephen Warren0e786102013-02-15 15:07:19 -0700246 struct device_node *np = dev->of_node;
Joseph Lo0aacd232013-03-11 14:44:11 -0600247 struct sdhci_host *host = dev_get_drvdata(dev);
248 struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
249 struct sdhci_tegra *tegra_host = pltfm_host->priv;
Grant Likely275173b2011-08-23 12:15:33 -0600250
Stephen Warren0e786102013-02-15 15:07:19 -0700251 tegra_host->power_gpio = of_get_named_gpio(np, "power-gpios", 0);
Simon Baatz47caa842013-06-09 22:14:16 +0200252 return mmc_of_parse(host->mmc);
Grant Likely275173b2011-08-23 12:15:33 -0600253}
254
Bill Pembertonc3be1ef2012-11-19 13:23:06 -0500255static int sdhci_tegra_probe(struct platform_device *pdev)
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500256{
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700257 const struct of_device_id *match;
258 const struct sdhci_tegra_soc_data *soc_data;
259 struct sdhci_host *host;
Shawn Guo85d65092011-05-27 23:48:12 +0800260 struct sdhci_pltfm_host *pltfm_host;
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700261 struct sdhci_tegra *tegra_host;
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500262 struct clk *clk;
263 int rc;
264
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700265 match = of_match_device(sdhci_tegra_dt_match, &pdev->dev);
Joseph Lob37f9d92012-08-17 15:04:31 +0800266 if (!match)
267 return -EINVAL;
268 soc_data = match->data;
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700269
Christian Daudt0e748232013-05-29 13:50:05 -0700270 host = sdhci_pltfm_init(pdev, soc_data->pdata, 0);
Shawn Guo85d65092011-05-27 23:48:12 +0800271 if (IS_ERR(host))
272 return PTR_ERR(host);
Shawn Guo85d65092011-05-27 23:48:12 +0800273 pltfm_host = sdhci_priv(host);
274
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700275 tegra_host = devm_kzalloc(&pdev->dev, sizeof(*tegra_host), GFP_KERNEL);
276 if (!tegra_host) {
277 dev_err(mmc_dev(host->mmc), "failed to allocate tegra_host\n");
278 rc = -ENOMEM;
Stephen Warren0e786102013-02-15 15:07:19 -0700279 goto err_alloc_tegra_host;
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700280 }
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700281 tegra_host->soc_data = soc_data;
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700282 pltfm_host->priv = tegra_host;
Grant Likely275173b2011-08-23 12:15:33 -0600283
Simon Baatz47caa842013-06-09 22:14:16 +0200284 rc = sdhci_tegra_parse_dt(&pdev->dev);
285 if (rc)
286 goto err_parse_dt;
Stephen Warren0e786102013-02-15 15:07:19 -0700287
288 if (gpio_is_valid(tegra_host->power_gpio)) {
Kevin Haoe4f79d92015-02-27 15:47:27 +0800289 rc = devm_gpio_request(&pdev->dev, tegra_host->power_gpio,
290 "sdhci_power");
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500291 if (rc) {
292 dev_err(mmc_dev(host->mmc),
293 "failed to allocate power gpio\n");
Shawn Guo85d65092011-05-27 23:48:12 +0800294 goto err_power_req;
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500295 }
Stephen Warren0e786102013-02-15 15:07:19 -0700296 gpio_direction_output(tegra_host->power_gpio, 1);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500297 }
298
Kevin Haoe4f79d92015-02-27 15:47:27 +0800299 clk = devm_clk_get(mmc_dev(host->mmc), NULL);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500300 if (IS_ERR(clk)) {
301 dev_err(mmc_dev(host->mmc), "clk err\n");
302 rc = PTR_ERR(clk);
Shawn Guo85d65092011-05-27 23:48:12 +0800303 goto err_clk_get;
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500304 }
Prashant Gaikwad1e674bc2012-06-05 09:59:37 +0530305 clk_prepare_enable(clk);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500306 pltfm_host->clk = clk;
307
Shawn Guo85d65092011-05-27 23:48:12 +0800308 rc = sdhci_add_host(host);
309 if (rc)
310 goto err_add_host;
311
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500312 return 0;
313
Shawn Guo85d65092011-05-27 23:48:12 +0800314err_add_host:
Prashant Gaikwad1e674bc2012-06-05 09:59:37 +0530315 clk_disable_unprepare(pltfm_host->clk);
Shawn Guo85d65092011-05-27 23:48:12 +0800316err_clk_get:
Shawn Guo85d65092011-05-27 23:48:12 +0800317err_power_req:
Simon Baatz47caa842013-06-09 22:14:16 +0200318err_parse_dt:
Stephen Warren0e786102013-02-15 15:07:19 -0700319err_alloc_tegra_host:
Shawn Guo85d65092011-05-27 23:48:12 +0800320 sdhci_pltfm_free(pdev);
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500321 return rc;
322}
323
Shawn Guo85d65092011-05-27 23:48:12 +0800324static struct platform_driver sdhci_tegra_driver = {
325 .driver = {
326 .name = "sdhci-tegra",
Grant Likely275173b2011-08-23 12:15:33 -0600327 .of_match_table = sdhci_tegra_dt_match,
Manuel Lauss29495aa2011-11-03 11:09:45 +0100328 .pm = SDHCI_PLTFM_PMOPS,
Shawn Guo85d65092011-05-27 23:48:12 +0800329 },
330 .probe = sdhci_tegra_probe,
Kevin Haocaebcae2015-02-27 15:47:31 +0800331 .remove = sdhci_pltfm_unregister,
Olof Johansson03d2bfc2011-01-01 23:52:56 -0500332};
333
Axel Lind1f81a62011-11-26 12:55:43 +0800334module_platform_driver(sdhci_tegra_driver);
Shawn Guo85d65092011-05-27 23:48:12 +0800335
336MODULE_DESCRIPTION("SDHCI driver for Tegra");
Stephen Warren3e44a1a2012-02-01 16:30:55 -0700337MODULE_AUTHOR("Google, Inc.");
Shawn Guo85d65092011-05-27 23:48:12 +0800338MODULE_LICENSE("GPL v2");