blob: 6e046e1111b157018738d358a85c9ff8f083f5dc [file] [log] [blame]
Eduardo Valentin78673bc2008-07-03 12:24:40 +03001/*
2 * linux/arch/arm/mach-omap2/mcbsp.c
3 *
4 * Copyright (C) 2008 Instituto Nokia de Tecnologia
5 * Contact: Eduardo Valentin <eduardo.valentin@indt.org.br>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * Multichannel mode not supported.
12 */
13#include <linux/module.h>
14#include <linux/init.h>
15#include <linux/clk.h>
16#include <linux/err.h>
17#include <linux/io.h>
18#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019#include <linux/slab.h>
Eduardo Valentin78673bc2008-07-03 12:24:40 +030020
Tony Lindgrendd7667a2009-01-15 13:09:51 +020021#include <mach/irqs.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070022#include <plat/dma.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070023#include <plat/cpu.h>
24#include <plat/mcbsp.h>
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +053025#include <plat/omap_device.h>
Kishon Vijay Abraham Ie95496d2011-02-24 15:16:54 +053026#include <linux/pm_runtime.h>
Paul Walmsley4814ced2010-10-08 11:40:20 -060027
28#include "control.h"
29
Jarkko Nikula1743d142011-09-26 10:45:44 +030030/*
31 * FIXME: Find a mechanism to enable/disable runtime the McBSP ICLK autoidle.
32 * Sidetone needs non-gated ICLK and sidetone autoidle is broken.
33 */
34#include "cm2xxx_3xxx.h"
35#include "cm-regbits-34xx.h"
36
Peter Ujfalusi40c07642012-03-08 11:08:36 +020037/* McBSP1 internal signal muxing function for OMAP2/3 */
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +030038static int omap2_mcbsp1_mux_rx_clk(struct device *dev, const char *signal,
39 const char *src)
Paul Walmsleycf4c87a2010-10-08 11:40:19 -060040{
41 u32 v;
42
43 v = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
Paul Walmsleycf4c87a2010-10-08 11:40:19 -060044
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +030045 if (!strcmp(signal, "clkr")) {
46 if (!strcmp(src, "clkr"))
47 v &= ~OMAP2_MCBSP1_CLKR_MASK;
48 else if (!strcmp(src, "clkx"))
49 v |= OMAP2_MCBSP1_CLKR_MASK;
50 else
51 return -EINVAL;
52 } else if (!strcmp(signal, "fsr")) {
53 if (!strcmp(src, "fsr"))
54 v &= ~OMAP2_MCBSP1_FSR_MASK;
55 else if (!strcmp(src, "fsx"))
56 v |= OMAP2_MCBSP1_FSR_MASK;
57 else
58 return -EINVAL;
59 } else {
60 return -EINVAL;
61 }
Paul Walmsleycf4c87a2010-10-08 11:40:19 -060062
Paul Walmsleycf4c87a2010-10-08 11:40:19 -060063 omap_ctrl_writel(v, OMAP2_CONTROL_DEVCONF0);
Jarkko Nikula7bc0c4b2011-09-26 10:45:49 +030064
65 return 0;
Paul Walmsleycf4c87a2010-10-08 11:40:19 -060066}
Paul Walmsleycf4c87a2010-10-08 11:40:19 -060067
Peter Ujfalusi40c07642012-03-08 11:08:36 +020068/* McBSP4 internal signal muxing function for OMAP4 */
69#define OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_FSX (1 << 31)
70#define OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_CLKX (1 << 30)
71static int omap4_mcbsp4_mux_rx_clk(struct device *dev, const char *signal,
72 const char *src)
73{
74 u32 v;
75
76 /*
77 * In CONTROL_MCBSPLP register only bit 30 (CLKR mux), and bit 31 (FSR
78 * mux) is used */
79 v = omap4_ctrl_pad_readl(OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_MCBSPLP);
80
81 if (!strcmp(signal, "clkr")) {
82 if (!strcmp(src, "clkr"))
83 v &= ~OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_CLKX;
84 else if (!strcmp(src, "clkx"))
85 v |= OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_CLKX;
86 else
87 return -EINVAL;
88 } else if (!strcmp(signal, "fsr")) {
89 if (!strcmp(src, "fsr"))
90 v &= ~OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_FSX;
91 else if (!strcmp(src, "fsx"))
92 v |= OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_FSX;
93 else
94 return -EINVAL;
95 } else {
96 return -EINVAL;
97 }
98
99 omap4_ctrl_pad_writel(v, OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_MCBSPLP);
100
101 return 0;
102}
103
Jarkko Nikula1743d142011-09-26 10:45:44 +0300104static int omap3_enable_st_clock(unsigned int id, bool enable)
105{
106 unsigned int w;
107
108 /*
109 * Sidetone uses McBSP ICLK - which must not idle when sidetones
110 * are enabled or sidetones start sounding ugly.
111 */
112 w = omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
113 if (enable)
114 w &= ~(1 << (id - 2));
115 else
116 w |= 1 << (id - 2);
117 omap2_cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
118
119 return 0;
120}
121
Kevin Hilman9cf793f2012-02-20 09:43:30 -0800122static int __init omap_init_mcbsp(struct omap_hwmod *oh, void *unused)
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530123{
124 int id, count = 1;
125 char *name = "omap-mcbsp";
126 struct omap_hwmod *oh_device[2];
127 struct omap_mcbsp_platform_data *pdata = NULL;
Kevin Hilman3528c582011-07-21 13:48:45 -0700128 struct platform_device *pdev;
Eduardo Valentin78673bc2008-07-03 12:24:40 +0300129
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530130 sscanf(oh->name, "mcbsp%d", &id);
131
132 pdata = kzalloc(sizeof(struct omap_mcbsp_platform_data), GFP_KERNEL);
133 if (!pdata) {
134 pr_err("%s: No memory for mcbsp\n", __func__);
135 return -ENOMEM;
136 }
137
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300138 pdata->reg_step = 4;
Jarkko Nikula88408232011-09-26 10:45:41 +0300139 if (oh->class->rev < MCBSP_CONFIG_TYPE2) {
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300140 pdata->reg_size = 2;
Jarkko Nikula88408232011-09-26 10:45:41 +0300141 } else {
Jarkko Nikulacdc715142011-09-26 10:45:39 +0300142 pdata->reg_size = 4;
Jarkko Nikula88408232011-09-26 10:45:41 +0300143 pdata->has_ccr = true;
144 }
Peter Ujfalusi40c07642012-03-08 11:08:36 +0200145
146 /* On OMAP2/3 the McBSP1 port has 6 pin configuration */
147 if (id == 1 && oh->class->rev < MCBSP_CONFIG_TYPE4)
Jarkko Nikula0c8551e2011-12-12 10:38:26 +0200148 pdata->mux_signal = omap2_mcbsp1_mux_rx_clk;
Kishon Vijay Abraham I9504ba62011-02-24 15:16:55 +0530149
Peter Ujfalusi40c07642012-03-08 11:08:36 +0200150 /* On OMAP4 the McBSP4 port has 6 pin configuration */
151 if (id == 4 && oh->class->rev == MCBSP_CONFIG_TYPE4)
152 pdata->mux_signal = omap4_mcbsp4_mux_rx_clk;
153
Peter Ujfalusicafebc42012-08-16 16:41:01 +0300154 if (oh->class->rev == MCBSP_CONFIG_TYPE2) {
155 /* The FIFO has 128 locations */
156 pdata->buffer_size = 0x80;
157 } else if (oh->class->rev == MCBSP_CONFIG_TYPE3) {
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530158 if (id == 2)
159 /* The FIFO has 1024 + 256 locations */
160 pdata->buffer_size = 0x500;
161 else
162 /* The FIFO has 128 locations */
163 pdata->buffer_size = 0x80;
Peter Ujfalusida762502011-12-15 11:32:26 +0200164 } else if (oh->class->rev == MCBSP_CONFIG_TYPE4) {
165 /* The FIFO has 128 locations for all instances */
166 pdata->buffer_size = 0x80;
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530167 }
168
Jarkko Nikula1a645882011-09-26 10:45:40 +0300169 if (oh->class->rev >= MCBSP_CONFIG_TYPE3)
170 pdata->has_wakeup = true;
171
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530172 oh_device[0] = oh;
173
174 if (oh->dev_attr) {
175 oh_device[1] = omap_hwmod_lookup((
176 (struct omap_mcbsp_dev_attr *)(oh->dev_attr))->sidetone);
Jarkko Nikula1743d142011-09-26 10:45:44 +0300177 pdata->enable_st_clock = omap3_enable_st_clock;
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530178 count++;
179 }
Kevin Hilman3528c582011-07-21 13:48:45 -0700180 pdev = omap_device_build_ss(name, id, oh_device, count, pdata,
Benoit Coussonf718e2c2011-08-10 15:30:09 +0200181 sizeof(*pdata), NULL, 0, false);
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530182 kfree(pdata);
Kevin Hilman3528c582011-07-21 13:48:45 -0700183 if (IS_ERR(pdev)) {
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300184 pr_err("%s: Can't build omap_device for %s:%s.\n", __func__,
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530185 name, oh->name);
Kevin Hilman3528c582011-07-21 13:48:45 -0700186 return PTR_ERR(pdev);
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530187 }
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530188 return 0;
189}
Syed Rafiuddina5b92cc2009-07-28 18:57:10 +0530190
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300191static int __init omap2_mcbsp_init(void)
Eduardo Valentin78673bc2008-07-03 12:24:40 +0300192{
Kishon Vijay Abraham I64bcbd32011-02-24 15:16:52 +0530193 omap_hwmod_for_each_by_class("mcbsp", omap_init_mcbsp, NULL);
Chandra Shekharb4b58f52008-10-08 10:01:39 +0300194
Peter Ujfalusi0210dc42012-01-26 12:38:31 +0200195 return 0;
Eduardo Valentin78673bc2008-07-03 12:24:40 +0300196}
197arch_initcall(omap2_mcbsp_init);