blob: ff0ce6ba1b69d1314f74f2dc4e37fe577cec86c8 [file] [log] [blame]
Mark Brown2159ad932012-10-11 11:54:02 +09001/*
2 * wm_adsp.c -- Wolfson ADSP support
3 *
4 * Copyright 2012 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/delay.h>
17#include <linux/firmware.h>
Mark Browncf17c832013-01-30 14:37:23 +080018#include <linux/list.h>
Mark Brown2159ad932012-10-11 11:54:02 +090019#include <linux/pm.h>
20#include <linux/pm_runtime.h>
21#include <linux/regmap.h>
Mark Brown973838a2012-11-28 17:20:32 +000022#include <linux/regulator/consumer.h>
Mark Brown2159ad932012-10-11 11:54:02 +090023#include <linux/slab.h>
Charles Keepaxcdcd7f72014-11-14 15:40:45 +000024#include <linux/vmalloc.h>
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +010025#include <linux/workqueue.h>
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +010026#include <linux/debugfs.h>
Mark Brown2159ad932012-10-11 11:54:02 +090027#include <sound/core.h>
28#include <sound/pcm.h>
29#include <sound/pcm_params.h>
30#include <sound/soc.h>
31#include <sound/jack.h>
32#include <sound/initval.h>
33#include <sound/tlv.h>
34
35#include <linux/mfd/arizona/registers.h>
36
Mark Browndc914282013-02-18 19:09:23 +000037#include "arizona.h"
Mark Brown2159ad932012-10-11 11:54:02 +090038#include "wm_adsp.h"
39
40#define adsp_crit(_dsp, fmt, ...) \
41 dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
42#define adsp_err(_dsp, fmt, ...) \
43 dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
44#define adsp_warn(_dsp, fmt, ...) \
45 dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
46#define adsp_info(_dsp, fmt, ...) \
47 dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
48#define adsp_dbg(_dsp, fmt, ...) \
49 dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
50
51#define ADSP1_CONTROL_1 0x00
52#define ADSP1_CONTROL_2 0x02
53#define ADSP1_CONTROL_3 0x03
54#define ADSP1_CONTROL_4 0x04
55#define ADSP1_CONTROL_5 0x06
56#define ADSP1_CONTROL_6 0x07
57#define ADSP1_CONTROL_7 0x08
58#define ADSP1_CONTROL_8 0x09
59#define ADSP1_CONTROL_9 0x0A
60#define ADSP1_CONTROL_10 0x0B
61#define ADSP1_CONTROL_11 0x0C
62#define ADSP1_CONTROL_12 0x0D
63#define ADSP1_CONTROL_13 0x0F
64#define ADSP1_CONTROL_14 0x10
65#define ADSP1_CONTROL_15 0x11
66#define ADSP1_CONTROL_16 0x12
67#define ADSP1_CONTROL_17 0x13
68#define ADSP1_CONTROL_18 0x14
69#define ADSP1_CONTROL_19 0x16
70#define ADSP1_CONTROL_20 0x17
71#define ADSP1_CONTROL_21 0x18
72#define ADSP1_CONTROL_22 0x1A
73#define ADSP1_CONTROL_23 0x1B
74#define ADSP1_CONTROL_24 0x1C
75#define ADSP1_CONTROL_25 0x1E
76#define ADSP1_CONTROL_26 0x20
77#define ADSP1_CONTROL_27 0x21
78#define ADSP1_CONTROL_28 0x22
79#define ADSP1_CONTROL_29 0x23
80#define ADSP1_CONTROL_30 0x24
81#define ADSP1_CONTROL_31 0x26
82
83/*
84 * ADSP1 Control 19
85 */
86#define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
87#define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
88#define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
89
90
91/*
92 * ADSP1 Control 30
93 */
94#define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
95#define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
96#define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
97#define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
98#define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
99#define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
100#define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
101#define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
102#define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
103#define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
104#define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
105#define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
106#define ADSP1_START 0x0001 /* DSP1_START */
107#define ADSP1_START_MASK 0x0001 /* DSP1_START */
108#define ADSP1_START_SHIFT 0 /* DSP1_START */
109#define ADSP1_START_WIDTH 1 /* DSP1_START */
110
Chris Rattray94e205b2013-01-18 08:43:09 +0000111/*
112 * ADSP1 Control 31
113 */
114#define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
115#define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
116#define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
117
Mark Brown2d30b572013-01-28 20:18:17 +0800118#define ADSP2_CONTROL 0x0
119#define ADSP2_CLOCKING 0x1
120#define ADSP2_STATUS1 0x4
121#define ADSP2_WDMA_CONFIG_1 0x30
122#define ADSP2_WDMA_CONFIG_2 0x31
123#define ADSP2_RDMA_CONFIG_1 0x34
Mark Brown2159ad932012-10-11 11:54:02 +0900124
Richard Fitzgerald10337b02015-05-29 10:23:07 +0100125#define ADSP2_SCRATCH0 0x40
126#define ADSP2_SCRATCH1 0x41
127#define ADSP2_SCRATCH2 0x42
128#define ADSP2_SCRATCH3 0x43
129
Mark Brown2159ad932012-10-11 11:54:02 +0900130/*
131 * ADSP2 Control
132 */
133
134#define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
135#define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
136#define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
137#define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
138#define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
139#define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
140#define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
141#define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
142#define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
143#define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
144#define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
145#define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
146#define ADSP2_START 0x0001 /* DSP1_START */
147#define ADSP2_START_MASK 0x0001 /* DSP1_START */
148#define ADSP2_START_SHIFT 0 /* DSP1_START */
149#define ADSP2_START_WIDTH 1 /* DSP1_START */
150
151/*
Mark Brown973838a2012-11-28 17:20:32 +0000152 * ADSP2 clocking
153 */
154#define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
155#define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
156#define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
157
158/*
Mark Brown2159ad932012-10-11 11:54:02 +0900159 * ADSP2 Status 1
160 */
161#define ADSP2_RAM_RDY 0x0001
162#define ADSP2_RAM_RDY_MASK 0x0001
163#define ADSP2_RAM_RDY_SHIFT 0
164#define ADSP2_RAM_RDY_WIDTH 1
165
Mark Browncf17c832013-01-30 14:37:23 +0800166struct wm_adsp_buf {
167 struct list_head list;
168 void *buf;
169};
170
171static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
172 struct list_head *list)
173{
174 struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
175
176 if (buf == NULL)
177 return NULL;
178
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000179 buf->buf = vmalloc(len);
Mark Browncf17c832013-01-30 14:37:23 +0800180 if (!buf->buf) {
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000181 vfree(buf);
Mark Browncf17c832013-01-30 14:37:23 +0800182 return NULL;
183 }
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000184 memcpy(buf->buf, src, len);
Mark Browncf17c832013-01-30 14:37:23 +0800185
186 if (list)
187 list_add_tail(&buf->list, list);
188
189 return buf;
190}
191
192static void wm_adsp_buf_free(struct list_head *list)
193{
194 while (!list_empty(list)) {
195 struct wm_adsp_buf *buf = list_first_entry(list,
196 struct wm_adsp_buf,
197 list);
198 list_del(&buf->list);
Charles Keepaxcdcd7f72014-11-14 15:40:45 +0000199 vfree(buf->buf);
Mark Browncf17c832013-01-30 14:37:23 +0800200 kfree(buf);
201 }
202}
203
Charles Keepax04d13002015-11-26 14:01:52 +0000204#define WM_ADSP_FW_MBC_VSS 0
205#define WM_ADSP_FW_HIFI 1
206#define WM_ADSP_FW_TX 2
207#define WM_ADSP_FW_TX_SPK 3
208#define WM_ADSP_FW_RX 4
209#define WM_ADSP_FW_RX_ANC 5
210#define WM_ADSP_FW_CTRL 6
211#define WM_ADSP_FW_ASR 7
212#define WM_ADSP_FW_TRACE 8
213#define WM_ADSP_FW_SPK_PROT 9
214#define WM_ADSP_FW_MISC 10
Mark Brown1023dbd2013-01-11 22:58:28 +0000215
Charles Keepax04d13002015-11-26 14:01:52 +0000216#define WM_ADSP_NUM_FW 11
Mark Browndd84f922013-03-08 15:25:58 +0800217
Mark Brown1023dbd2013-01-11 22:58:28 +0000218static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
Charles Keepax04d13002015-11-26 14:01:52 +0000219 [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
220 [WM_ADSP_FW_HIFI] = "MasterHiFi",
221 [WM_ADSP_FW_TX] = "Tx",
222 [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
223 [WM_ADSP_FW_RX] = "Rx",
224 [WM_ADSP_FW_RX_ANC] = "Rx ANC",
225 [WM_ADSP_FW_CTRL] = "Voice Ctrl",
226 [WM_ADSP_FW_ASR] = "ASR Assist",
227 [WM_ADSP_FW_TRACE] = "Dbg Trace",
228 [WM_ADSP_FW_SPK_PROT] = "Protection",
229 [WM_ADSP_FW_MISC] = "Misc",
Mark Brown1023dbd2013-01-11 22:58:28 +0000230};
231
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000232struct wm_adsp_system_config_xm_hdr {
233 __be32 sys_enable;
234 __be32 fw_id;
235 __be32 fw_rev;
236 __be32 boot_status;
237 __be32 watchdog;
238 __be32 dma_buffer_size;
239 __be32 rdma[6];
240 __be32 wdma[8];
241 __be32 build_job_name[3];
242 __be32 build_job_number;
243};
244
245struct wm_adsp_alg_xm_struct {
246 __be32 magic;
247 __be32 smoothing;
248 __be32 threshold;
249 __be32 host_buf_ptr;
250 __be32 start_seq;
251 __be32 high_water_mark;
252 __be32 low_water_mark;
253 __be64 smoothed_power;
254};
255
256struct wm_adsp_buffer {
257 __be32 X_buf_base; /* XM base addr of first X area */
258 __be32 X_buf_size; /* Size of 1st X area in words */
259 __be32 X_buf_base2; /* XM base addr of 2nd X area */
260 __be32 X_buf_brk; /* Total X size in words */
261 __be32 Y_buf_base; /* YM base addr of Y area */
262 __be32 wrap; /* Total size X and Y in words */
263 __be32 high_water_mark; /* Point at which IRQ is asserted */
264 __be32 irq_count; /* bits 1-31 count IRQ assertions */
265 __be32 irq_ack; /* acked IRQ count, bit 0 enables IRQ */
266 __be32 next_write_index; /* word index of next write */
267 __be32 next_read_index; /* word index of next read */
268 __be32 error; /* error if any */
269 __be32 oldest_block_index; /* word index of oldest surviving */
270 __be32 requested_rewind; /* how many blocks rewind was done */
271 __be32 reserved_space; /* internal */
272 __be32 min_free; /* min free space since stream start */
273 __be32 blocks_written[2]; /* total blocks written (64 bit) */
274 __be32 words_written[2]; /* total words written (64 bit) */
275};
276
277struct wm_adsp_compr_buf {
278 struct wm_adsp *dsp;
279
280 struct wm_adsp_buffer_region *regions;
281 u32 host_buf_ptr;
Charles Keepax565ace42016-01-06 12:33:18 +0000282
283 u32 error;
284 u32 irq_count;
285 int read_index;
286 int avail;
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000287};
288
Charles Keepax406abc92015-12-15 11:29:45 +0000289struct wm_adsp_compr {
290 struct wm_adsp *dsp;
Charles Keepax95fe9592015-12-15 11:29:47 +0000291 struct wm_adsp_compr_buf *buf;
Charles Keepax406abc92015-12-15 11:29:45 +0000292
293 struct snd_compr_stream *stream;
294 struct snd_compressed_buffer size;
Charles Keepax565ace42016-01-06 12:33:18 +0000295
Charles Keepax83a40ce2016-01-06 12:33:19 +0000296 u32 *raw_buf;
Charles Keepax565ace42016-01-06 12:33:18 +0000297 unsigned int copied_total;
Charles Keepaxda2b3352016-02-02 16:41:36 +0000298
299 unsigned int sample_rate;
Charles Keepax406abc92015-12-15 11:29:45 +0000300};
301
302#define WM_ADSP_DATA_WORD_SIZE 3
303
304#define WM_ADSP_MIN_FRAGMENTS 1
305#define WM_ADSP_MAX_FRAGMENTS 256
306#define WM_ADSP_MIN_FRAGMENT_SIZE (64 * WM_ADSP_DATA_WORD_SIZE)
307#define WM_ADSP_MAX_FRAGMENT_SIZE (4096 * WM_ADSP_DATA_WORD_SIZE)
308
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000309#define WM_ADSP_ALG_XM_STRUCT_MAGIC 0x49aec7
310
311#define HOST_BUFFER_FIELD(field) \
312 (offsetof(struct wm_adsp_buffer, field) / sizeof(__be32))
313
314#define ALG_XM_FIELD(field) \
315 (offsetof(struct wm_adsp_alg_xm_struct, field) / sizeof(__be32))
316
317static int wm_adsp_buffer_init(struct wm_adsp *dsp);
318static int wm_adsp_buffer_free(struct wm_adsp *dsp);
319
320struct wm_adsp_buffer_region {
321 unsigned int offset;
322 unsigned int cumulative_size;
323 unsigned int mem_type;
324 unsigned int base_addr;
325};
326
327struct wm_adsp_buffer_region_def {
328 unsigned int mem_type;
329 unsigned int base_offset;
330 unsigned int size_offset;
331};
332
333static struct wm_adsp_buffer_region_def ez2control_regions[] = {
334 {
335 .mem_type = WMFW_ADSP2_XM,
336 .base_offset = HOST_BUFFER_FIELD(X_buf_base),
337 .size_offset = HOST_BUFFER_FIELD(X_buf_size),
338 },
339 {
340 .mem_type = WMFW_ADSP2_XM,
341 .base_offset = HOST_BUFFER_FIELD(X_buf_base2),
342 .size_offset = HOST_BUFFER_FIELD(X_buf_brk),
343 },
344 {
345 .mem_type = WMFW_ADSP2_YM,
346 .base_offset = HOST_BUFFER_FIELD(Y_buf_base),
347 .size_offset = HOST_BUFFER_FIELD(wrap),
348 },
349};
350
Charles Keepax406abc92015-12-15 11:29:45 +0000351struct wm_adsp_fw_caps {
352 u32 id;
353 struct snd_codec_desc desc;
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000354 int num_regions;
355 struct wm_adsp_buffer_region_def *region_defs;
Charles Keepax406abc92015-12-15 11:29:45 +0000356};
357
358static const struct wm_adsp_fw_caps ez2control_caps[] = {
359 {
360 .id = SND_AUDIOCODEC_BESPOKE,
361 .desc = {
362 .max_ch = 1,
363 .sample_rates = { 16000 },
364 .num_sample_rates = 1,
365 .formats = SNDRV_PCM_FMTBIT_S16_LE,
366 },
Charles Keepax2cd19bd2015-12-15 11:29:46 +0000367 .num_regions = ARRAY_SIZE(ez2control_regions),
368 .region_defs = ez2control_regions,
Charles Keepax406abc92015-12-15 11:29:45 +0000369 },
370};
371
372static const struct {
Mark Brown1023dbd2013-01-11 22:58:28 +0000373 const char *file;
Charles Keepax406abc92015-12-15 11:29:45 +0000374 int compr_direction;
375 int num_caps;
376 const struct wm_adsp_fw_caps *caps;
Mark Brown1023dbd2013-01-11 22:58:28 +0000377} wm_adsp_fw[WM_ADSP_NUM_FW] = {
Charles Keepax04d13002015-11-26 14:01:52 +0000378 [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
379 [WM_ADSP_FW_HIFI] = { .file = "hifi" },
380 [WM_ADSP_FW_TX] = { .file = "tx" },
381 [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
382 [WM_ADSP_FW_RX] = { .file = "rx" },
383 [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
Charles Keepax406abc92015-12-15 11:29:45 +0000384 [WM_ADSP_FW_CTRL] = {
385 .file = "ctrl",
386 .compr_direction = SND_COMPRESS_CAPTURE,
387 .num_caps = ARRAY_SIZE(ez2control_caps),
388 .caps = ez2control_caps,
389 },
Charles Keepax04d13002015-11-26 14:01:52 +0000390 [WM_ADSP_FW_ASR] = { .file = "asr" },
391 [WM_ADSP_FW_TRACE] = { .file = "trace" },
392 [WM_ADSP_FW_SPK_PROT] = { .file = "spk-prot" },
393 [WM_ADSP_FW_MISC] = { .file = "misc" },
Mark Brown1023dbd2013-01-11 22:58:28 +0000394};
395
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100396struct wm_coeff_ctl_ops {
397 int (*xget)(struct snd_kcontrol *kcontrol,
398 struct snd_ctl_elem_value *ucontrol);
399 int (*xput)(struct snd_kcontrol *kcontrol,
400 struct snd_ctl_elem_value *ucontrol);
401 int (*xinfo)(struct snd_kcontrol *kcontrol,
402 struct snd_ctl_elem_info *uinfo);
403};
404
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100405struct wm_coeff_ctl {
406 const char *name;
Charles Keepax23237362015-04-13 13:28:02 +0100407 const char *fw_name;
Charles Keepax3809f002015-04-13 13:27:54 +0100408 struct wm_adsp_alg_region alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100409 struct wm_coeff_ctl_ops ops;
Charles Keepax3809f002015-04-13 13:27:54 +0100410 struct wm_adsp *dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100411 unsigned int enabled:1;
412 struct list_head list;
413 void *cache;
Charles Keepax23237362015-04-13 13:28:02 +0100414 unsigned int offset;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100415 size_t len;
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +0100416 unsigned int set:1;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100417 struct snd_kcontrol *kcontrol;
Charles Keepax26c22a12015-04-20 13:52:45 +0100418 unsigned int flags;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100419};
420
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100421#ifdef CONFIG_DEBUG_FS
422static void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp, const char *s)
423{
424 char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);
425
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100426 kfree(dsp->wmfw_file_name);
427 dsp->wmfw_file_name = tmp;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100428}
429
430static void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp, const char *s)
431{
432 char *tmp = kasprintf(GFP_KERNEL, "%s\n", s);
433
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100434 kfree(dsp->bin_file_name);
435 dsp->bin_file_name = tmp;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100436}
437
438static void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
439{
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100440 kfree(dsp->wmfw_file_name);
441 kfree(dsp->bin_file_name);
442 dsp->wmfw_file_name = NULL;
443 dsp->bin_file_name = NULL;
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100444}
445
446static ssize_t wm_adsp_debugfs_wmfw_read(struct file *file,
447 char __user *user_buf,
448 size_t count, loff_t *ppos)
449{
450 struct wm_adsp *dsp = file->private_data;
451 ssize_t ret;
452
Charles Keepax078e7182015-12-08 16:08:26 +0000453 mutex_lock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100454
455 if (!dsp->wmfw_file_name || !dsp->running)
456 ret = 0;
457 else
458 ret = simple_read_from_buffer(user_buf, count, ppos,
459 dsp->wmfw_file_name,
460 strlen(dsp->wmfw_file_name));
461
Charles Keepax078e7182015-12-08 16:08:26 +0000462 mutex_unlock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100463 return ret;
464}
465
466static ssize_t wm_adsp_debugfs_bin_read(struct file *file,
467 char __user *user_buf,
468 size_t count, loff_t *ppos)
469{
470 struct wm_adsp *dsp = file->private_data;
471 ssize_t ret;
472
Charles Keepax078e7182015-12-08 16:08:26 +0000473 mutex_lock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100474
475 if (!dsp->bin_file_name || !dsp->running)
476 ret = 0;
477 else
478 ret = simple_read_from_buffer(user_buf, count, ppos,
479 dsp->bin_file_name,
480 strlen(dsp->bin_file_name));
481
Charles Keepax078e7182015-12-08 16:08:26 +0000482 mutex_unlock(&dsp->pwr_lock);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +0100483 return ret;
484}
485
486static const struct {
487 const char *name;
488 const struct file_operations fops;
489} wm_adsp_debugfs_fops[] = {
490 {
491 .name = "wmfw_file_name",
492 .fops = {
493 .open = simple_open,
494 .read = wm_adsp_debugfs_wmfw_read,
495 },
496 },
497 {
498 .name = "bin_file_name",
499 .fops = {
500 .open = simple_open,
501 .read = wm_adsp_debugfs_bin_read,
502 },
503 },
504};
505
506static void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
507 struct snd_soc_codec *codec)
508{
509 struct dentry *root = NULL;
510 char *root_name;
511 int i;
512
513 if (!codec->component.debugfs_root) {
514 adsp_err(dsp, "No codec debugfs root\n");
515 goto err;
516 }
517
518 root_name = kmalloc(PAGE_SIZE, GFP_KERNEL);
519 if (!root_name)
520 goto err;
521
522 snprintf(root_name, PAGE_SIZE, "dsp%d", dsp->num);
523 root = debugfs_create_dir(root_name, codec->component.debugfs_root);
524 kfree(root_name);
525
526 if (!root)
527 goto err;
528
529 if (!debugfs_create_bool("running", S_IRUGO, root, &dsp->running))
530 goto err;
531
532 if (!debugfs_create_x32("fw_id", S_IRUGO, root, &dsp->fw_id))
533 goto err;
534
535 if (!debugfs_create_x32("fw_version", S_IRUGO, root,
536 &dsp->fw_id_version))
537 goto err;
538
539 for (i = 0; i < ARRAY_SIZE(wm_adsp_debugfs_fops); ++i) {
540 if (!debugfs_create_file(wm_adsp_debugfs_fops[i].name,
541 S_IRUGO, root, dsp,
542 &wm_adsp_debugfs_fops[i].fops))
543 goto err;
544 }
545
546 dsp->debugfs_root = root;
547 return;
548
549err:
550 debugfs_remove_recursive(root);
551 adsp_err(dsp, "Failed to create debugfs\n");
552}
553
554static void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
555{
556 wm_adsp_debugfs_clear(dsp);
557 debugfs_remove_recursive(dsp->debugfs_root);
558}
559#else
560static inline void wm_adsp2_init_debugfs(struct wm_adsp *dsp,
561 struct snd_soc_codec *codec)
562{
563}
564
565static inline void wm_adsp2_cleanup_debugfs(struct wm_adsp *dsp)
566{
567}
568
569static inline void wm_adsp_debugfs_save_wmfwname(struct wm_adsp *dsp,
570 const char *s)
571{
572}
573
574static inline void wm_adsp_debugfs_save_binname(struct wm_adsp *dsp,
575 const char *s)
576{
577}
578
579static inline void wm_adsp_debugfs_clear(struct wm_adsp *dsp)
580{
581}
582#endif
583
Mark Brown1023dbd2013-01-11 22:58:28 +0000584static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
585 struct snd_ctl_elem_value *ucontrol)
586{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100587 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000588 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
Charles Keepax3809f002015-04-13 13:27:54 +0100589 struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
Mark Brown1023dbd2013-01-11 22:58:28 +0000590
Charles Keepax3809f002015-04-13 13:27:54 +0100591 ucontrol->value.integer.value[0] = dsp[e->shift_l].fw;
Mark Brown1023dbd2013-01-11 22:58:28 +0000592
593 return 0;
594}
595
596static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
597 struct snd_ctl_elem_value *ucontrol)
598{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100599 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Brown1023dbd2013-01-11 22:58:28 +0000600 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
Charles Keepax3809f002015-04-13 13:27:54 +0100601 struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000602 int ret = 0;
Mark Brown1023dbd2013-01-11 22:58:28 +0000603
Charles Keepax3809f002015-04-13 13:27:54 +0100604 if (ucontrol->value.integer.value[0] == dsp[e->shift_l].fw)
Mark Brown1023dbd2013-01-11 22:58:28 +0000605 return 0;
606
607 if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
608 return -EINVAL;
609
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000610 mutex_lock(&dsp[e->shift_l].pwr_lock);
611
Charles Keepax406abc92015-12-15 11:29:45 +0000612 if (dsp[e->shift_l].running || dsp[e->shift_l].compr)
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000613 ret = -EBUSY;
614 else
615 dsp[e->shift_l].fw = ucontrol->value.integer.value[0];
Mark Brown1023dbd2013-01-11 22:58:28 +0000616
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000617 mutex_unlock(&dsp[e->shift_l].pwr_lock);
Mark Brown1023dbd2013-01-11 22:58:28 +0000618
Charles Keepaxd27c5e12015-12-08 16:08:28 +0000619 return ret;
Mark Brown1023dbd2013-01-11 22:58:28 +0000620}
621
622static const struct soc_enum wm_adsp_fw_enum[] = {
623 SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
624 SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
625 SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
626 SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
627};
628
Richard Fitzgerald336d0442015-06-18 13:43:19 +0100629const struct snd_kcontrol_new wm_adsp_fw_controls[] = {
Mark Brown1023dbd2013-01-11 22:58:28 +0000630 SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
631 wm_adsp_fw_get, wm_adsp_fw_put),
632 SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
633 wm_adsp_fw_get, wm_adsp_fw_put),
634 SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
635 wm_adsp_fw_get, wm_adsp_fw_put),
Richard Fitzgerald336d0442015-06-18 13:43:19 +0100636 SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
637 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000638};
Richard Fitzgerald336d0442015-06-18 13:43:19 +0100639EXPORT_SYMBOL_GPL(wm_adsp_fw_controls);
Mark Brown2159ad932012-10-11 11:54:02 +0900640
641static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
642 int type)
643{
644 int i;
645
646 for (i = 0; i < dsp->num_mems; i++)
647 if (dsp->mem[i].type == type)
648 return &dsp->mem[i];
649
650 return NULL;
651}
652
Charles Keepax3809f002015-04-13 13:27:54 +0100653static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *mem,
Mark Brown45b9ee72013-01-08 16:02:06 +0000654 unsigned int offset)
655{
Charles Keepax3809f002015-04-13 13:27:54 +0100656 if (WARN_ON(!mem))
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100657 return offset;
Charles Keepax3809f002015-04-13 13:27:54 +0100658 switch (mem->type) {
Mark Brown45b9ee72013-01-08 16:02:06 +0000659 case WMFW_ADSP1_PM:
Charles Keepax3809f002015-04-13 13:27:54 +0100660 return mem->base + (offset * 3);
Mark Brown45b9ee72013-01-08 16:02:06 +0000661 case WMFW_ADSP1_DM:
Charles Keepax3809f002015-04-13 13:27:54 +0100662 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000663 case WMFW_ADSP2_XM:
Charles Keepax3809f002015-04-13 13:27:54 +0100664 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000665 case WMFW_ADSP2_YM:
Charles Keepax3809f002015-04-13 13:27:54 +0100666 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000667 case WMFW_ADSP1_ZM:
Charles Keepax3809f002015-04-13 13:27:54 +0100668 return mem->base + (offset * 2);
Mark Brown45b9ee72013-01-08 16:02:06 +0000669 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +0100670 WARN(1, "Unknown memory region type");
Mark Brown45b9ee72013-01-08 16:02:06 +0000671 return offset;
672 }
673}
674
Richard Fitzgerald10337b02015-05-29 10:23:07 +0100675static void wm_adsp2_show_fw_status(struct wm_adsp *dsp)
676{
677 u16 scratch[4];
678 int ret;
679
680 ret = regmap_raw_read(dsp->regmap, dsp->base + ADSP2_SCRATCH0,
681 scratch, sizeof(scratch));
682 if (ret) {
683 adsp_err(dsp, "Failed to read SCRATCH regs: %d\n", ret);
684 return;
685 }
686
687 adsp_dbg(dsp, "FW SCRATCH 0:0x%x 1:0x%x 2:0x%x 3:0x%x\n",
688 be16_to_cpu(scratch[0]),
689 be16_to_cpu(scratch[1]),
690 be16_to_cpu(scratch[2]),
691 be16_to_cpu(scratch[3]));
692}
693
Charles Keepax7585a5b2015-12-08 16:08:25 +0000694static int wm_coeff_info(struct snd_kcontrol *kctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100695 struct snd_ctl_elem_info *uinfo)
696{
Charles Keepax7585a5b2015-12-08 16:08:25 +0000697 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kctl->private_value;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100698
699 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
700 uinfo->count = ctl->len;
701 return 0;
702}
703
Charles Keepaxc9f8dd72015-04-13 13:27:58 +0100704static int wm_coeff_write_control(struct wm_coeff_ctl *ctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100705 const void *buf, size_t len)
706{
Charles Keepax3809f002015-04-13 13:27:54 +0100707 struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100708 const struct wm_adsp_region *mem;
Charles Keepax3809f002015-04-13 13:27:54 +0100709 struct wm_adsp *dsp = ctl->dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100710 void *scratch;
711 int ret;
712 unsigned int reg;
713
Charles Keepax3809f002015-04-13 13:27:54 +0100714 mem = wm_adsp_find_region(dsp, alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100715 if (!mem) {
Charles Keepax3809f002015-04-13 13:27:54 +0100716 adsp_err(dsp, "No base for region %x\n",
717 alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100718 return -EINVAL;
719 }
720
Charles Keepax23237362015-04-13 13:28:02 +0100721 reg = ctl->alg_region.base + ctl->offset;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100722 reg = wm_adsp_region_to_reg(mem, reg);
723
724 scratch = kmemdup(buf, ctl->len, GFP_KERNEL | GFP_DMA);
725 if (!scratch)
726 return -ENOMEM;
727
Charles Keepax3809f002015-04-13 13:27:54 +0100728 ret = regmap_raw_write(dsp->regmap, reg, scratch,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100729 ctl->len);
730 if (ret) {
Charles Keepax3809f002015-04-13 13:27:54 +0100731 adsp_err(dsp, "Failed to write %zu bytes to %x: %d\n",
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +0000732 ctl->len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100733 kfree(scratch);
734 return ret;
735 }
Charles Keepax3809f002015-04-13 13:27:54 +0100736 adsp_dbg(dsp, "Wrote %zu bytes to %x\n", ctl->len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100737
738 kfree(scratch);
739
740 return 0;
741}
742
Charles Keepax7585a5b2015-12-08 16:08:25 +0000743static int wm_coeff_put(struct snd_kcontrol *kctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100744 struct snd_ctl_elem_value *ucontrol)
745{
Charles Keepax7585a5b2015-12-08 16:08:25 +0000746 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kctl->private_value;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100747 char *p = ucontrol->value.bytes.data;
Charles Keepax168d10e2015-12-08 16:08:27 +0000748 int ret = 0;
749
750 mutex_lock(&ctl->dsp->pwr_lock);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100751
752 memcpy(ctl->cache, p, ctl->len);
753
Nikesh Oswal65d17a92015-02-16 15:25:48 +0000754 ctl->set = 1;
Charles Keepax168d10e2015-12-08 16:08:27 +0000755 if (ctl->enabled)
756 ret = wm_coeff_write_control(ctl, p, ctl->len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100757
Charles Keepax168d10e2015-12-08 16:08:27 +0000758 mutex_unlock(&ctl->dsp->pwr_lock);
759
760 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100761}
762
Charles Keepaxc9f8dd72015-04-13 13:27:58 +0100763static int wm_coeff_read_control(struct wm_coeff_ctl *ctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100764 void *buf, size_t len)
765{
Charles Keepax3809f002015-04-13 13:27:54 +0100766 struct wm_adsp_alg_region *alg_region = &ctl->alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100767 const struct wm_adsp_region *mem;
Charles Keepax3809f002015-04-13 13:27:54 +0100768 struct wm_adsp *dsp = ctl->dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100769 void *scratch;
770 int ret;
771 unsigned int reg;
772
Charles Keepax3809f002015-04-13 13:27:54 +0100773 mem = wm_adsp_find_region(dsp, alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100774 if (!mem) {
Charles Keepax3809f002015-04-13 13:27:54 +0100775 adsp_err(dsp, "No base for region %x\n",
776 alg_region->type);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100777 return -EINVAL;
778 }
779
Charles Keepax23237362015-04-13 13:28:02 +0100780 reg = ctl->alg_region.base + ctl->offset;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100781 reg = wm_adsp_region_to_reg(mem, reg);
782
783 scratch = kmalloc(ctl->len, GFP_KERNEL | GFP_DMA);
784 if (!scratch)
785 return -ENOMEM;
786
Charles Keepax3809f002015-04-13 13:27:54 +0100787 ret = regmap_raw_read(dsp->regmap, reg, scratch, ctl->len);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100788 if (ret) {
Charles Keepax3809f002015-04-13 13:27:54 +0100789 adsp_err(dsp, "Failed to read %zu bytes from %x: %d\n",
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +0000790 ctl->len, reg, ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100791 kfree(scratch);
792 return ret;
793 }
Charles Keepax3809f002015-04-13 13:27:54 +0100794 adsp_dbg(dsp, "Read %zu bytes from %x\n", ctl->len, reg);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100795
796 memcpy(buf, scratch, ctl->len);
797 kfree(scratch);
798
799 return 0;
800}
801
Charles Keepax7585a5b2015-12-08 16:08:25 +0000802static int wm_coeff_get(struct snd_kcontrol *kctl,
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100803 struct snd_ctl_elem_value *ucontrol)
804{
Charles Keepax7585a5b2015-12-08 16:08:25 +0000805 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kctl->private_value;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100806 char *p = ucontrol->value.bytes.data;
Charles Keepax168d10e2015-12-08 16:08:27 +0000807 int ret = 0;
808
809 mutex_lock(&ctl->dsp->pwr_lock);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100810
Charles Keepax26c22a12015-04-20 13:52:45 +0100811 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE) {
812 if (ctl->enabled)
Charles Keepax168d10e2015-12-08 16:08:27 +0000813 ret = wm_coeff_read_control(ctl, p, ctl->len);
Charles Keepax26c22a12015-04-20 13:52:45 +0100814 else
Charles Keepax168d10e2015-12-08 16:08:27 +0000815 ret = -EPERM;
816 } else {
Charles Keepaxbc1765d2015-12-17 10:05:59 +0000817 if (!ctl->flags && ctl->enabled)
818 ret = wm_coeff_read_control(ctl, ctl->cache, ctl->len);
819
Charles Keepax168d10e2015-12-08 16:08:27 +0000820 memcpy(p, ctl->cache, ctl->len);
Charles Keepax26c22a12015-04-20 13:52:45 +0100821 }
822
Charles Keepax168d10e2015-12-08 16:08:27 +0000823 mutex_unlock(&ctl->dsp->pwr_lock);
Charles Keepax26c22a12015-04-20 13:52:45 +0100824
Charles Keepax168d10e2015-12-08 16:08:27 +0000825 return ret;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100826}
827
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100828struct wmfw_ctl_work {
Charles Keepax3809f002015-04-13 13:27:54 +0100829 struct wm_adsp *dsp;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100830 struct wm_coeff_ctl *ctl;
831 struct work_struct work;
832};
833
Charles Keepax3809f002015-04-13 13:27:54 +0100834static int wmfw_add_ctl(struct wm_adsp *dsp, struct wm_coeff_ctl *ctl)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100835{
836 struct snd_kcontrol_new *kcontrol;
837 int ret;
838
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +0100839 if (!ctl || !ctl->name)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100840 return -EINVAL;
841
842 kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
843 if (!kcontrol)
844 return -ENOMEM;
845 kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
846
847 kcontrol->name = ctl->name;
848 kcontrol->info = wm_coeff_info;
849 kcontrol->get = wm_coeff_get;
850 kcontrol->put = wm_coeff_put;
851 kcontrol->private_value = (unsigned long)ctl;
852
Charles Keepax26c22a12015-04-20 13:52:45 +0100853 if (ctl->flags) {
854 if (ctl->flags & WMFW_CTL_FLAG_WRITEABLE)
855 kcontrol->access |= SNDRV_CTL_ELEM_ACCESS_WRITE;
856 if (ctl->flags & WMFW_CTL_FLAG_READABLE)
857 kcontrol->access |= SNDRV_CTL_ELEM_ACCESS_READ;
858 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
859 kcontrol->access |= SNDRV_CTL_ELEM_ACCESS_VOLATILE;
Charles Keepaxcc815c42016-02-19 14:44:42 +0000860 } else {
861 kcontrol->access = SNDRV_CTL_ELEM_ACCESS_READWRITE;
862 kcontrol->access |= SNDRV_CTL_ELEM_ACCESS_VOLATILE;
Charles Keepax26c22a12015-04-20 13:52:45 +0100863 }
864
Charles Keepax3809f002015-04-13 13:27:54 +0100865 ret = snd_soc_add_card_controls(dsp->card,
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100866 kcontrol, 1);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100867 if (ret < 0)
868 goto err_kcontrol;
869
870 kfree(kcontrol);
871
Charles Keepax3809f002015-04-13 13:27:54 +0100872 ctl->kcontrol = snd_soc_card_get_kcontrol(dsp->card,
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +0100873 ctl->name);
874
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100875 return 0;
876
877err_kcontrol:
878 kfree(kcontrol);
879 return ret;
880}
881
Charles Keepaxb21acc12015-04-13 13:28:01 +0100882static int wm_coeff_init_control_caches(struct wm_adsp *dsp)
883{
884 struct wm_coeff_ctl *ctl;
885 int ret;
886
887 list_for_each_entry(ctl, &dsp->ctl_list, list) {
888 if (!ctl->enabled || ctl->set)
889 continue;
Charles Keepax26c22a12015-04-20 13:52:45 +0100890 if (ctl->flags & WMFW_CTL_FLAG_VOLATILE)
891 continue;
892
Charles Keepaxb21acc12015-04-13 13:28:01 +0100893 ret = wm_coeff_read_control(ctl,
894 ctl->cache,
895 ctl->len);
896 if (ret < 0)
897 return ret;
898 }
899
900 return 0;
901}
902
903static int wm_coeff_sync_controls(struct wm_adsp *dsp)
904{
905 struct wm_coeff_ctl *ctl;
906 int ret;
907
908 list_for_each_entry(ctl, &dsp->ctl_list, list) {
909 if (!ctl->enabled)
910 continue;
Charles Keepax26c22a12015-04-20 13:52:45 +0100911 if (ctl->set && !(ctl->flags & WMFW_CTL_FLAG_VOLATILE)) {
Charles Keepaxb21acc12015-04-13 13:28:01 +0100912 ret = wm_coeff_write_control(ctl,
913 ctl->cache,
914 ctl->len);
915 if (ret < 0)
916 return ret;
917 }
918 }
919
920 return 0;
921}
922
923static void wm_adsp_ctl_work(struct work_struct *work)
924{
925 struct wmfw_ctl_work *ctl_work = container_of(work,
926 struct wmfw_ctl_work,
927 work);
928
929 wmfw_add_ctl(ctl_work->dsp, ctl_work->ctl);
930 kfree(ctl_work);
931}
932
933static int wm_adsp_create_control(struct wm_adsp *dsp,
934 const struct wm_adsp_alg_region *alg_region,
Charles Keepax23237362015-04-13 13:28:02 +0100935 unsigned int offset, unsigned int len,
Charles Keepax26c22a12015-04-20 13:52:45 +0100936 const char *subname, unsigned int subname_len,
937 unsigned int flags)
Charles Keepaxb21acc12015-04-13 13:28:01 +0100938{
939 struct wm_coeff_ctl *ctl;
940 struct wmfw_ctl_work *ctl_work;
941 char name[SNDRV_CTL_ELEM_ID_NAME_MAXLEN];
942 char *region_name;
943 int ret;
944
Charles Keepax26c22a12015-04-20 13:52:45 +0100945 if (flags & WMFW_CTL_FLAG_SYS)
946 return 0;
947
Charles Keepaxb21acc12015-04-13 13:28:01 +0100948 switch (alg_region->type) {
949 case WMFW_ADSP1_PM:
950 region_name = "PM";
951 break;
952 case WMFW_ADSP1_DM:
953 region_name = "DM";
954 break;
955 case WMFW_ADSP2_XM:
956 region_name = "XM";
957 break;
958 case WMFW_ADSP2_YM:
959 region_name = "YM";
960 break;
961 case WMFW_ADSP1_ZM:
962 region_name = "ZM";
963 break;
964 default:
Charles Keepax23237362015-04-13 13:28:02 +0100965 adsp_err(dsp, "Unknown region type: %d\n", alg_region->type);
Charles Keepaxb21acc12015-04-13 13:28:01 +0100966 return -EINVAL;
967 }
968
Charles Keepaxcb5b57a2015-04-13 13:28:04 +0100969 switch (dsp->fw_ver) {
970 case 0:
971 case 1:
972 snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN, "DSP%d %s %x",
973 dsp->num, region_name, alg_region->alg);
974 break;
975 default:
976 ret = snprintf(name, SNDRV_CTL_ELEM_ID_NAME_MAXLEN,
977 "DSP%d%c %.12s %x", dsp->num, *region_name,
978 wm_adsp_fw_text[dsp->fw], alg_region->alg);
979
980 /* Truncate the subname from the start if it is too long */
981 if (subname) {
982 int avail = SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret - 2;
983 int skip = 0;
984
985 if (subname_len > avail)
986 skip = subname_len - avail;
987
988 snprintf(name + ret,
989 SNDRV_CTL_ELEM_ID_NAME_MAXLEN - ret, " %.*s",
990 subname_len - skip, subname + skip);
991 }
992 break;
993 }
Charles Keepaxb21acc12015-04-13 13:28:01 +0100994
Charles Keepax7585a5b2015-12-08 16:08:25 +0000995 list_for_each_entry(ctl, &dsp->ctl_list, list) {
Charles Keepaxb21acc12015-04-13 13:28:01 +0100996 if (!strcmp(ctl->name, name)) {
997 if (!ctl->enabled)
998 ctl->enabled = 1;
999 return 0;
1000 }
1001 }
1002
1003 ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
1004 if (!ctl)
1005 return -ENOMEM;
Charles Keepax23237362015-04-13 13:28:02 +01001006 ctl->fw_name = wm_adsp_fw_text[dsp->fw];
Charles Keepaxb21acc12015-04-13 13:28:01 +01001007 ctl->alg_region = *alg_region;
1008 ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
1009 if (!ctl->name) {
1010 ret = -ENOMEM;
1011 goto err_ctl;
1012 }
1013 ctl->enabled = 1;
1014 ctl->set = 0;
1015 ctl->ops.xget = wm_coeff_get;
1016 ctl->ops.xput = wm_coeff_put;
1017 ctl->dsp = dsp;
1018
Charles Keepax26c22a12015-04-20 13:52:45 +01001019 ctl->flags = flags;
Charles Keepax23237362015-04-13 13:28:02 +01001020 ctl->offset = offset;
Charles Keepaxb21acc12015-04-13 13:28:01 +01001021 if (len > 512) {
1022 adsp_warn(dsp, "Truncating control %s from %d\n",
1023 ctl->name, len);
1024 len = 512;
1025 }
1026 ctl->len = len;
1027 ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
1028 if (!ctl->cache) {
1029 ret = -ENOMEM;
1030 goto err_ctl_name;
1031 }
1032
Charles Keepax23237362015-04-13 13:28:02 +01001033 list_add(&ctl->list, &dsp->ctl_list);
1034
Charles Keepaxb21acc12015-04-13 13:28:01 +01001035 ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
1036 if (!ctl_work) {
1037 ret = -ENOMEM;
1038 goto err_ctl_cache;
1039 }
1040
1041 ctl_work->dsp = dsp;
1042 ctl_work->ctl = ctl;
1043 INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
1044 schedule_work(&ctl_work->work);
1045
1046 return 0;
1047
1048err_ctl_cache:
1049 kfree(ctl->cache);
1050err_ctl_name:
1051 kfree(ctl->name);
1052err_ctl:
1053 kfree(ctl);
1054
1055 return ret;
1056}
1057
Charles Keepax23237362015-04-13 13:28:02 +01001058struct wm_coeff_parsed_alg {
1059 int id;
1060 const u8 *name;
1061 int name_len;
1062 int ncoeff;
1063};
1064
1065struct wm_coeff_parsed_coeff {
1066 int offset;
1067 int mem_type;
1068 const u8 *name;
1069 int name_len;
1070 int ctl_type;
1071 int flags;
1072 int len;
1073};
1074
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001075static int wm_coeff_parse_string(int bytes, const u8 **pos, const u8 **str)
1076{
1077 int length;
1078
1079 switch (bytes) {
1080 case 1:
1081 length = **pos;
1082 break;
1083 case 2:
Charles Keepax8299ee82015-04-20 13:52:44 +01001084 length = le16_to_cpu(*((__le16 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001085 break;
1086 default:
1087 return 0;
1088 }
1089
1090 if (str)
1091 *str = *pos + bytes;
1092
1093 *pos += ((length + bytes) + 3) & ~0x03;
1094
1095 return length;
1096}
1097
1098static int wm_coeff_parse_int(int bytes, const u8 **pos)
1099{
1100 int val = 0;
1101
1102 switch (bytes) {
1103 case 2:
Charles Keepax8299ee82015-04-20 13:52:44 +01001104 val = le16_to_cpu(*((__le16 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001105 break;
1106 case 4:
Charles Keepax8299ee82015-04-20 13:52:44 +01001107 val = le32_to_cpu(*((__le32 *)*pos));
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001108 break;
1109 default:
1110 break;
1111 }
1112
1113 *pos += bytes;
1114
1115 return val;
1116}
1117
Charles Keepax23237362015-04-13 13:28:02 +01001118static inline void wm_coeff_parse_alg(struct wm_adsp *dsp, const u8 **data,
1119 struct wm_coeff_parsed_alg *blk)
1120{
1121 const struct wmfw_adsp_alg_data *raw;
1122
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001123 switch (dsp->fw_ver) {
1124 case 0:
1125 case 1:
1126 raw = (const struct wmfw_adsp_alg_data *)*data;
1127 *data = raw->data;
Charles Keepax23237362015-04-13 13:28:02 +01001128
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001129 blk->id = le32_to_cpu(raw->id);
1130 blk->name = raw->name;
1131 blk->name_len = strlen(raw->name);
1132 blk->ncoeff = le32_to_cpu(raw->ncoeff);
1133 break;
1134 default:
1135 blk->id = wm_coeff_parse_int(sizeof(raw->id), data);
1136 blk->name_len = wm_coeff_parse_string(sizeof(u8), data,
1137 &blk->name);
1138 wm_coeff_parse_string(sizeof(u16), data, NULL);
1139 blk->ncoeff = wm_coeff_parse_int(sizeof(raw->ncoeff), data);
1140 break;
1141 }
Charles Keepax23237362015-04-13 13:28:02 +01001142
1143 adsp_dbg(dsp, "Algorithm ID: %#x\n", blk->id);
1144 adsp_dbg(dsp, "Algorithm name: %.*s\n", blk->name_len, blk->name);
1145 adsp_dbg(dsp, "# of coefficient descriptors: %#x\n", blk->ncoeff);
1146}
1147
1148static inline void wm_coeff_parse_coeff(struct wm_adsp *dsp, const u8 **data,
1149 struct wm_coeff_parsed_coeff *blk)
1150{
1151 const struct wmfw_adsp_coeff_data *raw;
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001152 const u8 *tmp;
1153 int length;
Charles Keepax23237362015-04-13 13:28:02 +01001154
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001155 switch (dsp->fw_ver) {
1156 case 0:
1157 case 1:
1158 raw = (const struct wmfw_adsp_coeff_data *)*data;
1159 *data = *data + sizeof(raw->hdr) + le32_to_cpu(raw->hdr.size);
Charles Keepax23237362015-04-13 13:28:02 +01001160
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001161 blk->offset = le16_to_cpu(raw->hdr.offset);
1162 blk->mem_type = le16_to_cpu(raw->hdr.type);
1163 blk->name = raw->name;
1164 blk->name_len = strlen(raw->name);
1165 blk->ctl_type = le16_to_cpu(raw->ctl_type);
1166 blk->flags = le16_to_cpu(raw->flags);
1167 blk->len = le32_to_cpu(raw->len);
1168 break;
1169 default:
1170 tmp = *data;
1171 blk->offset = wm_coeff_parse_int(sizeof(raw->hdr.offset), &tmp);
1172 blk->mem_type = wm_coeff_parse_int(sizeof(raw->hdr.type), &tmp);
1173 length = wm_coeff_parse_int(sizeof(raw->hdr.size), &tmp);
1174 blk->name_len = wm_coeff_parse_string(sizeof(u8), &tmp,
1175 &blk->name);
1176 wm_coeff_parse_string(sizeof(u8), &tmp, NULL);
1177 wm_coeff_parse_string(sizeof(u16), &tmp, NULL);
1178 blk->ctl_type = wm_coeff_parse_int(sizeof(raw->ctl_type), &tmp);
1179 blk->flags = wm_coeff_parse_int(sizeof(raw->flags), &tmp);
1180 blk->len = wm_coeff_parse_int(sizeof(raw->len), &tmp);
1181
1182 *data = *data + sizeof(raw->hdr) + length;
1183 break;
1184 }
Charles Keepax23237362015-04-13 13:28:02 +01001185
1186 adsp_dbg(dsp, "\tCoefficient type: %#x\n", blk->mem_type);
1187 adsp_dbg(dsp, "\tCoefficient offset: %#x\n", blk->offset);
1188 adsp_dbg(dsp, "\tCoefficient name: %.*s\n", blk->name_len, blk->name);
1189 adsp_dbg(dsp, "\tCoefficient flags: %#x\n", blk->flags);
1190 adsp_dbg(dsp, "\tALSA control type: %#x\n", blk->ctl_type);
1191 adsp_dbg(dsp, "\tALSA control len: %#x\n", blk->len);
1192}
1193
1194static int wm_adsp_parse_coeff(struct wm_adsp *dsp,
1195 const struct wmfw_region *region)
1196{
1197 struct wm_adsp_alg_region alg_region = {};
1198 struct wm_coeff_parsed_alg alg_blk;
1199 struct wm_coeff_parsed_coeff coeff_blk;
1200 const u8 *data = region->data;
1201 int i, ret;
1202
1203 wm_coeff_parse_alg(dsp, &data, &alg_blk);
1204 for (i = 0; i < alg_blk.ncoeff; i++) {
1205 wm_coeff_parse_coeff(dsp, &data, &coeff_blk);
1206
1207 switch (coeff_blk.ctl_type) {
1208 case SNDRV_CTL_ELEM_TYPE_BYTES:
1209 break;
1210 default:
1211 adsp_err(dsp, "Unknown control type: %d\n",
1212 coeff_blk.ctl_type);
1213 return -EINVAL;
1214 }
1215
1216 alg_region.type = coeff_blk.mem_type;
1217 alg_region.alg = alg_blk.id;
1218
1219 ret = wm_adsp_create_control(dsp, &alg_region,
1220 coeff_blk.offset,
1221 coeff_blk.len,
1222 coeff_blk.name,
Charles Keepax26c22a12015-04-20 13:52:45 +01001223 coeff_blk.name_len,
1224 coeff_blk.flags);
Charles Keepax23237362015-04-13 13:28:02 +01001225 if (ret < 0)
1226 adsp_err(dsp, "Failed to create control: %.*s, %d\n",
1227 coeff_blk.name_len, coeff_blk.name, ret);
1228 }
1229
1230 return 0;
1231}
1232
Mark Brown2159ad932012-10-11 11:54:02 +09001233static int wm_adsp_load(struct wm_adsp *dsp)
1234{
Mark Browncf17c832013-01-30 14:37:23 +08001235 LIST_HEAD(buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +09001236 const struct firmware *firmware;
1237 struct regmap *regmap = dsp->regmap;
1238 unsigned int pos = 0;
1239 const struct wmfw_header *header;
1240 const struct wmfw_adsp1_sizes *adsp1_sizes;
1241 const struct wmfw_adsp2_sizes *adsp2_sizes;
1242 const struct wmfw_footer *footer;
1243 const struct wmfw_region *region;
1244 const struct wm_adsp_region *mem;
1245 const char *region_name;
1246 char *file, *text;
Mark Browncf17c832013-01-30 14:37:23 +08001247 struct wm_adsp_buf *buf;
Mark Brown2159ad932012-10-11 11:54:02 +09001248 unsigned int reg;
1249 int regions = 0;
1250 int ret, offset, type, sizes;
1251
1252 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
1253 if (file == NULL)
1254 return -ENOMEM;
1255
Mark Brown1023dbd2013-01-11 22:58:28 +00001256 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
1257 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad932012-10-11 11:54:02 +09001258 file[PAGE_SIZE - 1] = '\0';
1259
1260 ret = request_firmware(&firmware, file, dsp->dev);
1261 if (ret != 0) {
1262 adsp_err(dsp, "Failed to request '%s'\n", file);
1263 goto out;
1264 }
1265 ret = -EINVAL;
1266
1267 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
1268 if (pos >= firmware->size) {
1269 adsp_err(dsp, "%s: file too short, %zu bytes\n",
1270 file, firmware->size);
1271 goto out_fw;
1272 }
1273
Charles Keepax7585a5b2015-12-08 16:08:25 +00001274 header = (void *)&firmware->data[0];
Mark Brown2159ad932012-10-11 11:54:02 +09001275
1276 if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
1277 adsp_err(dsp, "%s: invalid magic\n", file);
1278 goto out_fw;
1279 }
1280
Charles Keepax23237362015-04-13 13:28:02 +01001281 switch (header->ver) {
1282 case 0:
Charles Keepaxc61e59f2015-04-13 13:28:05 +01001283 adsp_warn(dsp, "%s: Depreciated file format %d\n",
1284 file, header->ver);
1285 break;
Charles Keepax23237362015-04-13 13:28:02 +01001286 case 1:
Charles Keepaxcb5b57a2015-04-13 13:28:04 +01001287 case 2:
Charles Keepax23237362015-04-13 13:28:02 +01001288 break;
1289 default:
Mark Brown2159ad932012-10-11 11:54:02 +09001290 adsp_err(dsp, "%s: unknown file format %d\n",
1291 file, header->ver);
1292 goto out_fw;
1293 }
Charles Keepax23237362015-04-13 13:28:02 +01001294
Dimitris Papastamos36269922013-11-01 15:56:57 +00001295 adsp_info(dsp, "Firmware version: %d\n", header->ver);
Charles Keepax23237362015-04-13 13:28:02 +01001296 dsp->fw_ver = header->ver;
Mark Brown2159ad932012-10-11 11:54:02 +09001297
1298 if (header->core != dsp->type) {
1299 adsp_err(dsp, "%s: invalid core %d != %d\n",
1300 file, header->core, dsp->type);
1301 goto out_fw;
1302 }
1303
1304 switch (dsp->type) {
1305 case WMFW_ADSP1:
1306 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
1307 adsp1_sizes = (void *)&(header[1]);
1308 footer = (void *)&(adsp1_sizes[1]);
1309 sizes = sizeof(*adsp1_sizes);
1310
1311 adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
1312 file, le32_to_cpu(adsp1_sizes->dm),
1313 le32_to_cpu(adsp1_sizes->pm),
1314 le32_to_cpu(adsp1_sizes->zm));
1315 break;
1316
1317 case WMFW_ADSP2:
1318 pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
1319 adsp2_sizes = (void *)&(header[1]);
1320 footer = (void *)&(adsp2_sizes[1]);
1321 sizes = sizeof(*adsp2_sizes);
1322
1323 adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
1324 file, le32_to_cpu(adsp2_sizes->xm),
1325 le32_to_cpu(adsp2_sizes->ym),
1326 le32_to_cpu(adsp2_sizes->pm),
1327 le32_to_cpu(adsp2_sizes->zm));
1328 break;
1329
1330 default:
Takashi Iwai6c452bd2013-11-05 18:40:00 +01001331 WARN(1, "Unknown DSP type");
Mark Brown2159ad932012-10-11 11:54:02 +09001332 goto out_fw;
1333 }
1334
1335 if (le32_to_cpu(header->len) != sizeof(*header) +
1336 sizes + sizeof(*footer)) {
1337 adsp_err(dsp, "%s: unexpected header length %d\n",
1338 file, le32_to_cpu(header->len));
1339 goto out_fw;
1340 }
1341
1342 adsp_dbg(dsp, "%s: timestamp %llu\n", file,
1343 le64_to_cpu(footer->timestamp));
1344
1345 while (pos < firmware->size &&
1346 pos - firmware->size > sizeof(*region)) {
1347 region = (void *)&(firmware->data[pos]);
1348 region_name = "Unknown";
1349 reg = 0;
1350 text = NULL;
1351 offset = le32_to_cpu(region->offset) & 0xffffff;
1352 type = be32_to_cpu(region->type) & 0xff;
1353 mem = wm_adsp_find_region(dsp, type);
Charles Keepax7585a5b2015-12-08 16:08:25 +00001354
Mark Brown2159ad932012-10-11 11:54:02 +09001355 switch (type) {
1356 case WMFW_NAME_TEXT:
1357 region_name = "Firmware name";
1358 text = kzalloc(le32_to_cpu(region->len) + 1,
1359 GFP_KERNEL);
1360 break;
Charles Keepax23237362015-04-13 13:28:02 +01001361 case WMFW_ALGORITHM_DATA:
1362 region_name = "Algorithm";
1363 ret = wm_adsp_parse_coeff(dsp, region);
1364 if (ret != 0)
1365 goto out_fw;
1366 break;
Mark Brown2159ad932012-10-11 11:54:02 +09001367 case WMFW_INFO_TEXT:
1368 region_name = "Information";
1369 text = kzalloc(le32_to_cpu(region->len) + 1,
1370 GFP_KERNEL);
1371 break;
1372 case WMFW_ABSOLUTE:
1373 region_name = "Absolute";
1374 reg = offset;
1375 break;
1376 case WMFW_ADSP1_PM:
Mark Brown2159ad932012-10-11 11:54:02 +09001377 region_name = "PM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001378 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad932012-10-11 11:54:02 +09001379 break;
1380 case WMFW_ADSP1_DM:
Mark Brown2159ad932012-10-11 11:54:02 +09001381 region_name = "DM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001382 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad932012-10-11 11:54:02 +09001383 break;
1384 case WMFW_ADSP2_XM:
Mark Brown2159ad932012-10-11 11:54:02 +09001385 region_name = "XM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001386 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad932012-10-11 11:54:02 +09001387 break;
1388 case WMFW_ADSP2_YM:
Mark Brown2159ad932012-10-11 11:54:02 +09001389 region_name = "YM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001390 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad932012-10-11 11:54:02 +09001391 break;
1392 case WMFW_ADSP1_ZM:
Mark Brown2159ad932012-10-11 11:54:02 +09001393 region_name = "ZM";
Mark Brown45b9ee72013-01-08 16:02:06 +00001394 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad932012-10-11 11:54:02 +09001395 break;
1396 default:
1397 adsp_warn(dsp,
1398 "%s.%d: Unknown region type %x at %d(%x)\n",
1399 file, regions, type, pos, pos);
1400 break;
1401 }
1402
1403 adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
1404 regions, le32_to_cpu(region->len), offset,
1405 region_name);
1406
1407 if (text) {
1408 memcpy(text, region->data, le32_to_cpu(region->len));
1409 adsp_info(dsp, "%s: %s\n", file, text);
1410 kfree(text);
1411 }
1412
1413 if (reg) {
Charles Keepaxcdcd7f72014-11-14 15:40:45 +00001414 buf = wm_adsp_buf_alloc(region->data,
1415 le32_to_cpu(region->len),
1416 &buf_list);
1417 if (!buf) {
1418 adsp_err(dsp, "Out of memory\n");
1419 ret = -ENOMEM;
1420 goto out_fw;
1421 }
Mark Browna76fefa2013-01-07 19:03:17 +00001422
Charles Keepaxcdcd7f72014-11-14 15:40:45 +00001423 ret = regmap_raw_write_async(regmap, reg, buf->buf,
1424 le32_to_cpu(region->len));
1425 if (ret != 0) {
1426 adsp_err(dsp,
1427 "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
1428 file, regions,
1429 le32_to_cpu(region->len), offset,
1430 region_name, ret);
1431 goto out_fw;
Mark Brown2159ad932012-10-11 11:54:02 +09001432 }
1433 }
1434
1435 pos += le32_to_cpu(region->len) + sizeof(*region);
1436 regions++;
1437 }
Mark Browncf17c832013-01-30 14:37:23 +08001438
1439 ret = regmap_async_complete(regmap);
1440 if (ret != 0) {
1441 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
1442 goto out_fw;
1443 }
1444
Mark Brown2159ad932012-10-11 11:54:02 +09001445 if (pos > firmware->size)
1446 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
1447 file, regions, pos - firmware->size);
1448
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001449 wm_adsp_debugfs_save_wmfwname(dsp, file);
1450
Mark Brown2159ad932012-10-11 11:54:02 +09001451out_fw:
Mark Browncf17c832013-01-30 14:37:23 +08001452 regmap_async_complete(regmap);
1453 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +09001454 release_firmware(firmware);
1455out:
1456 kfree(file);
1457
1458 return ret;
1459}
1460
Charles Keepax23237362015-04-13 13:28:02 +01001461static void wm_adsp_ctl_fixup_base(struct wm_adsp *dsp,
1462 const struct wm_adsp_alg_region *alg_region)
1463{
1464 struct wm_coeff_ctl *ctl;
1465
1466 list_for_each_entry(ctl, &dsp->ctl_list, list) {
1467 if (ctl->fw_name == wm_adsp_fw_text[dsp->fw] &&
1468 alg_region->alg == ctl->alg_region.alg &&
1469 alg_region->type == ctl->alg_region.type) {
1470 ctl->alg_region.base = alg_region->base;
1471 }
1472 }
1473}
1474
Charles Keepax3809f002015-04-13 13:27:54 +01001475static void *wm_adsp_read_algs(struct wm_adsp *dsp, size_t n_algs,
Charles Keepaxb618a1852015-04-13 13:27:53 +01001476 unsigned int pos, unsigned int len)
Mark Browndb405172012-10-26 19:30:40 +01001477{
Charles Keepaxb618a1852015-04-13 13:27:53 +01001478 void *alg;
1479 int ret;
Mark Browndb405172012-10-26 19:30:40 +01001480 __be32 val;
Mark Browndb405172012-10-26 19:30:40 +01001481
Charles Keepax3809f002015-04-13 13:27:54 +01001482 if (n_algs == 0) {
Mark Browndb405172012-10-26 19:30:40 +01001483 adsp_err(dsp, "No algorithms\n");
Charles Keepaxb618a1852015-04-13 13:27:53 +01001484 return ERR_PTR(-EINVAL);
Mark Browndb405172012-10-26 19:30:40 +01001485 }
1486
Charles Keepax3809f002015-04-13 13:27:54 +01001487 if (n_algs > 1024) {
1488 adsp_err(dsp, "Algorithm count %zx excessive\n", n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001489 return ERR_PTR(-EINVAL);
Mark Brownd62f4bc2012-12-19 14:00:30 +00001490 }
1491
Mark Browndb405172012-10-26 19:30:40 +01001492 /* Read the terminator first to validate the length */
Charles Keepaxb618a1852015-04-13 13:27:53 +01001493 ret = regmap_raw_read(dsp->regmap, pos + len, &val, sizeof(val));
Mark Browndb405172012-10-26 19:30:40 +01001494 if (ret != 0) {
1495 adsp_err(dsp, "Failed to read algorithm list end: %d\n",
1496 ret);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001497 return ERR_PTR(ret);
Mark Browndb405172012-10-26 19:30:40 +01001498 }
1499
1500 if (be32_to_cpu(val) != 0xbedead)
1501 adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
Charles Keepaxb618a1852015-04-13 13:27:53 +01001502 pos + len, be32_to_cpu(val));
Mark Browndb405172012-10-26 19:30:40 +01001503
Charles Keepaxb618a1852015-04-13 13:27:53 +01001504 alg = kzalloc(len * 2, GFP_KERNEL | GFP_DMA);
Mark Browndb405172012-10-26 19:30:40 +01001505 if (!alg)
Charles Keepaxb618a1852015-04-13 13:27:53 +01001506 return ERR_PTR(-ENOMEM);
Mark Browndb405172012-10-26 19:30:40 +01001507
Charles Keepaxb618a1852015-04-13 13:27:53 +01001508 ret = regmap_raw_read(dsp->regmap, pos, alg, len * 2);
Mark Browndb405172012-10-26 19:30:40 +01001509 if (ret != 0) {
1510 adsp_err(dsp, "Failed to read algorithm list: %d\n",
1511 ret);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001512 kfree(alg);
1513 return ERR_PTR(ret);
Mark Browndb405172012-10-26 19:30:40 +01001514 }
1515
Charles Keepaxb618a1852015-04-13 13:27:53 +01001516 return alg;
1517}
1518
Charles Keepax14197092015-12-15 11:29:43 +00001519static struct wm_adsp_alg_region *
1520 wm_adsp_find_alg_region(struct wm_adsp *dsp, int type, unsigned int id)
1521{
1522 struct wm_adsp_alg_region *alg_region;
1523
1524 list_for_each_entry(alg_region, &dsp->alg_regions, list) {
1525 if (id == alg_region->alg && type == alg_region->type)
1526 return alg_region;
1527 }
1528
1529 return NULL;
1530}
1531
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001532static struct wm_adsp_alg_region *wm_adsp_create_region(struct wm_adsp *dsp,
1533 int type, __be32 id,
1534 __be32 base)
1535{
1536 struct wm_adsp_alg_region *alg_region;
1537
1538 alg_region = kzalloc(sizeof(*alg_region), GFP_KERNEL);
1539 if (!alg_region)
1540 return ERR_PTR(-ENOMEM);
1541
1542 alg_region->type = type;
1543 alg_region->alg = be32_to_cpu(id);
1544 alg_region->base = be32_to_cpu(base);
1545
1546 list_add_tail(&alg_region->list, &dsp->alg_regions);
1547
Charles Keepax23237362015-04-13 13:28:02 +01001548 if (dsp->fw_ver > 0)
1549 wm_adsp_ctl_fixup_base(dsp, alg_region);
1550
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001551 return alg_region;
1552}
1553
Charles Keepaxb618a1852015-04-13 13:27:53 +01001554static int wm_adsp1_setup_algs(struct wm_adsp *dsp)
1555{
1556 struct wmfw_adsp1_id_hdr adsp1_id;
1557 struct wmfw_adsp1_alg_hdr *adsp1_alg;
Charles Keepax3809f002015-04-13 13:27:54 +01001558 struct wm_adsp_alg_region *alg_region;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001559 const struct wm_adsp_region *mem;
1560 unsigned int pos, len;
Charles Keepax3809f002015-04-13 13:27:54 +01001561 size_t n_algs;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001562 int i, ret;
1563
1564 mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
1565 if (WARN_ON(!mem))
1566 return -EINVAL;
1567
1568 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp1_id,
1569 sizeof(adsp1_id));
1570 if (ret != 0) {
1571 adsp_err(dsp, "Failed to read algorithm info: %d\n",
1572 ret);
1573 return ret;
1574 }
1575
Charles Keepax3809f002015-04-13 13:27:54 +01001576 n_algs = be32_to_cpu(adsp1_id.n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001577 dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
1578 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
1579 dsp->fw_id,
1580 (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
1581 (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
1582 be32_to_cpu(adsp1_id.fw.ver) & 0xff,
Charles Keepax3809f002015-04-13 13:27:54 +01001583 n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001584
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001585 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
1586 adsp1_id.fw.id, adsp1_id.zm);
1587 if (IS_ERR(alg_region))
1588 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001589
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001590 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
1591 adsp1_id.fw.id, adsp1_id.dm);
1592 if (IS_ERR(alg_region))
1593 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001594
1595 pos = sizeof(adsp1_id) / 2;
Charles Keepax3809f002015-04-13 13:27:54 +01001596 len = (sizeof(*adsp1_alg) * n_algs) / 2;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001597
Charles Keepax3809f002015-04-13 13:27:54 +01001598 adsp1_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001599 if (IS_ERR(adsp1_alg))
1600 return PTR_ERR(adsp1_alg);
Mark Browndb405172012-10-26 19:30:40 +01001601
Charles Keepax3809f002015-04-13 13:27:54 +01001602 for (i = 0; i < n_algs; i++) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01001603 adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
1604 i, be32_to_cpu(adsp1_alg[i].alg.id),
1605 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
1606 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
1607 be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
1608 be32_to_cpu(adsp1_alg[i].dm),
1609 be32_to_cpu(adsp1_alg[i].zm));
Mark Brown471f4882013-01-08 16:09:31 +00001610
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001611 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_DM,
1612 adsp1_alg[i].alg.id,
1613 adsp1_alg[i].dm);
1614 if (IS_ERR(alg_region)) {
1615 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001616 goto out;
1617 }
Charles Keepax23237362015-04-13 13:28:02 +01001618 if (dsp->fw_ver == 0) {
1619 if (i + 1 < n_algs) {
1620 len = be32_to_cpu(adsp1_alg[i + 1].dm);
1621 len -= be32_to_cpu(adsp1_alg[i].dm);
1622 len *= 4;
1623 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001624 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001625 } else {
1626 adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
1627 be32_to_cpu(adsp1_alg[i].alg.id));
1628 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01001629 }
Mark Brown471f4882013-01-08 16:09:31 +00001630
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001631 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP1_ZM,
1632 adsp1_alg[i].alg.id,
1633 adsp1_alg[i].zm);
1634 if (IS_ERR(alg_region)) {
1635 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001636 goto out;
1637 }
Charles Keepax23237362015-04-13 13:28:02 +01001638 if (dsp->fw_ver == 0) {
1639 if (i + 1 < n_algs) {
1640 len = be32_to_cpu(adsp1_alg[i + 1].zm);
1641 len -= be32_to_cpu(adsp1_alg[i].zm);
1642 len *= 4;
1643 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001644 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001645 } else {
1646 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
1647 be32_to_cpu(adsp1_alg[i].alg.id));
1648 }
Mark Browndb405172012-10-26 19:30:40 +01001649 }
1650 }
1651
1652out:
Charles Keepaxb618a1852015-04-13 13:27:53 +01001653 kfree(adsp1_alg);
1654 return ret;
1655}
1656
1657static int wm_adsp2_setup_algs(struct wm_adsp *dsp)
1658{
1659 struct wmfw_adsp2_id_hdr adsp2_id;
1660 struct wmfw_adsp2_alg_hdr *adsp2_alg;
Charles Keepax3809f002015-04-13 13:27:54 +01001661 struct wm_adsp_alg_region *alg_region;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001662 const struct wm_adsp_region *mem;
1663 unsigned int pos, len;
Charles Keepax3809f002015-04-13 13:27:54 +01001664 size_t n_algs;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001665 int i, ret;
1666
1667 mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
1668 if (WARN_ON(!mem))
1669 return -EINVAL;
1670
1671 ret = regmap_raw_read(dsp->regmap, mem->base, &adsp2_id,
1672 sizeof(adsp2_id));
1673 if (ret != 0) {
1674 adsp_err(dsp, "Failed to read algorithm info: %d\n",
1675 ret);
1676 return ret;
1677 }
1678
Charles Keepax3809f002015-04-13 13:27:54 +01001679 n_algs = be32_to_cpu(adsp2_id.n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001680 dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001681 dsp->fw_id_version = be32_to_cpu(adsp2_id.fw.ver);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001682 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
1683 dsp->fw_id,
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001684 (dsp->fw_id_version & 0xff0000) >> 16,
1685 (dsp->fw_id_version & 0xff00) >> 8,
1686 dsp->fw_id_version & 0xff,
Charles Keepax3809f002015-04-13 13:27:54 +01001687 n_algs);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001688
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001689 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
1690 adsp2_id.fw.id, adsp2_id.xm);
1691 if (IS_ERR(alg_region))
1692 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001693
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001694 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
1695 adsp2_id.fw.id, adsp2_id.ym);
1696 if (IS_ERR(alg_region))
1697 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001698
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001699 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
1700 adsp2_id.fw.id, adsp2_id.zm);
1701 if (IS_ERR(alg_region))
1702 return PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001703
1704 pos = sizeof(adsp2_id) / 2;
Charles Keepax3809f002015-04-13 13:27:54 +01001705 len = (sizeof(*adsp2_alg) * n_algs) / 2;
Charles Keepaxb618a1852015-04-13 13:27:53 +01001706
Charles Keepax3809f002015-04-13 13:27:54 +01001707 adsp2_alg = wm_adsp_read_algs(dsp, n_algs, mem->base + pos, len);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001708 if (IS_ERR(adsp2_alg))
1709 return PTR_ERR(adsp2_alg);
1710
Charles Keepax3809f002015-04-13 13:27:54 +01001711 for (i = 0; i < n_algs; i++) {
Charles Keepaxb618a1852015-04-13 13:27:53 +01001712 adsp_info(dsp,
1713 "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
1714 i, be32_to_cpu(adsp2_alg[i].alg.id),
1715 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
1716 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
1717 be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
1718 be32_to_cpu(adsp2_alg[i].xm),
1719 be32_to_cpu(adsp2_alg[i].ym),
1720 be32_to_cpu(adsp2_alg[i].zm));
1721
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001722 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_XM,
1723 adsp2_alg[i].alg.id,
1724 adsp2_alg[i].xm);
1725 if (IS_ERR(alg_region)) {
1726 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001727 goto out;
1728 }
Charles Keepax23237362015-04-13 13:28:02 +01001729 if (dsp->fw_ver == 0) {
1730 if (i + 1 < n_algs) {
1731 len = be32_to_cpu(adsp2_alg[i + 1].xm);
1732 len -= be32_to_cpu(adsp2_alg[i].xm);
1733 len *= 4;
1734 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001735 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001736 } else {
1737 adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
1738 be32_to_cpu(adsp2_alg[i].alg.id));
1739 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01001740 }
1741
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001742 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_YM,
1743 adsp2_alg[i].alg.id,
1744 adsp2_alg[i].ym);
1745 if (IS_ERR(alg_region)) {
1746 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001747 goto out;
1748 }
Charles Keepax23237362015-04-13 13:28:02 +01001749 if (dsp->fw_ver == 0) {
1750 if (i + 1 < n_algs) {
1751 len = be32_to_cpu(adsp2_alg[i + 1].ym);
1752 len -= be32_to_cpu(adsp2_alg[i].ym);
1753 len *= 4;
1754 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001755 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001756 } else {
1757 adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
1758 be32_to_cpu(adsp2_alg[i].alg.id));
1759 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01001760 }
1761
Charles Keepaxd9d20e12015-04-13 13:27:59 +01001762 alg_region = wm_adsp_create_region(dsp, WMFW_ADSP2_ZM,
1763 adsp2_alg[i].alg.id,
1764 adsp2_alg[i].zm);
1765 if (IS_ERR(alg_region)) {
1766 ret = PTR_ERR(alg_region);
Charles Keepaxb618a1852015-04-13 13:27:53 +01001767 goto out;
1768 }
Charles Keepax23237362015-04-13 13:28:02 +01001769 if (dsp->fw_ver == 0) {
1770 if (i + 1 < n_algs) {
1771 len = be32_to_cpu(adsp2_alg[i + 1].zm);
1772 len -= be32_to_cpu(adsp2_alg[i].zm);
1773 len *= 4;
1774 wm_adsp_create_control(dsp, alg_region, 0,
Charles Keepax26c22a12015-04-20 13:52:45 +01001775 len, NULL, 0, 0);
Charles Keepax23237362015-04-13 13:28:02 +01001776 } else {
1777 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
1778 be32_to_cpu(adsp2_alg[i].alg.id));
1779 }
Charles Keepaxb618a1852015-04-13 13:27:53 +01001780 }
1781 }
1782
1783out:
1784 kfree(adsp2_alg);
Mark Browndb405172012-10-26 19:30:40 +01001785 return ret;
1786}
1787
Mark Brown2159ad932012-10-11 11:54:02 +09001788static int wm_adsp_load_coeff(struct wm_adsp *dsp)
1789{
Mark Browncf17c832013-01-30 14:37:23 +08001790 LIST_HEAD(buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +09001791 struct regmap *regmap = dsp->regmap;
1792 struct wmfw_coeff_hdr *hdr;
1793 struct wmfw_coeff_item *blk;
1794 const struct firmware *firmware;
Mark Brown471f4882013-01-08 16:09:31 +00001795 const struct wm_adsp_region *mem;
1796 struct wm_adsp_alg_region *alg_region;
Mark Brown2159ad932012-10-11 11:54:02 +09001797 const char *region_name;
1798 int ret, pos, blocks, type, offset, reg;
1799 char *file;
Mark Browncf17c832013-01-30 14:37:23 +08001800 struct wm_adsp_buf *buf;
Mark Brown2159ad932012-10-11 11:54:02 +09001801
1802 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
1803 if (file == NULL)
1804 return -ENOMEM;
1805
Mark Brown1023dbd2013-01-11 22:58:28 +00001806 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
1807 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad932012-10-11 11:54:02 +09001808 file[PAGE_SIZE - 1] = '\0';
1809
1810 ret = request_firmware(&firmware, file, dsp->dev);
1811 if (ret != 0) {
1812 adsp_warn(dsp, "Failed to request '%s'\n", file);
1813 ret = 0;
1814 goto out;
1815 }
1816 ret = -EINVAL;
1817
1818 if (sizeof(*hdr) >= firmware->size) {
1819 adsp_err(dsp, "%s: file too short, %zu bytes\n",
1820 file, firmware->size);
1821 goto out_fw;
1822 }
1823
Charles Keepax7585a5b2015-12-08 16:08:25 +00001824 hdr = (void *)&firmware->data[0];
Mark Brown2159ad932012-10-11 11:54:02 +09001825 if (memcmp(hdr->magic, "WMDR", 4) != 0) {
1826 adsp_err(dsp, "%s: invalid magic\n", file);
Charles Keepaxa4cdbec2013-01-21 09:02:31 +00001827 goto out_fw;
Mark Brown2159ad932012-10-11 11:54:02 +09001828 }
1829
Mark Brownc7123262013-01-16 16:59:04 +09001830 switch (be32_to_cpu(hdr->rev) & 0xff) {
1831 case 1:
1832 break;
1833 default:
1834 adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
1835 file, be32_to_cpu(hdr->rev) & 0xff);
1836 ret = -EINVAL;
1837 goto out_fw;
1838 }
1839
Mark Brown2159ad932012-10-11 11:54:02 +09001840 adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
1841 (le32_to_cpu(hdr->ver) >> 16) & 0xff,
1842 (le32_to_cpu(hdr->ver) >> 8) & 0xff,
1843 le32_to_cpu(hdr->ver) & 0xff);
1844
1845 pos = le32_to_cpu(hdr->len);
1846
1847 blocks = 0;
1848 while (pos < firmware->size &&
1849 pos - firmware->size > sizeof(*blk)) {
Charles Keepax7585a5b2015-12-08 16:08:25 +00001850 blk = (void *)(&firmware->data[pos]);
Mark Brown2159ad932012-10-11 11:54:02 +09001851
Mark Brownc7123262013-01-16 16:59:04 +09001852 type = le16_to_cpu(blk->type);
1853 offset = le16_to_cpu(blk->offset);
Mark Brown2159ad932012-10-11 11:54:02 +09001854
1855 adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
1856 file, blocks, le32_to_cpu(blk->id),
1857 (le32_to_cpu(blk->ver) >> 16) & 0xff,
1858 (le32_to_cpu(blk->ver) >> 8) & 0xff,
1859 le32_to_cpu(blk->ver) & 0xff);
1860 adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
1861 file, blocks, le32_to_cpu(blk->len), offset, type);
1862
1863 reg = 0;
1864 region_name = "Unknown";
1865 switch (type) {
Mark Brownc7123262013-01-16 16:59:04 +09001866 case (WMFW_NAME_TEXT << 8):
1867 case (WMFW_INFO_TEXT << 8):
Mark Brown2159ad932012-10-11 11:54:02 +09001868 break;
Mark Brownc7123262013-01-16 16:59:04 +09001869 case (WMFW_ABSOLUTE << 8):
Mark Brownf395a212013-03-05 22:39:54 +08001870 /*
1871 * Old files may use this for global
1872 * coefficients.
1873 */
1874 if (le32_to_cpu(blk->id) == dsp->fw_id &&
1875 offset == 0) {
1876 region_name = "global coefficients";
1877 mem = wm_adsp_find_region(dsp, type);
1878 if (!mem) {
1879 adsp_err(dsp, "No ZM\n");
1880 break;
1881 }
1882 reg = wm_adsp_region_to_reg(mem, 0);
1883
1884 } else {
1885 region_name = "register";
1886 reg = offset;
1887 }
Mark Brown2159ad932012-10-11 11:54:02 +09001888 break;
Mark Brown471f4882013-01-08 16:09:31 +00001889
1890 case WMFW_ADSP1_DM:
1891 case WMFW_ADSP1_ZM:
1892 case WMFW_ADSP2_XM:
1893 case WMFW_ADSP2_YM:
1894 adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
1895 file, blocks, le32_to_cpu(blk->len),
1896 type, le32_to_cpu(blk->id));
1897
1898 mem = wm_adsp_find_region(dsp, type);
1899 if (!mem) {
1900 adsp_err(dsp, "No base for region %x\n", type);
1901 break;
1902 }
1903
Charles Keepax14197092015-12-15 11:29:43 +00001904 alg_region = wm_adsp_find_alg_region(dsp, type,
1905 le32_to_cpu(blk->id));
1906 if (alg_region) {
1907 reg = alg_region->base;
1908 reg = wm_adsp_region_to_reg(mem, reg);
1909 reg += offset;
1910 } else {
Mark Brown471f4882013-01-08 16:09:31 +00001911 adsp_err(dsp, "No %x for algorithm %x\n",
1912 type, le32_to_cpu(blk->id));
Charles Keepax14197092015-12-15 11:29:43 +00001913 }
Mark Brown471f4882013-01-08 16:09:31 +00001914 break;
1915
Mark Brown2159ad932012-10-11 11:54:02 +09001916 default:
Mark Brown25c62f7e2013-01-20 19:02:19 +09001917 adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
1918 file, blocks, type, pos);
Mark Brown2159ad932012-10-11 11:54:02 +09001919 break;
1920 }
1921
1922 if (reg) {
Mark Browncf17c832013-01-30 14:37:23 +08001923 buf = wm_adsp_buf_alloc(blk->data,
1924 le32_to_cpu(blk->len),
1925 &buf_list);
Mark Browna76fefa2013-01-07 19:03:17 +00001926 if (!buf) {
1927 adsp_err(dsp, "Out of memory\n");
Wei Yongjunf4b82812013-03-12 00:23:15 +08001928 ret = -ENOMEM;
1929 goto out_fw;
Mark Browna76fefa2013-01-07 19:03:17 +00001930 }
1931
Mark Brown20da6d52013-01-12 19:58:17 +00001932 adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
1933 file, blocks, le32_to_cpu(blk->len),
1934 reg);
Mark Browncf17c832013-01-30 14:37:23 +08001935 ret = regmap_raw_write_async(regmap, reg, buf->buf,
1936 le32_to_cpu(blk->len));
Mark Brown2159ad932012-10-11 11:54:02 +09001937 if (ret != 0) {
1938 adsp_err(dsp,
Dimitris Papastamos43bc3bf2013-11-01 15:56:52 +00001939 "%s.%d: Failed to write to %x in %s: %d\n",
1940 file, blocks, reg, region_name, ret);
Mark Brown2159ad932012-10-11 11:54:02 +09001941 }
1942 }
1943
Charles Keepaxbe951012015-02-16 15:25:49 +00001944 pos += (le32_to_cpu(blk->len) + sizeof(*blk) + 3) & ~0x03;
Mark Brown2159ad932012-10-11 11:54:02 +09001945 blocks++;
1946 }
1947
Mark Browncf17c832013-01-30 14:37:23 +08001948 ret = regmap_async_complete(regmap);
1949 if (ret != 0)
1950 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
1951
Mark Brown2159ad932012-10-11 11:54:02 +09001952 if (pos > firmware->size)
1953 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
1954 file, blocks, pos - firmware->size);
1955
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01001956 wm_adsp_debugfs_save_binname(dsp, file);
1957
Mark Brown2159ad932012-10-11 11:54:02 +09001958out_fw:
Charles Keepax9da7a5a2014-11-17 10:48:21 +00001959 regmap_async_complete(regmap);
Mark Brown2159ad932012-10-11 11:54:02 +09001960 release_firmware(firmware);
Mark Browncf17c832013-01-30 14:37:23 +08001961 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad932012-10-11 11:54:02 +09001962out:
1963 kfree(file);
Wei Yongjunf4b82812013-03-12 00:23:15 +08001964 return ret;
Mark Brown2159ad932012-10-11 11:54:02 +09001965}
1966
Charles Keepax3809f002015-04-13 13:27:54 +01001967int wm_adsp1_init(struct wm_adsp *dsp)
Mark Brown5e7a7a22013-01-16 10:03:56 +09001968{
Charles Keepax3809f002015-04-13 13:27:54 +01001969 INIT_LIST_HEAD(&dsp->alg_regions);
Mark Brown5e7a7a22013-01-16 10:03:56 +09001970
Charles Keepax078e7182015-12-08 16:08:26 +00001971 mutex_init(&dsp->pwr_lock);
1972
Mark Brown5e7a7a22013-01-16 10:03:56 +09001973 return 0;
1974}
1975EXPORT_SYMBOL_GPL(wm_adsp1_init);
1976
Mark Brown2159ad932012-10-11 11:54:02 +09001977int wm_adsp1_event(struct snd_soc_dapm_widget *w,
1978 struct snd_kcontrol *kcontrol,
1979 int event)
1980{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01001981 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Mark Brown2159ad932012-10-11 11:54:02 +09001982 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
1983 struct wm_adsp *dsp = &dsps[w->shift];
Dimitris Papastamosb0101b42013-11-01 15:56:56 +00001984 struct wm_adsp_alg_region *alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001985 struct wm_coeff_ctl *ctl;
Mark Brown2159ad932012-10-11 11:54:02 +09001986 int ret;
Charles Keepax7585a5b2015-12-08 16:08:25 +00001987 unsigned int val;
Mark Brown2159ad932012-10-11 11:54:02 +09001988
Lars-Peter Clausen00200102014-07-17 22:01:07 +02001989 dsp->card = codec->component.card;
Dimitris Papastamos92bb4c32013-08-01 11:11:28 +01001990
Charles Keepax078e7182015-12-08 16:08:26 +00001991 mutex_lock(&dsp->pwr_lock);
1992
Mark Brown2159ad932012-10-11 11:54:02 +09001993 switch (event) {
1994 case SND_SOC_DAPM_POST_PMU:
1995 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1996 ADSP1_SYS_ENA, ADSP1_SYS_ENA);
1997
Chris Rattray94e205b2013-01-18 08:43:09 +00001998 /*
1999 * For simplicity set the DSP clock rate to be the
2000 * SYSCLK rate rather than making it configurable.
2001 */
Charles Keepax7585a5b2015-12-08 16:08:25 +00002002 if (dsp->sysclk_reg) {
Chris Rattray94e205b2013-01-18 08:43:09 +00002003 ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
2004 if (ret != 0) {
2005 adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
2006 ret);
Charles Keepax078e7182015-12-08 16:08:26 +00002007 goto err_mutex;
Chris Rattray94e205b2013-01-18 08:43:09 +00002008 }
2009
2010 val = (val & dsp->sysclk_mask)
2011 >> dsp->sysclk_shift;
2012
2013 ret = regmap_update_bits(dsp->regmap,
2014 dsp->base + ADSP1_CONTROL_31,
2015 ADSP1_CLK_SEL_MASK, val);
2016 if (ret != 0) {
2017 adsp_err(dsp, "Failed to set clock rate: %d\n",
2018 ret);
Charles Keepax078e7182015-12-08 16:08:26 +00002019 goto err_mutex;
Chris Rattray94e205b2013-01-18 08:43:09 +00002020 }
2021 }
2022
Mark Brown2159ad932012-10-11 11:54:02 +09002023 ret = wm_adsp_load(dsp);
2024 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002025 goto err_ena;
Mark Brown2159ad932012-10-11 11:54:02 +09002026
Charles Keepaxb618a1852015-04-13 13:27:53 +01002027 ret = wm_adsp1_setup_algs(dsp);
Mark Browndb405172012-10-26 19:30:40 +01002028 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002029 goto err_ena;
Mark Browndb405172012-10-26 19:30:40 +01002030
Mark Brown2159ad932012-10-11 11:54:02 +09002031 ret = wm_adsp_load_coeff(dsp);
2032 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002033 goto err_ena;
Mark Brown2159ad932012-10-11 11:54:02 +09002034
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01002035 /* Initialize caches for enabled and unset controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002036 ret = wm_coeff_init_control_caches(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002037 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002038 goto err_ena;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002039
Dimitris Papastamos0c2e3f32013-05-28 12:01:50 +01002040 /* Sync set controls */
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002041 ret = wm_coeff_sync_controls(dsp);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002042 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002043 goto err_ena;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002044
Mark Brown2159ad932012-10-11 11:54:02 +09002045 /* Start the core running */
2046 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2047 ADSP1_CORE_ENA | ADSP1_START,
2048 ADSP1_CORE_ENA | ADSP1_START);
2049 break;
2050
2051 case SND_SOC_DAPM_PRE_PMD:
2052 /* Halt the core */
2053 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2054 ADSP1_CORE_ENA | ADSP1_START, 0);
2055
2056 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
2057 ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
2058
2059 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2060 ADSP1_SYS_ENA, 0);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002061
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002062 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002063 ctl->enabled = 0;
Dimitris Papastamosb0101b42013-11-01 15:56:56 +00002064
2065 while (!list_empty(&dsp->alg_regions)) {
2066 alg_region = list_first_entry(&dsp->alg_regions,
2067 struct wm_adsp_alg_region,
2068 list);
2069 list_del(&alg_region->list);
2070 kfree(alg_region);
2071 }
Mark Brown2159ad932012-10-11 11:54:02 +09002072 break;
2073
2074 default:
2075 break;
2076 }
2077
Charles Keepax078e7182015-12-08 16:08:26 +00002078 mutex_unlock(&dsp->pwr_lock);
2079
Mark Brown2159ad932012-10-11 11:54:02 +09002080 return 0;
2081
Charles Keepax078e7182015-12-08 16:08:26 +00002082err_ena:
Mark Brown2159ad932012-10-11 11:54:02 +09002083 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
2084 ADSP1_SYS_ENA, 0);
Charles Keepax078e7182015-12-08 16:08:26 +00002085err_mutex:
2086 mutex_unlock(&dsp->pwr_lock);
2087
Mark Brown2159ad932012-10-11 11:54:02 +09002088 return ret;
2089}
2090EXPORT_SYMBOL_GPL(wm_adsp1_event);
2091
2092static int wm_adsp2_ena(struct wm_adsp *dsp)
2093{
2094 unsigned int val;
2095 int ret, count;
2096
Mark Brown1552c322013-11-28 18:11:38 +00002097 ret = regmap_update_bits_async(dsp->regmap, dsp->base + ADSP2_CONTROL,
2098 ADSP2_SYS_ENA, ADSP2_SYS_ENA);
Mark Brown2159ad932012-10-11 11:54:02 +09002099 if (ret != 0)
2100 return ret;
2101
2102 /* Wait for the RAM to start, should be near instantaneous */
Charles Keepax939fd1e2013-12-18 09:25:49 +00002103 for (count = 0; count < 10; ++count) {
Mark Brown2159ad932012-10-11 11:54:02 +09002104 ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
2105 &val);
2106 if (ret != 0)
2107 return ret;
Charles Keepax939fd1e2013-12-18 09:25:49 +00002108
2109 if (val & ADSP2_RAM_RDY)
2110 break;
2111
2112 msleep(1);
2113 }
Mark Brown2159ad932012-10-11 11:54:02 +09002114
2115 if (!(val & ADSP2_RAM_RDY)) {
2116 adsp_err(dsp, "Failed to start DSP RAM\n");
2117 return -EBUSY;
2118 }
2119
2120 adsp_dbg(dsp, "RAM ready after %d polls\n", count);
Mark Brown2159ad932012-10-11 11:54:02 +09002121
2122 return 0;
2123}
2124
Charles Keepax18b1a902014-01-09 09:06:54 +00002125static void wm_adsp2_boot_work(struct work_struct *work)
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002126{
2127 struct wm_adsp *dsp = container_of(work,
2128 struct wm_adsp,
2129 boot_work);
2130 int ret;
2131 unsigned int val;
2132
Charles Keepax078e7182015-12-08 16:08:26 +00002133 mutex_lock(&dsp->pwr_lock);
2134
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002135 /*
2136 * For simplicity set the DSP clock rate to be the
2137 * SYSCLK rate rather than making it configurable.
2138 */
2139 ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
2140 if (ret != 0) {
2141 adsp_err(dsp, "Failed to read SYSCLK state: %d\n", ret);
Charles Keepax078e7182015-12-08 16:08:26 +00002142 goto err_mutex;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002143 }
2144 val = (val & ARIZONA_SYSCLK_FREQ_MASK)
2145 >> ARIZONA_SYSCLK_FREQ_SHIFT;
2146
2147 ret = regmap_update_bits_async(dsp->regmap,
2148 dsp->base + ADSP2_CLOCKING,
2149 ADSP2_CLK_SEL_MASK, val);
2150 if (ret != 0) {
2151 adsp_err(dsp, "Failed to set clock rate: %d\n", ret);
Charles Keepax078e7182015-12-08 16:08:26 +00002152 goto err_mutex;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002153 }
2154
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002155 ret = wm_adsp2_ena(dsp);
2156 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002157 goto err_mutex;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002158
2159 ret = wm_adsp_load(dsp);
2160 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002161 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002162
Charles Keepaxb618a1852015-04-13 13:27:53 +01002163 ret = wm_adsp2_setup_algs(dsp);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002164 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002165 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002166
2167 ret = wm_adsp_load_coeff(dsp);
2168 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002169 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002170
2171 /* Initialize caches for enabled and unset controls */
2172 ret = wm_coeff_init_control_caches(dsp);
2173 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002174 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002175
2176 /* Sync set controls */
2177 ret = wm_coeff_sync_controls(dsp);
2178 if (ret != 0)
Charles Keepax078e7182015-12-08 16:08:26 +00002179 goto err_ena;
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002180
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002181 dsp->running = true;
2182
Charles Keepax078e7182015-12-08 16:08:26 +00002183 mutex_unlock(&dsp->pwr_lock);
2184
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002185 return;
2186
Charles Keepax078e7182015-12-08 16:08:26 +00002187err_ena:
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002188 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
2189 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
Charles Keepax078e7182015-12-08 16:08:26 +00002190err_mutex:
2191 mutex_unlock(&dsp->pwr_lock);
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002192}
2193
Charles Keepax12db5ed2014-01-08 17:42:19 +00002194int wm_adsp2_early_event(struct snd_soc_dapm_widget *w,
2195 struct snd_kcontrol *kcontrol, int event)
2196{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01002197 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Charles Keepax12db5ed2014-01-08 17:42:19 +00002198 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
2199 struct wm_adsp *dsp = &dsps[w->shift];
2200
Lars-Peter Clausen00200102014-07-17 22:01:07 +02002201 dsp->card = codec->component.card;
Charles Keepax12db5ed2014-01-08 17:42:19 +00002202
2203 switch (event) {
2204 case SND_SOC_DAPM_PRE_PMU:
2205 queue_work(system_unbound_wq, &dsp->boot_work);
2206 break;
2207 default:
2208 break;
Charles Keepaxcab27252014-04-17 13:42:54 +01002209 }
Charles Keepax12db5ed2014-01-08 17:42:19 +00002210
2211 return 0;
2212}
2213EXPORT_SYMBOL_GPL(wm_adsp2_early_event);
2214
Mark Brown2159ad932012-10-11 11:54:02 +09002215int wm_adsp2_event(struct snd_soc_dapm_widget *w,
2216 struct snd_kcontrol *kcontrol, int event)
2217{
Lars-Peter Clausen72718512015-01-13 10:27:34 +01002218 struct snd_soc_codec *codec = snd_soc_dapm_to_codec(w->dapm);
Mark Brown2159ad932012-10-11 11:54:02 +09002219 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
2220 struct wm_adsp *dsp = &dsps[w->shift];
Mark Brown471f4882013-01-08 16:09:31 +00002221 struct wm_adsp_alg_region *alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002222 struct wm_coeff_ctl *ctl;
Mark Brown2159ad932012-10-11 11:54:02 +09002223 int ret;
2224
2225 switch (event) {
2226 case SND_SOC_DAPM_POST_PMU:
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002227 flush_work(&dsp->boot_work);
Mark Browndd49e2c2012-12-02 21:50:46 +09002228
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002229 if (!dsp->running)
2230 return -EIO;
Mark Browndd49e2c2012-12-02 21:50:46 +09002231
Charles Keepaxd8a64d62014-01-08 17:42:18 +00002232 ret = regmap_update_bits(dsp->regmap,
2233 dsp->base + ADSP2_CONTROL,
Charles Keepax00e4c3b2014-11-18 16:25:27 +00002234 ADSP2_CORE_ENA | ADSP2_START,
2235 ADSP2_CORE_ENA | ADSP2_START);
Mark Brown2159ad932012-10-11 11:54:02 +09002236 if (ret != 0)
2237 goto err;
Charles Keepax2cd19bd2015-12-15 11:29:46 +00002238
2239 if (wm_adsp_fw[dsp->fw].num_caps != 0)
2240 ret = wm_adsp_buffer_init(dsp);
2241
Mark Brown2159ad932012-10-11 11:54:02 +09002242 break;
2243
2244 case SND_SOC_DAPM_PRE_PMD:
Richard Fitzgerald10337b02015-05-29 10:23:07 +01002245 /* Log firmware state, it can be useful for analysis */
2246 wm_adsp2_show_fw_status(dsp);
2247
Charles Keepax078e7182015-12-08 16:08:26 +00002248 mutex_lock(&dsp->pwr_lock);
2249
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002250 wm_adsp_debugfs_clear(dsp);
2251
2252 dsp->fw_id = 0;
2253 dsp->fw_id_version = 0;
Mark Brown1023dbd2013-01-11 22:58:28 +00002254 dsp->running = false;
2255
Mark Brown2159ad932012-10-11 11:54:02 +09002256 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00002257 ADSP2_SYS_ENA | ADSP2_CORE_ENA |
2258 ADSP2_START, 0);
Mark Brown973838a2012-11-28 17:20:32 +00002259
Mark Brown2d30b572013-01-28 20:18:17 +08002260 /* Make sure DMAs are quiesced */
2261 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
2262 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
2263 regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
2264
Dimitris Papastamos81ad93e2013-07-29 13:51:59 +01002265 list_for_each_entry(ctl, &dsp->ctl_list, list)
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002266 ctl->enabled = 0;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002267
Mark Brown471f4882013-01-08 16:09:31 +00002268 while (!list_empty(&dsp->alg_regions)) {
2269 alg_region = list_first_entry(&dsp->alg_regions,
2270 struct wm_adsp_alg_region,
2271 list);
2272 list_del(&alg_region->list);
2273 kfree(alg_region);
2274 }
Charles Keepaxddbc5ef2014-01-22 10:09:11 +00002275
Charles Keepax2cd19bd2015-12-15 11:29:46 +00002276 if (wm_adsp_fw[dsp->fw].num_caps != 0)
2277 wm_adsp_buffer_free(dsp);
2278
Charles Keepax078e7182015-12-08 16:08:26 +00002279 mutex_unlock(&dsp->pwr_lock);
2280
Charles Keepaxddbc5ef2014-01-22 10:09:11 +00002281 adsp_dbg(dsp, "Shutdown complete\n");
Mark Brown2159ad932012-10-11 11:54:02 +09002282 break;
2283
2284 default:
2285 break;
2286 }
2287
2288 return 0;
2289err:
2290 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00002291 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
Mark Brown2159ad932012-10-11 11:54:02 +09002292 return ret;
2293}
2294EXPORT_SYMBOL_GPL(wm_adsp2_event);
Mark Brown973838a2012-11-28 17:20:32 +00002295
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002296int wm_adsp2_codec_probe(struct wm_adsp *dsp, struct snd_soc_codec *codec)
2297{
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002298 wm_adsp2_init_debugfs(dsp, codec);
2299
Richard Fitzgerald218e5082015-06-11 11:32:31 +01002300 return snd_soc_add_codec_controls(codec,
Richard Fitzgerald336d0442015-06-18 13:43:19 +01002301 &wm_adsp_fw_controls[dsp->num - 1],
2302 1);
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002303}
2304EXPORT_SYMBOL_GPL(wm_adsp2_codec_probe);
2305
2306int wm_adsp2_codec_remove(struct wm_adsp *dsp, struct snd_soc_codec *codec)
2307{
Richard Fitzgeraldf9f55e32015-06-11 11:32:32 +01002308 wm_adsp2_cleanup_debugfs(dsp);
2309
Richard Fitzgeraldf5e2ce92015-06-11 11:32:30 +01002310 return 0;
2311}
2312EXPORT_SYMBOL_GPL(wm_adsp2_codec_remove);
2313
Richard Fitzgerald81ac58b2015-06-02 11:53:34 +01002314int wm_adsp2_init(struct wm_adsp *dsp)
Mark Brown973838a2012-11-28 17:20:32 +00002315{
2316 int ret;
2317
Mark Brown10a2b662012-12-02 21:37:00 +09002318 /*
2319 * Disable the DSP memory by default when in reset for a small
2320 * power saving.
2321 */
Charles Keepax3809f002015-04-13 13:27:54 +01002322 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Brown10a2b662012-12-02 21:37:00 +09002323 ADSP2_MEM_ENA, 0);
2324 if (ret != 0) {
Charles Keepax3809f002015-04-13 13:27:54 +01002325 adsp_err(dsp, "Failed to clear memory retention: %d\n", ret);
Mark Brown10a2b662012-12-02 21:37:00 +09002326 return ret;
2327 }
2328
Charles Keepax3809f002015-04-13 13:27:54 +01002329 INIT_LIST_HEAD(&dsp->alg_regions);
2330 INIT_LIST_HEAD(&dsp->ctl_list);
2331 INIT_WORK(&dsp->boot_work, wm_adsp2_boot_work);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01002332
Charles Keepax078e7182015-12-08 16:08:26 +00002333 mutex_init(&dsp->pwr_lock);
2334
Mark Brown973838a2012-11-28 17:20:32 +00002335 return 0;
2336}
2337EXPORT_SYMBOL_GPL(wm_adsp2_init);
Praveen Diwakar0a37c6e2014-07-04 11:17:41 +05302338
Charles Keepax406abc92015-12-15 11:29:45 +00002339int wm_adsp_compr_open(struct wm_adsp *dsp, struct snd_compr_stream *stream)
2340{
2341 struct wm_adsp_compr *compr;
2342 int ret = 0;
2343
2344 mutex_lock(&dsp->pwr_lock);
2345
2346 if (wm_adsp_fw[dsp->fw].num_caps == 0) {
2347 adsp_err(dsp, "Firmware does not support compressed API\n");
2348 ret = -ENXIO;
2349 goto out;
2350 }
2351
2352 if (wm_adsp_fw[dsp->fw].compr_direction != stream->direction) {
2353 adsp_err(dsp, "Firmware does not support stream direction\n");
2354 ret = -EINVAL;
2355 goto out;
2356 }
2357
Charles Keepax95fe9592015-12-15 11:29:47 +00002358 if (dsp->compr) {
2359 /* It is expect this limitation will be removed in future */
2360 adsp_err(dsp, "Only a single stream supported per DSP\n");
2361 ret = -EBUSY;
2362 goto out;
2363 }
2364
Charles Keepax406abc92015-12-15 11:29:45 +00002365 compr = kzalloc(sizeof(*compr), GFP_KERNEL);
2366 if (!compr) {
2367 ret = -ENOMEM;
2368 goto out;
2369 }
2370
2371 compr->dsp = dsp;
2372 compr->stream = stream;
2373
2374 dsp->compr = compr;
2375
2376 stream->runtime->private_data = compr;
2377
2378out:
2379 mutex_unlock(&dsp->pwr_lock);
2380
2381 return ret;
2382}
2383EXPORT_SYMBOL_GPL(wm_adsp_compr_open);
2384
2385int wm_adsp_compr_free(struct snd_compr_stream *stream)
2386{
2387 struct wm_adsp_compr *compr = stream->runtime->private_data;
2388 struct wm_adsp *dsp = compr->dsp;
2389
2390 mutex_lock(&dsp->pwr_lock);
2391
2392 dsp->compr = NULL;
2393
Charles Keepax83a40ce2016-01-06 12:33:19 +00002394 kfree(compr->raw_buf);
Charles Keepax406abc92015-12-15 11:29:45 +00002395 kfree(compr);
2396
2397 mutex_unlock(&dsp->pwr_lock);
2398
2399 return 0;
2400}
2401EXPORT_SYMBOL_GPL(wm_adsp_compr_free);
2402
2403static int wm_adsp_compr_check_params(struct snd_compr_stream *stream,
2404 struct snd_compr_params *params)
2405{
2406 struct wm_adsp_compr *compr = stream->runtime->private_data;
2407 struct wm_adsp *dsp = compr->dsp;
2408 const struct wm_adsp_fw_caps *caps;
2409 const struct snd_codec_desc *desc;
2410 int i, j;
2411
2412 if (params->buffer.fragment_size < WM_ADSP_MIN_FRAGMENT_SIZE ||
2413 params->buffer.fragment_size > WM_ADSP_MAX_FRAGMENT_SIZE ||
2414 params->buffer.fragments < WM_ADSP_MIN_FRAGMENTS ||
2415 params->buffer.fragments > WM_ADSP_MAX_FRAGMENTS ||
2416 params->buffer.fragment_size % WM_ADSP_DATA_WORD_SIZE) {
2417 adsp_err(dsp, "Invalid buffer fragsize=%d fragments=%d\n",
2418 params->buffer.fragment_size,
2419 params->buffer.fragments);
2420
2421 return -EINVAL;
2422 }
2423
2424 for (i = 0; i < wm_adsp_fw[dsp->fw].num_caps; i++) {
2425 caps = &wm_adsp_fw[dsp->fw].caps[i];
2426 desc = &caps->desc;
2427
2428 if (caps->id != params->codec.id)
2429 continue;
2430
2431 if (stream->direction == SND_COMPRESS_PLAYBACK) {
2432 if (desc->max_ch < params->codec.ch_out)
2433 continue;
2434 } else {
2435 if (desc->max_ch < params->codec.ch_in)
2436 continue;
2437 }
2438
2439 if (!(desc->formats & (1 << params->codec.format)))
2440 continue;
2441
2442 for (j = 0; j < desc->num_sample_rates; ++j)
2443 if (desc->sample_rates[j] == params->codec.sample_rate)
2444 return 0;
2445 }
2446
2447 adsp_err(dsp, "Invalid params id=%u ch=%u,%u rate=%u fmt=%u\n",
2448 params->codec.id, params->codec.ch_in, params->codec.ch_out,
2449 params->codec.sample_rate, params->codec.format);
2450 return -EINVAL;
2451}
2452
Charles Keepax565ace42016-01-06 12:33:18 +00002453static inline unsigned int wm_adsp_compr_frag_words(struct wm_adsp_compr *compr)
2454{
2455 return compr->size.fragment_size / WM_ADSP_DATA_WORD_SIZE;
2456}
2457
Charles Keepax406abc92015-12-15 11:29:45 +00002458int wm_adsp_compr_set_params(struct snd_compr_stream *stream,
2459 struct snd_compr_params *params)
2460{
2461 struct wm_adsp_compr *compr = stream->runtime->private_data;
Charles Keepax83a40ce2016-01-06 12:33:19 +00002462 unsigned int size;
Charles Keepax406abc92015-12-15 11:29:45 +00002463 int ret;
2464
2465 ret = wm_adsp_compr_check_params(stream, params);
2466 if (ret)
2467 return ret;
2468
2469 compr->size = params->buffer;
2470
2471 adsp_dbg(compr->dsp, "fragment_size=%d fragments=%d\n",
2472 compr->size.fragment_size, compr->size.fragments);
2473
Charles Keepax83a40ce2016-01-06 12:33:19 +00002474 size = wm_adsp_compr_frag_words(compr) * sizeof(*compr->raw_buf);
2475 compr->raw_buf = kmalloc(size, GFP_DMA | GFP_KERNEL);
2476 if (!compr->raw_buf)
2477 return -ENOMEM;
2478
Charles Keepaxda2b3352016-02-02 16:41:36 +00002479 compr->sample_rate = params->codec.sample_rate;
2480
Charles Keepax406abc92015-12-15 11:29:45 +00002481 return 0;
2482}
2483EXPORT_SYMBOL_GPL(wm_adsp_compr_set_params);
2484
2485int wm_adsp_compr_get_caps(struct snd_compr_stream *stream,
2486 struct snd_compr_caps *caps)
2487{
2488 struct wm_adsp_compr *compr = stream->runtime->private_data;
2489 int fw = compr->dsp->fw;
2490 int i;
2491
2492 if (wm_adsp_fw[fw].caps) {
2493 for (i = 0; i < wm_adsp_fw[fw].num_caps; i++)
2494 caps->codecs[i] = wm_adsp_fw[fw].caps[i].id;
2495
2496 caps->num_codecs = i;
2497 caps->direction = wm_adsp_fw[fw].compr_direction;
2498
2499 caps->min_fragment_size = WM_ADSP_MIN_FRAGMENT_SIZE;
2500 caps->max_fragment_size = WM_ADSP_MAX_FRAGMENT_SIZE;
2501 caps->min_fragments = WM_ADSP_MIN_FRAGMENTS;
2502 caps->max_fragments = WM_ADSP_MAX_FRAGMENTS;
2503 }
2504
2505 return 0;
2506}
2507EXPORT_SYMBOL_GPL(wm_adsp_compr_get_caps);
2508
Charles Keepax2cd19bd2015-12-15 11:29:46 +00002509static int wm_adsp_read_data_block(struct wm_adsp *dsp, int mem_type,
2510 unsigned int mem_addr,
2511 unsigned int num_words, u32 *data)
2512{
2513 struct wm_adsp_region const *mem = wm_adsp_find_region(dsp, mem_type);
2514 unsigned int i, reg;
2515 int ret;
2516
2517 if (!mem)
2518 return -EINVAL;
2519
2520 reg = wm_adsp_region_to_reg(mem, mem_addr);
2521
2522 ret = regmap_raw_read(dsp->regmap, reg, data,
2523 sizeof(*data) * num_words);
2524 if (ret < 0)
2525 return ret;
2526
2527 for (i = 0; i < num_words; ++i)
2528 data[i] = be32_to_cpu(data[i]) & 0x00ffffffu;
2529
2530 return 0;
2531}
2532
2533static inline int wm_adsp_read_data_word(struct wm_adsp *dsp, int mem_type,
2534 unsigned int mem_addr, u32 *data)
2535{
2536 return wm_adsp_read_data_block(dsp, mem_type, mem_addr, 1, data);
2537}
2538
2539static int wm_adsp_write_data_word(struct wm_adsp *dsp, int mem_type,
2540 unsigned int mem_addr, u32 data)
2541{
2542 struct wm_adsp_region const *mem = wm_adsp_find_region(dsp, mem_type);
2543 unsigned int reg;
2544
2545 if (!mem)
2546 return -EINVAL;
2547
2548 reg = wm_adsp_region_to_reg(mem, mem_addr);
2549
2550 data = cpu_to_be32(data & 0x00ffffffu);
2551
2552 return regmap_raw_write(dsp->regmap, reg, &data, sizeof(data));
2553}
2554
2555static inline int wm_adsp_buffer_read(struct wm_adsp_compr_buf *buf,
2556 unsigned int field_offset, u32 *data)
2557{
2558 return wm_adsp_read_data_word(buf->dsp, WMFW_ADSP2_XM,
2559 buf->host_buf_ptr + field_offset, data);
2560}
2561
2562static inline int wm_adsp_buffer_write(struct wm_adsp_compr_buf *buf,
2563 unsigned int field_offset, u32 data)
2564{
2565 return wm_adsp_write_data_word(buf->dsp, WMFW_ADSP2_XM,
2566 buf->host_buf_ptr + field_offset, data);
2567}
2568
2569static int wm_adsp_buffer_locate(struct wm_adsp_compr_buf *buf)
2570{
2571 struct wm_adsp_alg_region *alg_region;
2572 struct wm_adsp *dsp = buf->dsp;
2573 u32 xmalg, addr, magic;
2574 int i, ret;
2575
2576 alg_region = wm_adsp_find_alg_region(dsp, WMFW_ADSP2_XM, dsp->fw_id);
2577 xmalg = sizeof(struct wm_adsp_system_config_xm_hdr) / sizeof(__be32);
2578
2579 addr = alg_region->base + xmalg + ALG_XM_FIELD(magic);
2580 ret = wm_adsp_read_data_word(dsp, WMFW_ADSP2_XM, addr, &magic);
2581 if (ret < 0)
2582 return ret;
2583
2584 if (magic != WM_ADSP_ALG_XM_STRUCT_MAGIC)
2585 return -EINVAL;
2586
2587 addr = alg_region->base + xmalg + ALG_XM_FIELD(host_buf_ptr);
2588 for (i = 0; i < 5; ++i) {
2589 ret = wm_adsp_read_data_word(dsp, WMFW_ADSP2_XM, addr,
2590 &buf->host_buf_ptr);
2591 if (ret < 0)
2592 return ret;
2593
2594 if (buf->host_buf_ptr)
2595 break;
2596
2597 usleep_range(1000, 2000);
2598 }
2599
2600 if (!buf->host_buf_ptr)
2601 return -EIO;
2602
2603 adsp_dbg(dsp, "host_buf_ptr=%x\n", buf->host_buf_ptr);
2604
2605 return 0;
2606}
2607
2608static int wm_adsp_buffer_populate(struct wm_adsp_compr_buf *buf)
2609{
2610 const struct wm_adsp_fw_caps *caps = wm_adsp_fw[buf->dsp->fw].caps;
2611 struct wm_adsp_buffer_region *region;
2612 u32 offset = 0;
2613 int i, ret;
2614
2615 for (i = 0; i < caps->num_regions; ++i) {
2616 region = &buf->regions[i];
2617
2618 region->offset = offset;
2619 region->mem_type = caps->region_defs[i].mem_type;
2620
2621 ret = wm_adsp_buffer_read(buf, caps->region_defs[i].base_offset,
2622 &region->base_addr);
2623 if (ret < 0)
2624 return ret;
2625
2626 ret = wm_adsp_buffer_read(buf, caps->region_defs[i].size_offset,
2627 &offset);
2628 if (ret < 0)
2629 return ret;
2630
2631 region->cumulative_size = offset;
2632
2633 adsp_dbg(buf->dsp,
2634 "region=%d type=%d base=%04x off=%04x size=%04x\n",
2635 i, region->mem_type, region->base_addr,
2636 region->offset, region->cumulative_size);
2637 }
2638
2639 return 0;
2640}
2641
2642static int wm_adsp_buffer_init(struct wm_adsp *dsp)
2643{
2644 struct wm_adsp_compr_buf *buf;
2645 int ret;
2646
2647 buf = kzalloc(sizeof(*buf), GFP_KERNEL);
2648 if (!buf)
2649 return -ENOMEM;
2650
2651 buf->dsp = dsp;
Charles Keepax565ace42016-01-06 12:33:18 +00002652 buf->read_index = -1;
2653 buf->irq_count = 0xFFFFFFFF;
Charles Keepax2cd19bd2015-12-15 11:29:46 +00002654
2655 ret = wm_adsp_buffer_locate(buf);
2656 if (ret < 0) {
2657 adsp_err(dsp, "Failed to acquire host buffer: %d\n", ret);
2658 goto err_buffer;
2659 }
2660
2661 buf->regions = kcalloc(wm_adsp_fw[dsp->fw].caps->num_regions,
2662 sizeof(*buf->regions), GFP_KERNEL);
2663 if (!buf->regions) {
2664 ret = -ENOMEM;
2665 goto err_buffer;
2666 }
2667
2668 ret = wm_adsp_buffer_populate(buf);
2669 if (ret < 0) {
2670 adsp_err(dsp, "Failed to populate host buffer: %d\n", ret);
2671 goto err_regions;
2672 }
2673
2674 dsp->buffer = buf;
2675
2676 return 0;
2677
2678err_regions:
2679 kfree(buf->regions);
2680err_buffer:
2681 kfree(buf);
2682 return ret;
2683}
2684
2685static int wm_adsp_buffer_free(struct wm_adsp *dsp)
2686{
2687 if (dsp->buffer) {
2688 kfree(dsp->buffer->regions);
2689 kfree(dsp->buffer);
2690
2691 dsp->buffer = NULL;
2692 }
2693
2694 return 0;
2695}
2696
Charles Keepax95fe9592015-12-15 11:29:47 +00002697static inline int wm_adsp_compr_attached(struct wm_adsp_compr *compr)
2698{
2699 return compr->buf != NULL;
2700}
2701
2702static int wm_adsp_compr_attach(struct wm_adsp_compr *compr)
2703{
2704 /*
2705 * Note this will be more complex once each DSP can support multiple
2706 * streams
2707 */
2708 if (!compr->dsp->buffer)
2709 return -EINVAL;
2710
2711 compr->buf = compr->dsp->buffer;
2712
2713 return 0;
2714}
2715
2716int wm_adsp_compr_trigger(struct snd_compr_stream *stream, int cmd)
2717{
2718 struct wm_adsp_compr *compr = stream->runtime->private_data;
2719 struct wm_adsp *dsp = compr->dsp;
2720 int ret = 0;
2721
2722 adsp_dbg(dsp, "Trigger: %d\n", cmd);
2723
2724 mutex_lock(&dsp->pwr_lock);
2725
2726 switch (cmd) {
2727 case SNDRV_PCM_TRIGGER_START:
2728 if (wm_adsp_compr_attached(compr))
2729 break;
2730
2731 ret = wm_adsp_compr_attach(compr);
2732 if (ret < 0) {
2733 adsp_err(dsp, "Failed to link buffer and stream: %d\n",
2734 ret);
2735 break;
2736 }
Charles Keepax565ace42016-01-06 12:33:18 +00002737
2738 /* Trigger the IRQ at one fragment of data */
2739 ret = wm_adsp_buffer_write(compr->buf,
2740 HOST_BUFFER_FIELD(high_water_mark),
2741 wm_adsp_compr_frag_words(compr));
2742 if (ret < 0) {
2743 adsp_err(dsp, "Failed to set high water mark: %d\n",
2744 ret);
2745 break;
2746 }
Charles Keepax95fe9592015-12-15 11:29:47 +00002747 break;
2748 case SNDRV_PCM_TRIGGER_STOP:
2749 break;
2750 default:
2751 ret = -EINVAL;
2752 break;
2753 }
2754
2755 mutex_unlock(&dsp->pwr_lock);
2756
2757 return ret;
2758}
2759EXPORT_SYMBOL_GPL(wm_adsp_compr_trigger);
2760
Charles Keepax565ace42016-01-06 12:33:18 +00002761static inline int wm_adsp_buffer_size(struct wm_adsp_compr_buf *buf)
2762{
2763 int last_region = wm_adsp_fw[buf->dsp->fw].caps->num_regions - 1;
2764
2765 return buf->regions[last_region].cumulative_size;
2766}
2767
2768static int wm_adsp_buffer_update_avail(struct wm_adsp_compr_buf *buf)
2769{
2770 u32 next_read_index, next_write_index;
2771 int write_index, read_index, avail;
2772 int ret;
2773
2774 /* Only sync read index if we haven't already read a valid index */
2775 if (buf->read_index < 0) {
2776 ret = wm_adsp_buffer_read(buf,
2777 HOST_BUFFER_FIELD(next_read_index),
2778 &next_read_index);
2779 if (ret < 0)
2780 return ret;
2781
2782 read_index = sign_extend32(next_read_index, 23);
2783
2784 if (read_index < 0) {
2785 adsp_dbg(buf->dsp, "Avail check on unstarted stream\n");
2786 return 0;
2787 }
2788
2789 buf->read_index = read_index;
2790 }
2791
2792 ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(next_write_index),
2793 &next_write_index);
2794 if (ret < 0)
2795 return ret;
2796
2797 write_index = sign_extend32(next_write_index, 23);
2798
2799 avail = write_index - buf->read_index;
2800 if (avail < 0)
2801 avail += wm_adsp_buffer_size(buf);
2802
2803 adsp_dbg(buf->dsp, "readindex=0x%x, writeindex=0x%x, avail=%d\n",
2804 buf->read_index, write_index, avail);
2805
2806 buf->avail = avail;
2807
2808 return 0;
2809}
2810
2811int wm_adsp_compr_handle_irq(struct wm_adsp *dsp)
2812{
2813 struct wm_adsp_compr_buf *buf = dsp->buffer;
Charles Keepax83a40ce2016-01-06 12:33:19 +00002814 struct wm_adsp_compr *compr = dsp->compr;
Charles Keepax565ace42016-01-06 12:33:18 +00002815 int ret = 0;
2816
2817 mutex_lock(&dsp->pwr_lock);
2818
2819 if (!buf) {
2820 adsp_err(dsp, "Spurious buffer IRQ\n");
2821 ret = -ENODEV;
2822 goto out;
2823 }
2824
2825 adsp_dbg(dsp, "Handling buffer IRQ\n");
2826
2827 ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(error), &buf->error);
2828 if (ret < 0) {
2829 adsp_err(dsp, "Failed to check buffer error: %d\n", ret);
2830 goto out;
2831 }
2832 if (buf->error != 0) {
2833 adsp_err(dsp, "Buffer error occurred: %d\n", buf->error);
2834 ret = -EIO;
2835 goto out;
2836 }
2837
2838 ret = wm_adsp_buffer_read(buf, HOST_BUFFER_FIELD(irq_count),
2839 &buf->irq_count);
2840 if (ret < 0) {
2841 adsp_err(dsp, "Failed to get irq_count: %d\n", ret);
2842 goto out;
2843 }
2844
2845 ret = wm_adsp_buffer_update_avail(buf);
2846 if (ret < 0) {
2847 adsp_err(dsp, "Error reading avail: %d\n", ret);
2848 goto out;
2849 }
2850
Charles Keepaxc7dae7c2016-02-19 14:44:41 +00002851 if (compr && compr->stream)
Charles Keepax83a40ce2016-01-06 12:33:19 +00002852 snd_compr_fragment_elapsed(compr->stream);
2853
Charles Keepax565ace42016-01-06 12:33:18 +00002854out:
2855 mutex_unlock(&dsp->pwr_lock);
2856
2857 return ret;
2858}
2859EXPORT_SYMBOL_GPL(wm_adsp_compr_handle_irq);
2860
2861static int wm_adsp_buffer_reenable_irq(struct wm_adsp_compr_buf *buf)
2862{
2863 if (buf->irq_count & 0x01)
2864 return 0;
2865
2866 adsp_dbg(buf->dsp, "Enable IRQ(0x%x) for next fragment\n",
2867 buf->irq_count);
2868
2869 buf->irq_count |= 0x01;
2870
2871 return wm_adsp_buffer_write(buf, HOST_BUFFER_FIELD(irq_ack),
2872 buf->irq_count);
2873}
2874
2875int wm_adsp_compr_pointer(struct snd_compr_stream *stream,
2876 struct snd_compr_tstamp *tstamp)
2877{
2878 struct wm_adsp_compr *compr = stream->runtime->private_data;
2879 struct wm_adsp_compr_buf *buf = compr->buf;
2880 struct wm_adsp *dsp = compr->dsp;
2881 int ret = 0;
2882
2883 adsp_dbg(dsp, "Pointer request\n");
2884
2885 mutex_lock(&dsp->pwr_lock);
2886
2887 if (!compr->buf) {
2888 ret = -ENXIO;
2889 goto out;
2890 }
2891
2892 if (compr->buf->error) {
2893 ret = -EIO;
2894 goto out;
2895 }
2896
2897 if (buf->avail < wm_adsp_compr_frag_words(compr)) {
2898 ret = wm_adsp_buffer_update_avail(buf);
2899 if (ret < 0) {
2900 adsp_err(dsp, "Error reading avail: %d\n", ret);
2901 goto out;
2902 }
2903
2904 /*
2905 * If we really have less than 1 fragment available tell the
2906 * DSP to inform us once a whole fragment is available.
2907 */
2908 if (buf->avail < wm_adsp_compr_frag_words(compr)) {
2909 ret = wm_adsp_buffer_reenable_irq(buf);
2910 if (ret < 0) {
2911 adsp_err(dsp,
2912 "Failed to re-enable buffer IRQ: %d\n",
2913 ret);
2914 goto out;
2915 }
2916 }
2917 }
2918
2919 tstamp->copied_total = compr->copied_total;
2920 tstamp->copied_total += buf->avail * WM_ADSP_DATA_WORD_SIZE;
Charles Keepaxda2b3352016-02-02 16:41:36 +00002921 tstamp->sampling_rate = compr->sample_rate;
Charles Keepax565ace42016-01-06 12:33:18 +00002922
2923out:
2924 mutex_unlock(&dsp->pwr_lock);
2925
2926 return ret;
2927}
2928EXPORT_SYMBOL_GPL(wm_adsp_compr_pointer);
2929
Charles Keepax83a40ce2016-01-06 12:33:19 +00002930static int wm_adsp_buffer_capture_block(struct wm_adsp_compr *compr, int target)
2931{
2932 struct wm_adsp_compr_buf *buf = compr->buf;
2933 u8 *pack_in = (u8 *)compr->raw_buf;
2934 u8 *pack_out = (u8 *)compr->raw_buf;
2935 unsigned int adsp_addr;
2936 int mem_type, nwords, max_read;
2937 int i, j, ret;
2938
2939 /* Calculate read parameters */
2940 for (i = 0; i < wm_adsp_fw[buf->dsp->fw].caps->num_regions; ++i)
2941 if (buf->read_index < buf->regions[i].cumulative_size)
2942 break;
2943
2944 if (i == wm_adsp_fw[buf->dsp->fw].caps->num_regions)
2945 return -EINVAL;
2946
2947 mem_type = buf->regions[i].mem_type;
2948 adsp_addr = buf->regions[i].base_addr +
2949 (buf->read_index - buf->regions[i].offset);
2950
2951 max_read = wm_adsp_compr_frag_words(compr);
2952 nwords = buf->regions[i].cumulative_size - buf->read_index;
2953
2954 if (nwords > target)
2955 nwords = target;
2956 if (nwords > buf->avail)
2957 nwords = buf->avail;
2958 if (nwords > max_read)
2959 nwords = max_read;
2960 if (!nwords)
2961 return 0;
2962
2963 /* Read data from DSP */
2964 ret = wm_adsp_read_data_block(buf->dsp, mem_type, adsp_addr,
2965 nwords, compr->raw_buf);
2966 if (ret < 0)
2967 return ret;
2968
2969 /* Remove the padding bytes from the data read from the DSP */
2970 for (i = 0; i < nwords; i++) {
2971 for (j = 0; j < WM_ADSP_DATA_WORD_SIZE; j++)
2972 *pack_out++ = *pack_in++;
2973
2974 pack_in += sizeof(*(compr->raw_buf)) - WM_ADSP_DATA_WORD_SIZE;
2975 }
2976
2977 /* update read index to account for words read */
2978 buf->read_index += nwords;
2979 if (buf->read_index == wm_adsp_buffer_size(buf))
2980 buf->read_index = 0;
2981
2982 ret = wm_adsp_buffer_write(buf, HOST_BUFFER_FIELD(next_read_index),
2983 buf->read_index);
2984 if (ret < 0)
2985 return ret;
2986
2987 /* update avail to account for words read */
2988 buf->avail -= nwords;
2989
2990 return nwords;
2991}
2992
2993static int wm_adsp_compr_read(struct wm_adsp_compr *compr,
2994 char __user *buf, size_t count)
2995{
2996 struct wm_adsp *dsp = compr->dsp;
2997 int ntotal = 0;
2998 int nwords, nbytes;
2999
3000 adsp_dbg(dsp, "Requested read of %zu bytes\n", count);
3001
3002 if (!compr->buf)
3003 return -ENXIO;
3004
3005 if (compr->buf->error)
3006 return -EIO;
3007
3008 count /= WM_ADSP_DATA_WORD_SIZE;
3009
3010 do {
3011 nwords = wm_adsp_buffer_capture_block(compr, count);
3012 if (nwords < 0) {
3013 adsp_err(dsp, "Failed to capture block: %d\n", nwords);
3014 return nwords;
3015 }
3016
3017 nbytes = nwords * WM_ADSP_DATA_WORD_SIZE;
3018
3019 adsp_dbg(dsp, "Read %d bytes\n", nbytes);
3020
3021 if (copy_to_user(buf + ntotal, compr->raw_buf, nbytes)) {
3022 adsp_err(dsp, "Failed to copy data to user: %d, %d\n",
3023 ntotal, nbytes);
3024 return -EFAULT;
3025 }
3026
3027 count -= nwords;
3028 ntotal += nbytes;
3029 } while (nwords > 0 && count > 0);
3030
3031 compr->copied_total += ntotal;
3032
3033 return ntotal;
3034}
3035
3036int wm_adsp_compr_copy(struct snd_compr_stream *stream, char __user *buf,
3037 size_t count)
3038{
3039 struct wm_adsp_compr *compr = stream->runtime->private_data;
3040 struct wm_adsp *dsp = compr->dsp;
3041 int ret;
3042
3043 mutex_lock(&dsp->pwr_lock);
3044
3045 if (stream->direction == SND_COMPRESS_CAPTURE)
3046 ret = wm_adsp_compr_read(compr, buf, count);
3047 else
3048 ret = -ENOTSUPP;
3049
3050 mutex_unlock(&dsp->pwr_lock);
3051
3052 return ret;
3053}
3054EXPORT_SYMBOL_GPL(wm_adsp_compr_copy);
3055
Praveen Diwakar0a37c6e2014-07-04 11:17:41 +05303056MODULE_LICENSE("GPL v2");